blob: ee30343c3c03bca088308bd0ae81608058138cee [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000044#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000045#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000046#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000047#include "llvm/Target/TargetData.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000048#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000049#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000053#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000054#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000055#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000057#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include <algorithm>
59using namespace llvm;
60
Dale Johannesen601d3c02008-09-05 01:48:15 +000061/// LimitFloatPrecision - Generate low-precision inline sequences for
62/// some float libcalls (6, 8 or 12 bits).
63static unsigned LimitFloatPrecision;
64
65static cl::opt<unsigned, true>
66LimitFPPrecision("limit-float-precision",
67 cl::desc("Generate low-precision inline sequences "
68 "for some float libcalls"),
69 cl::location(LimitFloatPrecision),
70 cl::init(0));
71
Andrew Trickde91f3c2010-11-12 17:50:46 +000072// Limit the width of DAG chains. This is important in general to prevent
73// prevent DAG-based analysis from blowing up. For example, alias analysis and
74// load clustering may not complete in reasonable time. It is difficult to
75// recognize and avoid this situation within each individual analysis, and
76// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000077// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000078//
79// MaxParallelChains default is arbitrarily high to avoid affecting
80// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000081// sequence over this should have been converted to llvm.memcpy by the
82// frontend. It easy to induce this behavior with .ll code such as:
83// %buffer = alloca [4096 x i8]
84// %data = load [4096 x i8]* %argPtr
85// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000086static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000087
Chris Lattner3ac18842010-08-24 23:20:40 +000088static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
89 const SDValue *Parts, unsigned NumParts,
90 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000091
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000092/// getCopyFromParts - Create a value that contains the specified legal parts
93/// combined into the value they represent. If the parts combine to a type
94/// larger then ValueVT then AssertOp can be used to specify whether the extra
95/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
96/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000097static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000098 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000099 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000100 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000101 if (ValueVT.isVector())
102 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000103
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000104 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000105 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000106 SDValue Val = Parts[0];
107
108 if (NumParts > 1) {
109 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000110 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000111 unsigned PartBits = PartVT.getSizeInBits();
112 unsigned ValueBits = ValueVT.getSizeInBits();
113
114 // Assemble the power of 2 part.
115 unsigned RoundParts = NumParts & (NumParts - 1) ?
116 1 << Log2_32(NumParts) : NumParts;
117 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000118 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000119 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000120 SDValue Lo, Hi;
121
Owen Anderson23b9b192009-08-12 00:36:31 +0000122 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000124 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000125 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000126 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000127 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000128 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000129 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000130 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
131 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000132 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000134 if (TLI.isBigEndian())
135 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000136
Chris Lattner3ac18842010-08-24 23:20:40 +0000137 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138
139 if (RoundParts < NumParts) {
140 // Assemble the trailing non-power-of-2 part.
141 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000142 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000143 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000144 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000145
146 // Combine the round and odd parts.
147 Lo = Val;
148 if (TLI.isBigEndian())
149 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000150 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000151 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
152 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000153 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000154 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000155 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
156 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000158 } else if (PartVT.isFloatingPoint()) {
159 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000161 "Unexpected split");
162 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000163 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
164 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000165 if (TLI.isBigEndian())
166 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000167 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000168 } else {
169 // FP split into integer parts (soft fp)
170 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
171 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000172 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000173 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000174 }
175 }
176
177 // There is now one part, held in Val. Correct it to match ValueVT.
178 PartVT = Val.getValueType();
179
180 if (PartVT == ValueVT)
181 return Val;
182
Chris Lattner3ac18842010-08-24 23:20:40 +0000183 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000184 if (ValueVT.bitsLT(PartVT)) {
185 // For a truncate, see if we have any information to
186 // indicate whether the truncated bits will always be
187 // zero or sign-extension.
188 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000189 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000190 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000191 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000192 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000193 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 }
195
196 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000197 // FP_ROUND's are always exact here.
198 if (ValueVT.bitsLT(Val.getValueType()))
199 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000200 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000201
Chris Lattner3ac18842010-08-24 23:20:40 +0000202 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000203 }
204
Bill Wendling4533cac2010-01-28 21:51:40 +0000205 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000206 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207
Torok Edwinc23197a2009-07-14 16:55:14 +0000208 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000209 return SDValue();
210}
211
Chris Lattner3ac18842010-08-24 23:20:40 +0000212/// getCopyFromParts - Create a value that contains the specified legal parts
213/// combined into the value they represent. If the parts combine to a type
214/// larger then ValueVT then AssertOp can be used to specify whether the extra
215/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
216/// (ISD::AssertSext).
217static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
218 const SDValue *Parts, unsigned NumParts,
219 EVT PartVT, EVT ValueVT) {
220 assert(ValueVT.isVector() && "Not a vector value");
221 assert(NumParts > 0 && "No parts to assemble!");
222 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
223 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000224
Chris Lattner3ac18842010-08-24 23:20:40 +0000225 // Handle a multi-element vector.
226 if (NumParts > 1) {
227 EVT IntermediateVT, RegisterVT;
228 unsigned NumIntermediates;
229 unsigned NumRegs =
230 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
231 NumIntermediates, RegisterVT);
232 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
233 NumParts = NumRegs; // Silence a compiler warning.
234 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
235 assert(RegisterVT == Parts[0].getValueType() &&
236 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000237
Chris Lattner3ac18842010-08-24 23:20:40 +0000238 // Assemble the parts into intermediate operands.
239 SmallVector<SDValue, 8> Ops(NumIntermediates);
240 if (NumIntermediates == NumParts) {
241 // If the register was not expanded, truncate or copy the value,
242 // as appropriate.
243 for (unsigned i = 0; i != NumParts; ++i)
244 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
245 PartVT, IntermediateVT);
246 } else if (NumParts > 0) {
247 // If the intermediate type was expanded, build the intermediate
248 // operands from the parts.
249 assert(NumParts % NumIntermediates == 0 &&
250 "Must expand into a divisible number of parts!");
251 unsigned Factor = NumParts / NumIntermediates;
252 for (unsigned i = 0; i != NumIntermediates; ++i)
253 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
254 PartVT, IntermediateVT);
255 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000256
Chris Lattner3ac18842010-08-24 23:20:40 +0000257 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
258 // intermediate operands.
259 Val = DAG.getNode(IntermediateVT.isVector() ?
260 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
261 ValueVT, &Ops[0], NumIntermediates);
262 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000263
Chris Lattner3ac18842010-08-24 23:20:40 +0000264 // There is now one part, held in Val. Correct it to match ValueVT.
265 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000266
Chris Lattner3ac18842010-08-24 23:20:40 +0000267 if (PartVT == ValueVT)
268 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000269
Chris Lattnere6f7c262010-08-25 22:49:25 +0000270 if (PartVT.isVector()) {
271 // If the element type of the source/dest vectors are the same, but the
272 // parts vector has more elements than the value vector, then we have a
273 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
274 // elements we want.
275 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
276 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
277 "Cannot narrow, it would be a lossy transformation");
278 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
279 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000280 }
281
Chris Lattnere6f7c262010-08-25 22:49:25 +0000282 // Vector/Vector bitcast.
Nadav Rotem0b666362011-06-04 20:58:08 +0000283 if (ValueVT.getSizeInBits() == PartVT.getSizeInBits())
284 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
285
286 assert(PartVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
287 "Cannot handle this kind of promotion");
288 // Promoted vector extract
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000289 bool Smaller = ValueVT.bitsLE(PartVT);
290 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
291 DL, ValueVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000292
Chris Lattnere6f7c262010-08-25 22:49:25 +0000293 }
Eric Christopher471e4222011-06-08 23:55:35 +0000294
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000295 // Trivial bitcast if the types are the same size and the destination
296 // vector type is legal.
297 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits() &&
298 TLI.isTypeLegal(ValueVT))
299 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000300
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000301 // Handle cases such as i8 -> <1 x i1>
302 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner3ac18842010-08-24 23:20:40 +0000303 "Only trivial scalar-to-vector conversions should get here!");
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000304
305 if (ValueVT.getVectorNumElements() == 1 &&
306 ValueVT.getVectorElementType() != PartVT) {
307 bool Smaller = ValueVT.bitsLE(PartVT);
308 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
309 DL, ValueVT.getScalarType(), Val);
310 }
311
Chris Lattner3ac18842010-08-24 23:20:40 +0000312 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
313}
314
315
316
Chris Lattnera13b8602010-08-24 23:10:06 +0000317
318static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
319 SDValue Val, SDValue *Parts, unsigned NumParts,
320 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000322/// getCopyToParts - Create a series of nodes that contain the specified value
323/// split into legal parts. If the parts contain more bits than Val, then, for
324/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000325static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000326 SDValue Val, SDValue *Parts, unsigned NumParts,
327 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000328 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000329 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000330
Chris Lattnera13b8602010-08-24 23:10:06 +0000331 // Handle the vector case separately.
332 if (ValueVT.isVector())
333 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000334
Chris Lattnera13b8602010-08-24 23:10:06 +0000335 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000336 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000337 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000338 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
339
Chris Lattnera13b8602010-08-24 23:10:06 +0000340 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000341 return;
342
Chris Lattnera13b8602010-08-24 23:10:06 +0000343 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
344 if (PartVT == ValueVT) {
345 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000346 Parts[0] = Val;
347 return;
348 }
349
Chris Lattnera13b8602010-08-24 23:10:06 +0000350 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
351 // If the parts cover more bits than the value has, promote the value.
352 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
353 assert(NumParts == 1 && "Do not know what to promote to!");
354 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
355 } else {
356 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000357 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000358 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
359 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
360 }
361 } else if (PartBits == ValueVT.getSizeInBits()) {
362 // Different types of the same size.
363 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000364 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000365 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
366 // If the parts cover less bits than value has, truncate the value.
367 assert(PartVT.isInteger() && ValueVT.isInteger() &&
368 "Unknown mismatch!");
369 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
370 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
371 }
372
373 // The value may have changed - recompute ValueVT.
374 ValueVT = Val.getValueType();
375 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
376 "Failed to tile the value with PartVT!");
377
378 if (NumParts == 1) {
379 assert(PartVT == ValueVT && "Type conversion failed!");
380 Parts[0] = Val;
381 return;
382 }
383
384 // Expand the value into multiple parts.
385 if (NumParts & (NumParts - 1)) {
386 // The number of parts is not a power of 2. Split off and copy the tail.
387 assert(PartVT.isInteger() && ValueVT.isInteger() &&
388 "Do not know what to expand to!");
389 unsigned RoundParts = 1 << Log2_32(NumParts);
390 unsigned RoundBits = RoundParts * PartBits;
391 unsigned OddParts = NumParts - RoundParts;
392 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
393 DAG.getIntPtrConstant(RoundBits));
394 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
395
396 if (TLI.isBigEndian())
397 // The odd parts were reversed by getCopyToParts - unreverse them.
398 std::reverse(Parts + RoundParts, Parts + NumParts);
399
400 NumParts = RoundParts;
401 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
402 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
403 }
404
405 // The number of parts is a power of 2. Repeatedly bisect the value using
406 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000407 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000408 EVT::getIntegerVT(*DAG.getContext(),
409 ValueVT.getSizeInBits()),
410 Val);
411
412 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
413 for (unsigned i = 0; i < NumParts; i += StepSize) {
414 unsigned ThisBits = StepSize * PartBits / 2;
415 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
416 SDValue &Part0 = Parts[i];
417 SDValue &Part1 = Parts[i+StepSize/2];
418
419 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
420 ThisVT, Part0, DAG.getIntPtrConstant(1));
421 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
422 ThisVT, Part0, DAG.getIntPtrConstant(0));
423
424 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000425 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
426 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000427 }
428 }
429 }
430
431 if (TLI.isBigEndian())
432 std::reverse(Parts, Parts + OrigNumParts);
433}
434
435
436/// getCopyToPartsVector - Create a series of nodes that contain the specified
437/// value split into legal parts.
438static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
439 SDValue Val, SDValue *Parts, unsigned NumParts,
440 EVT PartVT) {
441 EVT ValueVT = Val.getValueType();
442 assert(ValueVT.isVector() && "Not a vector");
443 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000444
Chris Lattnera13b8602010-08-24 23:10:06 +0000445 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000446 if (PartVT == ValueVT) {
447 // Nothing to do.
448 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
449 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000450 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000451 } else if (PartVT.isVector() &&
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000452 PartVT.getVectorElementType() == ValueVT.getVectorElementType() &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000453 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
454 EVT ElementVT = PartVT.getVectorElementType();
455 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
456 // undef elements.
457 SmallVector<SDValue, 16> Ops;
458 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
459 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
460 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000461
Chris Lattnere6f7c262010-08-25 22:49:25 +0000462 for (unsigned i = ValueVT.getVectorNumElements(),
463 e = PartVT.getVectorNumElements(); i != e; ++i)
464 Ops.push_back(DAG.getUNDEF(ElementVT));
465
466 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
467
468 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000469
Chris Lattnere6f7c262010-08-25 22:49:25 +0000470 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
471 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem0b666362011-06-04 20:58:08 +0000472 } else if (PartVT.isVector() &&
473 PartVT.getVectorElementType().bitsGE(
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000474 ValueVT.getVectorElementType()) &&
Nadav Rotem0b666362011-06-04 20:58:08 +0000475 PartVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
476
477 // Promoted vector extract
Nadav Rotemc6341e62011-06-19 08:49:38 +0000478 bool Smaller = PartVT.bitsLE(ValueVT);
479 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
480 DL, PartVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000481 } else{
Chris Lattnere6f7c262010-08-25 22:49:25 +0000482 // Vector -> scalar conversion.
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000483 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000484 "Only trivial vector-to-scalar conversions should get here!");
485 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
486 PartVT, Val, DAG.getIntPtrConstant(0));
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000487
488 bool Smaller = ValueVT.bitsLE(PartVT);
489 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
490 DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000491 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000492
Chris Lattnera13b8602010-08-24 23:10:06 +0000493 Parts[0] = Val;
494 return;
495 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000496
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000497 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000498 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000499 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000500 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000501 IntermediateVT,
502 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000503 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000504
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000505 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
506 NumParts = NumRegs; // Silence a compiler warning.
507 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000508
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000509 // Split the vector into intermediate operands.
510 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000511 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000512 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000513 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000514 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000515 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000516 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000517 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000518 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000519 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000520
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000521 // Split the intermediate operands into legal parts.
522 if (NumParts == NumIntermediates) {
523 // If the register was not expanded, promote or copy the value,
524 // as appropriate.
525 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000526 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000527 } else if (NumParts > 0) {
528 // If the intermediate type was expanded, split each the value into
529 // legal parts.
530 assert(NumParts % NumIntermediates == 0 &&
531 "Must expand into a divisible number of parts!");
532 unsigned Factor = NumParts / NumIntermediates;
533 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000534 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000535 }
536}
537
Chris Lattnera13b8602010-08-24 23:10:06 +0000538
539
540
Dan Gohman462f6b52010-05-29 17:53:24 +0000541namespace {
542 /// RegsForValue - This struct represents the registers (physical or virtual)
543 /// that a particular set of values is assigned, and the type information
544 /// about the value. The most common situation is to represent one value at a
545 /// time, but struct or array values are handled element-wise as multiple
546 /// values. The splitting of aggregates is performed recursively, so that we
547 /// never have aggregate-typed registers. The values at this point do not
548 /// necessarily have legal types, so each value may require one or more
549 /// registers of some legal type.
550 ///
551 struct RegsForValue {
552 /// ValueVTs - The value types of the values, which may not be legal, and
553 /// may need be promoted or synthesized from one or more registers.
554 ///
555 SmallVector<EVT, 4> ValueVTs;
556
557 /// RegVTs - The value types of the registers. This is the same size as
558 /// ValueVTs and it records, for each value, what the type of the assigned
559 /// register or registers are. (Individual values are never synthesized
560 /// from more than one type of register.)
561 ///
562 /// With virtual registers, the contents of RegVTs is redundant with TLI's
563 /// getRegisterType member function, however when with physical registers
564 /// it is necessary to have a separate record of the types.
565 ///
566 SmallVector<EVT, 4> RegVTs;
567
568 /// Regs - This list holds the registers assigned to the values.
569 /// Each legal or promoted value requires one register, and each
570 /// expanded value requires multiple registers.
571 ///
572 SmallVector<unsigned, 4> Regs;
573
574 RegsForValue() {}
575
576 RegsForValue(const SmallVector<unsigned, 4> &regs,
577 EVT regvt, EVT valuevt)
578 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
579
Dan Gohman462f6b52010-05-29 17:53:24 +0000580 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000581 unsigned Reg, Type *Ty) {
Dan Gohman462f6b52010-05-29 17:53:24 +0000582 ComputeValueVTs(tli, Ty, ValueVTs);
583
584 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
585 EVT ValueVT = ValueVTs[Value];
586 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
587 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
588 for (unsigned i = 0; i != NumRegs; ++i)
589 Regs.push_back(Reg + i);
590 RegVTs.push_back(RegisterVT);
591 Reg += NumRegs;
592 }
593 }
594
595 /// areValueTypesLegal - Return true if types of all the values are legal.
596 bool areValueTypesLegal(const TargetLowering &TLI) {
597 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
598 EVT RegisterVT = RegVTs[Value];
599 if (!TLI.isTypeLegal(RegisterVT))
600 return false;
601 }
602 return true;
603 }
604
605 /// append - Add the specified values to this one.
606 void append(const RegsForValue &RHS) {
607 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
608 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
609 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
610 }
611
612 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
613 /// this value and returns the result as a ValueVTs value. This uses
614 /// Chain/Flag as the input and updates them for the output Chain/Flag.
615 /// If the Flag pointer is NULL, no flag is used.
616 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
617 DebugLoc dl,
618 SDValue &Chain, SDValue *Flag) const;
619
620 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
621 /// specified value into the registers specified by this object. This uses
622 /// Chain/Flag as the input and updates them for the output Chain/Flag.
623 /// If the Flag pointer is NULL, no flag is used.
624 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
625 SDValue &Chain, SDValue *Flag) const;
626
627 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
628 /// operand list. This adds the code marker, matching input operand index
629 /// (if applicable), and includes the number of values added into it.
630 void AddInlineAsmOperands(unsigned Kind,
631 bool HasMatching, unsigned MatchingIdx,
632 SelectionDAG &DAG,
633 std::vector<SDValue> &Ops) const;
634 };
635}
636
637/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
638/// this value and returns the result as a ValueVT value. This uses
639/// Chain/Flag as the input and updates them for the output Chain/Flag.
640/// If the Flag pointer is NULL, no flag is used.
641SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
642 FunctionLoweringInfo &FuncInfo,
643 DebugLoc dl,
644 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000645 // A Value with type {} or [0 x %t] needs no registers.
646 if (ValueVTs.empty())
647 return SDValue();
648
Dan Gohman462f6b52010-05-29 17:53:24 +0000649 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
650
651 // Assemble the legal parts into the final values.
652 SmallVector<SDValue, 4> Values(ValueVTs.size());
653 SmallVector<SDValue, 8> Parts;
654 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
655 // Copy the legal parts from the registers.
656 EVT ValueVT = ValueVTs[Value];
657 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
658 EVT RegisterVT = RegVTs[Value];
659
660 Parts.resize(NumRegs);
661 for (unsigned i = 0; i != NumRegs; ++i) {
662 SDValue P;
663 if (Flag == 0) {
664 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
665 } else {
666 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
667 *Flag = P.getValue(2);
668 }
669
670 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000671 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000672
673 // If the source register was virtual and if we know something about it,
674 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000675 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000676 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000677 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000678
679 const FunctionLoweringInfo::LiveOutInfo *LOI =
680 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
681 if (!LOI)
682 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000683
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000684 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000685 unsigned NumSignBits = LOI->NumSignBits;
686 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000687
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000688 // FIXME: We capture more information than the dag can represent. For
689 // now, just use the tightest assertzext/assertsext possible.
690 bool isSExt = true;
691 EVT FromVT(MVT::Other);
692 if (NumSignBits == RegSize)
693 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
694 else if (NumZeroBits >= RegSize-1)
695 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
696 else if (NumSignBits > RegSize-8)
697 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
698 else if (NumZeroBits >= RegSize-8)
699 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
700 else if (NumSignBits > RegSize-16)
701 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
702 else if (NumZeroBits >= RegSize-16)
703 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
704 else if (NumSignBits > RegSize-32)
705 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
706 else if (NumZeroBits >= RegSize-32)
707 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
708 else
709 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000710
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000711 // Add an assertion node.
712 assert(FromVT != MVT::Other);
713 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
714 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000715 }
716
717 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
718 NumRegs, RegisterVT, ValueVT);
719 Part += NumRegs;
720 Parts.clear();
721 }
722
723 return DAG.getNode(ISD::MERGE_VALUES, dl,
724 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
725 &Values[0], ValueVTs.size());
726}
727
728/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
729/// specified value into the registers specified by this object. This uses
730/// Chain/Flag as the input and updates them for the output Chain/Flag.
731/// If the Flag pointer is NULL, no flag is used.
732void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
733 SDValue &Chain, SDValue *Flag) const {
734 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
735
736 // Get the list of the values's legal parts.
737 unsigned NumRegs = Regs.size();
738 SmallVector<SDValue, 8> Parts(NumRegs);
739 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
740 EVT ValueVT = ValueVTs[Value];
741 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
742 EVT RegisterVT = RegVTs[Value];
743
Chris Lattner3ac18842010-08-24 23:20:40 +0000744 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000745 &Parts[Part], NumParts, RegisterVT);
746 Part += NumParts;
747 }
748
749 // Copy the parts into the registers.
750 SmallVector<SDValue, 8> Chains(NumRegs);
751 for (unsigned i = 0; i != NumRegs; ++i) {
752 SDValue Part;
753 if (Flag == 0) {
754 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
755 } else {
756 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
757 *Flag = Part.getValue(1);
758 }
759
760 Chains[i] = Part.getValue(0);
761 }
762
763 if (NumRegs == 1 || Flag)
764 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
765 // flagged to it. That is the CopyToReg nodes and the user are considered
766 // a single scheduling unit. If we create a TokenFactor and return it as
767 // chain, then the TokenFactor is both a predecessor (operand) of the
768 // user as well as a successor (the TF operands are flagged to the user).
769 // c1, f1 = CopyToReg
770 // c2, f2 = CopyToReg
771 // c3 = TokenFactor c1, c2
772 // ...
773 // = op c3, ..., f2
774 Chain = Chains[NumRegs-1];
775 else
776 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
777}
778
779/// AddInlineAsmOperands - Add this value to the specified inlineasm node
780/// operand list. This adds the code marker and includes the number of
781/// values added into it.
782void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
783 unsigned MatchingIdx,
784 SelectionDAG &DAG,
785 std::vector<SDValue> &Ops) const {
786 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
787
788 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
789 if (HasMatching)
790 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +0000791 else if (!Regs.empty() &&
792 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
793 // Put the register class of the virtual registers in the flag word. That
794 // way, later passes can recompute register class constraints for inline
795 // assembly as well as normal instructions.
796 // Don't do this for tied operands that can use the regclass information
797 // from the def.
798 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
799 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
800 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
801 }
802
Dan Gohman462f6b52010-05-29 17:53:24 +0000803 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
804 Ops.push_back(Res);
805
806 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
807 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
808 EVT RegisterVT = RegVTs[Value];
809 for (unsigned i = 0; i != NumRegs; ++i) {
810 assert(Reg < Regs.size() && "Mismatch in # registers expected");
811 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
812 }
813 }
814}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000815
Dan Gohman2048b852009-11-23 18:04:58 +0000816void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000817 AA = &aa;
818 GFI = gfi;
819 TD = DAG.getTarget().getTargetData();
820}
821
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000822/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000823/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000824/// for a new block. This doesn't clear out information about
825/// additional blocks that are needed to complete switch lowering
826/// or PHI node updating; that information is cleared out as it is
827/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000828void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000829 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000830 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000831 PendingLoads.clear();
832 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000833 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000834 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000835}
836
Devang Patel23385752011-05-23 17:44:13 +0000837/// clearDanglingDebugInfo - Clear the dangling debug information
838/// map. This function is seperated from the clear so that debug
839/// information that is dangling in a basic block can be properly
840/// resolved in a different basic block. This allows the
841/// SelectionDAG to resolve dangling debug information attached
842/// to PHI nodes.
843void SelectionDAGBuilder::clearDanglingDebugInfo() {
844 DanglingDebugInfoMap.clear();
845}
846
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000847/// getRoot - Return the current virtual root of the Selection DAG,
848/// flushing any PendingLoad items. This must be done before emitting
849/// a store or any other node that may need to be ordered after any
850/// prior load instructions.
851///
Dan Gohman2048b852009-11-23 18:04:58 +0000852SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000853 if (PendingLoads.empty())
854 return DAG.getRoot();
855
856 if (PendingLoads.size() == 1) {
857 SDValue Root = PendingLoads[0];
858 DAG.setRoot(Root);
859 PendingLoads.clear();
860 return Root;
861 }
862
863 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000865 &PendingLoads[0], PendingLoads.size());
866 PendingLoads.clear();
867 DAG.setRoot(Root);
868 return Root;
869}
870
871/// getControlRoot - Similar to getRoot, but instead of flushing all the
872/// PendingLoad items, flush all the PendingExports items. It is necessary
873/// to do this before emitting a terminator instruction.
874///
Dan Gohman2048b852009-11-23 18:04:58 +0000875SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000876 SDValue Root = DAG.getRoot();
877
878 if (PendingExports.empty())
879 return Root;
880
881 // Turn all of the CopyToReg chains into one factored node.
882 if (Root.getOpcode() != ISD::EntryToken) {
883 unsigned i = 0, e = PendingExports.size();
884 for (; i != e; ++i) {
885 assert(PendingExports[i].getNode()->getNumOperands() > 1);
886 if (PendingExports[i].getNode()->getOperand(0) == Root)
887 break; // Don't add the root if we already indirectly depend on it.
888 }
889
890 if (i == e)
891 PendingExports.push_back(Root);
892 }
893
Owen Anderson825b72b2009-08-11 20:47:22 +0000894 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000895 &PendingExports[0],
896 PendingExports.size());
897 PendingExports.clear();
898 DAG.setRoot(Root);
899 return Root;
900}
901
Bill Wendling4533cac2010-01-28 21:51:40 +0000902void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
903 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
904 DAG.AssignOrdering(Node, SDNodeOrder);
905
906 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
907 AssignOrderingToNode(Node->getOperand(I).getNode());
908}
909
Dan Gohman46510a72010-04-15 01:51:59 +0000910void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000911 // Set up outgoing PHI node register values before emitting the terminator.
912 if (isa<TerminatorInst>(&I))
913 HandlePHINodesInSuccessorBlocks(I.getParent());
914
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000915 CurDebugLoc = I.getDebugLoc();
916
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000917 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000918
Dan Gohman92884f72010-04-20 15:03:56 +0000919 if (!isa<TerminatorInst>(&I) && !HasTailCall)
920 CopyToExportRegsIfNeeded(&I);
921
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000922 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000923}
924
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000925void SelectionDAGBuilder::visitPHI(const PHINode &) {
926 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
927}
928
Dan Gohman46510a72010-04-15 01:51:59 +0000929void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000930 // Note: this doesn't use InstVisitor, because it has to work with
931 // ConstantExpr's in addition to instructions.
932 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000933 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000934 // Build the switch statement using the Instruction.def file.
935#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000936 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000937#include "llvm/Instruction.def"
938 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000939
940 // Assign the ordering to the freshly created DAG nodes.
941 if (NodeMap.count(&I)) {
942 ++SDNodeOrder;
943 AssignOrderingToNode(getValue(&I).getNode());
944 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000945}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000946
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000947// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
948// generate the debug data structures now that we've seen its definition.
949void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
950 SDValue Val) {
951 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000952 if (DDI.getDI()) {
953 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000954 DebugLoc dl = DDI.getdl();
955 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000956 MDNode *Variable = DI->getVariable();
957 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000958 SDDbgValue *SDV;
959 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000960 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000961 SDV = DAG.getDbgValue(Variable, Val.getNode(),
962 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
963 DAG.AddDbgValue(SDV, Val.getNode(), false);
964 }
Owen Anderson95771af2011-02-25 21:41:48 +0000965 } else
Devang Patelafeaae72010-12-06 22:39:26 +0000966 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000967 DanglingDebugInfoMap[V] = DanglingDebugInfo();
968 }
969}
970
Nick Lewycky8de34002011-09-30 22:19:53 +0000971/// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000972SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000973 // If we already have an SDValue for this value, use it. It's important
974 // to do this first, so that we don't create a CopyFromReg if we already
975 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000976 SDValue &N = NodeMap[V];
977 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000978
Dan Gohman28a17352010-07-01 01:59:43 +0000979 // If there's a virtual register allocated and initialized for this
980 // value, use it.
981 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
982 if (It != FuncInfo.ValueMap.end()) {
983 unsigned InReg = It->second;
984 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
985 SDValue Chain = DAG.getEntryNode();
Nick Lewycky8de34002011-09-30 22:19:53 +0000986 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Devang Patel8f314282011-01-25 18:09:58 +0000987 resolveDanglingDebugInfo(V, N);
988 return N;
Dan Gohman28a17352010-07-01 01:59:43 +0000989 }
990
991 // Otherwise create a new SDValue and remember it.
992 SDValue Val = getValueImpl(V);
993 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000994 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000995 return Val;
996}
997
998/// getNonRegisterValue - Return an SDValue for the given Value, but
999/// don't look in FuncInfo.ValueMap for a virtual register.
1000SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1001 // If we already have an SDValue for this value, use it.
1002 SDValue &N = NodeMap[V];
1003 if (N.getNode()) return N;
1004
1005 // Otherwise create a new SDValue and remember it.
1006 SDValue Val = getValueImpl(V);
1007 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001008 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001009 return Val;
1010}
1011
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001012/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +00001013/// Create an SDValue for the given value.
1014SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +00001015 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001016 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001017
Dan Gohman383b5f62010-04-17 15:32:28 +00001018 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001019 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001020
Dan Gohman383b5f62010-04-17 15:32:28 +00001021 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +00001022 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001023
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001024 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001025 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001026
Dan Gohman383b5f62010-04-17 15:32:28 +00001027 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001028 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001029
Nate Begeman9008ca62009-04-27 18:41:29 +00001030 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +00001031 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001032
Dan Gohman383b5f62010-04-17 15:32:28 +00001033 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001034 visit(CE->getOpcode(), *CE);
1035 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +00001036 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001037 return N1;
1038 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001039
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001040 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1041 SmallVector<SDValue, 4> Constants;
1042 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1043 OI != OE; ++OI) {
1044 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +00001045 // If the operand is an empty aggregate, there are no values.
1046 if (!Val) continue;
1047 // Add each leaf value from the operand to the Constants list
1048 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001049 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1050 Constants.push_back(SDValue(Val, i));
1051 }
Bill Wendling87710f02009-12-21 23:47:40 +00001052
Bill Wendling4533cac2010-01-28 21:51:40 +00001053 return DAG.getMergeValues(&Constants[0], Constants.size(),
1054 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001055 }
1056
Duncan Sands1df98592010-02-16 11:11:14 +00001057 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001058 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1059 "Unknown struct or array constant!");
1060
Owen Andersone50ed302009-08-10 22:56:29 +00001061 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001062 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1063 unsigned NumElts = ValueVTs.size();
1064 if (NumElts == 0)
1065 return SDValue(); // empty struct
1066 SmallVector<SDValue, 4> Constants(NumElts);
1067 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001068 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001069 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001070 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001071 else if (EltVT.isFloatingPoint())
1072 Constants[i] = DAG.getConstantFP(0, EltVT);
1073 else
1074 Constants[i] = DAG.getConstant(0, EltVT);
1075 }
Bill Wendling87710f02009-12-21 23:47:40 +00001076
Bill Wendling4533cac2010-01-28 21:51:40 +00001077 return DAG.getMergeValues(&Constants[0], NumElts,
1078 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001079 }
1080
Dan Gohman383b5f62010-04-17 15:32:28 +00001081 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001082 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001083
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001084 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001085 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001086
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001087 // Now that we know the number and type of the elements, get that number of
1088 // elements into the Ops array based on what kind of constant it is.
1089 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001090 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001091 for (unsigned i = 0; i != NumElements; ++i)
1092 Ops.push_back(getValue(CP->getOperand(i)));
1093 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001094 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001095 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001096
1097 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001098 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001099 Op = DAG.getConstantFP(0, EltVT);
1100 else
1101 Op = DAG.getConstant(0, EltVT);
1102 Ops.assign(NumElements, Op);
1103 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001104
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001105 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001106 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1107 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001108 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001109
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001110 // If this is a static alloca, generate it as the frameindex instead of
1111 // computation.
1112 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1113 DenseMap<const AllocaInst*, int>::iterator SI =
1114 FuncInfo.StaticAllocaMap.find(AI);
1115 if (SI != FuncInfo.StaticAllocaMap.end())
1116 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1117 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001118
Dan Gohman28a17352010-07-01 01:59:43 +00001119 // If this is an instruction which fast-isel has deferred, select it now.
1120 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001121 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1122 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1123 SDValue Chain = DAG.getEntryNode();
1124 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001125 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001126
Dan Gohman28a17352010-07-01 01:59:43 +00001127 llvm_unreachable("Can't get register for value!");
1128 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001129}
1130
Dan Gohman46510a72010-04-15 01:51:59 +00001131void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001132 SDValue Chain = getControlRoot();
1133 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001134 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001135
Dan Gohman7451d3e2010-05-29 17:03:36 +00001136 if (!FuncInfo.CanLowerReturn) {
1137 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001138 const Function *F = I.getParent()->getParent();
1139
1140 // Emit a store of the return value through the virtual register.
1141 // Leave Outs empty so that LowerReturn won't try to load return
1142 // registers the usual way.
1143 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001144 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001145 PtrValueVTs);
1146
1147 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1148 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001149
Owen Andersone50ed302009-08-10 22:56:29 +00001150 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001151 SmallVector<uint64_t, 4> Offsets;
1152 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001153 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001154
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001155 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001156 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001157 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1158 RetPtr.getValueType(), RetPtr,
1159 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001160 Chains[i] =
1161 DAG.getStore(Chain, getCurDebugLoc(),
1162 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001163 // FIXME: better loc info would be nice.
1164 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001165 }
1166
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001167 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1168 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001169 } else if (I.getNumOperands() != 0) {
1170 SmallVector<EVT, 4> ValueVTs;
1171 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1172 unsigned NumValues = ValueVTs.size();
1173 if (NumValues) {
1174 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001175 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1176 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001177
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001178 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001179
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001180 const Function *F = I.getParent()->getParent();
1181 if (F->paramHasAttr(0, Attribute::SExt))
1182 ExtendKind = ISD::SIGN_EXTEND;
1183 else if (F->paramHasAttr(0, Attribute::ZExt))
1184 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001185
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001186 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
1187 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001188
1189 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1190 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1191 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001192 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001193 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1194 &Parts[0], NumParts, PartVT, ExtendKind);
1195
1196 // 'inreg' on function refers to return value
1197 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1198 if (F->paramHasAttr(0, Attribute::InReg))
1199 Flags.setInReg();
1200
1201 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001202 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001203 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001204 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001205 Flags.setZExt();
1206
Dan Gohmanc9403652010-07-07 15:54:55 +00001207 for (unsigned i = 0; i < NumParts; ++i) {
1208 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1209 /*isfixed=*/true));
1210 OutVals.push_back(Parts[i]);
1211 }
Evan Cheng3927f432009-03-25 20:20:11 +00001212 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001213 }
1214 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001215
1216 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001217 CallingConv::ID CallConv =
1218 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001219 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001220 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001221
1222 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001223 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001224 "LowerReturn didn't return a valid chain!");
1225
1226 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001227 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001228}
1229
Dan Gohmanad62f532009-04-23 23:13:24 +00001230/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1231/// created for it, emit nodes to copy the value into the virtual
1232/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001233void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00001234 // Skip empty types
1235 if (V->getType()->isEmptyTy())
1236 return;
1237
Dan Gohman33b7a292010-04-16 17:15:02 +00001238 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1239 if (VMI != FuncInfo.ValueMap.end()) {
1240 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1241 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001242 }
1243}
1244
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001245/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1246/// the current basic block, add it to ValueMap now so that we'll get a
1247/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001248void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001249 // No need to export constants.
1250 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001251
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001252 // Already exported?
1253 if (FuncInfo.isExportedInst(V)) return;
1254
1255 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1256 CopyValueToVirtualRegister(V, Reg);
1257}
1258
Dan Gohman46510a72010-04-15 01:51:59 +00001259bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001260 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001261 // The operands of the setcc have to be in this block. We don't know
1262 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001263 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001264 // Can export from current BB.
1265 if (VI->getParent() == FromBB)
1266 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001267
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001268 // Is already exported, noop.
1269 return FuncInfo.isExportedInst(V);
1270 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001271
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001272 // If this is an argument, we can export it if the BB is the entry block or
1273 // if it is already exported.
1274 if (isa<Argument>(V)) {
1275 if (FromBB == &FromBB->getParent()->getEntryBlock())
1276 return true;
1277
1278 // Otherwise, can only export this if it is already exported.
1279 return FuncInfo.isExportedInst(V);
1280 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001281
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001282 // Otherwise, constants can always be exported.
1283 return true;
1284}
1285
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001286/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
1287uint32_t SelectionDAGBuilder::getEdgeWeight(MachineBasicBlock *Src,
1288 MachineBasicBlock *Dst) {
1289 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1290 if (!BPI)
1291 return 0;
Jakub Staszak95ece8e2011-07-29 20:05:36 +00001292 const BasicBlock *SrcBB = Src->getBasicBlock();
1293 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001294 return BPI->getEdgeWeight(SrcBB, DstBB);
1295}
1296
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001297void SelectionDAGBuilder::
1298addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1299 uint32_t Weight /* = 0 */) {
1300 if (!Weight)
1301 Weight = getEdgeWeight(Src, Dst);
1302 Src->addSuccessor(Dst, Weight);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001303}
1304
1305
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001306static bool InBlock(const Value *V, const BasicBlock *BB) {
1307 if (const Instruction *I = dyn_cast<Instruction>(V))
1308 return I->getParent() == BB;
1309 return true;
1310}
1311
Dan Gohmanc2277342008-10-17 21:16:08 +00001312/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1313/// This function emits a branch and is used at the leaves of an OR or an
1314/// AND operator tree.
1315///
1316void
Dan Gohman46510a72010-04-15 01:51:59 +00001317SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001318 MachineBasicBlock *TBB,
1319 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001320 MachineBasicBlock *CurBB,
1321 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001322 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001323
Dan Gohmanc2277342008-10-17 21:16:08 +00001324 // If the leaf of the tree is a comparison, merge the condition into
1325 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001326 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001327 // The operands of the cmp have to be in this block. We don't know
1328 // how to export them from some other block. If this is the first block
1329 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001330 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001331 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1332 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001333 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001334 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001335 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001336 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001337 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001338 } else {
1339 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001340 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001341 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001342
1343 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001344 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1345 SwitchCases.push_back(CB);
1346 return;
1347 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001348 }
1349
1350 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001351 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001352 NULL, TBB, FBB, CurBB);
1353 SwitchCases.push_back(CB);
1354}
1355
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001356/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001357void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001358 MachineBasicBlock *TBB,
1359 MachineBasicBlock *FBB,
1360 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001361 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001362 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001363 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001364 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001365 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001366 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1367 BOp->getParent() != CurBB->getBasicBlock() ||
1368 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1369 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001370 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001371 return;
1372 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001373
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001374 // Create TmpBB after CurBB.
1375 MachineFunction::iterator BBI = CurBB;
1376 MachineFunction &MF = DAG.getMachineFunction();
1377 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1378 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001379
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001380 if (Opc == Instruction::Or) {
1381 // Codegen X | Y as:
1382 // jmp_if_X TBB
1383 // jmp TmpBB
1384 // TmpBB:
1385 // jmp_if_Y TBB
1386 // jmp FBB
1387 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001388
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001389 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001390 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001391
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001392 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001393 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001394 } else {
1395 assert(Opc == Instruction::And && "Unknown merge op!");
1396 // Codegen X & Y as:
1397 // jmp_if_X TmpBB
1398 // jmp FBB
1399 // TmpBB:
1400 // jmp_if_Y TBB
1401 // jmp FBB
1402 //
1403 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001404
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001405 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001406 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001407
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001408 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001409 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001410 }
1411}
1412
1413/// If the set of cases should be emitted as a series of branches, return true.
1414/// If we should emit this as a bunch of and/or'd together conditions, return
1415/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001416bool
Dan Gohman2048b852009-11-23 18:04:58 +00001417SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001418 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001419
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001420 // If this is two comparisons of the same values or'd or and'd together, they
1421 // will get folded into a single comparison, so don't emit two blocks.
1422 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1423 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1424 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1425 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1426 return false;
1427 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001428
Chris Lattner133ce872010-01-02 00:00:03 +00001429 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1430 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1431 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1432 Cases[0].CC == Cases[1].CC &&
1433 isa<Constant>(Cases[0].CmpRHS) &&
1434 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1435 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1436 return false;
1437 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1438 return false;
1439 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001440
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001441 return true;
1442}
1443
Dan Gohman46510a72010-04-15 01:51:59 +00001444void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001445 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001446
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001447 // Update machine-CFG edges.
1448 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1449
1450 // Figure out which block is immediately after the current one.
1451 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001452 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001453 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001454 NextBlock = BBI;
1455
1456 if (I.isUnconditional()) {
1457 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001458 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001459
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001460 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001461 if (Succ0MBB != NextBlock)
1462 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001463 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001464 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001465
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001466 return;
1467 }
1468
1469 // If this condition is one of the special cases we handle, do special stuff
1470 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001471 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001472 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1473
1474 // If this is a series of conditions that are or'd or and'd together, emit
1475 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001476 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001477 // For example, instead of something like:
1478 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001479 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001480 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001481 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001482 // or C, F
1483 // jnz foo
1484 // Emit:
1485 // cmp A, B
1486 // je foo
1487 // cmp D, E
1488 // jle foo
1489 //
Dan Gohman46510a72010-04-15 01:51:59 +00001490 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001491 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001492 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001493 (BOp->getOpcode() == Instruction::And ||
1494 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001495 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1496 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001497 // If the compares in later blocks need to use values not currently
1498 // exported from this block, export them now. This block should always
1499 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001500 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001501
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001502 // Allow some cases to be rejected.
1503 if (ShouldEmitAsBranches(SwitchCases)) {
1504 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1505 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1506 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1507 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001508
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001509 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001510 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001511 SwitchCases.erase(SwitchCases.begin());
1512 return;
1513 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001514
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001515 // Okay, we decided not to do this, remove any inserted MBB's and clear
1516 // SwitchCases.
1517 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001518 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001519
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001520 SwitchCases.clear();
1521 }
1522 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001523
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001524 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001525 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001526 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001527
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001528 // Use visitSwitchCase to actually insert the fast branch sequence for this
1529 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001530 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001531}
1532
1533/// visitSwitchCase - Emits the necessary code to represent a single node in
1534/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001535void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1536 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001537 SDValue Cond;
1538 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001539 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001540
1541 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001542 if (CB.CmpMHS == NULL) {
1543 // Fold "(X == true)" to X and "(X == false)" to !X to
1544 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001545 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001546 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001547 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001548 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001549 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001550 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001551 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001552 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001553 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001554 } else {
1555 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1556
Anton Korobeynikov23218582008-12-23 22:25:27 +00001557 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1558 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001559
1560 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001561 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001562
1563 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001564 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001565 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001566 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001567 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001568 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001569 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001570 DAG.getConstant(High-Low, VT), ISD::SETULE);
1571 }
1572 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001573
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001574 // Update successor info
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001575 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
1576 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001577
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001578 // Set NextBlock to be the MBB immediately after the current one, if any.
1579 // This is used to avoid emitting unnecessary branches to the next block.
1580 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001581 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001582 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001583 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001584
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001585 // If the lhs block is the next block, invert the condition so that we can
1586 // fall through to the lhs instead of the rhs block.
1587 if (CB.TrueBB == NextBlock) {
1588 std::swap(CB.TrueBB, CB.FalseBB);
1589 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001590 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001591 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001592
Dale Johannesenf5d97892009-02-04 01:48:28 +00001593 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001594 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001595 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001596
Evan Cheng266a99d2010-09-23 06:51:55 +00001597 // Insert the false branch. Do this even if it's a fall through branch,
1598 // this makes it easier to do DAG optimizations which require inverting
1599 // the branch condition.
1600 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1601 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001602
1603 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001604}
1605
1606/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001607void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001608 // Emit the code for the jump table
1609 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001610 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001611 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1612 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001613 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001614 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1615 MVT::Other, Index.getValue(1),
1616 Table, Index);
1617 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001618}
1619
1620/// visitJumpTableHeader - This function emits necessary code to produce index
1621/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001622void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001623 JumpTableHeader &JTH,
1624 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001625 // Subtract the lowest switch case value from the value being switched on and
1626 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001627 // difference between smallest and largest cases.
1628 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001629 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001630 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001631 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001632
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001633 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001634 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001635 // can be used as an index into the jump table in a subsequent basic block.
1636 // This value may be smaller or larger than the target's pointer type, and
1637 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001638 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001639
Dan Gohman89496d02010-07-02 00:10:16 +00001640 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001641 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1642 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001643 JT.Reg = JumpTableReg;
1644
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001645 // Emit the range check for the jump table, and branch to the default block
1646 // for the switch statement if the value being switched on exceeds the largest
1647 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001648 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001649 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001650 DAG.getConstant(JTH.Last-JTH.First,VT),
1651 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001652
1653 // Set NextBlock to be the MBB immediately after the current one, if any.
1654 // This is used to avoid emitting unnecessary branches to the next block.
1655 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001656 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001657
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001658 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001659 NextBlock = BBI;
1660
Dale Johannesen66978ee2009-01-31 02:22:37 +00001661 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001662 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001663 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001664
Bill Wendling4533cac2010-01-28 21:51:40 +00001665 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001666 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1667 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001668
Bill Wendling87710f02009-12-21 23:47:40 +00001669 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001670}
1671
1672/// visitBitTestHeader - This function emits necessary code to produce value
1673/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001674void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1675 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001676 // Subtract the minimum value
1677 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001678 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001679 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001680 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001681
1682 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001683 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001684 TLI.getSetCCResultType(Sub.getValueType()),
1685 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001686 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001687
Evan Chengd08e5b42011-01-06 01:02:44 +00001688 // Determine the type of the test operands.
1689 bool UsePtrType = false;
1690 if (!TLI.isTypeLegal(VT))
1691 UsePtrType = true;
1692 else {
1693 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman5c75af62011-10-12 22:46:45 +00001694 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001695 // Switch table case range are encoded into series of masks.
1696 // Just use pointer type, it's guaranteed to fit.
1697 UsePtrType = true;
1698 break;
1699 }
1700 }
1701 if (UsePtrType) {
1702 VT = TLI.getPointerTy();
1703 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1704 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001705
Evan Chengd08e5b42011-01-06 01:02:44 +00001706 B.RegVT = VT;
1707 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001708 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001709 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001710
1711 // Set NextBlock to be the MBB immediately after the current one, if any.
1712 // This is used to avoid emitting unnecessary branches to the next block.
1713 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001714 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001715 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001716 NextBlock = BBI;
1717
1718 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1719
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001720 addSuccessorWithWeight(SwitchBB, B.Default);
1721 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001722
Dale Johannesen66978ee2009-01-31 02:22:37 +00001723 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001724 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001725 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001726
Evan Cheng8c1f4322010-09-23 18:32:19 +00001727 if (MBB != NextBlock)
1728 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1729 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001730
Bill Wendling87710f02009-12-21 23:47:40 +00001731 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001732}
1733
1734/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001735void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1736 MachineBasicBlock* NextMBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001737 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001738 BitTestCase &B,
1739 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001740 EVT VT = BB.RegVT;
1741 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1742 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001743 SDValue Cmp;
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001744 unsigned PopCount = CountPopulation_64(B.Mask);
1745 if (PopCount == 1) {
Dan Gohman8e0163a2010-06-24 02:06:24 +00001746 // Testing for a single bit; just compare the shift count with what it
1747 // would need to be to shift a 1 bit in that position.
1748 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001749 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001750 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001751 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001752 ISD::SETEQ);
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001753 } else if (PopCount == BB.Range) {
1754 // There is only one zero bit in the range, test for it directly.
1755 Cmp = DAG.getSetCC(getCurDebugLoc(),
1756 TLI.getSetCCResultType(VT),
1757 ShiftOp,
1758 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1759 ISD::SETNE);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001760 } else {
1761 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001762 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1763 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001764
Dan Gohman8e0163a2010-06-24 02:06:24 +00001765 // Emit bit tests and jumps
1766 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001767 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001768 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001769 TLI.getSetCCResultType(VT),
1770 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001771 ISD::SETNE);
1772 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001773
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001774 addSuccessorWithWeight(SwitchBB, B.TargetBB);
1775 addSuccessorWithWeight(SwitchBB, NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001776
Dale Johannesen66978ee2009-01-31 02:22:37 +00001777 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001778 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001779 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001780
1781 // Set NextBlock to be the MBB immediately after the current one, if any.
1782 // This is used to avoid emitting unnecessary branches to the next block.
1783 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001784 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001785 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001786 NextBlock = BBI;
1787
Evan Cheng8c1f4322010-09-23 18:32:19 +00001788 if (NextMBB != NextBlock)
1789 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1790 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001791
Bill Wendling87710f02009-12-21 23:47:40 +00001792 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001793}
1794
Dan Gohman46510a72010-04-15 01:51:59 +00001795void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001796 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001797
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001798 // Retrieve successors.
1799 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1800 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1801
Gabor Greifb67e6b32009-01-15 11:10:44 +00001802 const Value *Callee(I.getCalledValue());
1803 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001804 visitInlineAsm(&I);
1805 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001806 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001807
1808 // If the value of the invoke is used outside of its defining block, make it
1809 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001810 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001811
1812 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001813 InvokeMBB->addSuccessor(Return);
1814 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001815
1816 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001817 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1818 MVT::Other, getControlRoot(),
1819 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001820}
1821
Dan Gohman46510a72010-04-15 01:51:59 +00001822void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001823}
1824
Bill Wendlingdccc03b2011-07-31 06:30:59 +00001825void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
1826 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
1827}
1828
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001829void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
1830 assert(FuncInfo.MBB->isLandingPad() &&
1831 "Call to landingpad not in landing pad!");
1832
1833 MachineBasicBlock *MBB = FuncInfo.MBB;
1834 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
1835 AddLandingPadInfo(LP, MMI, MBB);
1836
1837 SmallVector<EVT, 2> ValueVTs;
1838 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
1839
1840 // Insert the EXCEPTIONADDR instruction.
1841 assert(FuncInfo.MBB->isLandingPad() &&
1842 "Call to eh.exception not in landing pad!");
1843 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1844 SDValue Ops[2];
1845 Ops[0] = DAG.getRoot();
1846 SDValue Op1 = DAG.getNode(ISD::EXCEPTIONADDR, getCurDebugLoc(), VTs, Ops, 1);
1847 SDValue Chain = Op1.getValue(1);
1848
1849 // Insert the EHSELECTION instruction.
1850 VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1851 Ops[0] = Op1;
1852 Ops[1] = Chain;
1853 SDValue Op2 = DAG.getNode(ISD::EHSELECTION, getCurDebugLoc(), VTs, Ops, 2);
1854 Chain = Op2.getValue(1);
1855 Op2 = DAG.getSExtOrTrunc(Op2, getCurDebugLoc(), MVT::i32);
1856
1857 Ops[0] = Op1;
1858 Ops[1] = Op2;
1859 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
1860 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
1861 &Ops[0], 2);
1862
1863 std::pair<SDValue, SDValue> RetPair = std::make_pair(Res, Chain);
1864 setValue(&LP, RetPair.first);
1865 DAG.setRoot(RetPair.second);
1866}
1867
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001868/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1869/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001870bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1871 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001872 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001873 MachineBasicBlock *Default,
1874 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001875 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001876
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001877 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001878 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001879 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001880 return false;
1881
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001882 // Get the MachineFunction which holds the current MBB. This is used when
1883 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001884 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001885
1886 // Figure out which block is immediately after the current one.
1887 MachineBasicBlock *NextBlock = 0;
1888 MachineFunction::iterator BBI = CR.CaseBB;
1889
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001890 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001891 NextBlock = BBI;
1892
Benjamin Kramerce750f02010-11-22 09:45:38 +00001893 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001894 // is the same as the other, but has one bit unset that the other has set,
1895 // use bit manipulation to do two compares at once. For example:
1896 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001897 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1898 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1899 if (Size == 2 && CR.CaseBB == SwitchBB) {
1900 Case &Small = *CR.Range.first;
1901 Case &Big = *(CR.Range.second-1);
1902
1903 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1904 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1905 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1906
1907 // Check that there is only one bit different.
1908 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1909 (SmallValue | BigValue) == BigValue) {
1910 // Isolate the common bit.
1911 APInt CommonBit = BigValue & ~SmallValue;
1912 assert((SmallValue | CommonBit) == BigValue &&
1913 CommonBit.countPopulation() == 1 && "Not a common bit?");
1914
1915 SDValue CondLHS = getValue(SV);
1916 EVT VT = CondLHS.getValueType();
1917 DebugLoc DL = getCurDebugLoc();
1918
1919 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1920 DAG.getConstant(CommonBit, VT));
1921 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1922 Or, DAG.getConstant(BigValue, VT),
1923 ISD::SETEQ);
1924
1925 // Update successor info.
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001926 addSuccessorWithWeight(SwitchBB, Small.BB);
1927 addSuccessorWithWeight(SwitchBB, Default);
Benjamin Kramerce750f02010-11-22 09:45:38 +00001928
1929 // Insert the true branch.
1930 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1931 getControlRoot(), Cond,
1932 DAG.getBasicBlock(Small.BB));
1933
1934 // Insert the false branch.
1935 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1936 DAG.getBasicBlock(Default));
1937
1938 DAG.setRoot(BrCond);
1939 return true;
1940 }
1941 }
1942 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001943
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001944 // Rearrange the case blocks so that the last one falls through if possible.
1945 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1946 // The last case block won't fall through into 'NextBlock' if we emit the
1947 // branches in this order. See if rearranging a case value would help.
1948 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1949 if (I->BB == NextBlock) {
1950 std::swap(*I, BackCase);
1951 break;
1952 }
1953 }
1954 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001955
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001956 // Create a CaseBlock record representing a conditional branch to
1957 // the Case's target mbb if the value being switched on SV is equal
1958 // to C.
1959 MachineBasicBlock *CurBlock = CR.CaseBB;
1960 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1961 MachineBasicBlock *FallThrough;
1962 if (I != E-1) {
1963 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1964 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001965
1966 // Put SV in a virtual register to make it available from the new blocks.
1967 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001968 } else {
1969 // If the last case doesn't match, go to the default block.
1970 FallThrough = Default;
1971 }
1972
Dan Gohman46510a72010-04-15 01:51:59 +00001973 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001974 ISD::CondCode CC;
1975 if (I->High == I->Low) {
1976 // This is just small small case range :) containing exactly 1 case
1977 CC = ISD::SETEQ;
1978 LHS = SV; RHS = I->High; MHS = NULL;
1979 } else {
1980 CC = ISD::SETLE;
1981 LHS = I->Low; MHS = SV; RHS = I->High;
1982 }
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001983
1984 uint32_t ExtraWeight = I->ExtraWeight;
1985 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
1986 /* me */ CurBlock,
1987 /* trueweight */ ExtraWeight / 2, /* falseweight */ ExtraWeight / 2);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001988
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001989 // If emitting the first comparison, just call visitSwitchCase to emit the
1990 // code into the current block. Otherwise, push the CaseBlock onto the
1991 // vector to be later processed by SDISel, and insert the node's MBB
1992 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001993 if (CurBlock == SwitchBB)
1994 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001995 else
1996 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001997
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001998 CurBlock = FallThrough;
1999 }
2000
2001 return true;
2002}
2003
2004static inline bool areJTsAllowed(const TargetLowering &TLI) {
2005 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00002006 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2007 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002008}
Anton Korobeynikov23218582008-12-23 22:25:27 +00002009
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002010static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002011 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Jay Foad40f8f622010-12-07 08:25:19 +00002012 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002013 return (LastExt - FirstExt + 1ULL);
2014}
2015
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002016/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002017bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2018 CaseRecVector &WorkList,
2019 const Value *SV,
2020 MachineBasicBlock *Default,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002021 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002022 Case& FrontCase = *CR.Range.first;
2023 Case& BackCase = *(CR.Range.second-1);
2024
Chris Lattnere880efe2009-11-07 07:50:34 +00002025 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2026 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002027
Chris Lattnere880efe2009-11-07 07:50:34 +00002028 APInt TSize(First.getBitWidth(), 0);
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002029 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002030 TSize += I->size();
2031
Dan Gohmane0567812010-04-08 23:03:40 +00002032 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002033 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002034
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002035 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00002036 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002037 if (Density < 0.4)
2038 return false;
2039
David Greene4b69d992010-01-05 01:24:57 +00002040 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002041 << "First entry: " << First << ". Last entry: " << Last << '\n'
2042 << "Range: " << Range
Jim Grosbach3fc83172011-02-25 03:59:03 +00002043 << ". Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002044
2045 // Get the MachineFunction which holds the current MBB. This is used when
2046 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002047 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002048
2049 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002050 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002051 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002052
2053 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2054
2055 // Create a new basic block to hold the code for loading the address
2056 // of the jump table, and jumping to it. Update successor information;
2057 // we will either branch to the default case for the switch, or the jump
2058 // table.
2059 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2060 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002061
2062 addSuccessorWithWeight(CR.CaseBB, Default);
2063 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002064
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002065 // Build a vector of destination BBs, corresponding to each target
2066 // of the jump table. If the value of the jump table slot corresponds to
2067 // a case statement, push the case's BB onto the vector, otherwise, push
2068 // the default BB.
2069 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002070 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002071 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00002072 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2073 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00002074
2075 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002076 DestBBs.push_back(I->BB);
2077 if (TEI==High)
2078 ++I;
2079 } else {
2080 DestBBs.push_back(Default);
2081 }
2082 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002083
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002084 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002085 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2086 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002087 E = DestBBs.end(); I != E; ++I) {
2088 if (!SuccsHandled[(*I)->getNumber()]) {
2089 SuccsHandled[(*I)->getNumber()] = true;
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002090 addSuccessorWithWeight(JumpTableBB, *I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002091 }
2092 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002093
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002094 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00002095 unsigned JTEncoding = TLI.getJumpTableEncoding();
2096 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002097 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002098
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002099 // Set the jump table information so that we can codegen it as a second
2100 // MachineBasicBlock
2101 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00002102 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2103 if (CR.CaseBB == SwitchBB)
2104 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002105
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002106 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002107 return true;
2108}
2109
2110/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2111/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00002112bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2113 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002114 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002115 MachineBasicBlock *Default,
2116 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002117 // Get the MachineFunction which holds the current MBB. This is used when
2118 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002119 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002120
2121 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002122 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002123 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002124
2125 Case& FrontCase = *CR.Range.first;
2126 Case& BackCase = *(CR.Range.second-1);
2127 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2128
2129 // Size is the number of Cases represented by this range.
2130 unsigned Size = CR.Range.second - CR.Range.first;
2131
Chris Lattnere880efe2009-11-07 07:50:34 +00002132 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2133 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002134 double FMetric = 0;
2135 CaseItr Pivot = CR.Range.first + Size/2;
2136
2137 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2138 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002139 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002140 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2141 I!=E; ++I)
2142 TSize += I->size();
2143
Chris Lattnere880efe2009-11-07 07:50:34 +00002144 APInt LSize = FrontCase.size();
2145 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002146 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002147 << "First: " << First << ", Last: " << Last <<'\n'
2148 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002149 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2150 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002151 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2152 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002153 APInt Range = ComputeRange(LEnd, RBegin);
2154 assert((Range - 2ULL).isNonNegative() &&
2155 "Invalid case distance");
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002156 // Use volatile double here to avoid excess precision issues on some hosts,
2157 // e.g. that use 80-bit X87 registers.
2158 volatile double LDensity =
2159 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002160 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002161 volatile double RDensity =
2162 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002163 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002164 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002165 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002166 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002167 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2168 << "LDensity: " << LDensity
2169 << ", RDensity: " << RDensity << '\n'
2170 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002171 if (FMetric < Metric) {
2172 Pivot = J;
2173 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002174 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002175 }
2176
2177 LSize += J->size();
2178 RSize -= J->size();
2179 }
2180 if (areJTsAllowed(TLI)) {
2181 // If our case is dense we *really* should handle it earlier!
2182 assert((FMetric > 0) && "Should handle dense range earlier!");
2183 } else {
2184 Pivot = CR.Range.first + Size/2;
2185 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002186
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002187 CaseRange LHSR(CR.Range.first, Pivot);
2188 CaseRange RHSR(Pivot, CR.Range.second);
2189 Constant *C = Pivot->Low;
2190 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002191
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002192 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002193 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002194 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002195 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002196 // Pivot's Value, then we can branch directly to the LHS's Target,
2197 // rather than creating a leaf node for it.
2198 if ((LHSR.second - LHSR.first) == 1 &&
2199 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002200 cast<ConstantInt>(C)->getValue() ==
2201 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002202 TrueBB = LHSR.first->BB;
2203 } else {
2204 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2205 CurMF->insert(BBI, TrueBB);
2206 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002207
2208 // Put SV in a virtual register to make it available from the new blocks.
2209 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002210 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002211
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002212 // Similar to the optimization above, if the Value being switched on is
2213 // known to be less than the Constant CR.LT, and the current Case Value
2214 // is CR.LT - 1, then we can branch directly to the target block for
2215 // the current Case Value, rather than emitting a RHS leaf node for it.
2216 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002217 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2218 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002219 FalseBB = RHSR.first->BB;
2220 } else {
2221 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2222 CurMF->insert(BBI, FalseBB);
2223 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002224
2225 // Put SV in a virtual register to make it available from the new blocks.
2226 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002227 }
2228
2229 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002230 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002231 // Otherwise, branch to LHS.
2232 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2233
Dan Gohman99be8ae2010-04-19 22:41:47 +00002234 if (CR.CaseBB == SwitchBB)
2235 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002236 else
2237 SwitchCases.push_back(CB);
2238
2239 return true;
2240}
2241
2242/// handleBitTestsSwitchCase - if current case range has few destination and
2243/// range span less, than machine word bitwidth, encode case range into series
2244/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002245bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2246 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002247 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002248 MachineBasicBlock* Default,
2249 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002250 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002251 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002252
2253 Case& FrontCase = *CR.Range.first;
2254 Case& BackCase = *(CR.Range.second-1);
2255
2256 // Get the MachineFunction which holds the current MBB. This is used when
2257 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002258 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002259
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002260 // If target does not have legal shift left, do not emit bit tests at all.
2261 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2262 return false;
2263
Anton Korobeynikov23218582008-12-23 22:25:27 +00002264 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002265 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2266 I!=E; ++I) {
2267 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002268 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002269 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002270
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002271 // Count unique destinations
2272 SmallSet<MachineBasicBlock*, 4> Dests;
2273 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2274 Dests.insert(I->BB);
2275 if (Dests.size() > 3)
2276 // Don't bother the code below, if there are too much unique destinations
2277 return false;
2278 }
David Greene4b69d992010-01-05 01:24:57 +00002279 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002280 << Dests.size() << '\n'
2281 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002282
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002283 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002284 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2285 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002286 APInt cmpRange = maxValue - minValue;
2287
David Greene4b69d992010-01-05 01:24:57 +00002288 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002289 << "Low bound: " << minValue << '\n'
2290 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002291
Dan Gohmane0567812010-04-08 23:03:40 +00002292 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002293 (!(Dests.size() == 1 && numCmps >= 3) &&
2294 !(Dests.size() == 2 && numCmps >= 5) &&
2295 !(Dests.size() >= 3 && numCmps >= 6)))
2296 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002297
David Greene4b69d992010-01-05 01:24:57 +00002298 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002299 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2300
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002301 // Optimize the case where all the case values fit in a
2302 // word without having to subtract minValue. In this case,
2303 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002304 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002305 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002306 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002307 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002308 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002309
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002310 CaseBitsVector CasesBits;
2311 unsigned i, count = 0;
2312
2313 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2314 MachineBasicBlock* Dest = I->BB;
2315 for (i = 0; i < count; ++i)
2316 if (Dest == CasesBits[i].BB)
2317 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002318
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002319 if (i == count) {
2320 assert((count < 3) && "Too much destinations to test!");
2321 CasesBits.push_back(CaseBits(0, Dest, 0));
2322 count++;
2323 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002324
2325 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2326 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2327
2328 uint64_t lo = (lowValue - lowBound).getZExtValue();
2329 uint64_t hi = (highValue - lowBound).getZExtValue();
2330
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002331 for (uint64_t j = lo; j <= hi; j++) {
2332 CasesBits[i].Mask |= 1ULL << j;
2333 CasesBits[i].Bits++;
2334 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002335
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002336 }
2337 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002338
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002339 BitTestInfo BTC;
2340
2341 // Figure out which block is immediately after the current one.
2342 MachineFunction::iterator BBI = CR.CaseBB;
2343 ++BBI;
2344
2345 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2346
David Greene4b69d992010-01-05 01:24:57 +00002347 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002348 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002349 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002350 << ", Bits: " << CasesBits[i].Bits
2351 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002352
2353 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2354 CurMF->insert(BBI, CaseBB);
2355 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2356 CaseBB,
2357 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002358
2359 // Put SV in a virtual register to make it available from the new blocks.
2360 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002361 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002362
2363 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002364 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002365 CR.CaseBB, Default, BTC);
2366
Dan Gohman99be8ae2010-04-19 22:41:47 +00002367 if (CR.CaseBB == SwitchBB)
2368 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002369
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002370 BitTestCases.push_back(BTB);
2371
2372 return true;
2373}
2374
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002375/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002376size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2377 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002378 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002379
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002380 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002381 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002382 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002383 BasicBlock *SuccBB = SI.getSuccessor(i);
2384 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2385
2386 uint32_t ExtraWeight = BPI ? BPI->getEdgeWeight(SI.getParent(), SuccBB) : 0;
2387
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002388 Cases.push_back(Case(SI.getSuccessorValue(i),
2389 SI.getSuccessorValue(i),
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002390 SMBB, ExtraWeight));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002391 }
2392 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2393
2394 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002395 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002396 // Must recompute end() each iteration because it may be
2397 // invalidated by erase if we hold on to it
Nick Lewyckyed4efd32011-01-28 04:00:15 +00002398 for (CaseItr I = Cases.begin(), J = llvm::next(Cases.begin());
2399 J != Cases.end(); ) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002400 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2401 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002402 MachineBasicBlock* nextBB = J->BB;
2403 MachineBasicBlock* currentBB = I->BB;
2404
2405 // If the two neighboring cases go to the same destination, merge them
2406 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002407 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002408 I->High = J->High;
2409 J = Cases.erase(J);
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002410
2411 if (BranchProbabilityInfo *BPI = FuncInfo.BPI) {
2412 uint32_t CurWeight = currentBB->getBasicBlock() ?
2413 BPI->getEdgeWeight(SI.getParent(), currentBB->getBasicBlock()) : 16;
2414 uint32_t NextWeight = nextBB->getBasicBlock() ?
2415 BPI->getEdgeWeight(SI.getParent(), nextBB->getBasicBlock()) : 16;
2416
2417 BPI->setEdgeWeight(SI.getParent(), currentBB->getBasicBlock(),
2418 CurWeight + NextWeight);
2419 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002420 } else {
2421 I = J++;
2422 }
2423 }
2424
2425 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2426 if (I->Low != I->High)
2427 // A range counts double, since it requires two compares.
2428 ++numCmps;
2429 }
2430
2431 return numCmps;
2432}
2433
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002434void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2435 MachineBasicBlock *Last) {
2436 // Update JTCases.
2437 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2438 if (JTCases[i].first.HeaderBB == First)
2439 JTCases[i].first.HeaderBB = Last;
2440
2441 // Update BitTestCases.
2442 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2443 if (BitTestCases[i].Parent == First)
2444 BitTestCases[i].Parent = Last;
2445}
2446
Dan Gohman46510a72010-04-15 01:51:59 +00002447void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002448 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002449
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002450 // Figure out which block is immediately after the current one.
2451 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002452 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2453
2454 // If there is only the default destination, branch to it if it is not the
2455 // next basic block. Otherwise, just fall through.
Eli Friedmanbb5a7442011-09-29 20:21:17 +00002456 if (SI.getNumCases() == 1) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002457 // Update machine-CFG edges.
2458
2459 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002460 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002461 if (Default != NextBlock)
2462 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2463 MVT::Other, getControlRoot(),
2464 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002465
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002466 return;
2467 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002468
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002469 // If there are any non-default case statements, create a vector of Cases
2470 // representing each one, and sort the vector so that we can efficiently
2471 // create a binary search tree from them.
2472 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002473 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002474 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002475 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002476 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002477
2478 // Get the Value to be switched on and default basic blocks, which will be
2479 // inserted into CaseBlock records, representing basic blocks in the binary
2480 // search tree.
Eli Friedmanbb5a7442011-09-29 20:21:17 +00002481 const Value *SV = SI.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002482
2483 // Push the initial CaseRec onto the worklist
2484 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002485 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2486 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002487
2488 while (!WorkList.empty()) {
2489 // Grab a record representing a case range to process off the worklist
2490 CaseRec CR = WorkList.back();
2491 WorkList.pop_back();
2492
Dan Gohman99be8ae2010-04-19 22:41:47 +00002493 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002494 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002495
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002496 // If the range has few cases (two or less) emit a series of specific
2497 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002498 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002499 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002500
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002501 // If the switch has more than 5 blocks, and at least 40% dense, and the
2502 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002503 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002504 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002505 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002506
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002507 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2508 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002509 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002510 }
2511}
2512
Dan Gohman46510a72010-04-15 01:51:59 +00002513void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002514 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002515
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002516 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002517 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002518 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002519 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002520 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002521 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002522 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002523 for (unsigned i = 0, e = succs.size(); i != e; ++i) {
2524 MachineBasicBlock *Succ = FuncInfo.MBBMap[succs[i]];
2525 addSuccessorWithWeight(IndirectBrMBB, Succ);
2526 }
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002527
Bill Wendling4533cac2010-01-28 21:51:40 +00002528 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2529 MVT::Other, getControlRoot(),
2530 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002531}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002532
Dan Gohman46510a72010-04-15 01:51:59 +00002533void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002534 // -0.0 - X --> fneg
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002535 Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002536 if (isa<Constant>(I.getOperand(0)) &&
2537 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2538 SDValue Op2 = getValue(I.getOperand(1));
2539 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2540 Op2.getValueType(), Op2));
2541 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002542 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002543
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002544 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002545}
2546
Dan Gohman46510a72010-04-15 01:51:59 +00002547void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002548 SDValue Op1 = getValue(I.getOperand(0));
2549 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002550 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2551 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002552}
2553
Dan Gohman46510a72010-04-15 01:51:59 +00002554void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002555 SDValue Op1 = getValue(I.getOperand(0));
2556 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002557
2558 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2559
Chris Lattnerd3027732011-02-13 09:02:52 +00002560 // Coerce the shift amount to the right type if we can.
2561 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002562 unsigned ShiftSize = ShiftTy.getSizeInBits();
2563 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002564 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002565
Dan Gohman57fc82d2009-04-09 03:51:29 +00002566 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002567 if (ShiftSize > Op2Size)
2568 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002569
Dan Gohman57fc82d2009-04-09 03:51:29 +00002570 // If the operand is larger than the shift count type but the shift
2571 // count type has enough bits to represent any shift value, truncate
2572 // it now. This is a common case and it exposes the truncate to
2573 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002574 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2575 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2576 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002577 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002578 else
Chris Lattnere0751182011-02-13 19:09:16 +00002579 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002580 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002581
Bill Wendling4533cac2010-01-28 21:51:40 +00002582 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2583 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002584}
2585
Benjamin Kramer9c640302011-07-08 10:31:30 +00002586void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9c640302011-07-08 10:31:30 +00002587 SDValue Op1 = getValue(I.getOperand(0));
2588 SDValue Op2 = getValue(I.getOperand(1));
2589
2590 // Turn exact SDivs into multiplications.
2591 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2592 // exact bit.
Benjamin Kramer3492a4a2011-07-08 12:08:24 +00002593 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2594 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9c640302011-07-08 10:31:30 +00002595 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
2596 setValue(&I, TLI.BuildExactSDIV(Op1, Op2, getCurDebugLoc(), DAG));
2597 else
2598 setValue(&I, DAG.getNode(ISD::SDIV, getCurDebugLoc(), Op1.getValueType(),
2599 Op1, Op2));
2600}
2601
Dan Gohman46510a72010-04-15 01:51:59 +00002602void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002603 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002604 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002605 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002606 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002607 predicate = ICmpInst::Predicate(IC->getPredicate());
2608 SDValue Op1 = getValue(I.getOperand(0));
2609 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002610 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002611
Owen Andersone50ed302009-08-10 22:56:29 +00002612 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002613 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002614}
2615
Dan Gohman46510a72010-04-15 01:51:59 +00002616void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002617 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002618 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002619 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002620 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002621 predicate = FCmpInst::Predicate(FC->getPredicate());
2622 SDValue Op1 = getValue(I.getOperand(0));
2623 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002624 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002625 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002626 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002627}
2628
Dan Gohman46510a72010-04-15 01:51:59 +00002629void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002630 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002631 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2632 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002633 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002634
Bill Wendling49fcff82009-12-21 22:30:11 +00002635 SmallVector<SDValue, 4> Values(NumValues);
2636 SDValue Cond = getValue(I.getOperand(0));
2637 SDValue TrueVal = getValue(I.getOperand(1));
2638 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sands28b77e92011-09-06 19:07:46 +00002639 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2640 ISD::VSELECT : ISD::SELECT;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002641
Bill Wendling4533cac2010-01-28 21:51:40 +00002642 for (unsigned i = 0; i != NumValues; ++i)
Duncan Sands28b77e92011-09-06 19:07:46 +00002643 Values[i] = DAG.getNode(OpCode, getCurDebugLoc(),
2644 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002645 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002646 SDValue(TrueVal.getNode(),
2647 TrueVal.getResNo() + i),
2648 SDValue(FalseVal.getNode(),
2649 FalseVal.getResNo() + i));
2650
Bill Wendling4533cac2010-01-28 21:51:40 +00002651 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2652 DAG.getVTList(&ValueVTs[0], NumValues),
2653 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002654}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002655
Dan Gohman46510a72010-04-15 01:51:59 +00002656void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002657 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2658 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002659 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002660 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002661}
2662
Dan Gohman46510a72010-04-15 01:51:59 +00002663void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002664 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2665 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2666 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002667 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002668 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002669}
2670
Dan Gohman46510a72010-04-15 01:51:59 +00002671void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002672 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2673 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2674 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002675 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002676 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002677}
2678
Dan Gohman46510a72010-04-15 01:51:59 +00002679void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002680 // FPTrunc is never a no-op cast, no need to check
2681 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002682 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002683 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2684 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002685}
2686
Dan Gohman46510a72010-04-15 01:51:59 +00002687void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002688 // FPTrunc is never a no-op cast, no need to check
2689 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002690 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002691 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002692}
2693
Dan Gohman46510a72010-04-15 01:51:59 +00002694void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002695 // FPToUI is never a no-op cast, no need to check
2696 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002697 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002698 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002699}
2700
Dan Gohman46510a72010-04-15 01:51:59 +00002701void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002702 // FPToSI is never a no-op cast, no need to check
2703 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002704 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002705 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002706}
2707
Dan Gohman46510a72010-04-15 01:51:59 +00002708void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002709 // UIToFP is never a no-op cast, no need to check
2710 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002711 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002712 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002713}
2714
Dan Gohman46510a72010-04-15 01:51:59 +00002715void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002716 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002717 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002718 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002719 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002720}
2721
Dan Gohman46510a72010-04-15 01:51:59 +00002722void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002723 // What to do depends on the size of the integer and the size of the pointer.
2724 // We can either truncate, zero extend, or no-op, accordingly.
2725 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002726 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002727 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002728}
2729
Dan Gohman46510a72010-04-15 01:51:59 +00002730void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002731 // What to do depends on the size of the integer and the size of the pointer.
2732 // We can either truncate, zero extend, or no-op, accordingly.
2733 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002734 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002735 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002736}
2737
Dan Gohman46510a72010-04-15 01:51:59 +00002738void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002739 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002740 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002741
Bill Wendling49fcff82009-12-21 22:30:11 +00002742 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002743 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002744 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002745 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002746 DestVT, N)); // convert types.
2747 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002748 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002749}
2750
Dan Gohman46510a72010-04-15 01:51:59 +00002751void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002752 SDValue InVec = getValue(I.getOperand(0));
2753 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002754 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002755 TLI.getPointerTy(),
2756 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002757 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2758 TLI.getValueType(I.getType()),
2759 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002760}
2761
Dan Gohman46510a72010-04-15 01:51:59 +00002762void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002763 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002764 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002765 TLI.getPointerTy(),
2766 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002767 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2768 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002769}
2770
Mon P Wangaeb06d22008-11-10 04:46:22 +00002771// Utility for visitShuffleVector - Returns true if the mask is mask starting
2772// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002773static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2774 unsigned MaskNumElts = Mask.size();
2775 for (unsigned i = 0; i != MaskNumElts; ++i)
2776 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002777 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002778 return true;
2779}
2780
Dan Gohman46510a72010-04-15 01:51:59 +00002781void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002782 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002783 SDValue Src1 = getValue(I.getOperand(0));
2784 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002785
Nate Begeman9008ca62009-04-27 18:41:29 +00002786 // Convert the ConstantVector mask operand into an array of ints, with -1
2787 // representing undef values.
2788 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002789 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002790 unsigned MaskNumElts = MaskElts.size();
2791 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002792 if (isa<UndefValue>(MaskElts[i]))
2793 Mask.push_back(-1);
2794 else
2795 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2796 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002797
Owen Andersone50ed302009-08-10 22:56:29 +00002798 EVT VT = TLI.getValueType(I.getType());
2799 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002800 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002801
Mon P Wangc7849c22008-11-16 05:06:27 +00002802 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002803 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2804 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002805 return;
2806 }
2807
2808 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002809 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2810 // Mask is longer than the source vectors and is a multiple of the source
2811 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002812 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002813 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2814 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002815 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2816 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002817 return;
2818 }
2819
Mon P Wangc7849c22008-11-16 05:06:27 +00002820 // Pad both vectors with undefs to make them the same length as the mask.
2821 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002822 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2823 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002824 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002825
Nate Begeman9008ca62009-04-27 18:41:29 +00002826 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2827 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002828 MOps1[0] = Src1;
2829 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002830
2831 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2832 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002833 &MOps1[0], NumConcat);
2834 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002835 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002836 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002837
Mon P Wangaeb06d22008-11-10 04:46:22 +00002838 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002839 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002840 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002841 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002842 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002843 MappedOps.push_back(Idx);
2844 else
2845 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002846 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002847
Bill Wendling4533cac2010-01-28 21:51:40 +00002848 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2849 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002850 return;
2851 }
2852
Mon P Wangc7849c22008-11-16 05:06:27 +00002853 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002854 // Analyze the access pattern of the vector to see if we can extract
2855 // two subvectors and do the shuffle. The analysis is done by calculating
2856 // the range of elements the mask access on both vectors.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00002857 int MinRange[2] = { static_cast<int>(SrcNumElts+1),
2858 static_cast<int>(SrcNumElts+1)};
Mon P Wangc7849c22008-11-16 05:06:27 +00002859 int MaxRange[2] = {-1, -1};
2860
Nate Begeman5a5ca152009-04-29 05:20:52 +00002861 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002862 int Idx = Mask[i];
2863 int Input = 0;
2864 if (Idx < 0)
2865 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002866
Nate Begeman5a5ca152009-04-29 05:20:52 +00002867 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002868 Input = 1;
2869 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002870 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002871 if (Idx > MaxRange[Input])
2872 MaxRange[Input] = Idx;
2873 if (Idx < MinRange[Input])
2874 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002875 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002876
Mon P Wangc7849c22008-11-16 05:06:27 +00002877 // Check if the access is smaller than the vector size and can we find
2878 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002879 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2880 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002881 int StartIdx[2]; // StartIdx to extract from
2882 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002883 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002884 RangeUse[Input] = 0; // Unused
2885 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002886 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002887 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002888 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002889 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002890 RangeUse[Input] = 1; // Extract from beginning of the vector
2891 StartIdx[Input] = 0;
2892 } else {
2893 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002894 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Bob Wilson5e8b8332011-01-07 04:59:04 +00002895 StartIdx[Input] + MaskNumElts <= SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002896 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002897 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002898 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002899 }
2900
Bill Wendling636e2582009-08-21 18:16:06 +00002901 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002902 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002903 return;
2904 }
2905 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2906 // Extract appropriate subvector and generate a vector shuffle
2907 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002908 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002909 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002910 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002911 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002912 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002913 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002914 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002915
Mon P Wangc7849c22008-11-16 05:06:27 +00002916 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002917 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002918 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002919 int Idx = Mask[i];
2920 if (Idx < 0)
2921 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002922 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002923 MappedOps.push_back(Idx - StartIdx[0]);
2924 else
2925 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002926 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002927
Bill Wendling4533cac2010-01-28 21:51:40 +00002928 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2929 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002930 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002931 }
2932 }
2933
Mon P Wangc7849c22008-11-16 05:06:27 +00002934 // We can't use either concat vectors or extract subvectors so fall back to
2935 // replacing the shuffle with extract and build vector.
2936 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002937 EVT EltVT = VT.getVectorElementType();
2938 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002939 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002940 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002941 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002942 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002943 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002944 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002945 SDValue Res;
2946
Nate Begeman5a5ca152009-04-29 05:20:52 +00002947 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002948 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2949 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002950 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002951 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2952 EltVT, Src2,
2953 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2954
2955 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002956 }
2957 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002958
Bill Wendling4533cac2010-01-28 21:51:40 +00002959 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2960 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002961}
2962
Dan Gohman46510a72010-04-15 01:51:59 +00002963void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002964 const Value *Op0 = I.getOperand(0);
2965 const Value *Op1 = I.getOperand(1);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002966 Type *AggTy = I.getType();
2967 Type *ValTy = Op1->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002968 bool IntoUndef = isa<UndefValue>(Op0);
2969 bool FromUndef = isa<UndefValue>(Op1);
2970
Jay Foadfc6d3a42011-07-13 10:26:04 +00002971 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002972
Owen Andersone50ed302009-08-10 22:56:29 +00002973 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002974 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002975 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002976 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2977
2978 unsigned NumAggValues = AggValueVTs.size();
2979 unsigned NumValValues = ValValueVTs.size();
2980 SmallVector<SDValue, 4> Values(NumAggValues);
2981
2982 SDValue Agg = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002983 unsigned i = 0;
2984 // Copy the beginning value(s) from the original aggregate.
2985 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002986 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002987 SDValue(Agg.getNode(), Agg.getResNo() + i);
2988 // Copy values from the inserted value(s).
Rafael Espindola3fa82832011-05-13 15:18:06 +00002989 if (NumValValues) {
2990 SDValue Val = getValue(Op1);
2991 for (; i != LinearIndex + NumValValues; ++i)
2992 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
2993 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2994 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002995 // Copy remaining value(s) from the original aggregate.
2996 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002997 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002998 SDValue(Agg.getNode(), Agg.getResNo() + i);
2999
Bill Wendling4533cac2010-01-28 21:51:40 +00003000 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3001 DAG.getVTList(&AggValueVTs[0], NumAggValues),
3002 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003003}
3004
Dan Gohman46510a72010-04-15 01:51:59 +00003005void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003006 const Value *Op0 = I.getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003007 Type *AggTy = Op0->getType();
3008 Type *ValTy = I.getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003009 bool OutOfUndef = isa<UndefValue>(Op0);
3010
Jay Foadfc6d3a42011-07-13 10:26:04 +00003011 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003012
Owen Andersone50ed302009-08-10 22:56:29 +00003013 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003014 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3015
3016 unsigned NumValValues = ValValueVTs.size();
Rafael Espindola3fa82832011-05-13 15:18:06 +00003017
3018 // Ignore a extractvalue that produces an empty object
3019 if (!NumValValues) {
3020 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3021 return;
3022 }
3023
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003024 SmallVector<SDValue, 4> Values(NumValValues);
3025
3026 SDValue Agg = getValue(Op0);
3027 // Copy out the selected value(s).
3028 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3029 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003030 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00003031 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003032 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003033
Bill Wendling4533cac2010-01-28 21:51:40 +00003034 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3035 DAG.getVTList(&ValValueVTs[0], NumValValues),
3036 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003037}
3038
Dan Gohman46510a72010-04-15 01:51:59 +00003039void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003040 SDValue N = getValue(I.getOperand(0));
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003041 Type *Ty = I.getOperand(0)->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003042
Dan Gohman46510a72010-04-15 01:51:59 +00003043 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003044 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00003045 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003046 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003047 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
3048 if (Field) {
3049 // N = N + Offset
3050 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003051 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003052 DAG.getIntPtrConstant(Offset));
3053 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003054
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003055 Ty = StTy->getElementType(Field);
3056 } else {
3057 Ty = cast<SequentialType>(Ty)->getElementType();
3058
3059 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00003060 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00003061 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003062 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00003063 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00003064 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00003065 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00003066 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00003067 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00003068 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
3069 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00003070 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00003071 else
Evan Chengb1032a82009-02-09 20:54:38 +00003072 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00003073
Dale Johannesen66978ee2009-01-31 02:22:37 +00003074 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00003075 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003076 continue;
3077 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003078
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003079 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00003080 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
3081 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003082 SDValue IdxN = getValue(Idx);
3083
3084 // If the index is smaller or larger than intptr_t, truncate or extend
3085 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00003086 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003087
3088 // If this is a multiply by a power of two, turn it into a shl
3089 // immediately. This is a very common case.
3090 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00003091 if (ElementSize.isPowerOf2()) {
3092 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00003093 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003094 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00003095 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003096 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00003097 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00003098 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003099 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003100 }
3101 }
3102
Scott Michelfdc40a02009-02-17 22:15:04 +00003103 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003104 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003105 }
3106 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003107
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003108 setValue(&I, N);
3109}
3110
Dan Gohman46510a72010-04-15 01:51:59 +00003111void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003112 // If this is a fixed sized alloca in the entry block of the function,
3113 // allocate it statically on the stack.
3114 if (FuncInfo.StaticAllocaMap.count(&I))
3115 return; // getValue will auto-populate this.
3116
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003117 Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00003118 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003119 unsigned Align =
3120 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
3121 I.getAlignment());
3122
3123 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003124
Owen Andersone50ed302009-08-10 22:56:29 +00003125 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003126 if (AllocSize.getValueType() != IntPtr)
3127 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
3128
3129 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
3130 AllocSize,
3131 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003132
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003133 // Handle alignment. If the requested alignment is less than or equal to
3134 // the stack alignment, ignore it. If the size is greater than or equal to
3135 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003136 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003137 if (Align <= StackAlign)
3138 Align = 0;
3139
3140 // Round the size of the allocation up to the stack alignment size
3141 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00003142 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003143 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003144 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00003145
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003146 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00003147 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003148 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003149 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3150
3151 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00003152 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00003153 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003154 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003155 setValue(&I, DSA);
3156 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003157
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003158 // Inform the Frame Information that we have just allocated a variable-sized
3159 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00003160 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003161}
3162
Dan Gohman46510a72010-04-15 01:51:59 +00003163void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003164 if (I.isAtomic())
3165 return visitAtomicLoad(I);
3166
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003167 const Value *SV = I.getOperand(0);
3168 SDValue Ptr = getValue(SV);
3169
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003170 Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003171
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003172 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003173 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003174 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003175 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003176
Owen Andersone50ed302009-08-10 22:56:29 +00003177 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003178 SmallVector<uint64_t, 4> Offsets;
3179 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3180 unsigned NumValues = ValueVTs.size();
3181 if (NumValues == 0)
3182 return;
3183
3184 SDValue Root;
3185 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003186 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003187 // Serialize volatile loads with other side effects.
3188 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003189 else if (AA->pointsToConstantMemory(
3190 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003191 // Do not serialize (non-volatile) loads of constant memory with anything.
3192 Root = DAG.getEntryNode();
3193 ConstantMemory = true;
3194 } else {
3195 // Do not serialize non-volatile loads against each other.
3196 Root = DAG.getRoot();
3197 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003198
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003199 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003200 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3201 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003202 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003203 unsigned ChainI = 0;
3204 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3205 // Serializing loads here may result in excessive register pressure, and
3206 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3207 // could recover a bit by hoisting nodes upward in the chain by recognizing
3208 // they are side-effect free or do not alias. The optimizer should really
3209 // avoid this case by converting large object/array copies to llvm.memcpy
3210 // (MaxParallelChains should always remain as failsafe).
3211 if (ChainI == MaxParallelChains) {
3212 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3213 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3214 MVT::Other, &Chains[0], ChainI);
3215 Root = Chain;
3216 ChainI = 0;
3217 }
Bill Wendling856ff412009-12-22 00:12:37 +00003218 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3219 PtrVT, Ptr,
3220 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003221 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003222 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003223 isNonTemporal, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003224
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003225 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003226 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003227 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003228
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003229 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003230 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003231 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003232 if (isVolatile)
3233 DAG.setRoot(Chain);
3234 else
3235 PendingLoads.push_back(Chain);
3236 }
3237
Bill Wendling4533cac2010-01-28 21:51:40 +00003238 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3239 DAG.getVTList(&ValueVTs[0], NumValues),
3240 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003241}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003242
Dan Gohman46510a72010-04-15 01:51:59 +00003243void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003244 if (I.isAtomic())
3245 return visitAtomicStore(I);
3246
Dan Gohman46510a72010-04-15 01:51:59 +00003247 const Value *SrcV = I.getOperand(0);
3248 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003249
Owen Andersone50ed302009-08-10 22:56:29 +00003250 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003251 SmallVector<uint64_t, 4> Offsets;
3252 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3253 unsigned NumValues = ValueVTs.size();
3254 if (NumValues == 0)
3255 return;
3256
3257 // Get the lowered operands. Note that we do this after
3258 // checking if NumResults is zero, because with zero results
3259 // the operands won't have values in the map.
3260 SDValue Src = getValue(SrcV);
3261 SDValue Ptr = getValue(PtrV);
3262
3263 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003264 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3265 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003266 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003267 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003268 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003269 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003270 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003271
Andrew Trickde91f3c2010-11-12 17:50:46 +00003272 unsigned ChainI = 0;
3273 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3274 // See visitLoad comments.
3275 if (ChainI == MaxParallelChains) {
3276 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3277 MVT::Other, &Chains[0], ChainI);
3278 Root = Chain;
3279 ChainI = 0;
3280 }
Bill Wendling856ff412009-12-22 00:12:37 +00003281 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3282 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003283 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3284 SDValue(Src.getNode(), Src.getResNo() + i),
3285 Add, MachinePointerInfo(PtrV, Offsets[i]),
3286 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3287 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003288 }
3289
Devang Patel7e13efa2010-10-26 22:14:52 +00003290 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003291 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003292 ++SDNodeOrder;
3293 AssignOrderingToNode(StoreNode.getNode());
3294 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003295}
3296
Eli Friedman26689ac2011-08-03 21:06:02 +00003297static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003298 SynchronizationScope Scope,
Eli Friedman26689ac2011-08-03 21:06:02 +00003299 bool Before, DebugLoc dl,
3300 SelectionDAG &DAG,
3301 const TargetLowering &TLI) {
3302 // Fence, if necessary
3303 if (Before) {
Eli Friedman069e2ed2011-08-26 02:59:24 +00003304 if (Order == AcquireRelease || Order == SequentiallyConsistent)
Eli Friedman26689ac2011-08-03 21:06:02 +00003305 Order = Release;
3306 else if (Order == Acquire || Order == Monotonic)
3307 return Chain;
3308 } else {
3309 if (Order == AcquireRelease)
3310 Order = Acquire;
3311 else if (Order == Release || Order == Monotonic)
3312 return Chain;
3313 }
3314 SDValue Ops[3];
3315 Ops[0] = Chain;
Eli Friedman327236c2011-08-24 20:50:09 +00003316 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy());
3317 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy());
Eli Friedman26689ac2011-08-03 21:06:02 +00003318 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3);
3319}
3320
Eli Friedmanff030482011-07-28 21:48:00 +00003321void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003322 DebugLoc dl = getCurDebugLoc();
3323 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003324 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003325
3326 SDValue InChain = getRoot();
3327
3328 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003329 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3330 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003331
Eli Friedman55ba8162011-07-29 03:05:32 +00003332 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003333 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003334 getValue(I.getCompareOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003335 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003336 getValue(I.getPointerOperand()),
3337 getValue(I.getCompareOperand()),
3338 getValue(I.getNewValOperand()),
3339 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
Eli Friedman327236c2011-08-24 20:50:09 +00003340 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3341 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003342
3343 SDValue OutChain = L.getValue(1);
3344
3345 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003346 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3347 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003348
Eli Friedman55ba8162011-07-29 03:05:32 +00003349 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003350 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003351}
3352
3353void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003354 DebugLoc dl = getCurDebugLoc();
Eli Friedman55ba8162011-07-29 03:05:32 +00003355 ISD::NodeType NT;
3356 switch (I.getOperation()) {
3357 default: llvm_unreachable("Unknown atomicrmw operation"); return;
3358 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3359 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3360 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3361 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3362 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3363 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3364 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3365 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3366 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3367 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3368 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3369 }
Eli Friedman26689ac2011-08-03 21:06:02 +00003370 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003371 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003372
3373 SDValue InChain = getRoot();
3374
3375 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003376 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3377 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003378
Eli Friedman55ba8162011-07-29 03:05:32 +00003379 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003380 DAG.getAtomic(NT, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003381 getValue(I.getValOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003382 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003383 getValue(I.getPointerOperand()),
3384 getValue(I.getValOperand()),
3385 I.getPointerOperand(), 0 /* Alignment */,
Eli Friedman26689ac2011-08-03 21:06:02 +00003386 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003387 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003388
3389 SDValue OutChain = L.getValue(1);
3390
3391 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003392 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3393 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003394
Eli Friedman55ba8162011-07-29 03:05:32 +00003395 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003396 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003397}
3398
Eli Friedman47f35132011-07-25 23:16:38 +00003399void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Eli Friedman14648462011-07-27 22:21:52 +00003400 DebugLoc dl = getCurDebugLoc();
3401 SDValue Ops[3];
3402 Ops[0] = getRoot();
3403 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3404 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
3405 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedman47f35132011-07-25 23:16:38 +00003406}
3407
Eli Friedman327236c2011-08-24 20:50:09 +00003408void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
3409 DebugLoc dl = getCurDebugLoc();
3410 AtomicOrdering Order = I.getOrdering();
3411 SynchronizationScope Scope = I.getSynchScope();
3412
3413 SDValue InChain = getRoot();
3414
Eli Friedman327236c2011-08-24 20:50:09 +00003415 EVT VT = EVT::getEVT(I.getType());
3416
Eli Friedman596f4472011-09-13 22:19:59 +00003417 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003418 report_fatal_error("Cannot generate unaligned atomic load");
3419
Eli Friedman327236c2011-08-24 20:50:09 +00003420 SDValue L =
3421 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3422 getValue(I.getPointerOperand()),
3423 I.getPointerOperand(), I.getAlignment(),
3424 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3425 Scope);
3426
3427 SDValue OutChain = L.getValue(1);
3428
3429 if (TLI.getInsertFencesForAtomic())
3430 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3431 DAG, TLI);
3432
3433 setValue(&I, L);
3434 DAG.setRoot(OutChain);
3435}
3436
3437void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
3438 DebugLoc dl = getCurDebugLoc();
3439
3440 AtomicOrdering Order = I.getOrdering();
3441 SynchronizationScope Scope = I.getSynchScope();
3442
3443 SDValue InChain = getRoot();
3444
Eli Friedmanfe731212011-09-13 20:50:54 +00003445 EVT VT = EVT::getEVT(I.getValueOperand()->getType());
3446
Eli Friedman596f4472011-09-13 22:19:59 +00003447 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003448 report_fatal_error("Cannot generate unaligned atomic store");
3449
Eli Friedman327236c2011-08-24 20:50:09 +00003450 if (TLI.getInsertFencesForAtomic())
3451 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3452 DAG, TLI);
3453
3454 SDValue OutChain =
Eli Friedmanfe731212011-09-13 20:50:54 +00003455 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
Eli Friedman327236c2011-08-24 20:50:09 +00003456 InChain,
3457 getValue(I.getPointerOperand()),
3458 getValue(I.getValueOperand()),
3459 I.getPointerOperand(), I.getAlignment(),
3460 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3461 Scope);
3462
3463 if (TLI.getInsertFencesForAtomic())
3464 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3465 DAG, TLI);
3466
3467 DAG.setRoot(OutChain);
3468}
3469
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003470/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3471/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003472void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003473 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003474 bool HasChain = !I.doesNotAccessMemory();
3475 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3476
3477 // Build the operand list.
3478 SmallVector<SDValue, 8> Ops;
3479 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3480 if (OnlyLoad) {
3481 // We don't need to serialize loads against other loads.
3482 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003483 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003484 Ops.push_back(getRoot());
3485 }
3486 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003487
3488 // Info is set by getTgtMemInstrinsic
3489 TargetLowering::IntrinsicInfo Info;
3490 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3491
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003492 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003493 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3494 Info.opc == ISD::INTRINSIC_W_CHAIN)
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003495 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003496
3497 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003498 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3499 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003500 assert(TLI.isTypeLegal(Op.getValueType()) &&
3501 "Intrinsic uses a non-legal type?");
3502 Ops.push_back(Op);
3503 }
3504
Owen Andersone50ed302009-08-10 22:56:29 +00003505 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003506 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3507#ifndef NDEBUG
3508 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3509 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3510 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003511 }
Bob Wilson8d919552009-07-31 22:41:21 +00003512#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003513
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003514 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003515 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003516
Bob Wilson8d919552009-07-31 22:41:21 +00003517 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003518
3519 // Create the node.
3520 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003521 if (IsTgtIntrinsic) {
3522 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003523 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003524 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003525 Info.memVT,
3526 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003527 Info.align, Info.vol,
3528 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003529 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003530 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003531 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003532 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003533 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003534 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003535 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003536 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003537 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003538 }
3539
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003540 if (HasChain) {
3541 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3542 if (OnlyLoad)
3543 PendingLoads.push_back(Chain);
3544 else
3545 DAG.setRoot(Chain);
3546 }
Bill Wendling856ff412009-12-22 00:12:37 +00003547
Benjamin Kramerf0127052010-01-05 13:12:22 +00003548 if (!I.getType()->isVoidTy()) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003549 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003550 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003551 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003552 }
Bill Wendling856ff412009-12-22 00:12:37 +00003553
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003554 setValue(&I, Result);
3555 }
3556}
3557
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003558/// GetSignificand - Get the significand and build it into a floating-point
3559/// number with exponent of 1:
3560///
3561/// Op = (Op & 0x007fffff) | 0x3f800000;
3562///
3563/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003564static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003565GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003566 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3567 DAG.getConstant(0x007fffff, MVT::i32));
3568 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3569 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003570 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003571}
3572
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003573/// GetExponent - Get the exponent:
3574///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003575/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003576///
3577/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003578static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003579GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003580 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003581 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3582 DAG.getConstant(0x7f800000, MVT::i32));
3583 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003584 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003585 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3586 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003587 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003588}
3589
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003590/// getF32Constant - Get 32-bit floating point constant.
3591static SDValue
3592getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003593 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003594}
3595
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003596// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003597const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003598SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003599 SDValue Op1 = getValue(I.getArgOperand(0));
3600 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003601
Owen Anderson825b72b2009-08-11 20:47:22 +00003602 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003603 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003604 return 0;
3605}
Bill Wendling74c37652008-12-09 22:08:41 +00003606
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003607/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3608/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003609void
Dan Gohman46510a72010-04-15 01:51:59 +00003610SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003611 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003612 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003613
Gabor Greif0635f352010-06-25 09:38:13 +00003614 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003615 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003616 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003617
3618 // Put the exponent in the right bit position for later addition to the
3619 // final result:
3620 //
3621 // #define LOG2OFe 1.4426950f
3622 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003623 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003624 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003625 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003626
3627 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003628 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3629 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003630
3631 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003632 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003633 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003634
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003635 if (LimitFloatPrecision <= 6) {
3636 // For floating-point precision of 6:
3637 //
3638 // TwoToFractionalPartOfX =
3639 // 0.997535578f +
3640 // (0.735607626f + 0.252464424f * x) * x;
3641 //
3642 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003643 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003644 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003645 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003646 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003647 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3648 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003649 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003650 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003651
3652 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003653 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003654 TwoToFracPartOfX, IntegerPartOfX);
3655
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003656 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003657 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3658 // For floating-point precision of 12:
3659 //
3660 // TwoToFractionalPartOfX =
3661 // 0.999892986f +
3662 // (0.696457318f +
3663 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3664 //
3665 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003666 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003667 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003668 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003669 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003670 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3671 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003672 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003673 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3674 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003675 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003676 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003677
3678 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003679 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003680 TwoToFracPartOfX, IntegerPartOfX);
3681
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003682 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003683 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3684 // For floating-point precision of 18:
3685 //
3686 // TwoToFractionalPartOfX =
3687 // 0.999999982f +
3688 // (0.693148872f +
3689 // (0.240227044f +
3690 // (0.554906021e-1f +
3691 // (0.961591928e-2f +
3692 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3693 //
3694 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003695 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003696 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003697 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003698 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003699 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3700 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003701 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003702 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3703 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003704 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003705 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3706 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003707 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003708 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3709 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003710 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003711 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3712 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003713 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003714 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003715 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003716
3717 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003718 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003719 TwoToFracPartOfX, IntegerPartOfX);
3720
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003721 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003722 }
3723 } else {
3724 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003725 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003726 getValue(I.getArgOperand(0)).getValueType(),
3727 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003728 }
3729
Dale Johannesen59e577f2008-09-05 18:38:42 +00003730 setValue(&I, result);
3731}
3732
Bill Wendling39150252008-09-09 20:39:27 +00003733/// visitLog - Lower a log intrinsic. Handles the special sequences for
3734/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003735void
Dan Gohman46510a72010-04-15 01:51:59 +00003736SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003737 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003738 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003739
Gabor Greif0635f352010-06-25 09:38:13 +00003740 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003741 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003742 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003743 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003744
3745 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003746 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003747 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003748 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003749
3750 // Get the significand and build it into a floating-point number with
3751 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003752 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003753
3754 if (LimitFloatPrecision <= 6) {
3755 // For floating-point precision of 6:
3756 //
3757 // LogofMantissa =
3758 // -1.1609546f +
3759 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003760 //
Bill Wendling39150252008-09-09 20:39:27 +00003761 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003762 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003763 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003764 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003765 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003766 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3767 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003768 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003769
Scott Michelfdc40a02009-02-17 22:15:04 +00003770 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003771 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003772 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3773 // For floating-point precision of 12:
3774 //
3775 // LogOfMantissa =
3776 // -1.7417939f +
3777 // (2.8212026f +
3778 // (-1.4699568f +
3779 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3780 //
3781 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003782 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003783 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003784 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003785 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003786 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3787 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003788 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003789 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3790 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003791 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003792 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3793 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003794 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003795
Scott Michelfdc40a02009-02-17 22:15:04 +00003796 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003797 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003798 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3799 // For floating-point precision of 18:
3800 //
3801 // LogOfMantissa =
3802 // -2.1072184f +
3803 // (4.2372794f +
3804 // (-3.7029485f +
3805 // (2.2781945f +
3806 // (-0.87823314f +
3807 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3808 //
3809 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003810 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003811 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003812 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003813 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003814 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3815 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003816 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003817 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3818 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003819 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003820 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3821 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003822 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003823 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3824 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003825 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003826 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3827 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003828 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003829
Scott Michelfdc40a02009-02-17 22:15:04 +00003830 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003831 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003832 }
3833 } else {
3834 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003835 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003836 getValue(I.getArgOperand(0)).getValueType(),
3837 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003838 }
3839
Dale Johannesen59e577f2008-09-05 18:38:42 +00003840 setValue(&I, result);
3841}
3842
Bill Wendling3eb59402008-09-09 00:28:24 +00003843/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3844/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003845void
Dan Gohman46510a72010-04-15 01:51:59 +00003846SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003847 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003848 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003849
Gabor Greif0635f352010-06-25 09:38:13 +00003850 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003851 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003852 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003853 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003854
Bill Wendling39150252008-09-09 20:39:27 +00003855 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003856 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003857
Bill Wendling3eb59402008-09-09 00:28:24 +00003858 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003859 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003860 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003861
Bill Wendling3eb59402008-09-09 00:28:24 +00003862 // Different possible minimax approximations of significand in
3863 // floating-point for various degrees of accuracy over [1,2].
3864 if (LimitFloatPrecision <= 6) {
3865 // For floating-point precision of 6:
3866 //
3867 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3868 //
3869 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003870 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003871 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003872 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003873 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003874 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3875 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003876 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003877
Scott Michelfdc40a02009-02-17 22:15:04 +00003878 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003879 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003880 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3881 // For floating-point precision of 12:
3882 //
3883 // Log2ofMantissa =
3884 // -2.51285454f +
3885 // (4.07009056f +
3886 // (-2.12067489f +
3887 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003888 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003889 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003890 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003891 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003892 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003893 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003894 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3895 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003896 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003897 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3898 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003899 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003900 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3901 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003902 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003903
Scott Michelfdc40a02009-02-17 22:15:04 +00003904 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003905 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003906 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3907 // For floating-point precision of 18:
3908 //
3909 // Log2ofMantissa =
3910 // -3.0400495f +
3911 // (6.1129976f +
3912 // (-5.3420409f +
3913 // (3.2865683f +
3914 // (-1.2669343f +
3915 // (0.27515199f -
3916 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3917 //
3918 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003919 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003920 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003921 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003922 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003923 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3924 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003925 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003926 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3927 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003928 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003929 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3930 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003931 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003932 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3933 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003934 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003935 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3936 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003937 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003938
Scott Michelfdc40a02009-02-17 22:15:04 +00003939 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003940 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003941 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003942 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003943 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003944 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003945 getValue(I.getArgOperand(0)).getValueType(),
3946 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003947 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003948
Dale Johannesen59e577f2008-09-05 18:38:42 +00003949 setValue(&I, result);
3950}
3951
Bill Wendling3eb59402008-09-09 00:28:24 +00003952/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3953/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003954void
Dan Gohman46510a72010-04-15 01:51:59 +00003955SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003956 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003957 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003958
Gabor Greif0635f352010-06-25 09:38:13 +00003959 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003960 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003961 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003962 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003963
Bill Wendling39150252008-09-09 20:39:27 +00003964 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003965 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003966 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003967 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003968
3969 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003970 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003971 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003972
3973 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003974 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003975 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003976 // Log10ofMantissa =
3977 // -0.50419619f +
3978 // (0.60948995f - 0.10380950f * x) * x;
3979 //
3980 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003981 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003982 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003983 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003984 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003985 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3986 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003987 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003988
Scott Michelfdc40a02009-02-17 22:15:04 +00003989 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003990 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003991 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3992 // For floating-point precision of 12:
3993 //
3994 // Log10ofMantissa =
3995 // -0.64831180f +
3996 // (0.91751397f +
3997 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3998 //
3999 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004000 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004001 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00004002 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004003 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004004 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4005 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004006 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00004007 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4008 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004009 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00004010
Scott Michelfdc40a02009-02-17 22:15:04 +00004011 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004012 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004013 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004014 // For floating-point precision of 18:
4015 //
4016 // Log10ofMantissa =
4017 // -0.84299375f +
4018 // (1.5327582f +
4019 // (-1.0688956f +
4020 // (0.49102474f +
4021 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4022 //
4023 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004024 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004025 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00004026 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004027 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00004028 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4029 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004030 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00004031 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4032 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004033 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00004034 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4035 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004036 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00004037 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4038 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004039 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004040
Scott Michelfdc40a02009-02-17 22:15:04 +00004041 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004042 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004043 }
Dale Johannesen852680a2008-09-05 21:27:19 +00004044 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004045 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004046 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004047 getValue(I.getArgOperand(0)).getValueType(),
4048 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00004049 }
Bill Wendling3eb59402008-09-09 00:28:24 +00004050
Dale Johannesen59e577f2008-09-05 18:38:42 +00004051 setValue(&I, result);
4052}
4053
Bill Wendlinge10c8142008-09-09 22:39:21 +00004054/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
4055/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00004056void
Dan Gohman46510a72010-04-15 01:51:59 +00004057SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00004058 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00004059 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00004060
Gabor Greif0635f352010-06-25 09:38:13 +00004061 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00004062 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004063 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004064
Owen Anderson825b72b2009-08-11 20:47:22 +00004065 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004066
4067 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004068 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4069 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004070
4071 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004072 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004073 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004074
4075 if (LimitFloatPrecision <= 6) {
4076 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004077 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00004078 // TwoToFractionalPartOfX =
4079 // 0.997535578f +
4080 // (0.735607626f + 0.252464424f * x) * x;
4081 //
4082 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004083 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004084 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004085 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004086 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004087 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4088 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004089 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004090 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004091 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004092 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004093
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004094 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004095 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004096 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4097 // For floating-point precision of 12:
4098 //
4099 // TwoToFractionalPartOfX =
4100 // 0.999892986f +
4101 // (0.696457318f +
4102 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4103 //
4104 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004105 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004106 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004107 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004108 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004109 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4110 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004111 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004112 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4113 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004114 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004115 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004116 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004117 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004118
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004119 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004120 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004121 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4122 // For floating-point precision of 18:
4123 //
4124 // TwoToFractionalPartOfX =
4125 // 0.999999982f +
4126 // (0.693148872f +
4127 // (0.240227044f +
4128 // (0.554906021e-1f +
4129 // (0.961591928e-2f +
4130 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4131 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004132 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004133 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004134 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004135 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004136 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4137 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004138 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004139 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4140 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004141 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004142 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4143 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004144 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004145 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4146 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004147 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004148 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4149 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004150 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004151 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004152 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004153 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004154
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004155 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004156 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004157 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00004158 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004159 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004160 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004161 getValue(I.getArgOperand(0)).getValueType(),
4162 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00004163 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00004164
Dale Johannesen601d3c02008-09-05 01:48:15 +00004165 setValue(&I, result);
4166}
4167
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004168/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4169/// limited-precision mode with x == 10.0f.
4170void
Dan Gohman46510a72010-04-15 01:51:59 +00004171SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004172 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00004173 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00004174 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004175 bool IsExp10 = false;
4176
Owen Anderson825b72b2009-08-11 20:47:22 +00004177 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004178 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004179 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4180 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
4181 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
4182 APFloat Ten(10.0f);
4183 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
4184 }
4185 }
4186 }
4187
4188 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004189 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004190
4191 // Put the exponent in the right bit position for later addition to the
4192 // final result:
4193 //
4194 // #define LOG2OF10 3.3219281f
4195 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00004196 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004197 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00004198 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004199
4200 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004201 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4202 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004203
4204 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004205 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004206 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004207
4208 if (LimitFloatPrecision <= 6) {
4209 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004210 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004211 // twoToFractionalPartOfX =
4212 // 0.997535578f +
4213 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004214 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004215 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004216 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004217 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004218 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004219 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004220 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4221 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004222 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004223 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004224 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004225 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004226
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004227 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004228 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004229 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4230 // For floating-point precision of 12:
4231 //
4232 // TwoToFractionalPartOfX =
4233 // 0.999892986f +
4234 // (0.696457318f +
4235 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4236 //
4237 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004238 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004239 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004240 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004241 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004242 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4243 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004244 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004245 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4246 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004247 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004248 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004249 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004250 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004251
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004252 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004253 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004254 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4255 // For floating-point precision of 18:
4256 //
4257 // TwoToFractionalPartOfX =
4258 // 0.999999982f +
4259 // (0.693148872f +
4260 // (0.240227044f +
4261 // (0.554906021e-1f +
4262 // (0.961591928e-2f +
4263 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4264 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004265 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004266 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004267 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004268 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004269 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4270 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004271 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004272 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4273 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004274 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004275 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4276 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004277 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004278 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4279 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004280 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004281 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4282 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004283 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004284 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004285 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004286 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004287
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004288 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004289 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004290 }
4291 } else {
4292 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004293 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004294 getValue(I.getArgOperand(0)).getValueType(),
4295 getValue(I.getArgOperand(0)),
4296 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004297 }
4298
4299 setValue(&I, result);
4300}
4301
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004302
4303/// ExpandPowI - Expand a llvm.powi intrinsic.
4304static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
4305 SelectionDAG &DAG) {
4306 // If RHS is a constant, we can expand this out to a multiplication tree,
4307 // otherwise we end up lowering to a call to __powidf2 (for example). When
4308 // optimizing for size, we only want to do this if the expansion would produce
4309 // a small number of multiplies, otherwise we do the full expansion.
4310 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4311 // Get the exponent as a positive value.
4312 unsigned Val = RHSC->getSExtValue();
4313 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004314
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004315 // powi(x, 0) -> 1.0
4316 if (Val == 0)
4317 return DAG.getConstantFP(1.0, LHS.getValueType());
4318
Dan Gohmanae541aa2010-04-15 04:33:49 +00004319 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004320 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
4321 // If optimizing for size, don't insert too many multiplies. This
4322 // inserts up to 5 multiplies.
4323 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4324 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004325 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004326 // powi(x,15) generates one more multiply than it should), but this has
4327 // the benefit of being both really simple and much better than a libcall.
4328 SDValue Res; // Logically starts equal to 1.0
4329 SDValue CurSquare = LHS;
4330 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004331 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004332 if (Res.getNode())
4333 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4334 else
4335 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004336 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004337
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004338 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4339 CurSquare, CurSquare);
4340 Val >>= 1;
4341 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004342
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004343 // If the original was negative, invert the result, producing 1/(x*x*x).
4344 if (RHSC->getSExtValue() < 0)
4345 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4346 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4347 return Res;
4348 }
4349 }
4350
4351 // Otherwise, expand to a libcall.
4352 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4353}
4354
Devang Patel227dfdb2011-05-16 21:24:05 +00004355// getTruncatedArgReg - Find underlying register used for an truncated
4356// argument.
4357static unsigned getTruncatedArgReg(const SDValue &N) {
4358 if (N.getOpcode() != ISD::TRUNCATE)
4359 return 0;
4360
4361 const SDValue &Ext = N.getOperand(0);
4362 if (Ext.getOpcode() == ISD::AssertZext || Ext.getOpcode() == ISD::AssertSext){
4363 const SDValue &CFR = Ext.getOperand(0);
4364 if (CFR.getOpcode() == ISD::CopyFromReg)
4365 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
4366 else
4367 if (CFR.getOpcode() == ISD::TRUNCATE)
4368 return getTruncatedArgReg(CFR);
4369 }
4370 return 0;
4371}
4372
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004373/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4374/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4375/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004376bool
Devang Patel78a06e52010-08-25 20:39:26 +00004377SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004378 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004379 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004380 const Argument *Arg = dyn_cast<Argument>(V);
4381 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004382 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004383
Devang Patel719f6a92010-04-29 20:40:36 +00004384 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004385 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4386 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4387
Devang Patela83ce982010-04-29 18:50:36 +00004388 // Ignore inlined function arguments here.
4389 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004390 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004391 return false;
4392
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004393 unsigned Reg = 0;
Devang Patel9aee3352011-09-08 22:59:09 +00004394 // Some arguments' frame index is recorded during argument lowering.
4395 Offset = FuncInfo.getArgumentFrameIndex(Arg);
4396 if (Offset)
4397 Reg = TRI->getFrameRegister(MF);
Devang Patel0b48ead2010-08-31 22:22:42 +00004398
Devang Patel9aee3352011-09-08 22:59:09 +00004399 if (!Reg && N.getNode()) {
Devang Patel227dfdb2011-05-16 21:24:05 +00004400 if (N.getOpcode() == ISD::CopyFromReg)
4401 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4402 else
4403 Reg = getTruncatedArgReg(N);
4404 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004405 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4406 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4407 if (PR)
4408 Reg = PR;
4409 }
4410 }
4411
Evan Chenga36acad2010-04-29 06:33:38 +00004412 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004413 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004414 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004415 if (VMI != FuncInfo.ValueMap.end())
4416 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004417 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004418
Devang Patel8bc9ef72010-11-02 17:19:03 +00004419 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004420 // Check if frame index is available.
4421 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004422 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004423 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4424 Reg = TRI->getFrameRegister(MF);
4425 Offset = FINode->getIndex();
4426 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004427 }
4428
4429 if (!Reg)
4430 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004431
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004432 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4433 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004434 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004435 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004436 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004437}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004438
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004439// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004440#if defined(_MSC_VER) && defined(setjmp) && \
4441 !defined(setjmp_undefined_for_msvc)
4442# pragma push_macro("setjmp")
4443# undef setjmp
4444# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004445#endif
4446
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004447/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4448/// we want to emit this as a call to a named external function, return the name
4449/// otherwise lower it and return null.
4450const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004451SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004452 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004453 SDValue Res;
4454
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004455 switch (Intrinsic) {
4456 default:
4457 // By default, turn this into a target intrinsic node.
4458 visitTargetIntrinsic(I, Intrinsic);
4459 return 0;
4460 case Intrinsic::vastart: visitVAStart(I); return 0;
4461 case Intrinsic::vaend: visitVAEnd(I); return 0;
4462 case Intrinsic::vacopy: visitVACopy(I); return 0;
4463 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004464 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004465 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004466 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004467 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004468 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004469 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004470 return 0;
4471 case Intrinsic::setjmp:
4472 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004473 case Intrinsic::longjmp:
4474 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004475 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004476 // Assert for address < 256 since we support only user defined address
4477 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004478 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004479 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004480 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004481 < 256 &&
4482 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004483 SDValue Op1 = getValue(I.getArgOperand(0));
4484 SDValue Op2 = getValue(I.getArgOperand(1));
4485 SDValue Op3 = getValue(I.getArgOperand(2));
4486 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4487 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004488 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004489 MachinePointerInfo(I.getArgOperand(0)),
4490 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004491 return 0;
4492 }
Chris Lattner824b9582008-11-21 16:42:48 +00004493 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004494 // Assert for address < 256 since we support only user defined address
4495 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004496 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004497 < 256 &&
4498 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004499 SDValue Op1 = getValue(I.getArgOperand(0));
4500 SDValue Op2 = getValue(I.getArgOperand(1));
4501 SDValue Op3 = getValue(I.getArgOperand(2));
4502 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4503 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004504 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004505 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004506 return 0;
4507 }
Chris Lattner824b9582008-11-21 16:42:48 +00004508 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004509 // Assert for address < 256 since we support only user defined address
4510 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004511 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004512 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004513 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004514 < 256 &&
4515 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004516 SDValue Op1 = getValue(I.getArgOperand(0));
4517 SDValue Op2 = getValue(I.getArgOperand(1));
4518 SDValue Op3 = getValue(I.getArgOperand(2));
4519 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4520 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004521 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004522 MachinePointerInfo(I.getArgOperand(0)),
4523 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004524 return 0;
4525 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004526 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004527 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004528 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004529 const Value *Address = DI.getAddress();
Eric Christopher12eb3ad2011-09-29 00:50:59 +00004530 if (!Address || !DIVariable(Variable).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004531 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004532
4533 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4534 // but do not always have a corresponding SDNode built. The SDNodeOrder
4535 // absolute, but not relative, values are different depending on whether
4536 // debug info exists.
4537 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004538
4539 // Check if address has undef value.
4540 if (isa<UndefValue>(Address) ||
4541 (Address->use_empty() && !isa<Argument>(Address))) {
Devang Patelafeaae72010-12-06 22:39:26 +00004542 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel3f74a112010-09-02 21:29:42 +00004543 return 0;
4544 }
4545
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004546 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004547 if (!N.getNode() && isa<Argument>(Address))
4548 // Check unused arguments map.
4549 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004550 SDDbgValue *SDV;
4551 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004552 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004553 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004554 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4555 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4556 Address = BCI->getOperand(0);
4557 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4558
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004559 if (isParameter && !AI) {
4560 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4561 if (FINode)
4562 // Byval parameter. We have a frame index at this point.
4563 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4564 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004565 else {
Devang Patel227dfdb2011-05-16 21:24:05 +00004566 // Address is an argument, so try to emit its dbg value using
4567 // virtual register info from the FuncInfo.ValueMap.
4568 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004569 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004570 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004571 } else if (AI)
4572 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4573 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004574 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004575 // Can't do anything with other non-AI cases yet.
Devang Patelafeaae72010-12-06 22:39:26 +00004576 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004577 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004578 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004579 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4580 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004581 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004582 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004583 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004584 // If variable is pinned by a alloca in dominating bb then
4585 // use StaticAllocaMap.
4586 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004587 if (AI->getParent() != DI.getParent()) {
4588 DenseMap<const AllocaInst*, int>::iterator SI =
4589 FuncInfo.StaticAllocaMap.find(AI);
4590 if (SI != FuncInfo.StaticAllocaMap.end()) {
4591 SDV = DAG.getDbgValue(Variable, SI->second,
4592 0, dl, SDNodeOrder);
4593 DAG.AddDbgValue(SDV, 0, false);
4594 return 0;
4595 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004596 }
4597 }
Devang Patelafeaae72010-12-06 22:39:26 +00004598 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel6cd467b2010-08-26 22:53:27 +00004599 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004600 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004601 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004602 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004603 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004604 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004605 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004606 return 0;
4607
4608 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004609 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004610 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004611 if (!V)
4612 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004613
4614 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4615 // but do not always have a corresponding SDNode built. The SDNodeOrder
4616 // absolute, but not relative, values are different depending on whether
4617 // debug info exists.
4618 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004619 SDDbgValue *SDV;
Devang Patel57871242011-08-03 23:13:55 +00004620 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004621 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4622 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004623 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004624 // Do not use getValue() in here; we don't want to generate code at
4625 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004626 SDValue N = NodeMap[V];
4627 if (!N.getNode() && isa<Argument>(V))
4628 // Check unused arguments map.
4629 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004630 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004631 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004632 SDV = DAG.getDbgValue(Variable, N.getNode(),
4633 N.getResNo(), Offset, dl, SDNodeOrder);
4634 DAG.AddDbgValue(SDV, N.getNode(), false);
4635 }
Devang Patela778f5c2011-02-18 22:43:42 +00004636 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004637 // Do not call getValue(V) yet, as we don't want to generate code.
4638 // Remember it for later.
4639 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4640 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004641 } else {
Devang Patel00190342010-03-15 19:15:44 +00004642 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004643 // data available is an unreferenced parameter.
4644 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004645 }
Devang Patel00190342010-03-15 19:15:44 +00004646 }
4647
4648 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004649 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004650 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004651 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004652 // Don't handle byval struct arguments or VLAs, for example.
4653 if (!AI)
4654 return 0;
4655 DenseMap<const AllocaInst*, int>::iterator SI =
4656 FuncInfo.StaticAllocaMap.find(AI);
4657 if (SI == FuncInfo.StaticAllocaMap.end())
4658 return 0; // VLAs.
4659 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004660
Chris Lattner512063d2010-04-05 06:19:28 +00004661 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4662 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4663 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004664 return 0;
4665 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004666 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004667 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004668 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004669 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004670 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004671 SDValue Ops[1];
4672 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004673 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004674 setValue(&I, Op);
4675 DAG.setRoot(Op.getValue(1));
4676 return 0;
4677 }
4678
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004679 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004680 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004681 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004682 if (CallMBB->isLandingPad())
4683 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004684 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004685#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004686 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004687#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004688 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4689 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004690 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004691 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004692
Chris Lattner3a5815f2009-09-17 23:54:54 +00004693 // Insert the EHSELECTION instruction.
4694 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4695 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004696 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004697 Ops[1] = getRoot();
4698 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004699 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004700 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004701 return 0;
4702 }
4703
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004704 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004705 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004706 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004707 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4708 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004709 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004710 return 0;
4711 }
4712
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004713 case Intrinsic::eh_return_i32:
4714 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004715 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4716 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4717 MVT::Other,
4718 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004719 getValue(I.getArgOperand(0)),
4720 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004721 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004722 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004723 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004724 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004725 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004726 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004727 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004728 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004729 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004730 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004731 TLI.getPointerTy()),
4732 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004733 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004734 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004735 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004736 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4737 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004738 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004739 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004740 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004741 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004742 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004743 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004744 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004745
Chris Lattner512063d2010-04-05 06:19:28 +00004746 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004747 return 0;
4748 }
Bill Wendling6ef94172011-09-28 03:36:43 +00004749 case Intrinsic::eh_sjlj_functioncontext: {
4750 // Get and store the index of the function context.
4751 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingadbf7b22011-09-28 03:52:41 +00004752 AllocaInst *FnCtx =
4753 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling6ef94172011-09-28 03:36:43 +00004754 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4755 MFI->setFunctionContextIndex(FI);
4756 return 0;
4757 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004758 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendlingce370cf2011-10-07 21:25:38 +00004759 SDValue Ops[2];
4760 Ops[0] = getRoot();
4761 Ops[1] = getValue(I.getArgOperand(0));
4762 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, dl,
4763 DAG.getVTList(MVT::i32, MVT::Other),
4764 Ops, 2);
4765 setValue(&I, Op.getValue(0));
4766 DAG.setRoot(Op.getValue(1));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004767 return 0;
4768 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004769 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004770 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004771 getRoot(), getValue(I.getArgOperand(0))));
4772 return 0;
4773 }
4774 case Intrinsic::eh_sjlj_dispatch_setup: {
4775 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
Bill Wendling61512ba2011-05-11 01:11:55 +00004776 getRoot(), getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004777 return 0;
4778 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004779
Dale Johannesen0488fb62010-09-30 23:57:10 +00004780 case Intrinsic::x86_mmx_pslli_w:
4781 case Intrinsic::x86_mmx_pslli_d:
4782 case Intrinsic::x86_mmx_pslli_q:
4783 case Intrinsic::x86_mmx_psrli_w:
4784 case Intrinsic::x86_mmx_psrli_d:
4785 case Intrinsic::x86_mmx_psrli_q:
4786 case Intrinsic::x86_mmx_psrai_w:
4787 case Intrinsic::x86_mmx_psrai_d: {
4788 SDValue ShAmt = getValue(I.getArgOperand(1));
4789 if (isa<ConstantSDNode>(ShAmt)) {
4790 visitTargetIntrinsic(I, Intrinsic);
4791 return 0;
4792 }
4793 unsigned NewIntrinsic = 0;
4794 EVT ShAmtVT = MVT::v2i32;
4795 switch (Intrinsic) {
4796 case Intrinsic::x86_mmx_pslli_w:
4797 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4798 break;
4799 case Intrinsic::x86_mmx_pslli_d:
4800 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4801 break;
4802 case Intrinsic::x86_mmx_pslli_q:
4803 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4804 break;
4805 case Intrinsic::x86_mmx_psrli_w:
4806 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4807 break;
4808 case Intrinsic::x86_mmx_psrli_d:
4809 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4810 break;
4811 case Intrinsic::x86_mmx_psrli_q:
4812 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4813 break;
4814 case Intrinsic::x86_mmx_psrai_w:
4815 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4816 break;
4817 case Intrinsic::x86_mmx_psrai_d:
4818 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4819 break;
4820 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4821 }
4822
4823 // The vector shift intrinsics with scalars uses 32b shift amounts but
4824 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4825 // to be zero.
4826 // We must do this early because v2i32 is not a legal type.
4827 DebugLoc dl = getCurDebugLoc();
4828 SDValue ShOps[2];
4829 ShOps[0] = ShAmt;
4830 ShOps[1] = DAG.getConstant(0, MVT::i32);
4831 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4832 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004833 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004834 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4835 DAG.getConstant(NewIntrinsic, MVT::i32),
4836 getValue(I.getArgOperand(0)), ShAmt);
4837 setValue(&I, Res);
4838 return 0;
4839 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004840 case Intrinsic::convertff:
4841 case Intrinsic::convertfsi:
4842 case Intrinsic::convertfui:
4843 case Intrinsic::convertsif:
4844 case Intrinsic::convertuif:
4845 case Intrinsic::convertss:
4846 case Intrinsic::convertsu:
4847 case Intrinsic::convertus:
4848 case Intrinsic::convertuu: {
4849 ISD::CvtCode Code = ISD::CVT_INVALID;
4850 switch (Intrinsic) {
4851 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4852 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4853 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4854 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4855 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4856 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4857 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4858 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4859 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4860 }
Owen Andersone50ed302009-08-10 22:56:29 +00004861 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004862 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004863 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4864 DAG.getValueType(DestVT),
4865 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004866 getValue(I.getArgOperand(1)),
4867 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004868 Code);
4869 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004870 return 0;
4871 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004872 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004873 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004874 getValue(I.getArgOperand(0)).getValueType(),
4875 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004876 return 0;
4877 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004878 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4879 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004880 return 0;
4881 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004882 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004883 getValue(I.getArgOperand(0)).getValueType(),
4884 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004885 return 0;
4886 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004887 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004888 getValue(I.getArgOperand(0)).getValueType(),
4889 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004890 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004891 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004892 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004893 return 0;
4894 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004895 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004896 return 0;
4897 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004898 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004899 return 0;
4900 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004901 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004902 return 0;
4903 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004904 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004905 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004906 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004907 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004908 return 0;
Cameron Zwarich33390842011-07-08 21:39:21 +00004909 case Intrinsic::fma:
4910 setValue(&I, DAG.getNode(ISD::FMA, dl,
4911 getValue(I.getArgOperand(0)).getValueType(),
4912 getValue(I.getArgOperand(0)),
4913 getValue(I.getArgOperand(1)),
4914 getValue(I.getArgOperand(2))));
4915 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004916 case Intrinsic::convert_to_fp16:
4917 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004918 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004919 return 0;
4920 case Intrinsic::convert_from_fp16:
4921 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004922 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004923 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004924 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004925 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004926 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004927 return 0;
4928 }
4929 case Intrinsic::readcyclecounter: {
4930 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004931 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4932 DAG.getVTList(MVT::i64, MVT::Other),
4933 &Op, 1);
4934 setValue(&I, Res);
4935 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004936 return 0;
4937 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004938 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004939 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004940 getValue(I.getArgOperand(0)).getValueType(),
4941 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004942 return 0;
4943 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004944 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004945 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004946 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004947 return 0;
4948 }
4949 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004950 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004951 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004952 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004953 return 0;
4954 }
4955 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004956 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004957 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004958 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004959 return 0;
4960 }
4961 case Intrinsic::stacksave: {
4962 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004963 Res = DAG.getNode(ISD::STACKSAVE, dl,
4964 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4965 setValue(&I, Res);
4966 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004967 return 0;
4968 }
4969 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004970 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004971 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004972 return 0;
4973 }
Bill Wendling57344502008-11-18 11:01:33 +00004974 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004975 // Emit code into the DAG to store the stack guard onto the stack.
4976 MachineFunction &MF = DAG.getMachineFunction();
4977 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004978 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004979
Gabor Greif0635f352010-06-25 09:38:13 +00004980 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4981 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004982
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004983 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004984 MFI->setStackProtectorIndex(FI);
4985
4986 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4987
4988 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004989 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00004990 MachinePointerInfo::getFixedStack(FI),
4991 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004992 setValue(&I, Res);
4993 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004994 return 0;
4995 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004996 case Intrinsic::objectsize: {
4997 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004998 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004999
5000 assert(CI && "Non-constant type in __builtin_object_size?");
5001
Gabor Greif0635f352010-06-25 09:38:13 +00005002 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00005003 EVT Ty = Arg.getValueType();
5004
Dan Gohmane368b462010-06-18 14:22:04 +00005005 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005006 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005007 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005008 Res = DAG.getConstant(0, Ty);
5009
5010 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005011 return 0;
5012 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005013 case Intrinsic::var_annotation:
5014 // Discard annotate attributes
5015 return 0;
5016
5017 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00005018 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005019
5020 SDValue Ops[6];
5021 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005022 Ops[1] = getValue(I.getArgOperand(0));
5023 Ops[2] = getValue(I.getArgOperand(1));
5024 Ops[3] = getValue(I.getArgOperand(2));
5025 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005026 Ops[5] = DAG.getSrcValue(F);
5027
Duncan Sands4a544a72011-09-06 13:37:06 +00005028 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, dl, MVT::Other, Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005029
Duncan Sands4a544a72011-09-06 13:37:06 +00005030 DAG.setRoot(Res);
5031 return 0;
5032 }
5033 case Intrinsic::adjust_trampoline: {
5034 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, dl,
5035 TLI.getPointerTy(),
5036 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005037 return 0;
5038 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005039 case Intrinsic::gcroot:
5040 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00005041 const Value *Alloca = I.getArgOperand(0);
5042 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005043
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005044 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5045 GFI->addStackRoot(FI->getIndex(), TypeMap);
5046 }
5047 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005048 case Intrinsic::gcread:
5049 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00005050 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005051 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005052 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00005053 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005054 return 0;
Jakub Staszak9da99342011-07-06 18:22:43 +00005055
5056 case Intrinsic::expect: {
5057 // Just replace __builtin_expect(exp, c) with EXP.
5058 setValue(&I, getValue(I.getArgOperand(0)));
5059 return 0;
5060 }
5061
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005062 case Intrinsic::trap: {
5063 StringRef TrapFuncName = getTrapFunctionName();
5064 if (TrapFuncName.empty()) {
5065 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
5066 return 0;
5067 }
5068 TargetLowering::ArgListTy Args;
5069 std::pair<SDValue, SDValue> Result =
5070 TLI.LowerCallTo(getRoot(), I.getType(),
5071 false, false, false, false, 0, CallingConv::C,
5072 /*isTailCall=*/false, /*isReturnValueUsed=*/true,
5073 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
5074 Args, DAG, getCurDebugLoc());
5075 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005076 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005077 }
Bill Wendlingef375462008-11-21 02:38:44 +00005078 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005079 return implVisitAluOverflow(I, ISD::UADDO);
5080 case Intrinsic::sadd_with_overflow:
5081 return implVisitAluOverflow(I, ISD::SADDO);
5082 case Intrinsic::usub_with_overflow:
5083 return implVisitAluOverflow(I, ISD::USUBO);
5084 case Intrinsic::ssub_with_overflow:
5085 return implVisitAluOverflow(I, ISD::SSUBO);
5086 case Intrinsic::umul_with_overflow:
5087 return implVisitAluOverflow(I, ISD::UMULO);
5088 case Intrinsic::smul_with_overflow:
5089 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00005090
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005091 case Intrinsic::prefetch: {
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005092 SDValue Ops[5];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005093 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005094 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005095 Ops[1] = getValue(I.getArgOperand(0));
5096 Ops[2] = getValue(I.getArgOperand(1));
5097 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005098 Ops[4] = getValue(I.getArgOperand(3));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005099 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
5100 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005101 &Ops[0], 5,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005102 EVT::getIntegerVT(*Context, 8),
5103 MachinePointerInfo(I.getArgOperand(0)),
5104 0, /* align */
5105 false, /* volatile */
5106 rw==0, /* read */
5107 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005108 return 0;
5109 }
Duncan Sandsf07c9492009-11-10 09:08:09 +00005110
5111 case Intrinsic::invariant_start:
5112 case Intrinsic::lifetime_start:
5113 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00005114 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00005115 return 0;
5116 case Intrinsic::invariant_end:
5117 case Intrinsic::lifetime_end:
5118 // Discard region information.
5119 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005120 }
5121}
5122
Dan Gohman46510a72010-04-15 01:51:59 +00005123void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00005124 bool isTailCall,
5125 MachineBasicBlock *LandingPad) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005126 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5127 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5128 Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00005129 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00005130 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005131
5132 TargetLowering::ArgListTy Args;
5133 TargetLowering::ArgListEntry Entry;
5134 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005135
5136 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005137 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005138 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00005139 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
5140 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005141
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005142 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Eric Christopher471e4222011-06-08 23:55:35 +00005143 DAG.getMachineFunction(),
5144 FTy->isVarArg(), Outs,
5145 FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005146
5147 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00005148 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005149
5150 if (!CanLowerReturn) {
5151 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
5152 FTy->getReturnType());
5153 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
5154 FTy->getReturnType());
5155 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00005156 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005157 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005158
Chris Lattnerecf42c42010-09-21 16:36:31 +00005159 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005160 Entry.Node = DemoteStackSlot;
5161 Entry.Ty = StackSlotPtrType;
5162 Entry.isSExt = false;
5163 Entry.isZExt = false;
5164 Entry.isInReg = false;
5165 Entry.isSRet = true;
5166 Entry.isNest = false;
5167 Entry.isByVal = false;
5168 Entry.Alignment = Align;
5169 Args.push_back(Entry);
5170 RetTy = Type::getVoidTy(FTy->getContext());
5171 }
5172
Dan Gohman46510a72010-04-15 01:51:59 +00005173 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005174 i != e; ++i) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00005175 const Value *V = *i;
5176
5177 // Skip empty types
5178 if (V->getType()->isEmptyTy())
5179 continue;
5180
5181 SDValue ArgNode = getValue(V);
5182 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005183
5184 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00005185 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
5186 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
5187 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
5188 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
5189 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
5190 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005191 Entry.Alignment = CS.getParamAlignment(attrInd);
5192 Args.push_back(Entry);
5193 }
5194
Chris Lattner512063d2010-04-05 06:19:28 +00005195 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005196 // Insert a label before the invoke call to mark the try range. This can be
5197 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005198 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00005199
Jim Grosbachca752c92010-01-28 01:45:32 +00005200 // For SjLj, keep track of which landing pads go with which invokes
5201 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00005202 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00005203 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00005204 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling30e67402011-10-05 22:24:35 +00005205 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendlinga8512ed2011-10-04 22:00:35 +00005206
Jim Grosbachca752c92010-01-28 01:45:32 +00005207 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00005208 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00005209 }
5210
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005211 // Both PendingLoads and PendingExports must be flushed here;
5212 // this call might not return.
5213 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00005214 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005215 }
5216
Dan Gohman98ca4f22009-08-05 01:29:28 +00005217 // Check if target-independent constraints permit a tail call here.
5218 // Target-dependent constraints are checked within TLI.LowerCallTo.
5219 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00005220 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00005221 isTailCall = false;
5222
Dan Gohmanbadcda42010-08-28 00:51:03 +00005223 // If there's a possibility that fast-isel has already selected some amount
5224 // of the current basic block, don't emit a tail call.
5225 if (isTailCall && EnableFastISel)
5226 isTailCall = false;
5227
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005228 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005229 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00005230 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005231 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005232 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005233 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00005234 isTailCall,
5235 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00005236 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005237 assert((isTailCall || Result.second.getNode()) &&
5238 "Non-null chain expected with non-tail call!");
5239 assert((Result.second.getNode() || !Result.first.getNode()) &&
5240 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00005241 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005242 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00005243 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005244 // The instruction result is the result of loading from the
5245 // hidden sret parameter.
5246 SmallVector<EVT, 1> PVTs;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005247 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005248
5249 ComputeValueVTs(TLI, PtrRetTy, PVTs);
5250 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5251 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00005252 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005253 SmallVector<SDValue, 4> Values(NumValues);
5254 SmallVector<SDValue, 4> Chains(NumValues);
5255
5256 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00005257 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
5258 DemoteStackSlot,
5259 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00005260 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005261 Add,
5262 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
5263 false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005264 Values[i] = L;
5265 Chains[i] = L.getValue(1);
5266 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005267
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005268 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
5269 MVT::Other, &Chains[0], NumValues);
5270 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005271
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005272 // Collect the legal value parts into potentially illegal values
5273 // that correspond to the original function's return values.
5274 SmallVector<EVT, 4> RetTys;
5275 RetTy = FTy->getReturnType();
5276 ComputeValueVTs(TLI, RetTy, RetTys);
5277 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5278 SmallVector<SDValue, 4> ReturnValues;
5279 unsigned CurReg = 0;
5280 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
5281 EVT VT = RetTys[I];
5282 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
5283 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005284
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005285 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00005286 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005287 RegisterVT, VT, AssertOp);
5288 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005289 CurReg += NumRegs;
5290 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005291
Bill Wendling4533cac2010-01-28 21:51:40 +00005292 setValue(CS.getInstruction(),
5293 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
5294 DAG.getVTList(&RetTys[0], RetTys.size()),
5295 &ReturnValues[0], ReturnValues.size()));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005296 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005297
Evan Chengc249e482011-04-01 19:57:01 +00005298 // Assign order to nodes here. If the call does not produce a result, it won't
5299 // be mapped to a SDNode and visit() will not assign it an order number.
Evan Cheng8380c032011-04-01 19:42:22 +00005300 if (!Result.second.getNode()) {
Evan Chengc249e482011-04-01 19:57:01 +00005301 // As a special case, a null chain means that a tail call has been emitted and
5302 // the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005303 HasTailCall = true;
Evan Cheng8380c032011-04-01 19:42:22 +00005304 ++SDNodeOrder;
5305 AssignOrderingToNode(DAG.getRoot().getNode());
5306 } else {
5307 DAG.setRoot(Result.second);
5308 ++SDNodeOrder;
5309 AssignOrderingToNode(Result.second.getNode());
5310 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005311
Chris Lattner512063d2010-04-05 06:19:28 +00005312 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005313 // Insert a label at the end of the invoke call to mark the try range. This
5314 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005315 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00005316 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005317
5318 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00005319 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005320 }
5321}
5322
Chris Lattner8047d9a2009-12-24 00:37:38 +00005323/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5324/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00005325static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5326 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00005327 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00005328 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005329 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00005330 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005331 if (C->isNullValue())
5332 continue;
5333 // Unknown instruction.
5334 return false;
5335 }
5336 return true;
5337}
5338
Dan Gohman46510a72010-04-15 01:51:59 +00005339static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005340 Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00005341 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005342
Chris Lattner8047d9a2009-12-24 00:37:38 +00005343 // Check to see if this load can be trivially constant folded, e.g. if the
5344 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005345 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005346 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005347 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005348 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005349
Dan Gohman46510a72010-04-15 01:51:59 +00005350 if (const Constant *LoadCst =
5351 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5352 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005353 return Builder.getValue(LoadCst);
5354 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005355
Chris Lattner8047d9a2009-12-24 00:37:38 +00005356 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5357 // still constant memory, the input chain can be the entry node.
5358 SDValue Root;
5359 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005360
Chris Lattner8047d9a2009-12-24 00:37:38 +00005361 // Do not serialize (non-volatile) loads of constant memory with anything.
5362 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5363 Root = Builder.DAG.getEntryNode();
5364 ConstantMemory = true;
5365 } else {
5366 // Do not serialize non-volatile loads against each other.
5367 Root = Builder.DAG.getRoot();
5368 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005369
Chris Lattner8047d9a2009-12-24 00:37:38 +00005370 SDValue Ptr = Builder.getValue(PtrVal);
5371 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005372 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005373 false /*volatile*/,
5374 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005375
Chris Lattner8047d9a2009-12-24 00:37:38 +00005376 if (!ConstantMemory)
5377 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5378 return LoadVal;
5379}
5380
5381
5382/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5383/// If so, return true and lower it, otherwise return false and it will be
5384/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005385bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005386 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005387 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005388 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005389
Gabor Greif0635f352010-06-25 09:38:13 +00005390 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005391 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005392 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005393 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005394 return false;
5395
Gabor Greif0635f352010-06-25 09:38:13 +00005396 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005397
Chris Lattner8047d9a2009-12-24 00:37:38 +00005398 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5399 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005400 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5401 bool ActuallyDoIt = true;
5402 MVT LoadVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005403 Type *LoadTy;
Chris Lattner04b091a2009-12-24 01:07:17 +00005404 switch (Size->getZExtValue()) {
5405 default:
5406 LoadVT = MVT::Other;
5407 LoadTy = 0;
5408 ActuallyDoIt = false;
5409 break;
5410 case 2:
5411 LoadVT = MVT::i16;
5412 LoadTy = Type::getInt16Ty(Size->getContext());
5413 break;
5414 case 4:
5415 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005416 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005417 break;
5418 case 8:
5419 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005420 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005421 break;
5422 /*
5423 case 16:
5424 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005425 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005426 LoadTy = VectorType::get(LoadTy, 4);
5427 break;
5428 */
5429 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005430
Chris Lattner04b091a2009-12-24 01:07:17 +00005431 // This turns into unaligned loads. We only do this if the target natively
5432 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5433 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005434
Chris Lattner04b091a2009-12-24 01:07:17 +00005435 // Require that we can find a legal MVT, and only do this if the target
5436 // supports unaligned loads of that type. Expanding into byte loads would
5437 // bloat the code.
5438 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5439 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5440 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5441 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5442 ActuallyDoIt = false;
5443 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005444
Chris Lattner04b091a2009-12-24 01:07:17 +00005445 if (ActuallyDoIt) {
5446 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5447 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005448
Chris Lattner04b091a2009-12-24 01:07:17 +00005449 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5450 ISD::SETNE);
5451 EVT CallVT = TLI.getValueType(I.getType(), true);
5452 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5453 return true;
5454 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005455 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005456
5457
Chris Lattner8047d9a2009-12-24 00:37:38 +00005458 return false;
5459}
5460
5461
Dan Gohman46510a72010-04-15 01:51:59 +00005462void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005463 // Handle inline assembly differently.
5464 if (isa<InlineAsm>(I.getCalledValue())) {
5465 visitInlineAsm(&I);
5466 return;
5467 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005468
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005469 // See if any floating point values are being passed to this function. This is
5470 // used to emit an undefined reference to fltused on Windows.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005471 FunctionType *FT =
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005472 cast<FunctionType>(I.getCalledValue()->getType()->getContainedType(0));
5473 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5474 if (FT->isVarArg() &&
5475 !MMI.callsExternalVAFunctionWithFloatingPointArguments()) {
5476 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005477 Type* T = I.getArgOperand(i)->getType();
5478 for (po_iterator<Type*> i = po_begin(T), e = po_end(T);
Chris Lattnera29aae72010-11-12 17:24:29 +00005479 i != e; ++i) {
5480 if (!i->isFloatingPointTy()) continue;
5481 MMI.setCallsExternalVAFunctionWithFloatingPointArguments(true);
5482 break;
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005483 }
5484 }
5485 }
5486
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005487 const char *RenameFn = 0;
5488 if (Function *F = I.getCalledFunction()) {
5489 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005490 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005491 if (unsigned IID = II->getIntrinsicID(F)) {
5492 RenameFn = visitIntrinsicCall(I, IID);
5493 if (!RenameFn)
5494 return;
5495 }
5496 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005497 if (unsigned IID = F->getIntrinsicID()) {
5498 RenameFn = visitIntrinsicCall(I, IID);
5499 if (!RenameFn)
5500 return;
5501 }
5502 }
5503
5504 // Check for well-known libc/libm calls. If the function is internal, it
5505 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005506 if (!F->hasLocalLinkage() && F->hasName()) {
5507 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00005508 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005509 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005510 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5511 I.getType() == I.getArgOperand(0)->getType() &&
5512 I.getType() == I.getArgOperand(1)->getType()) {
5513 SDValue LHS = getValue(I.getArgOperand(0));
5514 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005515 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5516 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005517 return;
5518 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005519 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005520 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005521 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5522 I.getType() == I.getArgOperand(0)->getType()) {
5523 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005524 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5525 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005526 return;
5527 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005528 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005529 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005530 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5531 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005532 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005533 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005534 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5535 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005536 return;
5537 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005538 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005539 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005540 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5541 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005542 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005543 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005544 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5545 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005546 return;
5547 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005548 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005549 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005550 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5551 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005552 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005553 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005554 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5555 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005556 return;
5557 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005558 } else if (Name == "memcmp") {
5559 if (visitMemCmpCall(I))
5560 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005561 }
5562 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005563 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005564
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005565 SDValue Callee;
5566 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005567 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005568 else
Bill Wendling056292f2008-09-16 21:48:12 +00005569 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005570
Bill Wendling0d580132009-12-23 01:28:19 +00005571 // Check if we can potentially perform a tail call. More detailed checking is
5572 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005573 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005574}
5575
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005576namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00005577
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005578/// AsmOperandInfo - This contains information for each constraint that we are
5579/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005580class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005581public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005582 /// CallOperand - If this is the result output operand or a clobber
5583 /// this is null, otherwise it is the incoming operand to the CallInst.
5584 /// This gets modified as the asm is processed.
5585 SDValue CallOperand;
5586
5587 /// AssignedRegs - If this is a register or register class operand, this
5588 /// contains the set of register corresponding to the operand.
5589 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005590
John Thompsoneac6e1d2010-09-13 18:15:37 +00005591 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005592 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5593 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005594
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005595 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5596 /// busy in OutputRegs/InputRegs.
5597 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005598 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005599 std::set<unsigned> &InputRegs,
5600 const TargetRegisterInfo &TRI) const {
5601 if (isOutReg) {
5602 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5603 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5604 }
5605 if (isInReg) {
5606 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5607 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5608 }
5609 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005610
Owen Andersone50ed302009-08-10 22:56:29 +00005611 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005612 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005613 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005614 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005615 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005616 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005617 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005618
Chris Lattner81249c92008-10-17 17:05:25 +00005619 if (isa<BasicBlock>(CallOperandVal))
5620 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005621
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005622 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005623
Eric Christophercef81b72011-05-09 20:04:43 +00005624 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00005625 // If this is an indirect operand, the operand is a pointer to the
5626 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005627 if (isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005628 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsone261b0c2009-12-22 18:34:19 +00005629 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005630 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005631 OpTy = PtrTy->getElementType();
5632 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005633
Eric Christophercef81b72011-05-09 20:04:43 +00005634 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005635 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00005636 if (STy->getNumElements() == 1)
5637 OpTy = STy->getElementType(0);
5638
Chris Lattner81249c92008-10-17 17:05:25 +00005639 // If OpTy is not a single value, it may be a struct/union that we
5640 // can tile with integers.
5641 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5642 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5643 switch (BitSize) {
5644 default: break;
5645 case 1:
5646 case 8:
5647 case 16:
5648 case 32:
5649 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005650 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005651 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005652 break;
5653 }
5654 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005655
Chris Lattner81249c92008-10-17 17:05:25 +00005656 return TLI.getValueType(OpTy, true);
5657 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005658
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005659private:
5660 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5661 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005662 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005663 const TargetRegisterInfo &TRI) {
5664 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5665 Regs.insert(Reg);
5666 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5667 for (; *Aliases; ++Aliases)
5668 Regs.insert(*Aliases);
5669 }
5670};
Dan Gohman462f6b52010-05-29 17:53:24 +00005671
John Thompson44ab89e2010-10-29 17:29:13 +00005672typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5673
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005674} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005675
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005676/// GetRegistersForValue - Assign registers (virtual or physical) for the
5677/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005678/// register allocator to handle the assignment process. However, if the asm
5679/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005680/// allocation. This produces generally horrible, but correct, code.
5681///
5682/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005683/// Input and OutputRegs are the set of already allocated physical registers.
5684///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005685static void GetRegistersForValue(SelectionDAG &DAG,
5686 const TargetLowering &TLI,
5687 DebugLoc DL,
5688 SDISelAsmOperandInfo &OpInfo,
5689 std::set<unsigned> &OutputRegs,
5690 std::set<unsigned> &InputRegs) {
5691 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005692
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005693 // Compute whether this value requires an input register, an output register,
5694 // or both.
5695 bool isOutReg = false;
5696 bool isInReg = false;
5697 switch (OpInfo.Type) {
5698 case InlineAsm::isOutput:
5699 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005700
5701 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005702 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005703 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005704 break;
5705 case InlineAsm::isInput:
5706 isInReg = true;
5707 isOutReg = false;
5708 break;
5709 case InlineAsm::isClobber:
5710 isOutReg = true;
5711 isInReg = true;
5712 break;
5713 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005714
5715
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005716 MachineFunction &MF = DAG.getMachineFunction();
5717 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005718
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005719 // If this is a constraint for a single physreg, or a constraint for a
5720 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005721 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005722 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5723 OpInfo.ConstraintVT);
5724
5725 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005726 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005727 // If this is a FP input in an integer register (or visa versa) insert a bit
5728 // cast of the input value. More generally, handle any case where the input
5729 // value disagrees with the register class we plan to stick this in.
5730 if (OpInfo.Type == InlineAsm::isInput &&
5731 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005732 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005733 // types are identical size, use a bitcast to convert (e.g. two differing
5734 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005735 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005736 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005737 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005738 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005739 OpInfo.ConstraintVT = RegVT;
5740 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5741 // If the input is a FP value and we want it in FP registers, do a
5742 // bitcast to the corresponding integer type. This turns an f64 value
5743 // into i64, which can be passed with two i32 values on a 32-bit
5744 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005745 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005746 OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005747 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005748 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005749 OpInfo.ConstraintVT = RegVT;
5750 }
5751 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005752
Owen Anderson23b9b192009-08-12 00:36:31 +00005753 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005754 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005755
Owen Andersone50ed302009-08-10 22:56:29 +00005756 EVT RegVT;
5757 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005758
5759 // If this is a constraint for a specific physical register, like {r17},
5760 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005761 if (unsigned AssignedReg = PhysReg.first) {
5762 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005763 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005764 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005765
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005766 // Get the actual register value type. This is important, because the user
5767 // may have asked for (e.g.) the AX register in i32 type. We need to
5768 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005769 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005770
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005771 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005772 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005773
5774 // If this is an expanded reference, add the rest of the regs to Regs.
5775 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005776 TargetRegisterClass::iterator I = RC->begin();
5777 for (; *I != AssignedReg; ++I)
5778 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005779
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005780 // Already added the first reg.
5781 --NumRegs; ++I;
5782 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005783 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005784 Regs.push_back(*I);
5785 }
5786 }
Bill Wendling651ad132009-12-22 01:25:10 +00005787
Dan Gohman7451d3e2010-05-29 17:03:36 +00005788 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005789 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5790 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5791 return;
5792 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005793
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005794 // Otherwise, if this was a reference to an LLVM register class, create vregs
5795 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005796 if (const TargetRegisterClass *RC = PhysReg.second) {
5797 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005798 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005799 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005800
Evan Chengfb112882009-03-23 08:01:15 +00005801 // Create the appropriate number of virtual registers.
5802 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5803 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005804 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005805
Dan Gohman7451d3e2010-05-29 17:03:36 +00005806 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005807 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005808 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005809
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005810 // Otherwise, we couldn't allocate enough registers for this.
5811}
5812
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005813/// visitInlineAsm - Handle a call to an InlineAsm object.
5814///
Dan Gohman46510a72010-04-15 01:51:59 +00005815void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5816 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005817
5818 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005819 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005820
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005821 std::set<unsigned> OutputRegs, InputRegs;
5822
Evan Chengce1cdac2011-05-06 20:52:23 +00005823 TargetLowering::AsmOperandInfoVector
5824 TargetConstraints = TLI.ParseConstraints(CS);
5825
John Thompsoneac6e1d2010-09-13 18:15:37 +00005826 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005827
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005828 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5829 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005830 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5831 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005832 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005833
Owen Anderson825b72b2009-08-11 20:47:22 +00005834 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005835
5836 // Compute the value type for each operand.
5837 switch (OpInfo.Type) {
5838 case InlineAsm::isOutput:
5839 // Indirect outputs just consume an argument.
5840 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005841 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005842 break;
5843 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005844
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005845 // The return value of the call is this value. As such, there is no
5846 // corresponding argument.
Nick Lewycky8de34002011-09-30 22:19:53 +00005847 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005848 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005849 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5850 } else {
5851 assert(ResNo == 0 && "Asm only has one result!");
5852 OpVT = TLI.getValueType(CS.getType());
5853 }
5854 ++ResNo;
5855 break;
5856 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005857 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005858 break;
5859 case InlineAsm::isClobber:
5860 // Nothing to do.
5861 break;
5862 }
5863
5864 // If this is an input or an indirect output, process the call argument.
5865 // BasicBlocks are labels, currently appearing only in asm's.
5866 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005867 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005868 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005869 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005870 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005871 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005872
Owen Anderson1d0be152009-08-13 21:58:54 +00005873 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005874 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005875
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005876 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005877
John Thompsoneac6e1d2010-09-13 18:15:37 +00005878 // Indirect operand accesses access memory.
5879 if (OpInfo.isIndirect)
5880 hasMemory = true;
5881 else {
5882 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005883 TargetLowering::ConstraintType
5884 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005885 if (CType == TargetLowering::C_Memory) {
5886 hasMemory = true;
5887 break;
5888 }
5889 }
5890 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005891 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005892
John Thompsoneac6e1d2010-09-13 18:15:37 +00005893 SDValue Chain, Flag;
5894
5895 // We won't need to flush pending loads if this asm doesn't touch
5896 // memory and is nonvolatile.
5897 if (hasMemory || IA->hasSideEffects())
5898 Chain = getRoot();
5899 else
5900 Chain = DAG.getRoot();
5901
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005902 // Second pass over the constraints: compute which constraint option to use
5903 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005904 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005905 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005906
John Thompson54584742010-09-24 22:24:05 +00005907 // If this is an output operand with a matching input operand, look up the
5908 // matching input. If their types mismatch, e.g. one is an integer, the
5909 // other is floating point, or their sizes are different, flag it as an
5910 // error.
5911 if (OpInfo.hasMatchingInput()) {
5912 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005913
John Thompson54584742010-09-24 22:24:05 +00005914 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher5427ede2011-07-14 20:13:52 +00005915 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
Evan Cheng1dafa702011-08-23 19:17:21 +00005916 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5917 OpInfo.ConstraintVT);
Eric Christopher5427ede2011-07-14 20:13:52 +00005918 std::pair<unsigned, const TargetRegisterClass*> InputRC =
Evan Cheng1dafa702011-08-23 19:17:21 +00005919 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode,
5920 Input.ConstraintVT);
John Thompson54584742010-09-24 22:24:05 +00005921 if ((OpInfo.ConstraintVT.isInteger() !=
5922 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00005923 (MatchRC.second != InputRC.second)) {
John Thompson54584742010-09-24 22:24:05 +00005924 report_fatal_error("Unsupported asm: input constraint"
5925 " with a matching output constraint of"
5926 " incompatible type!");
5927 }
5928 Input.ConstraintVT = OpInfo.ConstraintVT;
5929 }
5930 }
5931
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005932 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005933 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005934
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005935 // If this is a memory input, and if the operand is not indirect, do what we
5936 // need to to provide an address for the memory input.
5937 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5938 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005939 assert((OpInfo.isMultipleAlternative ||
5940 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005941 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005942
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005943 // Memory operands really want the address of the value. If we don't have
5944 // an indirect input, put it in the constpool if we can, otherwise spill
5945 // it to a stack slot.
Eric Christophere0b42c02011-06-03 17:21:23 +00005946 // TODO: This isn't quite right. We need to handle these according to
5947 // the addressing mode that the constraint wants. Also, this may take
5948 // an additional register for the computation and we don't want that
5949 // either.
Eric Christopher471e4222011-06-08 23:55:35 +00005950
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005951 // If the operand is a float, integer, or vector constant, spill to a
5952 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005953 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005954 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5955 isa<ConstantVector>(OpVal)) {
5956 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5957 TLI.getPointerTy());
5958 } else {
5959 // Otherwise, create a stack slot and emit a store to it before the
5960 // asm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005961 Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005962 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005963 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5964 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005965 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005966 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005967 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005968 OpInfo.CallOperand, StackSlot,
5969 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005970 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005971 OpInfo.CallOperand = StackSlot;
5972 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005973
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005974 // There is no longer a Value* corresponding to this operand.
5975 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005976
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005977 // It is now an indirect operand.
5978 OpInfo.isIndirect = true;
5979 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005980
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005981 // If this constraint is for a specific register, allocate it before
5982 // anything else.
5983 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005984 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
5985 InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005986 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005987
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005988 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005989 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005990 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5991 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005992
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005993 // C_Register operands have already been allocated, Other/Memory don't need
5994 // to be.
5995 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005996 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
5997 InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005998 }
5999
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006000 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6001 std::vector<SDValue> AsmNodeOperands;
6002 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6003 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00006004 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
6005 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006006
Chris Lattnerdecc2672010-04-07 05:20:54 +00006007 // If we have a !srcloc metadata node associated with it, we want to attach
6008 // this to the ultimately generated inline asm machineinstr. To do this, we
6009 // pass in the third operand as this (potentially null) inline asm MDNode.
6010 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6011 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006012
Evan Chengc36b7062011-01-07 23:50:32 +00006013 // Remember the HasSideEffect and AlignStack bits as operand 3.
6014 unsigned ExtraInfo = 0;
6015 if (IA->hasSideEffects())
6016 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6017 if (IA->isAlignStack())
6018 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
6019 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
6020 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006021
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006022 // Loop over all of the inputs, copying the operand values into the
6023 // appropriate registers and processing the output regs.
6024 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006025
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006026 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6027 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006028
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006029 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6030 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6031
6032 switch (OpInfo.Type) {
6033 case InlineAsm::isOutput: {
6034 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6035 OpInfo.ConstraintType != TargetLowering::C_Register) {
6036 // Memory output, or 'other' output (e.g. 'X' constraint).
6037 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6038
6039 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006040 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6041 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006042 TLI.getPointerTy()));
6043 AsmNodeOperands.push_back(OpInfo.CallOperand);
6044 break;
6045 }
6046
6047 // Otherwise, this is a register or register class output.
6048
6049 // Copy the output from the appropriate register. Find a register that
6050 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006051 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00006052 report_fatal_error("Couldn't allocate output reg for constraint '" +
6053 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006054
6055 // If this is an indirect operand, store through the pointer after the
6056 // asm.
6057 if (OpInfo.isIndirect) {
6058 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6059 OpInfo.CallOperandVal));
6060 } else {
6061 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00006062 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006063 // Concatenate this output onto the outputs list.
6064 RetValRegs.append(OpInfo.AssignedRegs);
6065 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006066
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006067 // Add information to the INLINEASM node to know that this register is
6068 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00006069 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00006070 InlineAsm::Kind_RegDefEarlyClobber :
6071 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00006072 false,
6073 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006074 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006075 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006076 break;
6077 }
6078 case InlineAsm::isInput: {
6079 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006080
Chris Lattner6bdcda32008-10-17 16:47:46 +00006081 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006082 // If this is required to match an output register we have already set,
6083 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00006084 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006085
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006086 // Scan until we find the definition we already emitted of this operand.
6087 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006088 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006089 for (; OperandNo; --OperandNo) {
6090 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00006091 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006092 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006093 assert((InlineAsm::isRegDefKind(OpFlag) ||
6094 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6095 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00006096 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006097 }
6098
Evan Cheng697cbbf2009-03-20 18:03:34 +00006099 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006100 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006101 if (InlineAsm::isRegDefKind(OpFlag) ||
6102 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00006103 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00006104 if (OpInfo.isIndirect) {
6105 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00006106 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00006107 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6108 " don't know how to handle tied "
6109 "indirect register inputs");
6110 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006111
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006112 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006113 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00006114 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00006115 MatchedRegs.RegVTs.push_back(RegVT);
6116 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00006117 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00006118 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006119 MatchedRegs.Regs.push_back
6120 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006121
6122 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00006123 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006124 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00006125 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00006126 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00006127 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006128 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006129 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006130
Chris Lattnerdecc2672010-04-07 05:20:54 +00006131 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6132 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6133 "Unexpected number of operands");
6134 // Add information to the INLINEASM node to know about this input.
6135 // See InlineAsm.h isUseOperandTiedToDef.
6136 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6137 OpInfo.getMatchedOperand());
6138 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
6139 TLI.getPointerTy()));
6140 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6141 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006142 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006143
Dale Johannesenb5611a62010-07-13 20:17:05 +00006144 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00006145 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6146 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00006147 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006148
Dale Johannesenb5611a62010-07-13 20:17:05 +00006149 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006150 std::vector<SDValue> Ops;
Eric Christopher100c8332011-06-02 23:16:42 +00006151 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Dale Johannesen1784d162010-06-25 21:55:36 +00006152 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00006153 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00006154 report_fatal_error("Invalid operand for inline asm constraint '" +
6155 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006156
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006157 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006158 unsigned ResOpType =
6159 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006160 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006161 TLI.getPointerTy()));
6162 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6163 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00006164 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006165
Chris Lattnerdecc2672010-04-07 05:20:54 +00006166 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006167 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
6168 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
6169 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006170
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006171 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006172 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00006173 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006174 TLI.getPointerTy()));
6175 AsmNodeOperands.push_back(InOperandVal);
6176 break;
6177 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006178
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006179 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6180 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6181 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006182 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006183 "Don't know how to handle indirect register inputs yet!");
6184
6185 // Copy the input into the appropriate registers.
Eric Christopher5427ede2011-07-14 20:13:52 +00006186 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00006187 report_fatal_error("Couldn't allocate input reg for constraint '" +
6188 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006189
Dale Johannesen66978ee2009-01-31 02:22:37 +00006190 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006191 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006192
Chris Lattnerdecc2672010-04-07 05:20:54 +00006193 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006194 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006195 break;
6196 }
6197 case InlineAsm::isClobber: {
6198 // Add the clobbered value to the operand list, so that the register
6199 // allocator is aware that the physreg got clobbered.
6200 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +00006201 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling46ada192010-03-02 01:55:18 +00006202 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006203 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006204 break;
6205 }
6206 }
6207 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006208
Chris Lattnerdecc2672010-04-07 05:20:54 +00006209 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006210 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006211 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006212
Dale Johannesen66978ee2009-01-31 02:22:37 +00006213 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006214 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006215 &AsmNodeOperands[0], AsmNodeOperands.size());
6216 Flag = Chain.getValue(1);
6217
6218 // If this asm returns a register value, copy the result from that register
6219 // and set it as the value of the call.
6220 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00006221 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006222 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006223
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006224 // FIXME: Why don't we do this for inline asms with MRVs?
6225 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00006226 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006227
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006228 // If any of the results of the inline asm is a vector, it may have the
6229 // wrong width/num elts. This can happen for register classes that can
6230 // contain multiple different value types. The preg or vreg allocated may
6231 // not have the same VT as was expected. Convert it to the right type
6232 // with bit_convert.
6233 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006234 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006235 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006236
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006237 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006238 ResultType.isInteger() && Val.getValueType().isInteger()) {
6239 // If a result value was tied to an input value, the computed result may
6240 // have a wider width than the expected result. Extract the relevant
6241 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00006242 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006243 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006244
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006245 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00006246 }
Dan Gohman95915732008-10-18 01:03:45 +00006247
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006248 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00006249 // Don't need to use this as a chain in this case.
6250 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6251 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006252 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006253
Dan Gohman46510a72010-04-15 01:51:59 +00006254 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006255
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006256 // Process indirect outputs, first output all of the flagged copies out of
6257 // physregs.
6258 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6259 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00006260 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006261 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006262 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006263 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6264 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006265
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006266 // Emit the non-flagged stores from the physregs.
6267 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006268 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
6269 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
6270 StoresToEmit[i].first,
6271 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006272 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006273 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006274 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006275 }
6276
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006277 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00006278 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006279 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006280
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006281 DAG.setRoot(Chain);
6282}
6283
Dan Gohman46510a72010-04-15 01:51:59 +00006284void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006285 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6286 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006287 getValue(I.getArgOperand(0)),
6288 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006289}
6290
Dan Gohman46510a72010-04-15 01:51:59 +00006291void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006292 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006293 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6294 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006295 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006296 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006297 setValue(&I, V);
6298 DAG.setRoot(V.getValue(1));
6299}
6300
Dan Gohman46510a72010-04-15 01:51:59 +00006301void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006302 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6303 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006304 getValue(I.getArgOperand(0)),
6305 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006306}
6307
Dan Gohman46510a72010-04-15 01:51:59 +00006308void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006309 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6310 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006311 getValue(I.getArgOperand(0)),
6312 getValue(I.getArgOperand(1)),
6313 DAG.getSrcValue(I.getArgOperand(0)),
6314 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006315}
6316
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006317/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006318/// implementation, which just calls LowerCall.
6319/// FIXME: When all targets are
6320/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006321std::pair<SDValue, SDValue>
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006322TargetLowering::LowerCallTo(SDValue Chain, Type *RetTy,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006323 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00006324 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006325 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006326 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006327 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00006328 ArgListTy &Args, SelectionDAG &DAG,
6329 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006330 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006331 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006332 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006333 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006334 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006335 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6336 for (unsigned Value = 0, NumValues = ValueVTs.size();
6337 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006338 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006339 Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006340 SDValue Op = SDValue(Args[i].Node.getNode(),
6341 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006342 ISD::ArgFlagsTy Flags;
6343 unsigned OriginalAlignment =
6344 getTargetData()->getABITypeAlignment(ArgTy);
6345
6346 if (Args[i].isZExt)
6347 Flags.setZExt();
6348 if (Args[i].isSExt)
6349 Flags.setSExt();
6350 if (Args[i].isInReg)
6351 Flags.setInReg();
6352 if (Args[i].isSRet)
6353 Flags.setSRet();
6354 if (Args[i].isByVal) {
6355 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006356 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6357 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006358 Flags.setByValSize(getTargetData()->getTypeAllocSize(ElementTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006359 // For ByVal, alignment should come from FE. BE will guess if this
6360 // info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006361 unsigned FrameAlign;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006362 if (Args[i].Alignment)
6363 FrameAlign = Args[i].Alignment;
Chris Lattner9db20f32011-05-22 23:23:02 +00006364 else
6365 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006366 Flags.setByValAlign(FrameAlign);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006367 }
6368 if (Args[i].isNest)
6369 Flags.setNest();
6370 Flags.setOrigAlign(OriginalAlignment);
6371
Owen Anderson23b9b192009-08-12 00:36:31 +00006372 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6373 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006374 SmallVector<SDValue, 4> Parts(NumParts);
6375 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6376
6377 if (Args[i].isSExt)
6378 ExtendKind = ISD::SIGN_EXTEND;
6379 else if (Args[i].isZExt)
6380 ExtendKind = ISD::ZERO_EXTEND;
6381
Bill Wendling46ada192010-03-02 01:55:18 +00006382 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006383 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006384
Dan Gohman98ca4f22009-08-05 01:29:28 +00006385 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006386 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006387 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6388 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006389 if (NumParts > 1 && j == 0)
6390 MyFlags.Flags.setSplit();
6391 else if (j != 0)
6392 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006393
Dan Gohman98ca4f22009-08-05 01:29:28 +00006394 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006395 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006396 }
6397 }
6398 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006399
Dan Gohman98ca4f22009-08-05 01:29:28 +00006400 // Handle the incoming return values from the call.
6401 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006402 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006403 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006404 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006405 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006406 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6407 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006408 for (unsigned i = 0; i != NumRegs; ++i) {
6409 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006410 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006411 MyFlags.Used = isReturnValueUsed;
6412 if (RetSExt)
6413 MyFlags.Flags.setSExt();
6414 if (RetZExt)
6415 MyFlags.Flags.setZExt();
6416 if (isInreg)
6417 MyFlags.Flags.setInReg();
6418 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006419 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006420 }
6421
Dan Gohman98ca4f22009-08-05 01:29:28 +00006422 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006423 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006424 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006425
6426 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006427 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006428 "LowerCall didn't return a valid chain!");
6429 assert((!isTailCall || InVals.empty()) &&
6430 "LowerCall emitted a return value for a tail call!");
6431 assert((isTailCall || InVals.size() == Ins.size()) &&
6432 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006433
6434 // For a tail call, the return value is merely live-out and there aren't
6435 // any nodes in the DAG representing it. Return a special value to
6436 // indicate that a tail call has been emitted and no more Instructions
6437 // should be processed in the current block.
6438 if (isTailCall) {
6439 DAG.setRoot(Chain);
6440 return std::make_pair(SDValue(), SDValue());
6441 }
6442
Evan Chengaf1871f2010-03-11 19:38:18 +00006443 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6444 assert(InVals[i].getNode() &&
6445 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006446 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006447 "LowerCall emitted a value with the wrong type!");
6448 });
6449
Dan Gohman98ca4f22009-08-05 01:29:28 +00006450 // Collect the legal value parts into potentially illegal values
6451 // that correspond to the original function's return values.
6452 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6453 if (RetSExt)
6454 AssertOp = ISD::AssertSext;
6455 else if (RetZExt)
6456 AssertOp = ISD::AssertZext;
6457 SmallVector<SDValue, 4> ReturnValues;
6458 unsigned CurReg = 0;
6459 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006460 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006461 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6462 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006463
Bill Wendling46ada192010-03-02 01:55:18 +00006464 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006465 NumRegs, RegisterVT, VT,
6466 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006467 CurReg += NumRegs;
6468 }
6469
6470 // For a function returning void, there is no return value. We can't create
6471 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00006472 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006473 if (ReturnValues.empty())
6474 return std::make_pair(SDValue(), Chain);
6475
6476 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6477 DAG.getVTList(&RetTys[0], RetTys.size()),
6478 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006479 return std::make_pair(Res, Chain);
6480}
6481
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006482void TargetLowering::LowerOperationWrapper(SDNode *N,
6483 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006484 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006485 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006486 if (Res.getNode())
6487 Results.push_back(Res);
6488}
6489
Dan Gohmand858e902010-04-17 15:26:15 +00006490SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006491 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006492 return SDValue();
6493}
6494
Dan Gohman46510a72010-04-15 01:51:59 +00006495void
6496SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006497 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006498 assert((Op.getOpcode() != ISD::CopyFromReg ||
6499 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6500 "Copy from a reg to the same reg!");
6501 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6502
Owen Anderson23b9b192009-08-12 00:36:31 +00006503 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006504 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006505 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006506 PendingExports.push_back(Chain);
6507}
6508
6509#include "llvm/CodeGen/SelectionDAGISel.h"
6510
Eli Friedman23d32432011-05-05 16:53:34 +00006511/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6512/// entry block, return true. This includes arguments used by switches, since
6513/// the switch may expand into multiple basic blocks.
6514static bool isOnlyUsedInEntryBlock(const Argument *A) {
6515 // With FastISel active, we may be splitting blocks, so force creation
6516 // of virtual registers for all non-dead arguments.
6517 if (EnableFastISel)
6518 return A->use_empty();
6519
6520 const BasicBlock *Entry = A->getParent()->begin();
6521 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
6522 UI != E; ++UI) {
6523 const User *U = *UI;
6524 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6525 return false; // Use not in entry block.
6526 }
6527 return true;
6528}
6529
Dan Gohman46510a72010-04-15 01:51:59 +00006530void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006531 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006532 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006533 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006534 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006535 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006536 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006537
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006538 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006539 SmallVector<ISD::OutputArg, 4> Outs;
6540 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6541 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006542
Dan Gohman7451d3e2010-05-29 17:03:36 +00006543 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006544 // Put in an sret pointer parameter before all the other parameters.
6545 SmallVector<EVT, 1> ValueVTs;
6546 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6547
6548 // NOTE: Assuming that a pointer will never break down to more than one VT
6549 // or one register.
6550 ISD::ArgFlagsTy Flags;
6551 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006552 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006553 ISD::InputArg RetArg(Flags, RegisterVT, true);
6554 Ins.push_back(RetArg);
6555 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006556
Dan Gohman98ca4f22009-08-05 01:29:28 +00006557 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006558 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006559 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006560 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006561 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006562 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6563 bool isArgValueUsed = !I->use_empty();
6564 for (unsigned Value = 0, NumValues = ValueVTs.size();
6565 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006566 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006567 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006568 ISD::ArgFlagsTy Flags;
6569 unsigned OriginalAlignment =
6570 TD->getABITypeAlignment(ArgTy);
6571
6572 if (F.paramHasAttr(Idx, Attribute::ZExt))
6573 Flags.setZExt();
6574 if (F.paramHasAttr(Idx, Attribute::SExt))
6575 Flags.setSExt();
6576 if (F.paramHasAttr(Idx, Attribute::InReg))
6577 Flags.setInReg();
6578 if (F.paramHasAttr(Idx, Attribute::StructRet))
6579 Flags.setSRet();
6580 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6581 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006582 PointerType *Ty = cast<PointerType>(I->getType());
6583 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006584 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006585 // For ByVal, alignment should be passed from FE. BE will guess if
6586 // this info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006587 unsigned FrameAlign;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006588 if (F.getParamAlignment(Idx))
6589 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner9db20f32011-05-22 23:23:02 +00006590 else
6591 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006592 Flags.setByValAlign(FrameAlign);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006593 }
6594 if (F.paramHasAttr(Idx, Attribute::Nest))
6595 Flags.setNest();
6596 Flags.setOrigAlign(OriginalAlignment);
6597
Owen Anderson23b9b192009-08-12 00:36:31 +00006598 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6599 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006600 for (unsigned i = 0; i != NumRegs; ++i) {
6601 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6602 if (NumRegs > 1 && i == 0)
6603 MyFlags.Flags.setSplit();
6604 // if it isn't first piece, alignment must be 1
6605 else if (i > 0)
6606 MyFlags.Flags.setOrigAlign(1);
6607 Ins.push_back(MyFlags);
6608 }
6609 }
6610 }
6611
6612 // Call the target to set up the argument values.
6613 SmallVector<SDValue, 8> InVals;
6614 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6615 F.isVarArg(), Ins,
6616 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006617
6618 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006619 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006620 "LowerFormalArguments didn't return a valid chain!");
6621 assert(InVals.size() == Ins.size() &&
6622 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006623 DEBUG({
6624 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6625 assert(InVals[i].getNode() &&
6626 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006627 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006628 "LowerFormalArguments emitted a value with the wrong type!");
6629 }
6630 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006631
Dan Gohman5e866062009-08-06 15:37:27 +00006632 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006633 DAG.setRoot(NewRoot);
6634
6635 // Set up the argument values.
6636 unsigned i = 0;
6637 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006638 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006639 // Create a virtual register for the sret pointer, and put in a copy
6640 // from the sret argument into it.
6641 SmallVector<EVT, 1> ValueVTs;
6642 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6643 EVT VT = ValueVTs[0];
6644 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6645 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006646 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006647 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006648
Dan Gohman2048b852009-11-23 18:04:58 +00006649 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006650 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6651 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006652 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006653 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6654 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006655 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006656
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006657 // i indexes lowered arguments. Bump it past the hidden sret argument.
6658 // Idx indexes LLVM arguments. Don't touch it.
6659 ++i;
6660 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006661
Dan Gohman46510a72010-04-15 01:51:59 +00006662 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006663 ++I, ++Idx) {
6664 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006665 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006666 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006667 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006668
6669 // If this argument is unused then remember its value. It is used to generate
6670 // debugging information.
6671 if (I->use_empty() && NumValues)
6672 SDB->setUnusedArgValue(I, InVals[i]);
6673
Eli Friedman23d32432011-05-05 16:53:34 +00006674 for (unsigned Val = 0; Val != NumValues; ++Val) {
6675 EVT VT = ValueVTs[Val];
Owen Anderson23b9b192009-08-12 00:36:31 +00006676 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6677 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006678
6679 if (!I->use_empty()) {
6680 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6681 if (F.paramHasAttr(Idx, Attribute::SExt))
6682 AssertOp = ISD::AssertSext;
6683 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6684 AssertOp = ISD::AssertZext;
6685
Bill Wendling46ada192010-03-02 01:55:18 +00006686 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006687 NumParts, PartVT, VT,
6688 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006689 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006690
Dan Gohman98ca4f22009-08-05 01:29:28 +00006691 i += NumParts;
6692 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006693
Eli Friedman23d32432011-05-05 16:53:34 +00006694 // We don't need to do anything else for unused arguments.
6695 if (ArgValues.empty())
6696 continue;
6697
Devang Patel9aee3352011-09-08 22:59:09 +00006698 // Note down frame index.
6699 if (FrameIndexSDNode *FI =
6700 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6701 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel0b48ead2010-08-31 22:22:42 +00006702
Eli Friedman23d32432011-05-05 16:53:34 +00006703 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6704 SDB->getCurDebugLoc());
Devang Patel9aee3352011-09-08 22:59:09 +00006705
Eli Friedman23d32432011-05-05 16:53:34 +00006706 SDB->setValue(I, Res);
Devang Patel9aee3352011-09-08 22:59:09 +00006707 if (!EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
6708 if (LoadSDNode *LNode =
6709 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
6710 if (FrameIndexSDNode *FI =
6711 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
6712 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
6713 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006714
Eli Friedman23d32432011-05-05 16:53:34 +00006715 // If this argument is live outside of the entry block, insert a copy from
6716 // wherever we got it to the vreg that other BB's will reference it as.
Eli Friedman7f33d672011-05-10 21:50:58 +00006717 if (!EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00006718 // If we can, though, try to skip creating an unnecessary vreg.
6719 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00006720 // general. It's also subtly incompatible with the hacks FastISel
6721 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00006722 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
6723 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
6724 FuncInfo->ValueMap[I] = Reg;
6725 continue;
6726 }
6727 }
6728 if (!isOnlyUsedInEntryBlock(I)) {
6729 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00006730 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006731 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006732 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006733
Dan Gohman98ca4f22009-08-05 01:29:28 +00006734 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006735
6736 // Finally, if the target has anything special to do, allow it to do so.
6737 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006738 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006739}
6740
6741/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6742/// ensure constants are generated when needed. Remember the virtual registers
6743/// that need to be added to the Machine PHI nodes as input. We cannot just
6744/// directly add them, because expansion might result in multiple MBB's for one
6745/// BB. As such, the start of the BB might correspond to a different MBB than
6746/// the end.
6747///
6748void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006749SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006750 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006751
6752 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6753
6754 // Check successor nodes' PHI nodes that expect a constant to be available
6755 // from this block.
6756 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006757 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006758 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006759 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006760
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006761 // If this terminator has multiple identical successors (common for
6762 // switches), only handle each succ once.
6763 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006764
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006765 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006766
6767 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6768 // nodes and Machine PHI nodes, but the incoming operands have not been
6769 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006770 for (BasicBlock::const_iterator I = SuccBB->begin();
6771 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006772 // Ignore dead phi's.
6773 if (PN->use_empty()) continue;
6774
Rafael Espindola3fa82832011-05-13 15:18:06 +00006775 // Skip empty types
6776 if (PN->getType()->isEmptyTy())
6777 continue;
6778
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006779 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006780 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006781
Dan Gohman46510a72010-04-15 01:51:59 +00006782 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006783 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006784 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006785 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006786 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006787 }
6788 Reg = RegOut;
6789 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006790 DenseMap<const Value *, unsigned>::iterator I =
6791 FuncInfo.ValueMap.find(PHIOp);
6792 if (I != FuncInfo.ValueMap.end())
6793 Reg = I->second;
6794 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006795 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006796 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006797 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006798 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006799 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006800 }
6801 }
6802
6803 // Remember that this register needs to added to the machine PHI node as
6804 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006805 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006806 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6807 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006808 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006809 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006810 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006811 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006812 Reg += NumRegisters;
6813 }
6814 }
6815 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006816 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006817}