blob: 9bbf6a030687bff11c425fad6666d10945d5f80d [file] [log] [blame]
Jim Grosbach2cee75a2010-10-08 17:28:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
Evan Cheng148b6a42007-07-05 21:15:40 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000068 : MachineFunctionPass(ID), JTI(0),
Dan Gohman3fb150a2010-04-17 17:42:52 +000069 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
Jim Grosbachbade37b2010-10-08 00:21:28 +000077 unsigned getBinaryCodeForInstr(const MachineInstr &MI) const;
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000104 unsigned getAddrModeSBit(const MachineInstr &MI,
105 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000106
Evan Cheng83b5cf02008-11-05 23:22:34 +0000107 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000108 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000109 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000110
Evan Cheng83b5cf02008-11-05 23:22:34 +0000111 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000112 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000113 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000114
Evan Cheng83b5cf02008-11-05 23:22:34 +0000115 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
116 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000117
118 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
119
Evan Chengfbc9d412008-11-06 01:21:28 +0000120 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000121
Evan Cheng97f48c32008-11-06 22:15:19 +0000122 void emitExtendInstruction(const MachineInstr &MI);
123
Evan Cheng8b59db32008-11-07 01:41:35 +0000124 void emitMiscArithInstruction(const MachineInstr &MI);
125
Bob Wilson9a1c1892010-08-11 00:01:18 +0000126 void emitSaturateInstruction(const MachineInstr &MI);
127
Evan Chengedda31c2008-11-05 18:35:52 +0000128 void emitBranchInstruction(const MachineInstr &MI);
129
Evan Cheng437c1732008-11-07 22:30:53 +0000130 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000131
Evan Chengedda31c2008-11-05 18:35:52 +0000132 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000133
Evan Cheng96581d32008-11-11 02:11:05 +0000134 void emitVFPArithInstruction(const MachineInstr &MI);
135
Evan Cheng78be83d2008-11-11 19:40:26 +0000136 void emitVFPConversionInstruction(const MachineInstr &MI);
137
Evan Chengcd8e66a2008-11-11 21:48:44 +0000138 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
139
140 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
141
Bob Wilsond5a563d2010-06-29 17:34:07 +0000142 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson21773e72010-06-29 20:13:29 +0000143 void emitNEONDupInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000144 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
145 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000146 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000147
Evan Cheng7602e112008-09-02 06:52:38 +0000148 /// getMachineOpValue - Return binary encoding of operand. If the machine
149 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach3e094132010-10-08 17:45:54 +0000150 unsigned getMachineOpValue(const MachineInstr &MI,
151 const MachineOperand &MO) const;
152 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) const {
Evan Cheng7602e112008-09-02 06:52:38 +0000153 return getMachineOpValue(MI, MI.getOperand(OpIdx));
154 }
Evan Cheng7602e112008-09-02 06:52:38 +0000155
Jim Grosbach08bd5492010-10-12 23:00:24 +0000156 // FIXME: The legacy JIT ARMCodeEmitter doesn't rely on the the
157 // TableGen'erated getBinaryCodeForInstr() function to encode any
158 // operand values, instead querying getMachineOpValue() directly for
159 // each operand it needs to encode. Thus, any of the new encoder
160 // helper functions can simply return 0 as the values the return
161 // are already handled elsewhere. They are placeholders to allow this
162 // encoder to continue to function until the MC encoder is sufficiently
163 // far along that this one can be eliminated entirely.
Owen Andersonc7139a62010-11-11 19:07:48 +0000164 unsigned NEONThumb2DataIPostEncoder(const MachineInstr &MI, unsigned Val)
165 const { return 0; }
Owen Anderson57dac882010-11-11 21:36:43 +0000166 unsigned NEONThumb2LoadStorePostEncoder(const MachineInstr &MI,unsigned Val)
167 const { return 0; }
Owen Anderson8f143912010-11-11 23:12:55 +0000168 unsigned NEONThumb2DupPostEncoder(const MachineInstr &MI,unsigned Val)
169 const { return 0; }
Bill Wendlingcf590262010-12-01 21:54:50 +0000170 unsigned VFPThumb2PostEncoder(const MachineInstr&MI, unsigned Val)
171 const { return 0; }
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000172 unsigned getAdrLabelOpValue(const MachineInstr &MI, unsigned Op)
173 const { return 0; }
Jim Grosbachd40963c2010-12-14 22:28:03 +0000174 unsigned getThumbAdrLabelOpValue(const MachineInstr &MI, unsigned Op)
175 const { return 0; }
Jim Grosbach662a8162010-12-06 23:57:07 +0000176 unsigned getThumbBLTargetOpValue(const MachineInstr &MI, unsigned Op)
177 const { return 0; }
Bill Wendling09aa3f02010-12-09 00:39:08 +0000178 unsigned getThumbBLXTargetOpValue(const MachineInstr &MI, unsigned Op)
179 const { return 0; }
Jim Grosbache2467172010-12-10 18:21:33 +0000180 unsigned getThumbBRTargetOpValue(const MachineInstr &MI, unsigned Op)
181 const { return 0; }
Jim Grosbach01086452010-12-10 17:13:40 +0000182 unsigned getThumbBCCTargetOpValue(const MachineInstr &MI, unsigned Op)
183 const { return 0; }
Jim Grosbach027d6e82010-12-09 19:04:53 +0000184 unsigned getThumbCBTargetOpValue(const MachineInstr &MI, unsigned Op)
Bill Wendlingdff2f712010-12-08 23:01:43 +0000185 const { return 0; }
Jim Grosbachc466b932010-11-11 18:04:49 +0000186 unsigned getBranchTargetOpValue(const MachineInstr &MI, unsigned Op)
187 const { return 0; }
Owen Andersonc2666002010-12-13 19:31:11 +0000188 unsigned getUnconditionalBranchTargetOpValue(const MachineInstr &MI,
189 unsigned Op) const { return 0; }
Jason W Kim685c3502011-02-04 19:47:15 +0000190 unsigned getARMBranchTargetOpValue(const MachineInstr &MI, unsigned Op)
191 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000192 unsigned getCCOutOpValue(const MachineInstr &MI, unsigned Op)
193 const { return 0; }
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000194 unsigned getSOImmOpValue(const MachineInstr &MI, unsigned Op)
195 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000196 unsigned getT2SOImmOpValue(const MachineInstr &MI, unsigned Op)
197 const { return 0; }
Jim Grosbachef324d72010-10-12 23:53:58 +0000198 unsigned getSORegOpValue(const MachineInstr &MI, unsigned Op)
199 const { return 0; }
Bill Wendlingf4caf692010-12-14 03:36:38 +0000200 unsigned getThumbAddrModeRegRegOpValue(const MachineInstr &MI, unsigned Op)
Owen Anderson0f4b60d2010-12-10 22:11:13 +0000201 const { return 0; }
Owen Anderson75579f72010-11-29 22:44:32 +0000202 unsigned getT2AddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
203 const { return 0; }
204 unsigned getT2AddrModeImm8OpValue(const MachineInstr &MI, unsigned Op)
205 const { return 0; }
Owen Anderson9d63d902010-12-01 19:18:46 +0000206 unsigned getT2AddrModeImm8s4OpValue(const MachineInstr &MI, unsigned Op)
207 const { return 0; }
Owen Anderson6af50f72010-11-30 00:14:31 +0000208 unsigned getT2AddrModeImm8OffsetOpValue(const MachineInstr &MI, unsigned Op)
209 const { return 0; }
Owen Anderson0e1bcdf2010-11-30 19:19:31 +0000210 unsigned getT2AddrModeImm12OffsetOpValue(const MachineInstr &MI,unsigned Op)
211 const { return 0; }
Owen Anderson75579f72010-11-29 22:44:32 +0000212 unsigned getT2AddrModeSORegOpValue(const MachineInstr &MI, unsigned Op)
213 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000214 unsigned getT2SORegOpValue(const MachineInstr &MI, unsigned Op)
215 const { return 0; }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000216 unsigned getRotImmOpValue(const MachineInstr &MI, unsigned Op)
217 const { return 0; }
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000218 unsigned getImmMinusOneOpValue(const MachineInstr &MI, unsigned Op)
219 const { return 0; }
Owen Andersona838a252010-12-14 00:36:49 +0000220 unsigned getT2AdrLabelOpValue(const MachineInstr &MI, unsigned Op)
221 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000222 unsigned getAddrMode6AddressOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersond9aa7d32010-11-02 00:05:05 +0000223 const { return 0; }
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000224 unsigned getAddrMode6DupAddressOpValue(const MachineInstr &MI, unsigned Op)
225 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000226 unsigned getAddrMode6OffsetOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersoncf667be2010-11-02 01:24:55 +0000227 const { return 0; }
Jim Grosbach3fea191052010-10-21 22:03:21 +0000228 unsigned getBitfieldInvertedMaskOpValue(const MachineInstr &MI,
229 unsigned Op) const { return 0; }
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000230 unsigned getMsbOpValue(const MachineInstr &MI,
231 unsigned Op) const { return 0; }
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000232 uint32_t getLdStmModeOpValue(const MachineInstr &MI, unsigned OpIdx)
233 const {return 0; }
Jim Grosbach54fea632010-11-09 17:20:53 +0000234 uint32_t getLdStSORegOpValue(const MachineInstr &MI, unsigned OpIdx)
235 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000236
237 unsigned getAddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
238 const {
239 // {17-13} = reg
240 // {12} = (U)nsigned (add == '1', sub == '0')
241 // {11-0} = imm12
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000242 const MachineOperand &MO = MI.getOperand(Op);
243 const MachineOperand &MO1 = MI.getOperand(Op + 1);
244 if (!MO.isReg()) {
245 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
246 return 0;
Jim Grosbachf31430f2010-10-27 19:55:59 +0000247 }
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000248 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000249 int32_t Imm12 = MO1.getImm();
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000250 uint32_t Binary;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000251 Binary = Imm12 & 0xfff;
252 if (Imm12 >= 0)
253 Binary |= (1 << 12);
254 Binary |= (Reg << 13);
255 return Binary;
256 }
Jason W Kim837caa92010-11-18 23:37:15 +0000257
Evan Cheng75972122011-01-13 07:58:56 +0000258 unsigned getHiLo16ImmOpValue(const MachineInstr &MI, unsigned Op) const {
Jason W Kim837caa92010-11-18 23:37:15 +0000259 return 0;
260 }
261
Jim Grosbach99f53d12010-11-15 20:47:07 +0000262 uint32_t getAddrMode2OpValue(const MachineInstr &MI, unsigned OpIdx)
263 const { return 0;}
264 uint32_t getAddrMode2OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
265 const { return 0;}
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000266 uint32_t getAddrMode3OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
267 const { return 0;}
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000268 uint32_t getAddrMode3OpValue(const MachineInstr &MI, unsigned Op)
269 const { return 0; }
Jim Grosbachd967cd02010-12-07 21:50:47 +0000270 uint32_t getAddrModeThumbSPOpValue(const MachineInstr &MI, unsigned Op)
271 const { return 0; }
Bill Wendling272df512010-12-09 21:49:07 +0000272 uint32_t getAddrModeSOpValue(const MachineInstr &MI, unsigned Op)
Bill Wendling1fd374e2010-11-30 22:57:21 +0000273 const { return 0; }
Bill Wendlingf4caf692010-12-14 03:36:38 +0000274 uint32_t getAddrModeISOpValue(const MachineInstr &MI, unsigned Op)
275 const { return 0; }
Bill Wendlingb8958b02010-12-08 01:57:09 +0000276 uint32_t getAddrModePCOpValue(const MachineInstr &MI, unsigned Op)
277 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000278 uint32_t getAddrMode5OpValue(const MachineInstr &MI, unsigned Op) const {
Bill Wendling20272a72010-11-20 00:26:37 +0000279 // {17-13} = reg
280 // {12} = (U)nsigned (add == '1', sub == '0')
281 // {11-0} = imm12
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000282 const MachineOperand &MO = MI.getOperand(Op);
283 const MachineOperand &MO1 = MI.getOperand(Op + 1);
284 if (!MO.isReg()) {
285 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
286 return 0;
287 }
288 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling20272a72010-11-20 00:26:37 +0000289 int32_t Imm12 = MO1.getImm();
290
291 // Special value for #-0
292 if (Imm12 == INT32_MIN)
293 Imm12 = 0;
294
295 // Immediate is always encoded as positive. The 'U' bit controls add vs
296 // sub.
297 bool isAdd = true;
298 if (Imm12 < 0) {
299 Imm12 = -Imm12;
300 isAdd = false;
301 }
302
303 uint32_t Binary = Imm12 & 0xfff;
304 if (isAdd)
305 Binary |= (1 << 12);
306 Binary |= (Reg << 13);
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000307 return Binary;
308 }
Jim Grosbachc4bc2112010-10-29 23:21:57 +0000309 unsigned getNEONVcvtImm32OpValue(const MachineInstr &MI, unsigned Op)
310 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000311
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000312 unsigned getRegisterListOpValue(const MachineInstr &MI, unsigned Op)
313 const { return 0; }
314
Shih-wei Liao5170b712010-05-26 00:02:28 +0000315 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000316 /// machine operand requires relocation, record the relocation and return
317 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000318 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000319 unsigned Reloc);
Zonr Changf86399b2010-05-25 08:42:45 +0000320
Evan Cheng83b5cf02008-11-05 23:22:34 +0000321 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000322 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000323 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000324
325 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000326 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000327 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000328 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000329 intptr_t ACPV = 0) const;
330 void emitExternalSymbolAddress(const char *ES, unsigned Reloc) const;
331 void emitConstPoolAddress(unsigned CPI, unsigned Reloc) const;
332 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const;
Evan Cheng437c1732008-11-07 22:30:53 +0000333 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
Jim Grosbach3e094132010-10-08 17:45:54 +0000334 intptr_t JTBase = 0) const;
Evan Cheng148b6a42007-07-05 21:15:40 +0000335 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000336}
337
Chris Lattner33fabd72010-02-02 21:48:51 +0000338char ARMCodeEmitter::ID = 0;
339
Bob Wilson87949d42010-03-17 21:16:45 +0000340/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000341/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000342FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
343 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000344 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000345}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000346
Chris Lattner33fabd72010-02-02 21:48:51 +0000347bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000348 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
349 MF.getTarget().getRelocationModel() != Reloc::Static) &&
350 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000351 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
352 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
353 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000354 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000355 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000356 MJTEs = 0;
357 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000358 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000359 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000360 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000361 MMI = &getAnalysis<MachineModuleInfo>();
362 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000363
364 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000365 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000366 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000367 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000368 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000369 MBB != E; ++MBB) {
370 MCE.StartMachineBasicBlock(MBB);
371 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
372 I != E; ++I)
373 emitInstruction(*I);
374 }
375 } while (MCE.finishFunction(MF));
376
377 return false;
378}
379
Evan Cheng83b5cf02008-11-05 23:22:34 +0000380/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000381///
Chris Lattner33fabd72010-02-02 21:48:51 +0000382unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000383 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000384 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000385 case ARM_AM::asr: return 2;
386 case ARM_AM::lsl: return 0;
387 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000388 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000389 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000390 }
Evan Cheng7602e112008-09-02 06:52:38 +0000391 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000392}
393
Shih-wei Liao5170b712010-05-26 00:02:28 +0000394/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000395/// machine operand requires relocation, record the relocation and return zero.
396unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000397 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000398 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000399 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000400 && "Relocation to this function should be for movt or movw");
401
402 if (MO.isImm())
403 return static_cast<unsigned>(MO.getImm());
404 else if (MO.isGlobal())
405 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
406 else if (MO.isSymbol())
407 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
408 else if (MO.isMBB())
409 emitMachineBasicBlock(MO.getMBB(), Reloc);
410 else {
411#ifndef NDEBUG
412 errs() << MO;
413#endif
414 llvm_unreachable("Unsupported operand type for movw/movt");
415 }
416 return 0;
417}
418
Evan Cheng7602e112008-09-02 06:52:38 +0000419/// getMachineOpValue - Return binary encoding of operand. If the machine
420/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000421unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Jim Grosbach3e094132010-10-08 17:45:54 +0000422 const MachineOperand &MO) const {
Dan Gohmand735b802008-10-03 15:45:36 +0000423 if (MO.isReg())
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000424 return getARMRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000425 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000426 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000427 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000428 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000429 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000430 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000431 else if (MO.isCPI()) {
432 const TargetInstrDesc &TID = MI.getDesc();
433 // For VFP load, the immediate offset is multiplied by 4.
434 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
435 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
436 emitConstPoolAddress(MO.getIndex(), Reloc);
437 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000438 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000439 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000440 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Jim Grosbach817c1a62010-11-19 00:27:09 +0000441 else
442 llvm_unreachable("Unable to encode MachineOperand!");
Evan Cheng7602e112008-09-02 06:52:38 +0000443 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000444}
445
Evan Cheng057d0c32008-09-18 07:28:19 +0000446/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000447///
Dan Gohman46510a72010-04-15 01:51:59 +0000448void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000449 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000450 intptr_t ACPV) const {
Evan Cheng08669742009-09-10 01:23:53 +0000451 MachineRelocation MR = Indirect
452 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000453 const_cast<GlobalValue *>(GV),
454 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000455 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000456 const_cast<GlobalValue *>(GV), ACPV,
457 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000458 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000459}
460
461/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
462/// be emitted to the current location in the function, and allow it to be PC
463/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000464void ARMCodeEmitter::
465emitExternalSymbolAddress(const char *ES, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000466 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
467 Reloc, ES));
468}
469
470/// emitConstPoolAddress - Arrange for the address of an constant pool
471/// to be emitted to the current location in the function, and allow it to be PC
472/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000473void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) const {
Evan Cheng0f282432008-10-29 23:55:43 +0000474 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000475 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000476 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000477}
478
479/// emitJumpTableAddress - Arrange for the address of a jump table to
480/// be emitted to the current location in the function, and allow it to be PC
481/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000482void ARMCodeEmitter::
483emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000484 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000485 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000486}
487
Raul Herbster9c1a3822007-08-30 23:29:26 +0000488/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000489void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
Jim Grosbach3e094132010-10-08 17:45:54 +0000490 unsigned Reloc,
491 intptr_t JTBase) const {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000492 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000493 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000494}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000495
Chris Lattner33fabd72010-02-02 21:48:51 +0000496void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000497 DEBUG(errs() << " 0x";
498 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000499 MCE.emitWordLE(Binary);
500}
501
Chris Lattner33fabd72010-02-02 21:48:51 +0000502void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000503 DEBUG(errs() << " 0x";
504 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000505 MCE.emitDWordLE(Binary);
506}
507
Chris Lattner33fabd72010-02-02 21:48:51 +0000508void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000509 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000510
Devang Patelaf0e2722009-10-06 02:19:11 +0000511 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000512
Dan Gohmanfe601042010-06-22 15:08:57 +0000513 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000514 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000515 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000516 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000517 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000518 }
Jim Grosbach85eb54c2010-11-17 23:33:14 +0000519 case ARMII::MiscFrm:
520 if (MI.getOpcode() == ARM::LEApcrelJT) {
521 // Materialize jumptable address.
522 emitLEApcrelJTInstruction(MI);
523 break;
524 }
525 llvm_unreachable("Unhandled instruction encoding!");
526 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000527 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000528 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000529 break;
530 case ARMII::DPFrm:
531 case ARMII::DPSoRegFrm:
532 emitDataProcessingInstruction(MI);
533 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000534 case ARMII::LdFrm:
535 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000536 emitLoadStoreInstruction(MI);
537 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000538 case ARMII::LdMiscFrm:
539 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000540 emitMiscLoadStoreInstruction(MI);
541 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000542 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000543 emitLoadStoreMultipleInstruction(MI);
544 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000545 case ARMII::MulFrm:
546 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000547 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000548 case ARMII::ExtFrm:
549 emitExtendInstruction(MI);
550 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000551 case ARMII::ArithMiscFrm:
552 emitMiscArithInstruction(MI);
553 break;
Bob Wilson9a1c1892010-08-11 00:01:18 +0000554 case ARMII::SatFrm:
555 emitSaturateInstruction(MI);
556 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000557 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000558 emitBranchInstruction(MI);
559 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000560 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000561 emitMiscBranchInstruction(MI);
562 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000563 // VFP instructions.
564 case ARMII::VFPUnaryFrm:
565 case ARMII::VFPBinaryFrm:
566 emitVFPArithInstruction(MI);
567 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000568 case ARMII::VFPConv1Frm:
569 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000570 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000571 case ARMII::VFPConv4Frm:
572 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000573 emitVFPConversionInstruction(MI);
574 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000575 case ARMII::VFPLdStFrm:
576 emitVFPLoadStoreInstruction(MI);
577 break;
578 case ARMII::VFPLdStMulFrm:
579 emitVFPLoadStoreMultipleInstruction(MI);
580 break;
Bill Wendling07fda9f2010-10-15 23:35:12 +0000581
Bob Wilson1a913ed2010-06-11 21:34:50 +0000582 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000583 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000584 case ARMII::NSetLnFrm:
585 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000586 break;
Bob Wilson21773e72010-06-29 20:13:29 +0000587 case ARMII::NDupFrm:
588 emitNEONDupInstruction(MI);
589 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000590 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000591 emitNEON1RegModImmInstruction(MI);
592 break;
593 case ARMII::N2RegFrm:
594 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000595 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000596 case ARMII::N3RegFrm:
597 emitNEON3RegInstruction(MI);
598 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000599 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000600 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000601}
602
Chris Lattner33fabd72010-02-02 21:48:51 +0000603void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000604 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
605 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000606 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000607
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000608 // Remember the CONSTPOOL_ENTRY address for later relocation.
609 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
610
611 // Emit constpool island entry. In most cases, the actual values will be
612 // resolved and relocated after code emission.
613 if (MCPE.isMachineConstantPoolEntry()) {
614 ARMConstantPoolValue *ACPV =
615 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
616
Chris Lattner705e07f2009-08-23 03:41:05 +0000617 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
618 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000619
Bob Wilson28989a82009-11-02 16:59:06 +0000620 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000621 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000622 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000623 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000624 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000625 isa<Function>(GV),
626 Subtarget->GVIsIndirectSymbol(GV, RelocM),
627 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000628 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000629 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
630 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000631 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000632 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000633 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000634
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000635 DEBUG({
636 errs() << " ** Constant pool #" << CPI << " @ "
637 << (void*)MCE.getCurrentPCValue() << " ";
638 if (const Function *F = dyn_cast<Function>(CV))
639 errs() << F->getName();
640 else
641 errs() << *CV;
642 errs() << '\n';
643 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000644
Dan Gohman46510a72010-04-15 01:51:59 +0000645 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000646 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000647 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000648 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Gabor Greif41f31ef2010-10-22 23:16:11 +0000649 uint32_t Val = uint32_t(*CI->getValue().getRawData());
Evan Cheng83b5cf02008-11-05 23:22:34 +0000650 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000651 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000652 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000653 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000654 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000655 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
656 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000657 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000658 }
659 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000660 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000661 }
662 }
663}
664
Zonr Changf86399b2010-05-25 08:42:45 +0000665void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
666 const MachineOperand &MO0 = MI.getOperand(0);
667 const MachineOperand &MO1 = MI.getOperand(1);
668
669 // Emit the 'movw' instruction.
670 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
671
672 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
673
674 // Set the conditional execution predicate.
675 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
676
677 // Encode Rd.
678 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
679
680 // Encode imm16 as imm4:imm12
681 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
682 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
683 emitWordLE(Binary);
684
685 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
686 // Emit the 'movt' instruction.
687 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
688
689 // Set the conditional execution predicate.
690 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
691
692 // Encode Rd.
693 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
694
695 // Encode imm16 as imm4:imm1, same as movw above.
696 Binary |= Hi16 & 0xFFF;
697 Binary |= ((Hi16 >> 12) & 0xF) << 16;
698 emitWordLE(Binary);
699}
700
Chris Lattner33fabd72010-02-02 21:48:51 +0000701void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000702 const MachineOperand &MO0 = MI.getOperand(0);
703 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000704 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
705 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000706 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
707 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
708
709 // Emit the 'mov' instruction.
710 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
711
712 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000713 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000714
715 // Encode Rd.
716 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
717
718 // Encode so_imm.
719 // Set bit I(25) to identify this is the immediate form of <shifter_op>
720 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000721 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000722 emitWordLE(Binary);
723
724 // Now the 'orr' instruction.
725 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
726
727 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000728 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000729
730 // Encode Rd.
731 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
732
733 // Encode Rn.
734 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
735
736 // Encode so_imm.
737 // Set bit I(25) to identify this is the immediate form of <shifter_op>
738 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000739 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000740 emitWordLE(Binary);
741}
742
Chris Lattner33fabd72010-02-02 21:48:51 +0000743void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000744 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000745
Evan Cheng4df60f52008-11-07 09:06:08 +0000746 const TargetInstrDesc &TID = MI.getDesc();
747
748 // Emit the 'add' instruction.
Jim Grosbach0129be22010-11-17 21:57:51 +0000749 unsigned Binary = 0x4 << 21; // add: Insts{24-21} = 0b0100
Evan Cheng4df60f52008-11-07 09:06:08 +0000750
751 // Set the conditional execution predicate
752 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
753
754 // Encode S bit if MI modifies CPSR.
755 Binary |= getAddrModeSBit(MI, TID);
756
757 // Encode Rd.
758 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
759
760 // Encode Rn which is PC.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000761 Binary |= getARMRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
Evan Cheng4df60f52008-11-07 09:06:08 +0000762
763 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000764 Binary |= 1 << ARMII::I_BitShift;
765 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
766
767 emitWordLE(Binary);
768}
769
Chris Lattner33fabd72010-02-02 21:48:51 +0000770void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000771 unsigned Opcode = MI.getDesc().Opcode;
772
773 // Part of binary is determined by TableGn.
774 unsigned Binary = getBinaryCodeForInstr(MI);
775
776 // Set the conditional execution predicate
777 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
778
779 // Encode S bit if MI modifies CPSR.
780 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
781 Binary |= 1 << ARMII::S_BitShift;
782
783 // Encode register def if there is one.
784 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
785
786 // Encode the shift operation.
787 switch (Opcode) {
788 default: break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000789 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000790 // rrx
791 Binary |= 0x6 << 4;
792 break;
793 case ARM::MOVsrl_flag:
794 // lsr #1
795 Binary |= (0x2 << 4) | (1 << 7);
796 break;
797 case ARM::MOVsra_flag:
798 // asr #1
799 Binary |= (0x4 << 4) | (1 << 7);
800 break;
801 }
802
803 // Encode register Rm.
804 Binary |= getMachineOpValue(MI, 1);
805
806 emitWordLE(Binary);
807}
808
Chris Lattner33fabd72010-02-02 21:48:51 +0000809void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000810 DEBUG(errs() << " ** LPC" << LabelID << " @ "
811 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000812 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
813}
814
Chris Lattner33fabd72010-02-02 21:48:51 +0000815void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000816 unsigned Opcode = MI.getDesc().Opcode;
817 switch (Opcode) {
818 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000819 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Jim Grosbach532c2f12010-11-30 00:24:05 +0000820 case ARM::BX_CALL:
821 case ARM::BMOVPCRX_CALL:
822 case ARM::BXr9_CALL:
823 case ARM::BMOVPCRXr9_CALL: {
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000824 // First emit mov lr, pc
825 unsigned Binary = 0x01a0e00f;
826 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
827 emitWordLE(Binary);
828
829 // and then emit the branch.
830 emitMiscBranchInstruction(MI);
831 break;
832 }
Chris Lattner518bb532010-02-09 19:54:29 +0000833 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000834 // We allow inline assembler nodes with empty bodies - they can
835 // implicitly define registers, which is ok for JIT.
836 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000837 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000838 }
Evan Chengffa6d962008-11-13 23:36:57 +0000839 break;
840 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000841 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000842 case TargetOpcode::EH_LABEL:
843 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
844 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000845 case TargetOpcode::IMPLICIT_DEF:
846 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000847 // Do nothing.
848 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000849 case ARM::CONSTPOOL_ENTRY:
850 emitConstPoolInstruction(MI);
851 break;
852 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000853 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000854 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000855 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000856 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000857 break;
858 }
859 case ARM::PICLDR:
860 case ARM::PICLDRB:
861 case ARM::PICSTR:
862 case ARM::PICSTRB: {
863 // Remember of the address of the PC label for relocation later.
864 addPCLabel(MI.getOperand(2).getImm());
865 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000866 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000867 break;
868 }
869 case ARM::PICLDRH:
870 case ARM::PICLDRSH:
871 case ARM::PICLDRSB:
872 case ARM::PICSTRH: {
873 // Remember of the address of the PC label for relocation later.
874 addPCLabel(MI.getOperand(2).getImm());
875 // These are just load / store instructions that implicitly read pc.
876 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000877 break;
878 }
Zonr Changf86399b2010-05-25 08:42:45 +0000879
880 case ARM::MOVi32imm:
Evan Cheng893d7fe2010-11-12 23:03:38 +0000881 // Two instructions to materialize a constant.
882 if (Subtarget->hasV6T2Ops())
883 emitMOVi32immInstruction(MI);
884 else
885 emitMOVi2piecesInstruction(MI);
Zonr Changf86399b2010-05-25 08:42:45 +0000886 break;
887
Evan Cheng4df60f52008-11-07 09:06:08 +0000888 case ARM::LEApcrelJT:
889 // Materialize jumptable address.
890 emitLEApcrelJTInstruction(MI);
891 break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000892 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000893 case ARM::MOVsrl_flag:
894 case ARM::MOVsra_flag:
895 emitPseudoMoveInstruction(MI);
896 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000897 }
898}
899
Bob Wilson87949d42010-03-17 21:16:45 +0000900unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000901 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000902 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000903 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000904 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000905
906 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
907 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
908 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
909
910 // Encode the shift opcode.
911 unsigned SBits = 0;
912 unsigned Rs = MO1.getReg();
913 if (Rs) {
914 // Set shift operand (bit[7:4]).
915 // LSL - 0001
916 // LSR - 0011
917 // ASR - 0101
918 // ROR - 0111
919 // RRX - 0110 and bit[11:8] clear.
920 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000921 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000922 case ARM_AM::lsl: SBits = 0x1; break;
923 case ARM_AM::lsr: SBits = 0x3; break;
924 case ARM_AM::asr: SBits = 0x5; break;
925 case ARM_AM::ror: SBits = 0x7; break;
926 case ARM_AM::rrx: SBits = 0x6; break;
927 }
928 } else {
929 // Set shift operand (bit[6:4]).
930 // LSL - 000
931 // LSR - 010
932 // ASR - 100
933 // ROR - 110
934 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000935 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000936 case ARM_AM::lsl: SBits = 0x0; break;
937 case ARM_AM::lsr: SBits = 0x2; break;
938 case ARM_AM::asr: SBits = 0x4; break;
939 case ARM_AM::ror: SBits = 0x6; break;
940 }
941 }
942 Binary |= SBits << 4;
943 if (SOpc == ARM_AM::rrx)
944 return Binary;
945
946 // Encode the shift operation Rs or shift_imm (except rrx).
947 if (Rs) {
948 // Encode Rs bit[11:8].
949 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000950 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000951 }
952
953 // Encode shift_imm bit[11:7].
954 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
955}
956
Chris Lattner33fabd72010-02-02 21:48:51 +0000957unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000958 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
959 assert(SoImmVal != -1 && "Not a valid so_imm value!");
960
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000961 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000962 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000963 << ARMII::SoRotImmShift;
964
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000965 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000966 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000967 return Binary;
968}
969
Chris Lattner33fabd72010-02-02 21:48:51 +0000970unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000971 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000972 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000973 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000974 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000975 return 1 << ARMII::S_BitShift;
976 }
977 return 0;
978}
979
Bob Wilson87949d42010-03-17 21:16:45 +0000980void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000981 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000982 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000983 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000984
985 // Part of binary is determined by TableGn.
986 unsigned Binary = getBinaryCodeForInstr(MI);
987
Jim Grosbach33412622008-10-07 19:05:35 +0000988 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000989 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000990
Evan Cheng49a9f292008-09-12 22:45:55 +0000991 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000992 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000993
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000994 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000995 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000996 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000997 if (NumDefs)
998 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
999 else if (ImplicitRd)
1000 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001001 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +00001002
Zonr Changf86399b2010-05-25 08:42:45 +00001003 if (TID.Opcode == ARM::MOVi16) {
1004 // Get immediate from MI.
1005 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
1006 ARM::reloc_arm_movw);
1007 // Encode imm which is the same as in emitMOVi32immInstruction().
1008 Binary |= Lo16 & 0xFFF;
1009 Binary |= ((Lo16 >> 12) & 0xF) << 16;
1010 emitWordLE(Binary);
1011 return;
1012 } else if(TID.Opcode == ARM::MOVTi16) {
1013 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
1014 ARM::reloc_arm_movt) >> 16);
1015 Binary |= Hi16 & 0xFFF;
1016 Binary |= ((Hi16 >> 12) & 0xF) << 16;
1017 emitWordLE(Binary);
1018 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +00001019 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +00001020 uint32_t v = ~MI.getOperand(2).getImm();
1021 int32_t lsb = CountTrailingZeros_32(v);
1022 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +00001023 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +00001024 Binary |= (msb & 0x1F) << 16;
1025 Binary |= (lsb & 0x1F) << 7;
1026 emitWordLE(Binary);
1027 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +00001028 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
1029 // Encode Rn in Instr{0-3}
1030 Binary |= getMachineOpValue(MI, OpIdx++);
1031
1032 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
1033 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
1034
1035 // Instr{20-16} = widthm1, Instr{11-7} = lsb
1036 Binary |= (widthm1 & 0x1F) << 16;
1037 Binary |= (lsb & 0x1F) << 7;
1038 emitWordLE(Binary);
1039 return;
Zonr Changf86399b2010-05-25 08:42:45 +00001040 }
1041
Evan Chengd87293c2008-11-06 08:47:38 +00001042 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
1043 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1044 ++OpIdx;
1045
Jim Grosbachefd30ba2008-10-01 18:16:49 +00001046 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +00001047 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
1048 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +00001049 if (ImplicitRn)
1050 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001051 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001052 else {
1053 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
1054 ++OpIdx;
1055 }
Evan Cheng7602e112008-09-02 06:52:38 +00001056 }
1057
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001058 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001059 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +00001060 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001061 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001062 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +00001063 return;
1064 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001065
Evan Chengedda31c2008-11-05 18:35:52 +00001066 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001067 // Encode register Rm.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001068 emitWordLE(Binary | getARMRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +00001069 return;
1070 }
Evan Cheng7602e112008-09-02 06:52:38 +00001071
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001072 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +00001073 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +00001074
Evan Cheng83b5cf02008-11-05 23:22:34 +00001075 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001076}
1077
Bob Wilson87949d42010-03-17 21:16:45 +00001078void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +00001079 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +00001080 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001081 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001082 unsigned Form = TID.TSFlags & ARMII::FormMask;
1083 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001084
Evan Chengedda31c2008-11-05 18:35:52 +00001085 // Part of binary is determined by TableGn.
1086 unsigned Binary = getBinaryCodeForInstr(MI);
1087
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001088 // If this is an LDRi12, STRi12 or LDRcp, nothing more needs be done.
1089 if (MI.getOpcode() == ARM::LDRi12 || MI.getOpcode() == ARM::LDRcp ||
1090 MI.getOpcode() == ARM::STRi12) {
Jim Grosbach093177d2010-10-27 17:52:51 +00001091 emitWordLE(Binary);
1092 return;
1093 }
1094
Jim Grosbach33412622008-10-07 19:05:35 +00001095 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001096 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001097
Evan Cheng4df60f52008-11-07 09:06:08 +00001098 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +00001099
1100 // Operand 0 of a pre- and post-indexed store is the address base
1101 // writeback. Skip it.
1102 bool Skipped = false;
1103 if (IsPrePost && Form == ARMII::StFrm) {
1104 ++OpIdx;
1105 Skipped = true;
1106 }
1107
1108 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +00001109 if (ImplicitRd)
1110 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001111 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001112 else
1113 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001114
1115 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001116 if (ImplicitRn)
1117 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001118 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001119 else
1120 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001121
Evan Cheng05c356e2008-11-08 01:44:13 +00001122 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +00001123 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001124 ++OpIdx;
1125
Evan Cheng83b5cf02008-11-05 23:22:34 +00001126 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001127 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001128 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001129
Evan Chenge7de7e32008-09-13 01:44:01 +00001130 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +00001131 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +00001132 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +00001133 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +00001134 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +00001135 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +00001136 Binary |= ARM_AM::getAM2Offset(AM2Opc);
1137 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001138 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001139 }
1140
Bill Wendling7d31a162010-10-20 22:44:54 +00001141 // Set bit I(25), because this is not in immediate encoding.
Evan Cheng7602e112008-09-02 06:52:38 +00001142 Binary |= 1 << ARMII::I_BitShift;
1143 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
1144 // Set bit[3:0] to the corresponding Rm register
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001145 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001146
Evan Cheng70632912008-11-12 07:34:37 +00001147 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +00001148 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001149 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +00001150 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
1151 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +00001152 }
1153
Evan Cheng83b5cf02008-11-05 23:22:34 +00001154 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001155}
1156
Chris Lattner33fabd72010-02-02 21:48:51 +00001157void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +00001158 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001159 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001160 unsigned Form = TID.TSFlags & ARMII::FormMask;
1161 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001162
Evan Chengedda31c2008-11-05 18:35:52 +00001163 // Part of binary is determined by TableGn.
1164 unsigned Binary = getBinaryCodeForInstr(MI);
1165
Jim Grosbach33412622008-10-07 19:05:35 +00001166 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001167 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001168
Evan Cheng148cad82008-11-13 07:34:59 +00001169 unsigned OpIdx = 0;
1170
1171 // Operand 0 of a pre- and post-indexed store is the address base
1172 // writeback. Skip it.
1173 bool Skipped = false;
1174 if (IsPrePost && Form == ARMII::StMiscFrm) {
1175 ++OpIdx;
1176 Skipped = true;
1177 }
1178
Evan Cheng7602e112008-09-02 06:52:38 +00001179 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +00001180 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001181
Evan Cheng358dec52009-06-15 08:28:29 +00001182 // Skip LDRD and STRD's second operand.
1183 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1184 ++OpIdx;
1185
Evan Cheng7602e112008-09-02 06:52:38 +00001186 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001187 if (ImplicitRn)
1188 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001189 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001190 else
1191 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001192
Evan Cheng05c356e2008-11-08 01:44:13 +00001193 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001194 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001195 ++OpIdx;
1196
Evan Cheng83b5cf02008-11-05 23:22:34 +00001197 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001198 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001199 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001200
Evan Chenge7de7e32008-09-13 01:44:01 +00001201 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001202 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001203 ARMII::U_BitShift);
1204
1205 // If this instr is in register offset/index encoding, set bit[3:0]
1206 // to the corresponding Rm register.
1207 if (MO2.getReg()) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001208 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001209 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001210 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001211 }
1212
Evan Chengd87293c2008-11-06 08:47:38 +00001213 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001214 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001215 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001216 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001217 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1218 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001219 }
1220
Evan Cheng83b5cf02008-11-05 23:22:34 +00001221 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001222}
1223
Evan Chengcd8e66a2008-11-11 21:48:44 +00001224static unsigned getAddrModeUPBits(unsigned Mode) {
1225 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001226
1227 // Set addressing mode by modifying bits U(23) and P(24)
1228 // IA - Increment after - bit U = 1 and bit P = 0
1229 // IB - Increment before - bit U = 1 and bit P = 1
1230 // DA - Decrement after - bit U = 0 and bit P = 0
1231 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001232 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001233 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001234 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001235 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1236 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1237 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001238 }
1239
Evan Chengcd8e66a2008-11-11 21:48:44 +00001240 return Binary;
1241}
1242
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001243void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1244 const TargetInstrDesc &TID = MI.getDesc();
1245 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1246
Evan Chengcd8e66a2008-11-11 21:48:44 +00001247 // Part of binary is determined by TableGn.
1248 unsigned Binary = getBinaryCodeForInstr(MI);
1249
1250 // Set the conditional execution predicate
1251 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1252
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001253 // Skip operand 0 of an instruction with base register update.
1254 unsigned OpIdx = 0;
1255 if (IsUpdating)
1256 ++OpIdx;
1257
Evan Chengcd8e66a2008-11-11 21:48:44 +00001258 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001259 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001260
1261 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001262 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1263 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001264
Evan Cheng7602e112008-09-02 06:52:38 +00001265 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001266 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001267 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001268
1269 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001270 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001271 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001272 if (!MO.isReg() || MO.isImplicit())
1273 break;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001274 unsigned RegNum = getARMRegisterNumbering(MO.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001275 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1276 RegNum < 16);
1277 Binary |= 0x1 << RegNum;
1278 }
1279
Evan Cheng83b5cf02008-11-05 23:22:34 +00001280 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001281}
1282
Chris Lattner33fabd72010-02-02 21:48:51 +00001283void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001284 const TargetInstrDesc &TID = MI.getDesc();
1285
1286 // Part of binary is determined by TableGn.
1287 unsigned Binary = getBinaryCodeForInstr(MI);
1288
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001289 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001290 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001291
1292 // Encode S bit if MI modifies CPSR.
1293 Binary |= getAddrModeSBit(MI, TID);
1294
1295 // 32x32->64bit operations have two destination registers. The number
1296 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001297 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001298 if (TID.getNumDefs() == 2)
1299 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1300
1301 // Encode Rd
1302 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1303
1304 // Encode Rm
1305 Binary |= getMachineOpValue(MI, OpIdx++);
1306
1307 // Encode Rs
1308 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1309
Evan Chengfbc9d412008-11-06 01:21:28 +00001310 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1311 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001312 if (TID.getNumOperands() > OpIdx &&
1313 !TID.OpInfo[OpIdx].isPredicate() &&
1314 !TID.OpInfo[OpIdx].isOptionalDef())
1315 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1316
1317 emitWordLE(Binary);
1318}
1319
Chris Lattner33fabd72010-02-02 21:48:51 +00001320void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001321 const TargetInstrDesc &TID = MI.getDesc();
1322
1323 // Part of binary is determined by TableGn.
1324 unsigned Binary = getBinaryCodeForInstr(MI);
1325
1326 // Set the conditional execution predicate
1327 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1328
1329 unsigned OpIdx = 0;
1330
1331 // Encode Rd
1332 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1333
1334 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1335 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1336 if (MO2.isReg()) {
1337 // Two register operand form.
1338 // Encode Rn.
1339 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1340
1341 // Encode Rm.
1342 Binary |= getMachineOpValue(MI, MO2);
1343 ++OpIdx;
1344 } else {
1345 Binary |= getMachineOpValue(MI, MO1);
1346 }
1347
1348 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1349 if (MI.getOperand(OpIdx).isImm() &&
1350 !TID.OpInfo[OpIdx].isPredicate() &&
1351 !TID.OpInfo[OpIdx].isOptionalDef())
1352 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001353
Evan Cheng83b5cf02008-11-05 23:22:34 +00001354 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001355}
1356
Chris Lattner33fabd72010-02-02 21:48:51 +00001357void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001358 const TargetInstrDesc &TID = MI.getDesc();
1359
1360 // Part of binary is determined by TableGn.
1361 unsigned Binary = getBinaryCodeForInstr(MI);
1362
1363 // Set the conditional execution predicate
1364 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1365
1366 unsigned OpIdx = 0;
1367
1368 // Encode Rd
1369 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1370
1371 const MachineOperand &MO = MI.getOperand(OpIdx++);
1372 if (OpIdx == TID.getNumOperands() ||
1373 TID.OpInfo[OpIdx].isPredicate() ||
1374 TID.OpInfo[OpIdx].isOptionalDef()) {
1375 // Encode Rm and it's done.
1376 Binary |= getMachineOpValue(MI, MO);
1377 emitWordLE(Binary);
1378 return;
1379 }
1380
1381 // Encode Rn.
1382 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1383
1384 // Encode Rm.
1385 Binary |= getMachineOpValue(MI, OpIdx++);
1386
1387 // Encode shift_imm.
1388 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
Bob Wilsonf955f292010-08-17 17:23:19 +00001389 if (TID.Opcode == ARM::PKHTB) {
1390 assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!");
1391 if (ShiftAmt == 32)
1392 ShiftAmt = 0;
1393 }
Evan Cheng8b59db32008-11-07 01:41:35 +00001394 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1395 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001396
Evan Cheng8b59db32008-11-07 01:41:35 +00001397 emitWordLE(Binary);
1398}
1399
Bob Wilson9a1c1892010-08-11 00:01:18 +00001400void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) {
1401 const TargetInstrDesc &TID = MI.getDesc();
1402
1403 // Part of binary is determined by TableGen.
1404 unsigned Binary = getBinaryCodeForInstr(MI);
1405
1406 // Set the conditional execution predicate
1407 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1408
1409 // Encode Rd
1410 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
1411
1412 // Encode saturate bit position.
1413 unsigned Pos = MI.getOperand(1).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001414 if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001415 Pos -= 1;
1416 assert((Pos < 16 || (Pos < 32 &&
1417 TID.Opcode != ARM::SSAT16 &&
1418 TID.Opcode != ARM::USAT16)) &&
1419 "saturate bit position out of range");
1420 Binary |= Pos << 16;
1421
1422 // Encode Rm
1423 Binary |= getMachineOpValue(MI, 2);
1424
1425 // Encode shift_imm.
1426 if (TID.getNumOperands() == 4) {
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001427 unsigned ShiftOp = MI.getOperand(3).getImm();
1428 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
1429 if (Opc == ARM_AM::asr)
1430 Binary |= (1 << 6);
Bob Wilson9a1c1892010-08-11 00:01:18 +00001431 unsigned ShiftAmt = MI.getOperand(3).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001432 if (ShiftAmt == 32 && Opc == ARM_AM::asr)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001433 ShiftAmt = 0;
1434 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1435 Binary |= ShiftAmt << ARMII::ShiftShift;
1436 }
1437
1438 emitWordLE(Binary);
1439}
1440
Chris Lattner33fabd72010-02-02 21:48:51 +00001441void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001442 const TargetInstrDesc &TID = MI.getDesc();
1443
Torok Edwindac237e2009-07-08 20:53:28 +00001444 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001445 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001446 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001447
Evan Cheng7602e112008-09-02 06:52:38 +00001448 // Part of binary is determined by TableGn.
1449 unsigned Binary = getBinaryCodeForInstr(MI);
1450
Evan Chengedda31c2008-11-05 18:35:52 +00001451 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001452 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001453
1454 // Set signed_immed_24 field
1455 Binary |= getMachineOpValue(MI, 0);
1456
Evan Cheng83b5cf02008-11-05 23:22:34 +00001457 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001458}
1459
Chris Lattner33fabd72010-02-02 21:48:51 +00001460void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001461 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001462 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001463 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001464 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1465 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001466
1467 // Now emit the jump table entries.
1468 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1469 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1470 if (IsPIC)
1471 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001472 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001473 else
1474 // Absolute DestBB address.
1475 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1476 emitWordLE(0);
1477 }
1478}
1479
Chris Lattner33fabd72010-02-02 21:48:51 +00001480void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001481 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001482
Evan Cheng437c1732008-11-07 22:30:53 +00001483 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001484 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001485 // First emit a ldr pc, [] instruction.
1486 emitDataProcessingInstruction(MI, ARM::PC);
1487
1488 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001489 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001490 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001491 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1492 emitInlineJumpTable(JTIndex);
1493 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001494 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001495 // First emit a ldr pc, [] instruction.
1496 emitLoadStoreInstruction(MI, ARM::PC);
1497
1498 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001499 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001500 return;
1501 }
1502
Evan Chengedda31c2008-11-05 18:35:52 +00001503 // Part of binary is determined by TableGn.
1504 unsigned Binary = getBinaryCodeForInstr(MI);
1505
1506 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001507 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001508
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001509 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001510 // The return register is LR.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001511 Binary |= getARMRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001512 else
Evan Chengedda31c2008-11-05 18:35:52 +00001513 // otherwise, set the return register
1514 Binary |= getMachineOpValue(MI, 0);
1515
Evan Cheng83b5cf02008-11-05 23:22:34 +00001516 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001517}
Evan Cheng7602e112008-09-02 06:52:38 +00001518
Evan Cheng80a11982008-11-12 06:41:41 +00001519static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001520 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001521 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001522 bool isSPVFP = ARM::SPRRegisterClass->contains(RegD);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001523 RegD = getARMRegisterNumbering(RegD);
Evan Chengd06d48d2008-11-12 02:19:38 +00001524 if (!isSPVFP)
1525 Binary |= RegD << ARMII::RegRdShift;
1526 else {
1527 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1528 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1529 }
Evan Cheng80a11982008-11-12 06:41:41 +00001530 return Binary;
1531}
Evan Cheng78be83d2008-11-11 19:40:26 +00001532
Evan Cheng80a11982008-11-12 06:41:41 +00001533static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001534 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001535 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001536 bool isSPVFP = ARM::SPRRegisterClass->contains(RegN);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001537 RegN = getARMRegisterNumbering(RegN);
Evan Chengd06d48d2008-11-12 02:19:38 +00001538 if (!isSPVFP)
1539 Binary |= RegN << ARMII::RegRnShift;
1540 else {
1541 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1542 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1543 }
Evan Cheng80a11982008-11-12 06:41:41 +00001544 return Binary;
1545}
Evan Chengd06d48d2008-11-12 02:19:38 +00001546
Evan Cheng80a11982008-11-12 06:41:41 +00001547static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1548 unsigned RegM = MI.getOperand(OpIdx).getReg();
1549 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001550 bool isSPVFP = ARM::SPRRegisterClass->contains(RegM);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001551 RegM = getARMRegisterNumbering(RegM);
Evan Cheng80a11982008-11-12 06:41:41 +00001552 if (!isSPVFP)
1553 Binary |= RegM;
1554 else {
1555 Binary |= ((RegM & 0x1E) >> 1);
1556 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001557 }
Evan Cheng80a11982008-11-12 06:41:41 +00001558 return Binary;
1559}
1560
Chris Lattner33fabd72010-02-02 21:48:51 +00001561void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001562 const TargetInstrDesc &TID = MI.getDesc();
1563
1564 // Part of binary is determined by TableGn.
1565 unsigned Binary = getBinaryCodeForInstr(MI);
1566
1567 // Set the conditional execution predicate
1568 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1569
1570 unsigned OpIdx = 0;
1571 assert((Binary & ARMII::D_BitShift) == 0 &&
1572 (Binary & ARMII::N_BitShift) == 0 &&
1573 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1574
1575 // Encode Dd / Sd.
1576 Binary |= encodeVFPRd(MI, OpIdx++);
1577
1578 // If this is a two-address operand, skip it, e.g. FMACD.
1579 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1580 ++OpIdx;
1581
1582 // Encode Dn / Sn.
1583 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001584 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001585
1586 if (OpIdx == TID.getNumOperands() ||
1587 TID.OpInfo[OpIdx].isPredicate() ||
1588 TID.OpInfo[OpIdx].isOptionalDef()) {
1589 // FCMPEZD etc. has only one operand.
1590 emitWordLE(Binary);
1591 return;
1592 }
1593
1594 // Encode Dm / Sm.
1595 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001596
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001597 emitWordLE(Binary);
1598}
1599
Bob Wilson87949d42010-03-17 21:16:45 +00001600void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001601 const TargetInstrDesc &TID = MI.getDesc();
1602 unsigned Form = TID.TSFlags & ARMII::FormMask;
1603
1604 // Part of binary is determined by TableGn.
1605 unsigned Binary = getBinaryCodeForInstr(MI);
1606
1607 // Set the conditional execution predicate
1608 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1609
1610 switch (Form) {
1611 default: break;
1612 case ARMII::VFPConv1Frm:
1613 case ARMII::VFPConv2Frm:
1614 case ARMII::VFPConv3Frm:
1615 // Encode Dd / Sd.
1616 Binary |= encodeVFPRd(MI, 0);
1617 break;
1618 case ARMII::VFPConv4Frm:
1619 // Encode Dn / Sn.
1620 Binary |= encodeVFPRn(MI, 0);
1621 break;
1622 case ARMII::VFPConv5Frm:
1623 // Encode Dm / Sm.
1624 Binary |= encodeVFPRm(MI, 0);
1625 break;
1626 }
1627
1628 switch (Form) {
1629 default: break;
1630 case ARMII::VFPConv1Frm:
1631 // Encode Dm / Sm.
1632 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001633 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001634 case ARMII::VFPConv2Frm:
1635 case ARMII::VFPConv3Frm:
1636 // Encode Dn / Sn.
1637 Binary |= encodeVFPRn(MI, 1);
1638 break;
1639 case ARMII::VFPConv4Frm:
1640 case ARMII::VFPConv5Frm:
1641 // Encode Dd / Sd.
1642 Binary |= encodeVFPRd(MI, 1);
1643 break;
1644 }
1645
1646 if (Form == ARMII::VFPConv5Frm)
1647 // Encode Dn / Sn.
1648 Binary |= encodeVFPRn(MI, 2);
1649 else if (Form == ARMII::VFPConv3Frm)
1650 // Encode Dm / Sm.
1651 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001652
1653 emitWordLE(Binary);
1654}
1655
Chris Lattner33fabd72010-02-02 21:48:51 +00001656void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001657 // Part of binary is determined by TableGn.
1658 unsigned Binary = getBinaryCodeForInstr(MI);
1659
1660 // Set the conditional execution predicate
1661 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1662
1663 unsigned OpIdx = 0;
1664
1665 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001666 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001667
1668 // Encode address base.
1669 const MachineOperand &Base = MI.getOperand(OpIdx++);
1670 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1671
1672 // If there is a non-zero immediate offset, encode it.
1673 if (Base.isReg()) {
1674 const MachineOperand &Offset = MI.getOperand(OpIdx);
1675 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1676 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1677 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001678 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001679 emitWordLE(Binary);
1680 return;
1681 }
1682 }
1683
1684 // If immediate offset is omitted, default to +0.
1685 Binary |= 1 << ARMII::U_BitShift;
1686
1687 emitWordLE(Binary);
1688}
1689
Bob Wilson87949d42010-03-17 21:16:45 +00001690void
1691ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001692 const TargetInstrDesc &TID = MI.getDesc();
1693 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1694
Evan Chengcd8e66a2008-11-11 21:48:44 +00001695 // Part of binary is determined by TableGn.
1696 unsigned Binary = getBinaryCodeForInstr(MI);
1697
1698 // Set the conditional execution predicate
1699 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1700
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001701 // Skip operand 0 of an instruction with base register update.
1702 unsigned OpIdx = 0;
1703 if (IsUpdating)
1704 ++OpIdx;
1705
Evan Chengcd8e66a2008-11-11 21:48:44 +00001706 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001707 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001708
1709 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001710 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1711 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001712
1713 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001714 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001715 Binary |= 0x1 << ARMII::W_BitShift;
1716
1717 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001718 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001719
Bob Wilsond4bfd542010-08-27 23:18:17 +00001720 // Count the number of registers.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001721 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001722 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001723 const MachineOperand &MO = MI.getOperand(i);
1724 if (!MO.isReg() || MO.isImplicit())
1725 break;
1726 ++NumRegs;
1727 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001728 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1729 // Otherwise, it will be 0, in the case of 32-bit registers.
1730 if(Binary & 0x100)
1731 Binary |= NumRegs * 2;
1732 else
1733 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001734
1735 emitWordLE(Binary);
1736}
1737
Bob Wilson1a913ed2010-06-11 21:34:50 +00001738static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1739 unsigned RegD = MI.getOperand(OpIdx).getReg();
1740 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001741 RegD = getARMRegisterNumbering(RegD);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001742 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1743 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1744 return Binary;
1745}
1746
Bob Wilson5e7b6072010-06-25 22:40:46 +00001747static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1748 unsigned RegN = MI.getOperand(OpIdx).getReg();
1749 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001750 RegN = getARMRegisterNumbering(RegN);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001751 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1752 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1753 return Binary;
1754}
1755
Bob Wilson583a2a02010-06-25 21:17:19 +00001756static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1757 unsigned RegM = MI.getOperand(OpIdx).getReg();
1758 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001759 RegM = getARMRegisterNumbering(RegM);
Bob Wilson583a2a02010-06-25 21:17:19 +00001760 Binary |= (RegM & 0xf);
1761 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1762 return Binary;
1763}
1764
Bob Wilsond896a972010-06-28 21:12:19 +00001765/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1766/// data-processing instruction to the corresponding Thumb encoding.
1767static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1768 assert((Binary & 0xfe000000) == 0xf2000000 &&
1769 "not an ARM NEON data-processing instruction");
1770 unsigned UBit = (Binary >> 24) & 1;
1771 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1772}
1773
Bob Wilsond5a563d2010-06-29 17:34:07 +00001774void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001775 unsigned Binary = getBinaryCodeForInstr(MI);
1776
Bob Wilsond5a563d2010-06-29 17:34:07 +00001777 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1778 const TargetInstrDesc &TID = MI.getDesc();
1779 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1780 RegTOpIdx = 0;
1781 RegNOpIdx = 1;
1782 LnOpIdx = 2;
1783 } else { // ARMII::NSetLnFrm
1784 RegTOpIdx = 2;
1785 RegNOpIdx = 0;
1786 LnOpIdx = 3;
1787 }
1788
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001789 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001790 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001791
Bob Wilsond5a563d2010-06-29 17:34:07 +00001792 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001793 RegT = getARMRegisterNumbering(RegT);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001794 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001795 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001796
1797 unsigned LaneShift;
1798 if ((Binary & (1 << 22)) != 0)
1799 LaneShift = 0; // 8-bit elements
1800 else if ((Binary & (1 << 5)) != 0)
1801 LaneShift = 1; // 16-bit elements
1802 else
1803 LaneShift = 2; // 32-bit elements
1804
Bob Wilsond5a563d2010-06-29 17:34:07 +00001805 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001806 unsigned Opc1 = Lane >> 2;
1807 unsigned Opc2 = Lane & 3;
1808 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1809 Binary |= (Opc1 << 21);
1810 Binary |= (Opc2 << 5);
1811
1812 emitWordLE(Binary);
1813}
1814
Bob Wilson21773e72010-06-29 20:13:29 +00001815void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) {
1816 unsigned Binary = getBinaryCodeForInstr(MI);
1817
1818 // Set the conditional execution predicate
1819 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
1820
1821 unsigned RegT = MI.getOperand(1).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001822 RegT = getARMRegisterNumbering(RegT);
Bob Wilson21773e72010-06-29 20:13:29 +00001823 Binary |= (RegT << ARMII::RegRdShift);
1824 Binary |= encodeNEONRn(MI, 0);
1825 emitWordLE(Binary);
1826}
1827
Bob Wilson583a2a02010-06-25 21:17:19 +00001828void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001829 unsigned Binary = getBinaryCodeForInstr(MI);
1830 // Destination register is encoded in Dd.
1831 Binary |= encodeNEONRd(MI, 0);
1832 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1833 unsigned Imm = MI.getOperand(1).getImm();
1834 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001835 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001836 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001837 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001838 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001839 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001840 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001841 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001842 emitWordLE(Binary);
1843}
1844
Bob Wilson583a2a02010-06-25 21:17:19 +00001845void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001846 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001847 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001848 // Destination register is encoded in Dd; source register in Dm.
1849 unsigned OpIdx = 0;
1850 Binary |= encodeNEONRd(MI, OpIdx++);
1851 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1852 ++OpIdx;
1853 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001854 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001855 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001856 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1857 emitWordLE(Binary);
1858}
1859
Bob Wilson5e7b6072010-06-25 22:40:46 +00001860void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1861 const TargetInstrDesc &TID = MI.getDesc();
1862 unsigned Binary = getBinaryCodeForInstr(MI);
1863 // Destination register is encoded in Dd; source registers in Dn and Dm.
1864 unsigned OpIdx = 0;
1865 Binary |= encodeNEONRd(MI, OpIdx++);
1866 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1867 ++OpIdx;
1868 Binary |= encodeNEONRn(MI, OpIdx++);
1869 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1870 ++OpIdx;
1871 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001872 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001873 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001874 // FIXME: This does not handle VMOVDneon or VMOVQ.
1875 emitWordLE(Binary);
1876}
1877
Evan Cheng7602e112008-09-02 06:52:38 +00001878#include "ARMGenCodeEmitter.inc"