blob: 6f710ecbe15f45b1d2fc3a2de009746a4613e128 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
39#include "llvm/MC/MCExpr.h"
40#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000050#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000051using namespace llvm;
52
Evan Chengb1712452010-01-27 06:25:16 +000053STATISTIC(NumTailCalls, "Number of tail calls");
54
Mon P Wang3c81d352008-11-23 04:37:22 +000055static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000056DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000057
Dan Gohman2f67df72009-09-03 17:18:51 +000058// Disable16Bit - 16-bit operations typically have a larger encoding than
59// corresponding 32-bit instructions, and 16-bit code is slow on some
60// processors. This is an experimental flag to disable 16-bit operations
61// (which forces them to be Legalized to 32-bit operations).
62static cl::opt<bool>
63Disable16Bit("disable-16bit", cl::Hidden,
64 cl::desc("Disable use of 16-bit instructions"));
65
Evan Cheng10e86422008-04-25 19:11:04 +000066// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000067static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000068 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000069
Chris Lattnerf0144122009-07-28 03:13:23 +000070static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
71 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
72 default: llvm_unreachable("unknown subtarget type");
73 case X86Subtarget::isDarwin:
Chris Lattner8c6ed052009-09-16 01:46:41 +000074 if (TM.getSubtarget<X86Subtarget>().is64Bit())
75 return new X8664_MachoTargetObjectFile();
Chris Lattner228252f2009-09-18 20:22:52 +000076 return new X8632_MachoTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +000077 case X86Subtarget::isELF:
78 return new TargetLoweringObjectFileELF();
79 case X86Subtarget::isMingw:
80 case X86Subtarget::isCygwin:
81 case X86Subtarget::isWindows:
82 return new TargetLoweringObjectFileCOFF();
83 }
Eric Christopherfd179292009-08-27 18:07:15 +000084
Chris Lattnerf0144122009-07-28 03:13:23 +000085}
86
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000087X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000088 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000089 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000090 X86ScalarSSEf64 = Subtarget->hasSSE2();
91 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000092 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000093
Anton Korobeynikov2365f512007-07-14 14:06:15 +000094 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000095 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000096
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000097 // Set up the TargetLowering object.
98
99 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000100 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000101 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +0000102 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000103 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000104
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000105 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000106 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000107 setUseUnderscoreSetJmp(false);
108 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000109 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000110 // MS runtime is weird: it exports _setjmp, but longjmp!
111 setUseUnderscoreSetJmp(true);
112 setUseUnderscoreLongJmp(false);
113 } else {
114 setUseUnderscoreSetJmp(true);
115 setUseUnderscoreLongJmp(true);
116 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000117
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000118 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000119 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000120 if (!Disable16Bit)
121 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000123 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000125
Owen Anderson825b72b2009-08-11 20:47:22 +0000126 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000127
Scott Michelfdc40a02009-02-17 22:15:04 +0000128 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000130 if (!Disable16Bit)
131 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000133 if (!Disable16Bit)
134 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
136 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000137
138 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
140 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
141 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
142 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
143 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
144 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000145
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000146 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
147 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
149 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
150 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000151
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
154 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000155 } else if (!UseSoftFloat) {
156 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000157 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000159 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000160 // We have an algorithm for SSE2, and we turn this into a 64-bit
161 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000163 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000164
165 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
166 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
168 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000169
Devang Patel6a784892009-06-05 18:48:29 +0000170 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000171 // SSE has no i16 to fp conversion, only i32
172 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000174 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000176 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
178 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000179 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000180 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
182 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000183 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000184
Dale Johannesen73328d12007-09-19 23:55:34 +0000185 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
186 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
188 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000189
Evan Cheng02568ff2006-01-30 22:13:22 +0000190 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
191 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
193 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000194
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000195 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000197 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000199 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
201 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000202 }
203
204 // Handle FP_TO_UINT by promoting the destination to a larger signed
205 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000206 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
207 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
208 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000209
Evan Cheng25ab6902006-09-08 06:48:29 +0000210 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
212 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000213 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000214 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000215 // Expand FP_TO_UINT into a select.
216 // FIXME: We would like to use a Custom expander here eventually to do
217 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000219 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000220 // With SSE3 we can use fisttpll to convert to a signed i64; without
221 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000223 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000224
Chris Lattner399610a2006-12-05 18:22:22 +0000225 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000226 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
228 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000229 }
Chris Lattner21f66852005-12-23 05:15:23 +0000230
Dan Gohmanb00ee212008-02-18 19:34:53 +0000231 // Scalar integer divide and remainder are lowered to use operations that
232 // produce two results, to match the available instructions. This exposes
233 // the two-result form to trivial CSE, which is able to combine x/y and x%y
234 // into a single instruction.
235 //
236 // Scalar integer multiply-high is also lowered to use two-result
237 // operations, to match the available instructions. However, plain multiply
238 // (low) operations are left as Legal, as there are single-result
239 // instructions for this in x86. Using the two-result multiply instructions
240 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
242 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
243 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
244 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
245 setOperationAction(ISD::SREM , MVT::i8 , Expand);
246 setOperationAction(ISD::UREM , MVT::i8 , Expand);
247 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
248 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
249 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
250 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
251 setOperationAction(ISD::SREM , MVT::i16 , Expand);
252 setOperationAction(ISD::UREM , MVT::i16 , Expand);
253 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
254 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
255 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
256 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
257 setOperationAction(ISD::SREM , MVT::i32 , Expand);
258 setOperationAction(ISD::UREM , MVT::i32 , Expand);
259 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
260 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
261 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
262 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
263 setOperationAction(ISD::SREM , MVT::i64 , Expand);
264 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000265
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
267 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
268 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
269 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000270 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
275 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
276 setOperationAction(ISD::FREM , MVT::f32 , Expand);
277 setOperationAction(ISD::FREM , MVT::f64 , Expand);
278 setOperationAction(ISD::FREM , MVT::f80 , Expand);
279 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000280
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
282 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
284 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000285 if (Disable16Bit) {
286 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
287 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
288 } else {
289 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
291 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
293 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
294 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000295 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
297 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
298 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000299 }
300
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
302 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000303
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000304 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000305 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000306 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000307 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000308 if (Disable16Bit)
309 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
310 else
311 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
313 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
314 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
315 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
316 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000317 if (Disable16Bit)
318 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
319 else
320 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
322 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
323 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
324 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000325 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
327 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000330
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000331 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
333 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
334 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
335 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000336 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
338 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000339 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000340 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
342 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
343 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
344 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000345 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000346 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000347 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
349 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
350 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000351 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
353 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
354 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000355 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000356
Evan Chengd2cde682008-03-10 19:38:10 +0000357 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000359
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000360 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000362
Mon P Wang63307c32008-05-05 19:05:59 +0000363 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
365 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
366 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000368
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000373
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000374 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
376 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
377 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
378 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000382 }
383
Evan Cheng3c992d22006-03-07 02:02:57 +0000384 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000385 if (!Subtarget->isTargetDarwin() &&
386 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000387 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000389 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000390
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
392 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
393 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
394 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000395 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000396 setExceptionPointerRegister(X86::RAX);
397 setExceptionSelectorRegister(X86::RDX);
398 } else {
399 setExceptionPointerRegister(X86::EAX);
400 setExceptionSelectorRegister(X86::EDX);
401 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
403 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000404
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000406
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000408
Nate Begemanacc398c2006-01-25 18:21:52 +0000409 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::VASTART , MVT::Other, Custom);
411 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000412 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::VAARG , MVT::Other, Custom);
414 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000415 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::VAARG , MVT::Other, Expand);
417 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000418 }
Evan Chengae642192007-03-02 23:16:35 +0000419
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
421 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000422 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000424 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000426 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000428
Evan Chengc7ce29b2009-02-13 22:36:38 +0000429 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000430 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000431 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
433 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434
Evan Cheng223547a2006-01-31 22:28:30 +0000435 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FABS , MVT::f64, Custom);
437 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000438
439 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::FNEG , MVT::f64, Custom);
441 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000442
Evan Cheng68c47cb2007-01-05 07:55:56 +0000443 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
445 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000446
Evan Chengd25e9e82006-02-02 00:28:23 +0000447 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000448 setOperationAction(ISD::FSIN , MVT::f64, Expand);
449 setOperationAction(ISD::FCOS , MVT::f64, Expand);
450 setOperationAction(ISD::FSIN , MVT::f32, Expand);
451 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000452
Chris Lattnera54aa942006-01-29 06:26:08 +0000453 // Expand FP immediates into loads from the stack, except for the special
454 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455 addLegalFPImmediate(APFloat(+0.0)); // xorpd
456 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000457 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458 // Use SSE for f32, x87 for f64.
459 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
461 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
463 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
466 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000470
471 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
473 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000474
475 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::FSIN , MVT::f32, Expand);
477 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478
Nate Begemane1795842008-02-14 08:57:00 +0000479 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000480 addLegalFPImmediate(APFloat(+0.0f)); // xorps
481 addLegalFPImmediate(APFloat(+0.0)); // FLD0
482 addLegalFPImmediate(APFloat(+1.0)); // FLD1
483 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
484 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
485
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000486 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
488 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000490 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000491 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000492 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000493 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
494 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000495
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
497 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
498 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
499 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000500
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000501 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
503 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000504 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000505 addLegalFPImmediate(APFloat(+0.0)); // FLD0
506 addLegalFPImmediate(APFloat(+1.0)); // FLD1
507 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
508 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000509 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
510 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
511 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
512 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000513 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000514
Dale Johannesen59a58732007-08-05 18:49:15 +0000515 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000516 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
518 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
519 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000520 {
521 bool ignored;
522 APFloat TmpFlt(+0.0);
523 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
524 &ignored);
525 addLegalFPImmediate(TmpFlt); // FLD0
526 TmpFlt.changeSign();
527 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
528 APFloat TmpFlt2(+1.0);
529 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
530 &ignored);
531 addLegalFPImmediate(TmpFlt2); // FLD1
532 TmpFlt2.changeSign();
533 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
534 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000535
Evan Chengc7ce29b2009-02-13 22:36:38 +0000536 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
538 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000539 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000540 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000541
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000542 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
544 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
545 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000546
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::FLOG, MVT::f80, Expand);
548 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
549 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
550 setOperationAction(ISD::FEXP, MVT::f80, Expand);
551 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000552
Mon P Wangf007a8b2008-11-06 05:31:54 +0000553 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000554 // (for widening) or expand (for scalarization). Then we will selectively
555 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000556 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
557 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
558 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
573 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
574 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000606 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000607 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
609 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
610 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
611 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
612 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
613 setTruncStoreAction((MVT::SimpleValueType)VT,
614 (MVT::SimpleValueType)InnerVT, Expand);
615 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
616 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
617 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000618 }
619
Evan Chengc7ce29b2009-02-13 22:36:38 +0000620 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
621 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000622 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
624 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
625 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
626 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
627 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000628
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
630 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
631 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
632 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
635 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
636 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
637 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
640 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::AND, MVT::v8i8, Promote);
643 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
644 setOperationAction(ISD::AND, MVT::v4i16, Promote);
645 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
646 setOperationAction(ISD::AND, MVT::v2i32, Promote);
647 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
648 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000649
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::OR, MVT::v8i8, Promote);
651 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
652 setOperationAction(ISD::OR, MVT::v4i16, Promote);
653 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
654 setOperationAction(ISD::OR, MVT::v2i32, Promote);
655 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
656 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000657
Owen Anderson825b72b2009-08-11 20:47:22 +0000658 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
659 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
660 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
661 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
662 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
663 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
664 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000665
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
667 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
668 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
669 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
670 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
671 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
672 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
673 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
674 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000675
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
677 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
678 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
679 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
680 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000681
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
683 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
684 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
685 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000686
Owen Anderson825b72b2009-08-11 20:47:22 +0000687 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
688 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
689 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
690 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000691
Owen Anderson825b72b2009-08-11 20:47:22 +0000692 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000693
Owen Anderson825b72b2009-08-11 20:47:22 +0000694 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
695 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
696 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
697 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
698 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
699 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
700 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701 }
702
Evan Cheng92722532009-03-26 23:06:32 +0000703 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000705
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
707 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
708 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
709 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
710 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
711 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
712 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
713 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
714 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
715 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
716 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
717 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000718 }
719
Evan Cheng92722532009-03-26 23:06:32 +0000720 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000722
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000723 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
724 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
726 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
727 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
728 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000729
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
731 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
732 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
733 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
734 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
735 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
736 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
737 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
738 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
739 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
740 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
741 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
742 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
743 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
744 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
745 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000746
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
748 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
749 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
750 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000751
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
753 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
754 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
755 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
756 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000757
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
759 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
760 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
763
Evan Cheng2c3ae372006-04-12 21:21:57 +0000764 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000765 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
766 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000767 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000768 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000769 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000770 // Do not attempt to custom lower non-128-bit vectors
771 if (!VT.is128BitVector())
772 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000773 setOperationAction(ISD::BUILD_VECTOR,
774 VT.getSimpleVT().SimpleTy, Custom);
775 setOperationAction(ISD::VECTOR_SHUFFLE,
776 VT.getSimpleVT().SimpleTy, Custom);
777 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
778 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000779 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000780
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
782 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
783 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
784 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000787
Nate Begemancdd1eec2008-02-12 22:51:28 +0000788 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
790 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000791 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000792
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000793 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000794 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
795 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000796 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000797
798 // Do not attempt to promote non-128-bit vectors
799 if (!VT.is128BitVector()) {
800 continue;
801 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000802 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000804 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000808 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000810 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000812 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000813
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000815
Evan Cheng2c3ae372006-04-12 21:21:57 +0000816 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
818 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
819 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
820 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000821
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
823 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000824 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
826 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000827 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000828 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000829
Nate Begeman14d12ca2008-02-11 04:19:36 +0000830 if (Subtarget->hasSSE41()) {
831 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000833
834 // i8 and i16 vectors are custom , because the source register and source
835 // source memory operand types are not the same width. f32 vectors are
836 // custom since the immediate controlling the insert encodes additional
837 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
839 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000842
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
844 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
845 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
846 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000847
848 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000851 }
852 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000853
Nate Begeman30a0de92008-07-17 16:51:19 +0000854 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000855 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000856 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000857
David Greene9b9838d2009-06-29 16:47:10 +0000858 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000859 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
860 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
861 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
862 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000863
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
865 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
866 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
867 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
868 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
869 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
870 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
871 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
872 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
873 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
874 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
875 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
876 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
877 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
878 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000879
880 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
882 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
883 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
884 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
885 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
886 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
887 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
888 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
889 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
890 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
891 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
892 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
893 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
894 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000895
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
897 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
898 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
899 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000900
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
902 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
903 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
904 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
905 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000906
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
908 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
909 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
910 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
912 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000913
914#if 0
915 // Not sure we want to do this since there are no 256-bit integer
916 // operations in AVX
917
918 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
919 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
921 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000922
923 // Do not attempt to custom lower non-power-of-2 vectors
924 if (!isPowerOf2_32(VT.getVectorNumElements()))
925 continue;
926
927 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
928 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
929 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
930 }
931
932 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
934 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000935 }
David Greene9b9838d2009-06-29 16:47:10 +0000936#endif
937
938#if 0
939 // Not sure we want to do this since there are no 256-bit integer
940 // operations in AVX
941
942 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
943 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000944 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
945 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000946
947 if (!VT.is256BitVector()) {
948 continue;
949 }
950 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000952 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000953 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000954 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000955 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000956 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000958 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000960 }
961
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000963#endif
964 }
965
Evan Cheng6be2c582006-04-05 23:38:46 +0000966 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000968
Bill Wendling74c37652008-12-09 22:08:41 +0000969 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000970 setOperationAction(ISD::SADDO, MVT::i32, Custom);
971 setOperationAction(ISD::SADDO, MVT::i64, Custom);
972 setOperationAction(ISD::UADDO, MVT::i32, Custom);
973 setOperationAction(ISD::UADDO, MVT::i64, Custom);
974 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
975 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
976 setOperationAction(ISD::USUBO, MVT::i32, Custom);
977 setOperationAction(ISD::USUBO, MVT::i64, Custom);
978 setOperationAction(ISD::SMULO, MVT::i32, Custom);
979 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000980
Evan Chengd54f2d52009-03-31 19:38:51 +0000981 if (!Subtarget->is64Bit()) {
982 // These libcalls are not available in 32-bit.
983 setLibcallName(RTLIB::SHL_I128, 0);
984 setLibcallName(RTLIB::SRL_I128, 0);
985 setLibcallName(RTLIB::SRA_I128, 0);
986 }
987
Evan Cheng206ee9d2006-07-07 08:33:52 +0000988 // We have target-specific dag combine patterns for the following nodes:
989 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000990 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000991 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000992 setTargetDAGCombine(ISD::SHL);
993 setTargetDAGCombine(ISD::SRA);
994 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000995 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +0000996 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000997 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +0000998 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000999 if (Subtarget->is64Bit())
1000 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001001
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001002 computeRegisterProperties();
1003
Mon P Wangcd6e7252009-11-30 02:42:02 +00001004 // Divide and reminder operations have no vector equivalent and can
1005 // trap. Do a custom widening for these operations in which we never
1006 // generate more divides/remainder than the original vector width.
1007 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1008 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
1009 if (!isTypeLegal((MVT::SimpleValueType)VT)) {
1010 setOperationAction(ISD::SDIV, (MVT::SimpleValueType) VT, Custom);
1011 setOperationAction(ISD::UDIV, (MVT::SimpleValueType) VT, Custom);
1012 setOperationAction(ISD::SREM, (MVT::SimpleValueType) VT, Custom);
1013 setOperationAction(ISD::UREM, (MVT::SimpleValueType) VT, Custom);
1014 }
1015 }
1016
Evan Cheng87ed7162006-02-14 08:25:08 +00001017 // FIXME: These should be based on subtarget info. Plus, the values should
1018 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001019 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1020 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
1021 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001022 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001023 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001024}
1025
Scott Michel5b8f82e2008-03-10 15:42:14 +00001026
Owen Anderson825b72b2009-08-11 20:47:22 +00001027MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1028 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001029}
1030
1031
Evan Cheng29286502008-01-23 23:17:41 +00001032/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1033/// the desired ByVal argument alignment.
1034static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1035 if (MaxAlign == 16)
1036 return;
1037 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1038 if (VTy->getBitWidth() == 128)
1039 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001040 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1041 unsigned EltAlign = 0;
1042 getMaxByValAlign(ATy->getElementType(), EltAlign);
1043 if (EltAlign > MaxAlign)
1044 MaxAlign = EltAlign;
1045 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1046 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1047 unsigned EltAlign = 0;
1048 getMaxByValAlign(STy->getElementType(i), EltAlign);
1049 if (EltAlign > MaxAlign)
1050 MaxAlign = EltAlign;
1051 if (MaxAlign == 16)
1052 break;
1053 }
1054 }
1055 return;
1056}
1057
1058/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1059/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001060/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1061/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001062unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001063 if (Subtarget->is64Bit()) {
1064 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001065 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001066 if (TyAlign > 8)
1067 return TyAlign;
1068 return 8;
1069 }
1070
Evan Cheng29286502008-01-23 23:17:41 +00001071 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001072 if (Subtarget->hasSSE1())
1073 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001074 return Align;
1075}
Chris Lattner2b02a442007-02-25 08:29:00 +00001076
Evan Chengf0df0312008-05-15 08:39:06 +00001077/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001078/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001079/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001080/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001081EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001082X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001083 bool isSrcConst, bool isSrcStr,
1084 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001085 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1086 // linux. This is because the stack realignment code can't handle certain
1087 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001088 const Function *F = DAG.getMachineFunction().getFunction();
1089 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1090 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001091 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001092 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001093 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001094 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001095 }
Evan Chengf0df0312008-05-15 08:39:06 +00001096 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001097 return MVT::i64;
1098 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001099}
1100
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001101/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1102/// current function. The returned value is a member of the
1103/// MachineJumpTableInfo::JTEntryKind enum.
1104unsigned X86TargetLowering::getJumpTableEncoding() const {
1105 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1106 // symbol.
1107 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1108 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001109 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001110
1111 // Otherwise, use the normal jump table encoding heuristics.
1112 return TargetLowering::getJumpTableEncoding();
1113}
1114
Chris Lattner589c6f62010-01-26 06:28:43 +00001115/// getPICBaseSymbol - Return the X86-32 PIC base.
1116MCSymbol *
1117X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1118 MCContext &Ctx) const {
1119 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
1120 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1121 Twine(MF->getFunctionNumber())+"$pb");
1122}
1123
1124
Chris Lattnerc64daab2010-01-26 05:02:42 +00001125const MCExpr *
1126X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1127 const MachineBasicBlock *MBB,
1128 unsigned uid,MCContext &Ctx) const{
1129 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1130 Subtarget->isPICStyleGOT());
1131 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1132 // entries.
1133
1134 // FIXME: @GOTOFF should be a property of MCSymbolRefExpr not in the MCSymbol.
1135 std::string Name = MBB->getSymbol(Ctx)->getName() + "@GOTOFF";
1136 return MCSymbolRefExpr::Create(Ctx.GetOrCreateSymbol(StringRef(Name)), Ctx);
1137}
1138
Evan Chengcc415862007-11-09 01:32:10 +00001139/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1140/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001141SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001142 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001143 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001144 // This doesn't have DebugLoc associated with it, but is not really the
1145 // same as a Register.
1146 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1147 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001148 return Table;
1149}
1150
Chris Lattner589c6f62010-01-26 06:28:43 +00001151/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1152/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1153/// MCExpr.
1154const MCExpr *X86TargetLowering::
1155getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1156 MCContext &Ctx) const {
1157 // X86-64 uses RIP relative addressing based on the jump table label.
1158 if (Subtarget->isPICStyleRIPRel())
1159 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1160
1161 // Otherwise, the reference is relative to the PIC base.
1162 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1163}
1164
Bill Wendlingb4202b82009-07-01 18:50:55 +00001165/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001166unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001167 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001168}
1169
Chris Lattner2b02a442007-02-25 08:29:00 +00001170//===----------------------------------------------------------------------===//
1171// Return Value Calling Convention Implementation
1172//===----------------------------------------------------------------------===//
1173
Chris Lattner59ed56b2007-02-28 04:55:35 +00001174#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001175
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001176bool
1177X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1178 const SmallVectorImpl<EVT> &OutTys,
1179 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1180 SelectionDAG &DAG) {
1181 SmallVector<CCValAssign, 16> RVLocs;
1182 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1183 RVLocs, *DAG.getContext());
1184 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1185}
1186
Dan Gohman98ca4f22009-08-05 01:29:28 +00001187SDValue
1188X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001189 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001190 const SmallVectorImpl<ISD::OutputArg> &Outs,
1191 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001192
Chris Lattner9774c912007-02-27 05:28:59 +00001193 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001194 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1195 RVLocs, *DAG.getContext());
1196 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001197
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001198 // If this is the first return lowered for this function, add the regs to the
1199 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001200 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001201 for (unsigned i = 0; i != RVLocs.size(); ++i)
1202 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001203 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001204 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001205
Dan Gohman475871a2008-07-27 21:46:04 +00001206 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001207
Dan Gohman475871a2008-07-27 21:46:04 +00001208 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001209 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1210 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001211 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001212
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001213 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001214 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1215 CCValAssign &VA = RVLocs[i];
1216 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001217 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001218
Chris Lattner447ff682008-03-11 03:23:40 +00001219 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1220 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001221 if (VA.getLocReg() == X86::ST0 ||
1222 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001223 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1224 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001225 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001226 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001227 RetOps.push_back(ValToCopy);
1228 // Don't emit a copytoreg.
1229 continue;
1230 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001231
Evan Cheng242b38b2009-02-23 09:03:22 +00001232 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1233 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001234 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001235 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001236 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001237 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001238 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001239 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001240 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001241 }
1242
Dale Johannesendd64c412009-02-04 00:33:20 +00001243 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001244 Flag = Chain.getValue(1);
1245 }
Dan Gohman61a92132008-04-21 23:59:07 +00001246
1247 // The x86-64 ABI for returning structs by value requires that we copy
1248 // the sret argument into %rax for the return. We saved the argument into
1249 // a virtual register in the entry block, so now we copy the value out
1250 // and into %rax.
1251 if (Subtarget->is64Bit() &&
1252 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1253 MachineFunction &MF = DAG.getMachineFunction();
1254 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1255 unsigned Reg = FuncInfo->getSRetReturnReg();
1256 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001257 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001258 FuncInfo->setSRetReturnReg(Reg);
1259 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001260 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001261
Dale Johannesendd64c412009-02-04 00:33:20 +00001262 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001263 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001264
1265 // RAX now acts like a return value.
1266 MF.getRegInfo().addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001267 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001268
Chris Lattner447ff682008-03-11 03:23:40 +00001269 RetOps[0] = Chain; // Update chain.
1270
1271 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001272 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001273 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001274
1275 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001276 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001277}
1278
Dan Gohman98ca4f22009-08-05 01:29:28 +00001279/// LowerCallResult - Lower the result values of a call into the
1280/// appropriate copies out of appropriate physical registers.
1281///
1282SDValue
1283X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001284 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001285 const SmallVectorImpl<ISD::InputArg> &Ins,
1286 DebugLoc dl, SelectionDAG &DAG,
1287 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001288
Chris Lattnere32bbf62007-02-28 07:09:55 +00001289 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001290 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001291 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001292 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001293 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001294 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001295
Chris Lattner3085e152007-02-25 08:59:22 +00001296 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001297 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001298 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001299 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001300
Torok Edwin3f142c32009-02-01 18:15:56 +00001301 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001302 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001303 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001304 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001305 }
1306
Chris Lattner8e6da152008-03-10 21:08:41 +00001307 // If this is a call to a function that returns an fp value on the floating
1308 // point stack, but where we prefer to use the value in xmm registers, copy
1309 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001310 if ((VA.getLocReg() == X86::ST0 ||
1311 VA.getLocReg() == X86::ST1) &&
1312 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001313 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001314 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001315
Evan Cheng79fb3b42009-02-20 20:43:02 +00001316 SDValue Val;
1317 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001318 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1319 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1320 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001321 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001322 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001323 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1324 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001325 } else {
1326 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001327 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001328 Val = Chain.getValue(0);
1329 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001330 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1331 } else {
1332 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1333 CopyVT, InFlag).getValue(1);
1334 Val = Chain.getValue(0);
1335 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001336 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001337
Dan Gohman37eed792009-02-04 17:28:58 +00001338 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001339 // Round the F80 the right size, which also moves to the appropriate xmm
1340 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001341 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001342 // This truncation won't change the value.
1343 DAG.getIntPtrConstant(1));
1344 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001345
Dan Gohman98ca4f22009-08-05 01:29:28 +00001346 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001347 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001348
Dan Gohman98ca4f22009-08-05 01:29:28 +00001349 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001350}
1351
1352
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001353//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001354// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001355//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001356// StdCall calling convention seems to be standard for many Windows' API
1357// routines and around. It differs from C calling convention just a little:
1358// callee should clean up the stack, not caller. Symbols should be also
1359// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001360// For info on fast calling convention see Fast Calling Convention (tail call)
1361// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001362
Dan Gohman98ca4f22009-08-05 01:29:28 +00001363/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001364/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001365static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1366 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001367 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001368
Dan Gohman98ca4f22009-08-05 01:29:28 +00001369 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001370}
1371
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001372/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001373/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001374static bool
1375ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1376 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001377 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001378
Dan Gohman98ca4f22009-08-05 01:29:28 +00001379 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001380}
1381
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001382/// IsCalleePop - Determines whether the callee is required to pop its
1383/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001384bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001385 if (IsVarArg)
1386 return false;
1387
Dan Gohman095cc292008-09-13 01:54:27 +00001388 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001389 default:
1390 return false;
1391 case CallingConv::X86_StdCall:
1392 return !Subtarget->is64Bit();
1393 case CallingConv::X86_FastCall:
1394 return !Subtarget->is64Bit();
1395 case CallingConv::Fast:
1396 return PerformTailCallOpt;
1397 }
1398}
1399
Dan Gohman095cc292008-09-13 01:54:27 +00001400/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1401/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001402CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001403 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001404 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001405 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001406 else
1407 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001408 }
1409
Gordon Henriksen86737662008-01-05 16:56:59 +00001410 if (CC == CallingConv::X86_FastCall)
1411 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001412 else if (CC == CallingConv::Fast)
1413 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001414 else
1415 return CC_X86_32_C;
1416}
1417
Dan Gohman98ca4f22009-08-05 01:29:28 +00001418/// NameDecorationForCallConv - Selects the appropriate decoration to
1419/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen86737662008-01-05 16:56:59 +00001420NameDecorationStyle
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001421X86TargetLowering::NameDecorationForCallConv(CallingConv::ID CallConv) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001422 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001423 return FastCall;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001424 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001425 return StdCall;
1426 return None;
1427}
1428
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001429
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001430/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1431/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001432/// the specific parameter attribute. The copy will be passed as a byval
1433/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001434static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001435CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001436 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1437 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001438 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001439 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001440 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001441}
1442
Evan Cheng0c439eb2010-01-27 00:07:07 +00001443/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1444/// a tailcall target by changing its ABI.
1445static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
1446 return PerformTailCallOpt && CC == CallingConv::Fast;
1447}
1448
Dan Gohman98ca4f22009-08-05 01:29:28 +00001449SDValue
1450X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001451 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001452 const SmallVectorImpl<ISD::InputArg> &Ins,
1453 DebugLoc dl, SelectionDAG &DAG,
1454 const CCValAssign &VA,
1455 MachineFrameInfo *MFI,
1456 unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001457 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001458 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001459 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001460 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001461 EVT ValVT;
1462
1463 // If value is passed by pointer we have address passed instead of the value
1464 // itself.
1465 if (VA.getLocInfo() == CCValAssign::Indirect)
1466 ValVT = VA.getLocVT();
1467 else
1468 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001469
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001470 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001471 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001472 // In case of tail call optimization mark all arguments mutable. Since they
1473 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001474 if (Flags.isByVal()) {
1475 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1476 VA.getLocMemOffset(), isImmutable, false);
1477 return DAG.getFrameIndex(FI, getPointerTy());
1478 } else {
1479 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1480 VA.getLocMemOffset(), isImmutable, false);
1481 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1482 return DAG.getLoad(ValVT, dl, Chain, FIN,
1483 PseudoSourceValue::getFixedStack(FI), 0);
1484 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001485}
1486
Dan Gohman475871a2008-07-27 21:46:04 +00001487SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001488X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001489 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001490 bool isVarArg,
1491 const SmallVectorImpl<ISD::InputArg> &Ins,
1492 DebugLoc dl,
1493 SelectionDAG &DAG,
1494 SmallVectorImpl<SDValue> &InVals) {
1495
Evan Cheng1bc78042006-04-26 01:20:17 +00001496 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001497 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001498
Gordon Henriksen86737662008-01-05 16:56:59 +00001499 const Function* Fn = MF.getFunction();
1500 if (Fn->hasExternalLinkage() &&
1501 Subtarget->isTargetCygMing() &&
1502 Fn->getName() == "main")
1503 FuncInfo->setForceFramePointer(true);
1504
1505 // Decorate the function name.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001506 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001507
Evan Cheng1bc78042006-04-26 01:20:17 +00001508 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001509 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001510 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001511
Dan Gohman98ca4f22009-08-05 01:29:28 +00001512 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001513 "Var args not supported with calling convention fastcc");
1514
Chris Lattner638402b2007-02-28 07:00:42 +00001515 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001516 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001517 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1518 ArgLocs, *DAG.getContext());
1519 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001520
Chris Lattnerf39f7712007-02-28 05:46:49 +00001521 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001522 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001523 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1524 CCValAssign &VA = ArgLocs[i];
1525 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1526 // places.
1527 assert(VA.getValNo() != LastVal &&
1528 "Don't support value assigned to multiple locs yet");
1529 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001530
Chris Lattnerf39f7712007-02-28 05:46:49 +00001531 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001532 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001533 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001534 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001535 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001536 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001537 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001538 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001539 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001540 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001541 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001542 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001543 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001544 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1545 RC = X86::VR64RegisterClass;
1546 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001547 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001548
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001549 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001550 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001551
Chris Lattnerf39f7712007-02-28 05:46:49 +00001552 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1553 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1554 // right size.
1555 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001556 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001557 DAG.getValueType(VA.getValVT()));
1558 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001559 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001560 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001561 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001562 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001563
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001564 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001565 // Handle MMX values passed in XMM regs.
1566 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001567 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1568 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001569 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1570 } else
1571 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001572 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001573 } else {
1574 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001575 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001576 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001577
1578 // If value is passed via pointer - do a load.
1579 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001580 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001581
Dan Gohman98ca4f22009-08-05 01:29:28 +00001582 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001583 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001584
Dan Gohman61a92132008-04-21 23:59:07 +00001585 // The x86-64 ABI for returning structs by value requires that we copy
1586 // the sret argument into %rax for the return. Save the argument into
1587 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001588 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001589 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1590 unsigned Reg = FuncInfo->getSRetReturnReg();
1591 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001592 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001593 FuncInfo->setSRetReturnReg(Reg);
1594 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001595 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001596 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001597 }
1598
Chris Lattnerf39f7712007-02-28 05:46:49 +00001599 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001600 // Align stack specially for tail calls.
1601 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001602 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001603
Evan Cheng1bc78042006-04-26 01:20:17 +00001604 // If the function takes variable number of arguments, make a frame index for
1605 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001606 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001607 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001608 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001609 }
1610 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001611 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1612
1613 // FIXME: We should really autogenerate these arrays
1614 static const unsigned GPR64ArgRegsWin64[] = {
1615 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001616 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001617 static const unsigned XMMArgRegsWin64[] = {
1618 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1619 };
1620 static const unsigned GPR64ArgRegs64Bit[] = {
1621 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1622 };
1623 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001624 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1625 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1626 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001627 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1628
1629 if (IsWin64) {
1630 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1631 GPR64ArgRegs = GPR64ArgRegsWin64;
1632 XMMArgRegs = XMMArgRegsWin64;
1633 } else {
1634 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1635 GPR64ArgRegs = GPR64ArgRegs64Bit;
1636 XMMArgRegs = XMMArgRegs64Bit;
1637 }
1638 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1639 TotalNumIntRegs);
1640 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1641 TotalNumXMMRegs);
1642
Devang Patel578efa92009-06-05 21:57:13 +00001643 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001644 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001645 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001646 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001647 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001648 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001649 // Kernel mode asks for SSE to be disabled, so don't push them
1650 // on the stack.
1651 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001652
Gordon Henriksen86737662008-01-05 16:56:59 +00001653 // For X86-64, if there are vararg parameters that are passed via
1654 // registers, then we must store them to their spots on the stack so they
1655 // may be loaded by deferencing the result of va_next.
1656 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001657 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1658 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001659 TotalNumXMMRegs * 16, 16,
1660 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001661
Gordon Henriksen86737662008-01-05 16:56:59 +00001662 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001663 SmallVector<SDValue, 8> MemOps;
1664 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001665 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001666 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001667 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1668 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001669 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1670 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001671 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001672 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001673 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001674 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
Dan Gohmand6708ea2009-08-15 01:38:56 +00001675 Offset);
Gordon Henriksen86737662008-01-05 16:56:59 +00001676 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001677 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001678 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001679
Dan Gohmanface41a2009-08-16 21:24:25 +00001680 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1681 // Now store the XMM (fp + vector) parameter registers.
1682 SmallVector<SDValue, 11> SaveXMMOps;
1683 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001684
Dan Gohmanface41a2009-08-16 21:24:25 +00001685 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1686 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1687 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001688
Dan Gohmanface41a2009-08-16 21:24:25 +00001689 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1690 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001691
Dan Gohmanface41a2009-08-16 21:24:25 +00001692 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1693 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1694 X86::VR128RegisterClass);
1695 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1696 SaveXMMOps.push_back(Val);
1697 }
1698 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1699 MVT::Other,
1700 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001701 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001702
1703 if (!MemOps.empty())
1704 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1705 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001706 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001707 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001708
Gordon Henriksen86737662008-01-05 16:56:59 +00001709 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001710 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001711 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001712 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001713 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001714 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001715 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001716 BytesToPopOnReturn = 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001717 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001718
Gordon Henriksen86737662008-01-05 16:56:59 +00001719 if (!Is64Bit) {
1720 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001721 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001722 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1723 }
Evan Cheng25caf632006-05-23 21:06:34 +00001724
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001725 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001726
Dan Gohman98ca4f22009-08-05 01:29:28 +00001727 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001728}
1729
Dan Gohman475871a2008-07-27 21:46:04 +00001730SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001731X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1732 SDValue StackPtr, SDValue Arg,
1733 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001734 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001735 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001736 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001737 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001738 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001739 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001740 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001741 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001742 }
Dale Johannesenace16102009-02-03 19:33:06 +00001743 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001744 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001745}
1746
Bill Wendling64e87322009-01-16 19:25:27 +00001747/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001748/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001749SDValue
1750X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001751 SDValue &OutRetAddr, SDValue Chain,
1752 bool IsTailCall, bool Is64Bit,
1753 int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001754 if (!IsTailCall || FPDiff==0) return Chain;
1755
1756 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001757 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001758 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001759
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001760 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001761 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001762 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001763}
1764
1765/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1766/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001767static SDValue
1768EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001769 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001770 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001771 // Store the return address to the appropriate stack slot.
1772 if (!FPDiff) return Chain;
1773 // Calculate the new stack slot for the return address.
1774 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001775 int NewReturnAddrFI =
Evan Chengddc419c2010-01-26 19:04:47 +00001776 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, true,false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001777 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001778 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001779 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00001780 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001781 return Chain;
1782}
1783
Dan Gohman98ca4f22009-08-05 01:29:28 +00001784SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001785X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001786 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001787 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001788 const SmallVectorImpl<ISD::OutputArg> &Outs,
1789 const SmallVectorImpl<ISD::InputArg> &Ins,
1790 DebugLoc dl, SelectionDAG &DAG,
1791 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001792 MachineFunction &MF = DAG.getMachineFunction();
1793 bool Is64Bit = Subtarget->is64Bit();
1794 bool IsStructRet = CallIsStructReturn(Outs);
1795
Evan Cheng0c439eb2010-01-27 00:07:07 +00001796 if (isTailCall)
1797 // Check if it's really possible to do a tail call.
Evan Cheng022d9e12010-02-02 23:55:14 +00001798 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
1799 Outs, Ins, DAG);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001800
Dan Gohman98ca4f22009-08-05 01:29:28 +00001801 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001802 "Var args not supported with calling convention fastcc");
1803
Chris Lattner638402b2007-02-28 07:00:42 +00001804 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001805 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001806 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1807 ArgLocs, *DAG.getContext());
1808 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001809
Chris Lattner423c5f42007-02-28 05:31:48 +00001810 // Get a count of how many bytes are to be pushed on the stack.
1811 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001812 if (FuncIsMadeTailCallSafe(CallConv))
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001813 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Evan Chengb2c92902010-02-02 02:22:50 +00001814 else if (isTailCall && !PerformTailCallOpt)
1815 // This is a sibcall. The memory operands are available in caller's
1816 // own caller's stack.
1817 NumBytes = 0;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001818
Gordon Henriksen86737662008-01-05 16:56:59 +00001819 int FPDiff = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001820 if (isTailCall) {
Evan Chengb1712452010-01-27 06:25:16 +00001821 ++NumTailCalls;
1822
Gordon Henriksen86737662008-01-05 16:56:59 +00001823 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001824 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001825 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1826 FPDiff = NumBytesCallerPushed - NumBytes;
1827
1828 // Set the delta of movement of the returnaddr stackslot.
1829 // But only set if delta is greater than previous delta.
1830 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1831 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1832 }
1833
Chris Lattnere563bbc2008-10-11 22:08:30 +00001834 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001835
Dan Gohman475871a2008-07-27 21:46:04 +00001836 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001837 // Load return adress for tail calls.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001838 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001839 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001840
Dan Gohman475871a2008-07-27 21:46:04 +00001841 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1842 SmallVector<SDValue, 8> MemOpChains;
1843 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001844
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001845 // Walk the register/memloc assignments, inserting copies/loads. In the case
1846 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001847 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1848 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001849 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001850 SDValue Arg = Outs[i].Val;
1851 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001852 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001853
Chris Lattner423c5f42007-02-28 05:31:48 +00001854 // Promote the value if needed.
1855 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001856 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001857 case CCValAssign::Full: break;
1858 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001859 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001860 break;
1861 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001862 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001863 break;
1864 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001865 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1866 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001867 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1868 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1869 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001870 } else
1871 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1872 break;
1873 case CCValAssign::BCvt:
1874 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001875 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001876 case CCValAssign::Indirect: {
1877 // Store the argument.
1878 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001879 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001880 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00001881 PseudoSourceValue::getFixedStack(FI), 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001882 Arg = SpillSlot;
1883 break;
1884 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001885 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001886
Chris Lattner423c5f42007-02-28 05:31:48 +00001887 if (VA.isRegLoc()) {
1888 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1889 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001890 if (!isTailCall || (isTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001891 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001892 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001893 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001894
Dan Gohman98ca4f22009-08-05 01:29:28 +00001895 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1896 dl, DAG, VA, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001897 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001898 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001899 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001900
Evan Cheng32fe1032006-05-25 00:59:30 +00001901 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001902 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001903 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001904
Evan Cheng347d5f72006-04-28 21:29:37 +00001905 // Build a sequence of copy-to-reg nodes chained together with token chain
1906 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001907 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001908 // Tail call byval lowering might overwrite argument registers so in case of
1909 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001910 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001911 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001912 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001913 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001914 InFlag = Chain.getValue(1);
1915 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001916
Eric Christopherfd179292009-08-27 18:07:15 +00001917
Chris Lattner88e1fd52009-07-09 04:24:46 +00001918 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001919 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1920 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001921 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001922 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1923 DAG.getNode(X86ISD::GlobalBaseReg,
1924 DebugLoc::getUnknownLoc(),
1925 getPointerTy()),
1926 InFlag);
1927 InFlag = Chain.getValue(1);
1928 } else {
1929 // If we are tail calling and generating PIC/GOT style code load the
1930 // address of the callee into ECX. The value in ecx is used as target of
1931 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1932 // for tail calls on PIC/GOT architectures. Normally we would just put the
1933 // address of GOT into ebx and then call target@PLT. But for tail calls
1934 // ebx would be restored (since ebx is callee saved) before jumping to the
1935 // target@PLT.
1936
1937 // Note: The actual moving to ECX is done further down.
1938 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1939 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1940 !G->getGlobal()->hasProtectedVisibility())
1941 Callee = LowerGlobalAddress(Callee, DAG);
1942 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001943 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001944 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001945 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001946
Gordon Henriksen86737662008-01-05 16:56:59 +00001947 if (Is64Bit && isVarArg) {
1948 // From AMD64 ABI document:
1949 // For calls that may call functions that use varargs or stdargs
1950 // (prototype-less calls or calls to functions containing ellipsis (...) in
1951 // the declaration) %al is used as hidden argument to specify the number
1952 // of SSE registers used. The contents of %al do not need to match exactly
1953 // the number of registers, but must be an ubound on the number of SSE
1954 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001955
1956 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001957 // Count the number of XMM registers allocated.
1958 static const unsigned XMMArgRegs[] = {
1959 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1960 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1961 };
1962 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001963 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001964 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001965
Dale Johannesendd64c412009-02-04 00:33:20 +00001966 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001967 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001968 InFlag = Chain.getValue(1);
1969 }
1970
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001971
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001972 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001973 if (isTailCall) {
1974 // Force all the incoming stack arguments to be loaded from the stack
1975 // before any new outgoing arguments are stored to the stack, because the
1976 // outgoing stack slots may alias the incoming argument stack slots, and
1977 // the alias isn't otherwise explicit. This is slightly more conservative
1978 // than necessary, because it means that each store effectively depends
1979 // on every argument instead of just those arguments it would clobber.
1980 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1981
Dan Gohman475871a2008-07-27 21:46:04 +00001982 SmallVector<SDValue, 8> MemOpChains2;
1983 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001984 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001985 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001986 InFlag = SDValue();
Evan Chengb2c92902010-02-02 02:22:50 +00001987 if (PerformTailCallOpt) {
1988 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1989 CCValAssign &VA = ArgLocs[i];
1990 if (VA.isRegLoc())
1991 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001992 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001993 SDValue Arg = Outs[i].Val;
1994 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001995 // Create frame index.
1996 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001997 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00001998 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001999 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002000
Duncan Sands276dcbd2008-03-21 09:14:45 +00002001 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002002 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002003 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002004 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002005 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002006 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002007 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002008
Dan Gohman98ca4f22009-08-05 01:29:28 +00002009 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2010 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002011 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002012 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002013 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002014 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002015 DAG.getStore(ArgChain, dl, Arg, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00002016 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002017 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002018 }
2019 }
2020
2021 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002022 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002023 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002024
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002025 // Copy arguments to their registers.
2026 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002027 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002028 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002029 InFlag = Chain.getValue(1);
2030 }
Dan Gohman475871a2008-07-27 21:46:04 +00002031 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002032
Gordon Henriksen86737662008-01-05 16:56:59 +00002033 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002034 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002035 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002036 }
2037
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002038 bool WasGlobalOrExternal = false;
2039 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2040 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2041 // In the 64-bit large code model, we have to make all calls
2042 // through a register, since the call instruction's 32-bit
2043 // pc-relative offset may not be large enough to hold the whole
2044 // address.
2045 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2046 WasGlobalOrExternal = true;
2047 // If the callee is a GlobalAddress node (quite common, every direct call
2048 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2049 // it.
2050
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002051 // We should use extra load for direct calls to dllimported functions in
2052 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00002053 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002054 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002055 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002056
Chris Lattner48a7d022009-07-09 05:02:21 +00002057 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2058 // external symbols most go through the PLT in PIC mode. If the symbol
2059 // has hidden or protected visibility, or if it is static or local, then
2060 // we don't need to use the PLT - we can directly call it.
2061 if (Subtarget->isTargetELF() &&
2062 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002063 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002064 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002065 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002066 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2067 Subtarget->getDarwinVers() < 9) {
2068 // PC-relative references to external symbols should go through $stub,
2069 // unless we're building with the leopard linker or later, which
2070 // automatically synthesizes these stubs.
2071 OpFlags = X86II::MO_DARWIN_STUB;
2072 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002073
Chris Lattner74e726e2009-07-09 05:27:35 +00002074 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002075 G->getOffset(), OpFlags);
2076 }
Bill Wendling056292f2008-09-16 21:48:12 +00002077 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002078 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002079 unsigned char OpFlags = 0;
2080
2081 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2082 // symbols should go through the PLT.
2083 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002084 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002085 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002086 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002087 Subtarget->getDarwinVers() < 9) {
2088 // PC-relative references to external symbols should go through $stub,
2089 // unless we're building with the leopard linker or later, which
2090 // automatically synthesizes these stubs.
2091 OpFlags = X86II::MO_DARWIN_STUB;
2092 }
Eric Christopherfd179292009-08-27 18:07:15 +00002093
Chris Lattner48a7d022009-07-09 05:02:21 +00002094 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2095 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002096 }
2097
2098 if (isTailCall && !WasGlobalOrExternal) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00002099 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00002100
Dale Johannesendd64c412009-02-04 00:33:20 +00002101 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00002102 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00002103 Callee,InFlag);
2104 Callee = DAG.getRegister(Opc, getPointerTy());
2105 // Add register as live out.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00002106 MF.getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002107 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002108
Chris Lattnerd96d0722007-02-25 06:40:16 +00002109 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002110 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002111 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002112
Dan Gohman98ca4f22009-08-05 01:29:28 +00002113 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002114 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2115 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002116 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002117 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002118
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002119 Ops.push_back(Chain);
2120 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002121
Dan Gohman98ca4f22009-08-05 01:29:28 +00002122 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002123 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002124
Gordon Henriksen86737662008-01-05 16:56:59 +00002125 // Add argument registers to the end of the list so that they are known live
2126 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002127 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2128 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2129 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002130
Evan Cheng586ccac2008-03-18 23:36:35 +00002131 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002132 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002133 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2134
2135 // Add an implicit use of AL for x86 vararg functions.
2136 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002137 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002138
Gabor Greifba36cb52008-08-28 21:40:38 +00002139 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002140 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002141
Dan Gohman98ca4f22009-08-05 01:29:28 +00002142 if (isTailCall) {
2143 // If this is the first return lowered for this function, add the regs
2144 // to the liveout set for the function.
2145 if (MF.getRegInfo().liveout_empty()) {
2146 SmallVector<CCValAssign, 16> RVLocs;
2147 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2148 *DAG.getContext());
2149 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2150 for (unsigned i = 0; i != RVLocs.size(); ++i)
2151 if (RVLocs[i].isRegLoc())
2152 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2153 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002154
Dan Gohman98ca4f22009-08-05 01:29:28 +00002155 assert(((Callee.getOpcode() == ISD::Register &&
2156 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002157 cast<RegisterSDNode>(Callee)->getReg() == X86::R11)) ||
Dan Gohman98ca4f22009-08-05 01:29:28 +00002158 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2159 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002160 "Expecting a global address, external symbol, or scratch register");
Dan Gohman98ca4f22009-08-05 01:29:28 +00002161
2162 return DAG.getNode(X86ISD::TC_RETURN, dl,
2163 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002164 }
2165
Dale Johannesenace16102009-02-03 19:33:06 +00002166 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002167 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002168
Chris Lattner2d297092006-05-23 18:50:38 +00002169 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002170 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002171 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002172 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002173 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002174 // If this is is a call to a struct-return function, the callee
2175 // pops the hidden struct pointer, so we have to push it back.
2176 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002177 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002178 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002179 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002180
Gordon Henriksenae636f82008-01-03 16:47:34 +00002181 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002182 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002183 DAG.getIntPtrConstant(NumBytes, true),
2184 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2185 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002186 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002187 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002188
Chris Lattner3085e152007-02-25 08:59:22 +00002189 // Handle result values, copying them out of physregs into vregs that we
2190 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002191 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2192 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002193}
2194
Evan Cheng25ab6902006-09-08 06:48:29 +00002195
2196//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002197// Fast Calling Convention (tail call) implementation
2198//===----------------------------------------------------------------------===//
2199
2200// Like std call, callee cleans arguments, convention except that ECX is
2201// reserved for storing the tail called function address. Only 2 registers are
2202// free for argument passing (inreg). Tail call optimization is performed
2203// provided:
2204// * tailcallopt is enabled
2205// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002206// On X86_64 architecture with GOT-style position independent code only local
2207// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002208// To keep the stack aligned according to platform abi the function
2209// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2210// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002211// If a tail called function callee has more arguments than the caller the
2212// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002213// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002214// original REtADDR, but before the saved framepointer or the spilled registers
2215// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2216// stack layout:
2217// arg1
2218// arg2
2219// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002220// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002221// move area ]
2222// (possible EBP)
2223// ESI
2224// EDI
2225// local1 ..
2226
2227/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2228/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002229unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002230 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002231 MachineFunction &MF = DAG.getMachineFunction();
2232 const TargetMachine &TM = MF.getTarget();
2233 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2234 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002235 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002236 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002237 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002238 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2239 // Number smaller than 12 so just add the difference.
2240 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2241 } else {
2242 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002243 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002244 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002245 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002246 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002247}
2248
Dan Gohman98ca4f22009-08-05 01:29:28 +00002249/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2250/// for tail call optimization. Targets which want to do tail call
2251/// optimization should implement this function.
2252bool
2253X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002254 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002255 bool isVarArg,
Evan Chengb1712452010-01-27 06:25:16 +00002256 const SmallVectorImpl<ISD::OutputArg> &Outs,
2257 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002258 SelectionDAG& DAG) const {
Evan Chengb1712452010-01-27 06:25:16 +00002259 if (CalleeCC != CallingConv::Fast &&
2260 CalleeCC != CallingConv::C)
2261 return false;
2262
Evan Cheng7096ae42010-01-29 06:45:59 +00002263 // If -tailcallopt is specified, make fastcc functions tail-callable.
2264 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng843bd692010-01-31 06:44:49 +00002265 if (PerformTailCallOpt) {
2266 if (CalleeCC == CallingConv::Fast &&
2267 CallerF->getCallingConv() == CalleeCC)
2268 return true;
2269 return false;
2270 }
2271
Evan Chengb2c92902010-02-02 02:22:50 +00002272
2273 // Look for obvious safe cases to perform tail call optimization that does not
2274 // requite ABI changes. This is what gcc calls sibcall.
2275
Evan Cheng843bd692010-01-31 06:44:49 +00002276 // Do not tail call optimize vararg calls for now.
2277 if (isVarArg)
2278 return false;
2279
Evan Chenga6bff982010-01-30 01:22:00 +00002280 // If the callee takes no arguments then go on to check the results of the
2281 // call.
2282 if (!Outs.empty()) {
2283 // Check if stack adjustment is needed. For now, do not do this if any
2284 // argument is passed on the stack.
2285 SmallVector<CCValAssign, 16> ArgLocs;
2286 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2287 ArgLocs, *DAG.getContext());
2288 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002289 if (CCInfo.getNextStackOffset()) {
2290 MachineFunction &MF = DAG.getMachineFunction();
2291 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2292 return false;
2293 if (Subtarget->isTargetWin64())
2294 // Win64 ABI has additional complications.
2295 return false;
2296
2297 // Check if the arguments are already laid out in the right way as
2298 // the caller's fixed stack objects.
2299 MachineFrameInfo *MFI = MF.getFrameInfo();
2300 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2301 CCValAssign &VA = ArgLocs[i];
2302 EVT RegVT = VA.getLocVT();
2303 SDValue Arg = Outs[i].Val;
2304 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2305 if (Flags.isByVal())
2306 return false; // TODO
2307 if (VA.getLocInfo() == CCValAssign::Indirect)
2308 return false;
2309 if (!VA.isRegLoc()) {
2310 LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg);
2311 if (!Ld)
2312 return false;
2313 SDValue Ptr = Ld->getBasePtr();
2314 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2315 if (!FINode)
2316 return false;
2317 int FI = FINode->getIndex();
2318 if (!MFI->isFixedObjectIndex(FI))
2319 return false;
2320 if (VA.getLocMemOffset() != MFI->getObjectOffset(FI))
2321 return false;
2322 }
2323 }
2324 }
Evan Chenga6bff982010-01-30 01:22:00 +00002325 }
Evan Chengb1712452010-01-27 06:25:16 +00002326
Evan Cheng7096ae42010-01-29 06:45:59 +00002327 // If the caller does not return a value, then this is obviously safe.
2328 // This is one case where it's safe to perform this optimization even
2329 // if the return types do not match.
2330 const Type *CallerRetTy = CallerF->getReturnType();
2331 if (CallerRetTy->isVoidTy())
2332 return true;
Evan Chengb1712452010-01-27 06:25:16 +00002333
Evan Cheng7096ae42010-01-29 06:45:59 +00002334 // If the return types match, then it's safe.
Evan Cheng022d9e12010-02-02 23:55:14 +00002335 // Don't tail call optimize recursive call.
2336 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2337 if (!G) return false; // FIXME: common external symbols?
2338 if (const Function *CalleeF = dyn_cast<Function>(G->getGlobal())) {
2339 const Type *CalleeRetTy = CalleeF->getReturnType();
2340 return CallerRetTy == CalleeRetTy;
2341 }
2342 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002343}
2344
Dan Gohman3df24e62008-09-03 23:12:08 +00002345FastISel *
Evan Chengddc419c2010-01-26 19:04:47 +00002346X86TargetLowering::createFastISel(MachineFunction &mf, MachineModuleInfo *mmo,
2347 DwarfWriter *dw,
2348 DenseMap<const Value *, unsigned> &vm,
2349 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2350 DenseMap<const AllocaInst *, int> &am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002351#ifndef NDEBUG
Evan Chengddc419c2010-01-26 19:04:47 +00002352 , SmallSet<Instruction*, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002353#endif
2354 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002355 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002356#ifndef NDEBUG
2357 , cil
2358#endif
2359 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002360}
2361
2362
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002363//===----------------------------------------------------------------------===//
2364// Other Lowering Hooks
2365//===----------------------------------------------------------------------===//
2366
2367
Dan Gohman475871a2008-07-27 21:46:04 +00002368SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002369 MachineFunction &MF = DAG.getMachineFunction();
2370 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2371 int ReturnAddrIndex = FuncInfo->getRAIndex();
2372
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002373 if (ReturnAddrIndex == 0) {
2374 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002375 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002376 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
2377 true, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002378 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002379 }
2380
Evan Cheng25ab6902006-09-08 06:48:29 +00002381 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002382}
2383
2384
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002385bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2386 bool hasSymbolicDisplacement) {
2387 // Offset should fit into 32 bit immediate field.
2388 if (!isInt32(Offset))
2389 return false;
2390
2391 // If we don't have a symbolic displacement - we don't have any extra
2392 // restrictions.
2393 if (!hasSymbolicDisplacement)
2394 return true;
2395
2396 // FIXME: Some tweaks might be needed for medium code model.
2397 if (M != CodeModel::Small && M != CodeModel::Kernel)
2398 return false;
2399
2400 // For small code model we assume that latest object is 16MB before end of 31
2401 // bits boundary. We may also accept pretty large negative constants knowing
2402 // that all objects are in the positive half of address space.
2403 if (M == CodeModel::Small && Offset < 16*1024*1024)
2404 return true;
2405
2406 // For kernel code model we know that all object resist in the negative half
2407 // of 32bits address space. We may not accept negative offsets, since they may
2408 // be just off and we may accept pretty large positive ones.
2409 if (M == CodeModel::Kernel && Offset > 0)
2410 return true;
2411
2412 return false;
2413}
2414
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002415/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2416/// specific condition code, returning the condition code and the LHS/RHS of the
2417/// comparison to make.
2418static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2419 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002420 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002421 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2422 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2423 // X > -1 -> X == 0, jump !sign.
2424 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002425 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002426 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2427 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002428 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002429 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002430 // X < 1 -> X <= 0
2431 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002432 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002433 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002434 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002435
Evan Chengd9558e02006-01-06 00:43:03 +00002436 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002437 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002438 case ISD::SETEQ: return X86::COND_E;
2439 case ISD::SETGT: return X86::COND_G;
2440 case ISD::SETGE: return X86::COND_GE;
2441 case ISD::SETLT: return X86::COND_L;
2442 case ISD::SETLE: return X86::COND_LE;
2443 case ISD::SETNE: return X86::COND_NE;
2444 case ISD::SETULT: return X86::COND_B;
2445 case ISD::SETUGT: return X86::COND_A;
2446 case ISD::SETULE: return X86::COND_BE;
2447 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002448 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002449 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002450
Chris Lattner4c78e022008-12-23 23:42:27 +00002451 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002452
Chris Lattner4c78e022008-12-23 23:42:27 +00002453 // If LHS is a foldable load, but RHS is not, flip the condition.
2454 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2455 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2456 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2457 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002458 }
2459
Chris Lattner4c78e022008-12-23 23:42:27 +00002460 switch (SetCCOpcode) {
2461 default: break;
2462 case ISD::SETOLT:
2463 case ISD::SETOLE:
2464 case ISD::SETUGT:
2465 case ISD::SETUGE:
2466 std::swap(LHS, RHS);
2467 break;
2468 }
2469
2470 // On a floating point condition, the flags are set as follows:
2471 // ZF PF CF op
2472 // 0 | 0 | 0 | X > Y
2473 // 0 | 0 | 1 | X < Y
2474 // 1 | 0 | 0 | X == Y
2475 // 1 | 1 | 1 | unordered
2476 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002477 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002478 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002479 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002480 case ISD::SETOLT: // flipped
2481 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002482 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002483 case ISD::SETOLE: // flipped
2484 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002485 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002486 case ISD::SETUGT: // flipped
2487 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002488 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002489 case ISD::SETUGE: // flipped
2490 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002491 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002492 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002493 case ISD::SETNE: return X86::COND_NE;
2494 case ISD::SETUO: return X86::COND_P;
2495 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002496 case ISD::SETOEQ:
2497 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002498 }
Evan Chengd9558e02006-01-06 00:43:03 +00002499}
2500
Evan Cheng4a460802006-01-11 00:33:36 +00002501/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2502/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002503/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002504static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002505 switch (X86CC) {
2506 default:
2507 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002508 case X86::COND_B:
2509 case X86::COND_BE:
2510 case X86::COND_E:
2511 case X86::COND_P:
2512 case X86::COND_A:
2513 case X86::COND_AE:
2514 case X86::COND_NE:
2515 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002516 return true;
2517 }
2518}
2519
Evan Chengeb2f9692009-10-27 19:56:55 +00002520/// isFPImmLegal - Returns true if the target can instruction select the
2521/// specified FP immediate natively. If false, the legalizer will
2522/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002523bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002524 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2525 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2526 return true;
2527 }
2528 return false;
2529}
2530
Nate Begeman9008ca62009-04-27 18:41:29 +00002531/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2532/// the specified range (L, H].
2533static bool isUndefOrInRange(int Val, int Low, int Hi) {
2534 return (Val < 0) || (Val >= Low && Val < Hi);
2535}
2536
2537/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2538/// specified value.
2539static bool isUndefOrEqual(int Val, int CmpVal) {
2540 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002541 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002542 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002543}
2544
Nate Begeman9008ca62009-04-27 18:41:29 +00002545/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2546/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2547/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002548static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002549 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002550 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002551 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002552 return (Mask[0] < 2 && Mask[1] < 2);
2553 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002554}
2555
Nate Begeman9008ca62009-04-27 18:41:29 +00002556bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002557 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002558 N->getMask(M);
2559 return ::isPSHUFDMask(M, N->getValueType(0));
2560}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002561
Nate Begeman9008ca62009-04-27 18:41:29 +00002562/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2563/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002564static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002565 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002566 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002567
Nate Begeman9008ca62009-04-27 18:41:29 +00002568 // Lower quadword copied in order or undef.
2569 for (int i = 0; i != 4; ++i)
2570 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002571 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002572
Evan Cheng506d3df2006-03-29 23:07:14 +00002573 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002574 for (int i = 4; i != 8; ++i)
2575 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002576 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002577
Evan Cheng506d3df2006-03-29 23:07:14 +00002578 return true;
2579}
2580
Nate Begeman9008ca62009-04-27 18:41:29 +00002581bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002582 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002583 N->getMask(M);
2584 return ::isPSHUFHWMask(M, N->getValueType(0));
2585}
Evan Cheng506d3df2006-03-29 23:07:14 +00002586
Nate Begeman9008ca62009-04-27 18:41:29 +00002587/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2588/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002589static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002590 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002591 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002592
Rafael Espindola15684b22009-04-24 12:40:33 +00002593 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002594 for (int i = 4; i != 8; ++i)
2595 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002596 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002597
Rafael Espindola15684b22009-04-24 12:40:33 +00002598 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002599 for (int i = 0; i != 4; ++i)
2600 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002601 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002602
Rafael Espindola15684b22009-04-24 12:40:33 +00002603 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002604}
2605
Nate Begeman9008ca62009-04-27 18:41:29 +00002606bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002607 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002608 N->getMask(M);
2609 return ::isPSHUFLWMask(M, N->getValueType(0));
2610}
2611
Nate Begemana09008b2009-10-19 02:17:23 +00002612/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2613/// is suitable for input to PALIGNR.
2614static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2615 bool hasSSSE3) {
2616 int i, e = VT.getVectorNumElements();
2617
2618 // Do not handle v2i64 / v2f64 shuffles with palignr.
2619 if (e < 4 || !hasSSSE3)
2620 return false;
2621
2622 for (i = 0; i != e; ++i)
2623 if (Mask[i] >= 0)
2624 break;
2625
2626 // All undef, not a palignr.
2627 if (i == e)
2628 return false;
2629
2630 // Determine if it's ok to perform a palignr with only the LHS, since we
2631 // don't have access to the actual shuffle elements to see if RHS is undef.
2632 bool Unary = Mask[i] < (int)e;
2633 bool NeedsUnary = false;
2634
2635 int s = Mask[i] - i;
2636
2637 // Check the rest of the elements to see if they are consecutive.
2638 for (++i; i != e; ++i) {
2639 int m = Mask[i];
2640 if (m < 0)
2641 continue;
2642
2643 Unary = Unary && (m < (int)e);
2644 NeedsUnary = NeedsUnary || (m < s);
2645
2646 if (NeedsUnary && !Unary)
2647 return false;
2648 if (Unary && m != ((s+i) & (e-1)))
2649 return false;
2650 if (!Unary && m != (s+i))
2651 return false;
2652 }
2653 return true;
2654}
2655
2656bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2657 SmallVector<int, 8> M;
2658 N->getMask(M);
2659 return ::isPALIGNRMask(M, N->getValueType(0), true);
2660}
2661
Evan Cheng14aed5e2006-03-24 01:18:28 +00002662/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2663/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002664static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002665 int NumElems = VT.getVectorNumElements();
2666 if (NumElems != 2 && NumElems != 4)
2667 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002668
Nate Begeman9008ca62009-04-27 18:41:29 +00002669 int Half = NumElems / 2;
2670 for (int i = 0; i < Half; ++i)
2671 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002672 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002673 for (int i = Half; i < NumElems; ++i)
2674 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002675 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002676
Evan Cheng14aed5e2006-03-24 01:18:28 +00002677 return true;
2678}
2679
Nate Begeman9008ca62009-04-27 18:41:29 +00002680bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2681 SmallVector<int, 8> M;
2682 N->getMask(M);
2683 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002684}
2685
Evan Cheng213d2cf2007-05-17 18:45:50 +00002686/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002687/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2688/// half elements to come from vector 1 (which would equal the dest.) and
2689/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002690static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002691 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002692
2693 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002694 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002695
Nate Begeman9008ca62009-04-27 18:41:29 +00002696 int Half = NumElems / 2;
2697 for (int i = 0; i < Half; ++i)
2698 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002699 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002700 for (int i = Half; i < NumElems; ++i)
2701 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002702 return false;
2703 return true;
2704}
2705
Nate Begeman9008ca62009-04-27 18:41:29 +00002706static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2707 SmallVector<int, 8> M;
2708 N->getMask(M);
2709 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002710}
2711
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002712/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2713/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002714bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2715 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002716 return false;
2717
Evan Cheng2064a2b2006-03-28 06:50:32 +00002718 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002719 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2720 isUndefOrEqual(N->getMaskElt(1), 7) &&
2721 isUndefOrEqual(N->getMaskElt(2), 2) &&
2722 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002723}
2724
Nate Begeman0b10b912009-11-07 23:17:15 +00002725/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2726/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2727/// <2, 3, 2, 3>
2728bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2729 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2730
2731 if (NumElems != 4)
2732 return false;
2733
2734 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2735 isUndefOrEqual(N->getMaskElt(1), 3) &&
2736 isUndefOrEqual(N->getMaskElt(2), 2) &&
2737 isUndefOrEqual(N->getMaskElt(3), 3);
2738}
2739
Evan Cheng5ced1d82006-04-06 23:23:56 +00002740/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2741/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002742bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2743 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002744
Evan Cheng5ced1d82006-04-06 23:23:56 +00002745 if (NumElems != 2 && NumElems != 4)
2746 return false;
2747
Evan Chengc5cdff22006-04-07 21:53:05 +00002748 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002749 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002750 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002751
Evan Chengc5cdff22006-04-07 21:53:05 +00002752 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002753 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002754 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002755
2756 return true;
2757}
2758
Nate Begeman0b10b912009-11-07 23:17:15 +00002759/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2760/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2761bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002762 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002763
Evan Cheng5ced1d82006-04-06 23:23:56 +00002764 if (NumElems != 2 && NumElems != 4)
2765 return false;
2766
Evan Chengc5cdff22006-04-07 21:53:05 +00002767 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002768 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002769 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002770
Nate Begeman9008ca62009-04-27 18:41:29 +00002771 for (unsigned i = 0; i < NumElems/2; ++i)
2772 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002773 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002774
2775 return true;
2776}
2777
Evan Cheng0038e592006-03-28 00:39:58 +00002778/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2779/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002780static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002781 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002782 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002783 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002784 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002785
Nate Begeman9008ca62009-04-27 18:41:29 +00002786 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2787 int BitI = Mask[i];
2788 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002789 if (!isUndefOrEqual(BitI, j))
2790 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002791 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002792 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002793 return false;
2794 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002795 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002796 return false;
2797 }
Evan Cheng0038e592006-03-28 00:39:58 +00002798 }
Evan Cheng0038e592006-03-28 00:39:58 +00002799 return true;
2800}
2801
Nate Begeman9008ca62009-04-27 18:41:29 +00002802bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2803 SmallVector<int, 8> M;
2804 N->getMask(M);
2805 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002806}
2807
Evan Cheng4fcb9222006-03-28 02:43:26 +00002808/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2809/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002810static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002811 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002812 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002813 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002814 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002815
Nate Begeman9008ca62009-04-27 18:41:29 +00002816 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2817 int BitI = Mask[i];
2818 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002819 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002820 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002821 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002822 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002823 return false;
2824 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002825 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002826 return false;
2827 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002828 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002829 return true;
2830}
2831
Nate Begeman9008ca62009-04-27 18:41:29 +00002832bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2833 SmallVector<int, 8> M;
2834 N->getMask(M);
2835 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002836}
2837
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002838/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2839/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2840/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002841static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002842 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002843 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002844 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002845
Nate Begeman9008ca62009-04-27 18:41:29 +00002846 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2847 int BitI = Mask[i];
2848 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002849 if (!isUndefOrEqual(BitI, j))
2850 return false;
2851 if (!isUndefOrEqual(BitI1, j))
2852 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002853 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002854 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002855}
2856
Nate Begeman9008ca62009-04-27 18:41:29 +00002857bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2858 SmallVector<int, 8> M;
2859 N->getMask(M);
2860 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2861}
2862
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002863/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2864/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2865/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002866static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002867 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002868 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2869 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002870
Nate Begeman9008ca62009-04-27 18:41:29 +00002871 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2872 int BitI = Mask[i];
2873 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002874 if (!isUndefOrEqual(BitI, j))
2875 return false;
2876 if (!isUndefOrEqual(BitI1, j))
2877 return false;
2878 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002879 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002880}
2881
Nate Begeman9008ca62009-04-27 18:41:29 +00002882bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2883 SmallVector<int, 8> M;
2884 N->getMask(M);
2885 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2886}
2887
Evan Cheng017dcc62006-04-21 01:05:10 +00002888/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2889/// specifies a shuffle of elements that is suitable for input to MOVSS,
2890/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002891static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002892 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002893 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002894
2895 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002896
Nate Begeman9008ca62009-04-27 18:41:29 +00002897 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002898 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002899
Nate Begeman9008ca62009-04-27 18:41:29 +00002900 for (int i = 1; i < NumElts; ++i)
2901 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002902 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002903
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002904 return true;
2905}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002906
Nate Begeman9008ca62009-04-27 18:41:29 +00002907bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2908 SmallVector<int, 8> M;
2909 N->getMask(M);
2910 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002911}
2912
Evan Cheng017dcc62006-04-21 01:05:10 +00002913/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2914/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002915/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002916static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002917 bool V2IsSplat = false, bool V2IsUndef = false) {
2918 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002919 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002920 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002921
Nate Begeman9008ca62009-04-27 18:41:29 +00002922 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002923 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002924
Nate Begeman9008ca62009-04-27 18:41:29 +00002925 for (int i = 1; i < NumOps; ++i)
2926 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2927 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2928 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002929 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002930
Evan Cheng39623da2006-04-20 08:58:49 +00002931 return true;
2932}
2933
Nate Begeman9008ca62009-04-27 18:41:29 +00002934static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002935 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002936 SmallVector<int, 8> M;
2937 N->getMask(M);
2938 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002939}
2940
Evan Chengd9539472006-04-14 21:59:03 +00002941/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2942/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002943bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2944 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002945 return false;
2946
2947 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002948 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002949 int Elt = N->getMaskElt(i);
2950 if (Elt >= 0 && Elt != 1)
2951 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002952 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002953
2954 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002955 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002956 int Elt = N->getMaskElt(i);
2957 if (Elt >= 0 && Elt != 3)
2958 return false;
2959 if (Elt == 3)
2960 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002961 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002962 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002963 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002964 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002965}
2966
2967/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2968/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002969bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2970 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002971 return false;
2972
2973 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002974 for (unsigned i = 0; i < 2; ++i)
2975 if (N->getMaskElt(i) > 0)
2976 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002977
2978 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002979 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002980 int Elt = N->getMaskElt(i);
2981 if (Elt >= 0 && Elt != 2)
2982 return false;
2983 if (Elt == 2)
2984 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002985 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002986 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002987 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002988}
2989
Evan Cheng0b457f02008-09-25 20:50:48 +00002990/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2991/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002992bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2993 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00002994
Nate Begeman9008ca62009-04-27 18:41:29 +00002995 for (int i = 0; i < e; ++i)
2996 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002997 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002998 for (int i = 0; i < e; ++i)
2999 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003000 return false;
3001 return true;
3002}
3003
Evan Cheng63d33002006-03-22 08:01:21 +00003004/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003005/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003006unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003007 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3008 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3009
Evan Chengb9df0ca2006-03-22 02:53:00 +00003010 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3011 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003012 for (int i = 0; i < NumOperands; ++i) {
3013 int Val = SVOp->getMaskElt(NumOperands-i-1);
3014 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003015 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003016 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003017 if (i != NumOperands - 1)
3018 Mask <<= Shift;
3019 }
Evan Cheng63d33002006-03-22 08:01:21 +00003020 return Mask;
3021}
3022
Evan Cheng506d3df2006-03-29 23:07:14 +00003023/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003024/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003025unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003026 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003027 unsigned Mask = 0;
3028 // 8 nodes, but we only care about the last 4.
3029 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003030 int Val = SVOp->getMaskElt(i);
3031 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003032 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003033 if (i != 4)
3034 Mask <<= 2;
3035 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003036 return Mask;
3037}
3038
3039/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003040/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003041unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003042 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003043 unsigned Mask = 0;
3044 // 8 nodes, but we only care about the first 4.
3045 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003046 int Val = SVOp->getMaskElt(i);
3047 if (Val >= 0)
3048 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003049 if (i != 0)
3050 Mask <<= 2;
3051 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003052 return Mask;
3053}
3054
Nate Begemana09008b2009-10-19 02:17:23 +00003055/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3056/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3057unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3058 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3059 EVT VVT = N->getValueType(0);
3060 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3061 int Val = 0;
3062
3063 unsigned i, e;
3064 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3065 Val = SVOp->getMaskElt(i);
3066 if (Val >= 0)
3067 break;
3068 }
3069 return (Val - i) * EltSize;
3070}
3071
Evan Cheng37b73872009-07-30 08:33:02 +00003072/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3073/// constant +0.0.
3074bool X86::isZeroNode(SDValue Elt) {
3075 return ((isa<ConstantSDNode>(Elt) &&
3076 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3077 (isa<ConstantFPSDNode>(Elt) &&
3078 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3079}
3080
Nate Begeman9008ca62009-04-27 18:41:29 +00003081/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3082/// their permute mask.
3083static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3084 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003085 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003086 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003087 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003088
Nate Begeman5a5ca152009-04-29 05:20:52 +00003089 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003090 int idx = SVOp->getMaskElt(i);
3091 if (idx < 0)
3092 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003093 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003094 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003095 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003096 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003097 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003098 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3099 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003100}
3101
Evan Cheng779ccea2007-12-07 21:30:01 +00003102/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3103/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003104static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003105 unsigned NumElems = VT.getVectorNumElements();
3106 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003107 int idx = Mask[i];
3108 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003109 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003110 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003111 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003112 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003113 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003114 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003115}
3116
Evan Cheng533a0aa2006-04-19 20:35:22 +00003117/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3118/// match movhlps. The lower half elements should come from upper half of
3119/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003120/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003121static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3122 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003123 return false;
3124 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003125 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003126 return false;
3127 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003128 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003129 return false;
3130 return true;
3131}
3132
Evan Cheng5ced1d82006-04-06 23:23:56 +00003133/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003134/// is promoted to a vector. It also returns the LoadSDNode by reference if
3135/// required.
3136static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003137 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3138 return false;
3139 N = N->getOperand(0).getNode();
3140 if (!ISD::isNON_EXTLoad(N))
3141 return false;
3142 if (LD)
3143 *LD = cast<LoadSDNode>(N);
3144 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003145}
3146
Evan Cheng533a0aa2006-04-19 20:35:22 +00003147/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3148/// match movlp{s|d}. The lower half elements should come from lower half of
3149/// V1 (and in order), and the upper half elements should come from the upper
3150/// half of V2 (and in order). And since V1 will become the source of the
3151/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003152static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3153 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003154 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003155 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003156 // Is V2 is a vector load, don't do this transformation. We will try to use
3157 // load folding shufps op.
3158 if (ISD::isNON_EXTLoad(V2))
3159 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003160
Nate Begeman5a5ca152009-04-29 05:20:52 +00003161 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003162
Evan Cheng533a0aa2006-04-19 20:35:22 +00003163 if (NumElems != 2 && NumElems != 4)
3164 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003165 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003166 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003167 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003168 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003169 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003170 return false;
3171 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003172}
3173
Evan Cheng39623da2006-04-20 08:58:49 +00003174/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3175/// all the same.
3176static bool isSplatVector(SDNode *N) {
3177 if (N->getOpcode() != ISD::BUILD_VECTOR)
3178 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003179
Dan Gohman475871a2008-07-27 21:46:04 +00003180 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003181 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3182 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003183 return false;
3184 return true;
3185}
3186
Evan Cheng213d2cf2007-05-17 18:45:50 +00003187/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003188/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003189/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003190static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003191 SDValue V1 = N->getOperand(0);
3192 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003193 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3194 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003195 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003196 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003197 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003198 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3199 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003200 if (Opc != ISD::BUILD_VECTOR ||
3201 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003202 return false;
3203 } else if (Idx >= 0) {
3204 unsigned Opc = V1.getOpcode();
3205 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3206 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003207 if (Opc != ISD::BUILD_VECTOR ||
3208 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003209 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003210 }
3211 }
3212 return true;
3213}
3214
3215/// getZeroVector - Returns a vector of specified type with all zero elements.
3216///
Owen Andersone50ed302009-08-10 22:56:29 +00003217static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003218 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003219 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003220
Chris Lattner8a594482007-11-25 00:24:49 +00003221 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3222 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003223 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003224 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003225 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3226 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003227 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003228 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3229 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003230 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003231 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3232 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003233 }
Dale Johannesenace16102009-02-03 19:33:06 +00003234 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003235}
3236
Chris Lattner8a594482007-11-25 00:24:49 +00003237/// getOnesVector - Returns a vector of specified type with all bits set.
3238///
Owen Andersone50ed302009-08-10 22:56:29 +00003239static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003240 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003241
Chris Lattner8a594482007-11-25 00:24:49 +00003242 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3243 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003244 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003245 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003246 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003247 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003248 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003249 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003250 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003251}
3252
3253
Evan Cheng39623da2006-04-20 08:58:49 +00003254/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3255/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003256static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003257 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003258 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003259
Evan Cheng39623da2006-04-20 08:58:49 +00003260 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003261 SmallVector<int, 8> MaskVec;
3262 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003263
Nate Begeman5a5ca152009-04-29 05:20:52 +00003264 for (unsigned i = 0; i != NumElems; ++i) {
3265 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003266 MaskVec[i] = NumElems;
3267 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003268 }
Evan Cheng39623da2006-04-20 08:58:49 +00003269 }
Evan Cheng39623da2006-04-20 08:58:49 +00003270 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003271 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3272 SVOp->getOperand(1), &MaskVec[0]);
3273 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003274}
3275
Evan Cheng017dcc62006-04-21 01:05:10 +00003276/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3277/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003278static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003279 SDValue V2) {
3280 unsigned NumElems = VT.getVectorNumElements();
3281 SmallVector<int, 8> Mask;
3282 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003283 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003284 Mask.push_back(i);
3285 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003286}
3287
Nate Begeman9008ca62009-04-27 18:41:29 +00003288/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003289static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003290 SDValue V2) {
3291 unsigned NumElems = VT.getVectorNumElements();
3292 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003293 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003294 Mask.push_back(i);
3295 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003296 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003297 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003298}
3299
Nate Begeman9008ca62009-04-27 18:41:29 +00003300/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003301static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003302 SDValue V2) {
3303 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003304 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003305 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003306 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003307 Mask.push_back(i + Half);
3308 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003309 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003310 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003311}
3312
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003313/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003314static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003315 bool HasSSE2) {
3316 if (SV->getValueType(0).getVectorNumElements() <= 4)
3317 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003318
Owen Anderson825b72b2009-08-11 20:47:22 +00003319 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003320 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003321 DebugLoc dl = SV->getDebugLoc();
3322 SDValue V1 = SV->getOperand(0);
3323 int NumElems = VT.getVectorNumElements();
3324 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003325
Nate Begeman9008ca62009-04-27 18:41:29 +00003326 // unpack elements to the correct location
3327 while (NumElems > 4) {
3328 if (EltNo < NumElems/2) {
3329 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3330 } else {
3331 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3332 EltNo -= NumElems/2;
3333 }
3334 NumElems >>= 1;
3335 }
Eric Christopherfd179292009-08-27 18:07:15 +00003336
Nate Begeman9008ca62009-04-27 18:41:29 +00003337 // Perform the splat.
3338 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003339 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003340 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3341 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003342}
3343
Evan Chengba05f722006-04-21 23:03:30 +00003344/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003345/// vector of zero or undef vector. This produces a shuffle where the low
3346/// element of V2 is swizzled into the zero/undef vector, landing at element
3347/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003348static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003349 bool isZero, bool HasSSE2,
3350 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003351 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003352 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003353 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3354 unsigned NumElems = VT.getVectorNumElements();
3355 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003356 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003357 // If this is the insertion idx, put the low elt of V2 here.
3358 MaskVec.push_back(i == Idx ? NumElems : i);
3359 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003360}
3361
Evan Chengf26ffe92008-05-29 08:22:04 +00003362/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3363/// a shuffle that is zero.
3364static
Nate Begeman9008ca62009-04-27 18:41:29 +00003365unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3366 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003367 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003368 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003369 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003370 int Idx = SVOp->getMaskElt(Index);
3371 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003372 ++NumZeros;
3373 continue;
3374 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003375 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003376 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003377 ++NumZeros;
3378 else
3379 break;
3380 }
3381 return NumZeros;
3382}
3383
3384/// isVectorShift - Returns true if the shuffle can be implemented as a
3385/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003386/// FIXME: split into pslldqi, psrldqi, palignr variants.
3387static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003388 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003389 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003390
3391 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003392 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003393 if (!NumZeros) {
3394 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003395 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003396 if (!NumZeros)
3397 return false;
3398 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003399 bool SeenV1 = false;
3400 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003401 for (int i = NumZeros; i < NumElems; ++i) {
3402 int Val = isLeft ? (i - NumZeros) : i;
3403 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3404 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003405 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003406 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003407 SeenV1 = true;
3408 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003409 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003410 SeenV2 = true;
3411 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003412 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003413 return false;
3414 }
3415 if (SeenV1 && SeenV2)
3416 return false;
3417
Nate Begeman9008ca62009-04-27 18:41:29 +00003418 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003419 ShAmt = NumZeros;
3420 return true;
3421}
3422
3423
Evan Chengc78d3b42006-04-24 18:01:45 +00003424/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3425///
Dan Gohman475871a2008-07-27 21:46:04 +00003426static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003427 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003428 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003429 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003430 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003431
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003432 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003433 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003434 bool First = true;
3435 for (unsigned i = 0; i < 16; ++i) {
3436 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3437 if (ThisIsNonZero && First) {
3438 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003439 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003440 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003441 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003442 First = false;
3443 }
3444
3445 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003446 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003447 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3448 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003449 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003450 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003451 }
3452 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003453 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3454 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3455 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003456 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003457 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003458 } else
3459 ThisElt = LastElt;
3460
Gabor Greifba36cb52008-08-28 21:40:38 +00003461 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003462 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003463 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003464 }
3465 }
3466
Owen Anderson825b72b2009-08-11 20:47:22 +00003467 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003468}
3469
Bill Wendlinga348c562007-03-22 18:42:45 +00003470/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003471///
Dan Gohman475871a2008-07-27 21:46:04 +00003472static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003473 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003474 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003475 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003476 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003477
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003478 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003479 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003480 bool First = true;
3481 for (unsigned i = 0; i < 8; ++i) {
3482 bool isNonZero = (NonZeros & (1 << i)) != 0;
3483 if (isNonZero) {
3484 if (First) {
3485 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003486 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003487 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003488 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003489 First = false;
3490 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003491 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003492 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003493 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003494 }
3495 }
3496
3497 return V;
3498}
3499
Evan Chengf26ffe92008-05-29 08:22:04 +00003500/// getVShift - Return a vector logical shift node.
3501///
Owen Andersone50ed302009-08-10 22:56:29 +00003502static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003503 unsigned NumBits, SelectionDAG &DAG,
3504 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003505 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003506 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003507 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003508 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3509 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3510 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003511 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003512}
3513
Dan Gohman475871a2008-07-27 21:46:04 +00003514SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003515X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3516 SelectionDAG &DAG) {
3517
3518 // Check if the scalar load can be widened into a vector load. And if
3519 // the address is "base + cst" see if the cst can be "absorbed" into
3520 // the shuffle mask.
3521 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3522 SDValue Ptr = LD->getBasePtr();
3523 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3524 return SDValue();
3525 EVT PVT = LD->getValueType(0);
3526 if (PVT != MVT::i32 && PVT != MVT::f32)
3527 return SDValue();
3528
3529 int FI = -1;
3530 int64_t Offset = 0;
3531 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3532 FI = FINode->getIndex();
3533 Offset = 0;
3534 } else if (Ptr.getOpcode() == ISD::ADD &&
3535 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3536 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3537 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3538 Offset = Ptr.getConstantOperandVal(1);
3539 Ptr = Ptr.getOperand(0);
3540 } else {
3541 return SDValue();
3542 }
3543
3544 SDValue Chain = LD->getChain();
3545 // Make sure the stack object alignment is at least 16.
3546 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3547 if (DAG.InferPtrAlignment(Ptr) < 16) {
3548 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003549 // Can't change the alignment. FIXME: It's possible to compute
3550 // the exact stack offset and reference FI + adjust offset instead.
3551 // If someone *really* cares about this. That's the way to implement it.
3552 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003553 } else {
3554 MFI->setObjectAlignment(FI, 16);
3555 }
3556 }
3557
3558 // (Offset % 16) must be multiple of 4. Then address is then
3559 // Ptr + (Offset & ~15).
3560 if (Offset < 0)
3561 return SDValue();
3562 if ((Offset % 16) & 3)
3563 return SDValue();
3564 int64_t StartOffset = Offset & ~15;
3565 if (StartOffset)
3566 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3567 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3568
3569 int EltNo = (Offset - StartOffset) >> 2;
3570 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3571 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
3572 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0);
3573 // Canonicalize it to a v4i32 shuffle.
3574 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3575 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3576 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3577 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3578 }
3579
3580 return SDValue();
3581}
3582
3583SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003584X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003585 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003586 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003587 if (ISD::isBuildVectorAllZeros(Op.getNode())
3588 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003589 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3590 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3591 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003592 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003593 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003594
Gabor Greifba36cb52008-08-28 21:40:38 +00003595 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003596 return getOnesVector(Op.getValueType(), DAG, dl);
3597 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003598 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003599
Owen Andersone50ed302009-08-10 22:56:29 +00003600 EVT VT = Op.getValueType();
3601 EVT ExtVT = VT.getVectorElementType();
3602 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003603
3604 unsigned NumElems = Op.getNumOperands();
3605 unsigned NumZero = 0;
3606 unsigned NumNonZero = 0;
3607 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003608 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003609 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003610 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003611 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003612 if (Elt.getOpcode() == ISD::UNDEF)
3613 continue;
3614 Values.insert(Elt);
3615 if (Elt.getOpcode() != ISD::Constant &&
3616 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003617 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003618 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003619 NumZero++;
3620 else {
3621 NonZeros |= (1 << i);
3622 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003623 }
3624 }
3625
Dan Gohman7f321562007-06-25 16:23:39 +00003626 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003627 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003628 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003629 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003630
Chris Lattner67f453a2008-03-09 05:42:06 +00003631 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003632 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003633 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003634 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003635
Chris Lattner62098042008-03-09 01:05:04 +00003636 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3637 // the value are obviously zero, truncate the value to i32 and do the
3638 // insertion that way. Only do this if the value is non-constant or if the
3639 // value is a constant being inserted into element 0. It is cheaper to do
3640 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003641 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003642 (!IsAllConstants || Idx == 0)) {
3643 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3644 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003645 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3646 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003647
Chris Lattner62098042008-03-09 01:05:04 +00003648 // Truncate the value (which may itself be a constant) to i32, and
3649 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003650 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003651 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003652 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3653 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003654
Chris Lattner62098042008-03-09 01:05:04 +00003655 // Now we have our 32-bit value zero extended in the low element of
3656 // a vector. If Idx != 0, swizzle it into place.
3657 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003658 SmallVector<int, 4> Mask;
3659 Mask.push_back(Idx);
3660 for (unsigned i = 1; i != VecElts; ++i)
3661 Mask.push_back(i);
3662 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003663 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003664 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003665 }
Dale Johannesenace16102009-02-03 19:33:06 +00003666 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003667 }
3668 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003669
Chris Lattner19f79692008-03-08 22:59:52 +00003670 // If we have a constant or non-constant insertion into the low element of
3671 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3672 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003673 // depending on what the source datatype is.
3674 if (Idx == 0) {
3675 if (NumZero == 0) {
3676 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003677 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3678 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003679 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3680 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3681 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3682 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003683 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3684 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3685 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003686 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3687 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3688 Subtarget->hasSSE2(), DAG);
3689 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3690 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003691 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003692
3693 // Is it a vector logical left shift?
3694 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003695 X86::isZeroNode(Op.getOperand(0)) &&
3696 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003697 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003698 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003699 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003700 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003701 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003702 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003703
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003704 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003705 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003706
Chris Lattner19f79692008-03-08 22:59:52 +00003707 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3708 // is a non-constant being inserted into an element other than the low one,
3709 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3710 // movd/movss) to move this into the low element, then shuffle it into
3711 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003712 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003713 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003714
Evan Cheng0db9fe62006-04-25 20:13:52 +00003715 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003716 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3717 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003718 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003719 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003720 MaskVec.push_back(i == Idx ? 0 : 1);
3721 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003722 }
3723 }
3724
Chris Lattner67f453a2008-03-09 05:42:06 +00003725 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003726 if (Values.size() == 1) {
3727 if (EVTBits == 32) {
3728 // Instead of a shuffle like this:
3729 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3730 // Check if it's possible to issue this instead.
3731 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3732 unsigned Idx = CountTrailingZeros_32(NonZeros);
3733 SDValue Item = Op.getOperand(Idx);
3734 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3735 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3736 }
Dan Gohman475871a2008-07-27 21:46:04 +00003737 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003738 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003739
Dan Gohmana3941172007-07-24 22:55:08 +00003740 // A vector full of immediates; various special cases are already
3741 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003742 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003743 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003744
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003745 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003746 if (EVTBits == 64) {
3747 if (NumNonZero == 1) {
3748 // One half is zero or undef.
3749 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003750 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003751 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003752 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3753 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003754 }
Dan Gohman475871a2008-07-27 21:46:04 +00003755 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003756 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003757
3758 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003759 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003760 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003761 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003762 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003763 }
3764
Bill Wendling826f36f2007-03-28 00:57:11 +00003765 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003766 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003767 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003768 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003769 }
3770
3771 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003772 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003773 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003774 if (NumElems == 4 && NumZero > 0) {
3775 for (unsigned i = 0; i < 4; ++i) {
3776 bool isZero = !(NonZeros & (1 << i));
3777 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003778 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003779 else
Dale Johannesenace16102009-02-03 19:33:06 +00003780 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003781 }
3782
3783 for (unsigned i = 0; i < 2; ++i) {
3784 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3785 default: break;
3786 case 0:
3787 V[i] = V[i*2]; // Must be a zero vector.
3788 break;
3789 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003790 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003791 break;
3792 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003793 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003794 break;
3795 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003796 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003797 break;
3798 }
3799 }
3800
Nate Begeman9008ca62009-04-27 18:41:29 +00003801 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003802 bool Reverse = (NonZeros & 0x3) == 2;
3803 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003804 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003805 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3806 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003807 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3808 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003809 }
3810
3811 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003812 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3813 // values to be inserted is equal to the number of elements, in which case
3814 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003815 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003816 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003817 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003818 getSubtarget()->hasSSE41()) {
3819 V[0] = DAG.getUNDEF(VT);
3820 for (unsigned i = 0; i < NumElems; ++i)
3821 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3822 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3823 Op.getOperand(i), DAG.getIntPtrConstant(i));
3824 return V[0];
3825 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003826 // Expand into a number of unpckl*.
3827 // e.g. for v4f32
3828 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3829 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3830 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003831 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003832 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003833 NumElems >>= 1;
3834 while (NumElems != 0) {
3835 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003836 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003837 NumElems >>= 1;
3838 }
3839 return V[0];
3840 }
3841
Dan Gohman475871a2008-07-27 21:46:04 +00003842 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003843}
3844
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003845SDValue
3846X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3847 // We support concatenate two MMX registers and place them in a MMX
3848 // register. This is better than doing a stack convert.
3849 DebugLoc dl = Op.getDebugLoc();
3850 EVT ResVT = Op.getValueType();
3851 assert(Op.getNumOperands() == 2);
3852 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3853 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3854 int Mask[2];
3855 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
3856 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3857 InVec = Op.getOperand(1);
3858 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3859 unsigned NumElts = ResVT.getVectorNumElements();
3860 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3861 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
3862 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
3863 } else {
3864 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
3865 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3866 Mask[0] = 0; Mask[1] = 2;
3867 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
3868 }
3869 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3870}
3871
Nate Begemanb9a47b82009-02-23 08:49:38 +00003872// v8i16 shuffles - Prefer shuffles in the following order:
3873// 1. [all] pshuflw, pshufhw, optional move
3874// 2. [ssse3] 1 x pshufb
3875// 3. [ssse3] 2 x pshufb + 1 x por
3876// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003877static
Nate Begeman9008ca62009-04-27 18:41:29 +00003878SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3879 SelectionDAG &DAG, X86TargetLowering &TLI) {
3880 SDValue V1 = SVOp->getOperand(0);
3881 SDValue V2 = SVOp->getOperand(1);
3882 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003883 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003884
Nate Begemanb9a47b82009-02-23 08:49:38 +00003885 // Determine if more than 1 of the words in each of the low and high quadwords
3886 // of the result come from the same quadword of one of the two inputs. Undef
3887 // mask values count as coming from any quadword, for better codegen.
3888 SmallVector<unsigned, 4> LoQuad(4);
3889 SmallVector<unsigned, 4> HiQuad(4);
3890 BitVector InputQuads(4);
3891 for (unsigned i = 0; i < 8; ++i) {
3892 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003893 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003894 MaskVals.push_back(EltIdx);
3895 if (EltIdx < 0) {
3896 ++Quad[0];
3897 ++Quad[1];
3898 ++Quad[2];
3899 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003900 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003901 }
3902 ++Quad[EltIdx / 4];
3903 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003904 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003905
Nate Begemanb9a47b82009-02-23 08:49:38 +00003906 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003907 unsigned MaxQuad = 1;
3908 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003909 if (LoQuad[i] > MaxQuad) {
3910 BestLoQuad = i;
3911 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003912 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003913 }
3914
Nate Begemanb9a47b82009-02-23 08:49:38 +00003915 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003916 MaxQuad = 1;
3917 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003918 if (HiQuad[i] > MaxQuad) {
3919 BestHiQuad = i;
3920 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003921 }
3922 }
3923
Nate Begemanb9a47b82009-02-23 08:49:38 +00003924 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003925 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003926 // single pshufb instruction is necessary. If There are more than 2 input
3927 // quads, disable the next transformation since it does not help SSSE3.
3928 bool V1Used = InputQuads[0] || InputQuads[1];
3929 bool V2Used = InputQuads[2] || InputQuads[3];
3930 if (TLI.getSubtarget()->hasSSSE3()) {
3931 if (InputQuads.count() == 2 && V1Used && V2Used) {
3932 BestLoQuad = InputQuads.find_first();
3933 BestHiQuad = InputQuads.find_next(BestLoQuad);
3934 }
3935 if (InputQuads.count() > 2) {
3936 BestLoQuad = -1;
3937 BestHiQuad = -1;
3938 }
3939 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003940
Nate Begemanb9a47b82009-02-23 08:49:38 +00003941 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3942 // the shuffle mask. If a quad is scored as -1, that means that it contains
3943 // words from all 4 input quadwords.
3944 SDValue NewV;
3945 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003946 SmallVector<int, 8> MaskV;
3947 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3948 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003949 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003950 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3951 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3952 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003953
Nate Begemanb9a47b82009-02-23 08:49:38 +00003954 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3955 // source words for the shuffle, to aid later transformations.
3956 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003957 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003958 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003959 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003960 if (idx != (int)i)
3961 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003962 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003963 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003964 AllWordsInNewV = false;
3965 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003966 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003967
Nate Begemanb9a47b82009-02-23 08:49:38 +00003968 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3969 if (AllWordsInNewV) {
3970 for (int i = 0; i != 8; ++i) {
3971 int idx = MaskVals[i];
3972 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003973 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003974 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003975 if ((idx != i) && idx < 4)
3976 pshufhw = false;
3977 if ((idx != i) && idx > 3)
3978 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003979 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003980 V1 = NewV;
3981 V2Used = false;
3982 BestLoQuad = 0;
3983 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003984 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003985
Nate Begemanb9a47b82009-02-23 08:49:38 +00003986 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3987 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003988 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00003989 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00003990 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003991 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003992 }
Eric Christopherfd179292009-08-27 18:07:15 +00003993
Nate Begemanb9a47b82009-02-23 08:49:38 +00003994 // If we have SSSE3, and all words of the result are from 1 input vector,
3995 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3996 // is present, fall back to case 4.
3997 if (TLI.getSubtarget()->hasSSSE3()) {
3998 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003999
Nate Begemanb9a47b82009-02-23 08:49:38 +00004000 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004001 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004002 // mask, and elements that come from V1 in the V2 mask, so that the two
4003 // results can be OR'd together.
4004 bool TwoInputs = V1Used && V2Used;
4005 for (unsigned i = 0; i != 8; ++i) {
4006 int EltIdx = MaskVals[i] * 2;
4007 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004008 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4009 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004010 continue;
4011 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004012 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4013 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004014 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004015 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004016 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004017 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004018 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004019 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004020 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004021
Nate Begemanb9a47b82009-02-23 08:49:38 +00004022 // Calculate the shuffle mask for the second input, shuffle it, and
4023 // OR it with the first shuffled input.
4024 pshufbMask.clear();
4025 for (unsigned i = 0; i != 8; ++i) {
4026 int EltIdx = MaskVals[i] * 2;
4027 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004028 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4029 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004030 continue;
4031 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004032 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4033 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004034 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004035 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004036 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004037 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004038 MVT::v16i8, &pshufbMask[0], 16));
4039 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4040 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004041 }
4042
4043 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4044 // and update MaskVals with new element order.
4045 BitVector InOrder(8);
4046 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004047 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004048 for (int i = 0; i != 4; ++i) {
4049 int idx = MaskVals[i];
4050 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004051 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004052 InOrder.set(i);
4053 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004054 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004055 InOrder.set(i);
4056 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004057 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004058 }
4059 }
4060 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004061 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004062 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004063 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004064 }
Eric Christopherfd179292009-08-27 18:07:15 +00004065
Nate Begemanb9a47b82009-02-23 08:49:38 +00004066 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4067 // and update MaskVals with the new element order.
4068 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004069 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004070 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004071 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004072 for (unsigned i = 4; i != 8; ++i) {
4073 int idx = MaskVals[i];
4074 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004075 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004076 InOrder.set(i);
4077 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004078 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004079 InOrder.set(i);
4080 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004081 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004082 }
4083 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004084 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004085 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004086 }
Eric Christopherfd179292009-08-27 18:07:15 +00004087
Nate Begemanb9a47b82009-02-23 08:49:38 +00004088 // In case BestHi & BestLo were both -1, which means each quadword has a word
4089 // from each of the four input quadwords, calculate the InOrder bitvector now
4090 // before falling through to the insert/extract cleanup.
4091 if (BestLoQuad == -1 && BestHiQuad == -1) {
4092 NewV = V1;
4093 for (int i = 0; i != 8; ++i)
4094 if (MaskVals[i] < 0 || MaskVals[i] == i)
4095 InOrder.set(i);
4096 }
Eric Christopherfd179292009-08-27 18:07:15 +00004097
Nate Begemanb9a47b82009-02-23 08:49:38 +00004098 // The other elements are put in the right place using pextrw and pinsrw.
4099 for (unsigned i = 0; i != 8; ++i) {
4100 if (InOrder[i])
4101 continue;
4102 int EltIdx = MaskVals[i];
4103 if (EltIdx < 0)
4104 continue;
4105 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004106 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004107 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004108 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004109 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004110 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004111 DAG.getIntPtrConstant(i));
4112 }
4113 return NewV;
4114}
4115
4116// v16i8 shuffles - Prefer shuffles in the following order:
4117// 1. [ssse3] 1 x pshufb
4118// 2. [ssse3] 2 x pshufb + 1 x por
4119// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4120static
Nate Begeman9008ca62009-04-27 18:41:29 +00004121SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4122 SelectionDAG &DAG, X86TargetLowering &TLI) {
4123 SDValue V1 = SVOp->getOperand(0);
4124 SDValue V2 = SVOp->getOperand(1);
4125 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004126 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004127 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004128
Nate Begemanb9a47b82009-02-23 08:49:38 +00004129 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004130 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004131 // present, fall back to case 3.
4132 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4133 bool V1Only = true;
4134 bool V2Only = true;
4135 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004136 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004137 if (EltIdx < 0)
4138 continue;
4139 if (EltIdx < 16)
4140 V2Only = false;
4141 else
4142 V1Only = false;
4143 }
Eric Christopherfd179292009-08-27 18:07:15 +00004144
Nate Begemanb9a47b82009-02-23 08:49:38 +00004145 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4146 if (TLI.getSubtarget()->hasSSSE3()) {
4147 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004148
Nate Begemanb9a47b82009-02-23 08:49:38 +00004149 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004150 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004151 //
4152 // Otherwise, we have elements from both input vectors, and must zero out
4153 // elements that come from V2 in the first mask, and V1 in the second mask
4154 // so that we can OR them together.
4155 bool TwoInputs = !(V1Only || V2Only);
4156 for (unsigned i = 0; i != 16; ++i) {
4157 int EltIdx = MaskVals[i];
4158 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004159 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004160 continue;
4161 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004162 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004163 }
4164 // If all the elements are from V2, assign it to V1 and return after
4165 // building the first pshufb.
4166 if (V2Only)
4167 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004168 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004169 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004170 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004171 if (!TwoInputs)
4172 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004173
Nate Begemanb9a47b82009-02-23 08:49:38 +00004174 // Calculate the shuffle mask for the second input, shuffle it, and
4175 // OR it with the first shuffled input.
4176 pshufbMask.clear();
4177 for (unsigned i = 0; i != 16; ++i) {
4178 int EltIdx = MaskVals[i];
4179 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004180 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004181 continue;
4182 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004183 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004184 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004185 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004186 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004187 MVT::v16i8, &pshufbMask[0], 16));
4188 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004189 }
Eric Christopherfd179292009-08-27 18:07:15 +00004190
Nate Begemanb9a47b82009-02-23 08:49:38 +00004191 // No SSSE3 - Calculate in place words and then fix all out of place words
4192 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4193 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004194 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4195 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004196 SDValue NewV = V2Only ? V2 : V1;
4197 for (int i = 0; i != 8; ++i) {
4198 int Elt0 = MaskVals[i*2];
4199 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004200
Nate Begemanb9a47b82009-02-23 08:49:38 +00004201 // This word of the result is all undef, skip it.
4202 if (Elt0 < 0 && Elt1 < 0)
4203 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004204
Nate Begemanb9a47b82009-02-23 08:49:38 +00004205 // This word of the result is already in the correct place, skip it.
4206 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4207 continue;
4208 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4209 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004210
Nate Begemanb9a47b82009-02-23 08:49:38 +00004211 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4212 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4213 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004214
4215 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4216 // using a single extract together, load it and store it.
4217 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004218 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004219 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004220 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004221 DAG.getIntPtrConstant(i));
4222 continue;
4223 }
4224
Nate Begemanb9a47b82009-02-23 08:49:38 +00004225 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004226 // source byte is not also odd, shift the extracted word left 8 bits
4227 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004228 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004229 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004230 DAG.getIntPtrConstant(Elt1 / 2));
4231 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004232 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004233 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004234 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004235 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4236 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004237 }
4238 // If Elt0 is defined, extract it from the appropriate source. If the
4239 // source byte is not also even, shift the extracted word right 8 bits. If
4240 // Elt1 was also defined, OR the extracted values together before
4241 // inserting them in the result.
4242 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004243 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004244 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4245 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004246 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004247 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004248 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004249 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4250 DAG.getConstant(0x00FF, MVT::i16));
4251 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004252 : InsElt0;
4253 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004254 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004255 DAG.getIntPtrConstant(i));
4256 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004257 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004258}
4259
Evan Cheng7a831ce2007-12-15 03:00:47 +00004260/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4261/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4262/// done when every pair / quad of shuffle mask elements point to elements in
4263/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004264/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4265static
Nate Begeman9008ca62009-04-27 18:41:29 +00004266SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4267 SelectionDAG &DAG,
4268 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004269 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004270 SDValue V1 = SVOp->getOperand(0);
4271 SDValue V2 = SVOp->getOperand(1);
4272 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004273 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004274 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004275 EVT MaskEltVT = MaskVT.getVectorElementType();
4276 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004277 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004278 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004279 case MVT::v4f32: NewVT = MVT::v2f64; break;
4280 case MVT::v4i32: NewVT = MVT::v2i64; break;
4281 case MVT::v8i16: NewVT = MVT::v4i32; break;
4282 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004283 }
4284
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004285 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004286 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004287 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004288 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004289 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004290 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004291 int Scale = NumElems / NewWidth;
4292 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004293 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004294 int StartIdx = -1;
4295 for (int j = 0; j < Scale; ++j) {
4296 int EltIdx = SVOp->getMaskElt(i+j);
4297 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004298 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004299 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004300 StartIdx = EltIdx - (EltIdx % Scale);
4301 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004302 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004303 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004304 if (StartIdx == -1)
4305 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004306 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004307 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004308 }
4309
Dale Johannesenace16102009-02-03 19:33:06 +00004310 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4311 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004312 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004313}
4314
Evan Chengd880b972008-05-09 21:53:03 +00004315/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004316///
Owen Andersone50ed302009-08-10 22:56:29 +00004317static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004318 SDValue SrcOp, SelectionDAG &DAG,
4319 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004320 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004321 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004322 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004323 LD = dyn_cast<LoadSDNode>(SrcOp);
4324 if (!LD) {
4325 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4326 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004327 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4328 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004329 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4330 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004331 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004332 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004333 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004334 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4335 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4336 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4337 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004338 SrcOp.getOperand(0)
4339 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004340 }
4341 }
4342 }
4343
Dale Johannesenace16102009-02-03 19:33:06 +00004344 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4345 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004346 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004347 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004348}
4349
Evan Chengace3c172008-07-22 21:13:36 +00004350/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4351/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004352static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004353LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4354 SDValue V1 = SVOp->getOperand(0);
4355 SDValue V2 = SVOp->getOperand(1);
4356 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004357 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004358
Evan Chengace3c172008-07-22 21:13:36 +00004359 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004360 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004361 SmallVector<int, 8> Mask1(4U, -1);
4362 SmallVector<int, 8> PermMask;
4363 SVOp->getMask(PermMask);
4364
Evan Chengace3c172008-07-22 21:13:36 +00004365 unsigned NumHi = 0;
4366 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004367 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004368 int Idx = PermMask[i];
4369 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004370 Locs[i] = std::make_pair(-1, -1);
4371 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004372 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4373 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004374 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004375 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004376 NumLo++;
4377 } else {
4378 Locs[i] = std::make_pair(1, NumHi);
4379 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004380 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004381 NumHi++;
4382 }
4383 }
4384 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004385
Evan Chengace3c172008-07-22 21:13:36 +00004386 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004387 // If no more than two elements come from either vector. This can be
4388 // implemented with two shuffles. First shuffle gather the elements.
4389 // The second shuffle, which takes the first shuffle as both of its
4390 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004391 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004392
Nate Begeman9008ca62009-04-27 18:41:29 +00004393 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004394
Evan Chengace3c172008-07-22 21:13:36 +00004395 for (unsigned i = 0; i != 4; ++i) {
4396 if (Locs[i].first == -1)
4397 continue;
4398 else {
4399 unsigned Idx = (i < 2) ? 0 : 4;
4400 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004401 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004402 }
4403 }
4404
Nate Begeman9008ca62009-04-27 18:41:29 +00004405 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004406 } else if (NumLo == 3 || NumHi == 3) {
4407 // Otherwise, we must have three elements from one vector, call it X, and
4408 // one element from the other, call it Y. First, use a shufps to build an
4409 // intermediate vector with the one element from Y and the element from X
4410 // that will be in the same half in the final destination (the indexes don't
4411 // matter). Then, use a shufps to build the final vector, taking the half
4412 // containing the element from Y from the intermediate, and the other half
4413 // from X.
4414 if (NumHi == 3) {
4415 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004416 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004417 std::swap(V1, V2);
4418 }
4419
4420 // Find the element from V2.
4421 unsigned HiIndex;
4422 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004423 int Val = PermMask[HiIndex];
4424 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004425 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004426 if (Val >= 4)
4427 break;
4428 }
4429
Nate Begeman9008ca62009-04-27 18:41:29 +00004430 Mask1[0] = PermMask[HiIndex];
4431 Mask1[1] = -1;
4432 Mask1[2] = PermMask[HiIndex^1];
4433 Mask1[3] = -1;
4434 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004435
4436 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004437 Mask1[0] = PermMask[0];
4438 Mask1[1] = PermMask[1];
4439 Mask1[2] = HiIndex & 1 ? 6 : 4;
4440 Mask1[3] = HiIndex & 1 ? 4 : 6;
4441 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004442 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004443 Mask1[0] = HiIndex & 1 ? 2 : 0;
4444 Mask1[1] = HiIndex & 1 ? 0 : 2;
4445 Mask1[2] = PermMask[2];
4446 Mask1[3] = PermMask[3];
4447 if (Mask1[2] >= 0)
4448 Mask1[2] += 4;
4449 if (Mask1[3] >= 0)
4450 Mask1[3] += 4;
4451 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004452 }
Evan Chengace3c172008-07-22 21:13:36 +00004453 }
4454
4455 // Break it into (shuffle shuffle_hi, shuffle_lo).
4456 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004457 SmallVector<int,8> LoMask(4U, -1);
4458 SmallVector<int,8> HiMask(4U, -1);
4459
4460 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004461 unsigned MaskIdx = 0;
4462 unsigned LoIdx = 0;
4463 unsigned HiIdx = 2;
4464 for (unsigned i = 0; i != 4; ++i) {
4465 if (i == 2) {
4466 MaskPtr = &HiMask;
4467 MaskIdx = 1;
4468 LoIdx = 0;
4469 HiIdx = 2;
4470 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004471 int Idx = PermMask[i];
4472 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004473 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004474 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004475 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004476 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004477 LoIdx++;
4478 } else {
4479 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004480 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004481 HiIdx++;
4482 }
4483 }
4484
Nate Begeman9008ca62009-04-27 18:41:29 +00004485 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4486 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4487 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004488 for (unsigned i = 0; i != 4; ++i) {
4489 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004490 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004491 } else {
4492 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004493 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004494 }
4495 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004496 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004497}
4498
Dan Gohman475871a2008-07-27 21:46:04 +00004499SDValue
4500X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004501 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004502 SDValue V1 = Op.getOperand(0);
4503 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004504 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004505 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004506 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004507 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004508 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4509 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004510 bool V1IsSplat = false;
4511 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004512
Nate Begeman9008ca62009-04-27 18:41:29 +00004513 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004514 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004515
Nate Begeman9008ca62009-04-27 18:41:29 +00004516 // Promote splats to v4f32.
4517 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004518 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004519 return Op;
4520 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004521 }
4522
Evan Cheng7a831ce2007-12-15 03:00:47 +00004523 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4524 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004525 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004526 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004527 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004528 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004529 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004530 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004531 // FIXME: Figure out a cleaner way to do this.
4532 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004533 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004534 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004535 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004536 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4537 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4538 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004539 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004540 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004541 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4542 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004543 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004544 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004545 }
4546 }
Eric Christopherfd179292009-08-27 18:07:15 +00004547
Nate Begeman9008ca62009-04-27 18:41:29 +00004548 if (X86::isPSHUFDMask(SVOp))
4549 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004550
Evan Chengf26ffe92008-05-29 08:22:04 +00004551 // Check if this can be converted into a logical shift.
4552 bool isLeft = false;
4553 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004554 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004555 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004556 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004557 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004558 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004559 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004560 EVT EltVT = VT.getVectorElementType();
4561 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004562 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004563 }
Eric Christopherfd179292009-08-27 18:07:15 +00004564
Nate Begeman9008ca62009-04-27 18:41:29 +00004565 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004566 if (V1IsUndef)
4567 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004568 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004569 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004570 if (!isMMX)
4571 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004572 }
Eric Christopherfd179292009-08-27 18:07:15 +00004573
Nate Begeman9008ca62009-04-27 18:41:29 +00004574 // FIXME: fold these into legal mask.
4575 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4576 X86::isMOVSLDUPMask(SVOp) ||
4577 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004578 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004579 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004580 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004581
Nate Begeman9008ca62009-04-27 18:41:29 +00004582 if (ShouldXformToMOVHLPS(SVOp) ||
4583 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4584 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004585
Evan Chengf26ffe92008-05-29 08:22:04 +00004586 if (isShift) {
4587 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004588 EVT EltVT = VT.getVectorElementType();
4589 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004590 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004591 }
Eric Christopherfd179292009-08-27 18:07:15 +00004592
Evan Cheng9eca5e82006-10-25 21:49:50 +00004593 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004594 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4595 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004596 V1IsSplat = isSplatVector(V1.getNode());
4597 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004598
Chris Lattner8a594482007-11-25 00:24:49 +00004599 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004600 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004601 Op = CommuteVectorShuffle(SVOp, DAG);
4602 SVOp = cast<ShuffleVectorSDNode>(Op);
4603 V1 = SVOp->getOperand(0);
4604 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004605 std::swap(V1IsSplat, V2IsSplat);
4606 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004607 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004608 }
4609
Nate Begeman9008ca62009-04-27 18:41:29 +00004610 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4611 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004612 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004613 return V1;
4614 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4615 // the instruction selector will not match, so get a canonical MOVL with
4616 // swapped operands to undo the commute.
4617 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004618 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004619
Nate Begeman9008ca62009-04-27 18:41:29 +00004620 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4621 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4622 X86::isUNPCKLMask(SVOp) ||
4623 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004624 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004625
Evan Cheng9bbbb982006-10-25 20:48:19 +00004626 if (V2IsSplat) {
4627 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004628 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004629 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004630 SDValue NewMask = NormalizeMask(SVOp, DAG);
4631 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4632 if (NSVOp != SVOp) {
4633 if (X86::isUNPCKLMask(NSVOp, true)) {
4634 return NewMask;
4635 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4636 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004637 }
4638 }
4639 }
4640
Evan Cheng9eca5e82006-10-25 21:49:50 +00004641 if (Commuted) {
4642 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004643 // FIXME: this seems wrong.
4644 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4645 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4646 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4647 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4648 X86::isUNPCKLMask(NewSVOp) ||
4649 X86::isUNPCKHMask(NewSVOp))
4650 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004651 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004652
Nate Begemanb9a47b82009-02-23 08:49:38 +00004653 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004654
4655 // Normalize the node to match x86 shuffle ops if needed
4656 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4657 return CommuteVectorShuffle(SVOp, DAG);
4658
4659 // Check for legal shuffle and return?
4660 SmallVector<int, 16> PermMask;
4661 SVOp->getMask(PermMask);
4662 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004663 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004664
Evan Cheng14b32e12007-12-11 01:46:18 +00004665 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004666 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004667 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004668 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004669 return NewOp;
4670 }
4671
Owen Anderson825b72b2009-08-11 20:47:22 +00004672 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004673 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004674 if (NewOp.getNode())
4675 return NewOp;
4676 }
Eric Christopherfd179292009-08-27 18:07:15 +00004677
Evan Chengace3c172008-07-22 21:13:36 +00004678 // Handle all 4 wide cases with a number of shuffles except for MMX.
4679 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004680 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004681
Dan Gohman475871a2008-07-27 21:46:04 +00004682 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004683}
4684
Dan Gohman475871a2008-07-27 21:46:04 +00004685SDValue
4686X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004687 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004688 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004689 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004690 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004691 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004692 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004693 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004694 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004695 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004696 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004697 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4698 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4699 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004700 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4701 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004702 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004703 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004704 Op.getOperand(0)),
4705 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004706 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004707 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004708 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004709 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004710 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004711 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004712 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4713 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004714 // result has a single use which is a store or a bitcast to i32. And in
4715 // the case of a store, it's not worth it if the index is a constant 0,
4716 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004717 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004718 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004719 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004720 if ((User->getOpcode() != ISD::STORE ||
4721 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4722 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004723 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004724 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004725 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004726 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4727 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004728 Op.getOperand(0)),
4729 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004730 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4731 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004732 // ExtractPS works with constant index.
4733 if (isa<ConstantSDNode>(Op.getOperand(1)))
4734 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004735 }
Dan Gohman475871a2008-07-27 21:46:04 +00004736 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004737}
4738
4739
Dan Gohman475871a2008-07-27 21:46:04 +00004740SDValue
4741X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004742 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004743 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004744
Evan Cheng62a3f152008-03-24 21:52:23 +00004745 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004746 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004747 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004748 return Res;
4749 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004750
Owen Andersone50ed302009-08-10 22:56:29 +00004751 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004752 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004753 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004754 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004755 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004756 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004757 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004758 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4759 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004760 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004761 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004762 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004763 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004764 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004765 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004766 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004767 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004768 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004769 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004770 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004771 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004772 if (Idx == 0)
4773 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004774
Evan Cheng0db9fe62006-04-25 20:13:52 +00004775 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004776 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004777 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004778 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004779 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004780 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004781 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004782 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004783 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4784 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4785 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004786 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004787 if (Idx == 0)
4788 return Op;
4789
4790 // UNPCKHPD the element to the lowest double word, then movsd.
4791 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4792 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004793 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004794 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004795 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004796 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004797 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004798 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004799 }
4800
Dan Gohman475871a2008-07-27 21:46:04 +00004801 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004802}
4803
Dan Gohman475871a2008-07-27 21:46:04 +00004804SDValue
4805X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004806 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004807 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004808 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004809
Dan Gohman475871a2008-07-27 21:46:04 +00004810 SDValue N0 = Op.getOperand(0);
4811 SDValue N1 = Op.getOperand(1);
4812 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004813
Dan Gohman8a55ce42009-09-23 21:02:20 +00004814 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004815 isa<ConstantSDNode>(N2)) {
Dan Gohman8a55ce42009-09-23 21:02:20 +00004816 unsigned Opc = (EltVT.getSizeInBits() == 8) ? X86ISD::PINSRB
4817 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004818 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4819 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004820 if (N1.getValueType() != MVT::i32)
4821 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4822 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004823 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004824 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004825 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004826 // Bits [7:6] of the constant are the source select. This will always be
4827 // zero here. The DAG Combiner may combine an extract_elt index into these
4828 // bits. For example (insert (extract, 3), 2) could be matched by putting
4829 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004830 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004831 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004832 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004833 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004834 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004835 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004836 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004837 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004838 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004839 // PINSR* works with constant index.
4840 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004841 }
Dan Gohman475871a2008-07-27 21:46:04 +00004842 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004843}
4844
Dan Gohman475871a2008-07-27 21:46:04 +00004845SDValue
4846X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004847 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004848 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004849
4850 if (Subtarget->hasSSE41())
4851 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4852
Dan Gohman8a55ce42009-09-23 21:02:20 +00004853 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004854 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004855
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004856 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004857 SDValue N0 = Op.getOperand(0);
4858 SDValue N1 = Op.getOperand(1);
4859 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004860
Dan Gohman8a55ce42009-09-23 21:02:20 +00004861 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004862 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4863 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004864 if (N1.getValueType() != MVT::i32)
4865 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4866 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004867 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004868 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004869 }
Dan Gohman475871a2008-07-27 21:46:04 +00004870 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004871}
4872
Dan Gohman475871a2008-07-27 21:46:04 +00004873SDValue
4874X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004875 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004876 if (Op.getValueType() == MVT::v2f32)
4877 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4878 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4879 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004880 Op.getOperand(0))));
4881
Owen Anderson825b72b2009-08-11 20:47:22 +00004882 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4883 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004884
Owen Anderson825b72b2009-08-11 20:47:22 +00004885 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4886 EVT VT = MVT::v2i32;
4887 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004888 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004889 case MVT::v16i8:
4890 case MVT::v8i16:
4891 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004892 break;
4893 }
Dale Johannesenace16102009-02-03 19:33:06 +00004894 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4895 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004896}
4897
Bill Wendling056292f2008-09-16 21:48:12 +00004898// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4899// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4900// one of the above mentioned nodes. It has to be wrapped because otherwise
4901// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4902// be used to form addressing mode. These wrapped nodes will be selected
4903// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004904SDValue
4905X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004906 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004907
Chris Lattner41621a22009-06-26 19:22:52 +00004908 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4909 // global base reg.
4910 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004911 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004912 CodeModel::Model M = getTargetMachine().getCodeModel();
4913
Chris Lattner4f066492009-07-11 20:29:19 +00004914 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004915 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004916 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004917 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004918 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004919 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004920 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004921
Evan Cheng1606e8e2009-03-13 07:51:59 +00004922 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004923 CP->getAlignment(),
4924 CP->getOffset(), OpFlag);
4925 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004926 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004927 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004928 if (OpFlag) {
4929 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004930 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004931 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004932 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004933 }
4934
4935 return Result;
4936}
4937
Chris Lattner18c59872009-06-27 04:16:01 +00004938SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4939 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004940
Chris Lattner18c59872009-06-27 04:16:01 +00004941 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4942 // global base reg.
4943 unsigned char OpFlag = 0;
4944 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004945 CodeModel::Model M = getTargetMachine().getCodeModel();
4946
Chris Lattner4f066492009-07-11 20:29:19 +00004947 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004948 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004949 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004950 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004951 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004952 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004953 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004954
Chris Lattner18c59872009-06-27 04:16:01 +00004955 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4956 OpFlag);
4957 DebugLoc DL = JT->getDebugLoc();
4958 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004959
Chris Lattner18c59872009-06-27 04:16:01 +00004960 // With PIC, the address is actually $g + Offset.
4961 if (OpFlag) {
4962 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4963 DAG.getNode(X86ISD::GlobalBaseReg,
4964 DebugLoc::getUnknownLoc(), getPointerTy()),
4965 Result);
4966 }
Eric Christopherfd179292009-08-27 18:07:15 +00004967
Chris Lattner18c59872009-06-27 04:16:01 +00004968 return Result;
4969}
4970
4971SDValue
4972X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4973 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004974
Chris Lattner18c59872009-06-27 04:16:01 +00004975 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4976 // global base reg.
4977 unsigned char OpFlag = 0;
4978 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004979 CodeModel::Model M = getTargetMachine().getCodeModel();
4980
Chris Lattner4f066492009-07-11 20:29:19 +00004981 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004982 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004983 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004984 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004985 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004986 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004987 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004988
Chris Lattner18c59872009-06-27 04:16:01 +00004989 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00004990
Chris Lattner18c59872009-06-27 04:16:01 +00004991 DebugLoc DL = Op.getDebugLoc();
4992 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004993
4994
Chris Lattner18c59872009-06-27 04:16:01 +00004995 // With PIC, the address is actually $g + Offset.
4996 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004997 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004998 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4999 DAG.getNode(X86ISD::GlobalBaseReg,
5000 DebugLoc::getUnknownLoc(),
5001 getPointerTy()),
5002 Result);
5003 }
Eric Christopherfd179292009-08-27 18:07:15 +00005004
Chris Lattner18c59872009-06-27 04:16:01 +00005005 return Result;
5006}
5007
Dan Gohman475871a2008-07-27 21:46:04 +00005008SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00005009X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00005010 // Create the TargetBlockAddressAddress node.
5011 unsigned char OpFlags =
5012 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005013 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00005014 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
5015 DebugLoc dl = Op.getDebugLoc();
5016 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5017 /*isTarget=*/true, OpFlags);
5018
Dan Gohmanf705adb2009-10-30 01:28:02 +00005019 if (Subtarget->isPICStyleRIPRel() &&
5020 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005021 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5022 else
5023 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005024
Dan Gohman29cbade2009-11-20 23:18:13 +00005025 // With PIC, the address is actually $g + Offset.
5026 if (isGlobalRelativeToPICBase(OpFlags)) {
5027 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5028 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5029 Result);
5030 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005031
5032 return Result;
5033}
5034
5035SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005036X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005037 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005038 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005039 // Create the TargetGlobalAddress node, folding in the constant
5040 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005041 unsigned char OpFlags =
5042 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005043 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005044 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005045 if (OpFlags == X86II::MO_NO_FLAG &&
5046 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005047 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005048 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005049 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005050 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005051 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005052 }
Eric Christopherfd179292009-08-27 18:07:15 +00005053
Chris Lattner4f066492009-07-11 20:29:19 +00005054 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005055 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005056 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5057 else
5058 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005059
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005060 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005061 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005062 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5063 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005064 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005065 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005066
Chris Lattner36c25012009-07-10 07:34:39 +00005067 // For globals that require a load from a stub to get the address, emit the
5068 // load.
5069 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005070 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00005071 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005072
Dan Gohman6520e202008-10-18 02:06:02 +00005073 // If there was a non-zero offset that we didn't fold, create an explicit
5074 // addition for it.
5075 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005076 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005077 DAG.getConstant(Offset, getPointerTy()));
5078
Evan Cheng0db9fe62006-04-25 20:13:52 +00005079 return Result;
5080}
5081
Evan Chengda43bcf2008-09-24 00:05:32 +00005082SDValue
5083X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
5084 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005085 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005086 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005087}
5088
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005089static SDValue
5090GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005091 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005092 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005093 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005094 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005095 DebugLoc dl = GA->getDebugLoc();
5096 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5097 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005098 GA->getOffset(),
5099 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005100 if (InFlag) {
5101 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005102 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005103 } else {
5104 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005105 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005106 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005107
5108 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5109 MFI->setHasCalls(true);
5110
Rafael Espindola15f1b662009-04-24 12:59:40 +00005111 SDValue Flag = Chain.getValue(1);
5112 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005113}
5114
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005115// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005116static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005117LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005118 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005119 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005120 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5121 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005122 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005123 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005124 PtrVT), InFlag);
5125 InFlag = Chain.getValue(1);
5126
Chris Lattnerb903bed2009-06-26 21:20:29 +00005127 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005128}
5129
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005130// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005131static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005132LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005133 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005134 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5135 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005136}
5137
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005138// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5139// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005140static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005141 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005142 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005143 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005144 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005145 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
5146 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005147 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005148 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005149
5150 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
5151 NULL, 0);
5152
Chris Lattnerb903bed2009-06-26 21:20:29 +00005153 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005154 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5155 // initialexec.
5156 unsigned WrapperKind = X86ISD::Wrapper;
5157 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005158 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005159 } else if (is64Bit) {
5160 assert(model == TLSModel::InitialExec);
5161 OperandFlags = X86II::MO_GOTTPOFF;
5162 WrapperKind = X86ISD::WrapperRIP;
5163 } else {
5164 assert(model == TLSModel::InitialExec);
5165 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005166 }
Eric Christopherfd179292009-08-27 18:07:15 +00005167
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005168 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5169 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005170 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005171 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005172 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005173
Rafael Espindola9a580232009-02-27 13:37:18 +00005174 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005175 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00005176 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005177
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005178 // The address of the thread local variable is the add of the thread
5179 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005180 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005181}
5182
Dan Gohman475871a2008-07-27 21:46:04 +00005183SDValue
5184X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005185 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005186 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005187 assert(Subtarget->isTargetELF() &&
5188 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005189 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005190 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005191
Chris Lattnerb903bed2009-06-26 21:20:29 +00005192 // If GV is an alias then use the aliasee for determining
5193 // thread-localness.
5194 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5195 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005196
Chris Lattnerb903bed2009-06-26 21:20:29 +00005197 TLSModel::Model model = getTLSModel(GV,
5198 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005199
Chris Lattnerb903bed2009-06-26 21:20:29 +00005200 switch (model) {
5201 case TLSModel::GeneralDynamic:
5202 case TLSModel::LocalDynamic: // not implemented
5203 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005204 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005205 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005206
Chris Lattnerb903bed2009-06-26 21:20:29 +00005207 case TLSModel::InitialExec:
5208 case TLSModel::LocalExec:
5209 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5210 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005211 }
Eric Christopherfd179292009-08-27 18:07:15 +00005212
Torok Edwinc23197a2009-07-14 16:55:14 +00005213 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005214 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005215}
5216
Evan Cheng0db9fe62006-04-25 20:13:52 +00005217
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005218/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005219/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005220SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005221 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005222 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005223 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005224 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005225 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005226 SDValue ShOpLo = Op.getOperand(0);
5227 SDValue ShOpHi = Op.getOperand(1);
5228 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005229 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005230 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005231 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005232
Dan Gohman475871a2008-07-27 21:46:04 +00005233 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005234 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005235 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5236 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005237 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005238 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5239 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005240 }
Evan Chenge3413162006-01-09 18:33:28 +00005241
Owen Anderson825b72b2009-08-11 20:47:22 +00005242 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5243 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005244 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005245 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005246
Dan Gohman475871a2008-07-27 21:46:04 +00005247 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005248 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005249 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5250 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005251
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005252 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005253 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5254 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005255 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005256 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5257 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005258 }
5259
Dan Gohman475871a2008-07-27 21:46:04 +00005260 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005261 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005262}
Evan Chenga3195e82006-01-12 22:54:21 +00005263
Dan Gohman475871a2008-07-27 21:46:04 +00005264SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005265 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005266
5267 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005268 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005269 return Op;
5270 }
5271 return SDValue();
5272 }
5273
Owen Anderson825b72b2009-08-11 20:47:22 +00005274 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005275 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005276
Eli Friedman36df4992009-05-27 00:47:34 +00005277 // These are really Legal; return the operand so the caller accepts it as
5278 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005279 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005280 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005281 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005282 Subtarget->is64Bit()) {
5283 return Op;
5284 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005285
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005286 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005287 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005288 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005289 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005290 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005291 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005292 StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005293 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005294 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5295}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005296
Owen Andersone50ed302009-08-10 22:56:29 +00005297SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005298 SDValue StackSlot,
5299 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005300 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005301 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005302 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005303 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005304 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005305 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005306 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005307 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005308 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005309 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005310 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005311
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005312 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005313 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005314 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005315
5316 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5317 // shouldn't be necessary except that RFP cannot be live across
5318 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005319 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005320 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005321 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005322 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005323 SDValue Ops[] = {
5324 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5325 };
5326 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005327 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005328 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005329 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005330
Evan Cheng0db9fe62006-04-25 20:13:52 +00005331 return Result;
5332}
5333
Bill Wendling8b8a6362009-01-17 03:56:04 +00005334// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5335SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5336 // This algorithm is not obvious. Here it is in C code, more or less:
5337 /*
5338 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5339 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5340 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005341
Bill Wendling8b8a6362009-01-17 03:56:04 +00005342 // Copy ints to xmm registers.
5343 __m128i xh = _mm_cvtsi32_si128( hi );
5344 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005345
Bill Wendling8b8a6362009-01-17 03:56:04 +00005346 // Combine into low half of a single xmm register.
5347 __m128i x = _mm_unpacklo_epi32( xh, xl );
5348 __m128d d;
5349 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005350
Bill Wendling8b8a6362009-01-17 03:56:04 +00005351 // Merge in appropriate exponents to give the integer bits the right
5352 // magnitude.
5353 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005354
Bill Wendling8b8a6362009-01-17 03:56:04 +00005355 // Subtract away the biases to deal with the IEEE-754 double precision
5356 // implicit 1.
5357 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005358
Bill Wendling8b8a6362009-01-17 03:56:04 +00005359 // All conversions up to here are exact. The correctly rounded result is
5360 // calculated using the current rounding mode using the following
5361 // horizontal add.
5362 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5363 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5364 // store doesn't really need to be here (except
5365 // maybe to zero the other double)
5366 return sd;
5367 }
5368 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005369
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005370 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005371 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005372
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005373 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005374 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005375 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5376 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5377 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5378 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005379 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005380 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005381
Bill Wendling8b8a6362009-01-17 03:56:04 +00005382 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005383 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005384 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005385 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005386 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005387 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005388 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005389
Owen Anderson825b72b2009-08-11 20:47:22 +00005390 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5391 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005392 Op.getOperand(0),
5393 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005394 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5395 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005396 Op.getOperand(0),
5397 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005398 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5399 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005400 PseudoSourceValue::getConstantPool(), 0,
5401 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005402 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5403 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5404 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005405 PseudoSourceValue::getConstantPool(), 0,
5406 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005407 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005408
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005409 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005410 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005411 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5412 DAG.getUNDEF(MVT::v2f64), ShufMask);
5413 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5414 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005415 DAG.getIntPtrConstant(0));
5416}
5417
Bill Wendling8b8a6362009-01-17 03:56:04 +00005418// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5419SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005420 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005421 // FP constant to bias correct the final result.
5422 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005423 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005424
5425 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005426 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5427 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005428 Op.getOperand(0),
5429 DAG.getIntPtrConstant(0)));
5430
Owen Anderson825b72b2009-08-11 20:47:22 +00005431 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5432 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005433 DAG.getIntPtrConstant(0));
5434
5435 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005436 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5437 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005438 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005439 MVT::v2f64, Load)),
5440 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005441 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005442 MVT::v2f64, Bias)));
5443 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5444 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005445 DAG.getIntPtrConstant(0));
5446
5447 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005448 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005449
5450 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005451 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005452
Owen Anderson825b72b2009-08-11 20:47:22 +00005453 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005454 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005455 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005456 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005457 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005458 }
5459
5460 // Handle final rounding.
5461 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005462}
5463
5464SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005465 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005466 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005467
Evan Chenga06ec9e2009-01-19 08:08:22 +00005468 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5469 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5470 // the optimization here.
5471 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005472 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005473
Owen Andersone50ed302009-08-10 22:56:29 +00005474 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005475 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005476 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005477 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005478 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005479
Bill Wendling8b8a6362009-01-17 03:56:04 +00005480 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005481 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005482 return LowerUINT_TO_FP_i32(Op, DAG);
5483 }
5484
Owen Anderson825b72b2009-08-11 20:47:22 +00005485 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005486
5487 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005488 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005489 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5490 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5491 getPointerTy(), StackSlot, WordOff);
5492 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5493 StackSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005494 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman948e95a2009-05-23 09:59:16 +00005495 OffsetSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005496 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005497}
5498
Dan Gohman475871a2008-07-27 21:46:04 +00005499std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005500FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005501 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005502
Owen Andersone50ed302009-08-10 22:56:29 +00005503 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005504
5505 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005506 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5507 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005508 }
5509
Owen Anderson825b72b2009-08-11 20:47:22 +00005510 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5511 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005512 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005513
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005514 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005515 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005516 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005517 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005518 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005519 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005520 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005521 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005522
Evan Cheng87c89352007-10-15 20:11:21 +00005523 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5524 // stack slot.
5525 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005526 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005527 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005528 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005529
Evan Cheng0db9fe62006-04-25 20:13:52 +00005530 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005531 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005532 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005533 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5534 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5535 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005536 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005537
Dan Gohman475871a2008-07-27 21:46:04 +00005538 SDValue Chain = DAG.getEntryNode();
5539 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005540 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005541 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005542 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005543 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005544 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005545 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005546 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5547 };
Dale Johannesenace16102009-02-03 19:33:06 +00005548 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005549 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005550 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005551 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5552 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005553
Evan Cheng0db9fe62006-04-25 20:13:52 +00005554 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005555 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005556 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005557
Chris Lattner27a6c732007-11-24 07:07:01 +00005558 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005559}
5560
Dan Gohman475871a2008-07-27 21:46:04 +00005561SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005562 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005563 if (Op.getValueType() == MVT::v2i32 &&
5564 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005565 return Op;
5566 }
5567 return SDValue();
5568 }
5569
Eli Friedman948e95a2009-05-23 09:59:16 +00005570 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005571 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005572 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5573 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005574
Chris Lattner27a6c732007-11-24 07:07:01 +00005575 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005576 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005577 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005578}
5579
Eli Friedman948e95a2009-05-23 09:59:16 +00005580SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5581 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5582 SDValue FIST = Vals.first, StackSlot = Vals.second;
5583 assert(FIST.getNode() && "Unexpected failure");
5584
5585 // Load the result.
5586 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5587 FIST, StackSlot, NULL, 0);
5588}
5589
Dan Gohman475871a2008-07-27 21:46:04 +00005590SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005591 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005592 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005593 EVT VT = Op.getValueType();
5594 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005595 if (VT.isVector())
5596 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005597 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005598 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005599 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005600 CV.push_back(C);
5601 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005602 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005603 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005604 CV.push_back(C);
5605 CV.push_back(C);
5606 CV.push_back(C);
5607 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005608 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005609 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005610 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005611 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005612 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005613 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005614 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005615}
5616
Dan Gohman475871a2008-07-27 21:46:04 +00005617SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005618 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005619 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005620 EVT VT = Op.getValueType();
5621 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005622 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005623 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005624 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005625 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005626 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005627 CV.push_back(C);
5628 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005629 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005630 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005631 CV.push_back(C);
5632 CV.push_back(C);
5633 CV.push_back(C);
5634 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005635 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005636 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005637 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005638 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005639 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005640 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005641 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005642 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005643 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5644 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005645 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005646 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005647 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005648 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005649 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005650}
5651
Dan Gohman475871a2008-07-27 21:46:04 +00005652SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005653 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005654 SDValue Op0 = Op.getOperand(0);
5655 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005656 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005657 EVT VT = Op.getValueType();
5658 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005659
5660 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005661 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005662 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005663 SrcVT = VT;
5664 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005665 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005666 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005667 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005668 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005669 }
5670
5671 // At this point the operands and the result should have the same
5672 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005673
Evan Cheng68c47cb2007-01-05 07:55:56 +00005674 // First get the sign bit of second operand.
5675 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005676 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005677 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5678 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005679 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005680 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5681 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5682 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5683 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005684 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005685 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005686 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005687 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005688 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005689 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005690 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005691
5692 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005693 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005694 // Op0 is MVT::f32, Op1 is MVT::f64.
5695 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5696 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5697 DAG.getConstant(32, MVT::i32));
5698 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5699 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005700 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005701 }
5702
Evan Cheng73d6cf12007-01-05 21:37:56 +00005703 // Clear first operand sign bit.
5704 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005705 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005706 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5707 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005708 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005709 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5710 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5711 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5712 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005713 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005714 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005715 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005716 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005717 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005718 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005719 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005720
5721 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005722 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005723}
5724
Dan Gohman076aee32009-03-04 19:44:21 +00005725/// Emit nodes that will be selected as "test Op0,Op0", or something
5726/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005727SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5728 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005729 DebugLoc dl = Op.getDebugLoc();
5730
Dan Gohman31125812009-03-07 01:58:32 +00005731 // CF and OF aren't always set the way we want. Determine which
5732 // of these we need.
5733 bool NeedCF = false;
5734 bool NeedOF = false;
5735 switch (X86CC) {
5736 case X86::COND_A: case X86::COND_AE:
5737 case X86::COND_B: case X86::COND_BE:
5738 NeedCF = true;
5739 break;
5740 case X86::COND_G: case X86::COND_GE:
5741 case X86::COND_L: case X86::COND_LE:
5742 case X86::COND_O: case X86::COND_NO:
5743 NeedOF = true;
5744 break;
5745 default: break;
5746 }
5747
Dan Gohman076aee32009-03-04 19:44:21 +00005748 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005749 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5750 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5751 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005752 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005753 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005754 switch (Op.getNode()->getOpcode()) {
5755 case ISD::ADD:
5756 // Due to an isel shortcoming, be conservative if this add is likely to
5757 // be selected as part of a load-modify-store instruction. When the root
5758 // node in a match is a store, isel doesn't know how to remap non-chain
5759 // non-flag uses of other nodes in the match, such as the ADD in this
5760 // case. This leads to the ADD being left around and reselected, with
5761 // the result being two adds in the output.
5762 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5763 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5764 if (UI->getOpcode() == ISD::STORE)
5765 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005766 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005767 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5768 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005769 if (C->getAPIntValue() == 1) {
5770 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005771 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005772 break;
5773 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005774 // An add of negative one (subtract of one) will be selected as a DEC.
5775 if (C->getAPIntValue().isAllOnesValue()) {
5776 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005777 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005778 break;
5779 }
5780 }
Dan Gohman076aee32009-03-04 19:44:21 +00005781 // Otherwise use a regular EFLAGS-setting add.
5782 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005783 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005784 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005785 case ISD::AND: {
5786 // If the primary and result isn't used, don't bother using X86ISD::AND,
5787 // because a TEST instruction will be better.
5788 bool NonFlagUse = false;
5789 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00005790 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5791 SDNode *User = *UI;
5792 unsigned UOpNo = UI.getOperandNo();
5793 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5794 // Look pass truncate.
5795 UOpNo = User->use_begin().getOperandNo();
5796 User = *User->use_begin();
5797 }
5798 if (User->getOpcode() != ISD::BRCOND &&
5799 User->getOpcode() != ISD::SETCC &&
5800 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00005801 NonFlagUse = true;
5802 break;
5803 }
Evan Cheng17751da2010-01-07 00:54:06 +00005804 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00005805 if (!NonFlagUse)
5806 break;
5807 }
5808 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005809 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005810 case ISD::OR:
5811 case ISD::XOR:
5812 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005813 // likely to be selected as part of a load-modify-store instruction.
5814 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5815 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5816 if (UI->getOpcode() == ISD::STORE)
5817 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005818 // Otherwise use a regular EFLAGS-setting instruction.
5819 switch (Op.getNode()->getOpcode()) {
5820 case ISD::SUB: Opcode = X86ISD::SUB; break;
5821 case ISD::OR: Opcode = X86ISD::OR; break;
5822 case ISD::XOR: Opcode = X86ISD::XOR; break;
5823 case ISD::AND: Opcode = X86ISD::AND; break;
5824 default: llvm_unreachable("unexpected operator!");
5825 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005826 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005827 break;
5828 case X86ISD::ADD:
5829 case X86ISD::SUB:
5830 case X86ISD::INC:
5831 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005832 case X86ISD::OR:
5833 case X86ISD::XOR:
5834 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005835 return SDValue(Op.getNode(), 1);
5836 default:
5837 default_case:
5838 break;
5839 }
5840 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005841 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005842 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005843 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005844 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005845 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005846 DAG.ReplaceAllUsesWith(Op, New);
5847 return SDValue(New.getNode(), 1);
5848 }
5849 }
5850
5851 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005852 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005853 DAG.getConstant(0, Op.getValueType()));
5854}
5855
5856/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5857/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005858SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5859 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005860 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5861 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005862 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005863
5864 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005865 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005866}
5867
Evan Chengd40d03e2010-01-06 19:38:29 +00005868/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
5869/// if it's possible.
5870static SDValue LowerToBT(SDValue Op0, ISD::CondCode CC,
Evan Cheng54de3ea2010-01-05 06:52:31 +00005871 DebugLoc dl, SelectionDAG &DAG) {
Evan Chengd40d03e2010-01-06 19:38:29 +00005872 SDValue LHS, RHS;
5873 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5874 if (ConstantSDNode *Op010C =
5875 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5876 if (Op010C->getZExtValue() == 1) {
5877 LHS = Op0.getOperand(0);
5878 RHS = Op0.getOperand(1).getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005879 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005880 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5881 if (ConstantSDNode *Op000C =
5882 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5883 if (Op000C->getZExtValue() == 1) {
5884 LHS = Op0.getOperand(1);
5885 RHS = Op0.getOperand(0).getOperand(1);
5886 }
5887 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5888 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5889 SDValue AndLHS = Op0.getOperand(0);
5890 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5891 LHS = AndLHS.getOperand(0);
5892 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005893 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005894 }
Evan Cheng0488db92007-09-25 01:57:46 +00005895
Evan Chengd40d03e2010-01-06 19:38:29 +00005896 if (LHS.getNode()) {
5897 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5898 // instruction. Since the shift amount is in-range-or-undefined, we know
5899 // that doing a bittest on the i16 value is ok. We extend to i32 because
5900 // the encoding for the i16 version is larger than the i32 version.
5901 if (LHS.getValueType() == MVT::i8)
5902 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005903
Evan Chengd40d03e2010-01-06 19:38:29 +00005904 // If the operand types disagree, extend the shift amount to match. Since
5905 // BT ignores high bits (like shifts) we can use anyextend.
5906 if (LHS.getValueType() != RHS.getValueType())
5907 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005908
Evan Chengd40d03e2010-01-06 19:38:29 +00005909 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
5910 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
5911 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5912 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005913 }
5914
Evan Cheng54de3ea2010-01-05 06:52:31 +00005915 return SDValue();
5916}
5917
5918SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
5919 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
5920 SDValue Op0 = Op.getOperand(0);
5921 SDValue Op1 = Op.getOperand(1);
5922 DebugLoc dl = Op.getDebugLoc();
5923 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
5924
5925 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00005926 // Lower (X & (1 << N)) == 0 to BT(X, N).
5927 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5928 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
5929 if (Op0.getOpcode() == ISD::AND &&
5930 Op0.hasOneUse() &&
5931 Op1.getOpcode() == ISD::Constant &&
5932 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
5933 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
5934 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
5935 if (NewSetCC.getNode())
5936 return NewSetCC;
5937 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00005938
Chris Lattnere55484e2008-12-25 05:34:37 +00005939 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5940 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00005941 if (X86CC == X86::COND_INVALID)
5942 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005943
Dan Gohman31125812009-03-07 01:58:32 +00005944 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00005945
5946 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00005947 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00005948 return DAG.getNode(ISD::AND, dl, MVT::i8,
5949 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
5950 DAG.getConstant(X86CC, MVT::i8), Cond),
5951 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00005952
Owen Anderson825b72b2009-08-11 20:47:22 +00005953 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5954 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005955}
5956
Dan Gohman475871a2008-07-27 21:46:04 +00005957SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5958 SDValue Cond;
5959 SDValue Op0 = Op.getOperand(0);
5960 SDValue Op1 = Op.getOperand(1);
5961 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005962 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005963 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5964 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005965 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005966
5967 if (isFP) {
5968 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005969 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005970 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5971 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005972 bool Swap = false;
5973
5974 switch (SetCCOpcode) {
5975 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005976 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005977 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005978 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005979 case ISD::SETGT: Swap = true; // Fallthrough
5980 case ISD::SETLT:
5981 case ISD::SETOLT: SSECC = 1; break;
5982 case ISD::SETOGE:
5983 case ISD::SETGE: Swap = true; // Fallthrough
5984 case ISD::SETLE:
5985 case ISD::SETOLE: SSECC = 2; break;
5986 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005987 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005988 case ISD::SETNE: SSECC = 4; break;
5989 case ISD::SETULE: Swap = true;
5990 case ISD::SETUGE: SSECC = 5; break;
5991 case ISD::SETULT: Swap = true;
5992 case ISD::SETUGT: SSECC = 6; break;
5993 case ISD::SETO: SSECC = 7; break;
5994 }
5995 if (Swap)
5996 std::swap(Op0, Op1);
5997
Nate Begemanfb8ead02008-07-25 19:05:58 +00005998 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005999 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006000 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006001 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006002 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6003 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006004 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006005 }
6006 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006007 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006008 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6009 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006010 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006011 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006012 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006013 }
6014 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006015 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006016 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006017
Nate Begeman30a0de92008-07-17 16:51:19 +00006018 // We are handling one of the integer comparisons here. Since SSE only has
6019 // GT and EQ comparisons for integer, swapping operands and multiple
6020 // operations may be required for some comparisons.
6021 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6022 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006023
Owen Anderson825b72b2009-08-11 20:47:22 +00006024 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006025 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006026 case MVT::v8i8:
6027 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6028 case MVT::v4i16:
6029 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6030 case MVT::v2i32:
6031 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6032 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006033 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006034
Nate Begeman30a0de92008-07-17 16:51:19 +00006035 switch (SetCCOpcode) {
6036 default: break;
6037 case ISD::SETNE: Invert = true;
6038 case ISD::SETEQ: Opc = EQOpc; break;
6039 case ISD::SETLT: Swap = true;
6040 case ISD::SETGT: Opc = GTOpc; break;
6041 case ISD::SETGE: Swap = true;
6042 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6043 case ISD::SETULT: Swap = true;
6044 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6045 case ISD::SETUGE: Swap = true;
6046 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6047 }
6048 if (Swap)
6049 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006050
Nate Begeman30a0de92008-07-17 16:51:19 +00006051 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6052 // bits of the inputs before performing those operations.
6053 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006054 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006055 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6056 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006057 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006058 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6059 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006060 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6061 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006062 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006063
Dale Johannesenace16102009-02-03 19:33:06 +00006064 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006065
6066 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006067 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006068 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006069
Nate Begeman30a0de92008-07-17 16:51:19 +00006070 return Result;
6071}
Evan Cheng0488db92007-09-25 01:57:46 +00006072
Evan Cheng370e5342008-12-03 08:38:43 +00006073// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006074static bool isX86LogicalCmp(SDValue Op) {
6075 unsigned Opc = Op.getNode()->getOpcode();
6076 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6077 return true;
6078 if (Op.getResNo() == 1 &&
6079 (Opc == X86ISD::ADD ||
6080 Opc == X86ISD::SUB ||
6081 Opc == X86ISD::SMUL ||
6082 Opc == X86ISD::UMUL ||
6083 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006084 Opc == X86ISD::DEC ||
6085 Opc == X86ISD::OR ||
6086 Opc == X86ISD::XOR ||
6087 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006088 return true;
6089
6090 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006091}
6092
Dan Gohman475871a2008-07-27 21:46:04 +00006093SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006094 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006095 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006096 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006097 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006098
Dan Gohman1a492952009-10-20 16:22:37 +00006099 if (Cond.getOpcode() == ISD::SETCC) {
6100 SDValue NewCond = LowerSETCC(Cond, DAG);
6101 if (NewCond.getNode())
6102 Cond = NewCond;
6103 }
Evan Cheng734503b2006-09-11 02:19:56 +00006104
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006105 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6106 SDValue Op1 = Op.getOperand(1);
6107 SDValue Op2 = Op.getOperand(2);
6108 if (Cond.getOpcode() == X86ISD::SETCC &&
6109 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6110 SDValue Cmp = Cond.getOperand(1);
6111 if (Cmp.getOpcode() == X86ISD::CMP) {
6112 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6113 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6114 ConstantSDNode *RHSC =
6115 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6116 if (N1C && N1C->isAllOnesValue() &&
6117 N2C && N2C->isNullValue() &&
6118 RHSC && RHSC->isNullValue()) {
6119 SDValue CmpOp0 = Cmp.getOperand(0);
Evan Cheng5fef8bc2010-01-28 01:57:22 +00006120 Cmp = DAG.getNode(X86ISD::CMP, dl, CmpOp0.getValueType(),
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006121 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6122 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6123 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6124 }
6125 }
6126 }
6127
Evan Chengad9c0a32009-12-15 00:53:42 +00006128 // Look pass (and (setcc_carry (cmp ...)), 1).
6129 if (Cond.getOpcode() == ISD::AND &&
6130 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6131 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6132 if (C && C->getAPIntValue() == 1)
6133 Cond = Cond.getOperand(0);
6134 }
6135
Evan Cheng3f41d662007-10-08 22:16:29 +00006136 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6137 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006138 if (Cond.getOpcode() == X86ISD::SETCC ||
6139 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006140 CC = Cond.getOperand(0);
6141
Dan Gohman475871a2008-07-27 21:46:04 +00006142 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006143 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006144 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006145
Evan Cheng3f41d662007-10-08 22:16:29 +00006146 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006147 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006148 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006149 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006150
Chris Lattnerd1980a52009-03-12 06:52:53 +00006151 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6152 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006153 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006154 addTest = false;
6155 }
6156 }
6157
6158 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006159 // Look pass the truncate.
6160 if (Cond.getOpcode() == ISD::TRUNCATE)
6161 Cond = Cond.getOperand(0);
6162
6163 // We know the result of AND is compared against zero. Try to match
6164 // it to BT.
6165 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6166 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6167 if (NewSetCC.getNode()) {
6168 CC = NewSetCC.getOperand(0);
6169 Cond = NewSetCC.getOperand(1);
6170 addTest = false;
6171 }
6172 }
6173 }
6174
6175 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006176 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006177 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006178 }
6179
Evan Cheng0488db92007-09-25 01:57:46 +00006180 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6181 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006182 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6183 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006184 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006185}
6186
Evan Cheng370e5342008-12-03 08:38:43 +00006187// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6188// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6189// from the AND / OR.
6190static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6191 Opc = Op.getOpcode();
6192 if (Opc != ISD::OR && Opc != ISD::AND)
6193 return false;
6194 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6195 Op.getOperand(0).hasOneUse() &&
6196 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6197 Op.getOperand(1).hasOneUse());
6198}
6199
Evan Cheng961d6d42009-02-02 08:19:07 +00006200// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6201// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006202static bool isXor1OfSetCC(SDValue Op) {
6203 if (Op.getOpcode() != ISD::XOR)
6204 return false;
6205 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6206 if (N1C && N1C->getAPIntValue() == 1) {
6207 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6208 Op.getOperand(0).hasOneUse();
6209 }
6210 return false;
6211}
6212
Dan Gohman475871a2008-07-27 21:46:04 +00006213SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006214 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006215 SDValue Chain = Op.getOperand(0);
6216 SDValue Cond = Op.getOperand(1);
6217 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006218 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006219 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006220
Dan Gohman1a492952009-10-20 16:22:37 +00006221 if (Cond.getOpcode() == ISD::SETCC) {
6222 SDValue NewCond = LowerSETCC(Cond, DAG);
6223 if (NewCond.getNode())
6224 Cond = NewCond;
6225 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006226#if 0
6227 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006228 else if (Cond.getOpcode() == X86ISD::ADD ||
6229 Cond.getOpcode() == X86ISD::SUB ||
6230 Cond.getOpcode() == X86ISD::SMUL ||
6231 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006232 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006233#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006234
Evan Chengad9c0a32009-12-15 00:53:42 +00006235 // Look pass (and (setcc_carry (cmp ...)), 1).
6236 if (Cond.getOpcode() == ISD::AND &&
6237 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6238 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6239 if (C && C->getAPIntValue() == 1)
6240 Cond = Cond.getOperand(0);
6241 }
6242
Evan Cheng3f41d662007-10-08 22:16:29 +00006243 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6244 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006245 if (Cond.getOpcode() == X86ISD::SETCC ||
6246 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006247 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006248
Dan Gohman475871a2008-07-27 21:46:04 +00006249 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006250 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006251 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006252 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006253 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006254 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006255 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006256 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006257 default: break;
6258 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006259 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006260 // These can only come from an arithmetic instruction with overflow,
6261 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006262 Cond = Cond.getNode()->getOperand(1);
6263 addTest = false;
6264 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006265 }
Evan Cheng0488db92007-09-25 01:57:46 +00006266 }
Evan Cheng370e5342008-12-03 08:38:43 +00006267 } else {
6268 unsigned CondOpc;
6269 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6270 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006271 if (CondOpc == ISD::OR) {
6272 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6273 // two branches instead of an explicit OR instruction with a
6274 // separate test.
6275 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006276 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006277 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006278 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006279 Chain, Dest, CC, Cmp);
6280 CC = Cond.getOperand(1).getOperand(0);
6281 Cond = Cmp;
6282 addTest = false;
6283 }
6284 } else { // ISD::AND
6285 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6286 // two branches instead of an explicit AND instruction with a
6287 // separate test. However, we only do this if this block doesn't
6288 // have a fall-through edge, because this requires an explicit
6289 // jmp when the condition is false.
6290 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006291 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006292 Op.getNode()->hasOneUse()) {
6293 X86::CondCode CCode =
6294 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6295 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006296 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006297 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6298 // Look for an unconditional branch following this conditional branch.
6299 // We need this because we need to reverse the successors in order
6300 // to implement FCMP_OEQ.
6301 if (User.getOpcode() == ISD::BR) {
6302 SDValue FalseBB = User.getOperand(1);
6303 SDValue NewBR =
6304 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6305 assert(NewBR == User);
6306 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006307
Dale Johannesene4d209d2009-02-03 20:21:25 +00006308 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006309 Chain, Dest, CC, Cmp);
6310 X86::CondCode CCode =
6311 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6312 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006313 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006314 Cond = Cmp;
6315 addTest = false;
6316 }
6317 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006318 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006319 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6320 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6321 // It should be transformed during dag combiner except when the condition
6322 // is set by a arithmetics with overflow node.
6323 X86::CondCode CCode =
6324 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6325 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006326 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006327 Cond = Cond.getOperand(0).getOperand(1);
6328 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006329 }
Evan Cheng0488db92007-09-25 01:57:46 +00006330 }
6331
6332 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006333 // Look pass the truncate.
6334 if (Cond.getOpcode() == ISD::TRUNCATE)
6335 Cond = Cond.getOperand(0);
6336
6337 // We know the result of AND is compared against zero. Try to match
6338 // it to BT.
6339 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6340 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6341 if (NewSetCC.getNode()) {
6342 CC = NewSetCC.getOperand(0);
6343 Cond = NewSetCC.getOperand(1);
6344 addTest = false;
6345 }
6346 }
6347 }
6348
6349 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006350 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006351 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006352 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006353 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006354 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006355}
6356
Anton Korobeynikove060b532007-04-17 19:34:00 +00006357
6358// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6359// Calls to _alloca is needed to probe the stack when allocating more than 4k
6360// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6361// that the guard pages used by the OS virtual memory manager are allocated in
6362// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006363SDValue
6364X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006365 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006366 assert(Subtarget->isTargetCygMing() &&
6367 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006368 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006369
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006370 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006371 SDValue Chain = Op.getOperand(0);
6372 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006373 // FIXME: Ensure alignment here
6374
Dan Gohman475871a2008-07-27 21:46:04 +00006375 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006376
Owen Andersone50ed302009-08-10 22:56:29 +00006377 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006378 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006379
Chris Lattnere563bbc2008-10-11 22:08:30 +00006380 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006381
Dale Johannesendd64c412009-02-04 00:33:20 +00006382 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006383 Flag = Chain.getValue(1);
6384
Owen Anderson825b72b2009-08-11 20:47:22 +00006385 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006386 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00006387 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006388 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006389 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006390 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006391 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006392 Flag = Chain.getValue(1);
6393
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006394 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00006395 DAG.getIntPtrConstant(0, true),
6396 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006397 Flag);
6398
Dale Johannesendd64c412009-02-04 00:33:20 +00006399 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006400
Dan Gohman475871a2008-07-27 21:46:04 +00006401 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006402 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006403}
6404
Dan Gohman475871a2008-07-27 21:46:04 +00006405SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006406X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006407 SDValue Chain,
6408 SDValue Dst, SDValue Src,
6409 SDValue Size, unsigned Align,
6410 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006411 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006412 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006413
Bill Wendling6f287b22008-09-30 21:22:07 +00006414 // If not DWORD aligned or size is more than the threshold, call the library.
6415 // The libc version is likely to be faster for these cases. It can use the
6416 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006417 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006418 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006419 ConstantSize->getZExtValue() >
6420 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006421 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006422
6423 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006424 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006425
Bill Wendling6158d842008-10-01 00:59:58 +00006426 if (const char *bzeroEntry = V &&
6427 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006428 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006429 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006430 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006431 TargetLowering::ArgListEntry Entry;
6432 Entry.Node = Dst;
6433 Entry.Ty = IntPtrTy;
6434 Args.push_back(Entry);
6435 Entry.Node = Size;
6436 Args.push_back(Entry);
6437 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006438 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6439 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006440 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006441 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl,
6442 DAG.GetOrdering(Chain.getNode()));
Bill Wendling6158d842008-10-01 00:59:58 +00006443 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006444 }
6445
Dan Gohman707e0182008-04-12 04:36:06 +00006446 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006447 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006448 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006449
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006450 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006451 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006452 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006453 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006454 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006455 unsigned BytesLeft = 0;
6456 bool TwoRepStos = false;
6457 if (ValC) {
6458 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006459 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006460
Evan Cheng0db9fe62006-04-25 20:13:52 +00006461 // If the value is a constant, then we can potentially use larger sets.
6462 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006463 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006464 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006465 ValReg = X86::AX;
6466 Val = (Val << 8) | Val;
6467 break;
6468 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006469 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006470 ValReg = X86::EAX;
6471 Val = (Val << 8) | Val;
6472 Val = (Val << 16) | Val;
6473 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006474 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006475 ValReg = X86::RAX;
6476 Val = (Val << 32) | Val;
6477 }
6478 break;
6479 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006480 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006481 ValReg = X86::AL;
6482 Count = DAG.getIntPtrConstant(SizeVal);
6483 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006484 }
6485
Owen Anderson825b72b2009-08-11 20:47:22 +00006486 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006487 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006488 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6489 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006490 }
6491
Dale Johannesen0f502f62009-02-03 22:26:09 +00006492 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006493 InFlag);
6494 InFlag = Chain.getValue(1);
6495 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006496 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006497 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006498 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006499 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006500 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006501
Scott Michelfdc40a02009-02-17 22:15:04 +00006502 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006503 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006504 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006505 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006506 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006507 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006508 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006509 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006510
Owen Anderson825b72b2009-08-11 20:47:22 +00006511 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006512 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6513 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006514
Evan Cheng0db9fe62006-04-25 20:13:52 +00006515 if (TwoRepStos) {
6516 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006517 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006518 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006519 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006520 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6521 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006522 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006523 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006524 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006525 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006526 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6527 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006528 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006529 // Handle the last 1 - 7 bytes.
6530 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006531 EVT AddrVT = Dst.getValueType();
6532 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006533
Dale Johannesen0f502f62009-02-03 22:26:09 +00006534 Chain = DAG.getMemset(Chain, dl,
6535 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006536 DAG.getConstant(Offset, AddrVT)),
6537 Src,
6538 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006539 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006540 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006541
Dan Gohman707e0182008-04-12 04:36:06 +00006542 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006543 return Chain;
6544}
Evan Cheng11e15b32006-04-03 20:53:28 +00006545
Dan Gohman475871a2008-07-27 21:46:04 +00006546SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006547X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006548 SDValue Chain, SDValue Dst, SDValue Src,
6549 SDValue Size, unsigned Align,
6550 bool AlwaysInline,
6551 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006552 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006553 // This requires the copy size to be a constant, preferrably
6554 // within a subtarget-specific limit.
6555 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6556 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006557 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006558 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006559 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006560 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006561
Evan Cheng1887c1c2008-08-21 21:00:15 +00006562 /// If not DWORD aligned, call the library.
6563 if ((Align & 3) != 0)
6564 return SDValue();
6565
6566 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006567 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006568 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006569 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006570
Duncan Sands83ec4b62008-06-06 12:08:01 +00006571 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006572 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006573 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006574 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006575
Dan Gohman475871a2008-07-27 21:46:04 +00006576 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006577 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006578 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006579 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006580 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006581 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006582 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006583 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006584 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006585 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006586 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006587 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006588 InFlag = Chain.getValue(1);
6589
Owen Anderson825b72b2009-08-11 20:47:22 +00006590 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006591 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6592 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6593 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006594
Dan Gohman475871a2008-07-27 21:46:04 +00006595 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006596 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006597 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006598 // Handle the last 1 - 7 bytes.
6599 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006600 EVT DstVT = Dst.getValueType();
6601 EVT SrcVT = Src.getValueType();
6602 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006603 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006604 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006605 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006606 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006607 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006608 DAG.getConstant(BytesLeft, SizeVT),
6609 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006610 DstSV, DstSVOff + Offset,
6611 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006612 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006613
Owen Anderson825b72b2009-08-11 20:47:22 +00006614 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006615 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006616}
6617
Dan Gohman475871a2008-07-27 21:46:04 +00006618SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006619 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006620 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006621
Evan Cheng25ab6902006-09-08 06:48:29 +00006622 if (!Subtarget->is64Bit()) {
6623 // vastart just stores the address of the VarArgsFrameIndex slot into the
6624 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006625 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006626 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006627 }
6628
6629 // __va_list_tag:
6630 // gp_offset (0 - 6 * 8)
6631 // fp_offset (48 - 48 + 8 * 16)
6632 // overflow_arg_area (point to parameters coming in memory).
6633 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006634 SmallVector<SDValue, 8> MemOps;
6635 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006636 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006637 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006638 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006639 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006640 MemOps.push_back(Store);
6641
6642 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006643 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006644 FIN, DAG.getIntPtrConstant(4));
6645 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006646 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006647 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006648 MemOps.push_back(Store);
6649
6650 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006651 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006652 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006653 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006654 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006655 MemOps.push_back(Store);
6656
6657 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006658 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006659 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006660 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006661 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006662 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006663 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006664 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006665}
6666
Dan Gohman475871a2008-07-27 21:46:04 +00006667SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006668 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6669 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006670 SDValue Chain = Op.getOperand(0);
6671 SDValue SrcPtr = Op.getOperand(1);
6672 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006673
Torok Edwindac237e2009-07-08 20:53:28 +00006674 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006675 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006676}
6677
Dan Gohman475871a2008-07-27 21:46:04 +00006678SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006679 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006680 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006681 SDValue Chain = Op.getOperand(0);
6682 SDValue DstPtr = Op.getOperand(1);
6683 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006684 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6685 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006686 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006687
Dale Johannesendd64c412009-02-04 00:33:20 +00006688 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006689 DAG.getIntPtrConstant(24), 8, false,
6690 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006691}
6692
Dan Gohman475871a2008-07-27 21:46:04 +00006693SDValue
6694X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006695 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006696 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006697 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006698 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006699 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006700 case Intrinsic::x86_sse_comieq_ss:
6701 case Intrinsic::x86_sse_comilt_ss:
6702 case Intrinsic::x86_sse_comile_ss:
6703 case Intrinsic::x86_sse_comigt_ss:
6704 case Intrinsic::x86_sse_comige_ss:
6705 case Intrinsic::x86_sse_comineq_ss:
6706 case Intrinsic::x86_sse_ucomieq_ss:
6707 case Intrinsic::x86_sse_ucomilt_ss:
6708 case Intrinsic::x86_sse_ucomile_ss:
6709 case Intrinsic::x86_sse_ucomigt_ss:
6710 case Intrinsic::x86_sse_ucomige_ss:
6711 case Intrinsic::x86_sse_ucomineq_ss:
6712 case Intrinsic::x86_sse2_comieq_sd:
6713 case Intrinsic::x86_sse2_comilt_sd:
6714 case Intrinsic::x86_sse2_comile_sd:
6715 case Intrinsic::x86_sse2_comigt_sd:
6716 case Intrinsic::x86_sse2_comige_sd:
6717 case Intrinsic::x86_sse2_comineq_sd:
6718 case Intrinsic::x86_sse2_ucomieq_sd:
6719 case Intrinsic::x86_sse2_ucomilt_sd:
6720 case Intrinsic::x86_sse2_ucomile_sd:
6721 case Intrinsic::x86_sse2_ucomigt_sd:
6722 case Intrinsic::x86_sse2_ucomige_sd:
6723 case Intrinsic::x86_sse2_ucomineq_sd: {
6724 unsigned Opc = 0;
6725 ISD::CondCode CC = ISD::SETCC_INVALID;
6726 switch (IntNo) {
6727 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006728 case Intrinsic::x86_sse_comieq_ss:
6729 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006730 Opc = X86ISD::COMI;
6731 CC = ISD::SETEQ;
6732 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006733 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006734 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006735 Opc = X86ISD::COMI;
6736 CC = ISD::SETLT;
6737 break;
6738 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006739 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006740 Opc = X86ISD::COMI;
6741 CC = ISD::SETLE;
6742 break;
6743 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006744 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006745 Opc = X86ISD::COMI;
6746 CC = ISD::SETGT;
6747 break;
6748 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006749 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006750 Opc = X86ISD::COMI;
6751 CC = ISD::SETGE;
6752 break;
6753 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006754 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006755 Opc = X86ISD::COMI;
6756 CC = ISD::SETNE;
6757 break;
6758 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006759 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006760 Opc = X86ISD::UCOMI;
6761 CC = ISD::SETEQ;
6762 break;
6763 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006764 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006765 Opc = X86ISD::UCOMI;
6766 CC = ISD::SETLT;
6767 break;
6768 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006769 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006770 Opc = X86ISD::UCOMI;
6771 CC = ISD::SETLE;
6772 break;
6773 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006774 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006775 Opc = X86ISD::UCOMI;
6776 CC = ISD::SETGT;
6777 break;
6778 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006779 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006780 Opc = X86ISD::UCOMI;
6781 CC = ISD::SETGE;
6782 break;
6783 case Intrinsic::x86_sse_ucomineq_ss:
6784 case Intrinsic::x86_sse2_ucomineq_sd:
6785 Opc = X86ISD::UCOMI;
6786 CC = ISD::SETNE;
6787 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006788 }
Evan Cheng734503b2006-09-11 02:19:56 +00006789
Dan Gohman475871a2008-07-27 21:46:04 +00006790 SDValue LHS = Op.getOperand(1);
6791 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006792 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006793 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006794 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6795 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6796 DAG.getConstant(X86CC, MVT::i8), Cond);
6797 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006798 }
Eric Christopher71c67532009-07-29 00:28:05 +00006799 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006800 // an integer value, not just an instruction so lower it to the ptest
6801 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006802 case Intrinsic::x86_sse41_ptestz:
6803 case Intrinsic::x86_sse41_ptestc:
6804 case Intrinsic::x86_sse41_ptestnzc:{
6805 unsigned X86CC = 0;
6806 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006807 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006808 case Intrinsic::x86_sse41_ptestz:
6809 // ZF = 1
6810 X86CC = X86::COND_E;
6811 break;
6812 case Intrinsic::x86_sse41_ptestc:
6813 // CF = 1
6814 X86CC = X86::COND_B;
6815 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006816 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006817 // ZF and CF = 0
6818 X86CC = X86::COND_A;
6819 break;
6820 }
Eric Christopherfd179292009-08-27 18:07:15 +00006821
Eric Christopher71c67532009-07-29 00:28:05 +00006822 SDValue LHS = Op.getOperand(1);
6823 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006824 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6825 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6826 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6827 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006828 }
Evan Cheng5759f972008-05-04 09:15:50 +00006829
6830 // Fix vector shift instructions where the last operand is a non-immediate
6831 // i32 value.
6832 case Intrinsic::x86_sse2_pslli_w:
6833 case Intrinsic::x86_sse2_pslli_d:
6834 case Intrinsic::x86_sse2_pslli_q:
6835 case Intrinsic::x86_sse2_psrli_w:
6836 case Intrinsic::x86_sse2_psrli_d:
6837 case Intrinsic::x86_sse2_psrli_q:
6838 case Intrinsic::x86_sse2_psrai_w:
6839 case Intrinsic::x86_sse2_psrai_d:
6840 case Intrinsic::x86_mmx_pslli_w:
6841 case Intrinsic::x86_mmx_pslli_d:
6842 case Intrinsic::x86_mmx_pslli_q:
6843 case Intrinsic::x86_mmx_psrli_w:
6844 case Intrinsic::x86_mmx_psrli_d:
6845 case Intrinsic::x86_mmx_psrli_q:
6846 case Intrinsic::x86_mmx_psrai_w:
6847 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006848 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006849 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006850 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006851
6852 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006853 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006854 switch (IntNo) {
6855 case Intrinsic::x86_sse2_pslli_w:
6856 NewIntNo = Intrinsic::x86_sse2_psll_w;
6857 break;
6858 case Intrinsic::x86_sse2_pslli_d:
6859 NewIntNo = Intrinsic::x86_sse2_psll_d;
6860 break;
6861 case Intrinsic::x86_sse2_pslli_q:
6862 NewIntNo = Intrinsic::x86_sse2_psll_q;
6863 break;
6864 case Intrinsic::x86_sse2_psrli_w:
6865 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6866 break;
6867 case Intrinsic::x86_sse2_psrli_d:
6868 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6869 break;
6870 case Intrinsic::x86_sse2_psrli_q:
6871 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6872 break;
6873 case Intrinsic::x86_sse2_psrai_w:
6874 NewIntNo = Intrinsic::x86_sse2_psra_w;
6875 break;
6876 case Intrinsic::x86_sse2_psrai_d:
6877 NewIntNo = Intrinsic::x86_sse2_psra_d;
6878 break;
6879 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006880 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006881 switch (IntNo) {
6882 case Intrinsic::x86_mmx_pslli_w:
6883 NewIntNo = Intrinsic::x86_mmx_psll_w;
6884 break;
6885 case Intrinsic::x86_mmx_pslli_d:
6886 NewIntNo = Intrinsic::x86_mmx_psll_d;
6887 break;
6888 case Intrinsic::x86_mmx_pslli_q:
6889 NewIntNo = Intrinsic::x86_mmx_psll_q;
6890 break;
6891 case Intrinsic::x86_mmx_psrli_w:
6892 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6893 break;
6894 case Intrinsic::x86_mmx_psrli_d:
6895 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6896 break;
6897 case Intrinsic::x86_mmx_psrli_q:
6898 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6899 break;
6900 case Intrinsic::x86_mmx_psrai_w:
6901 NewIntNo = Intrinsic::x86_mmx_psra_w;
6902 break;
6903 case Intrinsic::x86_mmx_psrai_d:
6904 NewIntNo = Intrinsic::x86_mmx_psra_d;
6905 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006906 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006907 }
6908 break;
6909 }
6910 }
Mon P Wangefa42202009-09-03 19:56:25 +00006911
6912 // The vector shift intrinsics with scalars uses 32b shift amounts but
6913 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6914 // to be zero.
6915 SDValue ShOps[4];
6916 ShOps[0] = ShAmt;
6917 ShOps[1] = DAG.getConstant(0, MVT::i32);
6918 if (ShAmtVT == MVT::v4i32) {
6919 ShOps[2] = DAG.getUNDEF(MVT::i32);
6920 ShOps[3] = DAG.getUNDEF(MVT::i32);
6921 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6922 } else {
6923 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6924 }
6925
Owen Andersone50ed302009-08-10 22:56:29 +00006926 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006927 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006928 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006929 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006930 Op.getOperand(1), ShAmt);
6931 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006932 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006933}
Evan Cheng72261582005-12-20 06:22:03 +00006934
Dan Gohman475871a2008-07-27 21:46:04 +00006935SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006936 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006937 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006938
6939 if (Depth > 0) {
6940 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6941 SDValue Offset =
6942 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006943 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006944 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006945 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006946 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006947 NULL, 0);
6948 }
6949
6950 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006951 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006952 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006953 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006954}
6955
Dan Gohman475871a2008-07-27 21:46:04 +00006956SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006957 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6958 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006959 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006960 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006961 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6962 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006963 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006964 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006965 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006966 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006967}
6968
Dan Gohman475871a2008-07-27 21:46:04 +00006969SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006970 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006971 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006972}
6973
Dan Gohman475871a2008-07-27 21:46:04 +00006974SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006975{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006976 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006977 SDValue Chain = Op.getOperand(0);
6978 SDValue Offset = Op.getOperand(1);
6979 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006980 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006981
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006982 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6983 getPointerTy());
6984 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006985
Dale Johannesene4d209d2009-02-03 20:21:25 +00006986 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006987 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006988 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6989 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006990 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006991 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006992
Dale Johannesene4d209d2009-02-03 20:21:25 +00006993 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006994 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006995 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006996}
6997
Dan Gohman475871a2008-07-27 21:46:04 +00006998SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006999 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00007000 SDValue Root = Op.getOperand(0);
7001 SDValue Trmp = Op.getOperand(1); // trampoline
7002 SDValue FPtr = Op.getOperand(2); // nested function
7003 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007004 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007005
Dan Gohman69de1932008-02-06 22:27:42 +00007006 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007007
Duncan Sands339e14f2008-01-16 22:55:25 +00007008 const X86InstrInfo *TII =
7009 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
7010
Duncan Sandsb116fac2007-07-27 20:02:49 +00007011 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007012 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007013
7014 // Large code-model.
7015
7016 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
7017 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
7018
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007019 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7020 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007021
7022 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7023
7024 // Load the pointer to the nested function into R11.
7025 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007026 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007027 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007028 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007029
Owen Anderson825b72b2009-08-11 20:47:22 +00007030 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7031 DAG.getConstant(2, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007032 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007033
7034 // Load the 'nest' parameter value into R10.
7035 // R10 is specified in X86CallingConv.td
7036 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007037 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7038 DAG.getConstant(10, MVT::i64));
7039 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007040 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00007041
Owen Anderson825b72b2009-08-11 20:47:22 +00007042 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7043 DAG.getConstant(12, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007044 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007045
7046 // Jump to the nested function.
7047 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007048 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7049 DAG.getConstant(20, MVT::i64));
7050 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007051 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00007052
7053 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007054 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7055 DAG.getConstant(22, MVT::i64));
7056 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00007057 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00007058
Dan Gohman475871a2008-07-27 21:46:04 +00007059 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007060 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007061 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007062 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007063 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007064 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007065 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007066 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007067
7068 switch (CC) {
7069 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007070 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007071 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007072 case CallingConv::X86_StdCall: {
7073 // Pass 'nest' parameter in ECX.
7074 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007075 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007076
7077 // Check that ECX wasn't needed by an 'inreg' parameter.
7078 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007079 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007080
Chris Lattner58d74912008-03-12 17:45:29 +00007081 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007082 unsigned InRegCount = 0;
7083 unsigned Idx = 1;
7084
7085 for (FunctionType::param_iterator I = FTy->param_begin(),
7086 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007087 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007088 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007089 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007090
7091 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00007092 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007093 }
7094 }
7095 break;
7096 }
7097 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007098 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007099 // Pass 'nest' parameter in EAX.
7100 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007101 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007102 break;
7103 }
7104
Dan Gohman475871a2008-07-27 21:46:04 +00007105 SDValue OutChains[4];
7106 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007107
Owen Anderson825b72b2009-08-11 20:47:22 +00007108 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7109 DAG.getConstant(10, MVT::i32));
7110 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007111
Duncan Sands339e14f2008-01-16 22:55:25 +00007112 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007113 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007114 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007115 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00007116 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007117
Owen Anderson825b72b2009-08-11 20:47:22 +00007118 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7119 DAG.getConstant(1, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007120 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007121
Duncan Sands339e14f2008-01-16 22:55:25 +00007122 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Owen Anderson825b72b2009-08-11 20:47:22 +00007123 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7124 DAG.getConstant(5, MVT::i32));
7125 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00007126 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007127
Owen Anderson825b72b2009-08-11 20:47:22 +00007128 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7129 DAG.getConstant(6, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007130 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007131
Dan Gohman475871a2008-07-27 21:46:04 +00007132 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007133 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007134 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007135 }
7136}
7137
Dan Gohman475871a2008-07-27 21:46:04 +00007138SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007139 /*
7140 The rounding mode is in bits 11:10 of FPSR, and has the following
7141 settings:
7142 00 Round to nearest
7143 01 Round to -inf
7144 10 Round to +inf
7145 11 Round to 0
7146
7147 FLT_ROUNDS, on the other hand, expects the following:
7148 -1 Undefined
7149 0 Round to 0
7150 1 Round to nearest
7151 2 Round to +inf
7152 3 Round to -inf
7153
7154 To perform the conversion, we do:
7155 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7156 */
7157
7158 MachineFunction &MF = DAG.getMachineFunction();
7159 const TargetMachine &TM = MF.getTarget();
7160 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7161 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007162 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007163 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007164
7165 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007166 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007167 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007168
Owen Anderson825b72b2009-08-11 20:47:22 +00007169 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007170 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007171
7172 // Load FP Control Word from stack slot
Owen Anderson825b72b2009-08-11 20:47:22 +00007173 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007174
7175 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007176 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007177 DAG.getNode(ISD::SRL, dl, MVT::i16,
7178 DAG.getNode(ISD::AND, dl, MVT::i16,
7179 CWD, DAG.getConstant(0x800, MVT::i16)),
7180 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007181 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007182 DAG.getNode(ISD::SRL, dl, MVT::i16,
7183 DAG.getNode(ISD::AND, dl, MVT::i16,
7184 CWD, DAG.getConstant(0x400, MVT::i16)),
7185 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007186
Dan Gohman475871a2008-07-27 21:46:04 +00007187 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007188 DAG.getNode(ISD::AND, dl, MVT::i16,
7189 DAG.getNode(ISD::ADD, dl, MVT::i16,
7190 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7191 DAG.getConstant(1, MVT::i16)),
7192 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007193
7194
Duncan Sands83ec4b62008-06-06 12:08:01 +00007195 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007196 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007197}
7198
Dan Gohman475871a2008-07-27 21:46:04 +00007199SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007200 EVT VT = Op.getValueType();
7201 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007202 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007203 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007204
7205 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007206 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007207 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007208 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007209 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007210 }
Evan Cheng18efe262007-12-14 02:13:44 +00007211
Evan Cheng152804e2007-12-14 08:30:15 +00007212 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007213 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007214 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007215
7216 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007217 SDValue Ops[] = {
7218 Op,
7219 DAG.getConstant(NumBits+NumBits-1, OpVT),
7220 DAG.getConstant(X86::COND_E, MVT::i8),
7221 Op.getValue(1)
7222 };
7223 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007224
7225 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007226 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007227
Owen Anderson825b72b2009-08-11 20:47:22 +00007228 if (VT == MVT::i8)
7229 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007230 return Op;
7231}
7232
Dan Gohman475871a2008-07-27 21:46:04 +00007233SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007234 EVT VT = Op.getValueType();
7235 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007236 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007237 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007238
7239 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007240 if (VT == MVT::i8) {
7241 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007242 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007243 }
Evan Cheng152804e2007-12-14 08:30:15 +00007244
7245 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007246 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007247 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007248
7249 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007250 SDValue Ops[] = {
7251 Op,
7252 DAG.getConstant(NumBits, OpVT),
7253 DAG.getConstant(X86::COND_E, MVT::i8),
7254 Op.getValue(1)
7255 };
7256 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007257
Owen Anderson825b72b2009-08-11 20:47:22 +00007258 if (VT == MVT::i8)
7259 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007260 return Op;
7261}
7262
Mon P Wangaf9b9522008-12-18 21:42:19 +00007263SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007264 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007265 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007266 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007267
Mon P Wangaf9b9522008-12-18 21:42:19 +00007268 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7269 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7270 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7271 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7272 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7273 //
7274 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7275 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7276 // return AloBlo + AloBhi + AhiBlo;
7277
7278 SDValue A = Op.getOperand(0);
7279 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007280
Dale Johannesene4d209d2009-02-03 20:21:25 +00007281 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007282 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7283 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007284 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007285 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7286 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007287 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007288 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007289 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007290 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007291 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007292 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007293 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007294 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007295 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007296 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007297 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7298 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007299 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007300 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7301 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007302 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7303 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007304 return Res;
7305}
7306
7307
Bill Wendling74c37652008-12-09 22:08:41 +00007308SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7309 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7310 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007311 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7312 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007313 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007314 SDValue LHS = N->getOperand(0);
7315 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007316 unsigned BaseOp = 0;
7317 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007318 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007319
7320 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007321 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007322 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007323 // A subtract of one will be selected as a INC. Note that INC doesn't
7324 // set CF, so we can't do this for UADDO.
7325 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7326 if (C->getAPIntValue() == 1) {
7327 BaseOp = X86ISD::INC;
7328 Cond = X86::COND_O;
7329 break;
7330 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007331 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007332 Cond = X86::COND_O;
7333 break;
7334 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007335 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007336 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007337 break;
7338 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007339 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7340 // set CF, so we can't do this for USUBO.
7341 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7342 if (C->getAPIntValue() == 1) {
7343 BaseOp = X86ISD::DEC;
7344 Cond = X86::COND_O;
7345 break;
7346 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007347 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007348 Cond = X86::COND_O;
7349 break;
7350 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007351 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007352 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007353 break;
7354 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007355 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007356 Cond = X86::COND_O;
7357 break;
7358 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007359 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007360 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007361 break;
7362 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007363
Bill Wendling61edeb52008-12-02 01:06:39 +00007364 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007365 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007366 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007367
Bill Wendling61edeb52008-12-02 01:06:39 +00007368 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007369 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007370 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007371
Bill Wendling61edeb52008-12-02 01:06:39 +00007372 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7373 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007374}
7375
Dan Gohman475871a2008-07-27 21:46:04 +00007376SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007377 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007378 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007379 unsigned Reg = 0;
7380 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007381 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007382 default:
7383 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007384 case MVT::i8: Reg = X86::AL; size = 1; break;
7385 case MVT::i16: Reg = X86::AX; size = 2; break;
7386 case MVT::i32: Reg = X86::EAX; size = 4; break;
7387 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007388 assert(Subtarget->is64Bit() && "Node not type legal!");
7389 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007390 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007391 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007392 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007393 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007394 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007395 Op.getOperand(1),
7396 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007397 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007398 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007399 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007400 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007401 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007402 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007403 return cpOut;
7404}
7405
Duncan Sands1607f052008-12-01 11:39:25 +00007406SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007407 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007408 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007409 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007410 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007411 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007412 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007413 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7414 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007415 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007416 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7417 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007418 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007419 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007420 rdx.getValue(1)
7421 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007422 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007423}
7424
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007425SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7426 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007427 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007428 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007429 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007430 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007431 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007432 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007433 Node->getOperand(0),
7434 Node->getOperand(1), negOp,
7435 cast<AtomicSDNode>(Node)->getSrcValue(),
7436 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007437}
7438
Evan Cheng0db9fe62006-04-25 20:13:52 +00007439/// LowerOperation - Provide custom lowering hooks for some operations.
7440///
Dan Gohman475871a2008-07-27 21:46:04 +00007441SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007442 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007443 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007444 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7445 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007446 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007447 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007448 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7449 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7450 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7451 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7452 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7453 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007454 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007455 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007456 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007457 case ISD::SHL_PARTS:
7458 case ISD::SRA_PARTS:
7459 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7460 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007461 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007462 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007463 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007464 case ISD::FABS: return LowerFABS(Op, DAG);
7465 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007466 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007467 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007468 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007469 case ISD::SELECT: return LowerSELECT(Op, DAG);
7470 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007471 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007472 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007473 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007474 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007475 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007476 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7477 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007478 case ISD::FRAME_TO_ARGS_OFFSET:
7479 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007480 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007481 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007482 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007483 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007484 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7485 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007486 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007487 case ISD::SADDO:
7488 case ISD::UADDO:
7489 case ISD::SSUBO:
7490 case ISD::USUBO:
7491 case ISD::SMULO:
7492 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007493 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007494 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007495}
7496
Duncan Sands1607f052008-12-01 11:39:25 +00007497void X86TargetLowering::
7498ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7499 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007500 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007501 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007502 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007503
7504 SDValue Chain = Node->getOperand(0);
7505 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007506 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007507 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007508 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007509 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007510 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007511 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007512 SDValue Result =
7513 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7514 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007515 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007516 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007517 Results.push_back(Result.getValue(2));
7518}
7519
Duncan Sands126d9072008-07-04 11:47:58 +00007520/// ReplaceNodeResults - Replace a node with an illegal result type
7521/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007522void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7523 SmallVectorImpl<SDValue>&Results,
7524 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007525 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007526 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007527 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007528 assert(false && "Do not know how to custom type legalize this operation!");
7529 return;
7530 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007531 std::pair<SDValue,SDValue> Vals =
7532 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007533 SDValue FIST = Vals.first, StackSlot = Vals.second;
7534 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007535 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007536 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007537 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007538 }
7539 return;
7540 }
7541 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007542 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007543 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007544 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007545 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007546 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007547 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007548 eax.getValue(2));
7549 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7550 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007551 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007552 Results.push_back(edx.getValue(1));
7553 return;
7554 }
Mon P Wangcd6e7252009-11-30 02:42:02 +00007555 case ISD::SDIV:
7556 case ISD::UDIV:
7557 case ISD::SREM:
7558 case ISD::UREM: {
7559 EVT WidenVT = getTypeToTransformTo(*DAG.getContext(), N->getValueType(0));
7560 Results.push_back(DAG.UnrollVectorOp(N, WidenVT.getVectorNumElements()));
7561 return;
7562 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007563 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007564 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007565 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007566 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007567 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7568 DAG.getConstant(0, MVT::i32));
7569 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7570 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007571 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7572 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007573 cpInL.getValue(1));
7574 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007575 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7576 DAG.getConstant(0, MVT::i32));
7577 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7578 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007579 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007580 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007581 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007582 swapInL.getValue(1));
7583 SDValue Ops[] = { swapInH.getValue(0),
7584 N->getOperand(1),
7585 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007586 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007587 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007588 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007589 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007590 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007591 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007592 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007593 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007594 Results.push_back(cpOutH.getValue(1));
7595 return;
7596 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007597 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007598 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7599 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007600 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007601 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7602 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007603 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007604 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7605 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007606 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007607 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7608 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007609 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007610 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7611 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007612 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007613 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7614 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007615 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007616 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7617 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007618 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007619}
7620
Evan Cheng72261582005-12-20 06:22:03 +00007621const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7622 switch (Opcode) {
7623 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007624 case X86ISD::BSF: return "X86ISD::BSF";
7625 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007626 case X86ISD::SHLD: return "X86ISD::SHLD";
7627 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007628 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007629 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007630 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007631 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007632 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007633 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007634 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7635 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7636 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007637 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007638 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007639 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007640 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007641 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007642 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007643 case X86ISD::COMI: return "X86ISD::COMI";
7644 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007645 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007646 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007647 case X86ISD::CMOV: return "X86ISD::CMOV";
7648 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007649 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007650 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7651 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007652 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007653 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007654 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007655 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007656 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007657 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7658 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007659 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007660 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007661 case X86ISD::FMAX: return "X86ISD::FMAX";
7662 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007663 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7664 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007665 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007666 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007667 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007668 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007669 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007670 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7671 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007672 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7673 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7674 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7675 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7676 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7677 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007678 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7679 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007680 case X86ISD::VSHL: return "X86ISD::VSHL";
7681 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007682 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7683 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7684 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7685 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7686 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7687 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7688 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7689 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7690 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7691 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007692 case X86ISD::ADD: return "X86ISD::ADD";
7693 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007694 case X86ISD::SMUL: return "X86ISD::SMUL";
7695 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007696 case X86ISD::INC: return "X86ISD::INC";
7697 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007698 case X86ISD::OR: return "X86ISD::OR";
7699 case X86ISD::XOR: return "X86ISD::XOR";
7700 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007701 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007702 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007703 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007704 }
7705}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007706
Chris Lattnerc9addb72007-03-30 23:15:24 +00007707// isLegalAddressingMode - Return true if the addressing mode represented
7708// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007709bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007710 const Type *Ty) const {
7711 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007712 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007713
Chris Lattnerc9addb72007-03-30 23:15:24 +00007714 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007715 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007716 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007717
Chris Lattnerc9addb72007-03-30 23:15:24 +00007718 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007719 unsigned GVFlags =
7720 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007721
Chris Lattnerdfed4132009-07-10 07:38:24 +00007722 // If a reference to this global requires an extra load, we can't fold it.
7723 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007724 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007725
Chris Lattnerdfed4132009-07-10 07:38:24 +00007726 // If BaseGV requires a register for the PIC base, we cannot also have a
7727 // BaseReg specified.
7728 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007729 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007730
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007731 // If lower 4G is not available, then we must use rip-relative addressing.
7732 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7733 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007734 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007735
Chris Lattnerc9addb72007-03-30 23:15:24 +00007736 switch (AM.Scale) {
7737 case 0:
7738 case 1:
7739 case 2:
7740 case 4:
7741 case 8:
7742 // These scales always work.
7743 break;
7744 case 3:
7745 case 5:
7746 case 9:
7747 // These scales are formed with basereg+scalereg. Only accept if there is
7748 // no basereg yet.
7749 if (AM.HasBaseReg)
7750 return false;
7751 break;
7752 default: // Other stuff never works.
7753 return false;
7754 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007755
Chris Lattnerc9addb72007-03-30 23:15:24 +00007756 return true;
7757}
7758
7759
Evan Cheng2bd122c2007-10-26 01:56:11 +00007760bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7761 if (!Ty1->isInteger() || !Ty2->isInteger())
7762 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007763 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7764 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007765 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007766 return false;
7767 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007768}
7769
Owen Andersone50ed302009-08-10 22:56:29 +00007770bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007771 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007772 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007773 unsigned NumBits1 = VT1.getSizeInBits();
7774 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007775 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007776 return false;
7777 return Subtarget->is64Bit() || NumBits1 < 64;
7778}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007779
Dan Gohman97121ba2009-04-08 00:15:30 +00007780bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007781 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman5ad7de22010-01-15 22:18:15 +00007782 return Ty1->isInteger(32) && Ty2->isInteger(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007783}
7784
Owen Andersone50ed302009-08-10 22:56:29 +00007785bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007786 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007787 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007788}
7789
Owen Andersone50ed302009-08-10 22:56:29 +00007790bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007791 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007792 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007793}
7794
Evan Cheng60c07e12006-07-05 22:17:51 +00007795/// isShuffleMaskLegal - Targets can use this to indicate that they only
7796/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7797/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7798/// are assumed to be legal.
7799bool
Eric Christopherfd179292009-08-27 18:07:15 +00007800X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007801 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007802 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007803 if (VT.getSizeInBits() == 64)
7804 return false;
7805
Nate Begemana09008b2009-10-19 02:17:23 +00007806 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007807 return (VT.getVectorNumElements() == 2 ||
7808 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7809 isMOVLMask(M, VT) ||
7810 isSHUFPMask(M, VT) ||
7811 isPSHUFDMask(M, VT) ||
7812 isPSHUFHWMask(M, VT) ||
7813 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007814 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007815 isUNPCKLMask(M, VT) ||
7816 isUNPCKHMask(M, VT) ||
7817 isUNPCKL_v_undef_Mask(M, VT) ||
7818 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007819}
7820
Dan Gohman7d8143f2008-04-09 20:09:42 +00007821bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007822X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007823 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007824 unsigned NumElts = VT.getVectorNumElements();
7825 // FIXME: This collection of masks seems suspect.
7826 if (NumElts == 2)
7827 return true;
7828 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7829 return (isMOVLMask(Mask, VT) ||
7830 isCommutedMOVLMask(Mask, VT, true) ||
7831 isSHUFPMask(Mask, VT) ||
7832 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007833 }
7834 return false;
7835}
7836
7837//===----------------------------------------------------------------------===//
7838// X86 Scheduler Hooks
7839//===----------------------------------------------------------------------===//
7840
Mon P Wang63307c32008-05-05 19:05:59 +00007841// private utility function
7842MachineBasicBlock *
7843X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7844 MachineBasicBlock *MBB,
7845 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007846 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007847 unsigned LoadOpc,
7848 unsigned CXchgOpc,
7849 unsigned copyOpc,
7850 unsigned notOpc,
7851 unsigned EAXreg,
7852 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007853 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007854 // For the atomic bitwise operator, we generate
7855 // thisMBB:
7856 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007857 // ld t1 = [bitinstr.addr]
7858 // op t2 = t1, [bitinstr.val]
7859 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007860 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7861 // bz newMBB
7862 // fallthrough -->nextMBB
7863 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7864 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007865 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007866 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007867
Mon P Wang63307c32008-05-05 19:05:59 +00007868 /// First build the CFG
7869 MachineFunction *F = MBB->getParent();
7870 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007871 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7872 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7873 F->insert(MBBIter, newMBB);
7874 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007875
Mon P Wang63307c32008-05-05 19:05:59 +00007876 // Move all successors to thisMBB to nextMBB
7877 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007878
Mon P Wang63307c32008-05-05 19:05:59 +00007879 // Update thisMBB to fall through to newMBB
7880 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007881
Mon P Wang63307c32008-05-05 19:05:59 +00007882 // newMBB jumps to itself and fall through to nextMBB
7883 newMBB->addSuccessor(nextMBB);
7884 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007885
Mon P Wang63307c32008-05-05 19:05:59 +00007886 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007887 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007888 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007889 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007890 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007891 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007892 int numArgs = bInstr->getNumOperands() - 1;
7893 for (int i=0; i < numArgs; ++i)
7894 argOpers[i] = &bInstr->getOperand(i+1);
7895
7896 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007897 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7898 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007899
Dale Johannesen140be2d2008-08-19 18:47:28 +00007900 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007901 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007902 for (int i=0; i <= lastAddrIndx; ++i)
7903 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007904
Dale Johannesen140be2d2008-08-19 18:47:28 +00007905 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007906 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007907 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007908 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007909 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007910 tt = t1;
7911
Dale Johannesen140be2d2008-08-19 18:47:28 +00007912 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007913 assert((argOpers[valArgIndx]->isReg() ||
7914 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007915 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007916 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007917 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007918 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007919 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007920 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007921 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007922
Dale Johannesene4d209d2009-02-03 20:21:25 +00007923 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007924 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007925
Dale Johannesene4d209d2009-02-03 20:21:25 +00007926 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007927 for (int i=0; i <= lastAddrIndx; ++i)
7928 (*MIB).addOperand(*argOpers[i]);
7929 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007930 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007931 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7932 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007933
Dale Johannesene4d209d2009-02-03 20:21:25 +00007934 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007935 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007936
Mon P Wang63307c32008-05-05 19:05:59 +00007937 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007938 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007939
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007940 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007941 return nextMBB;
7942}
7943
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007944// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007945MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007946X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7947 MachineBasicBlock *MBB,
7948 unsigned regOpcL,
7949 unsigned regOpcH,
7950 unsigned immOpcL,
7951 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007952 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007953 // For the atomic bitwise operator, we generate
7954 // thisMBB (instructions are in pairs, except cmpxchg8b)
7955 // ld t1,t2 = [bitinstr.addr]
7956 // newMBB:
7957 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7958 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007959 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007960 // mov ECX, EBX <- t5, t6
7961 // mov EAX, EDX <- t1, t2
7962 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7963 // mov t3, t4 <- EAX, EDX
7964 // bz newMBB
7965 // result in out1, out2
7966 // fallthrough -->nextMBB
7967
7968 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7969 const unsigned LoadOpc = X86::MOV32rm;
7970 const unsigned copyOpc = X86::MOV32rr;
7971 const unsigned NotOpc = X86::NOT32r;
7972 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7973 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7974 MachineFunction::iterator MBBIter = MBB;
7975 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007976
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007977 /// First build the CFG
7978 MachineFunction *F = MBB->getParent();
7979 MachineBasicBlock *thisMBB = MBB;
7980 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7981 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7982 F->insert(MBBIter, newMBB);
7983 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007984
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007985 // Move all successors to thisMBB to nextMBB
7986 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007987
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007988 // Update thisMBB to fall through to newMBB
7989 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007990
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007991 // newMBB jumps to itself and fall through to nextMBB
7992 newMBB->addSuccessor(nextMBB);
7993 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007994
Dale Johannesene4d209d2009-02-03 20:21:25 +00007995 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007996 // Insert instructions into newMBB based on incoming instruction
7997 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007998 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007999 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008000 MachineOperand& dest1Oper = bInstr->getOperand(0);
8001 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008002 MachineOperand* argOpers[2 + X86AddrNumOperands];
8003 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008004 argOpers[i] = &bInstr->getOperand(i+2);
8005
Evan Chengad5b52f2010-01-08 19:14:57 +00008006 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008007 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008008
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008009 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008010 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008011 for (int i=0; i <= lastAddrIndx; ++i)
8012 (*MIB).addOperand(*argOpers[i]);
8013 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008014 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008015 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008016 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008017 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008018 MachineOperand newOp3 = *(argOpers[3]);
8019 if (newOp3.isImm())
8020 newOp3.setImm(newOp3.getImm()+4);
8021 else
8022 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008023 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008024 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008025
8026 // t3/4 are defined later, at the bottom of the loop
8027 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8028 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008029 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008030 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008031 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008032 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8033
Evan Cheng306b4ca2010-01-08 23:41:50 +00008034 // The subsequent operations should be using the destination registers of
8035 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008036 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008037 t1 = F->getRegInfo().createVirtualRegister(RC);
8038 t2 = F->getRegInfo().createVirtualRegister(RC);
8039 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8040 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008041 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008042 t1 = dest1Oper.getReg();
8043 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008044 }
8045
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008046 int valArgIndx = lastAddrIndx + 1;
8047 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008048 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008049 "invalid operand");
8050 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8051 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008052 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008053 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008054 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008055 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008056 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008057 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008058 (*MIB).addOperand(*argOpers[valArgIndx]);
8059 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008060 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008061 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008062 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008063 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008064 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008065 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008066 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008067 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008068 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008069 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008070
Dale Johannesene4d209d2009-02-03 20:21:25 +00008071 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008072 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008073 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008074 MIB.addReg(t2);
8075
Dale Johannesene4d209d2009-02-03 20:21:25 +00008076 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008077 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008078 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008079 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008080
Dale Johannesene4d209d2009-02-03 20:21:25 +00008081 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008082 for (int i=0; i <= lastAddrIndx; ++i)
8083 (*MIB).addOperand(*argOpers[i]);
8084
8085 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008086 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8087 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008088
Dale Johannesene4d209d2009-02-03 20:21:25 +00008089 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008090 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008091 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008092 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008093
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008094 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00008095 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008096
8097 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8098 return nextMBB;
8099}
8100
8101// private utility function
8102MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008103X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8104 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008105 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008106 // For the atomic min/max operator, we generate
8107 // thisMBB:
8108 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008109 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008110 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008111 // cmp t1, t2
8112 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008113 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008114 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8115 // bz newMBB
8116 // fallthrough -->nextMBB
8117 //
8118 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8119 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008120 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008121 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008122
Mon P Wang63307c32008-05-05 19:05:59 +00008123 /// First build the CFG
8124 MachineFunction *F = MBB->getParent();
8125 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008126 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8127 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8128 F->insert(MBBIter, newMBB);
8129 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008130
Dan Gohmand6708ea2009-08-15 01:38:56 +00008131 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008132 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008133
Mon P Wang63307c32008-05-05 19:05:59 +00008134 // Update thisMBB to fall through to newMBB
8135 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008136
Mon P Wang63307c32008-05-05 19:05:59 +00008137 // newMBB jumps to newMBB and fall through to nextMBB
8138 newMBB->addSuccessor(nextMBB);
8139 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008140
Dale Johannesene4d209d2009-02-03 20:21:25 +00008141 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008142 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008143 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008144 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008145 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008146 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008147 int numArgs = mInstr->getNumOperands() - 1;
8148 for (int i=0; i < numArgs; ++i)
8149 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008150
Mon P Wang63307c32008-05-05 19:05:59 +00008151 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008152 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8153 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008154
Mon P Wangab3e7472008-05-05 22:56:23 +00008155 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008156 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008157 for (int i=0; i <= lastAddrIndx; ++i)
8158 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008159
Mon P Wang63307c32008-05-05 19:05:59 +00008160 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008161 assert((argOpers[valArgIndx]->isReg() ||
8162 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008163 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008164
8165 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008166 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008167 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008168 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008169 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008170 (*MIB).addOperand(*argOpers[valArgIndx]);
8171
Dale Johannesene4d209d2009-02-03 20:21:25 +00008172 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008173 MIB.addReg(t1);
8174
Dale Johannesene4d209d2009-02-03 20:21:25 +00008175 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008176 MIB.addReg(t1);
8177 MIB.addReg(t2);
8178
8179 // Generate movc
8180 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008181 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008182 MIB.addReg(t2);
8183 MIB.addReg(t1);
8184
8185 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008186 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008187 for (int i=0; i <= lastAddrIndx; ++i)
8188 (*MIB).addOperand(*argOpers[i]);
8189 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008190 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008191 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8192 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008193
Dale Johannesene4d209d2009-02-03 20:21:25 +00008194 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008195 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008196
Mon P Wang63307c32008-05-05 19:05:59 +00008197 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00008198 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008199
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008200 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008201 return nextMBB;
8202}
8203
Eric Christopherf83a5de2009-08-27 18:08:16 +00008204// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8205// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008206MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008207X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008208 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008209
8210 MachineFunction *F = BB->getParent();
8211 DebugLoc dl = MI->getDebugLoc();
8212 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8213
8214 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008215 if (memArg)
8216 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8217 else
8218 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008219
8220 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8221
8222 for (unsigned i = 0; i < numArgs; ++i) {
8223 MachineOperand &Op = MI->getOperand(i+1);
8224
8225 if (!(Op.isReg() && Op.isImplicit()))
8226 MIB.addOperand(Op);
8227 }
8228
8229 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8230 .addReg(X86::XMM0);
8231
8232 F->DeleteMachineInstr(MI);
8233
8234 return BB;
8235}
8236
8237MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008238X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8239 MachineInstr *MI,
8240 MachineBasicBlock *MBB) const {
8241 // Emit code to save XMM registers to the stack. The ABI says that the
8242 // number of registers to save is given in %al, so it's theoretically
8243 // possible to do an indirect jump trick to avoid saving all of them,
8244 // however this code takes a simpler approach and just executes all
8245 // of the stores if %al is non-zero. It's less code, and it's probably
8246 // easier on the hardware branch predictor, and stores aren't all that
8247 // expensive anyway.
8248
8249 // Create the new basic blocks. One block contains all the XMM stores,
8250 // and one block is the final destination regardless of whether any
8251 // stores were performed.
8252 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8253 MachineFunction *F = MBB->getParent();
8254 MachineFunction::iterator MBBIter = MBB;
8255 ++MBBIter;
8256 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8257 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8258 F->insert(MBBIter, XMMSaveMBB);
8259 F->insert(MBBIter, EndMBB);
8260
8261 // Set up the CFG.
8262 // Move any original successors of MBB to the end block.
8263 EndMBB->transferSuccessors(MBB);
8264 // The original block will now fall through to the XMM save block.
8265 MBB->addSuccessor(XMMSaveMBB);
8266 // The XMMSaveMBB will fall through to the end block.
8267 XMMSaveMBB->addSuccessor(EndMBB);
8268
8269 // Now add the instructions.
8270 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8271 DebugLoc DL = MI->getDebugLoc();
8272
8273 unsigned CountReg = MI->getOperand(0).getReg();
8274 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8275 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8276
8277 if (!Subtarget->isTargetWin64()) {
8278 // If %al is 0, branch around the XMM save block.
8279 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
8280 BuildMI(MBB, DL, TII->get(X86::JE)).addMBB(EndMBB);
8281 MBB->addSuccessor(EndMBB);
8282 }
8283
8284 // In the XMM save block, save all the XMM argument registers.
8285 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8286 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008287 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008288 F->getMachineMemOperand(
8289 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8290 MachineMemOperand::MOStore, Offset,
8291 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008292 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8293 .addFrameIndex(RegSaveFrameIndex)
8294 .addImm(/*Scale=*/1)
8295 .addReg(/*IndexReg=*/0)
8296 .addImm(/*Disp=*/Offset)
8297 .addReg(/*Segment=*/0)
8298 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008299 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008300 }
8301
8302 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8303
8304 return EndMBB;
8305}
Mon P Wang63307c32008-05-05 19:05:59 +00008306
Evan Cheng60c07e12006-07-05 22:17:51 +00008307MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008308X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008309 MachineBasicBlock *BB,
8310 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008311 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8312 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008313
Chris Lattner52600972009-09-02 05:57:00 +00008314 // To "insert" a SELECT_CC instruction, we actually have to insert the
8315 // diamond control-flow pattern. The incoming instruction knows the
8316 // destination vreg to set, the condition code register to branch on, the
8317 // true/false values to select between, and a branch opcode to use.
8318 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8319 MachineFunction::iterator It = BB;
8320 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008321
Chris Lattner52600972009-09-02 05:57:00 +00008322 // thisMBB:
8323 // ...
8324 // TrueVal = ...
8325 // cmpTY ccX, r1, r2
8326 // bCC copy1MBB
8327 // fallthrough --> copy0MBB
8328 MachineBasicBlock *thisMBB = BB;
8329 MachineFunction *F = BB->getParent();
8330 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8331 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8332 unsigned Opc =
8333 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8334 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8335 F->insert(It, copy0MBB);
8336 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008337 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008338 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008339 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008340 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008341 E = BB->succ_end(); I != E; ++I) {
8342 EM->insert(std::make_pair(*I, sinkMBB));
8343 sinkMBB->addSuccessor(*I);
8344 }
8345 // Next, remove all successors of the current block, and add the true
8346 // and fallthrough blocks as its successors.
8347 while (!BB->succ_empty())
8348 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008349 // Add the true and fallthrough blocks as its successors.
8350 BB->addSuccessor(copy0MBB);
8351 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008352
Chris Lattner52600972009-09-02 05:57:00 +00008353 // copy0MBB:
8354 // %FalseValue = ...
8355 // # fallthrough to sinkMBB
8356 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008357
Chris Lattner52600972009-09-02 05:57:00 +00008358 // Update machine-CFG edges
8359 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008360
Chris Lattner52600972009-09-02 05:57:00 +00008361 // sinkMBB:
8362 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8363 // ...
8364 BB = sinkMBB;
8365 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8366 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8367 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8368
8369 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8370 return BB;
8371}
8372
8373
8374MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008375X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008376 MachineBasicBlock *BB,
8377 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008378 switch (MI->getOpcode()) {
8379 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008380 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008381 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008382 case X86::CMOV_FR32:
8383 case X86::CMOV_FR64:
8384 case X86::CMOV_V4F32:
8385 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008386 case X86::CMOV_V2I64:
Evan Chengce319102009-09-19 09:51:03 +00008387 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008388
Dale Johannesen849f2142007-07-03 00:53:03 +00008389 case X86::FP32_TO_INT16_IN_MEM:
8390 case X86::FP32_TO_INT32_IN_MEM:
8391 case X86::FP32_TO_INT64_IN_MEM:
8392 case X86::FP64_TO_INT16_IN_MEM:
8393 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008394 case X86::FP64_TO_INT64_IN_MEM:
8395 case X86::FP80_TO_INT16_IN_MEM:
8396 case X86::FP80_TO_INT32_IN_MEM:
8397 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008398 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8399 DebugLoc DL = MI->getDebugLoc();
8400
Evan Cheng60c07e12006-07-05 22:17:51 +00008401 // Change the floating point control register to use "round towards zero"
8402 // mode when truncating to an integer value.
8403 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008404 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008405 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008406
8407 // Load the old value of the high byte of the control word...
8408 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008409 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008410 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008411 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008412
8413 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008414 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008415 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008416
8417 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008418 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008419
8420 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008421 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008422 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008423
8424 // Get the X86 opcode to use.
8425 unsigned Opc;
8426 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008427 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008428 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8429 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8430 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8431 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8432 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8433 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008434 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8435 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8436 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008437 }
8438
8439 X86AddressMode AM;
8440 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008441 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008442 AM.BaseType = X86AddressMode::RegBase;
8443 AM.Base.Reg = Op.getReg();
8444 } else {
8445 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008446 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008447 }
8448 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008449 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008450 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008451 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008452 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008453 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008454 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008455 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008456 AM.GV = Op.getGlobal();
8457 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008458 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008459 }
Chris Lattner52600972009-09-02 05:57:00 +00008460 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008461 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008462
8463 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008464 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008465
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008466 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008467 return BB;
8468 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008469 // String/text processing lowering.
8470 case X86::PCMPISTRM128REG:
8471 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8472 case X86::PCMPISTRM128MEM:
8473 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8474 case X86::PCMPESTRM128REG:
8475 return EmitPCMP(MI, BB, 5, false /* in mem */);
8476 case X86::PCMPESTRM128MEM:
8477 return EmitPCMP(MI, BB, 5, true /* in mem */);
8478
8479 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008480 case X86::ATOMAND32:
8481 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008482 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008483 X86::LCMPXCHG32, X86::MOV32rr,
8484 X86::NOT32r, X86::EAX,
8485 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008486 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008487 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8488 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008489 X86::LCMPXCHG32, X86::MOV32rr,
8490 X86::NOT32r, X86::EAX,
8491 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008492 case X86::ATOMXOR32:
8493 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008494 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008495 X86::LCMPXCHG32, X86::MOV32rr,
8496 X86::NOT32r, X86::EAX,
8497 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008498 case X86::ATOMNAND32:
8499 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008500 X86::AND32ri, X86::MOV32rm,
8501 X86::LCMPXCHG32, X86::MOV32rr,
8502 X86::NOT32r, X86::EAX,
8503 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008504 case X86::ATOMMIN32:
8505 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8506 case X86::ATOMMAX32:
8507 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8508 case X86::ATOMUMIN32:
8509 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8510 case X86::ATOMUMAX32:
8511 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008512
8513 case X86::ATOMAND16:
8514 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8515 X86::AND16ri, X86::MOV16rm,
8516 X86::LCMPXCHG16, X86::MOV16rr,
8517 X86::NOT16r, X86::AX,
8518 X86::GR16RegisterClass);
8519 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008520 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008521 X86::OR16ri, X86::MOV16rm,
8522 X86::LCMPXCHG16, X86::MOV16rr,
8523 X86::NOT16r, X86::AX,
8524 X86::GR16RegisterClass);
8525 case X86::ATOMXOR16:
8526 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8527 X86::XOR16ri, X86::MOV16rm,
8528 X86::LCMPXCHG16, X86::MOV16rr,
8529 X86::NOT16r, X86::AX,
8530 X86::GR16RegisterClass);
8531 case X86::ATOMNAND16:
8532 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8533 X86::AND16ri, X86::MOV16rm,
8534 X86::LCMPXCHG16, X86::MOV16rr,
8535 X86::NOT16r, X86::AX,
8536 X86::GR16RegisterClass, true);
8537 case X86::ATOMMIN16:
8538 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8539 case X86::ATOMMAX16:
8540 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8541 case X86::ATOMUMIN16:
8542 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8543 case X86::ATOMUMAX16:
8544 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8545
8546 case X86::ATOMAND8:
8547 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8548 X86::AND8ri, X86::MOV8rm,
8549 X86::LCMPXCHG8, X86::MOV8rr,
8550 X86::NOT8r, X86::AL,
8551 X86::GR8RegisterClass);
8552 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008553 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008554 X86::OR8ri, X86::MOV8rm,
8555 X86::LCMPXCHG8, X86::MOV8rr,
8556 X86::NOT8r, X86::AL,
8557 X86::GR8RegisterClass);
8558 case X86::ATOMXOR8:
8559 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8560 X86::XOR8ri, X86::MOV8rm,
8561 X86::LCMPXCHG8, X86::MOV8rr,
8562 X86::NOT8r, X86::AL,
8563 X86::GR8RegisterClass);
8564 case X86::ATOMNAND8:
8565 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8566 X86::AND8ri, X86::MOV8rm,
8567 X86::LCMPXCHG8, X86::MOV8rr,
8568 X86::NOT8r, X86::AL,
8569 X86::GR8RegisterClass, true);
8570 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008571 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008572 case X86::ATOMAND64:
8573 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008574 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008575 X86::LCMPXCHG64, X86::MOV64rr,
8576 X86::NOT64r, X86::RAX,
8577 X86::GR64RegisterClass);
8578 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008579 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8580 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008581 X86::LCMPXCHG64, X86::MOV64rr,
8582 X86::NOT64r, X86::RAX,
8583 X86::GR64RegisterClass);
8584 case X86::ATOMXOR64:
8585 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008586 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008587 X86::LCMPXCHG64, X86::MOV64rr,
8588 X86::NOT64r, X86::RAX,
8589 X86::GR64RegisterClass);
8590 case X86::ATOMNAND64:
8591 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8592 X86::AND64ri32, X86::MOV64rm,
8593 X86::LCMPXCHG64, X86::MOV64rr,
8594 X86::NOT64r, X86::RAX,
8595 X86::GR64RegisterClass, true);
8596 case X86::ATOMMIN64:
8597 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8598 case X86::ATOMMAX64:
8599 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8600 case X86::ATOMUMIN64:
8601 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8602 case X86::ATOMUMAX64:
8603 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008604
8605 // This group does 64-bit operations on a 32-bit host.
8606 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008607 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008608 X86::AND32rr, X86::AND32rr,
8609 X86::AND32ri, X86::AND32ri,
8610 false);
8611 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008612 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008613 X86::OR32rr, X86::OR32rr,
8614 X86::OR32ri, X86::OR32ri,
8615 false);
8616 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008617 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008618 X86::XOR32rr, X86::XOR32rr,
8619 X86::XOR32ri, X86::XOR32ri,
8620 false);
8621 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008622 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008623 X86::AND32rr, X86::AND32rr,
8624 X86::AND32ri, X86::AND32ri,
8625 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008626 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008627 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008628 X86::ADD32rr, X86::ADC32rr,
8629 X86::ADD32ri, X86::ADC32ri,
8630 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008631 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008632 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008633 X86::SUB32rr, X86::SBB32rr,
8634 X86::SUB32ri, X86::SBB32ri,
8635 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008636 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008637 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008638 X86::MOV32rr, X86::MOV32rr,
8639 X86::MOV32ri, X86::MOV32ri,
8640 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008641 case X86::VASTART_SAVE_XMM_REGS:
8642 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008643 }
8644}
8645
8646//===----------------------------------------------------------------------===//
8647// X86 Optimization Hooks
8648//===----------------------------------------------------------------------===//
8649
Dan Gohman475871a2008-07-27 21:46:04 +00008650void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008651 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008652 APInt &KnownZero,
8653 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008654 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008655 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008656 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008657 assert((Opc >= ISD::BUILTIN_OP_END ||
8658 Opc == ISD::INTRINSIC_WO_CHAIN ||
8659 Opc == ISD::INTRINSIC_W_CHAIN ||
8660 Opc == ISD::INTRINSIC_VOID) &&
8661 "Should use MaskedValueIsZero if you don't know whether Op"
8662 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008663
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008664 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008665 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008666 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008667 case X86ISD::ADD:
8668 case X86ISD::SUB:
8669 case X86ISD::SMUL:
8670 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008671 case X86ISD::INC:
8672 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008673 case X86ISD::OR:
8674 case X86ISD::XOR:
8675 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008676 // These nodes' second result is a boolean.
8677 if (Op.getResNo() == 0)
8678 break;
8679 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008680 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008681 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8682 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008683 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008684 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008685}
Chris Lattner259e97c2006-01-31 19:43:35 +00008686
Evan Cheng206ee9d2006-07-07 08:33:52 +00008687/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008688/// node is a GlobalAddress + offset.
8689bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8690 GlobalValue* &GA, int64_t &Offset) const{
8691 if (N->getOpcode() == X86ISD::Wrapper) {
8692 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008693 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008694 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008695 return true;
8696 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008697 }
Evan Chengad4196b2008-05-12 19:56:52 +00008698 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008699}
8700
Nate Begeman9008ca62009-04-27 18:41:29 +00008701static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008702 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008703 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008704 SelectionDAG &DAG, MachineFrameInfo *MFI,
8705 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008706 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008707 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008708 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008709 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008710 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008711 return false;
8712 continue;
8713 }
8714
Dan Gohman475871a2008-07-27 21:46:04 +00008715 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008716 if (!Elt.getNode() ||
8717 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008718 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008719 if (!LDBase) {
8720 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008721 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008722 LDBase = cast<LoadSDNode>(Elt.getNode());
8723 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008724 continue;
8725 }
8726 if (Elt.getOpcode() == ISD::UNDEF)
8727 continue;
8728
Nate Begemanabc01992009-06-05 21:37:30 +00008729 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Evan Cheng64fa4a92009-12-09 01:36:00 +00008730 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008731 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008732 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008733 }
8734 return true;
8735}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008736
8737/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8738/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8739/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008740/// order. In the case of v2i64, it will see if it can rewrite the
8741/// shuffle to be an appropriate build vector so it can take advantage of
8742// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008743static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008744 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008745 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008746 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008747 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008748 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8749 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008750
Eli Friedman7a5e5552009-06-07 06:52:44 +00008751 if (VT.getSizeInBits() != 128)
8752 return SDValue();
8753
Mon P Wang1e955802009-04-03 02:43:30 +00008754 // Try to combine a vector_shuffle into a 128-bit load.
8755 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008756 LoadSDNode *LD = NULL;
8757 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008758 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008759 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008760 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008761
Eli Friedman7a5e5552009-06-07 06:52:44 +00008762 if (LastLoadedElt == NumElems - 1) {
Evan Cheng7bd64782009-12-09 01:53:58 +00008763 if (DAG.InferPtrAlignment(LD->getBasePtr()) >= 16)
Eli Friedman7a5e5552009-06-07 06:52:44 +00008764 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8765 LD->getSrcValue(), LD->getSrcValueOffset(),
8766 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008767 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008768 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008769 LD->isVolatile(), LD->getAlignment());
8770 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008771 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008772 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8773 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008774 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8775 }
8776 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008777}
Evan Chengd880b972008-05-09 21:53:03 +00008778
Chris Lattner83e6c992006-10-04 06:57:07 +00008779/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008780static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008781 const X86Subtarget *Subtarget) {
8782 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008783 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008784 // Get the LHS/RHS of the select.
8785 SDValue LHS = N->getOperand(1);
8786 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008787
Dan Gohman670e5392009-09-21 18:03:22 +00008788 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
8789 // instructions have the peculiarity that if either operand is a NaN,
8790 // they chose what we call the RHS operand (and as such are not symmetric).
8791 // It happens that this matches the semantics of the common C idiom
8792 // x<y?x:y and related forms, so we can recognize these cases.
Chris Lattner83e6c992006-10-04 06:57:07 +00008793 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008794 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008795 Cond.getOpcode() == ISD::SETCC) {
8796 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008797
Chris Lattner47b4ce82009-03-11 05:48:52 +00008798 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008799 // Check for x CC y ? x : y.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008800 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8801 switch (CC) {
8802 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008803 case ISD::SETULT:
8804 // This can be a min if we can prove that at least one of the operands
8805 // is not a nan.
8806 if (!FiniteOnlyFPMath()) {
8807 if (DAG.isKnownNeverNaN(RHS)) {
8808 // Put the potential NaN in the RHS so that SSE will preserve it.
8809 std::swap(LHS, RHS);
8810 } else if (!DAG.isKnownNeverNaN(LHS))
8811 break;
8812 }
8813 Opcode = X86ISD::FMIN;
8814 break;
8815 case ISD::SETOLE:
8816 // This can be a min if we can prove that at least one of the operands
8817 // is not a nan.
8818 if (!FiniteOnlyFPMath()) {
8819 if (DAG.isKnownNeverNaN(LHS)) {
8820 // Put the potential NaN in the RHS so that SSE will preserve it.
8821 std::swap(LHS, RHS);
8822 } else if (!DAG.isKnownNeverNaN(RHS))
8823 break;
8824 }
8825 Opcode = X86ISD::FMIN;
8826 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008827 case ISD::SETULE:
Dan Gohman670e5392009-09-21 18:03:22 +00008828 // This can be a min, but if either operand is a NaN we need it to
8829 // preserve the original LHS.
8830 std::swap(LHS, RHS);
8831 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008832 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008833 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008834 Opcode = X86ISD::FMIN;
8835 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008836
Dan Gohman670e5392009-09-21 18:03:22 +00008837 case ISD::SETOGE:
8838 // This can be a max if we can prove that at least one of the operands
8839 // is not a nan.
8840 if (!FiniteOnlyFPMath()) {
8841 if (DAG.isKnownNeverNaN(LHS)) {
8842 // Put the potential NaN in the RHS so that SSE will preserve it.
8843 std::swap(LHS, RHS);
8844 } else if (!DAG.isKnownNeverNaN(RHS))
8845 break;
8846 }
8847 Opcode = X86ISD::FMAX;
8848 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008849 case ISD::SETUGT:
Dan Gohman670e5392009-09-21 18:03:22 +00008850 // This can be a max if we can prove that at least one of the operands
8851 // is not a nan.
8852 if (!FiniteOnlyFPMath()) {
8853 if (DAG.isKnownNeverNaN(RHS)) {
8854 // Put the potential NaN in the RHS so that SSE will preserve it.
8855 std::swap(LHS, RHS);
8856 } else if (!DAG.isKnownNeverNaN(LHS))
8857 break;
8858 }
8859 Opcode = X86ISD::FMAX;
8860 break;
8861 case ISD::SETUGE:
8862 // This can be a max, but if either operand is a NaN we need it to
8863 // preserve the original LHS.
8864 std::swap(LHS, RHS);
8865 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008866 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008867 case ISD::SETGE:
8868 Opcode = X86ISD::FMAX;
8869 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008870 }
Dan Gohman670e5392009-09-21 18:03:22 +00008871 // Check for x CC y ? y : x -- a min/max with reversed arms.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008872 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8873 switch (CC) {
8874 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008875 case ISD::SETOGE:
8876 // This can be a min if we can prove that at least one of the operands
8877 // is not a nan.
8878 if (!FiniteOnlyFPMath()) {
8879 if (DAG.isKnownNeverNaN(RHS)) {
8880 // Put the potential NaN in the RHS so that SSE will preserve it.
8881 std::swap(LHS, RHS);
8882 } else if (!DAG.isKnownNeverNaN(LHS))
8883 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008884 }
Dan Gohman670e5392009-09-21 18:03:22 +00008885 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008886 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008887 case ISD::SETUGT:
8888 // This can be a min if we can prove that at least one of the operands
8889 // is not a nan.
8890 if (!FiniteOnlyFPMath()) {
8891 if (DAG.isKnownNeverNaN(LHS)) {
8892 // Put the potential NaN in the RHS so that SSE will preserve it.
8893 std::swap(LHS, RHS);
8894 } else if (!DAG.isKnownNeverNaN(RHS))
8895 break;
8896 }
8897 Opcode = X86ISD::FMIN;
8898 break;
8899 case ISD::SETUGE:
8900 // This can be a min, but if either operand is a NaN we need it to
8901 // preserve the original LHS.
8902 std::swap(LHS, RHS);
8903 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008904 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008905 case ISD::SETGE:
8906 Opcode = X86ISD::FMIN;
8907 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008908
Dan Gohman670e5392009-09-21 18:03:22 +00008909 case ISD::SETULT:
8910 // This can be a max if we can prove that at least one of the operands
8911 // is not a nan.
8912 if (!FiniteOnlyFPMath()) {
8913 if (DAG.isKnownNeverNaN(LHS)) {
8914 // Put the potential NaN in the RHS so that SSE will preserve it.
8915 std::swap(LHS, RHS);
8916 } else if (!DAG.isKnownNeverNaN(RHS))
8917 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008918 }
Dan Gohman670e5392009-09-21 18:03:22 +00008919 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008920 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008921 case ISD::SETOLE:
8922 // This can be a max if we can prove that at least one of the operands
8923 // is not a nan.
8924 if (!FiniteOnlyFPMath()) {
8925 if (DAG.isKnownNeverNaN(RHS)) {
8926 // Put the potential NaN in the RHS so that SSE will preserve it.
8927 std::swap(LHS, RHS);
8928 } else if (!DAG.isKnownNeverNaN(LHS))
8929 break;
8930 }
8931 Opcode = X86ISD::FMAX;
8932 break;
8933 case ISD::SETULE:
8934 // This can be a max, but if either operand is a NaN we need it to
8935 // preserve the original LHS.
8936 std::swap(LHS, RHS);
8937 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008938 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008939 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008940 Opcode = X86ISD::FMAX;
8941 break;
8942 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008943 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008944
Chris Lattner47b4ce82009-03-11 05:48:52 +00008945 if (Opcode)
8946 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008947 }
Eric Christopherfd179292009-08-27 18:07:15 +00008948
Chris Lattnerd1980a52009-03-12 06:52:53 +00008949 // If this is a select between two integer constants, try to do some
8950 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008951 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8952 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008953 // Don't do this for crazy integer types.
8954 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8955 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008956 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008957 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008958
Chris Lattnercee56e72009-03-13 05:53:31 +00008959 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008960 // Efficiently invertible.
8961 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8962 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8963 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8964 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008965 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008966 }
Eric Christopherfd179292009-08-27 18:07:15 +00008967
Chris Lattnerd1980a52009-03-12 06:52:53 +00008968 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008969 if (FalseC->getAPIntValue() == 0 &&
8970 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008971 if (NeedsCondInvert) // Invert the condition if needed.
8972 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8973 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008974
Chris Lattnerd1980a52009-03-12 06:52:53 +00008975 // Zero extend the condition if needed.
8976 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008977
Chris Lattnercee56e72009-03-13 05:53:31 +00008978 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008979 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008980 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008981 }
Eric Christopherfd179292009-08-27 18:07:15 +00008982
Chris Lattner97a29a52009-03-13 05:22:11 +00008983 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008984 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008985 if (NeedsCondInvert) // Invert the condition if needed.
8986 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8987 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008988
Chris Lattner97a29a52009-03-13 05:22:11 +00008989 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008990 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8991 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008992 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008993 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008994 }
Eric Christopherfd179292009-08-27 18:07:15 +00008995
Chris Lattnercee56e72009-03-13 05:53:31 +00008996 // Optimize cases that will turn into an LEA instruction. This requires
8997 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008998 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008999 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009000 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009001
Chris Lattnercee56e72009-03-13 05:53:31 +00009002 bool isFastMultiplier = false;
9003 if (Diff < 10) {
9004 switch ((unsigned char)Diff) {
9005 default: break;
9006 case 1: // result = add base, cond
9007 case 2: // result = lea base( , cond*2)
9008 case 3: // result = lea base(cond, cond*2)
9009 case 4: // result = lea base( , cond*4)
9010 case 5: // result = lea base(cond, cond*4)
9011 case 8: // result = lea base( , cond*8)
9012 case 9: // result = lea base(cond, cond*8)
9013 isFastMultiplier = true;
9014 break;
9015 }
9016 }
Eric Christopherfd179292009-08-27 18:07:15 +00009017
Chris Lattnercee56e72009-03-13 05:53:31 +00009018 if (isFastMultiplier) {
9019 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9020 if (NeedsCondInvert) // Invert the condition if needed.
9021 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9022 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009023
Chris Lattnercee56e72009-03-13 05:53:31 +00009024 // Zero extend the condition if needed.
9025 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9026 Cond);
9027 // Scale the condition by the difference.
9028 if (Diff != 1)
9029 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9030 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009031
Chris Lattnercee56e72009-03-13 05:53:31 +00009032 // Add the base if non-zero.
9033 if (FalseC->getAPIntValue() != 0)
9034 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9035 SDValue(FalseC, 0));
9036 return Cond;
9037 }
Eric Christopherfd179292009-08-27 18:07:15 +00009038 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009039 }
9040 }
Eric Christopherfd179292009-08-27 18:07:15 +00009041
Dan Gohman475871a2008-07-27 21:46:04 +00009042 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009043}
9044
Chris Lattnerd1980a52009-03-12 06:52:53 +00009045/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9046static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9047 TargetLowering::DAGCombinerInfo &DCI) {
9048 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009049
Chris Lattnerd1980a52009-03-12 06:52:53 +00009050 // If the flag operand isn't dead, don't touch this CMOV.
9051 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9052 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009053
Chris Lattnerd1980a52009-03-12 06:52:53 +00009054 // If this is a select between two integer constants, try to do some
9055 // optimizations. Note that the operands are ordered the opposite of SELECT
9056 // operands.
9057 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9058 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9059 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9060 // larger than FalseC (the false value).
9061 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009062
Chris Lattnerd1980a52009-03-12 06:52:53 +00009063 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9064 CC = X86::GetOppositeBranchCondition(CC);
9065 std::swap(TrueC, FalseC);
9066 }
Eric Christopherfd179292009-08-27 18:07:15 +00009067
Chris Lattnerd1980a52009-03-12 06:52:53 +00009068 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009069 // This is efficient for any integer data type (including i8/i16) and
9070 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009071 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9072 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009073 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9074 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009075
Chris Lattnerd1980a52009-03-12 06:52:53 +00009076 // Zero extend the condition if needed.
9077 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009078
Chris Lattnerd1980a52009-03-12 06:52:53 +00009079 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9080 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009081 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009082 if (N->getNumValues() == 2) // Dead flag value?
9083 return DCI.CombineTo(N, Cond, SDValue());
9084 return Cond;
9085 }
Eric Christopherfd179292009-08-27 18:07:15 +00009086
Chris Lattnercee56e72009-03-13 05:53:31 +00009087 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9088 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009089 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9090 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009091 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9092 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009093
Chris Lattner97a29a52009-03-13 05:22:11 +00009094 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009095 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9096 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009097 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9098 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009099
Chris Lattner97a29a52009-03-13 05:22:11 +00009100 if (N->getNumValues() == 2) // Dead flag value?
9101 return DCI.CombineTo(N, Cond, SDValue());
9102 return Cond;
9103 }
Eric Christopherfd179292009-08-27 18:07:15 +00009104
Chris Lattnercee56e72009-03-13 05:53:31 +00009105 // Optimize cases that will turn into an LEA instruction. This requires
9106 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009107 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009108 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009109 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009110
Chris Lattnercee56e72009-03-13 05:53:31 +00009111 bool isFastMultiplier = false;
9112 if (Diff < 10) {
9113 switch ((unsigned char)Diff) {
9114 default: break;
9115 case 1: // result = add base, cond
9116 case 2: // result = lea base( , cond*2)
9117 case 3: // result = lea base(cond, cond*2)
9118 case 4: // result = lea base( , cond*4)
9119 case 5: // result = lea base(cond, cond*4)
9120 case 8: // result = lea base( , cond*8)
9121 case 9: // result = lea base(cond, cond*8)
9122 isFastMultiplier = true;
9123 break;
9124 }
9125 }
Eric Christopherfd179292009-08-27 18:07:15 +00009126
Chris Lattnercee56e72009-03-13 05:53:31 +00009127 if (isFastMultiplier) {
9128 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9129 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009130 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9131 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009132 // Zero extend the condition if needed.
9133 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9134 Cond);
9135 // Scale the condition by the difference.
9136 if (Diff != 1)
9137 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9138 DAG.getConstant(Diff, Cond.getValueType()));
9139
9140 // Add the base if non-zero.
9141 if (FalseC->getAPIntValue() != 0)
9142 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9143 SDValue(FalseC, 0));
9144 if (N->getNumValues() == 2) // Dead flag value?
9145 return DCI.CombineTo(N, Cond, SDValue());
9146 return Cond;
9147 }
Eric Christopherfd179292009-08-27 18:07:15 +00009148 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009149 }
9150 }
9151 return SDValue();
9152}
9153
9154
Evan Cheng0b0cd912009-03-28 05:57:29 +00009155/// PerformMulCombine - Optimize a single multiply with constant into two
9156/// in order to implement it with two cheaper instructions, e.g.
9157/// LEA + SHL, LEA + LEA.
9158static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9159 TargetLowering::DAGCombinerInfo &DCI) {
9160 if (DAG.getMachineFunction().
9161 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
9162 return SDValue();
9163
9164 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9165 return SDValue();
9166
Owen Andersone50ed302009-08-10 22:56:29 +00009167 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009168 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009169 return SDValue();
9170
9171 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9172 if (!C)
9173 return SDValue();
9174 uint64_t MulAmt = C->getZExtValue();
9175 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9176 return SDValue();
9177
9178 uint64_t MulAmt1 = 0;
9179 uint64_t MulAmt2 = 0;
9180 if ((MulAmt % 9) == 0) {
9181 MulAmt1 = 9;
9182 MulAmt2 = MulAmt / 9;
9183 } else if ((MulAmt % 5) == 0) {
9184 MulAmt1 = 5;
9185 MulAmt2 = MulAmt / 5;
9186 } else if ((MulAmt % 3) == 0) {
9187 MulAmt1 = 3;
9188 MulAmt2 = MulAmt / 3;
9189 }
9190 if (MulAmt2 &&
9191 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9192 DebugLoc DL = N->getDebugLoc();
9193
9194 if (isPowerOf2_64(MulAmt2) &&
9195 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9196 // If second multiplifer is pow2, issue it first. We want the multiply by
9197 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9198 // is an add.
9199 std::swap(MulAmt1, MulAmt2);
9200
9201 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009202 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009203 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009204 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009205 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009206 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009207 DAG.getConstant(MulAmt1, VT));
9208
Eric Christopherfd179292009-08-27 18:07:15 +00009209 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009210 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009211 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009212 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009213 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009214 DAG.getConstant(MulAmt2, VT));
9215
9216 // Do not add new nodes to DAG combiner worklist.
9217 DCI.CombineTo(N, NewMul, false);
9218 }
9219 return SDValue();
9220}
9221
Evan Chengad9c0a32009-12-15 00:53:42 +00009222static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9223 SDValue N0 = N->getOperand(0);
9224 SDValue N1 = N->getOperand(1);
9225 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9226 EVT VT = N0.getValueType();
9227
9228 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9229 // since the result of setcc_c is all zero's or all ones.
9230 if (N1C && N0.getOpcode() == ISD::AND &&
9231 N0.getOperand(1).getOpcode() == ISD::Constant) {
9232 SDValue N00 = N0.getOperand(0);
9233 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9234 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9235 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9236 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9237 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9238 APInt ShAmt = N1C->getAPIntValue();
9239 Mask = Mask.shl(ShAmt);
9240 if (Mask != 0)
9241 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9242 N00, DAG.getConstant(Mask, VT));
9243 }
9244 }
9245
9246 return SDValue();
9247}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009248
Nate Begeman740ab032009-01-26 00:52:55 +00009249/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9250/// when possible.
9251static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9252 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009253 EVT VT = N->getValueType(0);
9254 if (!VT.isVector() && VT.isInteger() &&
9255 N->getOpcode() == ISD::SHL)
9256 return PerformSHLCombine(N, DAG);
9257
Nate Begeman740ab032009-01-26 00:52:55 +00009258 // On X86 with SSE2 support, we can transform this to a vector shift if
9259 // all elements are shifted by the same amount. We can't do this in legalize
9260 // because the a constant vector is typically transformed to a constant pool
9261 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009262 if (!Subtarget->hasSSE2())
9263 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009264
Owen Anderson825b72b2009-08-11 20:47:22 +00009265 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009266 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009267
Mon P Wang3becd092009-01-28 08:12:05 +00009268 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009269 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009270 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009271 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009272 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9273 unsigned NumElts = VT.getVectorNumElements();
9274 unsigned i = 0;
9275 for (; i != NumElts; ++i) {
9276 SDValue Arg = ShAmtOp.getOperand(i);
9277 if (Arg.getOpcode() == ISD::UNDEF) continue;
9278 BaseShAmt = Arg;
9279 break;
9280 }
9281 for (; i != NumElts; ++i) {
9282 SDValue Arg = ShAmtOp.getOperand(i);
9283 if (Arg.getOpcode() == ISD::UNDEF) continue;
9284 if (Arg != BaseShAmt) {
9285 return SDValue();
9286 }
9287 }
9288 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009289 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009290 SDValue InVec = ShAmtOp.getOperand(0);
9291 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9292 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9293 unsigned i = 0;
9294 for (; i != NumElts; ++i) {
9295 SDValue Arg = InVec.getOperand(i);
9296 if (Arg.getOpcode() == ISD::UNDEF) continue;
9297 BaseShAmt = Arg;
9298 break;
9299 }
9300 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9301 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
9302 unsigned SplatIdx = cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
9303 if (C->getZExtValue() == SplatIdx)
9304 BaseShAmt = InVec.getOperand(1);
9305 }
9306 }
9307 if (BaseShAmt.getNode() == 0)
9308 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9309 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009310 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009311 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009312
Mon P Wangefa42202009-09-03 19:56:25 +00009313 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009314 if (EltVT.bitsGT(MVT::i32))
9315 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9316 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009317 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009318
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009319 // The shift amount is identical so we can do a vector shift.
9320 SDValue ValOp = N->getOperand(0);
9321 switch (N->getOpcode()) {
9322 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009323 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009324 break;
9325 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009326 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009327 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009328 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009329 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009330 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009331 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009332 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009333 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009334 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009335 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009336 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009337 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009338 break;
9339 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009340 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009341 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009342 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009343 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009344 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009345 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009346 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009347 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009348 break;
9349 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009350 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009351 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009352 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009353 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009354 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009355 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009356 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009357 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009358 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009359 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009360 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009361 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009362 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009363 }
9364 return SDValue();
9365}
9366
Evan Cheng760d1942010-01-04 21:22:48 +00009367static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9368 const X86Subtarget *Subtarget) {
9369 EVT VT = N->getValueType(0);
9370 if (VT != MVT::i64 || !Subtarget->is64Bit())
9371 return SDValue();
9372
9373 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9374 SDValue N0 = N->getOperand(0);
9375 SDValue N1 = N->getOperand(1);
9376 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9377 std::swap(N0, N1);
9378 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9379 return SDValue();
9380
9381 SDValue ShAmt0 = N0.getOperand(1);
9382 if (ShAmt0.getValueType() != MVT::i8)
9383 return SDValue();
9384 SDValue ShAmt1 = N1.getOperand(1);
9385 if (ShAmt1.getValueType() != MVT::i8)
9386 return SDValue();
9387 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9388 ShAmt0 = ShAmt0.getOperand(0);
9389 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9390 ShAmt1 = ShAmt1.getOperand(0);
9391
9392 DebugLoc DL = N->getDebugLoc();
9393 unsigned Opc = X86ISD::SHLD;
9394 SDValue Op0 = N0.getOperand(0);
9395 SDValue Op1 = N1.getOperand(0);
9396 if (ShAmt0.getOpcode() == ISD::SUB) {
9397 Opc = X86ISD::SHRD;
9398 std::swap(Op0, Op1);
9399 std::swap(ShAmt0, ShAmt1);
9400 }
9401
9402 if (ShAmt1.getOpcode() == ISD::SUB) {
9403 SDValue Sum = ShAmt1.getOperand(0);
9404 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9405 if (SumC->getSExtValue() == 64 &&
9406 ShAmt1.getOperand(1) == ShAmt0)
9407 return DAG.getNode(Opc, DL, VT,
9408 Op0, Op1,
9409 DAG.getNode(ISD::TRUNCATE, DL,
9410 MVT::i8, ShAmt0));
9411 }
9412 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9413 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9414 if (ShAmt0C &&
9415 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9416 return DAG.getNode(Opc, DL, VT,
9417 N0.getOperand(0), N1.getOperand(0),
9418 DAG.getNode(ISD::TRUNCATE, DL,
9419 MVT::i8, ShAmt0));
9420 }
9421
9422 return SDValue();
9423}
9424
Chris Lattner149a4e52008-02-22 02:09:43 +00009425/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009426static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009427 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009428 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9429 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009430 // A preferable solution to the general problem is to figure out the right
9431 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009432
9433 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009434 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009435 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009436 if (VT.getSizeInBits() != 64)
9437 return SDValue();
9438
Devang Patel578efa92009-06-05 21:57:13 +00009439 const Function *F = DAG.getMachineFunction().getFunction();
9440 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009441 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009442 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009443 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009444 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009445 isa<LoadSDNode>(St->getValue()) &&
9446 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9447 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009448 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009449 LoadSDNode *Ld = 0;
9450 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009451 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009452 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009453 // Must be a store of a load. We currently handle two cases: the load
9454 // is a direct child, and it's under an intervening TokenFactor. It is
9455 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009456 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009457 Ld = cast<LoadSDNode>(St->getChain());
9458 else if (St->getValue().hasOneUse() &&
9459 ChainVal->getOpcode() == ISD::TokenFactor) {
9460 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009461 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009462 TokenFactorIndex = i;
9463 Ld = cast<LoadSDNode>(St->getValue());
9464 } else
9465 Ops.push_back(ChainVal->getOperand(i));
9466 }
9467 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009468
Evan Cheng536e6672009-03-12 05:59:15 +00009469 if (!Ld || !ISD::isNormalLoad(Ld))
9470 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009471
Evan Cheng536e6672009-03-12 05:59:15 +00009472 // If this is not the MMX case, i.e. we are just turning i64 load/store
9473 // into f64 load/store, avoid the transformation if there are multiple
9474 // uses of the loaded value.
9475 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9476 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009477
Evan Cheng536e6672009-03-12 05:59:15 +00009478 DebugLoc LdDL = Ld->getDebugLoc();
9479 DebugLoc StDL = N->getDebugLoc();
9480 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9481 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9482 // pair instead.
9483 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009484 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009485 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9486 Ld->getBasePtr(), Ld->getSrcValue(),
9487 Ld->getSrcValueOffset(), Ld->isVolatile(),
9488 Ld->getAlignment());
9489 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009490 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009491 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009492 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009493 Ops.size());
9494 }
Evan Cheng536e6672009-03-12 05:59:15 +00009495 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009496 St->getSrcValue(), St->getSrcValueOffset(),
9497 St->isVolatile(), St->getAlignment());
9498 }
Evan Cheng536e6672009-03-12 05:59:15 +00009499
9500 // Otherwise, lower to two pairs of 32-bit loads / stores.
9501 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009502 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9503 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009504
Owen Anderson825b72b2009-08-11 20:47:22 +00009505 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009506 Ld->getSrcValue(), Ld->getSrcValueOffset(),
9507 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009508 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009509 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
9510 Ld->isVolatile(),
9511 MinAlign(Ld->getAlignment(), 4));
9512
9513 SDValue NewChain = LoLd.getValue(1);
9514 if (TokenFactorIndex != -1) {
9515 Ops.push_back(LoLd);
9516 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009517 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009518 Ops.size());
9519 }
9520
9521 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009522 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9523 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009524
9525 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9526 St->getSrcValue(), St->getSrcValueOffset(),
9527 St->isVolatile(), St->getAlignment());
9528 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9529 St->getSrcValue(),
9530 St->getSrcValueOffset() + 4,
9531 St->isVolatile(),
9532 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009533 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009534 }
Dan Gohman475871a2008-07-27 21:46:04 +00009535 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009536}
9537
Chris Lattner6cf73262008-01-25 06:14:17 +00009538/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9539/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009540static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009541 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9542 // F[X]OR(0.0, x) -> x
9543 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009544 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9545 if (C->getValueAPF().isPosZero())
9546 return N->getOperand(1);
9547 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9548 if (C->getValueAPF().isPosZero())
9549 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009550 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009551}
9552
9553/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009554static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009555 // FAND(0.0, x) -> 0.0
9556 // FAND(x, 0.0) -> 0.0
9557 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9558 if (C->getValueAPF().isPosZero())
9559 return N->getOperand(0);
9560 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9561 if (C->getValueAPF().isPosZero())
9562 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009563 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009564}
9565
Dan Gohmane5af2d32009-01-29 01:59:02 +00009566static SDValue PerformBTCombine(SDNode *N,
9567 SelectionDAG &DAG,
9568 TargetLowering::DAGCombinerInfo &DCI) {
9569 // BT ignores high bits in the bit index operand.
9570 SDValue Op1 = N->getOperand(1);
9571 if (Op1.hasOneUse()) {
9572 unsigned BitWidth = Op1.getValueSizeInBits();
9573 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9574 APInt KnownZero, KnownOne;
9575 TargetLowering::TargetLoweringOpt TLO(DAG);
9576 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9577 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9578 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9579 DCI.CommitTargetLoweringOpt(TLO);
9580 }
9581 return SDValue();
9582}
Chris Lattner83e6c992006-10-04 06:57:07 +00009583
Eli Friedman7a5e5552009-06-07 06:52:44 +00009584static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9585 SDValue Op = N->getOperand(0);
9586 if (Op.getOpcode() == ISD::BIT_CONVERT)
9587 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009588 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009589 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009590 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009591 OpVT.getVectorElementType().getSizeInBits()) {
9592 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9593 }
9594 return SDValue();
9595}
9596
Owen Anderson99177002009-06-29 18:04:45 +00009597// On X86 and X86-64, atomic operations are lowered to locked instructions.
9598// Locked instructions, in turn, have implicit fence semantics (all memory
9599// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009600// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009601// fence-atomic-fence.
9602static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9603 SDValue atomic = N->getOperand(0);
9604 switch (atomic.getOpcode()) {
9605 case ISD::ATOMIC_CMP_SWAP:
9606 case ISD::ATOMIC_SWAP:
9607 case ISD::ATOMIC_LOAD_ADD:
9608 case ISD::ATOMIC_LOAD_SUB:
9609 case ISD::ATOMIC_LOAD_AND:
9610 case ISD::ATOMIC_LOAD_OR:
9611 case ISD::ATOMIC_LOAD_XOR:
9612 case ISD::ATOMIC_LOAD_NAND:
9613 case ISD::ATOMIC_LOAD_MIN:
9614 case ISD::ATOMIC_LOAD_MAX:
9615 case ISD::ATOMIC_LOAD_UMIN:
9616 case ISD::ATOMIC_LOAD_UMAX:
9617 break;
9618 default:
9619 return SDValue();
9620 }
Eric Christopherfd179292009-08-27 18:07:15 +00009621
Owen Anderson99177002009-06-29 18:04:45 +00009622 SDValue fence = atomic.getOperand(0);
9623 if (fence.getOpcode() != ISD::MEMBARRIER)
9624 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009625
Owen Anderson99177002009-06-29 18:04:45 +00009626 switch (atomic.getOpcode()) {
9627 case ISD::ATOMIC_CMP_SWAP:
9628 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9629 atomic.getOperand(1), atomic.getOperand(2),
9630 atomic.getOperand(3));
9631 case ISD::ATOMIC_SWAP:
9632 case ISD::ATOMIC_LOAD_ADD:
9633 case ISD::ATOMIC_LOAD_SUB:
9634 case ISD::ATOMIC_LOAD_AND:
9635 case ISD::ATOMIC_LOAD_OR:
9636 case ISD::ATOMIC_LOAD_XOR:
9637 case ISD::ATOMIC_LOAD_NAND:
9638 case ISD::ATOMIC_LOAD_MIN:
9639 case ISD::ATOMIC_LOAD_MAX:
9640 case ISD::ATOMIC_LOAD_UMIN:
9641 case ISD::ATOMIC_LOAD_UMAX:
9642 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9643 atomic.getOperand(1), atomic.getOperand(2));
9644 default:
9645 return SDValue();
9646 }
9647}
9648
Evan Cheng2e489c42009-12-16 00:53:11 +00009649static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9650 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9651 // (and (i32 x86isd::setcc_carry), 1)
9652 // This eliminates the zext. This transformation is necessary because
9653 // ISD::SETCC is always legalized to i8.
9654 DebugLoc dl = N->getDebugLoc();
9655 SDValue N0 = N->getOperand(0);
9656 EVT VT = N->getValueType(0);
9657 if (N0.getOpcode() == ISD::AND &&
9658 N0.hasOneUse() &&
9659 N0.getOperand(0).hasOneUse()) {
9660 SDValue N00 = N0.getOperand(0);
9661 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9662 return SDValue();
9663 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9664 if (!C || C->getZExtValue() != 1)
9665 return SDValue();
9666 return DAG.getNode(ISD::AND, dl, VT,
9667 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9668 N00.getOperand(0), N00.getOperand(1)),
9669 DAG.getConstant(1, VT));
9670 }
9671
9672 return SDValue();
9673}
9674
Dan Gohman475871a2008-07-27 21:46:04 +00009675SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009676 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009677 SelectionDAG &DAG = DCI.DAG;
9678 switch (N->getOpcode()) {
9679 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009680 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009681 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009682 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009683 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009684 case ISD::SHL:
9685 case ISD::SRA:
9686 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009687 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009688 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009689 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009690 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9691 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009692 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009693 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009694 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009695 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009696 }
9697
Dan Gohman475871a2008-07-27 21:46:04 +00009698 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009699}
9700
Evan Cheng60c07e12006-07-05 22:17:51 +00009701//===----------------------------------------------------------------------===//
9702// X86 Inline Assembly Support
9703//===----------------------------------------------------------------------===//
9704
Chris Lattnerb8105652009-07-20 17:51:36 +00009705static bool LowerToBSwap(CallInst *CI) {
9706 // FIXME: this should verify that we are targetting a 486 or better. If not,
9707 // we will turn this bswap into something that will be lowered to logical ops
9708 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9709 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009710
Chris Lattnerb8105652009-07-20 17:51:36 +00009711 // Verify this is a simple bswap.
9712 if (CI->getNumOperands() != 2 ||
9713 CI->getType() != CI->getOperand(1)->getType() ||
9714 !CI->getType()->isInteger())
9715 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009716
Chris Lattnerb8105652009-07-20 17:51:36 +00009717 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9718 if (!Ty || Ty->getBitWidth() % 16 != 0)
9719 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009720
Chris Lattnerb8105652009-07-20 17:51:36 +00009721 // Okay, we can do this xform, do so now.
9722 const Type *Tys[] = { Ty };
9723 Module *M = CI->getParent()->getParent()->getParent();
9724 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009725
Chris Lattnerb8105652009-07-20 17:51:36 +00009726 Value *Op = CI->getOperand(1);
9727 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009728
Chris Lattnerb8105652009-07-20 17:51:36 +00009729 CI->replaceAllUsesWith(Op);
9730 CI->eraseFromParent();
9731 return true;
9732}
9733
9734bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9735 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9736 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9737
9738 std::string AsmStr = IA->getAsmString();
9739
9740 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009741 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009742 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9743
9744 switch (AsmPieces.size()) {
9745 default: return false;
9746 case 1:
9747 AsmStr = AsmPieces[0];
9748 AsmPieces.clear();
9749 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9750
9751 // bswap $0
9752 if (AsmPieces.size() == 2 &&
9753 (AsmPieces[0] == "bswap" ||
9754 AsmPieces[0] == "bswapq" ||
9755 AsmPieces[0] == "bswapl") &&
9756 (AsmPieces[1] == "$0" ||
9757 AsmPieces[1] == "${0:q}")) {
9758 // No need to check constraints, nothing other than the equivalent of
9759 // "=r,0" would be valid here.
9760 return LowerToBSwap(CI);
9761 }
9762 // rorw $$8, ${0:w} --> llvm.bswap.i16
Benjamin Kramer11acaa32010-01-05 20:07:06 +00009763 if (CI->getType()->isInteger(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009764 AsmPieces.size() == 3 &&
9765 AsmPieces[0] == "rorw" &&
9766 AsmPieces[1] == "$$8," &&
9767 AsmPieces[2] == "${0:w}" &&
9768 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
9769 return LowerToBSwap(CI);
9770 }
9771 break;
9772 case 3:
Benjamin Kramer11acaa32010-01-05 20:07:06 +00009773 if (CI->getType()->isInteger(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009774 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009775 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9776 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9777 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009778 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +00009779 SplitString(AsmPieces[0], Words, " \t");
9780 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9781 Words.clear();
9782 SplitString(AsmPieces[1], Words, " \t");
9783 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9784 Words.clear();
9785 SplitString(AsmPieces[2], Words, " \t,");
9786 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9787 Words[2] == "%edx") {
9788 return LowerToBSwap(CI);
9789 }
9790 }
9791 }
9792 }
9793 break;
9794 }
9795 return false;
9796}
9797
9798
9799
Chris Lattnerf4dff842006-07-11 02:54:03 +00009800/// getConstraintType - Given a constraint letter, return the type of
9801/// constraint it is for this target.
9802X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009803X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9804 if (Constraint.size() == 1) {
9805 switch (Constraint[0]) {
9806 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009807 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009808 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009809 case 'r':
9810 case 'R':
9811 case 'l':
9812 case 'q':
9813 case 'Q':
9814 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009815 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009816 case 'Y':
9817 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009818 case 'e':
9819 case 'Z':
9820 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009821 default:
9822 break;
9823 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009824 }
Chris Lattner4234f572007-03-25 02:14:49 +00009825 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009826}
9827
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009828/// LowerXConstraint - try to replace an X constraint, which matches anything,
9829/// with another that has more specific requirements based on the type of the
9830/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009831const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009832LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009833 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9834 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009835 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009836 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009837 return "Y";
9838 if (Subtarget->hasSSE1())
9839 return "x";
9840 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009841
Chris Lattner5e764232008-04-26 23:02:14 +00009842 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009843}
9844
Chris Lattner48884cd2007-08-25 00:47:38 +00009845/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9846/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009847void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009848 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009849 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009850 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009851 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009852 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009853
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009854 switch (Constraint) {
9855 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009856 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009857 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009858 if (C->getZExtValue() <= 31) {
9859 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009860 break;
9861 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009862 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009863 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009864 case 'J':
9865 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009866 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009867 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9868 break;
9869 }
9870 }
9871 return;
9872 case 'K':
9873 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009874 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009875 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9876 break;
9877 }
9878 }
9879 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009880 case 'N':
9881 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009882 if (C->getZExtValue() <= 255) {
9883 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009884 break;
9885 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009886 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009887 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009888 case 'e': {
9889 // 32-bit signed value
9890 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9891 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009892 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9893 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009894 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009895 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009896 break;
9897 }
9898 // FIXME gcc accepts some relocatable values here too, but only in certain
9899 // memory models; it's complicated.
9900 }
9901 return;
9902 }
9903 case 'Z': {
9904 // 32-bit unsigned value
9905 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9906 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009907 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9908 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009909 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9910 break;
9911 }
9912 }
9913 // FIXME gcc accepts some relocatable values here too, but only in certain
9914 // memory models; it's complicated.
9915 return;
9916 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009917 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009918 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009919 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009920 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009921 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009922 break;
9923 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009924
Chris Lattnerdc43a882007-05-03 16:52:29 +00009925 // If we are in non-pic codegen mode, we allow the address of a global (with
9926 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009927 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009928 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009929
Chris Lattner49921962009-05-08 18:23:14 +00009930 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9931 while (1) {
9932 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9933 Offset += GA->getOffset();
9934 break;
9935 } else if (Op.getOpcode() == ISD::ADD) {
9936 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9937 Offset += C->getZExtValue();
9938 Op = Op.getOperand(0);
9939 continue;
9940 }
9941 } else if (Op.getOpcode() == ISD::SUB) {
9942 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9943 Offset += -C->getZExtValue();
9944 Op = Op.getOperand(0);
9945 continue;
9946 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009947 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009948
Chris Lattner49921962009-05-08 18:23:14 +00009949 // Otherwise, this isn't something we can handle, reject it.
9950 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009951 }
Eric Christopherfd179292009-08-27 18:07:15 +00009952
Chris Lattner36c25012009-07-10 07:34:39 +00009953 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009954 // If we require an extra load to get this address, as in PIC mode, we
9955 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009956 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9957 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009958 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009959
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009960 if (hasMemory)
9961 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9962 else
9963 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009964 Result = Op;
9965 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009966 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009967 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009968
Gabor Greifba36cb52008-08-28 21:40:38 +00009969 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00009970 Ops.push_back(Result);
9971 return;
9972 }
Evan Chengda43bcf2008-09-24 00:05:32 +00009973 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9974 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009975}
9976
Chris Lattner259e97c2006-01-31 19:43:35 +00009977std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00009978getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009979 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00009980 if (Constraint.size() == 1) {
9981 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00009982 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00009983 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00009984 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9985 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009986 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009987 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9988 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9989 X86::R10D,X86::R11D,X86::R12D,
9990 X86::R13D,X86::R14D,X86::R15D,
9991 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009992 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009993 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9994 X86::SI, X86::DI, X86::R8W,X86::R9W,
9995 X86::R10W,X86::R11W,X86::R12W,
9996 X86::R13W,X86::R14W,X86::R15W,
9997 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009998 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009999 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10000 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10001 X86::R10B,X86::R11B,X86::R12B,
10002 X86::R13B,X86::R14B,X86::R15B,
10003 X86::BPL, X86::SPL, 0);
10004
Owen Anderson825b72b2009-08-11 20:47:22 +000010005 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010006 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10007 X86::RSI, X86::RDI, X86::R8, X86::R9,
10008 X86::R10, X86::R11, X86::R12,
10009 X86::R13, X86::R14, X86::R15,
10010 X86::RBP, X86::RSP, 0);
10011
10012 break;
10013 }
Eric Christopherfd179292009-08-27 18:07:15 +000010014 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010015 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010016 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010017 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010018 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010019 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010020 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010021 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010022 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010023 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10024 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010025 }
10026 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010027
Chris Lattner1efa40f2006-02-22 00:56:39 +000010028 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010029}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010030
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010031std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010032X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010033 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010034 // First, see if this is a constraint that directly corresponds to an LLVM
10035 // register class.
10036 if (Constraint.size() == 1) {
10037 // GCC Constraint Letters
10038 switch (Constraint[0]) {
10039 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010040 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010041 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010042 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010043 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010044 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010045 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010046 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010047 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010048 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010049 case 'R': // LEGACY_REGS
10050 if (VT == MVT::i8)
10051 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10052 if (VT == MVT::i16)
10053 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10054 if (VT == MVT::i32 || !Subtarget->is64Bit())
10055 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10056 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010057 case 'f': // FP Stack registers.
10058 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10059 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010060 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010061 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010062 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010063 return std::make_pair(0U, X86::RFP64RegisterClass);
10064 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010065 case 'y': // MMX_REGS if MMX allowed.
10066 if (!Subtarget->hasMMX()) break;
10067 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010068 case 'Y': // SSE_REGS if SSE2 allowed
10069 if (!Subtarget->hasSSE2()) break;
10070 // FALL THROUGH.
10071 case 'x': // SSE_REGS if SSE1 allowed
10072 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010073
Owen Anderson825b72b2009-08-11 20:47:22 +000010074 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010075 default: break;
10076 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010077 case MVT::f32:
10078 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010079 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010080 case MVT::f64:
10081 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010082 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010083 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010084 case MVT::v16i8:
10085 case MVT::v8i16:
10086 case MVT::v4i32:
10087 case MVT::v2i64:
10088 case MVT::v4f32:
10089 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010090 return std::make_pair(0U, X86::VR128RegisterClass);
10091 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010092 break;
10093 }
10094 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010095
Chris Lattnerf76d1802006-07-31 23:26:50 +000010096 // Use the default implementation in TargetLowering to convert the register
10097 // constraint into a member of a register class.
10098 std::pair<unsigned, const TargetRegisterClass*> Res;
10099 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010100
10101 // Not found as a standard register?
10102 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010103 // Map st(0) -> st(7) -> ST0
10104 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10105 tolower(Constraint[1]) == 's' &&
10106 tolower(Constraint[2]) == 't' &&
10107 Constraint[3] == '(' &&
10108 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10109 Constraint[5] == ')' &&
10110 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010111
Chris Lattner56d77c72009-09-13 22:41:48 +000010112 Res.first = X86::ST0+Constraint[4]-'0';
10113 Res.second = X86::RFP80RegisterClass;
10114 return Res;
10115 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010116
Chris Lattner56d77c72009-09-13 22:41:48 +000010117 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010118 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010119 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010120 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010121 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010122 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010123
10124 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010125 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010126 Res.first = X86::EFLAGS;
10127 Res.second = X86::CCRRegisterClass;
10128 return Res;
10129 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010130
Dale Johannesen330169f2008-11-13 21:52:36 +000010131 // 'A' means EAX + EDX.
10132 if (Constraint == "A") {
10133 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010134 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010135 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010136 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010137 return Res;
10138 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010139
Chris Lattnerf76d1802006-07-31 23:26:50 +000010140 // Otherwise, check to see if this is a register class of the wrong value
10141 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10142 // turn into {ax},{dx}.
10143 if (Res.second->hasType(VT))
10144 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010145
Chris Lattnerf76d1802006-07-31 23:26:50 +000010146 // All of the single-register GCC register classes map their values onto
10147 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10148 // really want an 8-bit or 32-bit register, map to the appropriate register
10149 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010150 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010151 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010152 unsigned DestReg = 0;
10153 switch (Res.first) {
10154 default: break;
10155 case X86::AX: DestReg = X86::AL; break;
10156 case X86::DX: DestReg = X86::DL; break;
10157 case X86::CX: DestReg = X86::CL; break;
10158 case X86::BX: DestReg = X86::BL; break;
10159 }
10160 if (DestReg) {
10161 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010162 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010163 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010164 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010165 unsigned DestReg = 0;
10166 switch (Res.first) {
10167 default: break;
10168 case X86::AX: DestReg = X86::EAX; break;
10169 case X86::DX: DestReg = X86::EDX; break;
10170 case X86::CX: DestReg = X86::ECX; break;
10171 case X86::BX: DestReg = X86::EBX; break;
10172 case X86::SI: DestReg = X86::ESI; break;
10173 case X86::DI: DestReg = X86::EDI; break;
10174 case X86::BP: DestReg = X86::EBP; break;
10175 case X86::SP: DestReg = X86::ESP; break;
10176 }
10177 if (DestReg) {
10178 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010179 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010180 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010181 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010182 unsigned DestReg = 0;
10183 switch (Res.first) {
10184 default: break;
10185 case X86::AX: DestReg = X86::RAX; break;
10186 case X86::DX: DestReg = X86::RDX; break;
10187 case X86::CX: DestReg = X86::RCX; break;
10188 case X86::BX: DestReg = X86::RBX; break;
10189 case X86::SI: DestReg = X86::RSI; break;
10190 case X86::DI: DestReg = X86::RDI; break;
10191 case X86::BP: DestReg = X86::RBP; break;
10192 case X86::SP: DestReg = X86::RSP; break;
10193 }
10194 if (DestReg) {
10195 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010196 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010197 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010198 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010199 } else if (Res.second == X86::FR32RegisterClass ||
10200 Res.second == X86::FR64RegisterClass ||
10201 Res.second == X86::VR128RegisterClass) {
10202 // Handle references to XMM physical registers that got mapped into the
10203 // wrong class. This can happen with constraints like {xmm0} where the
10204 // target independent register mapper will just pick the first match it can
10205 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010206 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010207 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010208 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010209 Res.second = X86::FR64RegisterClass;
10210 else if (X86::VR128RegisterClass->hasType(VT))
10211 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010212 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010213
Chris Lattnerf76d1802006-07-31 23:26:50 +000010214 return Res;
10215}
Mon P Wang0c397192008-10-30 08:01:45 +000010216
10217//===----------------------------------------------------------------------===//
10218// X86 Widen vector type
10219//===----------------------------------------------------------------------===//
10220
10221/// getWidenVectorType: given a vector type, returns the type to widen
10222/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +000010223/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +000010224/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +000010225/// scalarizing vs using the wider vector type.
10226
Owen Andersone50ed302009-08-10 22:56:29 +000010227EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +000010228 assert(VT.isVector());
10229 if (isTypeLegal(VT))
10230 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010231
Mon P Wang0c397192008-10-30 08:01:45 +000010232 // TODO: In computeRegisterProperty, we can compute the list of legal vector
10233 // type based on element type. This would speed up our search (though
10234 // it may not be worth it since the size of the list is relatively
10235 // small).
Owen Andersone50ed302009-08-10 22:56:29 +000010236 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +000010237 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +000010238
Mon P Wang0c397192008-10-30 08:01:45 +000010239 // On X86, it make sense to widen any vector wider than 1
10240 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +000010241 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +000010242
Owen Anderson825b72b2009-08-11 20:47:22 +000010243 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
10244 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
10245 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010246
10247 if (isTypeLegal(SVT) &&
10248 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +000010249 SVT.getVectorNumElements() > NElts)
10250 return SVT;
10251 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010252 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +000010253}