blob: d9a7ec324515215ff0db5367db1da1eed7d04725 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
20#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000022#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "ARMRegisterInfo.h"
24#include "ARMSubtarget.h"
25#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000026#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Bob Wilson65ffec42010-09-21 17:56:22 +000032#include "llvm/Instructions.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000033#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000034#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000036#include "llvm/CodeGen/MachineBasicBlock.h"
37#include "llvm/CodeGen/MachineFrameInfo.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000040#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000041#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000043#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000044#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000045#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000046#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000047#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000048#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000049#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000050#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000051#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000052using namespace llvm;
53
Dale Johannesen51e28e62010-06-03 21:09:53 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Bob Wilson703af3a2010-08-13 22:43:33 +000056// This option should go away when tail calls fully work.
57static cl::opt<bool>
58EnableARMTailCalls("arm-tail-calls", cl::Hidden,
59 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
60 cl::init(false));
61
Jim Grosbach4725ca72010-09-08 03:54:02 +000062// This option should go away when Machine LICM is smart enough to hoist a
Dale Johannesenf630c712010-07-29 20:10:08 +000063// reg-to-reg VDUP.
64static cl::opt<bool>
65EnableARMVDUPsplat("arm-vdup-splat", cl::Hidden,
66 cl::desc("Generate VDUP for integer constant splats (TEMPORARY OPTION)."),
67 cl::init(false));
68
Jim Grosbache7b52522010-04-14 22:28:31 +000069static cl::opt<bool>
70EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000071 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000072 cl::init(false));
73
Evan Cheng46df4eb2010-06-16 07:35:02 +000074static cl::opt<bool>
75ARMInterworking("arm-interworking", cl::Hidden,
76 cl::desc("Enable / disable ARM interworking (for debugging only)"),
77 cl::init(true));
78
Owen Andersone50ed302009-08-10 22:56:29 +000079void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
80 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000081 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000082 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000083 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
84 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000085
Owen Anderson70671842009-08-10 20:18:46 +000086 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000087 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000088 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000089 }
90
Owen Andersone50ed302009-08-10 22:56:29 +000091 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000092 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000093 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000094 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000095 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000096 if (ElemTy != MVT::i32) {
97 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
98 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
99 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
100 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
101 }
Owen Anderson70671842009-08-10 20:18:46 +0000102 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
103 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +0000104 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +0000105 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +0000106 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
107 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000108 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000109 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
110 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
111 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000112 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
113 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000114 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000115 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000116
117 // Promote all bit-wise operations.
118 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000119 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000120 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
121 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000122 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000123 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000124 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000125 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000126 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000127 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000128 }
Bob Wilson16330762009-09-16 00:17:28 +0000129
130 // Neon does not support vector divide/remainder operations.
131 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
132 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
133 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
134 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
135 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
136 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000137}
138
Owen Andersone50ed302009-08-10 22:56:29 +0000139void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000140 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000142}
143
Owen Andersone50ed302009-08-10 22:56:29 +0000144void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000145 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000147}
148
Chris Lattnerf0144122009-07-28 03:13:23 +0000149static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
150 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000151 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000152
Chris Lattner80ec2792009-08-02 00:34:36 +0000153 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000154}
155
Evan Chenga8e29892007-01-19 07:51:42 +0000156ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000157 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000158 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000159 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000160 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000161
Evan Chengb1df8f22007-04-27 08:15:43 +0000162 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000163 // Uses VFP for Thumb libfuncs if available.
164 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
165 // Single-precision floating-point arithmetic.
166 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
167 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
168 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
169 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000170
Evan Chengb1df8f22007-04-27 08:15:43 +0000171 // Double-precision floating-point arithmetic.
172 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
173 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
174 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
175 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000176
Evan Chengb1df8f22007-04-27 08:15:43 +0000177 // Single-precision comparisons.
178 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
179 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
180 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
181 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
182 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
183 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
184 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
185 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000186
Evan Chengb1df8f22007-04-27 08:15:43 +0000187 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
188 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
191 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
192 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
193 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
194 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000195
Evan Chengb1df8f22007-04-27 08:15:43 +0000196 // Double-precision comparisons.
197 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
198 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
199 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
200 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
201 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
202 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
203 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
204 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000205
Evan Chengb1df8f22007-04-27 08:15:43 +0000206 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
207 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
208 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
209 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
210 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
211 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
212 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
213 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000214
Evan Chengb1df8f22007-04-27 08:15:43 +0000215 // Floating-point to integer conversions.
216 // i64 conversions are done via library routines even when generating VFP
217 // instructions, so use the same ones.
218 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
219 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
220 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
221 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000222
Evan Chengb1df8f22007-04-27 08:15:43 +0000223 // Conversions between floating types.
224 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
225 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
226
227 // Integer to floating-point conversions.
228 // i64 conversions are done via library routines even when generating VFP
229 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000230 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
231 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000232 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
233 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
234 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
235 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
236 }
Evan Chenga8e29892007-01-19 07:51:42 +0000237 }
238
Bob Wilson2f954612009-05-22 17:38:41 +0000239 // These libcalls are not available in 32-bit.
240 setLibcallName(RTLIB::SHL_I128, 0);
241 setLibcallName(RTLIB::SRL_I128, 0);
242 setLibcallName(RTLIB::SRA_I128, 0);
243
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000244 if (Subtarget->isAAPCS_ABI()) {
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000245 // Double-precision floating-point arithmetic helper functions
246 // RTABI chapter 4.1.2, Table 2
247 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
248 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
249 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
250 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
251 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
252 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
253 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
254 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
255
256 // Double-precision floating-point comparison helper functions
257 // RTABI chapter 4.1.2, Table 3
258 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
259 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
260 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
261 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
262 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
263 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
264 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
265 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
266 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
267 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
268 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
269 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
270 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
271 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
272 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
273 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
274 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
275 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
276 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
277 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
278 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
279 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
280 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
281 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
282
283 // Single-precision floating-point arithmetic helper functions
284 // RTABI chapter 4.1.2, Table 4
285 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
286 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
287 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
288 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
289 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
290 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
291 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
292 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
293
294 // Single-precision floating-point comparison helper functions
295 // RTABI chapter 4.1.2, Table 5
296 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
297 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
298 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
299 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
300 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
301 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
302 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
303 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
304 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
305 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
306 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
307 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
308 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
309 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
310 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
311 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
312 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
313 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
314 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
315 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
316 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
317 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
318 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
319 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
320
321 // Floating-point to integer conversions.
322 // RTABI chapter 4.1.2, Table 6
323 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
324 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
325 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
326 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
327 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
328 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
329 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
330 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
331 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
332 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
333 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
334 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
335 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
336 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
337 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
338 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
339
340 // Conversions between floating types.
341 // RTABI chapter 4.1.2, Table 7
342 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
343 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
344 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
345 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
346
347 // Integer to floating-point conversions.
348 // RTABI chapter 4.1.2, Table 8
349 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
350 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
351 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
352 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
353 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
354 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
355 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
356 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
357 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
358 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
359 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
360 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
361 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
362 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
363 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
364 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
365
366 // Long long helper functions
367 // RTABI chapter 4.2, Table 9
368 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
369 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
370 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
371 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
372 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
373 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
374 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
375 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
376 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
377 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
378 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
379 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
380
381 // Integer division functions
382 // RTABI chapter 4.3.1
383 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
384 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
385 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
386 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
387 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
388 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
389 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
390 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
391 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
392 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
393 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
394 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000395 }
396
David Goodwinf1daf7d2009-07-08 23:10:31 +0000397 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000399 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000401 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000403 if (!Subtarget->isFPOnlySP())
404 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000405
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000407 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000408
409 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 addDRTypeForNEON(MVT::v2f32);
411 addDRTypeForNEON(MVT::v8i8);
412 addDRTypeForNEON(MVT::v4i16);
413 addDRTypeForNEON(MVT::v2i32);
414 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000415
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 addQRTypeForNEON(MVT::v4f32);
417 addQRTypeForNEON(MVT::v2f64);
418 addQRTypeForNEON(MVT::v16i8);
419 addQRTypeForNEON(MVT::v8i16);
420 addQRTypeForNEON(MVT::v4i32);
421 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000422
Bob Wilson74dc72e2009-09-15 23:55:57 +0000423 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
424 // neither Neon nor VFP support any arithmetic operations on it.
425 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
426 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
427 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
428 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
429 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
430 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
431 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
432 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
433 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
434 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
435 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
436 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
437 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
438 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
439 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
440 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
441 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
442 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
443 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
444 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
445 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
446 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
447 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
448 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
449
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000450 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
451
Bob Wilson642b3292009-09-16 00:32:15 +0000452 // Neon does not support some operations on v1i64 and v2i64 types.
453 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000454 // Custom handling for some quad-vector types to detect VMULL.
455 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
456 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
457 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000458 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
459 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
460
Bob Wilson5bafff32009-06-22 23:27:02 +0000461 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
462 setTargetDAGCombine(ISD::SHL);
463 setTargetDAGCombine(ISD::SRL);
464 setTargetDAGCombine(ISD::SRA);
465 setTargetDAGCombine(ISD::SIGN_EXTEND);
466 setTargetDAGCombine(ISD::ZERO_EXTEND);
467 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000468 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000469 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilson5bafff32009-06-22 23:27:02 +0000470 }
471
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000472 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000473
474 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000476
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000477 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000479
Evan Chenga8e29892007-01-19 07:51:42 +0000480 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000481 if (!Subtarget->isThumb1Only()) {
482 for (unsigned im = (unsigned)ISD::PRE_INC;
483 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setIndexedLoadAction(im, MVT::i1, Legal);
485 setIndexedLoadAction(im, MVT::i8, Legal);
486 setIndexedLoadAction(im, MVT::i16, Legal);
487 setIndexedLoadAction(im, MVT::i32, Legal);
488 setIndexedStoreAction(im, MVT::i1, Legal);
489 setIndexedStoreAction(im, MVT::i8, Legal);
490 setIndexedStoreAction(im, MVT::i16, Legal);
491 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000492 }
Evan Chenga8e29892007-01-19 07:51:42 +0000493 }
494
495 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000496 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000497 setOperationAction(ISD::MUL, MVT::i64, Expand);
498 setOperationAction(ISD::MULHU, MVT::i32, Expand);
499 setOperationAction(ISD::MULHS, MVT::i32, Expand);
500 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
501 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000502 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000503 setOperationAction(ISD::MUL, MVT::i64, Expand);
504 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000505 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000506 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000507 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000508 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000509 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000510 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000511 setOperationAction(ISD::SRL, MVT::i64, Custom);
512 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000513
514 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000516 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000518 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000519 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000520
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000521 // Only ARMv6 has BSWAP.
522 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000523 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000524
Evan Chenga8e29892007-01-19 07:51:42 +0000525 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000526 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000527 // v7M has a hardware divider
528 setOperationAction(ISD::SDIV, MVT::i32, Expand);
529 setOperationAction(ISD::UDIV, MVT::i32, Expand);
530 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000531 setOperationAction(ISD::SREM, MVT::i32, Expand);
532 setOperationAction(ISD::UREM, MVT::i32, Expand);
533 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
534 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000535
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
537 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
538 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
539 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000540 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000541
Evan Chengfb3611d2010-05-11 07:26:32 +0000542 setOperationAction(ISD::TRAP, MVT::Other, Legal);
543
Evan Chenga8e29892007-01-19 07:51:42 +0000544 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000545 setOperationAction(ISD::VASTART, MVT::Other, Custom);
546 setOperationAction(ISD::VAARG, MVT::Other, Expand);
547 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
548 setOperationAction(ISD::VAEND, MVT::Other, Expand);
549 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
550 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000551 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
552 // FIXME: Shouldn't need this, since no register is used, but the legalizer
553 // doesn't yet know how to not do that for SjLj.
554 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000555 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000556 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
557 // the default expansion.
558 if (Subtarget->hasDataBarrier() ||
559 (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000560 // membarrier needs custom lowering; the rest are legal and handled
561 // normally.
562 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
563 } else {
564 // Set them all for expansion, which will force libcalls.
565 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
566 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
567 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
568 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000569 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
570 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
571 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000572 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
573 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
574 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
575 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
576 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
577 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
578 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
579 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
580 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
581 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
582 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
583 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
584 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
585 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
586 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
587 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
588 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
589 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000590 // Since the libcalls include locking, fold in the fences
591 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000592 }
593 // 64-bit versions are always libcalls (for now)
594 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000595 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000596 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
597 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
598 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
599 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
600 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
601 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000602
Eli Friedmana2c6f452010-06-26 04:36:50 +0000603 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
604 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
606 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000607 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000608 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000609
Nate Begemand1fb5832010-08-03 21:31:55 +0000610 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000611 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
612 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000613 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000614 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
615 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000616
617 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000618 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000619 if (Subtarget->isTargetDarwin()) {
620 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
621 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
622 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000623
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 setOperationAction(ISD::SETCC, MVT::i32, Expand);
625 setOperationAction(ISD::SETCC, MVT::f32, Expand);
626 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000627 setOperationAction(ISD::SELECT, MVT::i32, Custom);
628 setOperationAction(ISD::SELECT, MVT::f32, Custom);
629 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
631 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
632 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
635 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
636 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
637 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
638 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000639
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000640 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000641 setOperationAction(ISD::FSIN, MVT::f64, Expand);
642 setOperationAction(ISD::FSIN, MVT::f32, Expand);
643 setOperationAction(ISD::FCOS, MVT::f32, Expand);
644 setOperationAction(ISD::FCOS, MVT::f64, Expand);
645 setOperationAction(ISD::FREM, MVT::f64, Expand);
646 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000647 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000648 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
649 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000650 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setOperationAction(ISD::FPOW, MVT::f64, Expand);
652 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000653
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000654 // Various VFP goodness
655 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000656 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
657 if (Subtarget->hasVFP2()) {
658 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
659 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
660 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
661 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
662 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000663 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000664 if (!Subtarget->hasFP16()) {
665 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
666 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000667 }
Evan Cheng110cf482008-04-01 01:50:16 +0000668 }
Evan Chenga8e29892007-01-19 07:51:42 +0000669
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000670 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000671 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000672 setTargetDAGCombine(ISD::ADD);
673 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000674 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000675
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000676 if (Subtarget->hasV6T2Ops())
677 setTargetDAGCombine(ISD::OR);
678
Evan Chenga8e29892007-01-19 07:51:42 +0000679 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000680
Evan Chengf7d87ee2010-05-21 00:43:17 +0000681 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
682 setSchedulingPreference(Sched::RegPressure);
683 else
684 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000685
686 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000687
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000688 // On ARM arguments smaller than 4 bytes are extended, so all arguments
689 // are at least 4 bytes aligned.
690 setMinStackArgumentAlignment(4);
691
Evan Chengfff606d2010-09-24 19:07:23 +0000692 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000693}
694
Evan Cheng4f6b4672010-07-21 06:09:07 +0000695std::pair<const TargetRegisterClass*, uint8_t>
696ARMTargetLowering::findRepresentativeClass(EVT VT) const{
697 const TargetRegisterClass *RRC = 0;
698 uint8_t Cost = 1;
699 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000700 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000701 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000702 // Use DPR as representative register class for all floating point
703 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
704 // the cost is 1 for both f32 and f64.
705 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000706 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000707 RRC = ARM::DPRRegisterClass;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000708 break;
709 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
710 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000711 RRC = ARM::DPRRegisterClass;
712 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000713 break;
714 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000715 RRC = ARM::DPRRegisterClass;
716 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000717 break;
718 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000719 RRC = ARM::DPRRegisterClass;
720 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000721 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000722 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000723 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000724}
725
Evan Chenga8e29892007-01-19 07:51:42 +0000726const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
727 switch (Opcode) {
728 default: return 0;
729 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000730 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
731 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000732 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000733 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
734 case ARMISD::tCALL: return "ARMISD::tCALL";
735 case ARMISD::BRCOND: return "ARMISD::BRCOND";
736 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000737 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000738 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
739 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
740 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000741 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000742 case ARMISD::CMPFP: return "ARMISD::CMPFP";
743 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000744 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000745 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
746 case ARMISD::CMOV: return "ARMISD::CMOV";
747 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000748
Jim Grosbach3482c802010-01-18 19:58:49 +0000749 case ARMISD::RBIT: return "ARMISD::RBIT";
750
Bob Wilson76a312b2010-03-19 22:51:32 +0000751 case ARMISD::FTOSI: return "ARMISD::FTOSI";
752 case ARMISD::FTOUI: return "ARMISD::FTOUI";
753 case ARMISD::SITOF: return "ARMISD::SITOF";
754 case ARMISD::UITOF: return "ARMISD::UITOF";
755
Evan Chenga8e29892007-01-19 07:51:42 +0000756 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
757 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
758 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000759
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000760 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
761 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000762
Evan Chengc5942082009-10-28 06:55:03 +0000763 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
764 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
765
Dale Johannesen51e28e62010-06-03 21:09:53 +0000766 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000767
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000768 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000769
Evan Cheng86198642009-08-07 00:34:42 +0000770 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
771
Jim Grosbach3728e962009-12-10 00:11:09 +0000772 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
773 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
774
Bob Wilson5bafff32009-06-22 23:27:02 +0000775 case ARMISD::VCEQ: return "ARMISD::VCEQ";
776 case ARMISD::VCGE: return "ARMISD::VCGE";
777 case ARMISD::VCGEU: return "ARMISD::VCGEU";
778 case ARMISD::VCGT: return "ARMISD::VCGT";
779 case ARMISD::VCGTU: return "ARMISD::VCGTU";
780 case ARMISD::VTST: return "ARMISD::VTST";
781
782 case ARMISD::VSHL: return "ARMISD::VSHL";
783 case ARMISD::VSHRs: return "ARMISD::VSHRs";
784 case ARMISD::VSHRu: return "ARMISD::VSHRu";
785 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
786 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
787 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
788 case ARMISD::VSHRN: return "ARMISD::VSHRN";
789 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
790 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
791 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
792 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
793 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
794 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
795 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
796 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
797 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
798 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
799 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
800 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
801 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
802 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000803 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000804 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000805 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000806 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000807 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000808 case ARMISD::VREV64: return "ARMISD::VREV64";
809 case ARMISD::VREV32: return "ARMISD::VREV32";
810 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000811 case ARMISD::VZIP: return "ARMISD::VZIP";
812 case ARMISD::VUZP: return "ARMISD::VUZP";
813 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000814 case ARMISD::VMULLs: return "ARMISD::VMULLs";
815 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000816 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000817 case ARMISD::FMAX: return "ARMISD::FMAX";
818 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000819 case ARMISD::BFI: return "ARMISD::BFI";
Evan Chenga8e29892007-01-19 07:51:42 +0000820 }
821}
822
Evan Cheng06b666c2010-05-15 02:18:07 +0000823/// getRegClassFor - Return the register class that should be used for the
824/// specified value type.
825TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
826 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
827 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
828 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000829 if (Subtarget->hasNEON()) {
830 if (VT == MVT::v4i64)
831 return ARM::QQPRRegisterClass;
832 else if (VT == MVT::v8i64)
833 return ARM::QQQQPRRegisterClass;
834 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000835 return TargetLowering::getRegClassFor(VT);
836}
837
Eric Christopherab695882010-07-21 22:26:11 +0000838// Create a fast isel object.
839FastISel *
840ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
841 return ARM::createFastISel(funcInfo);
842}
843
Bill Wendlingb4202b82009-07-01 18:50:55 +0000844/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000845unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000846 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000847}
848
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000849/// getMaximalGlobalOffset - Returns the maximal possible offset which can
850/// be used for loads / stores from the global.
851unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
852 return (Subtarget->isThumb1Only() ? 127 : 4095);
853}
854
Evan Cheng1cc39842010-05-20 23:26:43 +0000855Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000856 unsigned NumVals = N->getNumValues();
857 if (!NumVals)
858 return Sched::RegPressure;
859
860 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000861 EVT VT = N->getValueType(i);
862 if (VT.isFloatingPoint() || VT.isVector())
863 return Sched::Latency;
864 }
Evan Chengc10f5432010-05-28 23:25:23 +0000865
866 if (!N->isMachineOpcode())
867 return Sched::RegPressure;
868
869 // Load are scheduled for latency even if there instruction itinerary
870 // is not available.
871 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
872 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
873 if (TID.mayLoad())
874 return Sched::Latency;
875
Evan Cheng3ef1c872010-09-10 01:29:16 +0000876 if (!Itins->isEmpty() && Itins->getStageLatency(TID.getSchedClass()) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +0000877 return Sched::Latency;
Evan Cheng1cc39842010-05-20 23:26:43 +0000878 return Sched::RegPressure;
879}
880
Evan Cheng31446872010-07-23 22:39:59 +0000881unsigned
882ARMTargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
883 MachineFunction &MF) const {
Evan Cheng31446872010-07-23 22:39:59 +0000884 switch (RC->getID()) {
885 default:
886 return 0;
887 case ARM::tGPRRegClassID:
Evan Chengac096802010-08-10 19:30:19 +0000888 return RegInfo->hasFP(MF) ? 4 : 5;
889 case ARM::GPRRegClassID: {
890 unsigned FP = RegInfo->hasFP(MF) ? 1 : 0;
891 return 10 - FP - (Subtarget->isR9Reserved() ? 1 : 0);
892 }
Evan Cheng31446872010-07-23 22:39:59 +0000893 case ARM::SPRRegClassID: // Currently not used as 'rep' register class.
894 case ARM::DPRRegClassID:
895 return 32 - 10;
896 }
897}
898
Evan Chenga8e29892007-01-19 07:51:42 +0000899//===----------------------------------------------------------------------===//
900// Lowering Code
901//===----------------------------------------------------------------------===//
902
Evan Chenga8e29892007-01-19 07:51:42 +0000903/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
904static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
905 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000906 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000907 case ISD::SETNE: return ARMCC::NE;
908 case ISD::SETEQ: return ARMCC::EQ;
909 case ISD::SETGT: return ARMCC::GT;
910 case ISD::SETGE: return ARMCC::GE;
911 case ISD::SETLT: return ARMCC::LT;
912 case ISD::SETLE: return ARMCC::LE;
913 case ISD::SETUGT: return ARMCC::HI;
914 case ISD::SETUGE: return ARMCC::HS;
915 case ISD::SETULT: return ARMCC::LO;
916 case ISD::SETULE: return ARMCC::LS;
917 }
918}
919
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000920/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
921static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000922 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000923 CondCode2 = ARMCC::AL;
924 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000925 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000926 case ISD::SETEQ:
927 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
928 case ISD::SETGT:
929 case ISD::SETOGT: CondCode = ARMCC::GT; break;
930 case ISD::SETGE:
931 case ISD::SETOGE: CondCode = ARMCC::GE; break;
932 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000933 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000934 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
935 case ISD::SETO: CondCode = ARMCC::VC; break;
936 case ISD::SETUO: CondCode = ARMCC::VS; break;
937 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
938 case ISD::SETUGT: CondCode = ARMCC::HI; break;
939 case ISD::SETUGE: CondCode = ARMCC::PL; break;
940 case ISD::SETLT:
941 case ISD::SETULT: CondCode = ARMCC::LT; break;
942 case ISD::SETLE:
943 case ISD::SETULE: CondCode = ARMCC::LE; break;
944 case ISD::SETNE:
945 case ISD::SETUNE: CondCode = ARMCC::NE; break;
946 }
Evan Chenga8e29892007-01-19 07:51:42 +0000947}
948
Bob Wilson1f595bb2009-04-17 19:07:39 +0000949//===----------------------------------------------------------------------===//
950// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000951//===----------------------------------------------------------------------===//
952
953#include "ARMGenCallingConv.inc"
954
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000955/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
956/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000957CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000958 bool Return,
959 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000960 switch (CC) {
961 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000962 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000963 case CallingConv::C:
964 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000965 // Use target triple & subtarget features to do actual dispatch.
966 if (Subtarget->isAAPCS_ABI()) {
967 if (Subtarget->hasVFP2() &&
968 FloatABIType == FloatABI::Hard && !isVarArg)
969 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
970 else
971 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
972 } else
973 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000974 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000975 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000976 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000977 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000978 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000979 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000980 }
981}
982
Dan Gohman98ca4f22009-08-05 01:29:28 +0000983/// LowerCallResult - Lower the result values of a call into the
984/// appropriate copies out of appropriate physical registers.
985SDValue
986ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000987 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000988 const SmallVectorImpl<ISD::InputArg> &Ins,
989 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000990 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000991
Bob Wilson1f595bb2009-04-17 19:07:39 +0000992 // Assign locations to each value returned by this call.
993 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000994 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000995 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000996 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000997 CCAssignFnForNode(CallConv, /* Return*/ true,
998 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000999
1000 // Copy all of the result registers out of their specified physreg.
1001 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1002 CCValAssign VA = RVLocs[i];
1003
Bob Wilson80915242009-04-25 00:33:20 +00001004 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001005 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001006 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001007 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001008 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001009 Chain = Lo.getValue(1);
1010 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001011 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001012 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001013 InFlag);
1014 Chain = Hi.getValue(1);
1015 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001016 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001017
Owen Anderson825b72b2009-08-11 20:47:22 +00001018 if (VA.getLocVT() == MVT::v2f64) {
1019 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1020 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1021 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001022
1023 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001024 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001025 Chain = Lo.getValue(1);
1026 InFlag = Lo.getValue(2);
1027 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001028 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001029 Chain = Hi.getValue(1);
1030 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001031 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001032 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1033 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001034 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001035 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001036 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1037 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001038 Chain = Val.getValue(1);
1039 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001040 }
Bob Wilson80915242009-04-25 00:33:20 +00001041
1042 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001043 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001044 case CCValAssign::Full: break;
1045 case CCValAssign::BCvt:
1046 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
1047 break;
1048 }
1049
Dan Gohman98ca4f22009-08-05 01:29:28 +00001050 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001051 }
1052
Dan Gohman98ca4f22009-08-05 01:29:28 +00001053 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001054}
1055
1056/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1057/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +00001058/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +00001059/// a byval function parameter.
1060/// Sometimes what we are copying is the end of a larger object, the part that
1061/// does not fit in registers.
1062static SDValue
1063CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
1064 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1065 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001066 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001067 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001068 /*isVolatile=*/false, /*AlwaysInline=*/false,
Chris Lattnere72f2022010-09-21 05:40:29 +00001069 MachinePointerInfo(0), MachinePointerInfo(0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001070}
1071
Bob Wilsondee46d72009-04-17 20:35:10 +00001072/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001073SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001074ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1075 SDValue StackPtr, SDValue Arg,
1076 DebugLoc dl, SelectionDAG &DAG,
1077 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001078 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001079 unsigned LocMemOffset = VA.getLocMemOffset();
1080 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1081 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001082 if (Flags.isByVal())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001083 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001084
Bob Wilson1f595bb2009-04-17 19:07:39 +00001085 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001086 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +00001087 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001088}
1089
Dan Gohman98ca4f22009-08-05 01:29:28 +00001090void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001091 SDValue Chain, SDValue &Arg,
1092 RegsToPassVector &RegsToPass,
1093 CCValAssign &VA, CCValAssign &NextVA,
1094 SDValue &StackPtr,
1095 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001096 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001097
Jim Grosbache5165492009-11-09 00:11:35 +00001098 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001099 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001100 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1101
1102 if (NextVA.isRegLoc())
1103 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1104 else {
1105 assert(NextVA.isMemLoc());
1106 if (StackPtr.getNode() == 0)
1107 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1108
Dan Gohman98ca4f22009-08-05 01:29:28 +00001109 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1110 dl, DAG, NextVA,
1111 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001112 }
1113}
1114
Dan Gohman98ca4f22009-08-05 01:29:28 +00001115/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001116/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1117/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001118SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001119ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001120 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001121 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001122 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001123 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001124 const SmallVectorImpl<ISD::InputArg> &Ins,
1125 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001126 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001127 MachineFunction &MF = DAG.getMachineFunction();
1128 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1129 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +00001130 // Temporarily disable tail calls so things don't break.
1131 if (!EnableARMTailCalls)
1132 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001133 if (isTailCall) {
1134 // Check if it's really possible to do a tail call.
1135 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1136 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001137 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001138 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1139 // detected sibcalls.
1140 if (isTailCall) {
1141 ++NumTailCalls;
1142 IsSibCall = true;
1143 }
1144 }
Evan Chenga8e29892007-01-19 07:51:42 +00001145
Bob Wilson1f595bb2009-04-17 19:07:39 +00001146 // Analyze operands of the call, assigning locations to each operand.
1147 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001148 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1149 *DAG.getContext());
1150 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001151 CCAssignFnForNode(CallConv, /* Return*/ false,
1152 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001153
Bob Wilson1f595bb2009-04-17 19:07:39 +00001154 // Get a count of how many bytes are to be pushed on the stack.
1155 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001156
Dale Johannesen51e28e62010-06-03 21:09:53 +00001157 // For tail calls, memory operands are available in our caller's stack.
1158 if (IsSibCall)
1159 NumBytes = 0;
1160
Evan Chenga8e29892007-01-19 07:51:42 +00001161 // Adjust the stack pointer for the new arguments...
1162 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001163 if (!IsSibCall)
1164 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001165
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001166 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001167
Bob Wilson5bafff32009-06-22 23:27:02 +00001168 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001169 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001170
Bob Wilson1f595bb2009-04-17 19:07:39 +00001171 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001172 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001173 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1174 i != e;
1175 ++i, ++realArgIdx) {
1176 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001177 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001178 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001179
Bob Wilson1f595bb2009-04-17 19:07:39 +00001180 // Promote the value if needed.
1181 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001182 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001183 case CCValAssign::Full: break;
1184 case CCValAssign::SExt:
1185 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1186 break;
1187 case CCValAssign::ZExt:
1188 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1189 break;
1190 case CCValAssign::AExt:
1191 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1192 break;
1193 case CCValAssign::BCvt:
1194 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1195 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001196 }
1197
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001198 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001199 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001200 if (VA.getLocVT() == MVT::v2f64) {
1201 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1202 DAG.getConstant(0, MVT::i32));
1203 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1204 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001205
Dan Gohman98ca4f22009-08-05 01:29:28 +00001206 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001207 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1208
1209 VA = ArgLocs[++i]; // skip ahead to next loc
1210 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001211 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001212 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1213 } else {
1214 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001215
Dan Gohman98ca4f22009-08-05 01:29:28 +00001216 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1217 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001218 }
1219 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001220 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001221 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001222 }
1223 } else if (VA.isRegLoc()) {
1224 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001225 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001226 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001227
Dan Gohman98ca4f22009-08-05 01:29:28 +00001228 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1229 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001230 }
Evan Chenga8e29892007-01-19 07:51:42 +00001231 }
1232
1233 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001234 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001235 &MemOpChains[0], MemOpChains.size());
1236
1237 // Build a sequence of copy-to-reg nodes chained together with token chain
1238 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001239 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001240 // Tail call byval lowering might overwrite argument registers so in case of
1241 // tail call optimization the copies to registers are lowered later.
1242 if (!isTailCall)
1243 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1244 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1245 RegsToPass[i].second, InFlag);
1246 InFlag = Chain.getValue(1);
1247 }
Evan Chenga8e29892007-01-19 07:51:42 +00001248
Dale Johannesen51e28e62010-06-03 21:09:53 +00001249 // For tail calls lower the arguments to the 'real' stack slot.
1250 if (isTailCall) {
1251 // Force all the incoming stack arguments to be loaded from the stack
1252 // before any new outgoing arguments are stored to the stack, because the
1253 // outgoing stack slots may alias the incoming argument stack slots, and
1254 // the alias isn't otherwise explicit. This is slightly more conservative
1255 // than necessary, because it means that each store effectively depends
1256 // on every argument instead of just those arguments it would clobber.
1257
1258 // Do not flag preceeding copytoreg stuff together with the following stuff.
1259 InFlag = SDValue();
1260 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1261 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1262 RegsToPass[i].second, InFlag);
1263 InFlag = Chain.getValue(1);
1264 }
1265 InFlag =SDValue();
1266 }
1267
Bill Wendling056292f2008-09-16 21:48:12 +00001268 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1269 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1270 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001271 bool isDirect = false;
1272 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001273 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001274 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001275
1276 if (EnableARMLongCalls) {
1277 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1278 && "long-calls with non-static relocation model!");
1279 // Handle a global address or an external symbol. If it's not one of
1280 // those, the target's already in a register, so we don't need to do
1281 // anything extra.
1282 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001283 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001284 // Create a constant pool entry for the callee address
1285 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1286 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1287 ARMPCLabelIndex,
1288 ARMCP::CPValue, 0);
1289 // Get the address of the callee into a register
1290 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1291 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1292 Callee = DAG.getLoad(getPointerTy(), dl,
1293 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001294 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001295 false, false, 0);
1296 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1297 const char *Sym = S->getSymbol();
1298
1299 // Create a constant pool entry for the callee address
1300 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1301 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1302 Sym, ARMPCLabelIndex, 0);
1303 // Get the address of the callee into a register
1304 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1305 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1306 Callee = DAG.getLoad(getPointerTy(), dl,
1307 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001308 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001309 false, false, 0);
1310 }
1311 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001312 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001313 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001314 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001315 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001316 getTargetMachine().getRelocationModel() != Reloc::Static;
1317 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001318 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001319 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001320 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001321 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001322 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001323 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001324 ARMPCLabelIndex,
1325 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001326 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001327 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001328 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001329 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001330 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001331 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001332 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001333 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001334 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001335 } else {
1336 // On ELF targets for PIC code, direct calls should go through the PLT
1337 unsigned OpFlags = 0;
1338 if (Subtarget->isTargetELF() &&
1339 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1340 OpFlags = ARMII::MO_PLT;
1341 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1342 }
Bill Wendling056292f2008-09-16 21:48:12 +00001343 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001344 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001345 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001346 getTargetMachine().getRelocationModel() != Reloc::Static;
1347 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001348 // tBX takes a register source operand.
1349 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001350 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001351 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001352 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001353 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001354 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001355 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001356 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001357 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001358 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001359 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001360 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001361 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001362 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001363 } else {
1364 unsigned OpFlags = 0;
1365 // On ELF targets for PIC code, direct calls should go through the PLT
1366 if (Subtarget->isTargetELF() &&
1367 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1368 OpFlags = ARMII::MO_PLT;
1369 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1370 }
Evan Chenga8e29892007-01-19 07:51:42 +00001371 }
1372
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001373 // FIXME: handle tail calls differently.
1374 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001375 if (Subtarget->isThumb()) {
1376 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001377 CallOpc = ARMISD::CALL_NOLINK;
1378 else
1379 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1380 } else {
1381 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001382 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1383 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001384 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001385
Dan Gohman475871a2008-07-27 21:46:04 +00001386 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001387 Ops.push_back(Chain);
1388 Ops.push_back(Callee);
1389
1390 // Add argument registers to the end of the list so that they are known live
1391 // into the call.
1392 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1393 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1394 RegsToPass[i].second.getValueType()));
1395
Gabor Greifba36cb52008-08-28 21:40:38 +00001396 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001397 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001398
1399 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001400 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001401 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001402
Duncan Sands4bdcb612008-07-02 17:40:58 +00001403 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001404 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001405 InFlag = Chain.getValue(1);
1406
Chris Lattnere563bbc2008-10-11 22:08:30 +00001407 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1408 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001409 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001410 InFlag = Chain.getValue(1);
1411
Bob Wilson1f595bb2009-04-17 19:07:39 +00001412 // Handle result values, copying them out of physregs into vregs that we
1413 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001414 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1415 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001416}
1417
Dale Johannesen51e28e62010-06-03 21:09:53 +00001418/// MatchingStackOffset - Return true if the given stack call argument is
1419/// already available in the same position (relatively) of the caller's
1420/// incoming argument stack.
1421static
1422bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1423 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1424 const ARMInstrInfo *TII) {
1425 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1426 int FI = INT_MAX;
1427 if (Arg.getOpcode() == ISD::CopyFromReg) {
1428 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1429 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1430 return false;
1431 MachineInstr *Def = MRI->getVRegDef(VR);
1432 if (!Def)
1433 return false;
1434 if (!Flags.isByVal()) {
1435 if (!TII->isLoadFromStackSlot(Def, FI))
1436 return false;
1437 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001438 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001439 }
1440 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1441 if (Flags.isByVal())
1442 // ByVal argument is passed in as a pointer but it's now being
1443 // dereferenced. e.g.
1444 // define @foo(%struct.X* %A) {
1445 // tail call @bar(%struct.X* byval %A)
1446 // }
1447 return false;
1448 SDValue Ptr = Ld->getBasePtr();
1449 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1450 if (!FINode)
1451 return false;
1452 FI = FINode->getIndex();
1453 } else
1454 return false;
1455
1456 assert(FI != INT_MAX);
1457 if (!MFI->isFixedObjectIndex(FI))
1458 return false;
1459 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1460}
1461
1462/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1463/// for tail call optimization. Targets which want to do tail call
1464/// optimization should implement this function.
1465bool
1466ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1467 CallingConv::ID CalleeCC,
1468 bool isVarArg,
1469 bool isCalleeStructRet,
1470 bool isCallerStructRet,
1471 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001472 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001473 const SmallVectorImpl<ISD::InputArg> &Ins,
1474 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001475 const Function *CallerF = DAG.getMachineFunction().getFunction();
1476 CallingConv::ID CallerCC = CallerF->getCallingConv();
1477 bool CCMatch = CallerCC == CalleeCC;
1478
1479 // Look for obvious safe cases to perform tail call optimization that do not
1480 // require ABI changes. This is what gcc calls sibcall.
1481
Jim Grosbach7616b642010-06-16 23:45:49 +00001482 // Do not sibcall optimize vararg calls unless the call site is not passing
1483 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001484 if (isVarArg && !Outs.empty())
1485 return false;
1486
1487 // Also avoid sibcall optimization if either caller or callee uses struct
1488 // return semantics.
1489 if (isCalleeStructRet || isCallerStructRet)
1490 return false;
1491
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001492 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001493 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001494 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1495 // LR. This means if we need to reload LR, it takes an extra instructions,
1496 // which outweighs the value of the tail call; but here we don't know yet
1497 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001498 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001499 // emitEpilogue if LR is used.
Evan Cheng0110ac62010-06-19 01:01:32 +00001500 if (Subtarget->isThumb1Only())
1501 return false;
1502
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001503 // For the moment, we can only do this to functions defined in this
1504 // compilation, or to indirect calls. A Thumb B to an ARM function,
1505 // or vice versa, is not easily fixed up in the linker unlike BL.
1506 // (We could do this by loading the address of the callee into a register;
1507 // that is an extra instruction over the direct call and burns a register
1508 // as well, so is not likely to be a win.)
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001509
1510 // It might be safe to remove this restriction on non-Darwin.
1511
1512 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1513 // but we need to make sure there are enough registers; the only valid
1514 // registers are the 4 used for parameters. We don't currently do this
1515 // case.
Evan Cheng0110ac62010-06-19 01:01:32 +00001516 if (isa<ExternalSymbolSDNode>(Callee))
1517 return false;
1518
1519 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001520 const GlobalValue *GV = G->getGlobal();
1521 if (GV->isDeclaration() || GV->isWeakForLinker())
Evan Cheng0110ac62010-06-19 01:01:32 +00001522 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001523 }
1524
Dale Johannesen51e28e62010-06-03 21:09:53 +00001525 // If the calling conventions do not match, then we'd better make sure the
1526 // results are returned in the same way as what the caller expects.
1527 if (!CCMatch) {
1528 SmallVector<CCValAssign, 16> RVLocs1;
1529 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1530 RVLocs1, *DAG.getContext());
1531 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1532
1533 SmallVector<CCValAssign, 16> RVLocs2;
1534 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1535 RVLocs2, *DAG.getContext());
1536 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1537
1538 if (RVLocs1.size() != RVLocs2.size())
1539 return false;
1540 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1541 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1542 return false;
1543 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1544 return false;
1545 if (RVLocs1[i].isRegLoc()) {
1546 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1547 return false;
1548 } else {
1549 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1550 return false;
1551 }
1552 }
1553 }
1554
1555 // If the callee takes no arguments then go on to check the results of the
1556 // call.
1557 if (!Outs.empty()) {
1558 // Check if stack adjustment is needed. For now, do not do this if any
1559 // argument is passed on the stack.
1560 SmallVector<CCValAssign, 16> ArgLocs;
1561 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1562 ArgLocs, *DAG.getContext());
1563 CCInfo.AnalyzeCallOperands(Outs,
1564 CCAssignFnForNode(CalleeCC, false, isVarArg));
1565 if (CCInfo.getNextStackOffset()) {
1566 MachineFunction &MF = DAG.getMachineFunction();
1567
1568 // Check if the arguments are already laid out in the right way as
1569 // the caller's fixed stack objects.
1570 MachineFrameInfo *MFI = MF.getFrameInfo();
1571 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1572 const ARMInstrInfo *TII =
1573 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001574 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1575 i != e;
1576 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001577 CCValAssign &VA = ArgLocs[i];
1578 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001579 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001580 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001581 if (VA.getLocInfo() == CCValAssign::Indirect)
1582 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001583 if (VA.needsCustom()) {
1584 // f64 and vector types are split into multiple registers or
1585 // register/stack-slot combinations. The types will not match
1586 // the registers; give up on memory f64 refs until we figure
1587 // out what to do about this.
1588 if (!VA.isRegLoc())
1589 return false;
1590 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001591 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001592 if (RegVT == MVT::v2f64) {
1593 if (!ArgLocs[++i].isRegLoc())
1594 return false;
1595 if (!ArgLocs[++i].isRegLoc())
1596 return false;
1597 }
1598 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001599 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1600 MFI, MRI, TII))
1601 return false;
1602 }
1603 }
1604 }
1605 }
1606
1607 return true;
1608}
1609
Dan Gohman98ca4f22009-08-05 01:29:28 +00001610SDValue
1611ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001612 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001613 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001614 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001615 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001616
Bob Wilsondee46d72009-04-17 20:35:10 +00001617 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001618 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001619
Bob Wilsondee46d72009-04-17 20:35:10 +00001620 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001621 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1622 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001623
Dan Gohman98ca4f22009-08-05 01:29:28 +00001624 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001625 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1626 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001627
1628 // If this is the first return lowered for this function, add
1629 // the regs to the liveout set for the function.
1630 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1631 for (unsigned i = 0; i != RVLocs.size(); ++i)
1632 if (RVLocs[i].isRegLoc())
1633 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001634 }
1635
Bob Wilson1f595bb2009-04-17 19:07:39 +00001636 SDValue Flag;
1637
1638 // Copy the result values into the output registers.
1639 for (unsigned i = 0, realRVLocIdx = 0;
1640 i != RVLocs.size();
1641 ++i, ++realRVLocIdx) {
1642 CCValAssign &VA = RVLocs[i];
1643 assert(VA.isRegLoc() && "Can only return in registers!");
1644
Dan Gohmanc9403652010-07-07 15:54:55 +00001645 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001646
1647 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001648 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001649 case CCValAssign::Full: break;
1650 case CCValAssign::BCvt:
1651 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1652 break;
1653 }
1654
Bob Wilson1f595bb2009-04-17 19:07:39 +00001655 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001656 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001657 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001658 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1659 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001660 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001661 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001662
1663 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1664 Flag = Chain.getValue(1);
1665 VA = RVLocs[++i]; // skip ahead to next loc
1666 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1667 HalfGPRs.getValue(1), Flag);
1668 Flag = Chain.getValue(1);
1669 VA = RVLocs[++i]; // skip ahead to next loc
1670
1671 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001672 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1673 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001674 }
1675 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1676 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001677 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001678 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001679 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001680 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001681 VA = RVLocs[++i]; // skip ahead to next loc
1682 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1683 Flag);
1684 } else
1685 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1686
Bob Wilsondee46d72009-04-17 20:35:10 +00001687 // Guarantee that all emitted copies are
1688 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001689 Flag = Chain.getValue(1);
1690 }
1691
1692 SDValue result;
1693 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001694 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001695 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001696 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001697
1698 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001699}
1700
Bob Wilsonb62d2572009-11-03 00:02:05 +00001701// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1702// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1703// one of the above mentioned nodes. It has to be wrapped because otherwise
1704// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1705// be used to form addressing mode. These wrapped nodes will be selected
1706// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001707static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001708 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001709 // FIXME there is no actual debug info here
1710 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001711 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001712 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001713 if (CP->isMachineConstantPoolEntry())
1714 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1715 CP->getAlignment());
1716 else
1717 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1718 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001719 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001720}
1721
Jim Grosbache1102ca2010-07-19 17:20:38 +00001722unsigned ARMTargetLowering::getJumpTableEncoding() const {
1723 return MachineJumpTableInfo::EK_Inline;
1724}
1725
Dan Gohmand858e902010-04-17 15:26:15 +00001726SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1727 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001728 MachineFunction &MF = DAG.getMachineFunction();
1729 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1730 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001731 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001732 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001733 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001734 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1735 SDValue CPAddr;
1736 if (RelocM == Reloc::Static) {
1737 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1738 } else {
1739 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001740 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001741 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1742 ARMCP::CPBlockAddress,
1743 PCAdj);
1744 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1745 }
1746 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1747 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001748 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001749 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001750 if (RelocM == Reloc::Static)
1751 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001752 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001753 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001754}
1755
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001756// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001757SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001758ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001759 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001760 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001761 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001762 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001763 MachineFunction &MF = DAG.getMachineFunction();
1764 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1765 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001766 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001767 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001768 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001769 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001770 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001771 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001772 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001773 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001774 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001775
Evan Chenge7e0d622009-11-06 22:24:13 +00001776 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001777 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001778
1779 // call __tls_get_addr.
1780 ArgListTy Args;
1781 ArgListEntry Entry;
1782 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001783 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001784 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001785 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001786 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001787 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1788 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001789 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001790 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001791 return CallResult.first;
1792}
1793
1794// Lower ISD::GlobalTLSAddress using the "initial exec" or
1795// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001796SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001797ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001798 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001799 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001800 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001801 SDValue Offset;
1802 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001803 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001804 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001805 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001806
Chris Lattner4fb63d02009-07-15 04:12:33 +00001807 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001808 MachineFunction &MF = DAG.getMachineFunction();
1809 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1810 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1811 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001812 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1813 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001814 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001815 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001816 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001817 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001818 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001819 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001820 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001821 Chain = Offset.getValue(1);
1822
Evan Chenge7e0d622009-11-06 22:24:13 +00001823 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001824 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001825
Evan Cheng9eda6892009-10-31 03:39:36 +00001826 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001827 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001828 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001829 } else {
1830 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001831 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001832 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001833 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001834 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001835 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001836 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001837 }
1838
1839 // The address of the thread local variable is the add of the thread
1840 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001841 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001842}
1843
Dan Gohman475871a2008-07-27 21:46:04 +00001844SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001845ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001846 // TODO: implement the "local dynamic" model
1847 assert(Subtarget->isTargetELF() &&
1848 "TLS not implemented for non-ELF targets");
1849 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1850 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1851 // otherwise use the "Local Exec" TLS Model
1852 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1853 return LowerToTLSGeneralDynamicModel(GA, DAG);
1854 else
1855 return LowerToTLSExecModels(GA, DAG);
1856}
1857
Dan Gohman475871a2008-07-27 21:46:04 +00001858SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001859 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001860 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001861 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001862 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001863 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1864 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001865 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001866 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001867 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001868 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001869 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001870 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001871 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001872 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001873 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001874 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001875 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001876 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001877 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001878 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001879 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001880 return Result;
1881 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001882 // If we have T2 ops, we can materialize the address directly via movt/movw
1883 // pair. This is always cheaper.
1884 if (Subtarget->useMovt()) {
1885 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001886 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001887 } else {
1888 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1889 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1890 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001891 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001892 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001893 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001894 }
1895}
1896
Dan Gohman475871a2008-07-27 21:46:04 +00001897SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001898 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001899 MachineFunction &MF = DAG.getMachineFunction();
1900 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1901 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001902 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001903 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001904 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001905 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001906 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001907 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001908 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001909 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001910 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001911 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1912 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001913 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001914 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001915 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001916 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001917
Evan Cheng9eda6892009-10-31 03:39:36 +00001918 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001919 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001920 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001921 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001922
1923 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001924 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001925 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001926 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001927
Evan Cheng63476a82009-09-03 07:04:02 +00001928 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001929 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
David Greene1b58cab2010-02-15 16:55:24 +00001930 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001931
1932 return Result;
1933}
1934
Dan Gohman475871a2008-07-27 21:46:04 +00001935SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001936 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001937 assert(Subtarget->isTargetELF() &&
1938 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001939 MachineFunction &MF = DAG.getMachineFunction();
1940 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1941 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001942 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001943 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001944 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001945 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1946 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001947 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001948 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001949 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001950 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001951 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001952 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001953 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001954 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001955}
1956
Jim Grosbach0e0da732009-05-12 23:59:14 +00001957SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001958ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1959 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001960 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001961 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1962 Op.getOperand(1), Val);
1963}
1964
1965SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001966ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1967 DebugLoc dl = Op.getDebugLoc();
1968 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1969 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1970}
1971
1972SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001973ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001974 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001975 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001976 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001977 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001978 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001979 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001980 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001981 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1982 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001983 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001984 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001985 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1986 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001987 EVT PtrVT = getPointerTy();
1988 DebugLoc dl = Op.getDebugLoc();
1989 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1990 SDValue CPAddr;
1991 unsigned PCAdj = (RelocM != Reloc::PIC_)
1992 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001993 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001994 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1995 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001996 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001997 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001998 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001999 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002000 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002001 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002002
2003 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002004 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002005 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2006 }
2007 return Result;
2008 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002009 }
2010}
2011
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002012static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002013 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00002014 DebugLoc dl = Op.getDebugLoc();
2015 SDValue Op5 = Op.getOperand(5);
Jim Grosbach3728e962009-12-10 00:11:09 +00002016 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
Evan Cheng11db0682010-08-11 06:22:01 +00002017 // Some subtargets which have dmb and dsb instructions can handle barriers
2018 // directly. Some ARMv6 cpus can support them with the help of mcr
2019 // instruction. Thumb1 and pre-v6 ARM mode use a libcall instead and should
Jim Grosbachc73993b2010-06-17 01:37:00 +00002020 // never get here.
2021 unsigned Opc = isDeviceBarrier ? ARMISD::SYNCBARRIER : ARMISD::MEMBARRIER;
Evan Cheng11db0682010-08-11 06:22:01 +00002022 if (Subtarget->hasDataBarrier())
Jim Grosbachc73993b2010-06-17 01:37:00 +00002023 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0));
Evan Cheng11db0682010-08-11 06:22:01 +00002024 else {
2025 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb1Only() &&
2026 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Jim Grosbachc73993b2010-06-17 01:37:00 +00002027 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0),
2028 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002029 }
Jim Grosbach3728e962009-12-10 00:11:09 +00002030}
2031
Dan Gohman1e93df62010-04-17 14:41:14 +00002032static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2033 MachineFunction &MF = DAG.getMachineFunction();
2034 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2035
Evan Chenga8e29892007-01-19 07:51:42 +00002036 // vastart just stores the address of the VarArgsFrameIndex slot into the
2037 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002038 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002039 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002040 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002041 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002042 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2043 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002044}
2045
Dan Gohman475871a2008-07-27 21:46:04 +00002046SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002047ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2048 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002049 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002050 MachineFunction &MF = DAG.getMachineFunction();
2051 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2052
2053 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002054 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002055 RC = ARM::tGPRRegisterClass;
2056 else
2057 RC = ARM::GPRRegisterClass;
2058
2059 // Transform the arguments stored in physical registers into virtual ones.
Jim Grosbach4725ca72010-09-08 03:54:02 +00002060 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002061 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002062
2063 SDValue ArgValue2;
2064 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002065 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002066 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002067
2068 // Create load node to retrieve arguments from the stack.
2069 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002070 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002071 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002072 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002073 } else {
2074 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002075 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002076 }
2077
Jim Grosbache5165492009-11-09 00:11:35 +00002078 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002079}
2080
2081SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002082ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002083 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002084 const SmallVectorImpl<ISD::InputArg>
2085 &Ins,
2086 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002087 SmallVectorImpl<SDValue> &InVals)
2088 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002089
Bob Wilson1f595bb2009-04-17 19:07:39 +00002090 MachineFunction &MF = DAG.getMachineFunction();
2091 MachineFrameInfo *MFI = MF.getFrameInfo();
2092
Bob Wilson1f595bb2009-04-17 19:07:39 +00002093 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2094
2095 // Assign locations to all of the incoming arguments.
2096 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002097 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2098 *DAG.getContext());
2099 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002100 CCAssignFnForNode(CallConv, /* Return*/ false,
2101 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002102
2103 SmallVector<SDValue, 16> ArgValues;
2104
2105 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2106 CCValAssign &VA = ArgLocs[i];
2107
Bob Wilsondee46d72009-04-17 20:35:10 +00002108 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002109 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002110 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002111
Bob Wilson5bafff32009-06-22 23:27:02 +00002112 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002113 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002114 // f64 and vector types are split up into multiple registers or
2115 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002116 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002117 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002118 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002119 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002120 SDValue ArgValue2;
2121 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002122 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002123 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2124 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002125 MachinePointerInfo::getFixedStack(FI),
Bob Wilson6a234f02010-04-13 22:03:22 +00002126 false, false, 0);
2127 } else {
2128 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2129 Chain, DAG, dl);
2130 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002131 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2132 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002133 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002134 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002135 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2136 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002137 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002138
Bob Wilson5bafff32009-06-22 23:27:02 +00002139 } else {
2140 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002141
Owen Anderson825b72b2009-08-11 20:47:22 +00002142 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002143 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002144 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002145 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002146 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002147 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002148 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002149 RC = (AFI->isThumb1OnlyFunction() ?
2150 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002151 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002152 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002153
2154 // Transform the arguments in physical registers into virtual ones.
2155 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002156 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002157 }
2158
2159 // If this is an 8 or 16-bit value, it is really passed promoted
2160 // to 32 bits. Insert an assert[sz]ext to capture this, then
2161 // truncate to the right size.
2162 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002163 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002164 case CCValAssign::Full: break;
2165 case CCValAssign::BCvt:
2166 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
2167 break;
2168 case CCValAssign::SExt:
2169 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2170 DAG.getValueType(VA.getValVT()));
2171 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2172 break;
2173 case CCValAssign::ZExt:
2174 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2175 DAG.getValueType(VA.getValVT()));
2176 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2177 break;
2178 }
2179
Dan Gohman98ca4f22009-08-05 01:29:28 +00002180 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002181
2182 } else { // VA.isRegLoc()
2183
2184 // sanity check
2185 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002186 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002187
2188 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002189 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002190
Bob Wilsondee46d72009-04-17 20:35:10 +00002191 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002192 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002193 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002194 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002195 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002196 }
2197 }
2198
2199 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002200 if (isVarArg) {
2201 static const unsigned GPRArgRegs[] = {
2202 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2203 };
2204
Bob Wilsondee46d72009-04-17 20:35:10 +00002205 unsigned NumGPRs = CCInfo.getFirstUnallocated
2206 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002207
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002208 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2209 unsigned VARegSize = (4 - NumGPRs) * 4;
2210 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002211 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002212 if (VARegSaveSize) {
2213 // If this function is vararg, store any remaining integer argument regs
2214 // to their spots on the stack so that they may be loaded by deferencing
2215 // the result of va_next.
2216 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002217 AFI->setVarArgsFrameIndex(
2218 MFI->CreateFixedObject(VARegSaveSize,
2219 ArgOffset + VARegSaveSize - VARegSize,
Jim Grosbachfd529062010-10-15 18:34:47 +00002220 false));
Dan Gohman1e93df62010-04-17 14:41:14 +00002221 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2222 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002223
Dan Gohman475871a2008-07-27 21:46:04 +00002224 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002225 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002226 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002227 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002228 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002229 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002230 RC = ARM::GPRRegisterClass;
2231
Bob Wilson998e1252009-04-20 18:36:57 +00002232 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002233 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002234 SDValue Store =
2235 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002236 MachinePointerInfo::getFixedStack(AFI->getVarArgsFrameIndex()),
2237 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002238 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002239 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002240 DAG.getConstant(4, getPointerTy()));
2241 }
2242 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002243 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002244 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002245 } else
2246 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002247 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002248 }
2249
Dan Gohman98ca4f22009-08-05 01:29:28 +00002250 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002251}
2252
2253/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002254static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002255 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002256 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002257 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002258 // Maybe this has already been legalized into the constant pool?
2259 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002260 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002261 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002262 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002263 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002264 }
2265 }
2266 return false;
2267}
2268
Evan Chenga8e29892007-01-19 07:51:42 +00002269/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2270/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002271SDValue
2272ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002273 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002274 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002275 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002276 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002277 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002278 // Constant does not fit, try adjusting it by one?
2279 switch (CC) {
2280 default: break;
2281 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002282 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002283 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002284 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002285 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002286 }
2287 break;
2288 case ISD::SETULT:
2289 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002290 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002291 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002292 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002293 }
2294 break;
2295 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002296 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002297 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002298 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002299 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002300 }
2301 break;
2302 case ISD::SETULE:
2303 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002304 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002305 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002306 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002307 }
2308 break;
2309 }
2310 }
2311 }
2312
2313 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002314 ARMISD::NodeType CompareType;
2315 switch (CondCode) {
2316 default:
2317 CompareType = ARMISD::CMP;
2318 break;
2319 case ARMCC::EQ:
2320 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002321 // Uses only Z Flag
2322 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002323 break;
2324 }
Evan Cheng218977b2010-07-13 19:27:42 +00002325 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002326 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002327}
2328
2329/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002330SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002331ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002332 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002333 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002334 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002335 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002336 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002337 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2338 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002339}
2340
Bill Wendlingde2b1512010-08-11 08:43:16 +00002341SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2342 SDValue Cond = Op.getOperand(0);
2343 SDValue SelectTrue = Op.getOperand(1);
2344 SDValue SelectFalse = Op.getOperand(2);
2345 DebugLoc dl = Op.getDebugLoc();
2346
2347 // Convert:
2348 //
2349 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2350 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2351 //
2352 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2353 const ConstantSDNode *CMOVTrue =
2354 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2355 const ConstantSDNode *CMOVFalse =
2356 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2357
2358 if (CMOVTrue && CMOVFalse) {
2359 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2360 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2361
2362 SDValue True;
2363 SDValue False;
2364 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2365 True = SelectTrue;
2366 False = SelectFalse;
2367 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2368 True = SelectFalse;
2369 False = SelectTrue;
2370 }
2371
2372 if (True.getNode() && False.getNode()) {
2373 EVT VT = Cond.getValueType();
2374 SDValue ARMcc = Cond.getOperand(2);
2375 SDValue CCR = Cond.getOperand(3);
2376 SDValue Cmp = Cond.getOperand(4);
2377 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
2378 }
2379 }
2380 }
2381
2382 return DAG.getSelectCC(dl, Cond,
2383 DAG.getConstant(0, Cond.getValueType()),
2384 SelectTrue, SelectFalse, ISD::SETNE);
2385}
2386
Dan Gohmand858e902010-04-17 15:26:15 +00002387SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002388 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002389 SDValue LHS = Op.getOperand(0);
2390 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002391 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002392 SDValue TrueVal = Op.getOperand(2);
2393 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002394 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002395
Owen Anderson825b72b2009-08-11 20:47:22 +00002396 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002397 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002398 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002399 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2400 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002401 }
2402
2403 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002404 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002405
Evan Cheng218977b2010-07-13 19:27:42 +00002406 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2407 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002408 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002409 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002410 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002411 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002412 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002413 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002414 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002415 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002416 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002417 }
2418 return Result;
2419}
2420
Evan Cheng218977b2010-07-13 19:27:42 +00002421/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2422/// to morph to an integer compare sequence.
2423static bool canChangeToInt(SDValue Op, bool &SeenZero,
2424 const ARMSubtarget *Subtarget) {
2425 SDNode *N = Op.getNode();
2426 if (!N->hasOneUse())
2427 // Otherwise it requires moving the value from fp to integer registers.
2428 return false;
2429 if (!N->getNumValues())
2430 return false;
2431 EVT VT = Op.getValueType();
2432 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2433 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2434 // vmrs are very slow, e.g. cortex-a8.
2435 return false;
2436
2437 if (isFloatingPointZero(Op)) {
2438 SeenZero = true;
2439 return true;
2440 }
2441 return ISD::isNormalLoad(N);
2442}
2443
2444static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2445 if (isFloatingPointZero(Op))
2446 return DAG.getConstant(0, MVT::i32);
2447
2448 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2449 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002450 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002451 Ld->isVolatile(), Ld->isNonTemporal(),
2452 Ld->getAlignment());
2453
2454 llvm_unreachable("Unknown VFP cmp argument!");
2455}
2456
2457static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2458 SDValue &RetVal1, SDValue &RetVal2) {
2459 if (isFloatingPointZero(Op)) {
2460 RetVal1 = DAG.getConstant(0, MVT::i32);
2461 RetVal2 = DAG.getConstant(0, MVT::i32);
2462 return;
2463 }
2464
2465 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2466 SDValue Ptr = Ld->getBasePtr();
2467 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2468 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002469 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002470 Ld->isVolatile(), Ld->isNonTemporal(),
2471 Ld->getAlignment());
2472
2473 EVT PtrType = Ptr.getValueType();
2474 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2475 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2476 PtrType, Ptr, DAG.getConstant(4, PtrType));
2477 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2478 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002479 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00002480 Ld->isVolatile(), Ld->isNonTemporal(),
2481 NewAlign);
2482 return;
2483 }
2484
2485 llvm_unreachable("Unknown VFP cmp argument!");
2486}
2487
2488/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2489/// f32 and even f64 comparisons to integer ones.
2490SDValue
2491ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2492 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002493 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002494 SDValue LHS = Op.getOperand(2);
2495 SDValue RHS = Op.getOperand(3);
2496 SDValue Dest = Op.getOperand(4);
2497 DebugLoc dl = Op.getDebugLoc();
2498
2499 bool SeenZero = false;
2500 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2501 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002502 // If one of the operand is zero, it's safe to ignore the NaN case since
2503 // we only care about equality comparisons.
2504 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002505 // If unsafe fp math optimization is enabled and there are no othter uses of
2506 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2507 // to an integer comparison.
2508 if (CC == ISD::SETOEQ)
2509 CC = ISD::SETEQ;
2510 else if (CC == ISD::SETUNE)
2511 CC = ISD::SETNE;
2512
2513 SDValue ARMcc;
2514 if (LHS.getValueType() == MVT::f32) {
2515 LHS = bitcastf32Toi32(LHS, DAG);
2516 RHS = bitcastf32Toi32(RHS, DAG);
2517 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2518 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2519 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2520 Chain, Dest, ARMcc, CCR, Cmp);
2521 }
2522
2523 SDValue LHS1, LHS2;
2524 SDValue RHS1, RHS2;
2525 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2526 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2527 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2528 ARMcc = DAG.getConstant(CondCode, MVT::i32);
2529 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
2530 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2531 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2532 }
2533
2534 return SDValue();
2535}
2536
2537SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2538 SDValue Chain = Op.getOperand(0);
2539 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2540 SDValue LHS = Op.getOperand(2);
2541 SDValue RHS = Op.getOperand(3);
2542 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002543 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002544
Owen Anderson825b72b2009-08-11 20:47:22 +00002545 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002546 SDValue ARMcc;
2547 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002548 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002549 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002550 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002551 }
2552
Owen Anderson825b72b2009-08-11 20:47:22 +00002553 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002554
2555 if (UnsafeFPMath &&
2556 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2557 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2558 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2559 if (Result.getNode())
2560 return Result;
2561 }
2562
Evan Chenga8e29892007-01-19 07:51:42 +00002563 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002564 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002565
Evan Cheng218977b2010-07-13 19:27:42 +00002566 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2567 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002568 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2569 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng218977b2010-07-13 19:27:42 +00002570 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002571 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002572 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002573 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2574 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002575 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002576 }
2577 return Res;
2578}
2579
Dan Gohmand858e902010-04-17 15:26:15 +00002580SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002581 SDValue Chain = Op.getOperand(0);
2582 SDValue Table = Op.getOperand(1);
2583 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002584 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002585
Owen Andersone50ed302009-08-10 22:56:29 +00002586 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002587 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2588 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002589 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002590 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002591 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002592 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2593 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002594 if (Subtarget->isThumb2()) {
2595 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2596 // which does another jump to the destination. This also makes it easier
2597 // to translate it to TBB / TBH later.
2598 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002599 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002600 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002601 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002602 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002603 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002604 MachinePointerInfo::getJumpTable(),
David Greene1b58cab2010-02-15 16:55:24 +00002605 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002606 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002607 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002608 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002609 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002610 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002611 MachinePointerInfo::getJumpTable(), false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002612 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002613 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002614 }
Evan Chenga8e29892007-01-19 07:51:42 +00002615}
2616
Bob Wilson76a312b2010-03-19 22:51:32 +00002617static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2618 DebugLoc dl = Op.getDebugLoc();
2619 unsigned Opc;
2620
2621 switch (Op.getOpcode()) {
2622 default:
2623 assert(0 && "Invalid opcode!");
2624 case ISD::FP_TO_SINT:
2625 Opc = ARMISD::FTOSI;
2626 break;
2627 case ISD::FP_TO_UINT:
2628 Opc = ARMISD::FTOUI;
2629 break;
2630 }
2631 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2632 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2633}
2634
2635static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2636 EVT VT = Op.getValueType();
2637 DebugLoc dl = Op.getDebugLoc();
2638 unsigned Opc;
2639
2640 switch (Op.getOpcode()) {
2641 default:
2642 assert(0 && "Invalid opcode!");
2643 case ISD::SINT_TO_FP:
2644 Opc = ARMISD::SITOF;
2645 break;
2646 case ISD::UINT_TO_FP:
2647 Opc = ARMISD::UITOF;
2648 break;
2649 }
2650
2651 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2652 return DAG.getNode(Opc, dl, VT, Op);
2653}
2654
Evan Cheng515fe3a2010-07-08 02:08:50 +00002655SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002656 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002657 SDValue Tmp0 = Op.getOperand(0);
2658 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002659 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002660 EVT VT = Op.getValueType();
2661 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002662 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Evan Cheng218977b2010-07-13 19:27:42 +00002663 SDValue ARMcc = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002664 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
Evan Cheng218977b2010-07-13 19:27:42 +00002665 SDValue Cmp = getVFPCmp(Tmp1, FP0, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002666 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002667 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002668}
2669
Evan Cheng2457f2c2010-05-22 01:47:14 +00002670SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2671 MachineFunction &MF = DAG.getMachineFunction();
2672 MachineFrameInfo *MFI = MF.getFrameInfo();
2673 MFI->setReturnAddressIsTaken(true);
2674
2675 EVT VT = Op.getValueType();
2676 DebugLoc dl = Op.getDebugLoc();
2677 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2678 if (Depth) {
2679 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2680 SDValue Offset = DAG.getConstant(4, MVT::i32);
2681 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2682 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002683 MachinePointerInfo(), false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002684 }
2685
2686 // Return LR, which contains the return address. Mark it an implicit live-in.
Jim Grosbachc2723a52010-07-23 23:50:35 +00002687 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00002688 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2689}
2690
Dan Gohmand858e902010-04-17 15:26:15 +00002691SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002692 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2693 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002694
Owen Andersone50ed302009-08-10 22:56:29 +00002695 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002696 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2697 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002698 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002699 ? ARM::R7 : ARM::R11;
2700 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2701 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002702 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
2703 MachinePointerInfo(),
David Greene1b58cab2010-02-15 16:55:24 +00002704 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002705 return FrameAddr;
2706}
2707
Bob Wilson9f3f0612010-04-17 05:30:19 +00002708/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2709/// expand a bit convert where either the source or destination type is i64 to
2710/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2711/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2712/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002713static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002714 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2715 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002716 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002717
Bob Wilson9f3f0612010-04-17 05:30:19 +00002718 // This function is only supposed to be called for i64 types, either as the
2719 // source or destination of the bit convert.
2720 EVT SrcVT = Op.getValueType();
2721 EVT DstVT = N->getValueType(0);
2722 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2723 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002724
Bob Wilson9f3f0612010-04-17 05:30:19 +00002725 // Turn i64->f64 into VMOVDRR.
2726 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002727 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2728 DAG.getConstant(0, MVT::i32));
2729 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2730 DAG.getConstant(1, MVT::i32));
Bob Wilson1114f562010-06-11 22:45:25 +00002731 return DAG.getNode(ISD::BIT_CONVERT, dl, DstVT,
2732 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002733 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002734
Jim Grosbache5165492009-11-09 00:11:35 +00002735 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002736 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2737 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2738 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2739 // Merge the pieces into a single i64 value.
2740 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2741 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002742
Bob Wilson9f3f0612010-04-17 05:30:19 +00002743 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002744}
2745
Bob Wilson5bafff32009-06-22 23:27:02 +00002746/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002747/// Zero vectors are used to represent vector negation and in those cases
2748/// will be implemented with the NEON VNEG instruction. However, VNEG does
2749/// not support i64 elements, so sometimes the zero vectors will need to be
2750/// explicitly constructed. Regardless, use a canonical VMOV to create the
2751/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002752static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002753 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00002754 // The canonical modified immediate encoding of a zero vector is....0!
2755 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
2756 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
2757 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
2758 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00002759}
2760
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002761/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2762/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002763SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2764 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002765 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2766 EVT VT = Op.getValueType();
2767 unsigned VTBits = VT.getSizeInBits();
2768 DebugLoc dl = Op.getDebugLoc();
2769 SDValue ShOpLo = Op.getOperand(0);
2770 SDValue ShOpHi = Op.getOperand(1);
2771 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002772 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002773 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002774
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002775 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2776
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002777 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2778 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2779 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2780 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2781 DAG.getConstant(VTBits, MVT::i32));
2782 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2783 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002784 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002785
2786 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2787 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002788 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002789 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002790 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002791 CCR, Cmp);
2792
2793 SDValue Ops[2] = { Lo, Hi };
2794 return DAG.getMergeValues(Ops, 2, dl);
2795}
2796
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002797/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2798/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002799SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2800 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002801 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2802 EVT VT = Op.getValueType();
2803 unsigned VTBits = VT.getSizeInBits();
2804 DebugLoc dl = Op.getDebugLoc();
2805 SDValue ShOpLo = Op.getOperand(0);
2806 SDValue ShOpHi = Op.getOperand(1);
2807 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002808 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002809
2810 assert(Op.getOpcode() == ISD::SHL_PARTS);
2811 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2812 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2813 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2814 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2815 DAG.getConstant(VTBits, MVT::i32));
2816 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2817 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2818
2819 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2820 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2821 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002822 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002823 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002824 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002825 CCR, Cmp);
2826
2827 SDValue Ops[2] = { Lo, Hi };
2828 return DAG.getMergeValues(Ops, 2, dl);
2829}
2830
Jim Grosbach4725ca72010-09-08 03:54:02 +00002831SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00002832 SelectionDAG &DAG) const {
2833 // The rounding mode is in bits 23:22 of the FPSCR.
2834 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
2835 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
2836 // so that the shift + and get folded into a bitfield extract.
2837 DebugLoc dl = Op.getDebugLoc();
2838 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
2839 DAG.getConstant(Intrinsic::arm_get_fpscr,
2840 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002841 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00002842 DAG.getConstant(1U << 22, MVT::i32));
2843 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
2844 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002845 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00002846 DAG.getConstant(3, MVT::i32));
2847}
2848
Jim Grosbach3482c802010-01-18 19:58:49 +00002849static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2850 const ARMSubtarget *ST) {
2851 EVT VT = N->getValueType(0);
2852 DebugLoc dl = N->getDebugLoc();
2853
2854 if (!ST->hasV6T2Ops())
2855 return SDValue();
2856
2857 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2858 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2859}
2860
Bob Wilson5bafff32009-06-22 23:27:02 +00002861static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2862 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002863 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002864 DebugLoc dl = N->getDebugLoc();
2865
2866 // Lower vector shifts on NEON to use VSHL.
2867 if (VT.isVector()) {
2868 assert(ST->hasNEON() && "unexpected vector shift");
2869
2870 // Left shifts translate directly to the vshiftu intrinsic.
2871 if (N->getOpcode() == ISD::SHL)
2872 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002873 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002874 N->getOperand(0), N->getOperand(1));
2875
2876 assert((N->getOpcode() == ISD::SRA ||
2877 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2878
2879 // NEON uses the same intrinsics for both left and right shifts. For
2880 // right shifts, the shift amounts are negative, so negate the vector of
2881 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002882 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002883 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2884 getZeroVector(ShiftVT, DAG, dl),
2885 N->getOperand(1));
2886 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2887 Intrinsic::arm_neon_vshifts :
2888 Intrinsic::arm_neon_vshiftu);
2889 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002890 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002891 N->getOperand(0), NegatedCount);
2892 }
2893
Eli Friedmance392eb2009-08-22 03:13:10 +00002894 // We can get here for a node like i32 = ISD::SHL i32, i64
2895 if (VT != MVT::i64)
2896 return SDValue();
2897
2898 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002899 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002900
Chris Lattner27a6c732007-11-24 07:07:01 +00002901 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2902 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002903 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002904 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002905
Chris Lattner27a6c732007-11-24 07:07:01 +00002906 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002907 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002908
Chris Lattner27a6c732007-11-24 07:07:01 +00002909 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002910 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002911 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002912 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002913 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002914
Chris Lattner27a6c732007-11-24 07:07:01 +00002915 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2916 // captures the result into a carry flag.
2917 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002918 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002919
Chris Lattner27a6c732007-11-24 07:07:01 +00002920 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002921 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002922
Chris Lattner27a6c732007-11-24 07:07:01 +00002923 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002924 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002925}
2926
Bob Wilson5bafff32009-06-22 23:27:02 +00002927static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2928 SDValue TmpOp0, TmpOp1;
2929 bool Invert = false;
2930 bool Swap = false;
2931 unsigned Opc = 0;
2932
2933 SDValue Op0 = Op.getOperand(0);
2934 SDValue Op1 = Op.getOperand(1);
2935 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002936 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002937 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2938 DebugLoc dl = Op.getDebugLoc();
2939
2940 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2941 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002942 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002943 case ISD::SETUNE:
2944 case ISD::SETNE: Invert = true; // Fallthrough
2945 case ISD::SETOEQ:
2946 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2947 case ISD::SETOLT:
2948 case ISD::SETLT: Swap = true; // Fallthrough
2949 case ISD::SETOGT:
2950 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2951 case ISD::SETOLE:
2952 case ISD::SETLE: Swap = true; // Fallthrough
2953 case ISD::SETOGE:
2954 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2955 case ISD::SETUGE: Swap = true; // Fallthrough
2956 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2957 case ISD::SETUGT: Swap = true; // Fallthrough
2958 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2959 case ISD::SETUEQ: Invert = true; // Fallthrough
2960 case ISD::SETONE:
2961 // Expand this to (OLT | OGT).
2962 TmpOp0 = Op0;
2963 TmpOp1 = Op1;
2964 Opc = ISD::OR;
2965 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2966 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2967 break;
2968 case ISD::SETUO: Invert = true; // Fallthrough
2969 case ISD::SETO:
2970 // Expand this to (OLT | OGE).
2971 TmpOp0 = Op0;
2972 TmpOp1 = Op1;
2973 Opc = ISD::OR;
2974 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2975 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2976 break;
2977 }
2978 } else {
2979 // Integer comparisons.
2980 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002981 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002982 case ISD::SETNE: Invert = true;
2983 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2984 case ISD::SETLT: Swap = true;
2985 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2986 case ISD::SETLE: Swap = true;
2987 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2988 case ISD::SETULT: Swap = true;
2989 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2990 case ISD::SETULE: Swap = true;
2991 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2992 }
2993
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002994 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002995 if (Opc == ARMISD::VCEQ) {
2996
2997 SDValue AndOp;
2998 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2999 AndOp = Op0;
3000 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
3001 AndOp = Op1;
3002
3003 // Ignore bitconvert.
3004 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
3005 AndOp = AndOp.getOperand(0);
3006
3007 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3008 Opc = ARMISD::VTST;
3009 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
3010 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
3011 Invert = !Invert;
3012 }
3013 }
3014 }
3015
3016 if (Swap)
3017 std::swap(Op0, Op1);
3018
3019 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3020
3021 if (Invert)
3022 Result = DAG.getNOT(dl, Result, VT);
3023
3024 return Result;
3025}
3026
Bob Wilsond3c42842010-06-14 22:19:57 +00003027/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3028/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003029/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003030static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3031 unsigned SplatBitSize, SelectionDAG &DAG,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003032 EVT &VT, bool is128Bits, bool isVMOV) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003033 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003034
Bob Wilson827b2102010-06-15 19:05:35 +00003035 // SplatBitSize is set to the smallest size that splats the vector, so a
3036 // zero vector will always have SplatBitSize == 8. However, NEON modified
3037 // immediate instructions others than VMOV do not support the 8-bit encoding
3038 // of a zero vector, and the default encoding of zero is supposed to be the
3039 // 32-bit version.
3040 if (SplatBits == 0)
3041 SplatBitSize = 32;
3042
Bob Wilson5bafff32009-06-22 23:27:02 +00003043 switch (SplatBitSize) {
3044 case 8:
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003045 if (!isVMOV)
3046 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003047 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003048 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003049 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003050 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003051 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003052 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003053
3054 case 16:
3055 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003056 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003057 if ((SplatBits & ~0xff) == 0) {
3058 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003059 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003060 Imm = SplatBits;
3061 break;
3062 }
3063 if ((SplatBits & ~0xff00) == 0) {
3064 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003065 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003066 Imm = SplatBits >> 8;
3067 break;
3068 }
3069 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003070
3071 case 32:
3072 // NEON's 32-bit VMOV supports splat values where:
3073 // * only one byte is nonzero, or
3074 // * the least significant byte is 0xff and the second byte is nonzero, or
3075 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003076 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003077 if ((SplatBits & ~0xff) == 0) {
3078 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003079 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003080 Imm = SplatBits;
3081 break;
3082 }
3083 if ((SplatBits & ~0xff00) == 0) {
3084 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003085 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003086 Imm = SplatBits >> 8;
3087 break;
3088 }
3089 if ((SplatBits & ~0xff0000) == 0) {
3090 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003091 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003092 Imm = SplatBits >> 16;
3093 break;
3094 }
3095 if ((SplatBits & ~0xff000000) == 0) {
3096 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003097 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003098 Imm = SplatBits >> 24;
3099 break;
3100 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003101
3102 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003103 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3104 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003105 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003106 Imm = SplatBits >> 8;
3107 SplatBits |= 0xff;
3108 break;
3109 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003110
3111 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003112 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3113 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003114 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003115 Imm = SplatBits >> 16;
3116 SplatBits |= 0xffff;
3117 break;
3118 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003119
3120 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3121 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3122 // VMOV.I32. A (very) minor optimization would be to replicate the value
3123 // and fall through here to test for a valid 64-bit splat. But, then the
3124 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003125 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003126
3127 case 64: {
Bob Wilson827b2102010-06-15 19:05:35 +00003128 if (!isVMOV)
3129 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003130 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003131 uint64_t BitMask = 0xff;
3132 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003133 unsigned ImmMask = 1;
3134 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003135 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003136 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003137 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003138 Imm |= ImmMask;
3139 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003140 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003141 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003142 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003143 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003144 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003145 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003146 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003147 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003148 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003149 break;
3150 }
3151
Bob Wilson1a913ed2010-06-11 21:34:50 +00003152 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003153 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003154 return SDValue();
3155 }
3156
Bob Wilsoncba270d2010-07-13 21:16:48 +00003157 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3158 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003159}
3160
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003161static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3162 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003163 unsigned NumElts = VT.getVectorNumElements();
3164 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003165
3166 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3167 if (M[0] < 0)
3168 return false;
3169
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003170 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003171
3172 // If this is a VEXT shuffle, the immediate value is the index of the first
3173 // element. The other shuffle indices must be the successive elements after
3174 // the first one.
3175 unsigned ExpectedElt = Imm;
3176 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003177 // Increment the expected index. If it wraps around, it may still be
3178 // a VEXT but the source vectors must be swapped.
3179 ExpectedElt += 1;
3180 if (ExpectedElt == NumElts * 2) {
3181 ExpectedElt = 0;
3182 ReverseVEXT = true;
3183 }
3184
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003185 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003186 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003187 return false;
3188 }
3189
3190 // Adjust the index value if the source operands will be swapped.
3191 if (ReverseVEXT)
3192 Imm -= NumElts;
3193
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003194 return true;
3195}
3196
Bob Wilson8bb9e482009-07-26 00:39:34 +00003197/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3198/// instruction with the specified blocksize. (The order of the elements
3199/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003200static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3201 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003202 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3203 "Only possible block sizes for VREV are: 16, 32, 64");
3204
Bob Wilson8bb9e482009-07-26 00:39:34 +00003205 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003206 if (EltSz == 64)
3207 return false;
3208
3209 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003210 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003211 // If the first shuffle index is UNDEF, be optimistic.
3212 if (M[0] < 0)
3213 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003214
3215 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3216 return false;
3217
3218 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003219 if (M[i] < 0) continue; // ignore UNDEF indices
3220 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003221 return false;
3222 }
3223
3224 return true;
3225}
3226
Bob Wilsonc692cb72009-08-21 20:54:19 +00003227static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3228 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003229 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3230 if (EltSz == 64)
3231 return false;
3232
Bob Wilsonc692cb72009-08-21 20:54:19 +00003233 unsigned NumElts = VT.getVectorNumElements();
3234 WhichResult = (M[0] == 0 ? 0 : 1);
3235 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003236 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3237 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003238 return false;
3239 }
3240 return true;
3241}
3242
Bob Wilson324f4f12009-12-03 06:40:55 +00003243/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3244/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3245/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3246static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3247 unsigned &WhichResult) {
3248 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3249 if (EltSz == 64)
3250 return false;
3251
3252 unsigned NumElts = VT.getVectorNumElements();
3253 WhichResult = (M[0] == 0 ? 0 : 1);
3254 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003255 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3256 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003257 return false;
3258 }
3259 return true;
3260}
3261
Bob Wilsonc692cb72009-08-21 20:54:19 +00003262static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3263 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003264 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3265 if (EltSz == 64)
3266 return false;
3267
Bob Wilsonc692cb72009-08-21 20:54:19 +00003268 unsigned NumElts = VT.getVectorNumElements();
3269 WhichResult = (M[0] == 0 ? 0 : 1);
3270 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003271 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003272 if ((unsigned) M[i] != 2 * i + WhichResult)
3273 return false;
3274 }
3275
3276 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003277 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003278 return false;
3279
3280 return true;
3281}
3282
Bob Wilson324f4f12009-12-03 06:40:55 +00003283/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3284/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3285/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3286static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3287 unsigned &WhichResult) {
3288 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3289 if (EltSz == 64)
3290 return false;
3291
3292 unsigned Half = VT.getVectorNumElements() / 2;
3293 WhichResult = (M[0] == 0 ? 0 : 1);
3294 for (unsigned j = 0; j != 2; ++j) {
3295 unsigned Idx = WhichResult;
3296 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003297 int MIdx = M[i + j * Half];
3298 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003299 return false;
3300 Idx += 2;
3301 }
3302 }
3303
3304 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3305 if (VT.is64BitVector() && EltSz == 32)
3306 return false;
3307
3308 return true;
3309}
3310
Bob Wilsonc692cb72009-08-21 20:54:19 +00003311static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3312 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003313 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3314 if (EltSz == 64)
3315 return false;
3316
Bob Wilsonc692cb72009-08-21 20:54:19 +00003317 unsigned NumElts = VT.getVectorNumElements();
3318 WhichResult = (M[0] == 0 ? 0 : 1);
3319 unsigned Idx = WhichResult * NumElts / 2;
3320 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003321 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3322 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003323 return false;
3324 Idx += 1;
3325 }
3326
3327 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003328 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003329 return false;
3330
3331 return true;
3332}
3333
Bob Wilson324f4f12009-12-03 06:40:55 +00003334/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3335/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3336/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3337static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3338 unsigned &WhichResult) {
3339 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3340 if (EltSz == 64)
3341 return false;
3342
3343 unsigned NumElts = VT.getVectorNumElements();
3344 WhichResult = (M[0] == 0 ? 0 : 1);
3345 unsigned Idx = WhichResult * NumElts / 2;
3346 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003347 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3348 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003349 return false;
3350 Idx += 1;
3351 }
3352
3353 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3354 if (VT.is64BitVector() && EltSz == 32)
3355 return false;
3356
3357 return true;
3358}
3359
Dale Johannesenf630c712010-07-29 20:10:08 +00003360// If N is an integer constant that can be moved into a register in one
3361// instruction, return an SDValue of such a constant (will become a MOV
3362// instruction). Otherwise return null.
3363static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3364 const ARMSubtarget *ST, DebugLoc dl) {
3365 uint64_t Val;
3366 if (!isa<ConstantSDNode>(N))
3367 return SDValue();
3368 Val = cast<ConstantSDNode>(N)->getZExtValue();
3369
3370 if (ST->isThumb1Only()) {
3371 if (Val <= 255 || ~Val <= 255)
3372 return DAG.getConstant(Val, MVT::i32);
3373 } else {
3374 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3375 return DAG.getConstant(Val, MVT::i32);
3376 }
3377 return SDValue();
3378}
3379
Bob Wilson5bafff32009-06-22 23:27:02 +00003380// If this is a case we can't handle, return null and let the default
3381// expansion code take care of it.
Jim Grosbach4725ca72010-09-08 03:54:02 +00003382static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
Dale Johannesenf630c712010-07-29 20:10:08 +00003383 const ARMSubtarget *ST) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003384 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003385 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003386 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003387
3388 APInt SplatBits, SplatUndef;
3389 unsigned SplatBitSize;
3390 bool HasAnyUndefs;
3391 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003392 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003393 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003394 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003395 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003396 SplatUndef.getZExtValue(), SplatBitSize,
3397 DAG, VmovVT, VT.is128BitVector(), true);
3398 if (Val.getNode()) {
3399 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
3400 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3401 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003402
3403 // Try an immediate VMVN.
3404 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3405 ((1LL << SplatBitSize) - 1));
3406 Val = isNEONModifiedImm(NegatedImm,
3407 SplatUndef.getZExtValue(), SplatBitSize,
3408 DAG, VmovVT, VT.is128BitVector(), false);
3409 if (Val.getNode()) {
3410 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
3411 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3412 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003413 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003414 }
3415
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003416 // Scan through the operands to see if only one value is used.
3417 unsigned NumElts = VT.getVectorNumElements();
3418 bool isOnlyLowElement = true;
3419 bool usesOnlyOneValue = true;
3420 bool isConstant = true;
3421 SDValue Value;
3422 for (unsigned i = 0; i < NumElts; ++i) {
3423 SDValue V = Op.getOperand(i);
3424 if (V.getOpcode() == ISD::UNDEF)
3425 continue;
3426 if (i > 0)
3427 isOnlyLowElement = false;
3428 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3429 isConstant = false;
3430
3431 if (!Value.getNode())
3432 Value = V;
3433 else if (V != Value)
3434 usesOnlyOneValue = false;
3435 }
3436
3437 if (!Value.getNode())
3438 return DAG.getUNDEF(VT);
3439
3440 if (isOnlyLowElement)
3441 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3442
Dale Johannesenf630c712010-07-29 20:10:08 +00003443 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3444
3445 if (EnableARMVDUPsplat) {
3446 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3447 // i32 and try again.
3448 if (usesOnlyOneValue && EltSize <= 32) {
3449 if (!isConstant)
3450 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3451 if (VT.getVectorElementType().isFloatingPoint()) {
3452 SmallVector<SDValue, 8> Ops;
3453 for (unsigned i = 0; i < NumElts; ++i)
Jim Grosbach4725ca72010-09-08 03:54:02 +00003454 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Dale Johannesenf630c712010-07-29 20:10:08 +00003455 Op.getOperand(i)));
3456 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &Ops[0],
3457 NumElts);
Jim Grosbach4725ca72010-09-08 03:54:02 +00003458 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenf630c712010-07-29 20:10:08 +00003459 LowerBUILD_VECTOR(Val, DAG, ST));
3460 }
3461 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3462 if (Val.getNode())
3463 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
3464 }
3465 }
3466
3467 // If all elements are constants and the case above didn't get hit, fall back
3468 // to the default expansion, which will generate a load from the constant
3469 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003470 if (isConstant)
3471 return SDValue();
3472
Dale Johannesenf630c712010-07-29 20:10:08 +00003473 if (!EnableARMVDUPsplat) {
3474 // Use VDUP for non-constant splats.
3475 if (usesOnlyOneValue && EltSize <= 32)
3476 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3477 }
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003478
3479 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003480 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3481 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003482 if (EltSize >= 32) {
3483 // Do the expansion with floating-point types, since that is what the VFP
3484 // registers are defined to use, and since i64 is not legal.
3485 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3486 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003487 SmallVector<SDValue, 8> Ops;
3488 for (unsigned i = 0; i < NumElts; ++i)
3489 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, EltVT, Op.getOperand(i)));
3490 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003491 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003492 }
3493
3494 return SDValue();
3495}
3496
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003497/// isShuffleMaskLegal - Targets can use this to indicate that they only
3498/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3499/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3500/// are assumed to be legal.
3501bool
3502ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3503 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003504 if (VT.getVectorNumElements() == 4 &&
3505 (VT.is128BitVector() || VT.is64BitVector())) {
3506 unsigned PFIndexes[4];
3507 for (unsigned i = 0; i != 4; ++i) {
3508 if (M[i] < 0)
3509 PFIndexes[i] = 8;
3510 else
3511 PFIndexes[i] = M[i];
3512 }
3513
3514 // Compute the index in the perfect shuffle table.
3515 unsigned PFTableIndex =
3516 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3517 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3518 unsigned Cost = (PFEntry >> 30);
3519
3520 if (Cost <= 4)
3521 return true;
3522 }
3523
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003524 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003525 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003526
Bob Wilson53dd2452010-06-07 23:53:38 +00003527 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3528 return (EltSize >= 32 ||
3529 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003530 isVREVMask(M, VT, 64) ||
3531 isVREVMask(M, VT, 32) ||
3532 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003533 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3534 isVTRNMask(M, VT, WhichResult) ||
3535 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003536 isVZIPMask(M, VT, WhichResult) ||
3537 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3538 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3539 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003540}
3541
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003542/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3543/// the specified operations to build the shuffle.
3544static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3545 SDValue RHS, SelectionDAG &DAG,
3546 DebugLoc dl) {
3547 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3548 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3549 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3550
3551 enum {
3552 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3553 OP_VREV,
3554 OP_VDUP0,
3555 OP_VDUP1,
3556 OP_VDUP2,
3557 OP_VDUP3,
3558 OP_VEXT1,
3559 OP_VEXT2,
3560 OP_VEXT3,
3561 OP_VUZPL, // VUZP, left result
3562 OP_VUZPR, // VUZP, right result
3563 OP_VZIPL, // VZIP, left result
3564 OP_VZIPR, // VZIP, right result
3565 OP_VTRNL, // VTRN, left result
3566 OP_VTRNR // VTRN, right result
3567 };
3568
3569 if (OpNum == OP_COPY) {
3570 if (LHSID == (1*9+2)*9+3) return LHS;
3571 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3572 return RHS;
3573 }
3574
3575 SDValue OpLHS, OpRHS;
3576 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3577 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3578 EVT VT = OpLHS.getValueType();
3579
3580 switch (OpNum) {
3581 default: llvm_unreachable("Unknown shuffle opcode!");
3582 case OP_VREV:
3583 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3584 case OP_VDUP0:
3585 case OP_VDUP1:
3586 case OP_VDUP2:
3587 case OP_VDUP3:
3588 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003589 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003590 case OP_VEXT1:
3591 case OP_VEXT2:
3592 case OP_VEXT3:
3593 return DAG.getNode(ARMISD::VEXT, dl, VT,
3594 OpLHS, OpRHS,
3595 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3596 case OP_VUZPL:
3597 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003598 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003599 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3600 case OP_VZIPL:
3601 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003602 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003603 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3604 case OP_VTRNL:
3605 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003606 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3607 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003608 }
3609}
3610
Bob Wilson5bafff32009-06-22 23:27:02 +00003611static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003612 SDValue V1 = Op.getOperand(0);
3613 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003614 DebugLoc dl = Op.getDebugLoc();
3615 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003616 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003617 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003618
Bob Wilson28865062009-08-13 02:13:04 +00003619 // Convert shuffles that are directly supported on NEON to target-specific
3620 // DAG nodes, instead of keeping them as shuffles and matching them again
3621 // during code selection. This is more efficient and avoids the possibility
3622 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003623 // FIXME: floating-point vectors should be canonicalized to integer vectors
3624 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003625 SVN->getMask(ShuffleMask);
3626
Bob Wilson53dd2452010-06-07 23:53:38 +00003627 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3628 if (EltSize <= 32) {
3629 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3630 int Lane = SVN->getSplatIndex();
3631 // If this is undef splat, generate it via "just" vdup, if possible.
3632 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003633
Bob Wilson53dd2452010-06-07 23:53:38 +00003634 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3635 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3636 }
3637 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3638 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003639 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003640
3641 bool ReverseVEXT;
3642 unsigned Imm;
3643 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3644 if (ReverseVEXT)
3645 std::swap(V1, V2);
3646 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3647 DAG.getConstant(Imm, MVT::i32));
3648 }
3649
3650 if (isVREVMask(ShuffleMask, VT, 64))
3651 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3652 if (isVREVMask(ShuffleMask, VT, 32))
3653 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3654 if (isVREVMask(ShuffleMask, VT, 16))
3655 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3656
3657 // Check for Neon shuffles that modify both input vectors in place.
3658 // If both results are used, i.e., if there are two shuffles with the same
3659 // source operands and with masks corresponding to both results of one of
3660 // these operations, DAG memoization will ensure that a single node is
3661 // used for both shuffles.
3662 unsigned WhichResult;
3663 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3664 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3665 V1, V2).getValue(WhichResult);
3666 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3667 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3668 V1, V2).getValue(WhichResult);
3669 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3670 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3671 V1, V2).getValue(WhichResult);
3672
3673 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3674 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3675 V1, V1).getValue(WhichResult);
3676 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3677 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3678 V1, V1).getValue(WhichResult);
3679 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3680 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3681 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003682 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003683
Bob Wilsonc692cb72009-08-21 20:54:19 +00003684 // If the shuffle is not directly supported and it has 4 elements, use
3685 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003686 unsigned NumElts = VT.getVectorNumElements();
3687 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003688 unsigned PFIndexes[4];
3689 for (unsigned i = 0; i != 4; ++i) {
3690 if (ShuffleMask[i] < 0)
3691 PFIndexes[i] = 8;
3692 else
3693 PFIndexes[i] = ShuffleMask[i];
3694 }
3695
3696 // Compute the index in the perfect shuffle table.
3697 unsigned PFTableIndex =
3698 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003699 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3700 unsigned Cost = (PFEntry >> 30);
3701
3702 if (Cost <= 4)
3703 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3704 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003705
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003706 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003707 if (EltSize >= 32) {
3708 // Do the expansion with floating-point types, since that is what the VFP
3709 // registers are defined to use, and since i64 is not legal.
3710 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3711 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
3712 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V1);
3713 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003714 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003715 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003716 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003717 Ops.push_back(DAG.getUNDEF(EltVT));
3718 else
3719 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3720 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3721 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3722 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003723 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003724 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilson63b88452010-05-20 18:39:53 +00003725 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
3726 }
3727
Bob Wilson22cac0d2009-08-14 05:16:33 +00003728 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003729}
3730
Bob Wilson5bafff32009-06-22 23:27:02 +00003731static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003732 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003733 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003734 SDValue Vec = Op.getOperand(0);
3735 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003736 assert(VT == MVT::i32 &&
3737 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3738 "unexpected type for custom-lowering vector extract");
3739 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003740}
3741
Bob Wilsona6d65862009-08-03 20:36:38 +00003742static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3743 // The only time a CONCAT_VECTORS operation can have legal types is when
3744 // two 64-bit vectors are concatenated to a 128-bit vector.
3745 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3746 "unexpected CONCAT_VECTORS");
3747 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003748 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003749 SDValue Op0 = Op.getOperand(0);
3750 SDValue Op1 = Op.getOperand(1);
3751 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003752 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3753 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003754 DAG.getIntPtrConstant(0));
3755 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003756 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3757 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003758 DAG.getIntPtrConstant(1));
3759 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003760}
3761
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003762/// SkipExtension - For a node that is either a SIGN_EXTEND, ZERO_EXTEND, or
3763/// an extending load, return the unextended value.
3764static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
3765 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
3766 return N->getOperand(0);
3767 LoadSDNode *LD = cast<LoadSDNode>(N);
3768 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003769 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003770 LD->isNonTemporal(), LD->getAlignment());
3771}
3772
3773static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
3774 // Multiplications are only custom-lowered for 128-bit vectors so that
3775 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
3776 EVT VT = Op.getValueType();
3777 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
3778 SDNode *N0 = Op.getOperand(0).getNode();
3779 SDNode *N1 = Op.getOperand(1).getNode();
3780 unsigned NewOpc = 0;
3781 if ((N0->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N0)) &&
3782 (N1->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N1))) {
3783 NewOpc = ARMISD::VMULLs;
3784 } else if ((N0->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N0)) &&
3785 (N1->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N1))) {
3786 NewOpc = ARMISD::VMULLu;
3787 } else if (VT.getSimpleVT().SimpleTy == MVT::v2i64) {
3788 // Fall through to expand this. It is not legal.
3789 return SDValue();
3790 } else {
3791 // Other vector multiplications are legal.
3792 return Op;
3793 }
3794
3795 // Legalize to a VMULL instruction.
3796 DebugLoc DL = Op.getDebugLoc();
3797 SDValue Op0 = SkipExtension(N0, DAG);
3798 SDValue Op1 = SkipExtension(N1, DAG);
3799
3800 assert(Op0.getValueType().is64BitVector() &&
3801 Op1.getValueType().is64BitVector() &&
3802 "unexpected types for extended operands to VMULL");
3803 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
3804}
3805
Dan Gohmand858e902010-04-17 15:26:15 +00003806SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003807 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003808 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003809 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003810 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003811 case ISD::GlobalAddress:
3812 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3813 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003814 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00003815 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003816 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3817 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003818 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003819 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003820 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003821 case ISD::SINT_TO_FP:
3822 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3823 case ISD::FP_TO_SINT:
3824 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003825 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003826 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003827 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003828 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00003829 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00003830 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003831 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3832 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003833 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003834 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003835 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003836 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003837 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003838 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003839 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003840 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003841 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00003842 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003843 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003844 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003845 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00003846 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003847 case ISD::MUL: return LowerMUL(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003848 }
Dan Gohman475871a2008-07-27 21:46:04 +00003849 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003850}
3851
Duncan Sands1607f052008-12-01 11:39:25 +00003852/// ReplaceNodeResults - Replace the results of node with an illegal result
3853/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003854void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3855 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003856 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003857 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003858 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003859 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003860 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003861 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003862 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003863 Res = ExpandBIT_CONVERT(N, DAG);
3864 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003865 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003866 case ISD::SRA:
3867 Res = LowerShift(N, DAG, Subtarget);
3868 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003869 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003870 if (Res.getNode())
3871 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003872}
Chris Lattner27a6c732007-11-24 07:07:01 +00003873
Evan Chenga8e29892007-01-19 07:51:42 +00003874//===----------------------------------------------------------------------===//
3875// ARM Scheduler Hooks
3876//===----------------------------------------------------------------------===//
3877
3878MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003879ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3880 MachineBasicBlock *BB,
3881 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003882 unsigned dest = MI->getOperand(0).getReg();
3883 unsigned ptr = MI->getOperand(1).getReg();
3884 unsigned oldval = MI->getOperand(2).getReg();
3885 unsigned newval = MI->getOperand(3).getReg();
3886 unsigned scratch = BB->getParent()->getRegInfo()
3887 .createVirtualRegister(ARM::GPRRegisterClass);
3888 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3889 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003890 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003891
3892 unsigned ldrOpc, strOpc;
3893 switch (Size) {
3894 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003895 case 1:
3896 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3897 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3898 break;
3899 case 2:
3900 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3901 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3902 break;
3903 case 4:
3904 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3905 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3906 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003907 }
3908
3909 MachineFunction *MF = BB->getParent();
3910 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3911 MachineFunction::iterator It = BB;
3912 ++It; // insert the new blocks after the current block
3913
3914 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3915 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3916 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3917 MF->insert(It, loop1MBB);
3918 MF->insert(It, loop2MBB);
3919 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003920
3921 // Transfer the remainder of BB and its successor edges to exitMBB.
3922 exitMBB->splice(exitMBB->begin(), BB,
3923 llvm::next(MachineBasicBlock::iterator(MI)),
3924 BB->end());
3925 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003926
3927 // thisMBB:
3928 // ...
3929 // fallthrough --> loop1MBB
3930 BB->addSuccessor(loop1MBB);
3931
3932 // loop1MBB:
3933 // ldrex dest, [ptr]
3934 // cmp dest, oldval
3935 // bne exitMBB
3936 BB = loop1MBB;
3937 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003938 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003939 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003940 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3941 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003942 BB->addSuccessor(loop2MBB);
3943 BB->addSuccessor(exitMBB);
3944
3945 // loop2MBB:
3946 // strex scratch, newval, [ptr]
3947 // cmp scratch, #0
3948 // bne loop1MBB
3949 BB = loop2MBB;
3950 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3951 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003952 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003953 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003954 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3955 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003956 BB->addSuccessor(loop1MBB);
3957 BB->addSuccessor(exitMBB);
3958
3959 // exitMBB:
3960 // ...
3961 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003962
Dan Gohman14152b42010-07-06 20:24:04 +00003963 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00003964
Jim Grosbach5278eb82009-12-11 01:42:04 +00003965 return BB;
3966}
3967
3968MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003969ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3970 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003971 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3972 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3973
3974 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003975 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003976 MachineFunction::iterator It = BB;
3977 ++It;
3978
3979 unsigned dest = MI->getOperand(0).getReg();
3980 unsigned ptr = MI->getOperand(1).getReg();
3981 unsigned incr = MI->getOperand(2).getReg();
3982 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003983
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003984 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003985 unsigned ldrOpc, strOpc;
3986 switch (Size) {
3987 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003988 case 1:
3989 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003990 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003991 break;
3992 case 2:
3993 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3994 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3995 break;
3996 case 4:
3997 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3998 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3999 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00004000 }
4001
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004002 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4003 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4004 MF->insert(It, loopMBB);
4005 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004006
4007 // Transfer the remainder of BB and its successor edges to exitMBB.
4008 exitMBB->splice(exitMBB->begin(), BB,
4009 llvm::next(MachineBasicBlock::iterator(MI)),
4010 BB->end());
4011 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004012
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004013 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004014 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4015 unsigned scratch2 = (!BinOpcode) ? incr :
4016 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4017
4018 // thisMBB:
4019 // ...
4020 // fallthrough --> loopMBB
4021 BB->addSuccessor(loopMBB);
4022
4023 // loopMBB:
4024 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004025 // <binop> scratch2, dest, incr
4026 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00004027 // cmp scratch, #0
4028 // bne- loopMBB
4029 // fallthrough --> exitMBB
4030 BB = loopMBB;
4031 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00004032 if (BinOpcode) {
4033 // operand order needs to go the other way for NAND
4034 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
4035 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4036 addReg(incr).addReg(dest)).addReg(0);
4037 else
4038 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4039 addReg(dest).addReg(incr)).addReg(0);
4040 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00004041
4042 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
4043 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004044 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00004045 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004046 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4047 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004048
4049 BB->addSuccessor(loopMBB);
4050 BB->addSuccessor(exitMBB);
4051
4052 // exitMBB:
4053 // ...
4054 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00004055
Dan Gohman14152b42010-07-06 20:24:04 +00004056 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00004057
Jim Grosbachc3c23542009-12-14 04:22:04 +00004058 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00004059}
4060
Evan Cheng218977b2010-07-13 19:27:42 +00004061static
4062MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
4063 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
4064 E = MBB->succ_end(); I != E; ++I)
4065 if (*I != Succ)
4066 return *I;
4067 llvm_unreachable("Expecting a BB with two successors!");
4068}
4069
Jim Grosbache801dc42009-12-12 01:40:06 +00004070MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004071ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004072 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004073 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00004074 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004075 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00004076 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00004077 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00004078 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00004079 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00004080
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004081 case ARM::ATOMIC_LOAD_ADD_I8:
4082 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4083 case ARM::ATOMIC_LOAD_ADD_I16:
4084 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4085 case ARM::ATOMIC_LOAD_ADD_I32:
4086 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004087
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004088 case ARM::ATOMIC_LOAD_AND_I8:
4089 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4090 case ARM::ATOMIC_LOAD_AND_I16:
4091 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4092 case ARM::ATOMIC_LOAD_AND_I32:
4093 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004094
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004095 case ARM::ATOMIC_LOAD_OR_I8:
4096 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4097 case ARM::ATOMIC_LOAD_OR_I16:
4098 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4099 case ARM::ATOMIC_LOAD_OR_I32:
4100 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004101
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004102 case ARM::ATOMIC_LOAD_XOR_I8:
4103 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4104 case ARM::ATOMIC_LOAD_XOR_I16:
4105 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4106 case ARM::ATOMIC_LOAD_XOR_I32:
4107 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004108
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004109 case ARM::ATOMIC_LOAD_NAND_I8:
4110 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4111 case ARM::ATOMIC_LOAD_NAND_I16:
4112 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4113 case ARM::ATOMIC_LOAD_NAND_I32:
4114 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004115
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004116 case ARM::ATOMIC_LOAD_SUB_I8:
4117 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4118 case ARM::ATOMIC_LOAD_SUB_I16:
4119 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4120 case ARM::ATOMIC_LOAD_SUB_I32:
4121 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004122
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004123 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
4124 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
4125 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00004126
4127 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
4128 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
4129 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004130
Evan Cheng007ea272009-08-12 05:17:19 +00004131 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00004132 // To "insert" a SELECT_CC instruction, we actually have to insert the
4133 // diamond control-flow pattern. The incoming instruction knows the
4134 // destination vreg to set, the condition code register to branch on, the
4135 // true/false values to select between, and a branch opcode to use.
4136 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004137 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00004138 ++It;
4139
4140 // thisMBB:
4141 // ...
4142 // TrueVal = ...
4143 // cmpTY ccX, r1, r2
4144 // bCC copy1MBB
4145 // fallthrough --> copy0MBB
4146 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004147 MachineFunction *F = BB->getParent();
4148 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4149 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00004150 F->insert(It, copy0MBB);
4151 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004152
4153 // Transfer the remainder of BB and its successor edges to sinkMBB.
4154 sinkMBB->splice(sinkMBB->begin(), BB,
4155 llvm::next(MachineBasicBlock::iterator(MI)),
4156 BB->end());
4157 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4158
Dan Gohman258c58c2010-07-06 15:49:48 +00004159 BB->addSuccessor(copy0MBB);
4160 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00004161
Dan Gohman14152b42010-07-06 20:24:04 +00004162 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
4163 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
4164
Evan Chenga8e29892007-01-19 07:51:42 +00004165 // copy0MBB:
4166 // %FalseValue = ...
4167 // # fallthrough to sinkMBB
4168 BB = copy0MBB;
4169
4170 // Update machine-CFG edges
4171 BB->addSuccessor(sinkMBB);
4172
4173 // sinkMBB:
4174 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4175 // ...
4176 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004177 BuildMI(*BB, BB->begin(), dl,
4178 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00004179 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4180 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4181
Dan Gohman14152b42010-07-06 20:24:04 +00004182 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00004183 return BB;
4184 }
Evan Cheng86198642009-08-07 00:34:42 +00004185
Evan Cheng218977b2010-07-13 19:27:42 +00004186 case ARM::BCCi64:
4187 case ARM::BCCZi64: {
4188 // Compare both parts that make up the double comparison separately for
4189 // equality.
4190 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
4191
4192 unsigned LHS1 = MI->getOperand(1).getReg();
4193 unsigned LHS2 = MI->getOperand(2).getReg();
4194 if (RHSisZero) {
4195 AddDefaultPred(BuildMI(BB, dl,
4196 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4197 .addReg(LHS1).addImm(0));
4198 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4199 .addReg(LHS2).addImm(0)
4200 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4201 } else {
4202 unsigned RHS1 = MI->getOperand(3).getReg();
4203 unsigned RHS2 = MI->getOperand(4).getReg();
4204 AddDefaultPred(BuildMI(BB, dl,
4205 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4206 .addReg(LHS1).addReg(RHS1));
4207 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4208 .addReg(LHS2).addReg(RHS2)
4209 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4210 }
4211
4212 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
4213 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
4214 if (MI->getOperand(0).getImm() == ARMCC::NE)
4215 std::swap(destMBB, exitMBB);
4216
4217 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4218 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4219 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4220 .addMBB(exitMBB);
4221
4222 MI->eraseFromParent(); // The pseudo instruction is gone now.
4223 return BB;
4224 }
Evan Chenga8e29892007-01-19 07:51:42 +00004225 }
4226}
4227
4228//===----------------------------------------------------------------------===//
4229// ARM Optimization Hooks
4230//===----------------------------------------------------------------------===//
4231
Chris Lattnerd1980a52009-03-12 06:52:53 +00004232static
4233SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4234 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004235 SelectionDAG &DAG = DCI.DAG;
4236 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004237 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004238 unsigned Opc = N->getOpcode();
4239 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4240 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4241 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4242 ISD::CondCode CC = ISD::SETCC_INVALID;
4243
4244 if (isSlctCC) {
4245 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4246 } else {
4247 SDValue CCOp = Slct.getOperand(0);
4248 if (CCOp.getOpcode() == ISD::SETCC)
4249 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4250 }
4251
4252 bool DoXform = false;
4253 bool InvCC = false;
4254 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4255 "Bad input!");
4256
4257 if (LHS.getOpcode() == ISD::Constant &&
4258 cast<ConstantSDNode>(LHS)->isNullValue()) {
4259 DoXform = true;
4260 } else if (CC != ISD::SETCC_INVALID &&
4261 RHS.getOpcode() == ISD::Constant &&
4262 cast<ConstantSDNode>(RHS)->isNullValue()) {
4263 std::swap(LHS, RHS);
4264 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004265 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004266 Op0.getOperand(0).getValueType();
4267 bool isInt = OpVT.isInteger();
4268 CC = ISD::getSetCCInverse(CC, isInt);
4269
4270 if (!TLI.isCondCodeLegal(CC, OpVT))
4271 return SDValue(); // Inverse operator isn't legal.
4272
4273 DoXform = true;
4274 InvCC = true;
4275 }
4276
4277 if (DoXform) {
4278 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4279 if (isSlctCC)
4280 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4281 Slct.getOperand(0), Slct.getOperand(1), CC);
4282 SDValue CCOp = Slct.getOperand(0);
4283 if (InvCC)
4284 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4285 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4286 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4287 CCOp, OtherOp, Result);
4288 }
4289 return SDValue();
4290}
4291
Bob Wilson3d5792a2010-07-29 20:34:14 +00004292/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
4293/// operands N0 and N1. This is a helper for PerformADDCombine that is
4294/// called with the default operands, and if that fails, with commuted
4295/// operands.
4296static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
4297 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004298 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4299 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4300 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4301 if (Result.getNode()) return Result;
4302 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00004303 return SDValue();
4304}
4305
Bob Wilson3d5792a2010-07-29 20:34:14 +00004306/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4307///
4308static SDValue PerformADDCombine(SDNode *N,
4309 TargetLowering::DAGCombinerInfo &DCI) {
4310 SDValue N0 = N->getOperand(0);
4311 SDValue N1 = N->getOperand(1);
4312
4313 // First try with the default operand order.
4314 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
4315 if (Result.getNode())
4316 return Result;
4317
4318 // If that didn't work, try again with the operands commuted.
4319 return PerformADDCombineWithOperands(N, N1, N0, DCI);
4320}
4321
Chris Lattnerd1980a52009-03-12 06:52:53 +00004322/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00004323///
Chris Lattnerd1980a52009-03-12 06:52:53 +00004324static SDValue PerformSUBCombine(SDNode *N,
4325 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00004326 SDValue N0 = N->getOperand(0);
4327 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004328
Chris Lattnerd1980a52009-03-12 06:52:53 +00004329 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4330 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4331 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4332 if (Result.getNode()) return Result;
4333 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004334
Chris Lattnerd1980a52009-03-12 06:52:53 +00004335 return SDValue();
4336}
4337
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004338static SDValue PerformMULCombine(SDNode *N,
4339 TargetLowering::DAGCombinerInfo &DCI,
4340 const ARMSubtarget *Subtarget) {
4341 SelectionDAG &DAG = DCI.DAG;
4342
4343 if (Subtarget->isThumb1Only())
4344 return SDValue();
4345
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004346 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4347 return SDValue();
4348
4349 EVT VT = N->getValueType(0);
4350 if (VT != MVT::i32)
4351 return SDValue();
4352
4353 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4354 if (!C)
4355 return SDValue();
4356
4357 uint64_t MulAmt = C->getZExtValue();
4358 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4359 ShiftAmt = ShiftAmt & (32 - 1);
4360 SDValue V = N->getOperand(0);
4361 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004362
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004363 SDValue Res;
4364 MulAmt >>= ShiftAmt;
4365 if (isPowerOf2_32(MulAmt - 1)) {
4366 // (mul x, 2^N + 1) => (add (shl x, N), x)
4367 Res = DAG.getNode(ISD::ADD, DL, VT,
4368 V, DAG.getNode(ISD::SHL, DL, VT,
4369 V, DAG.getConstant(Log2_32(MulAmt-1),
4370 MVT::i32)));
4371 } else if (isPowerOf2_32(MulAmt + 1)) {
4372 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4373 Res = DAG.getNode(ISD::SUB, DL, VT,
4374 DAG.getNode(ISD::SHL, DL, VT,
4375 V, DAG.getConstant(Log2_32(MulAmt+1),
4376 MVT::i32)),
4377 V);
4378 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004379 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004380
4381 if (ShiftAmt != 0)
4382 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4383 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004384
4385 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004386 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004387 return SDValue();
4388}
4389
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004390/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
4391static SDValue PerformORCombine(SDNode *N,
4392 TargetLowering::DAGCombinerInfo &DCI,
4393 const ARMSubtarget *Subtarget) {
Jim Grosbach54238562010-07-17 03:30:54 +00004394 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
4395 // reasonable.
4396
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004397 // BFI is only available on V6T2+
4398 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
4399 return SDValue();
4400
4401 SelectionDAG &DAG = DCI.DAG;
4402 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00004403 DebugLoc DL = N->getDebugLoc();
4404 // 1) or (and A, mask), val => ARMbfi A, val, mask
4405 // iff (val & mask) == val
4406 //
4407 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4408 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
4409 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4410 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
4411 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4412 // (i.e., copy a bitfield value into another bitfield of the same width)
4413 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004414 return SDValue();
4415
4416 EVT VT = N->getValueType(0);
4417 if (VT != MVT::i32)
4418 return SDValue();
4419
Jim Grosbach54238562010-07-17 03:30:54 +00004420
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004421 // The value and the mask need to be constants so we can verify this is
4422 // actually a bitfield set. If the mask is 0xffff, we can do better
4423 // via a movt instruction, so don't use BFI in that case.
4424 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
4425 if (!C)
4426 return SDValue();
4427 unsigned Mask = C->getZExtValue();
4428 if (Mask == 0xffff)
4429 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004430 SDValue Res;
4431 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
4432 if ((C = dyn_cast<ConstantSDNode>(N1))) {
4433 unsigned Val = C->getZExtValue();
4434 if (!ARM::isBitFieldInvertedMask(Mask) || (Val & ~Mask) != Val)
4435 return SDValue();
4436 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004437
Jim Grosbach54238562010-07-17 03:30:54 +00004438 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0),
4439 DAG.getConstant(Val, MVT::i32),
4440 DAG.getConstant(Mask, MVT::i32));
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004441
Jim Grosbach54238562010-07-17 03:30:54 +00004442 // Do not add new nodes to DAG combiner worklist.
4443 DCI.CombineTo(N, Res, false);
4444 } else if (N1.getOpcode() == ISD::AND) {
4445 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4446 C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
4447 if (!C)
4448 return SDValue();
4449 unsigned Mask2 = C->getZExtValue();
4450
4451 if (ARM::isBitFieldInvertedMask(Mask) &&
4452 ARM::isBitFieldInvertedMask(~Mask2) &&
4453 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
4454 // The pack halfword instruction works better for masks that fit it,
4455 // so use that when it's available.
4456 if (Subtarget->hasT2ExtractPack() &&
4457 (Mask == 0xffff || Mask == 0xffff0000))
4458 return SDValue();
4459 // 2a
4460 unsigned lsb = CountTrailingZeros_32(Mask2);
4461 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
4462 DAG.getConstant(lsb, MVT::i32));
4463 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0), Res,
4464 DAG.getConstant(Mask, MVT::i32));
4465 // Do not add new nodes to DAG combiner worklist.
4466 DCI.CombineTo(N, Res, false);
4467 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
4468 ARM::isBitFieldInvertedMask(Mask2) &&
4469 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
4470 // The pack halfword instruction works better for masks that fit it,
4471 // so use that when it's available.
4472 if (Subtarget->hasT2ExtractPack() &&
4473 (Mask2 == 0xffff || Mask2 == 0xffff0000))
4474 return SDValue();
4475 // 2b
4476 unsigned lsb = CountTrailingZeros_32(Mask);
4477 Res = DAG.getNode(ISD::SRL, DL, VT, N0.getOperand(0),
4478 DAG.getConstant(lsb, MVT::i32));
4479 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
4480 DAG.getConstant(Mask2, MVT::i32));
4481 // Do not add new nodes to DAG combiner worklist.
4482 DCI.CombineTo(N, Res, false);
4483 }
4484 }
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004485
4486 return SDValue();
4487}
4488
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004489/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4490/// ARMISD::VMOVRRD.
4491static SDValue PerformVMOVRRDCombine(SDNode *N,
4492 TargetLowering::DAGCombinerInfo &DCI) {
4493 // vmovrrd(vmovdrr x, y) -> x,y
4494 SDValue InDouble = N->getOperand(0);
4495 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
4496 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
4497 return SDValue();
4498}
4499
4500/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
4501/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
4502static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
4503 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
4504 SDValue Op0 = N->getOperand(0);
4505 SDValue Op1 = N->getOperand(1);
4506 if (Op0.getOpcode() == ISD::BIT_CONVERT)
4507 Op0 = Op0.getOperand(0);
4508 if (Op1.getOpcode() == ISD::BIT_CONVERT)
4509 Op1 = Op1.getOperand(0);
4510 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
4511 Op0.getNode() == Op1.getNode() &&
4512 Op0.getResNo() == 0 && Op1.getResNo() == 1)
4513 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(),
4514 N->getValueType(0), Op0.getOperand(0));
4515 return SDValue();
4516}
4517
Bob Wilson75f02882010-09-17 22:59:05 +00004518/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
4519/// ISD::BUILD_VECTOR.
4520static SDValue PerformBUILD_VECTORCombine(SDNode *N, SelectionDAG &DAG) {
4521 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
4522 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
4523 // into a pair of GPRs, which is fine when the value is used as a scalar,
4524 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004525 if (N->getNumOperands() == 2)
4526 return PerformVMOVDRRCombine(N, DAG);
Bob Wilson75f02882010-09-17 22:59:05 +00004527
4528 return SDValue();
4529}
4530
Bob Wilson9e82bf12010-07-14 01:22:12 +00004531/// PerformVDUPLANECombine - Target-specific dag combine xforms for
4532/// ARMISD::VDUPLANE.
Bob Wilsonb68987e2010-09-22 22:27:30 +00004533static SDValue PerformVDUPLANECombine(SDNode *N, SelectionDAG &DAG) {
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004534 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
4535 // redundant.
Bob Wilson9e82bf12010-07-14 01:22:12 +00004536 SDValue Op = N->getOperand(0);
4537 EVT VT = N->getValueType(0);
4538
4539 // Ignore bit_converts.
4540 while (Op.getOpcode() == ISD::BIT_CONVERT)
4541 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004542 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00004543 return SDValue();
4544
4545 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
4546 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
4547 // The canonical VMOV for a zero vector uses a 32-bit element size.
4548 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4549 unsigned EltBits;
4550 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
4551 EltSize = 8;
4552 if (EltSize > VT.getVectorElementType().getSizeInBits())
4553 return SDValue();
4554
Bob Wilsonb68987e2010-09-22 22:27:30 +00004555 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00004556}
4557
Bob Wilson5bafff32009-06-22 23:27:02 +00004558/// getVShiftImm - Check if this is a valid build_vector for the immediate
4559/// operand of a vector shift operation, where all the elements of the
4560/// build_vector must have the same constant integer value.
4561static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4562 // Ignore bit_converts.
4563 while (Op.getOpcode() == ISD::BIT_CONVERT)
4564 Op = Op.getOperand(0);
4565 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4566 APInt SplatBits, SplatUndef;
4567 unsigned SplatBitSize;
4568 bool HasAnyUndefs;
4569 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4570 HasAnyUndefs, ElementBits) ||
4571 SplatBitSize > ElementBits)
4572 return false;
4573 Cnt = SplatBits.getSExtValue();
4574 return true;
4575}
4576
4577/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4578/// operand of a vector shift left operation. That value must be in the range:
4579/// 0 <= Value < ElementBits for a left shift; or
4580/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004581static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004582 assert(VT.isVector() && "vector shift count is not a vector type");
4583 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4584 if (! getVShiftImm(Op, ElementBits, Cnt))
4585 return false;
4586 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4587}
4588
4589/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4590/// operand of a vector shift right operation. For a shift opcode, the value
4591/// is positive, but for an intrinsic the value count must be negative. The
4592/// absolute value must be in the range:
4593/// 1 <= |Value| <= ElementBits for a right shift; or
4594/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004595static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004596 int64_t &Cnt) {
4597 assert(VT.isVector() && "vector shift count is not a vector type");
4598 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4599 if (! getVShiftImm(Op, ElementBits, Cnt))
4600 return false;
4601 if (isIntrinsic)
4602 Cnt = -Cnt;
4603 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4604}
4605
4606/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4607static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4608 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4609 switch (IntNo) {
4610 default:
4611 // Don't do anything for most intrinsics.
4612 break;
4613
4614 // Vector shifts: check for immediate versions and lower them.
4615 // Note: This is done during DAG combining instead of DAG legalizing because
4616 // the build_vectors for 64-bit vector element shift counts are generally
4617 // not legal, and it is hard to see their values after they get legalized to
4618 // loads from a constant pool.
4619 case Intrinsic::arm_neon_vshifts:
4620 case Intrinsic::arm_neon_vshiftu:
4621 case Intrinsic::arm_neon_vshiftls:
4622 case Intrinsic::arm_neon_vshiftlu:
4623 case Intrinsic::arm_neon_vshiftn:
4624 case Intrinsic::arm_neon_vrshifts:
4625 case Intrinsic::arm_neon_vrshiftu:
4626 case Intrinsic::arm_neon_vrshiftn:
4627 case Intrinsic::arm_neon_vqshifts:
4628 case Intrinsic::arm_neon_vqshiftu:
4629 case Intrinsic::arm_neon_vqshiftsu:
4630 case Intrinsic::arm_neon_vqshiftns:
4631 case Intrinsic::arm_neon_vqshiftnu:
4632 case Intrinsic::arm_neon_vqshiftnsu:
4633 case Intrinsic::arm_neon_vqrshiftns:
4634 case Intrinsic::arm_neon_vqrshiftnu:
4635 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004636 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004637 int64_t Cnt;
4638 unsigned VShiftOpc = 0;
4639
4640 switch (IntNo) {
4641 case Intrinsic::arm_neon_vshifts:
4642 case Intrinsic::arm_neon_vshiftu:
4643 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4644 VShiftOpc = ARMISD::VSHL;
4645 break;
4646 }
4647 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4648 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4649 ARMISD::VSHRs : ARMISD::VSHRu);
4650 break;
4651 }
4652 return SDValue();
4653
4654 case Intrinsic::arm_neon_vshiftls:
4655 case Intrinsic::arm_neon_vshiftlu:
4656 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4657 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004658 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004659
4660 case Intrinsic::arm_neon_vrshifts:
4661 case Intrinsic::arm_neon_vrshiftu:
4662 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4663 break;
4664 return SDValue();
4665
4666 case Intrinsic::arm_neon_vqshifts:
4667 case Intrinsic::arm_neon_vqshiftu:
4668 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4669 break;
4670 return SDValue();
4671
4672 case Intrinsic::arm_neon_vqshiftsu:
4673 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4674 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004675 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004676
4677 case Intrinsic::arm_neon_vshiftn:
4678 case Intrinsic::arm_neon_vrshiftn:
4679 case Intrinsic::arm_neon_vqshiftns:
4680 case Intrinsic::arm_neon_vqshiftnu:
4681 case Intrinsic::arm_neon_vqshiftnsu:
4682 case Intrinsic::arm_neon_vqrshiftns:
4683 case Intrinsic::arm_neon_vqrshiftnu:
4684 case Intrinsic::arm_neon_vqrshiftnsu:
4685 // Narrowing shifts require an immediate right shift.
4686 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4687 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004688 llvm_unreachable("invalid shift count for narrowing vector shift "
4689 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004690
4691 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004692 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00004693 }
4694
4695 switch (IntNo) {
4696 case Intrinsic::arm_neon_vshifts:
4697 case Intrinsic::arm_neon_vshiftu:
4698 // Opcode already set above.
4699 break;
4700 case Intrinsic::arm_neon_vshiftls:
4701 case Intrinsic::arm_neon_vshiftlu:
4702 if (Cnt == VT.getVectorElementType().getSizeInBits())
4703 VShiftOpc = ARMISD::VSHLLi;
4704 else
4705 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
4706 ARMISD::VSHLLs : ARMISD::VSHLLu);
4707 break;
4708 case Intrinsic::arm_neon_vshiftn:
4709 VShiftOpc = ARMISD::VSHRN; break;
4710 case Intrinsic::arm_neon_vrshifts:
4711 VShiftOpc = ARMISD::VRSHRs; break;
4712 case Intrinsic::arm_neon_vrshiftu:
4713 VShiftOpc = ARMISD::VRSHRu; break;
4714 case Intrinsic::arm_neon_vrshiftn:
4715 VShiftOpc = ARMISD::VRSHRN; break;
4716 case Intrinsic::arm_neon_vqshifts:
4717 VShiftOpc = ARMISD::VQSHLs; break;
4718 case Intrinsic::arm_neon_vqshiftu:
4719 VShiftOpc = ARMISD::VQSHLu; break;
4720 case Intrinsic::arm_neon_vqshiftsu:
4721 VShiftOpc = ARMISD::VQSHLsu; break;
4722 case Intrinsic::arm_neon_vqshiftns:
4723 VShiftOpc = ARMISD::VQSHRNs; break;
4724 case Intrinsic::arm_neon_vqshiftnu:
4725 VShiftOpc = ARMISD::VQSHRNu; break;
4726 case Intrinsic::arm_neon_vqshiftnsu:
4727 VShiftOpc = ARMISD::VQSHRNsu; break;
4728 case Intrinsic::arm_neon_vqrshiftns:
4729 VShiftOpc = ARMISD::VQRSHRNs; break;
4730 case Intrinsic::arm_neon_vqrshiftnu:
4731 VShiftOpc = ARMISD::VQRSHRNu; break;
4732 case Intrinsic::arm_neon_vqrshiftnsu:
4733 VShiftOpc = ARMISD::VQRSHRNsu; break;
4734 }
4735
4736 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004737 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004738 }
4739
4740 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00004741 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004742 int64_t Cnt;
4743 unsigned VShiftOpc = 0;
4744
4745 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
4746 VShiftOpc = ARMISD::VSLI;
4747 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
4748 VShiftOpc = ARMISD::VSRI;
4749 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004750 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004751 }
4752
4753 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
4754 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004755 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004756 }
4757
4758 case Intrinsic::arm_neon_vqrshifts:
4759 case Intrinsic::arm_neon_vqrshiftu:
4760 // No immediate versions of these to check for.
4761 break;
4762 }
4763
4764 return SDValue();
4765}
4766
4767/// PerformShiftCombine - Checks for immediate versions of vector shifts and
4768/// lowers them. As with the vector shift intrinsics, this is done during DAG
4769/// combining instead of DAG legalizing because the build_vectors for 64-bit
4770/// vector element shift counts are generally not legal, and it is hard to see
4771/// their values after they get legalized to loads from a constant pool.
4772static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
4773 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00004774 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00004775
4776 // Nothing to be done for scalar shifts.
4777 if (! VT.isVector())
4778 return SDValue();
4779
4780 assert(ST->hasNEON() && "unexpected vector shift");
4781 int64_t Cnt;
4782
4783 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004784 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004785
4786 case ISD::SHL:
4787 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
4788 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004789 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004790 break;
4791
4792 case ISD::SRA:
4793 case ISD::SRL:
4794 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
4795 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
4796 ARMISD::VSHRs : ARMISD::VSHRu);
4797 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004798 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004799 }
4800 }
4801 return SDValue();
4802}
4803
4804/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
4805/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
4806static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
4807 const ARMSubtarget *ST) {
4808 SDValue N0 = N->getOperand(0);
4809
4810 // Check for sign- and zero-extensions of vector extract operations of 8-
4811 // and 16-bit vector elements. NEON supports these directly. They are
4812 // handled during DAG combining because type legalization will promote them
4813 // to 32-bit types and it is messy to recognize the operations after that.
4814 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
4815 SDValue Vec = N0.getOperand(0);
4816 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004817 EVT VT = N->getValueType(0);
4818 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004819 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4820
Owen Anderson825b72b2009-08-11 20:47:22 +00004821 if (VT == MVT::i32 &&
4822 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00004823 TLI.isTypeLegal(Vec.getValueType())) {
4824
4825 unsigned Opc = 0;
4826 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004827 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004828 case ISD::SIGN_EXTEND:
4829 Opc = ARMISD::VGETLANEs;
4830 break;
4831 case ISD::ZERO_EXTEND:
4832 case ISD::ANY_EXTEND:
4833 Opc = ARMISD::VGETLANEu;
4834 break;
4835 }
4836 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
4837 }
4838 }
4839
4840 return SDValue();
4841}
4842
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004843/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
4844/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
4845static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
4846 const ARMSubtarget *ST) {
4847 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00004848 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004849 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
4850 // a NaN; only do the transformation when it matches that behavior.
4851
4852 // For now only do this when using NEON for FP operations; if using VFP, it
4853 // is not obvious that the benefit outweighs the cost of switching to the
4854 // NEON pipeline.
4855 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
4856 N->getValueType(0) != MVT::f32)
4857 return SDValue();
4858
4859 SDValue CondLHS = N->getOperand(0);
4860 SDValue CondRHS = N->getOperand(1);
4861 SDValue LHS = N->getOperand(2);
4862 SDValue RHS = N->getOperand(3);
4863 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
4864
4865 unsigned Opcode = 0;
4866 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00004867 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004868 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00004869 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004870 IsReversed = true ; // x CC y ? y : x
4871 } else {
4872 return SDValue();
4873 }
4874
Bob Wilsone742bb52010-02-24 22:15:53 +00004875 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004876 switch (CC) {
4877 default: break;
4878 case ISD::SETOLT:
4879 case ISD::SETOLE:
4880 case ISD::SETLT:
4881 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004882 case ISD::SETULT:
4883 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004884 // If LHS is NaN, an ordered comparison will be false and the result will
4885 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4886 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4887 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4888 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4889 break;
4890 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4891 // will return -0, so vmin can only be used for unsafe math or if one of
4892 // the operands is known to be nonzero.
4893 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4894 !UnsafeFPMath &&
4895 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4896 break;
4897 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004898 break;
4899
4900 case ISD::SETOGT:
4901 case ISD::SETOGE:
4902 case ISD::SETGT:
4903 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004904 case ISD::SETUGT:
4905 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004906 // If LHS is NaN, an ordered comparison will be false and the result will
4907 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4908 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4909 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4910 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4911 break;
4912 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4913 // will return +0, so vmax can only be used for unsafe math or if one of
4914 // the operands is known to be nonzero.
4915 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4916 !UnsafeFPMath &&
4917 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4918 break;
4919 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004920 break;
4921 }
4922
4923 if (!Opcode)
4924 return SDValue();
4925 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4926}
4927
Dan Gohman475871a2008-07-27 21:46:04 +00004928SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004929 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004930 switch (N->getOpcode()) {
4931 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004932 case ISD::ADD: return PerformADDCombine(N, DCI);
4933 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004934 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004935 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Jim Grosbache5165492009-11-09 00:11:35 +00004936 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004937 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
4938 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI.DAG);
Bob Wilsonb68987e2010-09-22 22:27:30 +00004939 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI.DAG);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004940 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004941 case ISD::SHL:
4942 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004943 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004944 case ISD::SIGN_EXTEND:
4945 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004946 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4947 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004948 }
Dan Gohman475871a2008-07-27 21:46:04 +00004949 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004950}
4951
Bill Wendlingaf566342009-08-15 21:21:19 +00004952bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Bob Wilson02aba732010-09-28 04:09:35 +00004953 if (!Subtarget->allowsUnalignedMem())
Bob Wilson86fe66d2010-06-25 04:12:31 +00004954 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00004955
4956 switch (VT.getSimpleVT().SimpleTy) {
4957 default:
4958 return false;
4959 case MVT::i8:
4960 case MVT::i16:
4961 case MVT::i32:
4962 return true;
4963 // FIXME: VLD1 etc with standard alignment is legal.
4964 }
4965}
4966
Evan Chenge6c835f2009-08-14 20:09:37 +00004967static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4968 if (V < 0)
4969 return false;
4970
4971 unsigned Scale = 1;
4972 switch (VT.getSimpleVT().SimpleTy) {
4973 default: return false;
4974 case MVT::i1:
4975 case MVT::i8:
4976 // Scale == 1;
4977 break;
4978 case MVT::i16:
4979 // Scale == 2;
4980 Scale = 2;
4981 break;
4982 case MVT::i32:
4983 // Scale == 4;
4984 Scale = 4;
4985 break;
4986 }
4987
4988 if ((V & (Scale - 1)) != 0)
4989 return false;
4990 V /= Scale;
4991 return V == (V & ((1LL << 5) - 1));
4992}
4993
4994static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4995 const ARMSubtarget *Subtarget) {
4996 bool isNeg = false;
4997 if (V < 0) {
4998 isNeg = true;
4999 V = - V;
5000 }
5001
5002 switch (VT.getSimpleVT().SimpleTy) {
5003 default: return false;
5004 case MVT::i1:
5005 case MVT::i8:
5006 case MVT::i16:
5007 case MVT::i32:
5008 // + imm12 or - imm8
5009 if (isNeg)
5010 return V == (V & ((1LL << 8) - 1));
5011 return V == (V & ((1LL << 12) - 1));
5012 case MVT::f32:
5013 case MVT::f64:
5014 // Same as ARM mode. FIXME: NEON?
5015 if (!Subtarget->hasVFP2())
5016 return false;
5017 if ((V & 3) != 0)
5018 return false;
5019 V >>= 2;
5020 return V == (V & ((1LL << 8) - 1));
5021 }
5022}
5023
Evan Chengb01fad62007-03-12 23:30:29 +00005024/// isLegalAddressImmediate - Return true if the integer value can be used
5025/// as the offset of the target addressing mode for load / store of the
5026/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00005027static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005028 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00005029 if (V == 0)
5030 return true;
5031
Evan Cheng65011532009-03-09 19:15:00 +00005032 if (!VT.isSimple())
5033 return false;
5034
Evan Chenge6c835f2009-08-14 20:09:37 +00005035 if (Subtarget->isThumb1Only())
5036 return isLegalT1AddressImmediate(V, VT);
5037 else if (Subtarget->isThumb2())
5038 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00005039
Evan Chenge6c835f2009-08-14 20:09:37 +00005040 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00005041 if (V < 0)
5042 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00005043 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00005044 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005045 case MVT::i1:
5046 case MVT::i8:
5047 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00005048 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005049 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005050 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00005051 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005052 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005053 case MVT::f32:
5054 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00005055 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00005056 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00005057 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00005058 return false;
5059 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005060 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00005061 }
Evan Chenga8e29892007-01-19 07:51:42 +00005062}
5063
Evan Chenge6c835f2009-08-14 20:09:37 +00005064bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
5065 EVT VT) const {
5066 int Scale = AM.Scale;
5067 if (Scale < 0)
5068 return false;
5069
5070 switch (VT.getSimpleVT().SimpleTy) {
5071 default: return false;
5072 case MVT::i1:
5073 case MVT::i8:
5074 case MVT::i16:
5075 case MVT::i32:
5076 if (Scale == 1)
5077 return true;
5078 // r + r << imm
5079 Scale = Scale & ~1;
5080 return Scale == 2 || Scale == 4 || Scale == 8;
5081 case MVT::i64:
5082 // r + r
5083 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
5084 return true;
5085 return false;
5086 case MVT::isVoid:
5087 // Note, we allow "void" uses (basically, uses that aren't loads or
5088 // stores), because arm allows folding a scale into many arithmetic
5089 // operations. This should be made more precise and revisited later.
5090
5091 // Allow r << imm, but the imm has to be a multiple of two.
5092 if (Scale & 1) return false;
5093 return isPowerOf2_32(Scale);
5094 }
5095}
5096
Chris Lattner37caf8c2007-04-09 23:33:39 +00005097/// isLegalAddressingMode - Return true if the addressing mode represented
5098/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005099bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005100 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005101 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00005102 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00005103 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005104
Chris Lattner37caf8c2007-04-09 23:33:39 +00005105 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005106 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005107 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005108
Chris Lattner37caf8c2007-04-09 23:33:39 +00005109 switch (AM.Scale) {
5110 case 0: // no scale reg, must be "r+i" or "r", or "i".
5111 break;
5112 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00005113 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00005114 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005115 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00005116 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005117 // ARM doesn't support any R+R*scale+imm addr modes.
5118 if (AM.BaseOffs)
5119 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005120
Bob Wilson2c7dab12009-04-08 17:55:28 +00005121 if (!VT.isSimple())
5122 return false;
5123
Evan Chenge6c835f2009-08-14 20:09:37 +00005124 if (Subtarget->isThumb2())
5125 return isLegalT2ScaledAddressingMode(AM, VT);
5126
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005127 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00005128 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00005129 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005130 case MVT::i1:
5131 case MVT::i8:
5132 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005133 if (Scale < 0) Scale = -Scale;
5134 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005135 return true;
5136 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00005137 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00005138 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00005139 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005140 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005141 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005142 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00005143 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005144
Owen Anderson825b72b2009-08-11 20:47:22 +00005145 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005146 // Note, we allow "void" uses (basically, uses that aren't loads or
5147 // stores), because arm allows folding a scale into many arithmetic
5148 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005149
Chris Lattner37caf8c2007-04-09 23:33:39 +00005150 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00005151 if (Scale & 1) return false;
5152 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00005153 }
5154 break;
Evan Chengb01fad62007-03-12 23:30:29 +00005155 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00005156 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00005157}
5158
Evan Cheng77e47512009-11-11 19:05:52 +00005159/// isLegalICmpImmediate - Return true if the specified immediate is legal
5160/// icmp immediate, that is the target has icmp instructions which can compare
5161/// a register against the immediate without having to materialize the
5162/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00005163bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00005164 if (!Subtarget->isThumb())
5165 return ARM_AM::getSOImmVal(Imm) != -1;
5166 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00005167 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00005168 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00005169}
5170
Owen Andersone50ed302009-08-10 22:56:29 +00005171static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005172 bool isSEXTLoad, SDValue &Base,
5173 SDValue &Offset, bool &isInc,
5174 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00005175 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5176 return false;
5177
Owen Anderson825b72b2009-08-11 20:47:22 +00005178 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00005179 // AddressingMode 3
5180 Base = Ptr->getOperand(0);
5181 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005182 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005183 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005184 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005185 isInc = false;
5186 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5187 return true;
5188 }
5189 }
5190 isInc = (Ptr->getOpcode() == ISD::ADD);
5191 Offset = Ptr->getOperand(1);
5192 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00005193 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00005194 // AddressingMode 2
5195 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005196 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005197 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005198 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005199 isInc = false;
5200 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5201 Base = Ptr->getOperand(0);
5202 return true;
5203 }
5204 }
5205
5206 if (Ptr->getOpcode() == ISD::ADD) {
5207 isInc = true;
5208 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
5209 if (ShOpcVal != ARM_AM::no_shift) {
5210 Base = Ptr->getOperand(1);
5211 Offset = Ptr->getOperand(0);
5212 } else {
5213 Base = Ptr->getOperand(0);
5214 Offset = Ptr->getOperand(1);
5215 }
5216 return true;
5217 }
5218
5219 isInc = (Ptr->getOpcode() == ISD::ADD);
5220 Base = Ptr->getOperand(0);
5221 Offset = Ptr->getOperand(1);
5222 return true;
5223 }
5224
Jim Grosbache5165492009-11-09 00:11:35 +00005225 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00005226 return false;
5227}
5228
Owen Andersone50ed302009-08-10 22:56:29 +00005229static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005230 bool isSEXTLoad, SDValue &Base,
5231 SDValue &Offset, bool &isInc,
5232 SelectionDAG &DAG) {
5233 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5234 return false;
5235
5236 Base = Ptr->getOperand(0);
5237 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
5238 int RHSC = (int)RHS->getZExtValue();
5239 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
5240 assert(Ptr->getOpcode() == ISD::ADD);
5241 isInc = false;
5242 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5243 return true;
5244 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
5245 isInc = Ptr->getOpcode() == ISD::ADD;
5246 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
5247 return true;
5248 }
5249 }
5250
5251 return false;
5252}
5253
Evan Chenga8e29892007-01-19 07:51:42 +00005254/// getPreIndexedAddressParts - returns true by value, base pointer and
5255/// offset pointer and addressing mode by reference if the node's address
5256/// can be legally represented as pre-indexed load / store address.
5257bool
Dan Gohman475871a2008-07-27 21:46:04 +00005258ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
5259 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005260 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005261 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005262 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005263 return false;
5264
Owen Andersone50ed302009-08-10 22:56:29 +00005265 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005266 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005267 bool isSEXTLoad = false;
5268 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
5269 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005270 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005271 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5272 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
5273 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005274 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005275 } else
5276 return false;
5277
5278 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005279 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005280 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005281 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
5282 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005283 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005284 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00005285 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00005286 if (!isLegal)
5287 return false;
5288
5289 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
5290 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005291}
5292
5293/// getPostIndexedAddressParts - returns true by value, base pointer and
5294/// offset pointer and addressing mode by reference if this node can be
5295/// combined with a load / store to form a post-indexed load / store.
5296bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00005297 SDValue &Base,
5298 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005299 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005300 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005301 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005302 return false;
5303
Owen Andersone50ed302009-08-10 22:56:29 +00005304 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005305 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005306 bool isSEXTLoad = false;
5307 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005308 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005309 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005310 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5311 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005312 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005313 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005314 } else
5315 return false;
5316
5317 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005318 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005319 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005320 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00005321 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005322 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005323 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
5324 isInc, DAG);
5325 if (!isLegal)
5326 return false;
5327
Evan Cheng28dad2a2010-05-18 21:31:17 +00005328 if (Ptr != Base) {
5329 // Swap base ptr and offset to catch more post-index load / store when
5330 // it's legal. In Thumb2 mode, offset must be an immediate.
5331 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
5332 !Subtarget->isThumb2())
5333 std::swap(Base, Offset);
5334
5335 // Post-indexed load / store update the base pointer.
5336 if (Ptr != Base)
5337 return false;
5338 }
5339
Evan Chenge88d5ce2009-07-02 07:28:31 +00005340 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
5341 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005342}
5343
Dan Gohman475871a2008-07-27 21:46:04 +00005344void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005345 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005346 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005347 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005348 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00005349 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005350 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005351 switch (Op.getOpcode()) {
5352 default: break;
5353 case ARMISD::CMOV: {
5354 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00005355 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005356 if (KnownZero == 0 && KnownOne == 0) return;
5357
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005358 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00005359 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
5360 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005361 KnownZero &= KnownZeroRHS;
5362 KnownOne &= KnownOneRHS;
5363 return;
5364 }
5365 }
5366}
5367
5368//===----------------------------------------------------------------------===//
5369// ARM Inline Assembly Support
5370//===----------------------------------------------------------------------===//
5371
5372/// getConstraintType - Given a constraint letter, return the type of
5373/// constraint it is for this target.
5374ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005375ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
5376 if (Constraint.size() == 1) {
5377 switch (Constraint[0]) {
5378 default: break;
5379 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005380 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00005381 }
Evan Chenga8e29892007-01-19 07:51:42 +00005382 }
Chris Lattner4234f572007-03-25 02:14:49 +00005383 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00005384}
5385
Bob Wilson2dc4f542009-03-20 22:42:55 +00005386std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00005387ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005388 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005389 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005390 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00005391 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005392 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005393 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005394 return std::make_pair(0U, ARM::tGPRRegisterClass);
5395 else
5396 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005397 case 'r':
5398 return std::make_pair(0U, ARM::GPRRegisterClass);
5399 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005400 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005401 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00005402 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005403 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00005404 if (VT.getSizeInBits() == 128)
5405 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005406 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005407 }
5408 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005409 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00005410 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005411
Evan Chenga8e29892007-01-19 07:51:42 +00005412 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5413}
5414
5415std::vector<unsigned> ARMTargetLowering::
5416getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005417 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005418 if (Constraint.size() != 1)
5419 return std::vector<unsigned>();
5420
5421 switch (Constraint[0]) { // GCC ARM Constraint Letters
5422 default: break;
5423 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005424 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5425 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5426 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005427 case 'r':
5428 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5429 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5430 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5431 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005432 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005433 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005434 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5435 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5436 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5437 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5438 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5439 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5440 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5441 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005442 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005443 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5444 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5445 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5446 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005447 if (VT.getSizeInBits() == 128)
5448 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5449 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005450 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005451 }
5452
5453 return std::vector<unsigned>();
5454}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005455
5456/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5457/// vector. If it is invalid, don't add anything to Ops.
5458void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5459 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005460 std::vector<SDValue>&Ops,
5461 SelectionDAG &DAG) const {
5462 SDValue Result(0, 0);
5463
5464 switch (Constraint) {
5465 default: break;
5466 case 'I': case 'J': case 'K': case 'L':
5467 case 'M': case 'N': case 'O':
5468 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5469 if (!C)
5470 return;
5471
5472 int64_t CVal64 = C->getSExtValue();
5473 int CVal = (int) CVal64;
5474 // None of these constraints allow values larger than 32 bits. Check
5475 // that the value fits in an int.
5476 if (CVal != CVal64)
5477 return;
5478
5479 switch (Constraint) {
5480 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005481 if (Subtarget->isThumb1Only()) {
5482 // This must be a constant between 0 and 255, for ADD
5483 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005484 if (CVal >= 0 && CVal <= 255)
5485 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005486 } else if (Subtarget->isThumb2()) {
5487 // A constant that can be used as an immediate value in a
5488 // data-processing instruction.
5489 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5490 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005491 } else {
5492 // A constant that can be used as an immediate value in a
5493 // data-processing instruction.
5494 if (ARM_AM::getSOImmVal(CVal) != -1)
5495 break;
5496 }
5497 return;
5498
5499 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005500 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005501 // This must be a constant between -255 and -1, for negated ADD
5502 // immediates. This can be used in GCC with an "n" modifier that
5503 // prints the negated value, for use with SUB instructions. It is
5504 // not useful otherwise but is implemented for compatibility.
5505 if (CVal >= -255 && CVal <= -1)
5506 break;
5507 } else {
5508 // This must be a constant between -4095 and 4095. It is not clear
5509 // what this constraint is intended for. Implemented for
5510 // compatibility with GCC.
5511 if (CVal >= -4095 && CVal <= 4095)
5512 break;
5513 }
5514 return;
5515
5516 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005517 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005518 // A 32-bit value where only one byte has a nonzero value. Exclude
5519 // zero to match GCC. This constraint is used by GCC internally for
5520 // constants that can be loaded with a move/shift combination.
5521 // It is not useful otherwise but is implemented for compatibility.
5522 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5523 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005524 } else if (Subtarget->isThumb2()) {
5525 // A constant whose bitwise inverse can be used as an immediate
5526 // value in a data-processing instruction. This can be used in GCC
5527 // with a "B" modifier that prints the inverted value, for use with
5528 // BIC and MVN instructions. It is not useful otherwise but is
5529 // implemented for compatibility.
5530 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5531 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005532 } else {
5533 // A constant whose bitwise inverse can be used as an immediate
5534 // value in a data-processing instruction. This can be used in GCC
5535 // with a "B" modifier that prints the inverted value, for use with
5536 // BIC and MVN instructions. It is not useful otherwise but is
5537 // implemented for compatibility.
5538 if (ARM_AM::getSOImmVal(~CVal) != -1)
5539 break;
5540 }
5541 return;
5542
5543 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005544 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005545 // This must be a constant between -7 and 7,
5546 // for 3-operand ADD/SUB immediate instructions.
5547 if (CVal >= -7 && CVal < 7)
5548 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005549 } else if (Subtarget->isThumb2()) {
5550 // A constant whose negation can be used as an immediate value in a
5551 // data-processing instruction. This can be used in GCC with an "n"
5552 // modifier that prints the negated value, for use with SUB
5553 // instructions. It is not useful otherwise but is implemented for
5554 // compatibility.
5555 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5556 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005557 } else {
5558 // A constant whose negation can be used as an immediate value in a
5559 // data-processing instruction. This can be used in GCC with an "n"
5560 // modifier that prints the negated value, for use with SUB
5561 // instructions. It is not useful otherwise but is implemented for
5562 // compatibility.
5563 if (ARM_AM::getSOImmVal(-CVal) != -1)
5564 break;
5565 }
5566 return;
5567
5568 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005569 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005570 // This must be a multiple of 4 between 0 and 1020, for
5571 // ADD sp + immediate.
5572 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5573 break;
5574 } else {
5575 // A power of two or a constant between 0 and 32. This is used in
5576 // GCC for the shift amount on shifted register operands, but it is
5577 // useful in general for any shift amounts.
5578 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5579 break;
5580 }
5581 return;
5582
5583 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005584 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005585 // This must be a constant between 0 and 31, for shift amounts.
5586 if (CVal >= 0 && CVal <= 31)
5587 break;
5588 }
5589 return;
5590
5591 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005592 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005593 // This must be a multiple of 4 between -508 and 508, for
5594 // ADD/SUB sp = sp + immediate.
5595 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5596 break;
5597 }
5598 return;
5599 }
5600 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5601 break;
5602 }
5603
5604 if (Result.getNode()) {
5605 Ops.push_back(Result);
5606 return;
5607 }
Dale Johannesen1784d162010-06-25 21:55:36 +00005608 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005609}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005610
5611bool
5612ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5613 // The ARM target isn't yet aware of offsets.
5614 return false;
5615}
Evan Cheng39382422009-10-28 01:44:26 +00005616
5617int ARM::getVFPf32Imm(const APFloat &FPImm) {
5618 APInt Imm = FPImm.bitcastToAPInt();
5619 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5620 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5621 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5622
5623 // We can handle 4 bits of mantissa.
5624 // mantissa = (16+UInt(e:f:g:h))/16.
5625 if (Mantissa & 0x7ffff)
5626 return -1;
5627 Mantissa >>= 19;
5628 if ((Mantissa & 0xf) != Mantissa)
5629 return -1;
5630
5631 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5632 if (Exp < -3 || Exp > 4)
5633 return -1;
5634 Exp = ((Exp+3) & 0x7) ^ 4;
5635
5636 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5637}
5638
5639int ARM::getVFPf64Imm(const APFloat &FPImm) {
5640 APInt Imm = FPImm.bitcastToAPInt();
5641 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5642 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5643 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5644
5645 // We can handle 4 bits of mantissa.
5646 // mantissa = (16+UInt(e:f:g:h))/16.
5647 if (Mantissa & 0xffffffffffffLL)
5648 return -1;
5649 Mantissa >>= 48;
5650 if ((Mantissa & 0xf) != Mantissa)
5651 return -1;
5652
5653 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5654 if (Exp < -3 || Exp > 4)
5655 return -1;
5656 Exp = ((Exp+3) & 0x7) ^ 4;
5657
5658 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5659}
5660
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005661bool ARM::isBitFieldInvertedMask(unsigned v) {
5662 if (v == 0xffffffff)
5663 return 0;
5664 // there can be 1's on either or both "outsides", all the "inside"
5665 // bits must be 0's
5666 unsigned int lsb = 0, msb = 31;
5667 while (v & (1 << msb)) --msb;
5668 while (v & (1 << lsb)) ++lsb;
5669 for (unsigned int i = lsb; i <= msb; ++i) {
5670 if (v & (1 << i))
5671 return 0;
5672 }
5673 return 1;
5674}
5675
Evan Cheng39382422009-10-28 01:44:26 +00005676/// isFPImmLegal - Returns true if the target can instruction select the
5677/// specified FP immediate natively. If false, the legalizer will
5678/// materialize the FP immediate as a load from a constant pool.
5679bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
5680 if (!Subtarget->hasVFP3())
5681 return false;
5682 if (VT == MVT::f32)
5683 return ARM::getVFPf32Imm(Imm) != -1;
5684 if (VT == MVT::f64)
5685 return ARM::getVFPf64Imm(Imm) != -1;
5686 return false;
5687}
Bob Wilson65ffec42010-09-21 17:56:22 +00005688
5689/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
5690/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
5691/// specified in the intrinsic calls.
5692bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
5693 const CallInst &I,
5694 unsigned Intrinsic) const {
5695 switch (Intrinsic) {
5696 case Intrinsic::arm_neon_vld1:
5697 case Intrinsic::arm_neon_vld2:
5698 case Intrinsic::arm_neon_vld3:
5699 case Intrinsic::arm_neon_vld4:
5700 case Intrinsic::arm_neon_vld2lane:
5701 case Intrinsic::arm_neon_vld3lane:
5702 case Intrinsic::arm_neon_vld4lane: {
5703 Info.opc = ISD::INTRINSIC_W_CHAIN;
5704 // Conservatively set memVT to the entire set of vectors loaded.
5705 uint64_t NumElts = getTargetData()->getTypeAllocSize(I.getType()) / 8;
5706 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
5707 Info.ptrVal = I.getArgOperand(0);
5708 Info.offset = 0;
5709 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
5710 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
5711 Info.vol = false; // volatile loads with NEON intrinsics not supported
5712 Info.readMem = true;
5713 Info.writeMem = false;
5714 return true;
5715 }
5716 case Intrinsic::arm_neon_vst1:
5717 case Intrinsic::arm_neon_vst2:
5718 case Intrinsic::arm_neon_vst3:
5719 case Intrinsic::arm_neon_vst4:
5720 case Intrinsic::arm_neon_vst2lane:
5721 case Intrinsic::arm_neon_vst3lane:
5722 case Intrinsic::arm_neon_vst4lane: {
5723 Info.opc = ISD::INTRINSIC_VOID;
5724 // Conservatively set memVT to the entire set of vectors stored.
5725 unsigned NumElts = 0;
5726 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
5727 const Type *ArgTy = I.getArgOperand(ArgI)->getType();
5728 if (!ArgTy->isVectorTy())
5729 break;
5730 NumElts += getTargetData()->getTypeAllocSize(ArgTy) / 8;
5731 }
5732 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
5733 Info.ptrVal = I.getArgOperand(0);
5734 Info.offset = 0;
5735 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
5736 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
5737 Info.vol = false; // volatile stores with NEON intrinsics not supported
5738 Info.readMem = false;
5739 Info.writeMem = true;
5740 return true;
5741 }
5742 default:
5743 break;
5744 }
5745
5746 return false;
5747}