blob: 088e669d70c6f5509ba128a595214caaf275d9a2 [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014#define DEBUG_TYPE "mips-lower"
Reed Kotler8453b3f2013-01-24 04:24:02 +000015#include <set>
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Craig Topper79aa3412012-03-17 18:46:09 +000017#include "InstPrinter/MipsInstPrinter.h"
18#include "MCTargetDesc/MipsBaseInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000019#include "MipsMachineFunction.h"
20#include "MipsSubtarget.h"
21#include "MipsTargetMachine.h"
22#include "MipsTargetObjectFile.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000023#include "llvm/ADT/Statistic.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/CodeGen/CallingConvLower.h"
25#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000029#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000030#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000031#include "llvm/IR/CallingConv.h"
32#include "llvm/IR/DerivedTypes.h"
33#include "llvm/IR/Function.h"
34#include "llvm/IR/GlobalVariable.h"
35#include "llvm/IR/Intrinsics.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000036#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000037#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000038#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumi89593932012-04-21 15:31:45 +000039#include "llvm/Support/raw_ostream.h"
40
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000041using namespace llvm;
42
Akira Hatanaka2b861be2012-10-19 21:47:33 +000043STATISTIC(NumTailCalls, "Number of tail calls");
44
45static cl::opt<bool>
46EnableMipsTailCalls("enable-mips-tail-calls", cl::Hidden,
47 cl::desc("MIPS: Enable tail calls."), cl::init(false));
48
Akira Hatanaka81784cb2012-11-21 20:21:11 +000049static cl::opt<bool>
50LargeGOT("mxgot", cl::Hidden,
51 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
52
Reed Kotlered23fa82012-12-15 00:20:05 +000053static cl::opt<bool>
54Mips16HardFloat("mips16-hard-float", cl::NotHidden,
55 cl::desc("MIPS: mips16 hard float enable."),
56 cl::init(false));
57
58
59
Akira Hatanakafe30a9b2012-10-27 00:29:43 +000060static const uint16_t O32IntRegs[4] = {
61 Mips::A0, Mips::A1, Mips::A2, Mips::A3
62};
63
64static const uint16_t Mips64IntRegs[8] = {
65 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
66 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64
67};
68
69static const uint16_t Mips64DPRegs[8] = {
70 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
71 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
72};
73
Jia Liubb481f82012-02-28 07:46:26 +000074// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000075// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000076// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka854a7db2011-08-19 22:59:00 +000077static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000078 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000079 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000080
Akira Hatanakad6bc5232011-12-05 21:26:34 +000081 Size = CountPopulation_64(I);
82 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000083 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000084}
85
Akira Hatanaka648f00c2012-02-24 22:34:47 +000086static SDValue GetGlobalReg(SelectionDAG &DAG, EVT Ty) {
87 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
88 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
89}
90
Akira Hatanaka6b28b802012-11-21 20:26:38 +000091static SDValue getTargetNode(SDValue Op, SelectionDAG &DAG, unsigned Flag) {
92 EVT Ty = Op.getValueType();
93
94 if (GlobalAddressSDNode *N = dyn_cast<GlobalAddressSDNode>(Op))
95 return DAG.getTargetGlobalAddress(N->getGlobal(), Op.getDebugLoc(), Ty, 0,
96 Flag);
97 if (ExternalSymbolSDNode *N = dyn_cast<ExternalSymbolSDNode>(Op))
98 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
99 if (BlockAddressSDNode *N = dyn_cast<BlockAddressSDNode>(Op))
100 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
101 if (JumpTableSDNode *N = dyn_cast<JumpTableSDNode>(Op))
102 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
103 if (ConstantPoolSDNode *N = dyn_cast<ConstantPoolSDNode>(Op))
104 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
105 N->getOffset(), Flag);
106
107 llvm_unreachable("Unexpected node type.");
108 return SDValue();
109}
110
111static SDValue getAddrNonPIC(SDValue Op, SelectionDAG &DAG) {
112 DebugLoc DL = Op.getDebugLoc();
113 EVT Ty = Op.getValueType();
114 SDValue Hi = getTargetNode(Op, DAG, MipsII::MO_ABS_HI);
115 SDValue Lo = getTargetNode(Op, DAG, MipsII::MO_ABS_LO);
116 return DAG.getNode(ISD::ADD, DL, Ty,
117 DAG.getNode(MipsISD::Hi, DL, Ty, Hi),
118 DAG.getNode(MipsISD::Lo, DL, Ty, Lo));
119}
120
121static SDValue getAddrLocal(SDValue Op, SelectionDAG &DAG, bool HasMips64) {
122 DebugLoc DL = Op.getDebugLoc();
123 EVT Ty = Op.getValueType();
124 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
125 SDValue GOT = DAG.getNode(MipsISD::Wrapper, DL, Ty, GetGlobalReg(DAG, Ty),
126 getTargetNode(Op, DAG, GOTFlag));
127 SDValue Load = DAG.getLoad(Ty, DL, DAG.getEntryNode(), GOT,
128 MachinePointerInfo::getGOT(), false, false, false,
129 0);
130 unsigned LoFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
131 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, Ty, getTargetNode(Op, DAG, LoFlag));
132 return DAG.getNode(ISD::ADD, DL, Ty, Load, Lo);
133}
134
135static SDValue getAddrGlobal(SDValue Op, SelectionDAG &DAG, unsigned Flag) {
136 DebugLoc DL = Op.getDebugLoc();
137 EVT Ty = Op.getValueType();
138 SDValue Tgt = DAG.getNode(MipsISD::Wrapper, DL, Ty, GetGlobalReg(DAG, Ty),
139 getTargetNode(Op, DAG, Flag));
140 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Tgt,
141 MachinePointerInfo::getGOT(), false, false, false, 0);
142}
143
144static SDValue getAddrGlobalLargeGOT(SDValue Op, SelectionDAG &DAG,
145 unsigned HiFlag, unsigned LoFlag) {
146 DebugLoc DL = Op.getDebugLoc();
147 EVT Ty = Op.getValueType();
148 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, Ty, getTargetNode(Op, DAG, HiFlag));
149 Hi = DAG.getNode(ISD::ADD, DL, Ty, Hi, GetGlobalReg(DAG, Ty));
150 SDValue Wrapper = DAG.getNode(MipsISD::Wrapper, DL, Ty, Hi,
151 getTargetNode(Op, DAG, LoFlag));
152 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Wrapper,
153 MachinePointerInfo::getGOT(), false, false, false, 0);
154}
155
Chris Lattnerf0144122009-07-28 03:13:23 +0000156const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
157 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000158 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka58d1e3f2012-10-19 20:59:39 +0000159 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000160 case MipsISD::Hi: return "MipsISD::Hi";
161 case MipsISD::Lo: return "MipsISD::Lo";
162 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000163 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000164 case MipsISD::Ret: return "MipsISD::Ret";
Akira Hatanaka544cc212013-01-30 00:26:49 +0000165 case MipsISD::EH_RETURN: return "MipsISD::EH_RETURN";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000166 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
167 case MipsISD::FPCmp: return "MipsISD::FPCmp";
168 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
169 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
170 case MipsISD::FPRound: return "MipsISD::FPRound";
171 case MipsISD::MAdd: return "MipsISD::MAdd";
172 case MipsISD::MAddu: return "MipsISD::MAddu";
173 case MipsISD::MSub: return "MipsISD::MSub";
174 case MipsISD::MSubu: return "MipsISD::MSubu";
175 case MipsISD::DivRem: return "MipsISD::DivRem";
176 case MipsISD::DivRemU: return "MipsISD::DivRemU";
177 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
178 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +0000179 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanakadb548262011-07-19 23:30:50 +0000180 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +0000181 case MipsISD::Ext: return "MipsISD::Ext";
182 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000183 case MipsISD::LWL: return "MipsISD::LWL";
184 case MipsISD::LWR: return "MipsISD::LWR";
185 case MipsISD::SWL: return "MipsISD::SWL";
186 case MipsISD::SWR: return "MipsISD::SWR";
187 case MipsISD::LDL: return "MipsISD::LDL";
188 case MipsISD::LDR: return "MipsISD::LDR";
189 case MipsISD::SDL: return "MipsISD::SDL";
190 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000191 case MipsISD::EXTP: return "MipsISD::EXTP";
192 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
193 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
194 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
195 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
196 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
197 case MipsISD::SHILO: return "MipsISD::SHILO";
198 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
199 case MipsISD::MULT: return "MipsISD::MULT";
200 case MipsISD::MULTU: return "MipsISD::MULTU";
201 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSPDSP";
202 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
203 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
204 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka0f843822011-06-07 18:58:42 +0000205 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000206 }
207}
208
Reed Kotler8453b3f2013-01-24 04:24:02 +0000209namespace {
Reed Kotlerd07c64d2013-01-26 06:58:35 +0000210 struct ltstr {
Reed Kotler8453b3f2013-01-24 04:24:02 +0000211 bool operator()(const char *s1, const char *s2) const
212 {
Reed Kotlerd07c64d2013-01-26 06:58:35 +0000213 return strcmp(s1, s2) < 0;
Reed Kotler8453b3f2013-01-24 04:24:02 +0000214 }
215 };
216
Reed Kotlerd07c64d2013-01-26 06:58:35 +0000217 std::set<const char*, ltstr> noHelperNeeded;
Reed Kotler8453b3f2013-01-24 04:24:02 +0000218}
219
Reed Kotlerbc49cf72013-01-28 02:46:49 +0000220void MipsTargetLowering::SetMips16LibcallName
221 (RTLIB::Libcall l, const char *Name) {
222 setLibcallName(l, Name);
223 noHelperNeeded.insert(Name);
224}
225
Reed Kotlered23fa82012-12-15 00:20:05 +0000226void MipsTargetLowering::setMips16HardFloatLibCalls() {
Reed Kotlerbc49cf72013-01-28 02:46:49 +0000227 SetMips16LibcallName(RTLIB::ADD_F32, "__mips16_addsf3");
228 SetMips16LibcallName(RTLIB::ADD_F64, "__mips16_adddf3");
229 SetMips16LibcallName(RTLIB::SUB_F32, "__mips16_subsf3");
230 SetMips16LibcallName(RTLIB::SUB_F64, "__mips16_subdf3");
231 SetMips16LibcallName(RTLIB::MUL_F32, "__mips16_mulsf3");
232 SetMips16LibcallName(RTLIB::MUL_F64, "__mips16_muldf3");
233 SetMips16LibcallName(RTLIB::DIV_F32, "__mips16_divsf3");
234 SetMips16LibcallName(RTLIB::DIV_F64, "__mips16_divdf3");
235 SetMips16LibcallName(RTLIB::FPEXT_F32_F64, "__mips16_extendsfdf2");
236 SetMips16LibcallName(RTLIB::FPROUND_F64_F32, "__mips16_truncdfsf2");
237 SetMips16LibcallName(RTLIB::FPTOSINT_F32_I32, "__mips16_fix_truncsfsi");
238 SetMips16LibcallName(RTLIB::FPTOSINT_F64_I32, "__mips16_fix_truncdfsi");
239 SetMips16LibcallName(RTLIB::SINTTOFP_I32_F32, "__mips16_floatsisf");
240 SetMips16LibcallName(RTLIB::SINTTOFP_I32_F64, "__mips16_floatsidf");
241 SetMips16LibcallName(RTLIB::UINTTOFP_I32_F32, "__mips16_floatunsisf");
242 SetMips16LibcallName(RTLIB::UINTTOFP_I32_F64, "__mips16_floatunsidf");
243 SetMips16LibcallName(RTLIB::OEQ_F32, "__mips16_eqsf2");
244 SetMips16LibcallName(RTLIB::OEQ_F64, "__mips16_eqdf2");
245 SetMips16LibcallName(RTLIB::UNE_F32, "__mips16_nesf2");
246 SetMips16LibcallName(RTLIB::UNE_F64, "__mips16_nedf2");
247 SetMips16LibcallName(RTLIB::OGE_F32, "__mips16_gesf2");
248 SetMips16LibcallName(RTLIB::OGE_F64, "__mips16_gedf2");
249 SetMips16LibcallName(RTLIB::OLT_F32, "__mips16_ltsf2");
250 SetMips16LibcallName(RTLIB::OLT_F64, "__mips16_ltdf2");
251 SetMips16LibcallName(RTLIB::OLE_F32, "__mips16_lesf2");
252 SetMips16LibcallName(RTLIB::OLE_F64, "__mips16_ledf2");
253 SetMips16LibcallName(RTLIB::OGT_F32, "__mips16_gtsf2");
254 SetMips16LibcallName(RTLIB::OGT_F64, "__mips16_gtdf2");
255 SetMips16LibcallName(RTLIB::UO_F32, "__mips16_unordsf2");
256 SetMips16LibcallName(RTLIB::UO_F64, "__mips16_unorddf2");
257 SetMips16LibcallName(RTLIB::O_F32, "__mips16_unordsf2");
258 SetMips16LibcallName(RTLIB::O_F64, "__mips16_unorddf2");
Reed Kotlered23fa82012-12-15 00:20:05 +0000259}
260
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000261MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +0000262MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +0000263 : TargetLowering(TM, new MipsTargetObjectFile()),
264 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +0000265 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
266 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000267
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000268 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000269 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +0000270 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000271 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000272
273 // Set up the register classes
Craig Topper420761a2012-04-20 07:30:17 +0000274 addRegisterClass(MVT::i32, &Mips::CPURegsRegClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000275
Akira Hatanaka95934842011-09-24 01:34:44 +0000276 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000277 addRegisterClass(MVT::i64, &Mips::CPU64RegsRegClass);
Akira Hatanaka95934842011-09-24 01:34:44 +0000278
Akira Hatanaka28ee4fd2012-05-31 02:59:44 +0000279 if (Subtarget->inMips16Mode()) {
280 addRegisterClass(MVT::i32, &Mips::CPU16RegsRegClass);
Reed Kotlered23fa82012-12-15 00:20:05 +0000281 if (Mips16HardFloat)
282 setMips16HardFloatLibCalls();
Akira Hatanaka28ee4fd2012-05-31 02:59:44 +0000283 }
284
Akira Hatanakab430cec2012-09-21 23:58:31 +0000285 if (Subtarget->hasDSP()) {
286 MVT::SimpleValueType VecTys[2] = {MVT::v2i16, MVT::v4i8};
287
288 for (unsigned i = 0; i < array_lengthof(VecTys); ++i) {
289 addRegisterClass(VecTys[i], &Mips::DSPRegsRegClass);
290
291 // Expand all builtin opcodes.
292 for (unsigned Opc = 0; Opc < ISD::BUILTIN_OP_END; ++Opc)
293 setOperationAction(Opc, VecTys[i], Expand);
294
295 setOperationAction(ISD::LOAD, VecTys[i], Legal);
296 setOperationAction(ISD::STORE, VecTys[i], Legal);
297 setOperationAction(ISD::BITCAST, VecTys[i], Legal);
298 }
299 }
300
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000301 if (!TM.Options.UseSoftFloat) {
Craig Topper420761a2012-04-20 07:30:17 +0000302 addRegisterClass(MVT::f32, &Mips::FGR32RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000303
304 // When dealing with single precision only, use libcalls
305 if (!Subtarget->isSingleFloat()) {
306 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000307 addRegisterClass(MVT::f64, &Mips::FGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000308 else
Craig Topper420761a2012-04-20 07:30:17 +0000309 addRegisterClass(MVT::f64, &Mips::AFGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000310 }
Akira Hatanaka792016b2011-09-23 18:28:39 +0000311 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000312
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000313 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
315 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
316 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000317
Eli Friedman6055a6a2009-07-17 04:07:24 +0000318 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
320 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000321
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000322 // Used by legalize types to correctly generate the setcc result.
323 // Without this, every float setcc comes with a AND/OR with the result,
324 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000325 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000327
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000328 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000330 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000331 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
332 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
333 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
334 setOperationAction(ISD::SELECT, MVT::f32, Custom);
335 setOperationAction(ISD::SELECT, MVT::f64, Custom);
336 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000337 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
338 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000339 setOperationAction(ISD::SETCC, MVT::f32, Custom);
340 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000342 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000343 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
344 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Reed Kotler8834a202012-10-29 16:16:54 +0000345 if (Subtarget->inMips16Mode()) {
346 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
347 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
348 }
349 else {
350 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
351 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
352 }
Akira Hatanakaf934d152012-09-15 01:02:03 +0000353 if (!Subtarget->inMips16Mode()) {
354 setOperationAction(ISD::LOAD, MVT::i32, Custom);
355 setOperationAction(ISD::STORE, MVT::i32, Custom);
356 }
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000357
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000358 if (!TM.Options.NoNaNsFPMath) {
359 setOperationAction(ISD::FABS, MVT::f32, Custom);
360 setOperationAction(ISD::FABS, MVT::f64, Custom);
361 }
362
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000363 if (HasMips64) {
364 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
365 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
366 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
367 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
368 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
369 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka7664f052012-06-02 00:04:42 +0000370 setOperationAction(ISD::LOAD, MVT::i64, Custom);
371 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000372 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000373
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000374 if (!HasMips64) {
375 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
376 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
377 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
378 }
379
Akira Hatanakae90a3bc2012-11-07 19:10:58 +0000380 setOperationAction(ISD::ADD, MVT::i32, Custom);
381 if (HasMips64)
382 setOperationAction(ISD::ADD, MVT::i64, Custom);
383
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000384 setOperationAction(ISD::SDIV, MVT::i32, Expand);
385 setOperationAction(ISD::SREM, MVT::i32, Expand);
386 setOperationAction(ISD::UDIV, MVT::i32, Expand);
387 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000388 setOperationAction(ISD::SDIV, MVT::i64, Expand);
389 setOperationAction(ISD::SREM, MVT::i64, Expand);
390 setOperationAction(ISD::UDIV, MVT::i64, Expand);
391 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000392
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000393 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
395 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
396 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
397 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000398 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000400 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
402 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000403 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000405 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000406 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
407 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
408 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
409 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000411 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka1d165f12012-07-31 20:54:48 +0000412 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
413 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000414
Akira Hatanaka56633442011-09-20 23:53:09 +0000415 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000416 setOperationAction(ISD::ROTR, MVT::i32, Expand);
417
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000418 if (!Subtarget->hasMips64r2())
419 setOperationAction(ISD::ROTR, MVT::i64, Expand);
420
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000422 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000424 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000425 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
426 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
428 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000429 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::FLOG, MVT::f32, Expand);
431 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
432 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
433 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000434 setOperationAction(ISD::FMA, MVT::f32, Expand);
435 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000436 setOperationAction(ISD::FREM, MVT::f32, Expand);
437 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000438
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000439 if (!TM.Options.NoNaNsFPMath) {
440 setOperationAction(ISD::FNEG, MVT::f32, Expand);
441 setOperationAction(ISD::FNEG, MVT::f64, Expand);
442 }
443
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000444 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000445 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000446 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000447 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000448
Akira Hatanaka544cc212013-01-30 00:26:49 +0000449 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
450
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000451 setOperationAction(ISD::VAARG, MVT::Other, Expand);
452 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
453 setOperationAction(ISD::VAEND, MVT::Other, Expand);
454
Akira Hatanakab430cec2012-09-21 23:58:31 +0000455 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::i64, Custom);
456 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i64, Custom);
457
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000458 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
460 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000461
Jia Liubb481f82012-02-28 07:46:26 +0000462 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
463 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
464 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
465 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000466
Reed Kotler8834a202012-10-29 16:16:54 +0000467 if (Subtarget->inMips16Mode()) {
468 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
469 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
470 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
471 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
472 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
473 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
474 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
475 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
476 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i32, Expand);
477 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i32, Expand);
478 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i32, Expand);
479 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i32, Expand);
480 }
481
Eli Friedman26689ac2011-08-03 21:06:02 +0000482 setInsertFencesForAtomic(true);
483
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000484 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
486 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000487 }
488
Akira Hatanakac79507a2011-12-21 00:20:27 +0000489 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000491 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
492 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000493
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000494 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000496 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
497 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000498
Akira Hatanaka7664f052012-06-02 00:04:42 +0000499 if (HasMips64) {
500 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
501 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
502 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
503 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
504 }
505
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000506 setTargetDAGCombine(ISD::ADDE);
507 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000508 setTargetDAGCombine(ISD::SDIVREM);
509 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000510 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000511 setTargetDAGCombine(ISD::AND);
512 setTargetDAGCombine(ISD::OR);
Akira Hatanaka87827072012-06-13 20:33:18 +0000513 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000514
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000515 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000516
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000517 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000518 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000519
Akira Hatanaka590baca2012-02-02 03:13:40 +0000520 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
521 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Akira Hatanakae193b322012-06-13 19:33:32 +0000522
523 maxStoresPerMemcpy = 16;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000524}
525
Evan Cheng376642e2012-12-10 23:21:26 +0000526bool
527MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT, bool *Fast) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000528 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Jia Liubb481f82012-02-28 07:46:26 +0000529
Akira Hatanakaf934d152012-09-15 01:02:03 +0000530 if (Subtarget->inMips16Mode())
531 return false;
532
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000533 switch (SVT) {
534 case MVT::i64:
535 case MVT::i32:
Evan Cheng376642e2012-12-10 23:21:26 +0000536 if (Fast)
537 *Fast = true;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000538 return true;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000539 default:
540 return false;
541 }
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000542}
543
Duncan Sands28b77e92011-09-06 19:07:46 +0000544EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Akira Hatanakae13f4412013-01-04 20:06:01 +0000545 if (!VT.isVector())
546 return MVT::i32;
547 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000548}
549
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000550// SelectMadd -
551// Transforms a subgraph in CurDAG if the following pattern is found:
552// (addc multLo, Lo0), (adde multHi, Hi0),
553// where,
554// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000555// Lo0: initial value of Lo register
556// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000557// Return true if pattern matching was successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000558static bool SelectMadd(SDNode *ADDENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000559 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000560 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000561 SDNode *ADDCNode = ADDENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000562
563 if (ADDCNode->getOpcode() != ISD::ADDC)
564 return false;
565
566 SDValue MultHi = ADDENode->getOperand(0);
567 SDValue MultLo = ADDCNode->getOperand(0);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000568 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000569 unsigned MultOpc = MultHi.getOpcode();
570
571 // MultHi and MultLo must be generated by the same node,
572 if (MultLo.getNode() != MultNode)
573 return false;
574
575 // and it must be a multiplication.
576 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
577 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000578
579 // MultLo amd MultHi must be the first and second output of MultNode
580 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000581 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
582 return false;
583
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000584 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000585 // of the values of MultNode, in which case MultNode will be removed in later
586 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000587 // If there exist users other than ADDENode or ADDCNode, this function returns
588 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000589 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000590 // produced.
591 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
592 return false;
593
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000594 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000595 DebugLoc dl = ADDENode->getDebugLoc();
596
597 // create MipsMAdd(u) node
598 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000599
Akira Hatanaka82099682011-12-19 19:52:25 +0000600 SDValue MAdd = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000601 MultNode->getOperand(0),// Factor 0
602 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000603 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000604 ADDENode->getOperand(1));// Hi0
605
606 // create CopyFromReg nodes
607 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
608 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000609 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000610 Mips::HI, MVT::i32,
611 CopyFromLo.getValue(2));
612
613 // replace uses of adde and addc here
614 if (!SDValue(ADDCNode, 0).use_empty())
615 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
616
617 if (!SDValue(ADDENode, 0).use_empty())
618 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
619
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000620 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000621}
622
623// SelectMsub -
624// Transforms a subgraph in CurDAG if the following pattern is found:
625// (addc Lo0, multLo), (sube Hi0, multHi),
626// where,
627// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000628// Lo0: initial value of Lo register
629// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000630// Return true if pattern matching was successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000631static bool SelectMsub(SDNode *SUBENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000632 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000633 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000634 SDNode *SUBCNode = SUBENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000635
636 if (SUBCNode->getOpcode() != ISD::SUBC)
637 return false;
638
639 SDValue MultHi = SUBENode->getOperand(1);
640 SDValue MultLo = SUBCNode->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000641 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000642 unsigned MultOpc = MultHi.getOpcode();
643
644 // MultHi and MultLo must be generated by the same node,
645 if (MultLo.getNode() != MultNode)
646 return false;
647
648 // and it must be a multiplication.
649 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
650 return false;
651
652 // MultLo amd MultHi must be the first and second output of MultNode
653 // respectively.
654 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
655 return false;
656
657 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
658 // of the values of MultNode, in which case MultNode will be removed in later
659 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000660 // If there exist users other than SUBENode or SUBCNode, this function returns
661 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000662 // instruction node rather than a pair of MULT and MSUB instructions being
663 // produced.
664 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
665 return false;
666
667 SDValue Chain = CurDAG->getEntryNode();
668 DebugLoc dl = SUBENode->getDebugLoc();
669
670 // create MipsSub(u) node
671 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
672
Akira Hatanaka82099682011-12-19 19:52:25 +0000673 SDValue MSub = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000674 MultNode->getOperand(0),// Factor 0
675 MultNode->getOperand(1),// Factor 1
676 SUBCNode->getOperand(0),// Lo0
677 SUBENode->getOperand(0));// Hi0
678
679 // create CopyFromReg nodes
680 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
681 MSub);
682 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
683 Mips::HI, MVT::i32,
684 CopyFromLo.getValue(2));
685
686 // replace uses of sube and subc here
687 if (!SDValue(SUBCNode, 0).use_empty())
688 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
689
690 if (!SDValue(SUBENode, 0).use_empty())
691 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
692
693 return true;
694}
695
Akira Hatanaka864f6602012-06-14 21:10:56 +0000696static SDValue PerformADDECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000697 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000698 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000699 if (DCI.isBeforeLegalize())
700 return SDValue();
701
Akira Hatanakae184fec2011-11-11 04:18:21 +0000702 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
703 SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000704 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000705
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000706 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000707}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000708
Akira Hatanaka864f6602012-06-14 21:10:56 +0000709static SDValue PerformSUBECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000710 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000711 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000712 if (DCI.isBeforeLegalize())
713 return SDValue();
714
Akira Hatanakae184fec2011-11-11 04:18:21 +0000715 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
716 SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000717 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000718
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000719 return SDValue();
720}
721
Akira Hatanaka864f6602012-06-14 21:10:56 +0000722static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000723 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000724 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000725 if (DCI.isBeforeLegalizeOps())
726 return SDValue();
727
Akira Hatanakadda4a072011-10-03 21:06:13 +0000728 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000729 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
730 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000731 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
732 MipsISD::DivRemU;
733 DebugLoc dl = N->getDebugLoc();
734
735 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
736 N->getOperand(0), N->getOperand(1));
737 SDValue InChain = DAG.getEntryNode();
738 SDValue InGlue = DivRem;
739
740 // insert MFLO
741 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000742 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000743 InGlue);
744 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
745 InChain = CopyFromLo.getValue(1);
746 InGlue = CopyFromLo.getValue(2);
747 }
748
749 // insert MFHI
750 if (N->hasAnyUseOfValue(1)) {
751 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000752 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000753 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
754 }
755
756 return SDValue();
757}
758
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000759static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
760 switch (CC) {
761 default: llvm_unreachable("Unknown fp condition code!");
762 case ISD::SETEQ:
763 case ISD::SETOEQ: return Mips::FCOND_OEQ;
764 case ISD::SETUNE: return Mips::FCOND_UNE;
765 case ISD::SETLT:
766 case ISD::SETOLT: return Mips::FCOND_OLT;
767 case ISD::SETGT:
768 case ISD::SETOGT: return Mips::FCOND_OGT;
769 case ISD::SETLE:
770 case ISD::SETOLE: return Mips::FCOND_OLE;
771 case ISD::SETGE:
772 case ISD::SETOGE: return Mips::FCOND_OGE;
773 case ISD::SETULT: return Mips::FCOND_ULT;
774 case ISD::SETULE: return Mips::FCOND_ULE;
775 case ISD::SETUGT: return Mips::FCOND_UGT;
776 case ISD::SETUGE: return Mips::FCOND_UGE;
777 case ISD::SETUO: return Mips::FCOND_UN;
778 case ISD::SETO: return Mips::FCOND_OR;
779 case ISD::SETNE:
780 case ISD::SETONE: return Mips::FCOND_ONE;
781 case ISD::SETUEQ: return Mips::FCOND_UEQ;
782 }
783}
784
785
786// Returns true if condition code has to be inverted.
787static bool InvertFPCondCode(Mips::CondCode CC) {
788 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
789 return false;
790
Akira Hatanaka82099682011-12-19 19:52:25 +0000791 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
792 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000793
Akira Hatanaka82099682011-12-19 19:52:25 +0000794 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000795}
796
797// Creates and returns an FPCmp node from a setcc node.
798// Returns Op if setcc is not a floating point comparison.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000799static SDValue CreateFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000800 // must be a SETCC node
801 if (Op.getOpcode() != ISD::SETCC)
802 return Op;
803
804 SDValue LHS = Op.getOperand(0);
805
806 if (!LHS.getValueType().isFloatingPoint())
807 return Op;
808
809 SDValue RHS = Op.getOperand(1);
810 DebugLoc dl = Op.getDebugLoc();
811
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000812 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
813 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000814 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
815
816 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
817 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
818}
819
820// Creates and returns a CMovFPT/F node.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000821static SDValue CreateCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000822 SDValue False, DebugLoc DL) {
823 bool invert = InvertFPCondCode((Mips::CondCode)
824 cast<ConstantSDNode>(Cond.getOperand(2))
825 ->getSExtValue());
826
827 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
828 True.getValueType(), True, False, Cond);
829}
830
Akira Hatanaka864f6602012-06-14 21:10:56 +0000831static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000832 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000833 const MipsSubtarget *Subtarget) {
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000834 if (DCI.isBeforeLegalizeOps())
835 return SDValue();
836
837 SDValue SetCC = N->getOperand(0);
838
839 if ((SetCC.getOpcode() != ISD::SETCC) ||
840 !SetCC.getOperand(0).getValueType().isInteger())
841 return SDValue();
842
843 SDValue False = N->getOperand(2);
844 EVT FalseTy = False.getValueType();
845
846 if (!FalseTy.isInteger())
847 return SDValue();
848
849 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
850
851 if (!CN || CN->getZExtValue())
852 return SDValue();
853
854 const DebugLoc DL = N->getDebugLoc();
855 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
856 SDValue True = N->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000857
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000858 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
859 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
Akira Hatanaka864f6602012-06-14 21:10:56 +0000860
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000861 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
862}
863
Akira Hatanaka864f6602012-06-14 21:10:56 +0000864static SDValue PerformANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000865 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000866 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000867 // Pattern match EXT.
868 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
869 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000870 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000871 return SDValue();
872
873 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000874 unsigned ShiftRightOpc = ShiftRight.getOpcode();
875
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000876 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000877 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000878 return SDValue();
879
880 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000881 ConstantSDNode *CN;
882 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
883 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000884
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000885 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000886 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000887
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000888 // Op's second operand must be a shifted mask.
889 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000890 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000891 return SDValue();
892
893 // Return if the shifted mask does not start at bit 0 or the sum of its size
894 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000895 EVT ValTy = N->getValueType(0);
896 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000897 return SDValue();
898
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000899 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000900 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000901 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000902}
Jia Liubb481f82012-02-28 07:46:26 +0000903
Akira Hatanaka864f6602012-06-14 21:10:56 +0000904static SDValue PerformORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000905 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000906 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000907 // Pattern match INS.
908 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000909 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000910 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000911 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000912 return SDValue();
913
914 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
915 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
916 ConstantSDNode *CN;
917
918 // See if Op's first operand matches (and $src1 , mask0).
919 if (And0.getOpcode() != ISD::AND)
920 return SDValue();
921
922 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000923 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000924 return SDValue();
925
926 // See if Op's second operand matches (and (shl $src, pos), mask1).
927 if (And1.getOpcode() != ISD::AND)
928 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000929
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000930 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000931 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000932 return SDValue();
933
934 // The shift masks must have the same position and size.
935 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
936 return SDValue();
937
938 SDValue Shl = And1.getOperand(0);
939 if (Shl.getOpcode() != ISD::SHL)
940 return SDValue();
941
942 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
943 return SDValue();
944
945 unsigned Shamt = CN->getZExtValue();
946
947 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000948 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000949 EVT ValTy = N->getValueType(0);
950 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000951 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000952
Akira Hatanaka82099682011-12-19 19:52:25 +0000953 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000954 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000955 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000956}
Jia Liubb481f82012-02-28 07:46:26 +0000957
Akira Hatanaka864f6602012-06-14 21:10:56 +0000958static SDValue PerformADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka87827072012-06-13 20:33:18 +0000959 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000960 const MipsSubtarget *Subtarget) {
Akira Hatanaka87827072012-06-13 20:33:18 +0000961 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
962
963 if (DCI.isBeforeLegalizeOps())
964 return SDValue();
965
966 SDValue Add = N->getOperand(1);
967
968 if (Add.getOpcode() != ISD::ADD)
969 return SDValue();
970
971 SDValue Lo = Add.getOperand(1);
972
973 if ((Lo.getOpcode() != MipsISD::Lo) ||
974 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
975 return SDValue();
976
977 EVT ValTy = N->getValueType(0);
978 DebugLoc DL = N->getDebugLoc();
979
980 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
981 Add.getOperand(0));
982 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
983}
984
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000985SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000986 const {
987 SelectionDAG &DAG = DCI.DAG;
988 unsigned opc = N->getOpcode();
989
990 switch (opc) {
991 default: break;
992 case ISD::ADDE:
993 return PerformADDECombine(N, DAG, DCI, Subtarget);
994 case ISD::SUBE:
995 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000996 case ISD::SDIVREM:
997 case ISD::UDIVREM:
998 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000999 case ISD::SELECT:
Akira Hatanaka864f6602012-06-14 21:10:56 +00001000 return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +00001001 case ISD::AND:
1002 return PerformANDCombine(N, DAG, DCI, Subtarget);
1003 case ISD::OR:
1004 return PerformORCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka87827072012-06-13 20:33:18 +00001005 case ISD::ADD:
1006 return PerformADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +00001007 }
1008
1009 return SDValue();
1010}
1011
Akira Hatanakab430cec2012-09-21 23:58:31 +00001012void
1013MipsTargetLowering::LowerOperationWrapper(SDNode *N,
1014 SmallVectorImpl<SDValue> &Results,
1015 SelectionDAG &DAG) const {
1016 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
1017
1018 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
1019 Results.push_back(Res.getValue(I));
1020}
1021
1022void
1023MipsTargetLowering::ReplaceNodeResults(SDNode *N,
1024 SmallVectorImpl<SDValue> &Results,
1025 SelectionDAG &DAG) const {
1026 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
1027
1028 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
1029 Results.push_back(Res.getValue(I));
1030}
1031
Dan Gohman475871a2008-07-27 21:46:04 +00001032SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001033LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001034{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001035 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001036 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001037 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001038 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001039 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001040 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001041 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
1042 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001043 case ISD::SELECT: return LowerSELECT(Op, DAG);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001044 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001045 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001046 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001047 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001048 case ISD::FABS: return LowerFABS(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001049 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001050 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Akira Hatanaka544cc212013-01-30 00:26:49 +00001051 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +00001052 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +00001053 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001054 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
1055 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG, true);
1056 case ISD::SRL_PARTS: return LowerShiftRightParts(Op, DAG, false);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001057 case ISD::LOAD: return LowerLOAD(Op, DAG);
1058 case ISD::STORE: return LowerSTORE(Op, DAG);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00001059 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
1060 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Akira Hatanakae90a3bc2012-11-07 19:10:58 +00001061 case ISD::ADD: return LowerADD(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001062 }
Dan Gohman475871a2008-07-27 21:46:04 +00001063 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001064}
1065
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001066//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001067// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001068//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001069
1070// AddLiveIn - This helper function adds the specified physical register to the
1071// MachineFunction as a live in value. It also creates a corresponding
1072// virtual register for it.
1073static unsigned
Craig Topper44d23822012-02-22 05:59:10 +00001074AddLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001075{
Chris Lattner84bc5422007-12-31 04:13:23 +00001076 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
1077 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001078 return VReg;
1079}
1080
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001081// Get fp branch code (not opcode) from condition code.
1082static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
1083 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
1084 return Mips::BRANCH_T;
1085
Akira Hatanaka82099682011-12-19 19:52:25 +00001086 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
1087 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001088
Akira Hatanaka82099682011-12-19 19:52:25 +00001089 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001090}
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001091
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001092/*
Akira Hatanaka14487d42011-06-07 19:28:39 +00001093static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
1094 DebugLoc dl,
Akira Hatanaka864f6602012-06-14 21:10:56 +00001095 const MipsSubtarget *Subtarget,
Akira Hatanaka14487d42011-06-07 19:28:39 +00001096 const TargetInstrInfo *TII,
1097 bool isFPCmp, unsigned Opc) {
1098 // There is no need to expand CMov instructions if target has
1099 // conditional moves.
1100 if (Subtarget->hasCondMov())
1101 return BB;
1102
1103 // To "insert" a SELECT_CC instruction, we actually have to insert the
1104 // diamond control-flow pattern. The incoming instruction knows the
1105 // destination vreg to set, the condition code register to branch on, the
1106 // true/false values to select between, and a branch opcode to use.
1107 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1108 MachineFunction::iterator It = BB;
1109 ++It;
1110
1111 // thisMBB:
1112 // ...
1113 // TrueVal = ...
1114 // setcc r1, r2, r3
1115 // bNE r1, r0, copy1MBB
1116 // fallthrough --> copy0MBB
1117 MachineBasicBlock *thisMBB = BB;
1118 MachineFunction *F = BB->getParent();
1119 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
1120 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
1121 F->insert(It, copy0MBB);
1122 F->insert(It, sinkMBB);
1123
1124 // Transfer the remainder of BB and its successor edges to sinkMBB.
1125 sinkMBB->splice(sinkMBB->begin(), BB,
1126 llvm::next(MachineBasicBlock::iterator(MI)),
1127 BB->end());
1128 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
1129
1130 // Next, add the true and fallthrough blocks as its successors.
1131 BB->addSuccessor(copy0MBB);
1132 BB->addSuccessor(sinkMBB);
1133
1134 // Emit the right instruction according to the type of the operands compared
1135 if (isFPCmp)
1136 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
1137 else
1138 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
1139 .addReg(Mips::ZERO).addMBB(sinkMBB);
1140
1141 // copy0MBB:
1142 // %FalseValue = ...
1143 // # fallthrough to sinkMBB
1144 BB = copy0MBB;
1145
1146 // Update machine-CFG edges
1147 BB->addSuccessor(sinkMBB);
1148
1149 // sinkMBB:
1150 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
1151 // ...
1152 BB = sinkMBB;
1153
1154 if (isFPCmp)
1155 BuildMI(*BB, BB->begin(), dl,
1156 TII->get(Mips::PHI), MI->getOperand(0).getReg())
1157 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
1158 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
1159 else
1160 BuildMI(*BB, BB->begin(), dl,
1161 TII->get(Mips::PHI), MI->getOperand(0).getReg())
1162 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
1163 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
1164
1165 MI->eraseFromParent(); // The pseudo instruction is gone now.
1166 return BB;
1167}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001168*/
Akira Hatanaka01f70892012-09-27 02:15:57 +00001169
1170MachineBasicBlock *
1171MipsTargetLowering::EmitBPOSGE32(MachineInstr *MI, MachineBasicBlock *BB) const{
1172 // $bb:
1173 // bposge32_pseudo $vr0
1174 // =>
1175 // $bb:
1176 // bposge32 $tbb
1177 // $fbb:
1178 // li $vr2, 0
1179 // b $sink
1180 // $tbb:
1181 // li $vr1, 1
1182 // $sink:
1183 // $vr0 = phi($vr2, $fbb, $vr1, $tbb)
1184
1185 MachineRegisterInfo &RegInfo = BB->getParent()->getRegInfo();
1186 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1187 const TargetRegisterClass *RC = &Mips::CPURegsRegClass;
1188 DebugLoc DL = MI->getDebugLoc();
1189 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1190 MachineFunction::iterator It = llvm::next(MachineFunction::iterator(BB));
1191 MachineFunction *F = BB->getParent();
1192 MachineBasicBlock *FBB = F->CreateMachineBasicBlock(LLVM_BB);
1193 MachineBasicBlock *TBB = F->CreateMachineBasicBlock(LLVM_BB);
1194 MachineBasicBlock *Sink = F->CreateMachineBasicBlock(LLVM_BB);
1195 F->insert(It, FBB);
1196 F->insert(It, TBB);
1197 F->insert(It, Sink);
1198
1199 // Transfer the remainder of BB and its successor edges to Sink.
1200 Sink->splice(Sink->begin(), BB, llvm::next(MachineBasicBlock::iterator(MI)),
1201 BB->end());
1202 Sink->transferSuccessorsAndUpdatePHIs(BB);
1203
1204 // Add successors.
1205 BB->addSuccessor(FBB);
1206 BB->addSuccessor(TBB);
1207 FBB->addSuccessor(Sink);
1208 TBB->addSuccessor(Sink);
1209
1210 // Insert the real bposge32 instruction to $BB.
1211 BuildMI(BB, DL, TII->get(Mips::BPOSGE32)).addMBB(TBB);
1212
1213 // Fill $FBB.
1214 unsigned VR2 = RegInfo.createVirtualRegister(RC);
1215 BuildMI(*FBB, FBB->end(), DL, TII->get(Mips::ADDiu), VR2)
1216 .addReg(Mips::ZERO).addImm(0);
1217 BuildMI(*FBB, FBB->end(), DL, TII->get(Mips::B)).addMBB(Sink);
1218
1219 // Fill $TBB.
1220 unsigned VR1 = RegInfo.createVirtualRegister(RC);
1221 BuildMI(*TBB, TBB->end(), DL, TII->get(Mips::ADDiu), VR1)
1222 .addReg(Mips::ZERO).addImm(1);
1223
1224 // Insert phi function to $Sink.
1225 BuildMI(*Sink, Sink->begin(), DL, TII->get(Mips::PHI),
1226 MI->getOperand(0).getReg())
1227 .addReg(VR2).addMBB(FBB).addReg(VR1).addMBB(TBB);
1228
1229 MI->eraseFromParent(); // The pseudo instruction is gone now.
1230 return Sink;
1231}
1232
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001233MachineBasicBlock *
1234MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00001235 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001236 switch (MI->getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +00001237 default: llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001238 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001239 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001240 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
1241 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001242 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001243 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
1244 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001245 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001246 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +00001247 case Mips::ATOMIC_LOAD_ADD_I64:
1248 case Mips::ATOMIC_LOAD_ADD_I64_P8:
1249 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001250
1251 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001252 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001253 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
1254 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001255 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001256 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
1257 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001258 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001259 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +00001260 case Mips::ATOMIC_LOAD_AND_I64:
1261 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanaka73866122011-11-12 02:38:12 +00001262 return EmitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001263
1264 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001265 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001266 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
1267 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001268 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001269 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
1270 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001271 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001272 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +00001273 case Mips::ATOMIC_LOAD_OR_I64:
1274 case Mips::ATOMIC_LOAD_OR_I64_P8:
1275 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001276
1277 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001278 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001279 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
1280 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001281 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001282 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
1283 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001284 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001285 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +00001286 case Mips::ATOMIC_LOAD_XOR_I64:
1287 case Mips::ATOMIC_LOAD_XOR_I64_P8:
1288 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001289
1290 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001291 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001292 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
1293 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001294 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001295 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
1296 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001297 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001298 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +00001299 case Mips::ATOMIC_LOAD_NAND_I64:
1300 case Mips::ATOMIC_LOAD_NAND_I64_P8:
1301 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001302
1303 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001304 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001305 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
1306 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001307 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001308 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
1309 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001310 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001311 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +00001312 case Mips::ATOMIC_LOAD_SUB_I64:
1313 case Mips::ATOMIC_LOAD_SUB_I64_P8:
1314 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001315
1316 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001317 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001318 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
1319 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001320 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001321 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
1322 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001323 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001324 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001325 case Mips::ATOMIC_SWAP_I64:
1326 case Mips::ATOMIC_SWAP_I64_P8:
1327 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001328
1329 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001330 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001331 return EmitAtomicCmpSwapPartword(MI, BB, 1);
1332 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001333 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001334 return EmitAtomicCmpSwapPartword(MI, BB, 2);
1335 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001336 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001337 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +00001338 case Mips::ATOMIC_CMP_SWAP_I64:
1339 case Mips::ATOMIC_CMP_SWAP_I64_P8:
1340 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka01f70892012-09-27 02:15:57 +00001341 case Mips::BPOSGE32_PSEUDO:
1342 return EmitBPOSGE32(MI, BB);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001343 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001344}
1345
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001346// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
1347// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
1348MachineBasicBlock *
1349MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +00001350 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001351 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001352 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001353
1354 MachineFunction *MF = BB->getParent();
1355 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001356 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001357 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1358 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001359 unsigned LL, SC, AND, NOR, ZERO, BEQ;
1360
1361 if (Size == 4) {
1362 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1363 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1364 AND = Mips::AND;
1365 NOR = Mips::NOR;
1366 ZERO = Mips::ZERO;
1367 BEQ = Mips::BEQ;
1368 }
1369 else {
1370 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1371 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1372 AND = Mips::AND64;
1373 NOR = Mips::NOR64;
1374 ZERO = Mips::ZERO_64;
1375 BEQ = Mips::BEQ64;
1376 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001377
Akira Hatanaka4061da12011-07-19 20:11:17 +00001378 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001379 unsigned Ptr = MI->getOperand(1).getReg();
1380 unsigned Incr = MI->getOperand(2).getReg();
1381
Akira Hatanaka4061da12011-07-19 20:11:17 +00001382 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1383 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1384 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001385
1386 // insert new blocks after the current block
1387 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1388 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1389 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1390 MachineFunction::iterator It = BB;
1391 ++It;
1392 MF->insert(It, loopMBB);
1393 MF->insert(It, exitMBB);
1394
1395 // Transfer the remainder of BB and its successor edges to exitMBB.
1396 exitMBB->splice(exitMBB->begin(), BB,
1397 llvm::next(MachineBasicBlock::iterator(MI)),
1398 BB->end());
1399 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1400
1401 // thisMBB:
1402 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001403 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001404 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001405 loopMBB->addSuccessor(loopMBB);
1406 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001407
1408 // loopMBB:
1409 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001410 // <binop> storeval, oldval, incr
1411 // sc success, storeval, 0(ptr)
1412 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001413 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001414 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001415 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001416 // and andres, oldval, incr
1417 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +00001418 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1419 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001420 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001421 // <binop> storeval, oldval, incr
1422 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001423 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001424 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001425 }
Akira Hatanaka59068062011-11-11 04:14:30 +00001426 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1427 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001428
1429 MI->eraseFromParent(); // The instruction is gone now.
1430
Akira Hatanaka939ece12011-07-19 03:42:13 +00001431 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001432}
1433
1434MachineBasicBlock *
1435MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001436 MachineBasicBlock *BB,
1437 unsigned Size, unsigned BinOpcode,
1438 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001439 assert((Size == 1 || Size == 2) &&
1440 "Unsupported size for EmitAtomicBinaryPartial.");
1441
1442 MachineFunction *MF = BB->getParent();
1443 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1444 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1445 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1446 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001447 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1448 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001449
1450 unsigned Dest = MI->getOperand(0).getReg();
1451 unsigned Ptr = MI->getOperand(1).getReg();
1452 unsigned Incr = MI->getOperand(2).getReg();
1453
Akira Hatanaka4061da12011-07-19 20:11:17 +00001454 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1455 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001456 unsigned Mask = RegInfo.createVirtualRegister(RC);
1457 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001458 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1459 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001460 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001461 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1462 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1463 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1464 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1465 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001466 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001467 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1468 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1469 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1470 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1471 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001472
1473 // insert new blocks after the current block
1474 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1475 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001476 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001477 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1478 MachineFunction::iterator It = BB;
1479 ++It;
1480 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001481 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001482 MF->insert(It, exitMBB);
1483
1484 // Transfer the remainder of BB and its successor edges to exitMBB.
1485 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001486 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001487 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1488
Akira Hatanaka81b44112011-07-19 17:09:53 +00001489 BB->addSuccessor(loopMBB);
1490 loopMBB->addSuccessor(loopMBB);
1491 loopMBB->addSuccessor(sinkMBB);
1492 sinkMBB->addSuccessor(exitMBB);
1493
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001494 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001495 // addiu masklsb2,$0,-4 # 0xfffffffc
1496 // and alignedaddr,ptr,masklsb2
1497 // andi ptrlsb2,ptr,3
1498 // sll shiftamt,ptrlsb2,3
1499 // ori maskupper,$0,255 # 0xff
1500 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001501 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001502 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001503
1504 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001505 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1506 .addReg(Mips::ZERO).addImm(-4);
1507 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1508 .addReg(Ptr).addReg(MaskLSB2);
1509 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1510 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1511 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1512 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001513 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1514 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001515 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001516 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001517
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001518 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001519 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001520 // ll oldval,0(alignedaddr)
1521 // binop binopres,oldval,incr2
1522 // and newval,binopres,mask
1523 // and maskedoldval0,oldval,mask2
1524 // or storeval,maskedoldval0,newval
1525 // sc success,storeval,0(alignedaddr)
1526 // beq success,$0,loopMBB
1527
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001528 // atomic.swap
1529 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001530 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001531 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001532 // and maskedoldval0,oldval,mask2
1533 // or storeval,maskedoldval0,newval
1534 // sc success,storeval,0(alignedaddr)
1535 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001536
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001537 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001538 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001539 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001540 // and andres, oldval, incr2
1541 // nor binopres, $0, andres
1542 // and newval, binopres, mask
1543 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1544 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1545 .addReg(Mips::ZERO).addReg(AndRes);
1546 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001547 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001548 // <binop> binopres, oldval, incr2
1549 // and newval, binopres, mask
1550 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1551 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001552 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001553 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001554 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001555 }
Jia Liubb481f82012-02-28 07:46:26 +00001556
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001557 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001558 .addReg(OldVal).addReg(Mask2);
1559 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001560 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001561 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001562 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001563 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001564 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001565
Akira Hatanaka939ece12011-07-19 03:42:13 +00001566 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001567 // and maskedoldval1,oldval,mask
1568 // srl srlres,maskedoldval1,shiftamt
1569 // sll sllres,srlres,24
1570 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001571 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001572 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001573
Akira Hatanaka4061da12011-07-19 20:11:17 +00001574 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1575 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001576 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1577 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001578 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1579 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001580 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001581 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001582
1583 MI->eraseFromParent(); // The instruction is gone now.
1584
Akira Hatanaka939ece12011-07-19 03:42:13 +00001585 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001586}
1587
1588MachineBasicBlock *
1589MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001590 MachineBasicBlock *BB,
1591 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001592 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001593
1594 MachineFunction *MF = BB->getParent();
1595 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001596 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001597 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1598 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001599 unsigned LL, SC, ZERO, BNE, BEQ;
1600
1601 if (Size == 4) {
1602 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1603 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1604 ZERO = Mips::ZERO;
1605 BNE = Mips::BNE;
1606 BEQ = Mips::BEQ;
1607 }
1608 else {
1609 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1610 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1611 ZERO = Mips::ZERO_64;
1612 BNE = Mips::BNE64;
1613 BEQ = Mips::BEQ64;
1614 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001615
1616 unsigned Dest = MI->getOperand(0).getReg();
1617 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001618 unsigned OldVal = MI->getOperand(2).getReg();
1619 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001620
Akira Hatanaka4061da12011-07-19 20:11:17 +00001621 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001622
1623 // insert new blocks after the current block
1624 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1625 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1626 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1627 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1628 MachineFunction::iterator It = BB;
1629 ++It;
1630 MF->insert(It, loop1MBB);
1631 MF->insert(It, loop2MBB);
1632 MF->insert(It, exitMBB);
1633
1634 // Transfer the remainder of BB and its successor edges to exitMBB.
1635 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001636 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001637 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1638
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001639 // thisMBB:
1640 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001641 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001642 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001643 loop1MBB->addSuccessor(exitMBB);
1644 loop1MBB->addSuccessor(loop2MBB);
1645 loop2MBB->addSuccessor(loop1MBB);
1646 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001647
1648 // loop1MBB:
1649 // ll dest, 0(ptr)
1650 // bne dest, oldval, exitMBB
1651 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001652 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1653 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001654 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001655
1656 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001657 // sc success, newval, 0(ptr)
1658 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001659 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001660 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001661 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001662 BuildMI(BB, dl, TII->get(BEQ))
1663 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001664
1665 MI->eraseFromParent(); // The instruction is gone now.
1666
Akira Hatanaka939ece12011-07-19 03:42:13 +00001667 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001668}
1669
1670MachineBasicBlock *
1671MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001672 MachineBasicBlock *BB,
1673 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001674 assert((Size == 1 || Size == 2) &&
1675 "Unsupported size for EmitAtomicCmpSwapPartial.");
1676
1677 MachineFunction *MF = BB->getParent();
1678 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1679 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1680 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1681 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001682 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1683 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001684
1685 unsigned Dest = MI->getOperand(0).getReg();
1686 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001687 unsigned CmpVal = MI->getOperand(2).getReg();
1688 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001689
Akira Hatanaka4061da12011-07-19 20:11:17 +00001690 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1691 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001692 unsigned Mask = RegInfo.createVirtualRegister(RC);
1693 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001694 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1695 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1696 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1697 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1698 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1699 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1700 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1701 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1702 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1703 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1704 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1705 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1706 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1707 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001708
1709 // insert new blocks after the current block
1710 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1711 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1712 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001713 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001714 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1715 MachineFunction::iterator It = BB;
1716 ++It;
1717 MF->insert(It, loop1MBB);
1718 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001719 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001720 MF->insert(It, exitMBB);
1721
1722 // Transfer the remainder of BB and its successor edges to exitMBB.
1723 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001724 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001725 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1726
Akira Hatanaka81b44112011-07-19 17:09:53 +00001727 BB->addSuccessor(loop1MBB);
1728 loop1MBB->addSuccessor(sinkMBB);
1729 loop1MBB->addSuccessor(loop2MBB);
1730 loop2MBB->addSuccessor(loop1MBB);
1731 loop2MBB->addSuccessor(sinkMBB);
1732 sinkMBB->addSuccessor(exitMBB);
1733
Akira Hatanaka70564a92011-07-19 18:14:26 +00001734 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001735 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001736 // addiu masklsb2,$0,-4 # 0xfffffffc
1737 // and alignedaddr,ptr,masklsb2
1738 // andi ptrlsb2,ptr,3
1739 // sll shiftamt,ptrlsb2,3
1740 // ori maskupper,$0,255 # 0xff
1741 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001742 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001743 // andi maskedcmpval,cmpval,255
1744 // sll shiftedcmpval,maskedcmpval,shiftamt
1745 // andi maskednewval,newval,255
1746 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001747 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001748 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1749 .addReg(Mips::ZERO).addImm(-4);
1750 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1751 .addReg(Ptr).addReg(MaskLSB2);
1752 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1753 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1754 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1755 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001756 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1757 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001758 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001759 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1760 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001761 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1762 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001763 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1764 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001765 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1766 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001767
1768 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001769 // ll oldval,0(alginedaddr)
1770 // and maskedoldval0,oldval,mask
1771 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001772 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001773 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001774 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1775 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001776 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001777 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001778
1779 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001780 // and maskedoldval1,oldval,mask2
1781 // or storeval,maskedoldval1,shiftednewval
1782 // sc success,storeval,0(alignedaddr)
1783 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001784 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001785 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1786 .addReg(OldVal).addReg(Mask2);
1787 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1788 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001789 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001790 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001791 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001792 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001793
Akira Hatanaka939ece12011-07-19 03:42:13 +00001794 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001795 // srl srlres,maskedoldval0,shiftamt
1796 // sll sllres,srlres,24
1797 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001798 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001799 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001800
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001801 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1802 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001803 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1804 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001805 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001806 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001807
1808 MI->eraseFromParent(); // The instruction is gone now.
1809
Akira Hatanaka939ece12011-07-19 03:42:13 +00001810 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001811}
1812
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001813//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001814// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001815//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001816SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001817LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001818{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001819 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001820 // the block to branch to if the condition is true.
1821 SDValue Chain = Op.getOperand(0);
1822 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001823 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001824
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001825 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1826
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001827 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001828 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001829 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001830
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001831 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001832 Mips::CondCode CC =
1833 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001834 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001835
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001836 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001837 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001838}
1839
1840SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001841LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001842{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001843 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001844
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001845 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001846 if (Cond.getOpcode() != MipsISD::FPCmp)
1847 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001848
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001849 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1850 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001851}
1852
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001853SDValue MipsTargetLowering::
1854LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
1855{
1856 DebugLoc DL = Op.getDebugLoc();
1857 EVT Ty = Op.getOperand(0).getValueType();
1858 SDValue Cond = DAG.getNode(ISD::SETCC, DL, getSetCCResultType(Ty),
1859 Op.getOperand(0), Op.getOperand(1),
1860 Op.getOperand(4));
1861
1862 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1863 Op.getOperand(3));
1864}
1865
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001866SDValue MipsTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1867 SDValue Cond = CreateFPCmp(DAG, Op);
1868
1869 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1870 "Floating point operand expected.");
1871
1872 SDValue True = DAG.getConstant(1, MVT::i32);
1873 SDValue False = DAG.getConstant(0, MVT::i32);
1874
1875 return CreateCMovFP(DAG, Cond, True, False, Op.getDebugLoc());
1876}
1877
Dan Gohmand858e902010-04-17 15:26:15 +00001878SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1879 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001880 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001881 DebugLoc dl = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001882 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001883
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001884 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaafc945b2012-09-12 23:27:55 +00001885 const MipsTargetObjectFile &TLOF =
1886 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001887
Chris Lattnere3736f82009-08-13 05:41:27 +00001888 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001889 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1890 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001891 MipsII::MO_GPREL);
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001892 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl,
1893 DAG.getVTList(MVT::i32), &GA, 1);
Akira Hatanakae7338cd2012-08-22 03:18:13 +00001894 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
1895 return DAG.getNode(ISD::ADD, dl, MVT::i32, GPReg, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001896 }
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001897
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001898 // %hi/%lo relocation
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001899 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001900 }
1901
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001902 if (GV->hasInternalLinkage() || (GV->hasLocalLinkage() && !isa<Function>(GV)))
1903 return getAddrLocal(Op, DAG, HasMips64);
1904
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001905 if (LargeGOT)
1906 return getAddrGlobalLargeGOT(Op, DAG, MipsII::MO_GOT_HI16,
1907 MipsII::MO_GOT_LO16);
1908
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001909 return getAddrGlobal(Op, DAG,
1910 HasMips64 ? MipsII::MO_GOT_DISP : MipsII::MO_GOT16);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001911}
1912
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001913SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1914 SelectionDAG &DAG) const {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001915 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1916 return getAddrNonPIC(Op, DAG);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001917
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001918 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001919}
1920
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001921SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001922LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001923{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001924 // If the relocation model is PIC, use the General Dynamic TLS Model or
1925 // Local Dynamic TLS model, otherwise use the Initial Exec or
1926 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001927
1928 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1929 DebugLoc dl = GA->getDebugLoc();
1930 const GlobalValue *GV = GA->getGlobal();
1931 EVT PtrVT = getPointerTy();
1932
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001933 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1934
1935 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg70a07c72012-06-04 14:02:08 +00001936 // General Dynamic and Local Dynamic TLS Model.
1937 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1938 : MipsII::MO_TLSGD;
1939
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001940 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, Flag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001941 SDValue Argument = DAG.getNode(MipsISD::Wrapper, dl, PtrVT,
1942 GetGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001943 unsigned PtrSize = PtrVT.getSizeInBits();
1944 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1945
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001946 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001947
1948 ArgListTy Args;
1949 ArgListEntry Entry;
1950 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001951 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001952 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001953
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001954 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001955 false, false, false, false, 0, CallingConv::C,
1956 /*isTailCall=*/false, /*doesNotRet=*/false,
1957 /*isReturnValueUsed=*/true,
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001958 TlsGetAddr, Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001959 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001960
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001961 SDValue Ret = CallResult.first;
1962
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001963 if (model != TLSModel::LocalDynamic)
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001964 return Ret;
1965
1966 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1967 MipsII::MO_DTPREL_HI);
1968 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1969 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1970 MipsII::MO_DTPREL_LO);
1971 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1972 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Ret);
1973 return DAG.getNode(ISD::ADD, dl, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001974 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001975
1976 SDValue Offset;
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001977 if (model == TLSModel::InitialExec) {
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001978 // Initial Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001979 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001980 MipsII::MO_GOTTPREL);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001981 TGA = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1982 TGA);
Akira Hatanakaca074792011-12-08 20:34:32 +00001983 Offset = DAG.getLoad(PtrVT, dl,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001984 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001985 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001986 } else {
1987 // Local Exec TLS Model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001988 assert(model == TLSModel::LocalExec);
Akira Hatanakaca074792011-12-08 20:34:32 +00001989 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001990 MipsII::MO_TPREL_HI);
Akira Hatanakaca074792011-12-08 20:34:32 +00001991 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001992 MipsII::MO_TPREL_LO);
Akira Hatanakaca074792011-12-08 20:34:32 +00001993 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1994 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1995 Offset = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001996 }
1997
1998 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1999 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00002000}
2001
2002SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00002003LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00002004{
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002005 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
2006 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00002007
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002008 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00002009}
2010
Dan Gohman475871a2008-07-27 21:46:04 +00002011SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00002012LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00002013{
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00002014 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002015 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002016 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002017 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00002018 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00002019 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002020 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
2021 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002022 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00002023
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002024 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
2025 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00002026
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002027 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00002028}
2029
Dan Gohmand858e902010-04-17 15:26:15 +00002030SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00002031 MachineFunction &MF = DAG.getMachineFunction();
2032 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
2033
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00002034 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00002035 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
2036 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00002037
2038 // vastart just stores the address of the VarArgsFrameIndex slot into the
2039 // memory location argument.
2040 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00002041 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00002042 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00002043}
Jia Liubb481f82012-02-28 07:46:26 +00002044
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002045static SDValue LowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2046 EVT TyX = Op.getOperand(0).getValueType();
2047 EVT TyY = Op.getOperand(1).getValueType();
2048 SDValue Const1 = DAG.getConstant(1, MVT::i32);
2049 SDValue Const31 = DAG.getConstant(31, MVT::i32);
2050 DebugLoc DL = Op.getDebugLoc();
2051 SDValue Res;
2052
2053 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
2054 // to i32.
2055 SDValue X = (TyX == MVT::f32) ?
2056 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
2057 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
2058 Const1);
2059 SDValue Y = (TyY == MVT::f32) ?
2060 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
2061 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
2062 Const1);
2063
2064 if (HasR2) {
2065 // ext E, Y, 31, 1 ; extract bit31 of Y
2066 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
2067 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
2068 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
2069 } else {
2070 // sll SllX, X, 1
2071 // srl SrlX, SllX, 1
2072 // srl SrlY, Y, 31
2073 // sll SllY, SrlX, 31
2074 // or Or, SrlX, SllY
2075 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
2076 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
2077 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
2078 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
2079 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
2080 }
2081
2082 if (TyX == MVT::f32)
2083 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
2084
2085 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
2086 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
2087 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002088}
2089
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002090static SDValue LowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2091 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
2092 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
2093 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
2094 SDValue Const1 = DAG.getConstant(1, MVT::i32);
2095 DebugLoc DL = Op.getDebugLoc();
Eric Christopher471e4222011-06-08 23:55:35 +00002096
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002097 // Bitcast to integer nodes.
2098 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
2099 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002100
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002101 if (HasR2) {
2102 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
2103 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
2104 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
2105 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002106
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002107 if (WidthX > WidthY)
2108 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
2109 else if (WidthY > WidthX)
2110 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002111
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002112 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
2113 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
2114 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
2115 }
2116
2117 // (d)sll SllX, X, 1
2118 // (d)srl SrlX, SllX, 1
2119 // (d)srl SrlY, Y, width(Y)-1
2120 // (d)sll SllY, SrlX, width(Y)-1
2121 // or Or, SrlX, SllY
2122 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
2123 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
2124 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
2125 DAG.getConstant(WidthY - 1, MVT::i32));
2126
2127 if (WidthX > WidthY)
2128 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
2129 else if (WidthY > WidthX)
2130 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
2131
2132 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
2133 DAG.getConstant(WidthX - 1, MVT::i32));
2134 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
2135 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002136}
2137
Akira Hatanaka82099682011-12-19 19:52:25 +00002138SDValue
2139MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002140 if (Subtarget->hasMips64())
2141 return LowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002142
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002143 return LowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002144}
2145
Akira Hatanakac12a6e62012-04-11 22:49:04 +00002146static SDValue LowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2147 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
2148 DebugLoc DL = Op.getDebugLoc();
2149
2150 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
2151 // to i32.
2152 SDValue X = (Op.getValueType() == MVT::f32) ?
2153 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
2154 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
2155 Const1);
2156
2157 // Clear MSB.
2158 if (HasR2)
2159 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
2160 DAG.getRegister(Mips::ZERO, MVT::i32),
2161 DAG.getConstant(31, MVT::i32), Const1, X);
2162 else {
2163 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
2164 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
2165 }
2166
2167 if (Op.getValueType() == MVT::f32)
2168 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
2169
2170 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
2171 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
2172 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
2173}
2174
2175static SDValue LowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2176 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
2177 DebugLoc DL = Op.getDebugLoc();
2178
2179 // Bitcast to integer node.
2180 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
2181
2182 // Clear MSB.
2183 if (HasR2)
2184 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
2185 DAG.getRegister(Mips::ZERO_64, MVT::i64),
2186 DAG.getConstant(63, MVT::i32), Const1, X);
2187 else {
2188 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
2189 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
2190 }
2191
2192 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
2193}
2194
2195SDValue
2196MipsTargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) const {
2197 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
2198 return LowerFABS64(Op, DAG, Subtarget->hasMips32r2());
2199
2200 return LowerFABS32(Op, DAG, Subtarget->hasMips32r2());
2201}
2202
Akira Hatanaka2e591472011-06-02 00:24:44 +00002203SDValue MipsTargetLowering::
2204LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00002205 // check the depth
2206 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00002207 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00002208
2209 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2210 MFI->setFrameAddressIsTaken(true);
2211 EVT VT = Op.getValueType();
2212 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00002213 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
2214 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00002215 return FrameAddr;
2216}
2217
Akira Hatanakaba584fe2012-07-11 00:53:32 +00002218SDValue MipsTargetLowering::LowerRETURNADDR(SDValue Op,
2219 SelectionDAG &DAG) const {
2220 // check the depth
2221 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
2222 "Return address can be determined only for current frame.");
2223
2224 MachineFunction &MF = DAG.getMachineFunction();
2225 MachineFrameInfo *MFI = MF.getFrameInfo();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002226 MVT VT = Op.getSimpleValueType();
Akira Hatanakaba584fe2012-07-11 00:53:32 +00002227 unsigned RA = IsN64 ? Mips::RA_64 : Mips::RA;
2228 MFI->setReturnAddressIsTaken(true);
2229
2230 // Return RA, which contains the return address. Mark it an implicit live-in.
2231 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
2232 return DAG.getCopyFromReg(DAG.getEntryNode(), Op.getDebugLoc(), Reg, VT);
2233}
2234
Akira Hatanaka544cc212013-01-30 00:26:49 +00002235// An EH_RETURN is the result of lowering llvm.eh.return which in turn is
2236// generated from __builtin_eh_return (offset, handler)
2237// The effect of this is to adjust the stack pointer by "offset"
2238// and then branch to "handler".
2239SDValue MipsTargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
2240 const {
2241 MachineFunction &MF = DAG.getMachineFunction();
2242 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2243
2244 MipsFI->setCallsEhReturn();
2245 SDValue Chain = Op.getOperand(0);
2246 SDValue Offset = Op.getOperand(1);
2247 SDValue Handler = Op.getOperand(2);
2248 DebugLoc DL = Op.getDebugLoc();
2249 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2250
2251 // Store stack offset in V1, store jump target in V0. Glue CopyToReg and
2252 // EH_RETURN nodes, so that instructions are emitted back-to-back.
2253 unsigned OffsetReg = IsN64 ? Mips::V1_64 : Mips::V1;
2254 unsigned AddrReg = IsN64 ? Mips::V0_64 : Mips::V0;
2255 Chain = DAG.getCopyToReg(Chain, DL, OffsetReg, Offset, SDValue());
2256 Chain = DAG.getCopyToReg(Chain, DL, AddrReg, Handler, Chain.getValue(1));
2257 return DAG.getNode(MipsISD::EH_RETURN, DL, MVT::Other, Chain,
2258 DAG.getRegister(OffsetReg, Ty),
2259 DAG.getRegister(AddrReg, getPointerTy()),
2260 Chain.getValue(1));
2261}
2262
Akira Hatanakadb548262011-07-19 23:30:50 +00002263// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00002264SDValue
Akira Hatanaka864f6602012-06-14 21:10:56 +00002265MipsTargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00002266 unsigned SType = 0;
2267 DebugLoc dl = Op.getDebugLoc();
2268 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
2269 DAG.getConstant(SType, MVT::i32));
2270}
2271
Eli Friedman14648462011-07-27 22:21:52 +00002272SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002273 SelectionDAG &DAG) const {
Eli Friedman14648462011-07-27 22:21:52 +00002274 // FIXME: Need pseudo-fence for 'singlethread' fences
2275 // FIXME: Set SType for weaker fences where supported/appropriate.
2276 unsigned SType = 0;
2277 DebugLoc dl = Op.getDebugLoc();
2278 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
2279 DAG.getConstant(SType, MVT::i32));
2280}
2281
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002282SDValue MipsTargetLowering::LowerShiftLeftParts(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002283 SelectionDAG &DAG) const {
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002284 DebugLoc DL = Op.getDebugLoc();
2285 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2286 SDValue Shamt = Op.getOperand(2);
2287
2288 // if shamt < 32:
2289 // lo = (shl lo, shamt)
2290 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
2291 // else:
2292 // lo = 0
2293 // hi = (shl lo, shamt[4:0])
2294 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2295 DAG.getConstant(-1, MVT::i32));
2296 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
2297 DAG.getConstant(1, MVT::i32));
2298 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
2299 Not);
2300 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
2301 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2302 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
2303 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2304 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka864f6602012-06-14 21:10:56 +00002305 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2306 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002307 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
2308
2309 SDValue Ops[2] = {Lo, Hi};
2310 return DAG.getMergeValues(Ops, 2, DL);
2311}
2312
Akira Hatanaka864f6602012-06-14 21:10:56 +00002313SDValue MipsTargetLowering::LowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002314 bool IsSRA) const {
2315 DebugLoc DL = Op.getDebugLoc();
2316 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2317 SDValue Shamt = Op.getOperand(2);
2318
2319 // if shamt < 32:
2320 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
2321 // if isSRA:
2322 // hi = (sra hi, shamt)
2323 // else:
2324 // hi = (srl hi, shamt)
2325 // else:
2326 // if isSRA:
2327 // lo = (sra hi, shamt[4:0])
2328 // hi = (sra hi, 31)
2329 // else:
2330 // lo = (srl hi, shamt[4:0])
2331 // hi = 0
2332 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2333 DAG.getConstant(-1, MVT::i32));
2334 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
2335 DAG.getConstant(1, MVT::i32));
2336 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
2337 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
2338 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2339 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
2340 Hi, Shamt);
2341 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2342 DAG.getConstant(0x20, MVT::i32));
2343 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
2344 DAG.getConstant(31, MVT::i32));
2345 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
2346 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2347 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
2348 ShiftRightHi);
2349
2350 SDValue Ops[2] = {Lo, Hi};
2351 return DAG.getMergeValues(Ops, 2, DL);
2352}
2353
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002354static SDValue CreateLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
2355 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002356 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002357 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002358 EVT BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002359 DebugLoc DL = LD->getDebugLoc();
2360 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
2361
2362 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002363 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002364 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002365
2366 SDValue Ops[] = { Chain, Ptr, Src };
2367 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2368 LD->getMemOperand());
2369}
2370
2371// Expand an unaligned 32 or 64-bit integer load node.
2372SDValue MipsTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
2373 LoadSDNode *LD = cast<LoadSDNode>(Op);
2374 EVT MemVT = LD->getMemoryVT();
2375
2376 // Return if load is aligned or if MemVT is neither i32 nor i64.
2377 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2378 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2379 return SDValue();
2380
2381 bool IsLittle = Subtarget->isLittle();
2382 EVT VT = Op.getValueType();
2383 ISD::LoadExtType ExtType = LD->getExtensionType();
2384 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
2385
2386 assert((VT == MVT::i32) || (VT == MVT::i64));
2387
2388 // Expand
2389 // (set dst, (i64 (load baseptr)))
2390 // to
2391 // (set tmp, (ldl (add baseptr, 7), undef))
2392 // (set dst, (ldr baseptr, tmp))
2393 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
2394 SDValue LDL = CreateLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
2395 IsLittle ? 7 : 0);
2396 return CreateLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
2397 IsLittle ? 0 : 7);
2398 }
2399
2400 SDValue LWL = CreateLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
2401 IsLittle ? 3 : 0);
2402 SDValue LWR = CreateLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
2403 IsLittle ? 0 : 3);
2404
2405 // Expand
2406 // (set dst, (i32 (load baseptr))) or
2407 // (set dst, (i64 (sextload baseptr))) or
2408 // (set dst, (i64 (extload baseptr)))
2409 // to
2410 // (set tmp, (lwl (add baseptr, 3), undef))
2411 // (set dst, (lwr baseptr, tmp))
2412 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
2413 (ExtType == ISD::EXTLOAD))
2414 return LWR;
2415
2416 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
2417
2418 // Expand
2419 // (set dst, (i64 (zextload baseptr)))
2420 // to
2421 // (set tmp0, (lwl (add baseptr, 3), undef))
2422 // (set tmp1, (lwr baseptr, tmp0))
2423 // (set tmp2, (shl tmp1, 32))
2424 // (set dst, (srl tmp2, 32))
2425 DebugLoc DL = LD->getDebugLoc();
2426 SDValue Const32 = DAG.getConstant(32, MVT::i32);
2427 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka94ccee22012-06-04 17:46:29 +00002428 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2429 SDValue Ops[] = { SRL, LWR.getValue(1) };
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002430 return DAG.getMergeValues(Ops, 2, DL);
2431}
2432
2433static SDValue CreateStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
2434 SDValue Chain, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002435 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2436 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002437 DebugLoc DL = SD->getDebugLoc();
2438 SDVTList VTList = DAG.getVTList(MVT::Other);
2439
2440 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002441 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002442 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002443
2444 SDValue Ops[] = { Chain, Value, Ptr };
2445 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2446 SD->getMemOperand());
2447}
2448
2449// Expand an unaligned 32 or 64-bit integer store node.
2450SDValue MipsTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2451 StoreSDNode *SD = cast<StoreSDNode>(Op);
2452 EVT MemVT = SD->getMemoryVT();
2453
2454 // Return if store is aligned or if MemVT is neither i32 nor i64.
2455 if ((SD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2456 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2457 return SDValue();
2458
2459 bool IsLittle = Subtarget->isLittle();
2460 SDValue Value = SD->getValue(), Chain = SD->getChain();
2461 EVT VT = Value.getValueType();
2462
2463 // Expand
2464 // (store val, baseptr) or
2465 // (truncstore val, baseptr)
2466 // to
2467 // (swl val, (add baseptr, 3))
2468 // (swr val, baseptr)
2469 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
2470 SDValue SWL = CreateStoreLR(MipsISD::SWL, DAG, SD, Chain,
2471 IsLittle ? 3 : 0);
2472 return CreateStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
2473 }
2474
2475 assert(VT == MVT::i64);
2476
2477 // Expand
2478 // (store val, baseptr)
2479 // to
2480 // (sdl val, (add baseptr, 7))
2481 // (sdr val, baseptr)
2482 SDValue SDL = CreateStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2483 return CreateStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
2484}
2485
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002486// This function expands mips intrinsic nodes which have 64-bit input operands
2487// or output values.
2488//
2489// out64 = intrinsic-node in64
2490// =>
2491// lo = copy (extract-element (in64, 0))
2492// hi = copy (extract-element (in64, 1))
2493// mips-specific-node
2494// v0 = copy lo
2495// v1 = copy hi
2496// out64 = merge-values (v0, v1)
2497//
2498static SDValue LowerDSPIntr(SDValue Op, SelectionDAG &DAG,
2499 unsigned Opc, bool HasI64In, bool HasI64Out) {
2500 DebugLoc DL = Op.getDebugLoc();
2501 bool HasChainIn = Op->getOperand(0).getValueType() == MVT::Other;
2502 SDValue Chain = HasChainIn ? Op->getOperand(0) : DAG.getEntryNode();
2503 SmallVector<SDValue, 3> Ops;
2504
2505 if (HasI64In) {
2506 SDValue InLo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32,
2507 Op->getOperand(1 + HasChainIn),
2508 DAG.getConstant(0, MVT::i32));
2509 SDValue InHi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32,
2510 Op->getOperand(1 + HasChainIn),
2511 DAG.getConstant(1, MVT::i32));
2512
2513 Chain = DAG.getCopyToReg(Chain, DL, Mips::LO, InLo, SDValue());
2514 Chain = DAG.getCopyToReg(Chain, DL, Mips::HI, InHi, Chain.getValue(1));
2515
2516 Ops.push_back(Chain);
2517 Ops.append(Op->op_begin() + HasChainIn + 2, Op->op_end());
2518 Ops.push_back(Chain.getValue(1));
2519 } else {
2520 Ops.push_back(Chain);
2521 Ops.append(Op->op_begin() + HasChainIn + 1, Op->op_end());
2522 }
2523
2524 if (!HasI64Out)
2525 return DAG.getNode(Opc, DL, Op->value_begin(), Op->getNumValues(),
2526 Ops.begin(), Ops.size());
2527
2528 SDValue Intr = DAG.getNode(Opc, DL, DAG.getVTList(MVT::Other, MVT::Glue),
2529 Ops.begin(), Ops.size());
2530 SDValue OutLo = DAG.getCopyFromReg(Intr.getValue(0), DL, Mips::LO, MVT::i32,
2531 Intr.getValue(1));
2532 SDValue OutHi = DAG.getCopyFromReg(OutLo.getValue(1), DL, Mips::HI, MVT::i32,
2533 OutLo.getValue(2));
2534 SDValue Out = DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, OutLo, OutHi);
2535
2536 if (!HasChainIn)
2537 return Out;
2538
2539 SDValue Vals[] = { Out, OutHi.getValue(1) };
2540 return DAG.getMergeValues(Vals, 2, DL);
2541}
2542
2543SDValue MipsTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
2544 SelectionDAG &DAG) const {
2545 switch (cast<ConstantSDNode>(Op->getOperand(0))->getZExtValue()) {
2546 default:
2547 return SDValue();
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002548 case Intrinsic::mips_shilo:
2549 return LowerDSPIntr(Op, DAG, MipsISD::SHILO, true, true);
2550 case Intrinsic::mips_dpau_h_qbl:
2551 return LowerDSPIntr(Op, DAG, MipsISD::DPAU_H_QBL, true, true);
2552 case Intrinsic::mips_dpau_h_qbr:
2553 return LowerDSPIntr(Op, DAG, MipsISD::DPAU_H_QBR, true, true);
2554 case Intrinsic::mips_dpsu_h_qbl:
2555 return LowerDSPIntr(Op, DAG, MipsISD::DPSU_H_QBL, true, true);
2556 case Intrinsic::mips_dpsu_h_qbr:
2557 return LowerDSPIntr(Op, DAG, MipsISD::DPSU_H_QBR, true, true);
2558 case Intrinsic::mips_dpa_w_ph:
2559 return LowerDSPIntr(Op, DAG, MipsISD::DPA_W_PH, true, true);
2560 case Intrinsic::mips_dps_w_ph:
2561 return LowerDSPIntr(Op, DAG, MipsISD::DPS_W_PH, true, true);
2562 case Intrinsic::mips_dpax_w_ph:
2563 return LowerDSPIntr(Op, DAG, MipsISD::DPAX_W_PH, true, true);
2564 case Intrinsic::mips_dpsx_w_ph:
2565 return LowerDSPIntr(Op, DAG, MipsISD::DPSX_W_PH, true, true);
2566 case Intrinsic::mips_mulsa_w_ph:
2567 return LowerDSPIntr(Op, DAG, MipsISD::MULSA_W_PH, true, true);
2568 case Intrinsic::mips_mult:
2569 return LowerDSPIntr(Op, DAG, MipsISD::MULT, false, true);
2570 case Intrinsic::mips_multu:
2571 return LowerDSPIntr(Op, DAG, MipsISD::MULTU, false, true);
2572 case Intrinsic::mips_madd:
2573 return LowerDSPIntr(Op, DAG, MipsISD::MADD_DSP, true, true);
2574 case Intrinsic::mips_maddu:
2575 return LowerDSPIntr(Op, DAG, MipsISD::MADDU_DSP, true, true);
2576 case Intrinsic::mips_msub:
2577 return LowerDSPIntr(Op, DAG, MipsISD::MSUB_DSP, true, true);
2578 case Intrinsic::mips_msubu:
2579 return LowerDSPIntr(Op, DAG, MipsISD::MSUBU_DSP, true, true);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002580 }
2581}
2582
2583SDValue MipsTargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op,
2584 SelectionDAG &DAG) const {
2585 switch (cast<ConstantSDNode>(Op->getOperand(1))->getZExtValue()) {
2586 default:
2587 return SDValue();
2588 case Intrinsic::mips_extp:
2589 return LowerDSPIntr(Op, DAG, MipsISD::EXTP, true, false);
2590 case Intrinsic::mips_extpdp:
2591 return LowerDSPIntr(Op, DAG, MipsISD::EXTPDP, true, false);
2592 case Intrinsic::mips_extr_w:
2593 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_W, true, false);
2594 case Intrinsic::mips_extr_r_w:
2595 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_R_W, true, false);
2596 case Intrinsic::mips_extr_rs_w:
2597 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_RS_W, true, false);
2598 case Intrinsic::mips_extr_s_h:
2599 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_S_H, true, false);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002600 case Intrinsic::mips_mthlip:
2601 return LowerDSPIntr(Op, DAG, MipsISD::MTHLIP, true, true);
2602 case Intrinsic::mips_mulsaq_s_w_ph:
2603 return LowerDSPIntr(Op, DAG, MipsISD::MULSAQ_S_W_PH, true, true);
2604 case Intrinsic::mips_maq_s_w_phl:
2605 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_S_W_PHL, true, true);
2606 case Intrinsic::mips_maq_s_w_phr:
2607 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_S_W_PHR, true, true);
2608 case Intrinsic::mips_maq_sa_w_phl:
2609 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_SA_W_PHL, true, true);
2610 case Intrinsic::mips_maq_sa_w_phr:
2611 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_SA_W_PHR, true, true);
2612 case Intrinsic::mips_dpaq_s_w_ph:
2613 return LowerDSPIntr(Op, DAG, MipsISD::DPAQ_S_W_PH, true, true);
2614 case Intrinsic::mips_dpsq_s_w_ph:
2615 return LowerDSPIntr(Op, DAG, MipsISD::DPSQ_S_W_PH, true, true);
2616 case Intrinsic::mips_dpaq_sa_l_w:
2617 return LowerDSPIntr(Op, DAG, MipsISD::DPAQ_SA_L_W, true, true);
2618 case Intrinsic::mips_dpsq_sa_l_w:
2619 return LowerDSPIntr(Op, DAG, MipsISD::DPSQ_SA_L_W, true, true);
2620 case Intrinsic::mips_dpaqx_s_w_ph:
2621 return LowerDSPIntr(Op, DAG, MipsISD::DPAQX_S_W_PH, true, true);
2622 case Intrinsic::mips_dpaqx_sa_w_ph:
2623 return LowerDSPIntr(Op, DAG, MipsISD::DPAQX_SA_W_PH, true, true);
2624 case Intrinsic::mips_dpsqx_s_w_ph:
2625 return LowerDSPIntr(Op, DAG, MipsISD::DPSQX_S_W_PH, true, true);
2626 case Intrinsic::mips_dpsqx_sa_w_ph:
2627 return LowerDSPIntr(Op, DAG, MipsISD::DPSQX_SA_W_PH, true, true);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002628 }
2629}
2630
Akira Hatanakae90a3bc2012-11-07 19:10:58 +00002631SDValue MipsTargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
2632 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2633 || cast<ConstantSDNode>
2634 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2635 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2636 return SDValue();
2637
2638 // The pattern
2639 // (add (frameaddr 0), (frame_to_args_offset))
2640 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2641 // (add FrameObject, 0)
2642 // where FrameObject is a fixed StackObject with offset 0 which points to
2643 // the old stack pointer.
2644 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2645 EVT ValTy = Op->getValueType(0);
2646 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
2647 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
2648 return DAG.getNode(ISD::ADD, Op->getDebugLoc(), ValTy, InArgsAddr,
2649 DAG.getConstant(0, ValTy));
2650}
2651
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002652//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002653// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002654//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002655
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002656//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002657// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002658// Mips O32 ABI rules:
2659// ---
2660// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002661// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002662// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002663// f64 - Only passed in two aliased f32 registers if no int reg has been used
2664// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002665// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2666// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002667//
2668// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002669//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002670
Duncan Sands1e96bab2010-11-04 10:49:57 +00002671static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00002672 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002673 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2674
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002675 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002676
Craig Topperc5eaae42012-03-11 07:57:25 +00002677 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002678 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2679 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002680 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002681 Mips::F12, Mips::F14
2682 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002683 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002684 Mips::D6, Mips::D7
2685 };
2686
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002687 // Do not process byval args here.
2688 if (ArgFlags.isByVal())
2689 return true;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002690
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002691 // Promote i8 and i16
2692 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2693 LocVT = MVT::i32;
2694 if (ArgFlags.isSExt())
2695 LocInfo = CCValAssign::SExt;
2696 else if (ArgFlags.isZExt())
2697 LocInfo = CCValAssign::ZExt;
2698 else
2699 LocInfo = CCValAssign::AExt;
2700 }
2701
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002702 unsigned Reg;
2703
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002704 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2705 // is true: function is vararg, argument is 3rd or higher, there is previous
2706 // argument which is not f32 or f64.
2707 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2708 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002709 unsigned OrigAlign = ArgFlags.getOrigAlign();
2710 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002711
2712 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002713 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002714 // If this is the first part of an i64 arg,
2715 // the allocated register must be either A0 or A2.
2716 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2717 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002718 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002719 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2720 // Allocate int register and shadow next int register. If first
2721 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002722 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2723 if (Reg == Mips::A1 || Reg == Mips::A3)
2724 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2725 State.AllocateReg(IntRegs, IntRegsSize);
2726 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002727 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2728 // we are guaranteed to find an available float register
2729 if (ValVT == MVT::f32) {
2730 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2731 // Shadow int register
2732 State.AllocateReg(IntRegs, IntRegsSize);
2733 } else {
2734 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2735 // Shadow int registers
2736 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2737 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2738 State.AllocateReg(IntRegs, IntRegsSize);
2739 State.AllocateReg(IntRegs, IntRegsSize);
2740 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002741 } else
2742 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002743
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002744 if (!Reg) {
2745 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2746 OrigAlign);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002747 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002748 } else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002749 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002750
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002751 return false;
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002752}
2753
2754#include "MipsGenCallingConv.inc"
2755
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002756//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002757// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002758//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002759
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002760static const unsigned O32IntRegsSize = 4;
2761
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002762// Return next O32 integer argument register.
2763static unsigned getNextIntArgReg(unsigned Reg) {
2764 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2765 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2766}
2767
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002768/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2769/// for tail call optimization.
2770bool MipsTargetLowering::
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002771IsEligibleForTailCallOptimization(const MipsCC &MipsCCInfo,
2772 unsigned NextStackOffset,
2773 const MipsFunctionInfo& FI) const {
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002774 if (!EnableMipsTailCalls)
2775 return false;
2776
Akira Hatanakae7b406d2012-10-30 19:07:58 +00002777 // No tail call optimization for mips16.
2778 if (Subtarget->inMips16Mode())
2779 return false;
2780
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002781 // Return false if either the callee or caller has a byval argument.
2782 if (MipsCCInfo.hasByValArg() || FI.hasByvalArg())
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002783 return false;
2784
Akira Hatanaka70852212012-11-07 19:04:26 +00002785 // Return true if the callee's argument area is no larger than the
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002786 // caller's.
Akira Hatanaka70852212012-11-07 19:04:26 +00002787 return NextStackOffset <= FI.getIncomingArgSize();
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002788}
2789
Akira Hatanaka7d712092012-10-30 19:23:25 +00002790SDValue
2791MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
2792 SDValue Chain, SDValue Arg, DebugLoc DL,
2793 bool IsTailCall, SelectionDAG &DAG) const {
2794 if (!IsTailCall) {
2795 SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
2796 DAG.getIntPtrConstant(Offset));
2797 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
2798 false, 0);
2799 }
2800
2801 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2802 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
2803 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2804 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
2805 /*isVolatile=*/ true, false, 0);
2806}
2807
Reed Kotler8453b3f2013-01-24 04:24:02 +00002808//
2809// The Mips16 hard float is a crazy quilt inherited from gcc. I have a much
2810// cleaner way to do all of this but it will have to wait until the traditional
2811// gcc mechanism is completed.
2812//
2813// For Pic, in order for Mips16 code to call Mips32 code which according the abi
2814// have either arguments or returned values placed in floating point registers,
2815// we use a set of helper functions. (This includes functions which return type
2816// complex which on Mips are returned in a pair of floating point registers).
2817//
2818// This is an encoding that we inherited from gcc.
2819// In Mips traditional O32, N32 ABI, floating point numbers are passed in
2820// floating point argument registers 1,2 only when the first and optionally
2821// the second arguments are float (sf) or double (df).
2822// For Mips16 we are only concerned with the situations where floating point
2823// arguments are being passed in floating point registers by the ABI, because
2824// Mips16 mode code cannot execute floating point instructions to load those
2825// values and hence helper functions are needed.
2826// The possibilities are (), (sf), (sf, sf), (sf, df), (df), (df, sf), (df, df)
2827// the helper function suffixs for these are:
2828// 0, 1, 5, 9, 2, 6, 10
2829// this suffix can then be calculated as follows:
2830// for a given argument Arg:
2831// Arg1x, Arg2x = 1 : Arg is sf
2832// 2 : Arg is df
2833// 0: Arg is neither sf or df
2834// So this stub is the string for number Arg1x + Arg2x*4.
2835// However not all numbers between 0 and 10 are possible, we check anyway and
2836// assert if the impossible exists.
2837//
2838
2839unsigned int MipsTargetLowering::getMips16HelperFunctionStubNumber
2840 (ArgListTy &Args) const {
2841 unsigned int resultNum = 0;
2842 if (Args.size() >= 1) {
2843 Type *t = Args[0].Ty;
2844 if (t->isFloatTy()) {
2845 resultNum = 1;
2846 }
2847 else if (t->isDoubleTy()) {
2848 resultNum = 2;
2849 }
2850 }
2851 if (resultNum) {
2852 if (Args.size() >=2) {
2853 Type *t = Args[1].Ty;
2854 if (t->isFloatTy()) {
2855 resultNum += 4;
2856 }
2857 else if (t->isDoubleTy()) {
2858 resultNum += 8;
2859 }
2860 }
2861 }
2862 return resultNum;
2863}
2864
2865//
2866// prefixs are attached to stub numbers depending on the return type .
2867// return type: float sf_
2868// double df_
2869// single complex sc_
2870// double complext dc_
2871// others NO PREFIX
2872//
2873//
2874// The full name of a helper function is__mips16_call_stub +
2875// return type dependent prefix + stub number
2876//
2877//
2878// This is something that probably should be in a different source file and
2879// perhaps done differently but my main purpose is to not waste runtime
2880// on something that we can enumerate in the source. Another possibility is
2881// to have a python script to generate these mapping tables. This will do
2882// for now. There are a whole series of helper function mapping arrays, one
2883// for each return type class as outlined above. There there are 11 possible
2884// entries. Ones with 0 are ones which should never be selected
2885//
2886// All the arrays are similar except for ones which return neither
2887// sf, df, sc, dc, in which only care about ones which have sf or df as a
2888// first parameter.
2889//
2890#define P_ "__mips16_call_stub_"
2891#define MAX_STUB_NUMBER 10
2892#define T1 P "1", P "2", 0, 0, P "5", P "6", 0, 0, P "9", P "10"
2893#define T P "0" , T1
2894#define P P_
2895static char const * vMips16Helper[MAX_STUB_NUMBER+1] =
2896 {0, T1 };
2897#undef P
2898#define P P_ "sf_"
2899static char const * sfMips16Helper[MAX_STUB_NUMBER+1] =
2900 { T };
2901#undef P
2902#define P P_ "df_"
2903static char const * dfMips16Helper[MAX_STUB_NUMBER+1] =
2904 { T };
2905#undef P
2906#define P P_ "sc_"
2907static char const * scMips16Helper[MAX_STUB_NUMBER+1] =
2908 { T };
2909#undef P
2910#define P P_ "dc_"
2911static char const * dcMips16Helper[MAX_STUB_NUMBER+1] =
2912 { T };
2913#undef P
2914#undef P_
2915
2916
2917const char* MipsTargetLowering::
2918 getMips16HelperFunction
2919 (Type* RetTy, ArgListTy &Args, bool &needHelper) const {
Reed Kotler8453b3f2013-01-24 04:24:02 +00002920 const unsigned int stubNum = getMips16HelperFunctionStubNumber(Args);
NAKAMURA Takumi00cdf602013-01-24 05:54:23 +00002921#ifndef NDEBUG
2922 const unsigned int maxStubNum = 10;
Reed Kotler8453b3f2013-01-24 04:24:02 +00002923 assert(stubNum <= maxStubNum);
NAKAMURA Takumid5a336c2013-01-24 05:47:29 +00002924 const bool validStubNum[maxStubNum+1] =
2925 {true, true, true, false, false, true, true, false, false, true, true};
2926 assert(validStubNum[stubNum]);
2927#endif
Reed Kotler8453b3f2013-01-24 04:24:02 +00002928 const char *result;
2929 if (RetTy->isFloatTy()) {
2930 result = sfMips16Helper[stubNum];
2931 }
2932 else if (RetTy ->isDoubleTy()) {
2933 result = dfMips16Helper[stubNum];
2934 }
2935 else if (RetTy->isStructTy()) {
2936 // check if it's complex
2937 if (RetTy->getNumContainedTypes() == 2) {
2938 if ((RetTy->getContainedType(0)->isFloatTy()) &&
2939 (RetTy->getContainedType(1)->isFloatTy())) {
2940 result = scMips16Helper[stubNum];
2941 }
2942 else if ((RetTy->getContainedType(0)->isDoubleTy()) &&
2943 (RetTy->getContainedType(1)->isDoubleTy())) {
2944 result = dcMips16Helper[stubNum];
2945 }
NAKAMURA Takumib3105b92013-01-24 06:08:06 +00002946 else {
2947 llvm_unreachable("Uncovered condition");
2948 }
2949 }
2950 else {
2951 llvm_unreachable("Uncovered condition");
Reed Kotler8453b3f2013-01-24 04:24:02 +00002952 }
2953 }
2954 else {
2955 if (stubNum == 0) {
2956 needHelper = false;
2957 return "";
2958 }
2959 result = vMips16Helper[stubNum];
2960 }
2961 needHelper = true;
2962 return result;
2963}
2964
Dan Gohman98ca4f22009-08-05 01:29:28 +00002965/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002966/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002967SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002968MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002969 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002970 SelectionDAG &DAG = CLI.DAG;
2971 DebugLoc &dl = CLI.DL;
2972 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2973 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2974 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002975 SDValue Chain = CLI.Chain;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002976 SDValue Callee = CLI.Callee;
2977 bool &isTailCall = CLI.IsTailCall;
2978 CallingConv::ID CallConv = CLI.CallConv;
2979 bool isVarArg = CLI.IsVarArg;
2980
Reed Kotler8453b3f2013-01-24 04:24:02 +00002981 const char* mips16HelperFunction = 0;
2982 bool needMips16Helper = false;
2983
2984 if (Subtarget->inMips16Mode() && getTargetMachine().Options.UseSoftFloat &&
2985 Mips16HardFloat) {
2986 //
2987 // currently we don't have symbols tagged with the mips16 or mips32
2988 // qualifier so we will assume that we don't know what kind it is.
2989 // and generate the helper
2990 //
2991 bool lookupHelper = true;
2992 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
2993 if (noHelperNeeded.find(S->getSymbol()) != noHelperNeeded.end()) {
2994 lookupHelper = false;
2995 }
2996 }
2997 if (lookupHelper) mips16HelperFunction =
2998 getMips16HelperFunction(CLI.RetTy, CLI.Args, needMips16Helper);
2999
3000 }
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003001 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003002 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00003003 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00003004 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003005
3006 // Analyze operands of the call, assigning locations to each operand.
3007 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003008 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00003009 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003010 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003011
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003012 MipsCCInfo.analyzeCallOperands(Outs, isVarArg);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003013
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003014 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00003015 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka480eeb52012-07-26 23:27:01 +00003016
Akira Hatanaka2b861be2012-10-19 21:47:33 +00003017 // Check if it's really possible to do a tail call.
3018 if (isTailCall)
Akira Hatanaka2f34d752012-10-30 20:16:31 +00003019 isTailCall =
3020 IsEligibleForTailCallOptimization(MipsCCInfo, NextStackOffset,
3021 *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00003022
3023 if (isTailCall)
3024 ++NumTailCalls;
3025
Akira Hatanakada7f5f12011-09-19 20:26:02 +00003026 // Chain is the output chain of the last Load/Store or CopyToReg node.
3027 // ByValChain is the output chain of the last Memcpy node created for copying
3028 // byval arguments to the stack.
Akira Hatanaka2f34d752012-10-30 20:16:31 +00003029 unsigned StackAlignment = TFL->getStackAlignment();
3030 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00003031 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka2b861be2012-10-19 21:47:33 +00003032
3033 if (!isTailCall)
3034 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal);
Akira Hatanakae2d529a2012-07-31 18:46:41 +00003035
3036 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl,
3037 IsN64 ? Mips::SP_64 : Mips::SP,
3038 getPointerTy());
Akira Hatanaka3d21c242011-06-08 17:39:33 +00003039
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003040 // With EABI is it possible to have 16 args on registers.
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00003041 std::deque< std::pair<unsigned, SDValue> > RegsToPass;
Dan Gohman475871a2008-07-27 21:46:04 +00003042 SmallVector<SDValue, 8> MemOpChains;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003043 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003044
3045 // Walk the register/memloc assignments, inserting copies/loads.
3046 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003047 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003048 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00003049 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00003050 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3051
3052 // ByVal Arg.
3053 if (Flags.isByVal()) {
3054 assert(Flags.getByValSize() &&
3055 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003056 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanaka2f34d752012-10-30 20:16:31 +00003057 assert(!isTailCall &&
3058 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003059 passByValArg(Chain, dl, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
3060 MipsCCInfo, *ByValArg, Flags, Subtarget->isLittle());
3061 ++ByValArg;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00003062 continue;
3063 }
Jia Liubb481f82012-02-28 07:46:26 +00003064
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003065 // Promote the value if needed.
3066 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003067 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003068 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00003069 if (VA.isRegLoc()) {
3070 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
3071 (ValVT == MVT::f64 && LocVT == MVT::i64))
3072 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
3073 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003074 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
3075 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00003076 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
3077 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00003078 if (!Subtarget->isLittle())
3079 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00003080 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00003081 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
3082 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
3083 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003084 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003085 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003086 }
3087 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00003088 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00003089 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00003090 break;
3091 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00003092 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00003093 break;
3094 case CCValAssign::AExt:
Akira Hatanaka38bdc572012-02-17 02:20:26 +00003095 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00003096 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003097 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003098
3099 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00003100 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003101 if (VA.isRegLoc()) {
3102 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00003103 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003104 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003105
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003106 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00003107 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003108
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003109 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00003110 // parameter value to a stack Location
Akira Hatanaka2f34d752012-10-30 20:16:31 +00003111 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
3112 Chain, Arg, dl, isTailCall, DAG));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003113 }
3114
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003115 // Transform all store nodes into one single node because all store
3116 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003117 if (!MemOpChains.empty())
3118 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003119 &MemOpChains[0], MemOpChains.size());
3120
Bill Wendling056292f2008-09-16 21:48:12 +00003121 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003122 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
3123 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00003124 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanakaed185da2012-12-13 03:17:29 +00003125 bool GlobalOrExternal = false, InternalLinkage = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00003126 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00003127
3128 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00003129 if (IsPICCall) {
Akira Hatanakaed185da2012-12-13 03:17:29 +00003130 InternalLinkage = G->getGlobal()->hasInternalLinkage();
3131
3132 if (InternalLinkage)
Akira Hatanakad43e06d2012-11-21 20:30:40 +00003133 Callee = getAddrLocal(Callee, DAG, HasMips64);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00003134 else if (LargeGOT)
3135 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
3136 MipsII::MO_CALL_LO16);
Akira Hatanakad43e06d2012-11-21 20:30:40 +00003137 else
3138 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
3139 } else
Akira Hatanakae42f33b2011-10-28 19:49:00 +00003140 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
Akira Hatanakad43e06d2012-11-21 20:30:40 +00003141 MipsII::MO_NO_FLAG);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00003142 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00003143 }
3144 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakaf09a0372012-11-21 20:40:38 +00003145 if (!IsN64 && !IsPIC) // !N64 && static
Akira Hatanakad43e06d2012-11-21 20:30:40 +00003146 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
3147 MipsII::MO_NO_FLAG);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00003148 else if (LargeGOT)
3149 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
3150 MipsII::MO_CALL_LO16);
3151 else if (HasMips64)
3152 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_DISP);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00003153 else // O32 & PIC
Akira Hatanakad43e06d2012-11-21 20:30:40 +00003154 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
3155
Akira Hatanaka0dca9452011-12-09 01:45:12 +00003156 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00003157 }
3158
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00003159 SDValue JumpTarget = Callee;
Akira Hatanakae11246c2012-07-26 02:24:43 +00003160
Jia Liubb481f82012-02-28 07:46:26 +00003161 // T9 should contain the address of the callee function if
Akira Hatanaka0dca9452011-12-09 01:45:12 +00003162 // -reloction-model=pic or it is an indirect call.
3163 if (IsPICCall || !GlobalOrExternal) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00003164 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
Reed Kotler8453b3f2013-01-24 04:24:02 +00003165 unsigned V0Reg = Mips::V0;
3166 if (needMips16Helper) {
3167 RegsToPass.push_front(std::make_pair(V0Reg, Callee));
3168 JumpTarget = DAG.getExternalSymbol(
3169 mips16HelperFunction, getPointerTy());
3170 JumpTarget = getAddrGlobal(JumpTarget, DAG, MipsII::MO_GOT);
3171 }
3172 else {
3173 RegsToPass.push_front(std::make_pair(T9Reg, Callee));
Akira Hatanakae11246c2012-07-26 02:24:43 +00003174
Reed Kotler8453b3f2013-01-24 04:24:02 +00003175 if (!Subtarget->inMips16Mode())
3176 JumpTarget = SDValue();
3177 }
Akira Hatanakaf49fde22011-04-04 17:11:07 +00003178 }
Bill Wendling056292f2008-09-16 21:48:12 +00003179
Akira Hatanaka92d4aec2012-05-12 03:19:04 +00003180 // Insert node "GP copy globalreg" before call to function.
Akira Hatanakaed185da2012-12-13 03:17:29 +00003181 //
3182 // R_MIPS_CALL* operators (emitted when non-internal functions are called
3183 // in PIC mode) allow symbols to be resolved via lazy binding.
3184 // The lazy binding stub requires GP to point to the GOT.
3185 if (IsPICCall && !InternalLinkage) {
Akira Hatanaka92d4aec2012-05-12 03:19:04 +00003186 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
3187 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
3188 RegsToPass.push_back(std::make_pair(GPReg, GetGlobalReg(DAG, Ty)));
3189 }
3190
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00003191 // Build a sequence of copy-to-reg nodes chained together with token
3192 // chain and flag operands which copy the outgoing args into registers.
3193 // The InFlag in necessary since all emitted instructions must be
3194 // stuck together.
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00003195 SDValue InFlag;
3196
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00003197 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3198 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3199 RegsToPass[i].second, InFlag);
3200 InFlag = Chain.getValue(1);
3201 }
3202
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003203 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003204 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003205 //
3206 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003207 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00003208 SmallVector<SDValue, 8> Ops(1, Chain);
3209
3210 if (JumpTarget.getNode())
3211 Ops.push_back(JumpTarget);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003212
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003213 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003214 // known live into the call.
3215 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3216 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3217 RegsToPass[i].second.getValueType()));
3218
Akira Hatanakab2930b92012-03-01 22:27:29 +00003219 // Add a register mask operand representing the call-preserved registers.
3220 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3221 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3222 assert(Mask && "Missing call preserved mask for calling convention");
3223 Ops.push_back(DAG.getRegisterMask(Mask));
3224
Gabor Greifba36cb52008-08-28 21:40:38 +00003225 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003226 Ops.push_back(InFlag);
3227
Akira Hatanaka2b861be2012-10-19 21:47:33 +00003228 if (isTailCall)
3229 return DAG.getNode(MipsISD::TailCall, dl, MVT::Other, &Ops[0], Ops.size());
3230
Dale Johannesen33c960f2009-02-04 20:06:27 +00003231 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003232 InFlag = Chain.getValue(1);
3233
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00003234 // Create the CALLSEQ_END node.
Akira Hatanaka480eeb52012-07-26 23:27:01 +00003235 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00003236 DAG.getIntPtrConstant(0, true), InFlag);
3237 InFlag = Chain.getValue(1);
3238
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003239 // Handle result values, copying them out of physregs into vregs that we
3240 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003241 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3242 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003243}
3244
Dan Gohman98ca4f22009-08-05 01:29:28 +00003245/// LowerCallResult - Lower the result values of a call into the
3246/// appropriate copies out of appropriate physical registers.
3247SDValue
3248MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003249 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003250 const SmallVectorImpl<ISD::InputArg> &Ins,
3251 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003252 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003253 // Assign locations to each value returned by this call.
3254 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003255 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00003256 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003257
Dan Gohman98ca4f22009-08-05 01:29:28 +00003258 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003259
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003260 // Copy all of the result registers out of their specified physreg.
3261 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00003262 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00003263 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003264 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003265 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003266 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00003267
Dan Gohman98ca4f22009-08-05 01:29:28 +00003268 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003269}
3270
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003271//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00003272// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003273//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003274/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003275/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003276SDValue
3277MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00003278 CallingConv::ID CallConv,
3279 bool isVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00003280 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00003281 DebugLoc dl, SelectionDAG &DAG,
3282 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003283 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00003284 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003285 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00003286 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003287
Dan Gohman1e93df62010-04-17 14:41:14 +00003288 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003289
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003290 // Used with vargs to acumulate store chains.
3291 std::vector<SDValue> OutChains;
3292
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003293 // Assign locations to all of the incoming arguments.
3294 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003295 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00003296 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003297 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003298
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003299 MipsCCInfo.analyzeFormalArguments(Ins);
Akira Hatanakab33b34a2012-10-30 19:37:25 +00003300 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
3301 MipsCCInfo.hasByValArg());
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003302
Akira Hatanakab4549e12012-03-27 03:13:56 +00003303 Function::const_arg_iterator FuncArg =
3304 DAG.getMachineFunction().getFunction()->arg_begin();
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00003305 unsigned CurArgIdx = 0;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003306 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003307
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00003308 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003309 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00003310 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
3311 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003312 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003313 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3314 bool IsRegLoc = VA.isRegLoc();
3315
3316 if (Flags.isByVal()) {
3317 assert(Flags.getByValSize() &&
3318 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003319 assert(ByValArg != MipsCCInfo.byval_end());
3320 copyByValRegs(Chain, dl, OutChains, DAG, Flags, InVals, &*FuncArg,
3321 MipsCCInfo, *ByValArg);
3322 ++ByValArg;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003323 continue;
3324 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003325
3326 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003327 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00003328 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003329 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00003330 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003331
Owen Anderson825b72b2009-08-11 20:47:22 +00003332 if (RegVT == MVT::i32)
Reed Kotlerbacbf1c2012-12-20 06:06:35 +00003333 RC = Subtarget->inMips16Mode()? &Mips::CPU16RegsRegClass :
3334 &Mips::CPURegsRegClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00003335 else if (RegVT == MVT::i64)
Craig Topper420761a2012-04-20 07:30:17 +00003336 RC = &Mips::CPU64RegsRegClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003337 else if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003338 RC = &Mips::FGR32RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00003339 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00003340 RC = HasMips64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00003341 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003342 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003343
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003344 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003345 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003346 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003347 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003348
3349 // If this is an 8 or 16-bit value, it has been passed promoted
3350 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003351 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003352 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00003353 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003354 if (VA.getLocInfo() == CCValAssign::SExt)
3355 Opcode = ISD::AssertSext;
3356 else if (VA.getLocInfo() == CCValAssign::ZExt)
3357 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00003358 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003359 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003360 DAG.getValueType(ValVT));
3361 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003362 }
3363
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003364 // Handle floating point arguments passed in integer registers.
3365 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
3366 (RegVT == MVT::i64 && ValVT == MVT::f64))
3367 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
3368 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
3369 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
3370 getNextIntArgReg(ArgReg), RC);
3371 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
3372 if (!Subtarget->isLittle())
3373 std::swap(ArgValue, ArgValue2);
3374 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
3375 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003376 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003377
Dan Gohman98ca4f22009-08-05 01:29:28 +00003378 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003379 } else { // VA.isRegLoc()
3380
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003381 // sanity check
3382 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003383
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003384 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003385 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003386 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003387
3388 // Create load nodes to retrieve arguments from the stack
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003389 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003390 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003391 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003392 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003393 }
3394 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003395
3396 // The mips ABIs for returning structs by value requires that we copy
3397 // the sret argument into $v0 for the return. Save the argument into
3398 // a virtual register so that we can access it from the return points.
3399 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3400 unsigned Reg = MipsFI->getSRetReturnReg();
3401 if (!Reg) {
Akira Hatanaka30580ce2012-10-19 22:11:40 +00003402 Reg = MF.getRegInfo().
3403 createVirtualRegister(getRegClassFor(IsN64 ? MVT::i64 : MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003404 MipsFI->setSRetReturnReg(Reg);
3405 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00003406 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00003407 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003408 }
3409
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003410 if (isVarArg)
3411 writeVarArgRegs(OutChains, MipsCCInfo, Chain, dl, DAG);
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003412
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003413 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003414 // the size of Ins and InVals. This only happens when on varg functions
3415 if (!OutChains.empty()) {
3416 OutChains.push_back(Chain);
3417 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3418 &OutChains[0], OutChains.size());
3419 }
3420
Dan Gohman98ca4f22009-08-05 01:29:28 +00003421 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003422}
3423
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003424//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003425// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003426//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003427
Akira Hatanaka97d9f082012-10-10 01:27:09 +00003428bool
3429MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
3430 MachineFunction &MF, bool isVarArg,
3431 const SmallVectorImpl<ISD::OutputArg> &Outs,
3432 LLVMContext &Context) const {
3433 SmallVector<CCValAssign, 16> RVLocs;
3434 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
3435 RVLocs, Context);
3436 return CCInfo.CheckReturn(Outs, RetCC_Mips);
3437}
3438
Dan Gohman98ca4f22009-08-05 01:29:28 +00003439SDValue
3440MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003441 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003442 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003443 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003444 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003445
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003446 // CCValAssign - represent the assignment of
3447 // the return value to a location
3448 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003449
3450 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00003451 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00003452 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003453
Dan Gohman98ca4f22009-08-05 01:29:28 +00003454 // Analize return values.
3455 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003456
Dan Gohman475871a2008-07-27 21:46:04 +00003457 SDValue Flag;
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003458 SmallVector<SDValue, 4> RetOps(1, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003459
3460 // Copy the result values into the output registers.
3461 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3462 CCValAssign &VA = RVLocs[i];
3463 assert(VA.isRegLoc() && "Can only return in registers!");
3464
Akira Hatanaka82099682011-12-19 19:52:25 +00003465 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003466
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003467 // Guarantee that all emitted copies are stuck together with flags.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003468 Flag = Chain.getValue(1);
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003469 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003470 }
3471
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003472 // The mips ABIs for returning structs by value requires that we copy
3473 // the sret argument into $v0 for the return. We saved the argument into
3474 // a virtual register in the entry block, so now we copy the value out
3475 // and into $v0.
3476 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3477 MachineFunction &MF = DAG.getMachineFunction();
3478 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3479 unsigned Reg = MipsFI->getSRetReturnReg();
3480
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003481 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00003482 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00003483 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00003484 unsigned V0 = IsN64 ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003485
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00003486 Chain = DAG.getCopyToReg(Chain, dl, V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003487 Flag = Chain.getValue(1);
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003488 RetOps.push_back(DAG.getRegister(V0, getPointerTy()));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003489 }
3490
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003491 RetOps[0] = Chain; // Update chain.
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00003492
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003493 // Add the flag if we have it.
3494 if (Flag.getNode())
3495 RetOps.push_back(Flag);
3496
3497 // Return on Mips is always a "jr $ra"
3498 return DAG.getNode(MipsISD::Ret, dl, MVT::Other, &RetOps[0], RetOps.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003499}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003500
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003501//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003502// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003503//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003504
3505/// getConstraintType - Given a constraint letter, return the type of
3506/// constraint it is for this target.
3507MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003508getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003509{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003510 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003511 // GCC config/mips/constraints.md
3512 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003513 // 'd' : An address register. Equivalent to r
3514 // unless generating MIPS16 code.
3515 // 'y' : Equivalent to r; retained for
3516 // backwards compatibility.
Eric Christopher1d5a3922012-05-07 06:25:10 +00003517 // 'c' : A register suitable for use in an indirect
3518 // jump. This will always be $25 for -mabicalls.
Eric Christopheraf97f732012-05-07 06:25:19 +00003519 // 'l' : The lo register. 1 word storage.
3520 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003521 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003522 switch (Constraint[0]) {
3523 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003524 case 'd':
3525 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003526 case 'f':
Eric Christopher1d5a3922012-05-07 06:25:10 +00003527 case 'c':
Eric Christopher4adbefe2012-05-07 06:25:15 +00003528 case 'l':
Eric Christopheraf97f732012-05-07 06:25:19 +00003529 case 'x':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003530 return C_RegisterClass;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003531 }
3532 }
3533 return TargetLowering::getConstraintType(Constraint);
3534}
3535
John Thompson44ab89e2010-10-29 17:29:13 +00003536/// Examine constraint type and operand type and determine a weight value.
3537/// This object must already have been set up with the operand type
3538/// and the current alternative constraint selected.
3539TargetLowering::ConstraintWeight
3540MipsTargetLowering::getSingleConstraintMatchWeight(
3541 AsmOperandInfo &info, const char *constraint) const {
3542 ConstraintWeight weight = CW_Invalid;
3543 Value *CallOperandVal = info.CallOperandVal;
3544 // If we don't have a value, we can't do a match,
3545 // but allow it at the lowest weight.
3546 if (CallOperandVal == NULL)
3547 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003548 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00003549 // Look at the constraint type.
3550 switch (*constraint) {
3551 default:
3552 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3553 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003554 case 'd':
3555 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00003556 if (type->isIntegerTy())
3557 weight = CW_Register;
3558 break;
3559 case 'f':
3560 if (type->isFloatTy())
3561 weight = CW_Register;
3562 break;
Eric Christopher1d5a3922012-05-07 06:25:10 +00003563 case 'c': // $25 for indirect jumps
Eric Christopher4adbefe2012-05-07 06:25:15 +00003564 case 'l': // lo register
Eric Christopheraf97f732012-05-07 06:25:19 +00003565 case 'x': // hilo register pair
Eric Christopher1d5a3922012-05-07 06:25:10 +00003566 if (type->isIntegerTy())
3567 weight = CW_SpecificReg;
3568 break;
Eric Christopher50ab0392012-05-07 03:13:32 +00003569 case 'I': // signed 16 bit immediate
Eric Christophere5076d42012-05-07 03:13:42 +00003570 case 'J': // integer zero
Eric Christopherf49f8462012-05-07 05:46:29 +00003571 case 'K': // unsigned 16 bit immediate
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003572 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christopher60cfc792012-05-07 05:46:43 +00003573 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher1ce20342012-05-07 05:46:48 +00003574 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopher54412a72012-05-07 06:25:02 +00003575 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher50ab0392012-05-07 03:13:32 +00003576 if (isa<ConstantInt>(CallOperandVal))
3577 weight = CW_Constant;
3578 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003579 }
3580 return weight;
3581}
3582
Eric Christopher38d64262011-06-29 19:33:04 +00003583/// Given a register class constraint, like 'r', if this corresponds directly
3584/// to an LLVM register class, return a register of 0 and the register class
3585/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003586std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00003587getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003588{
3589 if (Constraint.size() == 1) {
3590 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00003591 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3592 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003593 case 'r':
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003594 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
3595 if (Subtarget->inMips16Mode())
3596 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Craig Topper420761a2012-04-20 07:30:17 +00003597 return std::make_pair(0U, &Mips::CPURegsRegClass);
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003598 }
Jack Carter10de0252012-07-02 23:35:23 +00003599 if (VT == MVT::i64 && !HasMips64)
3600 return std::make_pair(0U, &Mips::CPURegsRegClass);
Eric Christopher0ed1f762012-05-07 03:13:22 +00003601 if (VT == MVT::i64 && HasMips64)
3602 return std::make_pair(0U, &Mips::CPU64RegsRegClass);
3603 // This will generate an error message
3604 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003605 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003606 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003607 return std::make_pair(0U, &Mips::FGR32RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003608 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
3609 if (Subtarget->isFP64bit())
Craig Topper420761a2012-04-20 07:30:17 +00003610 return std::make_pair(0U, &Mips::FGR64RegClass);
3611 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003612 }
Eric Christopher1d5a3922012-05-07 06:25:10 +00003613 break;
3614 case 'c': // register suitable for indirect jump
3615 if (VT == MVT::i32)
3616 return std::make_pair((unsigned)Mips::T9, &Mips::CPURegsRegClass);
3617 assert(VT == MVT::i64 && "Unexpected type.");
3618 return std::make_pair((unsigned)Mips::T9_64, &Mips::CPU64RegsRegClass);
Eric Christopher4adbefe2012-05-07 06:25:15 +00003619 case 'l': // register suitable for indirect jump
3620 if (VT == MVT::i32)
3621 return std::make_pair((unsigned)Mips::LO, &Mips::HILORegClass);
3622 return std::make_pair((unsigned)Mips::LO64, &Mips::HILO64RegClass);
Eric Christopheraf97f732012-05-07 06:25:19 +00003623 case 'x': // register suitable for indirect jump
3624 // Fixme: Not triggering the use of both hi and low
3625 // This will generate an error message
3626 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003627 }
3628 }
3629 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3630}
3631
Eric Christopher50ab0392012-05-07 03:13:32 +00003632/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3633/// vector. If it is invalid, don't add anything to Ops.
3634void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3635 std::string &Constraint,
3636 std::vector<SDValue>&Ops,
3637 SelectionDAG &DAG) const {
3638 SDValue Result(0, 0);
3639
3640 // Only support length 1 constraints for now.
3641 if (Constraint.length() > 1) return;
3642
3643 char ConstraintLetter = Constraint[0];
3644 switch (ConstraintLetter) {
3645 default: break; // This will fall through to the generic implementation
3646 case 'I': // Signed 16 bit constant
3647 // If this fails, the parent routine will give an error
3648 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3649 EVT Type = Op.getValueType();
3650 int64_t Val = C->getSExtValue();
3651 if (isInt<16>(Val)) {
3652 Result = DAG.getTargetConstant(Val, Type);
3653 break;
3654 }
3655 }
3656 return;
Eric Christophere5076d42012-05-07 03:13:42 +00003657 case 'J': // integer zero
3658 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3659 EVT Type = Op.getValueType();
3660 int64_t Val = C->getZExtValue();
3661 if (Val == 0) {
3662 Result = DAG.getTargetConstant(0, Type);
3663 break;
3664 }
3665 }
3666 return;
Eric Christopherf49f8462012-05-07 05:46:29 +00003667 case 'K': // unsigned 16 bit immediate
3668 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3669 EVT Type = Op.getValueType();
3670 uint64_t Val = (uint64_t)C->getZExtValue();
3671 if (isUInt<16>(Val)) {
3672 Result = DAG.getTargetConstant(Val, Type);
3673 break;
3674 }
3675 }
3676 return;
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003677 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3678 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3679 EVT Type = Op.getValueType();
3680 int64_t Val = C->getSExtValue();
3681 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3682 Result = DAG.getTargetConstant(Val, Type);
3683 break;
3684 }
3685 }
3686 return;
Eric Christopher60cfc792012-05-07 05:46:43 +00003687 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3688 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3689 EVT Type = Op.getValueType();
3690 int64_t Val = C->getSExtValue();
3691 if ((Val >= -65535) && (Val <= -1)) {
3692 Result = DAG.getTargetConstant(Val, Type);
3693 break;
3694 }
3695 }
3696 return;
Eric Christopher1ce20342012-05-07 05:46:48 +00003697 case 'O': // signed 15 bit immediate
3698 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3699 EVT Type = Op.getValueType();
3700 int64_t Val = C->getSExtValue();
3701 if ((isInt<15>(Val))) {
3702 Result = DAG.getTargetConstant(Val, Type);
3703 break;
3704 }
3705 }
3706 return;
Eric Christopher54412a72012-05-07 06:25:02 +00003707 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3708 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3709 EVT Type = Op.getValueType();
3710 int64_t Val = C->getSExtValue();
3711 if ((Val <= 65535) && (Val >= 1)) {
3712 Result = DAG.getTargetConstant(Val, Type);
3713 break;
3714 }
3715 }
3716 return;
Eric Christopher50ab0392012-05-07 03:13:32 +00003717 }
3718
3719 if (Result.getNode()) {
3720 Ops.push_back(Result);
3721 return;
3722 }
3723
3724 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3725}
3726
Dan Gohman6520e202008-10-18 02:06:02 +00003727bool
Akira Hatanaka94e47282012-11-17 00:25:41 +00003728MipsTargetLowering::isLegalAddressingMode(const AddrMode &AM, Type *Ty) const {
3729 // No global is ever allowed as a base.
3730 if (AM.BaseGV)
3731 return false;
3732
3733 switch (AM.Scale) {
3734 case 0: // "r+i" or just "i", depending on HasBaseReg.
3735 break;
3736 case 1:
3737 if (!AM.HasBaseReg) // allow "r+i".
3738 break;
3739 return false; // disallow "r+r" or "r+r+i".
3740 default:
3741 return false;
3742 }
3743
3744 return true;
3745}
3746
3747bool
Dan Gohman6520e202008-10-18 02:06:02 +00003748MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3749 // The Mips target isn't yet aware of offsets.
3750 return false;
3751}
Evan Chengeb2f9692009-10-27 19:56:55 +00003752
Akira Hatanakae193b322012-06-13 19:33:32 +00003753EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00003754 unsigned SrcAlign,
3755 bool IsMemset, bool ZeroMemset,
Akira Hatanakae193b322012-06-13 19:33:32 +00003756 bool MemcpyStrSrc,
3757 MachineFunction &MF) const {
3758 if (Subtarget->hasMips64())
3759 return MVT::i64;
3760
3761 return MVT::i32;
3762}
3763
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003764bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3765 if (VT != MVT::f32 && VT != MVT::f64)
3766 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00003767 if (Imm.isNegZero())
3768 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00003769 return Imm.isZero();
3770}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003771
3772unsigned MipsTargetLowering::getJumpTableEncoding() const {
3773 if (IsN64)
3774 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00003775
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003776 return TargetLowering::getJumpTableEncoding();
3777}
Akira Hatanaka7887c902012-10-26 23:56:38 +00003778
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003779MipsTargetLowering::MipsCC::MipsCC(CallingConv::ID CC, bool IsO32_,
3780 CCState &Info)
3781 : CCInfo(Info), CallConv(CC), IsO32(IsO32_) {
Akira Hatanaka7887c902012-10-26 23:56:38 +00003782 // Pre-allocate reserved argument area.
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003783 CCInfo.AllocateStack(reservedArgArea(), 1);
Akira Hatanaka7887c902012-10-26 23:56:38 +00003784}
3785
3786void MipsTargetLowering::MipsCC::
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003787analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args,
3788 bool IsVarArg) {
3789 assert((CallConv != CallingConv::Fast || !IsVarArg) &&
3790 "CallingConv::Fast shouldn't be used for vararg functions.");
3791
Akira Hatanaka7887c902012-10-26 23:56:38 +00003792 unsigned NumOpnds = Args.size();
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003793 llvm::CCAssignFn *FixedFn = fixedArgFn(), *VarFn = varArgFn();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003794
3795 for (unsigned I = 0; I != NumOpnds; ++I) {
3796 MVT ArgVT = Args[I].VT;
3797 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3798 bool R;
3799
3800 if (ArgFlags.isByVal()) {
3801 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3802 continue;
3803 }
3804
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003805 if (IsVarArg && !Args[I].IsFixed)
Akira Hatanaka7887c902012-10-26 23:56:38 +00003806 R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003807 else
3808 R = FixedFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Akira Hatanaka7887c902012-10-26 23:56:38 +00003809
3810 if (R) {
3811#ifndef NDEBUG
3812 dbgs() << "Call operand #" << I << " has unhandled type "
3813 << EVT(ArgVT).getEVTString();
3814#endif
3815 llvm_unreachable(0);
3816 }
3817 }
3818}
3819
3820void MipsTargetLowering::MipsCC::
3821analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args) {
3822 unsigned NumArgs = Args.size();
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003823 llvm::CCAssignFn *FixedFn = fixedArgFn();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003824
3825 for (unsigned I = 0; I != NumArgs; ++I) {
3826 MVT ArgVT = Args[I].VT;
3827 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3828
3829 if (ArgFlags.isByVal()) {
3830 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3831 continue;
3832 }
3833
3834 if (!FixedFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo))
3835 continue;
3836
3837#ifndef NDEBUG
3838 dbgs() << "Formal Arg #" << I << " has unhandled type "
3839 << EVT(ArgVT).getEVTString();
3840#endif
3841 llvm_unreachable(0);
3842 }
3843}
3844
3845void
3846MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT,
3847 MVT LocVT,
3848 CCValAssign::LocInfo LocInfo,
3849 ISD::ArgFlagsTy ArgFlags) {
3850 assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0.");
3851
3852 struct ByValArgInfo ByVal;
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003853 unsigned RegSize = regSize();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003854 unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize);
3855 unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize),
3856 RegSize * 2);
3857
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003858 if (useRegsForByval())
Akira Hatanaka7887c902012-10-26 23:56:38 +00003859 allocateRegs(ByVal, ByValSize, Align);
3860
3861 // Allocate space on caller's stack.
3862 ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs,
3863 Align);
3864 CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT,
3865 LocInfo));
3866 ByValArgs.push_back(ByVal);
3867}
3868
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003869unsigned MipsTargetLowering::MipsCC::numIntArgRegs() const {
3870 return IsO32 ? array_lengthof(O32IntRegs) : array_lengthof(Mips64IntRegs);
3871}
3872
3873unsigned MipsTargetLowering::MipsCC::reservedArgArea() const {
3874 return (IsO32 && (CallConv != CallingConv::Fast)) ? 16 : 0;
3875}
3876
3877const uint16_t *MipsTargetLowering::MipsCC::intArgRegs() const {
3878 return IsO32 ? O32IntRegs : Mips64IntRegs;
3879}
3880
3881llvm::CCAssignFn *MipsTargetLowering::MipsCC::fixedArgFn() const {
3882 if (CallConv == CallingConv::Fast)
3883 return CC_Mips_FastCC;
3884
3885 return IsO32 ? CC_MipsO32 : CC_MipsN;
3886}
3887
3888llvm::CCAssignFn *MipsTargetLowering::MipsCC::varArgFn() const {
3889 return IsO32 ? CC_MipsO32 : CC_MipsN_VarArg;
3890}
3891
3892const uint16_t *MipsTargetLowering::MipsCC::shadowRegs() const {
3893 return IsO32 ? O32IntRegs : Mips64DPRegs;
3894}
3895
Akira Hatanaka7887c902012-10-26 23:56:38 +00003896void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal,
3897 unsigned ByValSize,
3898 unsigned Align) {
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003899 unsigned RegSize = regSize(), NumIntArgRegs = numIntArgRegs();
3900 const uint16_t *IntArgRegs = intArgRegs(), *ShadowRegs = shadowRegs();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003901 assert(!(ByValSize % RegSize) && !(Align % RegSize) &&
3902 "Byval argument's size and alignment should be a multiple of"
3903 "RegSize.");
3904
3905 ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs);
3906
3907 // If Align > RegSize, the first arg register must be even.
3908 if ((Align > RegSize) && (ByVal.FirstIdx % 2)) {
3909 CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]);
3910 ++ByVal.FirstIdx;
3911 }
3912
3913 // Mark the registers allocated.
3914 for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs);
3915 ByValSize -= RegSize, ++I, ++ByVal.NumRegs)
3916 CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3917}
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003918
3919void MipsTargetLowering::
3920copyByValRegs(SDValue Chain, DebugLoc DL, std::vector<SDValue> &OutChains,
3921 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
3922 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
3923 const MipsCC &CC, const ByValArgInfo &ByVal) const {
3924 MachineFunction &MF = DAG.getMachineFunction();
3925 MachineFrameInfo *MFI = MF.getFrameInfo();
3926 unsigned RegAreaSize = ByVal.NumRegs * CC.regSize();
3927 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3928 int FrameObjOffset;
3929
3930 if (RegAreaSize)
3931 FrameObjOffset = (int)CC.reservedArgArea() -
3932 (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize());
3933 else
3934 FrameObjOffset = ByVal.Address;
3935
3936 // Create frame object.
3937 EVT PtrTy = getPointerTy();
3938 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3939 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3940 InVals.push_back(FIN);
3941
3942 if (!ByVal.NumRegs)
3943 return;
3944
3945 // Copy arg registers.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00003946 MVT RegTy = MVT::getIntegerVT(CC.regSize() * 8);
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003947 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3948
3949 for (unsigned I = 0; I < ByVal.NumRegs; ++I) {
3950 unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I];
3951 unsigned VReg = AddLiveIn(MF, ArgReg, RC);
3952 unsigned Offset = I * CC.regSize();
3953 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
3954 DAG.getConstant(Offset, PtrTy));
3955 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3956 StorePtr, MachinePointerInfo(FuncArg, Offset),
3957 false, false, 0);
3958 OutChains.push_back(Store);
3959 }
3960}
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003961
3962// Copy byVal arg to registers and stack.
3963void MipsTargetLowering::
3964passByValArg(SDValue Chain, DebugLoc DL,
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00003965 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003966 SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr,
3967 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
3968 const MipsCC &CC, const ByValArgInfo &ByVal,
3969 const ISD::ArgFlagsTy &Flags, bool isLittle) const {
3970 unsigned ByValSize = Flags.getByValSize();
3971 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
3972 unsigned RegSize = CC.regSize();
3973 unsigned Alignment = std::min(Flags.getByValAlign(), RegSize);
3974 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSize * 8);
3975
3976 if (ByVal.NumRegs) {
3977 const uint16_t *ArgRegs = CC.intArgRegs();
3978 bool LeftoverBytes = (ByVal.NumRegs * RegSize > ByValSize);
3979 unsigned I = 0;
3980
3981 // Copy words to registers.
3982 for (; I < ByVal.NumRegs - LeftoverBytes; ++I, Offset += RegSize) {
3983 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3984 DAG.getConstant(Offset, PtrTy));
3985 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3986 MachinePointerInfo(), false, false, false,
3987 Alignment);
3988 MemOpChains.push_back(LoadVal.getValue(1));
3989 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3990 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3991 }
3992
3993 // Return if the struct has been fully copied.
3994 if (ByValSize == Offset)
3995 return;
3996
3997 // Copy the remainder of the byval argument with sub-word loads and shifts.
3998 if (LeftoverBytes) {
3999 assert((ByValSize > Offset) && (ByValSize < Offset + RegSize) &&
4000 "Size of the remainder should be smaller than RegSize.");
4001 SDValue Val;
4002
4003 for (unsigned LoadSize = RegSize / 2, TotalSizeLoaded = 0;
4004 Offset < ByValSize; LoadSize /= 2) {
4005 unsigned RemSize = ByValSize - Offset;
4006
4007 if (RemSize < LoadSize)
4008 continue;
4009
4010 // Load subword.
4011 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
4012 DAG.getConstant(Offset, PtrTy));
4013 SDValue LoadVal =
4014 DAG.getExtLoad(ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr,
4015 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
4016 false, false, Alignment);
4017 MemOpChains.push_back(LoadVal.getValue(1));
4018
4019 // Shift the loaded value.
4020 unsigned Shamt;
4021
4022 if (isLittle)
4023 Shamt = TotalSizeLoaded;
4024 else
4025 Shamt = (RegSize - (TotalSizeLoaded + LoadSize)) * 8;
4026
4027 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
4028 DAG.getConstant(Shamt, MVT::i32));
4029
4030 if (Val.getNode())
4031 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
4032 else
4033 Val = Shift;
4034
4035 Offset += LoadSize;
4036 TotalSizeLoaded += LoadSize;
4037 Alignment = std::min(Alignment, LoadSize);
4038 }
4039
4040 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
4041 RegsToPass.push_back(std::make_pair(ArgReg, Val));
4042 return;
4043 }
4044 }
4045
4046 // Copy remainder of byval arg to it with memcpy.
4047 unsigned MemCpySize = ByValSize - Offset;
4048 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
4049 DAG.getConstant(Offset, PtrTy));
4050 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
4051 DAG.getIntPtrConstant(ByVal.Address));
4052 Chain = DAG.getMemcpy(Chain, DL, Dst, Src,
4053 DAG.getConstant(MemCpySize, PtrTy), Alignment,
4054 /*isVolatile=*/false, /*AlwaysInline=*/false,
4055 MachinePointerInfo(0), MachinePointerInfo(0));
4056 MemOpChains.push_back(Chain);
4057}
Akira Hatanakaf0848472012-10-27 00:21:13 +00004058
4059void
4060MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
4061 const MipsCC &CC, SDValue Chain,
4062 DebugLoc DL, SelectionDAG &DAG) const {
4063 unsigned NumRegs = CC.numIntArgRegs();
4064 const uint16_t *ArgRegs = CC.intArgRegs();
4065 const CCState &CCInfo = CC.getCCInfo();
4066 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs);
4067 unsigned RegSize = CC.regSize();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00004068 MVT RegTy = MVT::getIntegerVT(RegSize * 8);
Akira Hatanakaf0848472012-10-27 00:21:13 +00004069 const TargetRegisterClass *RC = getRegClassFor(RegTy);
4070 MachineFunction &MF = DAG.getMachineFunction();
4071 MachineFrameInfo *MFI = MF.getFrameInfo();
4072 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
4073
4074 // Offset of the first variable argument from stack pointer.
4075 int VaArgOffset;
4076
4077 if (NumRegs == Idx)
4078 VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize);
4079 else
4080 VaArgOffset =
4081 (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx));
4082
4083 // Record the frame index of the first variable argument
4084 // which is a value necessary to VASTART.
4085 int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
4086 MipsFI->setVarArgsFrameIndex(FI);
4087
4088 // Copy the integer registers that have not been used for argument passing
4089 // to the argument register save area. For O32, the save area is allocated
4090 // in the caller's stack frame, while for N32/64, it is allocated in the
4091 // callee's stack frame.
4092 for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) {
4093 unsigned Reg = AddLiveIn(MF, ArgRegs[I], RC);
4094 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
4095 FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
4096 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
4097 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
4098 MachinePointerInfo(), false, false, 0);
4099 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(0);
4100 OutChains.push_back(Store);
4101 }
4102}