blob: 6788a91d68d56626ed73526f0a438038bed46e23 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070027#include <linux/module.h>
28#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080029#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070030#include <linux/etherdevice.h>
31#include <linux/ethtool.h>
32#include <linux/pci.h>
33#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030034#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070035#include <linux/tcp.h>
36#include <linux/in.h>
37#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080038#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070039#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080040#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070041#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080042#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070043
44#include <asm/irq.h>
45
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070046#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
47#define SKY2_VLAN_TAG_USED 1
48#endif
49
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070050#include "sky2.h"
51
52#define DRV_NAME "sky2"
Stephen Hemmingere4f14822009-06-17 07:30:40 +000053#define DRV_VERSION "1.23"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070054#define PFX DRV_NAME " "
55
56/*
57 * The Yukon II chipset takes 64 bit command blocks (called list elements)
58 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070059 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070060 */
61
Stephen Hemminger14d02632006-09-26 11:57:43 -070062#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070063#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070064#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080065#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070066
Stephen Hemminger793b8832005-09-14 16:06:14 -070067#define TX_RING_SIZE 512
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000068#define TX_DEF_PENDING 128
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080069#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000070#define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
Stephen Hemminger793b8832005-09-14 16:06:14 -070071
72#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070073#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070074#define TX_WATCHDOG (5 * HZ)
75#define NAPI_WEIGHT 64
76#define PHY_RETRIES 1000
77
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070078#define SKY2_EEPROM_MAGIC 0x9955aabb
79
80
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070081#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
82
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070083static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070084 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
85 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080086 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070087
Stephen Hemminger793b8832005-09-14 16:06:14 -070088static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070089module_param(debug, int, 0);
90MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
91
Stephen Hemminger14d02632006-09-26 11:57:43 -070092static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080093module_param(copybreak, int, 0);
94MODULE_PARM_DESC(copybreak, "Receive copy threshold");
95
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080096static int disable_msi = 0;
97module_param(disable_msi, int, 0);
98MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
99
Stephen Hemmingere6cac9b2008-06-17 09:04:26 -0700100static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800101 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
102 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700103 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700104 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800107 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingera3b4fce2008-06-14 10:32:15 -0700120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700139 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700140 { 0 }
141};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700142
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700143MODULE_DEVICE_TABLE(pci, sky2_id_table);
144
145/* Avoid conditionals by using array */
146static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
147static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700148static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700149
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100150static void sky2_set_multicast(struct net_device *dev);
151
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800152/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800153static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700154{
155 int i;
156
157 gma_write16(hw, port, GM_SMI_DATA, val);
158 gma_write16(hw, port, GM_SMI_CTRL,
159 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
160
161 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800162 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
163 if (ctrl == 0xffff)
164 goto io_error;
165
166 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800167 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800168
169 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700170 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800171
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800172 dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800173 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800174
175io_error:
176 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
177 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700178}
179
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800180static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700181{
182 int i;
183
Stephen Hemminger793b8832005-09-14 16:06:14 -0700184 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700185 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
186
187 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800188 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
189 if (ctrl == 0xffff)
190 goto io_error;
191
192 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800193 *val = gma_read16(hw, port, GM_SMI_DATA);
194 return 0;
195 }
196
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800197 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700198 }
199
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800200 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800201 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800202io_error:
203 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
204 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800205}
206
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800207static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800208{
209 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800210 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800211 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700212}
213
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800214
215static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700216{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800217 /* switch power to VCC (WA for VAUX problem) */
218 sky2_write8(hw, B0_POWER_CTRL,
219 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700220
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800221 /* disable Core Clock Division, */
222 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700223
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800224 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
225 /* enable bits are inverted */
226 sky2_write8(hw, B2_Y2_CLK_GATE,
227 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
228 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
229 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
230 else
231 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700232
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700233 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700234 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700235
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800236 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700237
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800238 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700239 /* set all bits to 0 except bits 15..12 and 8 */
240 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800241 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700242
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800243 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700244 /* set all bits to 0 except bits 28 & 27 */
245 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800246 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700247
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800248 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700249
250 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
251 reg = sky2_read32(hw, B2_GP_IO);
252 reg |= GLB_GPIO_STAT_RACE_DIS;
253 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700254
255 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700256 }
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800257}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700258
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800259static void sky2_power_aux(struct sky2_hw *hw)
260{
261 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
262 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
263 else
264 /* enable bits are inverted */
265 sky2_write8(hw, B2_Y2_CLK_GATE,
266 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
267 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
268 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
269
270 /* switch power to VAUX */
271 if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
272 sky2_write8(hw, B0_POWER_CTRL,
273 (PC_VAUX_ENA | PC_VCC_ENA |
274 PC_VAUX_ON | PC_VCC_OFF));
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700275}
276
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700277static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700278{
279 u16 reg;
280
281 /* disable all GMAC IRQ's */
282 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700283
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700284 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
285 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
286 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
287 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
288
289 reg = gma_read16(hw, port, GM_RX_CTRL);
290 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
291 gma_write16(hw, port, GM_RX_CTRL, reg);
292}
293
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700294/* flow control to advertise bits */
295static const u16 copper_fc_adv[] = {
296 [FC_NONE] = 0,
297 [FC_TX] = PHY_M_AN_ASP,
298 [FC_RX] = PHY_M_AN_PC,
299 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
300};
301
302/* flow control to advertise bits when using 1000BaseX */
303static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700304 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700305 [FC_TX] = PHY_M_P_ASYM_MD_X,
306 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700307 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700308};
309
310/* flow control to GMA disable bits */
311static const u16 gm_fc_disable[] = {
312 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
313 [FC_TX] = GM_GPCR_FC_RX_DIS,
314 [FC_RX] = GM_GPCR_FC_TX_DIS,
315 [FC_BOTH] = 0,
316};
317
318
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700319static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
320{
321 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700322 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700323
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700324 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700325 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700326 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
327
328 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700329 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700330 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
331
Stephen Hemminger53419c62007-05-14 12:38:11 -0700332 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700333 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700334 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700335 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
336 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700337 /* set master & slave downshift counter to 1x */
338 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700339
340 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
341 }
342
343 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700344 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700345 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700346 /* enable automatic crossover */
347 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700348
349 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
350 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
351 u16 spec;
352
353 /* Enable Class A driver for FE+ A0 */
354 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
355 spec |= PHY_M_FESC_SEL_CL_A;
356 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
357 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700358 } else {
359 /* disable energy detect */
360 ctrl &= ~PHY_M_PC_EN_DET_MSK;
361
362 /* enable automatic crossover */
363 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
364
Stephen Hemminger53419c62007-05-14 12:38:11 -0700365 /* downshift on PHY 88E1112 and 88E1149 is changed */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700366 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700367 && (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700368 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700369 ctrl &= ~PHY_M_PC_DSC_MSK;
370 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
371 }
372 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700373 } else {
374 /* workaround for deviation #4.88 (CRC errors) */
375 /* disable Automatic Crossover */
376
377 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700378 }
379
380 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
381
382 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700383 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700384 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
385
386 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
387 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
388 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
389 ctrl &= ~PHY_M_MAC_MD_MSK;
390 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700391 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
392
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700393 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700394 /* select page 1 to access Fiber registers */
395 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700396
397 /* for SFP-module set SIGDET polarity to low */
398 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
399 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700400 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700401 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700402
403 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700404 }
405
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700406 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700407 ct1000 = 0;
408 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700409 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700410
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700411 if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700412 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700413 if (sky2->advertising & ADVERTISED_1000baseT_Full)
414 ct1000 |= PHY_M_1000C_AFD;
415 if (sky2->advertising & ADVERTISED_1000baseT_Half)
416 ct1000 |= PHY_M_1000C_AHD;
417 if (sky2->advertising & ADVERTISED_100baseT_Full)
418 adv |= PHY_M_AN_100_FD;
419 if (sky2->advertising & ADVERTISED_100baseT_Half)
420 adv |= PHY_M_AN_100_HD;
421 if (sky2->advertising & ADVERTISED_10baseT_Full)
422 adv |= PHY_M_AN_10_FD;
423 if (sky2->advertising & ADVERTISED_10baseT_Half)
424 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700425
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700426 } else { /* special defines for FIBER (88E1040S only) */
427 if (sky2->advertising & ADVERTISED_1000baseT_Full)
428 adv |= PHY_M_AN_1000X_AFD;
429 if (sky2->advertising & ADVERTISED_1000baseT_Half)
430 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700431 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700432
433 /* Restart Auto-negotiation */
434 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
435 } else {
436 /* forced speed/duplex settings */
437 ct1000 = PHY_M_1000C_MSE;
438
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700439 /* Disable auto update for duplex flow control and duplex */
440 reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700441
442 switch (sky2->speed) {
443 case SPEED_1000:
444 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700445 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700446 break;
447 case SPEED_100:
448 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700449 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700450 break;
451 }
452
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700453 if (sky2->duplex == DUPLEX_FULL) {
454 reg |= GM_GPCR_DUP_FULL;
455 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700456 } else if (sky2->speed < SPEED_1000)
457 sky2->flow_mode = FC_NONE;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700458 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700459
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700460 if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
461 if (sky2_is_copper(hw))
462 adv |= copper_fc_adv[sky2->flow_mode];
463 else
464 adv |= fiber_fc_adv[sky2->flow_mode];
465 } else {
466 reg |= GM_GPCR_AU_FCT_DIS;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700467 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700468
469 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700470 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700471 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
472 else
473 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700474 }
475
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700476 gma_write16(hw, port, GM_GP_CTRL, reg);
477
Stephen Hemminger05745c42007-09-19 15:36:45 -0700478 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700479 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
480
481 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
482 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
483
484 /* Setup Phy LED's */
485 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
486 ledover = 0;
487
488 switch (hw->chip_id) {
489 case CHIP_ID_YUKON_FE:
490 /* on 88E3082 these bits are at 11..9 (shifted left) */
491 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
492
493 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
494
495 /* delete ACT LED control bits */
496 ctrl &= ~PHY_M_FELP_LED1_MSK;
497 /* change ACT LED control to blink mode */
498 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
499 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
500 break;
501
Stephen Hemminger05745c42007-09-19 15:36:45 -0700502 case CHIP_ID_YUKON_FE_P:
503 /* Enable Link Partner Next Page */
504 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
505 ctrl |= PHY_M_PC_ENA_LIP_NP;
506
507 /* disable Energy Detect and enable scrambler */
508 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
509 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
510
511 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
512 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
513 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
514 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
515
516 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
517 break;
518
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700519 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700520 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700521
522 /* select page 3 to access LED control register */
523 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
524
525 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700526 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
527 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
528 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
529 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
530 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700531
532 /* set Polarity Control register */
533 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700534 (PHY_M_POLC_LS1_P_MIX(4) |
535 PHY_M_POLC_IS0_P_MIX(4) |
536 PHY_M_POLC_LOS_CTRL(2) |
537 PHY_M_POLC_INIT_CTRL(2) |
538 PHY_M_POLC_STA1_CTRL(2) |
539 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700540
541 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700542 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700543 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800544
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700545 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800546 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800547 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700548 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
549
550 /* select page 3 to access LED control register */
551 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
552
553 /* set LED Function Control register */
554 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
555 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
556 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
557 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
558 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
559
560 /* set Blink Rate in LED Timer Control Register */
561 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
562 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
563 /* restore page register */
564 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
565 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700566
567 default:
568 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
569 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800570
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700571 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800572 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700573 }
574
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700575 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800576 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700577 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
578
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800579 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700580 gm_phy_write(hw, port, 0x18, 0xaa99);
581 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700582
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700583 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
584 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
585 gm_phy_write(hw, port, 0x18, 0xa204);
586 gm_phy_write(hw, port, 0x17, 0x2002);
587 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800588
589 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700590 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700591 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
592 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
593 /* apply workaround for integrated resistors calibration */
594 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
595 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemmingere1a74b32008-06-17 09:04:24 -0700596 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
597 hw->chip_id < CHIP_ID_YUKON_SUPR) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700598 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800599 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
600
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700601 if ( !(sky2->flags & SKY2_FLAG_AUTO_SPEED)
602 || sky2->speed == SPEED_100) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800603 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800604 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800605 }
606
607 if (ledover)
608 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
609
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700610 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700611
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700612 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700613 if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700614 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
615 else
616 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
617}
618
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700619static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
620static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
621
622static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700623{
624 u32 reg1;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700625
Stephen Hemminger82637e82008-01-23 19:16:04 -0800626 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800627 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700628 reg1 &= ~phy_power[port];
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700629
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700630 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700631 reg1 |= coma_mode[port];
632
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800633 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800634 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
635 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -0700636
637 if (hw->chip_id == CHIP_ID_YUKON_FE)
638 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
639 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
640 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700641}
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700642
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700643static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
644{
645 u32 reg1;
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700646 u16 ctrl;
647
648 /* release GPHY Control reset */
649 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
650
651 /* release GMAC reset */
652 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
653
654 if (hw->flags & SKY2_HW_NEWER_PHY) {
655 /* select page 2 to access MAC control register */
656 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
657
658 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
659 /* allow GMII Power Down */
660 ctrl &= ~PHY_M_MAC_GMIF_PUP;
661 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
662
663 /* set page register back to 0 */
664 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
665 }
666
667 /* setup General Purpose Control Register */
668 gma_write16(hw, port, GM_GP_CTRL,
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700669 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
670 GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
671 GM_GPCR_AU_SPD_DIS);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700672
673 if (hw->chip_id != CHIP_ID_YUKON_EC) {
674 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200675 /* select page 2 to access MAC control register */
676 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700677
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200678 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700679 /* enable Power Down */
680 ctrl |= PHY_M_PC_POW_D_ENA;
681 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200682
683 /* set page register back to 0 */
684 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700685 }
686
687 /* set IEEE compatible Power Down Mode (dev. #4.99) */
688 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
689 }
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700690
691 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
692 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700693 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700694 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
695 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700696}
697
Stephen Hemminger1b537562005-12-20 15:08:07 -0800698/* Force a renegotiation */
699static void sky2_phy_reinit(struct sky2_port *sky2)
700{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800701 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800702 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800703 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800704}
705
Stephen Hemmingere3173832007-02-06 10:45:39 -0800706/* Put device in state to listen for Wake On Lan */
707static void sky2_wol_init(struct sky2_port *sky2)
708{
709 struct sky2_hw *hw = sky2->hw;
710 unsigned port = sky2->port;
711 enum flow_control save_mode;
712 u16 ctrl;
713 u32 reg1;
714
715 /* Bring hardware out of reset */
716 sky2_write16(hw, B0_CTST, CS_RST_CLR);
717 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
718
719 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
720 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
721
722 /* Force to 10/100
723 * sky2_reset will re-enable on resume
724 */
725 save_mode = sky2->flow_mode;
726 ctrl = sky2->advertising;
727
728 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
729 sky2->flow_mode = FC_NONE;
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700730
731 spin_lock_bh(&sky2->phy_lock);
732 sky2_phy_power_up(hw, port);
733 sky2_phy_init(hw, port);
734 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800735
736 sky2->flow_mode = save_mode;
737 sky2->advertising = ctrl;
738
739 /* Set GMAC to no flow control and auto update for speed/duplex */
740 gma_write16(hw, port, GM_GP_CTRL,
741 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
742 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
743
744 /* Set WOL address */
745 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
746 sky2->netdev->dev_addr, ETH_ALEN);
747
748 /* Turn on appropriate WOL control bits */
749 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
750 ctrl = 0;
751 if (sky2->wol & WAKE_PHY)
752 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
753 else
754 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
755
756 if (sky2->wol & WAKE_MAGIC)
757 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
758 else
759 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
760
761 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
762 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
763
764 /* Turn on legacy PCI-Express PME mode */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800765 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800766 reg1 |= PCI_Y2_PME_LEGACY;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800767 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800768
769 /* block receiver */
770 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
771
772}
773
Stephen Hemminger69161612007-06-04 17:23:26 -0700774static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
775{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700776 struct net_device *dev = hw->dev[port];
777
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800778 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
779 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
780 hw->chip_id == CHIP_ID_YUKON_FE_P ||
781 hw->chip_id == CHIP_ID_YUKON_SUPR) {
782 /* Yukon-Extreme B0 and further Extreme devices */
783 /* enable Store & Forward mode for TX */
Stephen Hemminger69161612007-06-04 17:23:26 -0700784
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800785 if (dev->mtu <= ETH_DATA_LEN)
786 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
787 TX_JUMBO_DIS | TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700788
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800789 else
790 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
791 TX_JUMBO_ENA| TX_STFW_ENA);
792 } else {
793 if (dev->mtu <= ETH_DATA_LEN)
794 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
795 else {
796 /* set Tx GMAC FIFO Almost Empty Threshold */
797 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
798 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700799
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800800 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
801
802 /* Can't do offload because of lack of store/forward */
803 dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
804 }
Stephen Hemminger69161612007-06-04 17:23:26 -0700805 }
806}
807
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700808static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
809{
810 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
811 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100812 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700813 int i;
814 const u8 *addr = hw->dev[port]->dev_addr;
815
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700816 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
817 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700818
819 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
820
Stephen Hemminger793b8832005-09-14 16:06:14 -0700821 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700822 /* WA DEV_472 -- looks like crossed wires on port 2 */
823 /* clear GMAC 1 Control reset */
824 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
825 do {
826 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
827 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
828 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
829 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
830 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
831 }
832
Stephen Hemminger793b8832005-09-14 16:06:14 -0700833 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700834
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700835 /* Enable Transmit FIFO Underrun */
836 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
837
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800838 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700839 sky2_phy_power_up(hw, port);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700840 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800841 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700842
843 /* MIB clear */
844 reg = gma_read16(hw, port, GM_PHY_ADDR);
845 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
846
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700847 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
848 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700849 gma_write16(hw, port, GM_PHY_ADDR, reg);
850
851 /* transmit control */
852 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
853
854 /* receive control reg: unicast + multicast + no FCS */
855 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700856 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700857
858 /* transmit flow control */
859 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
860
861 /* transmit parameter */
862 gma_write16(hw, port, GM_TX_PARAM,
863 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
864 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
865 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
866 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
867
868 /* serial mode register */
869 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700870 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700871
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700872 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700873 reg |= GM_SMOD_JUMBO_ENA;
874
875 gma_write16(hw, port, GM_SERIAL_MODE, reg);
876
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700877 /* virtual address for data */
878 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
879
Stephen Hemminger793b8832005-09-14 16:06:14 -0700880 /* physical address: used for pause frames */
881 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
882
883 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700884 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
885 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
886 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
887
888 /* Configure Rx MAC FIFO */
889 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100890 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700891 if (hw->chip_id == CHIP_ID_YUKON_EX ||
892 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100893 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700894
Al Viro25cccec2007-07-20 16:07:33 +0100895 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700896
Stephen Hemminger798fdd02007-12-07 15:22:15 -0800897 if (hw->chip_id == CHIP_ID_YUKON_XL) {
898 /* Hardware errata - clear flush mask */
899 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
900 } else {
901 /* Flush Rx MAC FIFO on any flow control or error */
902 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
903 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700904
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800905 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700906 reg = RX_GMF_FL_THR_DEF + 1;
907 /* Another magic mystery workaround from sk98lin */
908 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
909 hw->chip_rev == CHIP_REV_YU_FE2_A0)
910 reg = 0x178;
911 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700912
913 /* Configure Tx MAC FIFO */
914 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
915 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800916
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700917 /* On chips without ram buffer, pause is controled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -0800918 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800919 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800920 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700921
Stephen Hemminger69161612007-06-04 17:23:26 -0700922 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800923 }
924
Stephen Hemmingere970d1f2007-11-27 11:02:07 -0800925 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
926 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
927 /* disable dynamic watermark */
928 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
929 reg &= ~TX_DYN_WM_ENA;
930 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
931 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700932}
933
Stephen Hemminger67712902006-12-04 15:53:45 -0800934/* Assign Ram Buffer allocation to queue */
935static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700936{
Stephen Hemminger67712902006-12-04 15:53:45 -0800937 u32 end;
938
939 /* convert from K bytes to qwords used for hw register */
940 start *= 1024/8;
941 space *= 1024/8;
942 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700943
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700944 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
945 sky2_write32(hw, RB_ADDR(q, RB_START), start);
946 sky2_write32(hw, RB_ADDR(q, RB_END), end);
947 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
948 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
949
950 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800951 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700952
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800953 /* On receive queue's set the thresholds
954 * give receiver priority when > 3/4 full
955 * send pause when down to 2K
956 */
957 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
958 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700959
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800960 tp = space - 2048/8;
961 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
962 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700963 } else {
964 /* Enable store & forward on Tx queue's because
965 * Tx FIFO is only 1K on Yukon
966 */
967 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
968 }
969
970 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700971 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700972}
973
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700974/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800975static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700976{
977 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
978 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
979 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800980 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700981}
982
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700983/* Setup prefetch unit registers. This is the interface between
984 * hardware and driver list elements
985 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800986static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700987 u64 addr, u32 last)
988{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700989 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
990 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
991 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
992 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
993 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
994 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700995
996 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700997}
998
Mike McCormack9b289c32009-08-14 05:15:12 +0000999static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001000{
Mike McCormack9b289c32009-08-14 05:15:12 +00001001 struct sky2_tx_le *le = sky2->tx_le + *slot;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001002
Mike McCormack9b289c32009-08-14 05:15:12 +00001003 *slot = RING_NEXT(*slot, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001004 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001005 return le;
1006}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001007
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001008static void tx_init(struct sky2_port *sky2)
1009{
1010 struct sky2_tx_le *le;
1011
1012 sky2->tx_prod = sky2->tx_cons = 0;
1013 sky2->tx_tcpsum = 0;
1014 sky2->tx_last_mss = 0;
1015
Mike McCormack9b289c32009-08-14 05:15:12 +00001016 le = get_tx_le(sky2, &sky2->tx_prod);
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001017 le->addr = 0;
1018 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001019}
1020
Stephen Hemminger291ea612006-09-26 11:57:41 -07001021static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
1022 struct sky2_tx_le *le)
1023{
1024 return sky2->tx_ring + (le - sky2->tx_le);
1025}
1026
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001027/* Update chip's next pointer */
1028static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001029{
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001030 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -08001031 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001032 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1033
1034 /* Synchronize I/O on since next processor may write to tail */
1035 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001036}
1037
Stephen Hemminger793b8832005-09-14 16:06:14 -07001038
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001039static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1040{
1041 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001042 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001043 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001044 return le;
1045}
1046
Stephen Hemminger14d02632006-09-26 11:57:43 -07001047/* Build description to hardware for one receive segment */
1048static void sky2_rx_add(struct sky2_port *sky2, u8 op,
1049 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001050{
1051 struct sky2_rx_le *le;
1052
Stephen Hemminger86c68872008-01-10 16:14:12 -08001053 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001054 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001055 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001056 le->opcode = OP_ADDR64 | HW_OWNER;
1057 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001058
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001059 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -08001060 le->addr = cpu_to_le32((u32) map);
1061 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001062 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001063}
1064
Stephen Hemminger14d02632006-09-26 11:57:43 -07001065/* Build description to hardware for one possibly fragmented skb */
1066static void sky2_rx_submit(struct sky2_port *sky2,
1067 const struct rx_ring_info *re)
1068{
1069 int i;
1070
1071 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1072
1073 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1074 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1075}
1076
1077
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001078static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001079 unsigned size)
1080{
1081 struct sk_buff *skb = re->skb;
1082 int i;
1083
1084 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001085 if (unlikely(pci_dma_mapping_error(pdev, re->data_addr)))
1086 return -EIO;
1087
Stephen Hemminger14d02632006-09-26 11:57:43 -07001088 pci_unmap_len_set(re, data_size, size);
1089
1090 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1091 re->frag_addr[i] = pci_map_page(pdev,
1092 skb_shinfo(skb)->frags[i].page,
1093 skb_shinfo(skb)->frags[i].page_offset,
1094 skb_shinfo(skb)->frags[i].size,
1095 PCI_DMA_FROMDEVICE);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001096 return 0;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001097}
1098
1099static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1100{
1101 struct sk_buff *skb = re->skb;
1102 int i;
1103
1104 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1105 PCI_DMA_FROMDEVICE);
1106
1107 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1108 pci_unmap_page(pdev, re->frag_addr[i],
1109 skb_shinfo(skb)->frags[i].size,
1110 PCI_DMA_FROMDEVICE);
1111}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001112
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001113/* Tell chip where to start receive checksum.
1114 * Actually has two checksums, but set both same to avoid possible byte
1115 * order problems.
1116 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001117static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001118{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001119 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001120
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001121 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1122 le->ctrl = 0;
1123 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001124
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001125 sky2_write32(sky2->hw,
1126 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07001127 (sky2->flags & SKY2_FLAG_RX_CHECKSUM)
1128 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001129}
1130
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001131/*
1132 * The RX Stop command will not work for Yukon-2 if the BMU does not
1133 * reach the end of packet and since we can't make sure that we have
1134 * incoming data, we must reset the BMU while it is not doing a DMA
1135 * transfer. Since it is possible that the RX path is still active,
1136 * the RX RAM buffer will be stopped first, so any possible incoming
1137 * data will not trigger a DMA. After the RAM buffer is stopped, the
1138 * BMU is polled until any DMA in progress is ended and only then it
1139 * will be reset.
1140 */
1141static void sky2_rx_stop(struct sky2_port *sky2)
1142{
1143 struct sky2_hw *hw = sky2->hw;
1144 unsigned rxq = rxqaddr[sky2->port];
1145 int i;
1146
1147 /* disable the RAM Buffer receive queue */
1148 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1149
1150 for (i = 0; i < 0xffff; i++)
1151 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1152 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1153 goto stopped;
1154
1155 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1156 sky2->netdev->name);
1157stopped:
1158 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1159
1160 /* reset the Rx prefetch unit */
1161 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger3d1454dd2009-07-16 13:20:57 +00001162 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001163}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001164
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001165/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001166static void sky2_rx_clean(struct sky2_port *sky2)
1167{
1168 unsigned i;
1169
1170 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001171 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001172 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001173
1174 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001175 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001176 kfree_skb(re->skb);
1177 re->skb = NULL;
1178 }
1179 }
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001180 skb_queue_purge(&sky2->rx_recycle);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001181}
1182
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001183/* Basic MII support */
1184static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1185{
1186 struct mii_ioctl_data *data = if_mii(ifr);
1187 struct sky2_port *sky2 = netdev_priv(dev);
1188 struct sky2_hw *hw = sky2->hw;
1189 int err = -EOPNOTSUPP;
1190
1191 if (!netif_running(dev))
1192 return -ENODEV; /* Phy still in reset */
1193
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001194 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001195 case SIOCGMIIPHY:
1196 data->phy_id = PHY_ADDR_MARV;
1197
1198 /* fallthru */
1199 case SIOCGMIIREG: {
1200 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001201
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001202 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001203 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001204 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001205
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001206 data->val_out = val;
1207 break;
1208 }
1209
1210 case SIOCSMIIREG:
1211 if (!capable(CAP_NET_ADMIN))
1212 return -EPERM;
1213
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001214 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001215 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1216 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001217 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001218 break;
1219 }
1220 return err;
1221}
1222
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001223#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001224static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001225{
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001226 if (onoff) {
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001227 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1228 RX_VLAN_STRIP_ON);
1229 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1230 TX_VLAN_TAG_ON);
1231 } else {
1232 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1233 RX_VLAN_STRIP_OFF);
1234 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1235 TX_VLAN_TAG_OFF);
1236 }
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001237}
1238
1239static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1240{
1241 struct sky2_port *sky2 = netdev_priv(dev);
1242 struct sky2_hw *hw = sky2->hw;
1243 u16 port = sky2->port;
1244
1245 netif_tx_lock_bh(dev);
1246 napi_disable(&hw->napi);
1247
1248 sky2->vlgrp = grp;
1249 sky2_set_vlan_mode(hw, port, grp != NULL);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001250
David S. Millerd1d08d12008-01-07 20:53:33 -08001251 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001252 napi_enable(&hw->napi);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001253 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001254}
1255#endif
1256
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001257/* Amount of required worst case padding in rx buffer */
1258static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1259{
1260 return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1261}
1262
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001263/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001264 * Allocate an skb for receiving. If the MTU is large enough
1265 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001266 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001267static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001268{
1269 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001270 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001271
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001272 skb = __skb_dequeue(&sky2->rx_recycle);
1273 if (!skb)
1274 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size
1275 + sky2_rx_pad(sky2->hw));
1276 if (!skb)
1277 goto nomem;
1278
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001279 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001280 unsigned char *start;
1281 /*
1282 * Workaround for a bug in FIFO that cause hang
1283 * if the FIFO if the receive buffer is not 64 byte aligned.
1284 * The buffer returned from netdev_alloc_skb is
1285 * aligned except if slab debugging is enabled.
1286 */
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001287 start = PTR_ALIGN(skb->data, 8);
1288 skb_reserve(skb, start - skb->data);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001289 } else
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001290 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001291
1292 for (i = 0; i < sky2->rx_nfrags; i++) {
1293 struct page *page = alloc_page(GFP_ATOMIC);
1294
1295 if (!page)
1296 goto free_partial;
1297 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001298 }
1299
1300 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001301free_partial:
1302 kfree_skb(skb);
1303nomem:
1304 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001305}
1306
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001307static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1308{
1309 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1310}
1311
Stephen Hemminger82788c72006-01-17 13:43:10 -08001312/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001313 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001314 * Normal case this ends up creating one list element for skb
1315 * in the receive ring. Worst case if using large MTU and each
1316 * allocation falls on a different 64 bit region, that results
1317 * in 6 list elements per ring entry.
1318 * One element is used for checksum enable/disable, and one
1319 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001320 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001321static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001322{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001323 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001324 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001325 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001326 unsigned i, size, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001327
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001328 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001329 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001330
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001331 /* On PCI express lowering the watermark gives better performance */
1332 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1333 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1334
1335 /* These chips have no ram buffer?
1336 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001337 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001338 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1339 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001340 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001341
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001342 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1343
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001344 if (!(hw->flags & SKY2_HW_NEW_LE))
1345 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001346
Stephen Hemminger14d02632006-09-26 11:57:43 -07001347 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001348 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001349
1350 /* Stopping point for hardware truncation */
1351 thresh = (size - 8) / sizeof(u32);
1352
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001353 sky2->rx_nfrags = size >> PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001354 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1355
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001356 /* Compute residue after pages */
1357 size -= sky2->rx_nfrags << PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001358
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001359 /* Optimize to handle small packets and headers */
1360 if (size < copybreak)
1361 size = copybreak;
1362 if (size < ETH_HLEN)
1363 size = ETH_HLEN;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001364
Stephen Hemminger14d02632006-09-26 11:57:43 -07001365 sky2->rx_data_size = size;
1366
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001367 skb_queue_head_init(&sky2->rx_recycle);
1368
Stephen Hemminger14d02632006-09-26 11:57:43 -07001369 /* Fill Rx ring */
1370 for (i = 0; i < sky2->rx_pending; i++) {
1371 re = sky2->rx_ring + i;
1372
1373 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001374 if (!re->skb)
1375 goto nomem;
1376
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001377 if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1378 dev_kfree_skb(re->skb);
1379 re->skb = NULL;
1380 goto nomem;
1381 }
1382
Stephen Hemminger14d02632006-09-26 11:57:43 -07001383 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001384 }
1385
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001386 /*
1387 * The receiver hangs if it receives frames larger than the
1388 * packet buffer. As a workaround, truncate oversize frames, but
1389 * the register is limited to 9 bits, so if you do frames > 2052
1390 * you better get the MTU right!
1391 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001392 if (thresh > 0x1ff)
1393 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1394 else {
1395 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1396 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1397 }
1398
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001399 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001400 sky2_rx_update(sky2, rxq);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001401 return 0;
1402nomem:
1403 sky2_rx_clean(sky2);
1404 return -ENOMEM;
1405}
1406
1407/* Bring up network interface. */
1408static int sky2_up(struct net_device *dev)
1409{
1410 struct sky2_port *sky2 = netdev_priv(dev);
1411 struct sky2_hw *hw = sky2->hw;
1412 unsigned port = sky2->port;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001413 u32 imask, ramsize;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001414 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001415 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001416
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001417 /*
1418 * On dual port PCI-X card, there is an problem where status
1419 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001420 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001421 if (otherdev && netif_running(otherdev) &&
1422 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001423 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001424
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001425 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001426 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001427 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1428
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001429 }
1430
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001431 netif_carrier_off(dev);
1432
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001433 /* must be power of 2 */
1434 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001435 TX_RING_SIZE *
1436 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001437 &sky2->tx_le_map);
1438 if (!sky2->tx_le)
1439 goto err_out;
1440
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001441 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001442 GFP_KERNEL);
1443 if (!sky2->tx_ring)
1444 goto err_out;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001445
1446 tx_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001447
1448 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1449 &sky2->rx_le_map);
1450 if (!sky2->rx_le)
1451 goto err_out;
1452 memset(sky2->rx_le, 0, RX_LE_BYTES);
1453
Stephen Hemminger291ea612006-09-26 11:57:41 -07001454 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001455 GFP_KERNEL);
1456 if (!sky2->rx_ring)
1457 goto err_out;
1458
1459 sky2_mac_init(hw, port);
1460
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001461 /* Register is number of 4K blocks on internal RAM buffer. */
1462 ramsize = sky2_read8(hw, B2_E_0) * 4;
1463 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001464 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001465
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001466 hw->flags |= SKY2_HW_RAM_BUFFER;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001467 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001468 if (ramsize < 16)
1469 rxspace = ramsize / 2;
1470 else
1471 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001472
Stephen Hemminger67712902006-12-04 15:53:45 -08001473 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1474 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1475
1476 /* Make sure SyncQ is disabled */
1477 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1478 RB_RST_SET);
1479 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001480
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001481 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001482
Stephen Hemminger69161612007-06-04 17:23:26 -07001483 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1484 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1485 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1486
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001487 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001488 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1489 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001490 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001491
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001492 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1493 TX_RING_SIZE - 1);
1494
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001495#ifdef SKY2_VLAN_TAG_USED
1496 sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
1497#endif
1498
Mike McCormackf6caa142009-07-31 01:57:42 +00001499 sky2->restarting = 0;
1500
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001501 err = sky2_rx_start(sky2);
Stephen Hemminger6de16232007-10-17 13:26:42 -07001502 if (err)
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001503 goto err_out;
1504
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001505 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001506 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001507 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001508 sky2_write32(hw, B0_IMSK, imask);
Stephen Hemminger1fd82f32009-06-17 07:30:34 +00001509 sky2_read32(hw, B0_IMSK);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001510
Mike McCormackf6caa142009-07-31 01:57:42 +00001511 /* wake queue incase we are restarting */
1512 netif_wake_queue(dev);
1513
Alexey Dobriyana11da892009-01-30 13:45:31 -08001514 if (netif_msg_ifup(sky2))
1515 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07001516
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001517 return 0;
1518
1519err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001520 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001521 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1522 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001523 sky2->rx_le = NULL;
1524 }
1525 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001526 pci_free_consistent(hw->pdev,
1527 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1528 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001529 sky2->tx_le = NULL;
1530 }
1531 kfree(sky2->tx_ring);
1532 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001533
Stephen Hemminger1b537562005-12-20 15:08:07 -08001534 sky2->tx_ring = NULL;
1535 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001536 return err;
1537}
1538
Stephen Hemminger793b8832005-09-14 16:06:14 -07001539/* Modular subtraction in ring */
1540static inline int tx_dist(unsigned tail, unsigned head)
1541{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001542 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001543}
1544
1545/* Number of list elements available for next tx */
1546static inline int tx_avail(const struct sky2_port *sky2)
1547{
Mike McCormackf6caa142009-07-31 01:57:42 +00001548 if (unlikely(sky2->restarting))
1549 return 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001550 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1551}
1552
1553/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001554static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001555{
1556 unsigned count;
1557
1558 count = sizeof(dma_addr_t) / sizeof(u32);
1559 count += skb_shinfo(skb)->nr_frags * count;
1560
Herbert Xu89114af2006-07-08 13:34:32 -07001561 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001562 ++count;
1563
Patrick McHardy84fa7932006-08-29 16:44:56 -07001564 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001565 ++count;
1566
1567 return count;
1568}
1569
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001570/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001571 * Put one packet in ring for transmit.
1572 * A single packet can generate multiple list elements, and
1573 * the number of ring elements will probably be less than the number
1574 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001575 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001576static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1577{
1578 struct sky2_port *sky2 = netdev_priv(dev);
1579 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001580 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001581 struct tx_ring_info *re;
Mike McCormack9b289c32009-08-14 05:15:12 +00001582 unsigned i, len;
1583 u16 slot;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001584 dma_addr_t mapping;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001585 u16 mss;
1586 u8 ctrl;
1587
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001588 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1589 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001590
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001591 len = skb_headlen(skb);
1592 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001593
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001594 if (pci_dma_mapping_error(hw->pdev, mapping))
1595 goto mapping_error;
1596
Mike McCormack9b289c32009-08-14 05:15:12 +00001597 slot = sky2->tx_prod;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001598 if (unlikely(netif_msg_tx_queued(sky2)))
1599 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
Mike McCormack9b289c32009-08-14 05:15:12 +00001600 dev->name, slot, skb->len);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001601
Stephen Hemminger86c68872008-01-10 16:14:12 -08001602 /* Send high bits if needed */
1603 if (sizeof(dma_addr_t) > sizeof(u32)) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001604 le = get_tx_le(sky2, &slot);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001605 le->addr = cpu_to_le32(upper_32_bits(mapping));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001606 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001607 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001608
1609 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001610 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001611 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001612
1613 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001614 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001615
Stephen Hemminger69161612007-06-04 17:23:26 -07001616 if (mss != sky2->tx_last_mss) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001617 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001618 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001619
1620 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001621 le->opcode = OP_MSS | HW_OWNER;
1622 else
1623 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001624 sky2->tx_last_mss = mss;
1625 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001626 }
1627
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001628 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001629#ifdef SKY2_VLAN_TAG_USED
1630 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1631 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1632 if (!le) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001633 le = get_tx_le(sky2, &slot);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001634 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001635 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001636 } else
1637 le->opcode |= OP_VLAN;
1638 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1639 ctrl |= INS_VLAN;
1640 }
1641#endif
1642
1643 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001644 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001645 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001646 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001647 ctrl |= CALSUM; /* auto checksum */
1648 else {
1649 const unsigned offset = skb_transport_offset(skb);
1650 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001651
Stephen Hemminger69161612007-06-04 17:23:26 -07001652 tcpsum = offset << 16; /* sum start */
1653 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001654
Stephen Hemminger69161612007-06-04 17:23:26 -07001655 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1656 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1657 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001658
Stephen Hemminger69161612007-06-04 17:23:26 -07001659 if (tcpsum != sky2->tx_tcpsum) {
1660 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001661
Mike McCormack9b289c32009-08-14 05:15:12 +00001662 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001663 le->addr = cpu_to_le32(tcpsum);
1664 le->length = 0; /* initial checksum value */
1665 le->ctrl = 1; /* one packet */
1666 le->opcode = OP_TCPLISW | HW_OWNER;
1667 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001668 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001669 }
1670
Mike McCormack9b289c32009-08-14 05:15:12 +00001671 le = get_tx_le(sky2, &slot);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001672 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001673 le->length = cpu_to_le16(len);
1674 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001675 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001676
Stephen Hemminger291ea612006-09-26 11:57:41 -07001677 re = tx_le_re(sky2, le);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001678 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001679 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001680 pci_unmap_len_set(re, maplen, len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001681
1682 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001683 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001684
1685 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1686 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001687
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001688 if (pci_dma_mapping_error(hw->pdev, mapping))
1689 goto mapping_unwind;
1690
Stephen Hemminger86c68872008-01-10 16:14:12 -08001691 if (sizeof(dma_addr_t) > sizeof(u32)) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001692 le = get_tx_le(sky2, &slot);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001693 le->addr = cpu_to_le32(upper_32_bits(mapping));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001694 le->ctrl = 0;
1695 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001696 }
1697
Mike McCormack9b289c32009-08-14 05:15:12 +00001698 le = get_tx_le(sky2, &slot);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001699 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001700 le->length = cpu_to_le16(frag->size);
1701 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001702 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001703
Stephen Hemminger291ea612006-09-26 11:57:41 -07001704 re = tx_le_re(sky2, le);
1705 re->skb = skb;
1706 pci_unmap_addr_set(re, mapaddr, mapping);
1707 pci_unmap_len_set(re, maplen, frag->size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001708 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001709
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001710 le->ctrl |= EOP;
1711
Mike McCormack9b289c32009-08-14 05:15:12 +00001712 sky2->tx_prod = slot;
1713
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001714 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1715 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001716
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001717 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001718
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001719 return NETDEV_TX_OK;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001720
1721mapping_unwind:
Mike McCormack9b289c32009-08-14 05:15:12 +00001722 for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, TX_RING_SIZE)) {
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001723 le = sky2->tx_le + i;
1724 re = sky2->tx_ring + i;
1725
1726 switch(le->opcode & ~HW_OWNER) {
1727 case OP_LARGESEND:
1728 case OP_PACKET:
1729 pci_unmap_single(hw->pdev,
1730 pci_unmap_addr(re, mapaddr),
1731 pci_unmap_len(re, maplen),
1732 PCI_DMA_TODEVICE);
1733 break;
1734 case OP_BUFFER:
1735 pci_unmap_page(hw->pdev, pci_unmap_addr(re, mapaddr),
1736 pci_unmap_len(re, maplen),
1737 PCI_DMA_TODEVICE);
1738 break;
1739 }
1740 }
1741
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001742mapping_error:
1743 if (net_ratelimit())
1744 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
1745 dev_kfree_skb(skb);
1746 return NETDEV_TX_OK;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001747}
1748
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001749/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001750 * Free ring elements from starting at tx_cons until "done"
1751 *
Stephen Hemminger481cea42009-08-14 15:33:19 -07001752 * NB:
1753 * 1. The hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001754 * buffers so make sure not to free skb to early.
Stephen Hemminger481cea42009-08-14 15:33:19 -07001755 * 2. This may run in parallel start_xmit because the it only
1756 * looks at the tail of the queue of FIFO (tx_cons), not
1757 * the head (tx_prod)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001758 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001759static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001760{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001761 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001762 struct pci_dev *pdev = sky2->hw->pdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001763 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001764
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001765 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001766
Stephen Hemminger291ea612006-09-26 11:57:41 -07001767 for (idx = sky2->tx_cons; idx != done;
1768 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1769 struct sky2_tx_le *le = sky2->tx_le + idx;
1770 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001771
Stephen Hemminger291ea612006-09-26 11:57:41 -07001772 switch(le->opcode & ~HW_OWNER) {
1773 case OP_LARGESEND:
1774 case OP_PACKET:
1775 pci_unmap_single(pdev,
1776 pci_unmap_addr(re, mapaddr),
1777 pci_unmap_len(re, maplen),
1778 PCI_DMA_TODEVICE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001779 break;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001780 case OP_BUFFER:
1781 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1782 pci_unmap_len(re, maplen),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001783 PCI_DMA_TODEVICE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001784 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001785 }
1786
Stephen Hemminger291ea612006-09-26 11:57:41 -07001787 if (le->ctrl & EOP) {
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001788 struct sk_buff *skb = re->skb;
1789
Stephen Hemminger291ea612006-09-26 11:57:41 -07001790 if (unlikely(netif_msg_tx_done(sky2)))
1791 printk(KERN_DEBUG "%s: tx done %u\n",
1792 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001793
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07001794 dev->stats.tx_packets++;
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001795 dev->stats.tx_bytes += skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001796
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001797 if (skb_queue_len(&sky2->rx_recycle) < sky2->rx_pending
1798 && skb_recycle_check(skb, sky2->rx_data_size
1799 + sky2_rx_pad(sky2->hw)))
1800 __skb_queue_head(&sky2->rx_recycle, skb);
1801 else
1802 dev_kfree_skb_any(skb);
1803
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001804 sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001805 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001806 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001807
Stephen Hemminger291ea612006-09-26 11:57:41 -07001808 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001809 smp_mb();
1810
Stephen Hemminger22e11702006-07-12 15:23:48 -07001811 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001812 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001813}
1814
Mike McCormack264bb4f2009-08-14 05:15:14 +00001815static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
Mike McCormacka5109962009-08-14 05:15:13 +00001816{
Mike McCormacka5109962009-08-14 05:15:13 +00001817 /* Disable Force Sync bit and Enable Alloc bit */
1818 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1819 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1820
1821 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1822 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1823 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1824
1825 /* Reset the PCI FIFO of the async Tx queue */
1826 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1827 BMU_RST_SET | BMU_FIFO_RST);
1828
1829 /* Reset the Tx prefetch units */
1830 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1831 PREF_UNIT_RST_SET);
1832
1833 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1834 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1835}
1836
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001837/* Network shutdown */
1838static int sky2_down(struct net_device *dev)
1839{
1840 struct sky2_port *sky2 = netdev_priv(dev);
1841 struct sky2_hw *hw = sky2->hw;
1842 unsigned port = sky2->port;
1843 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001844 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001845
Stephen Hemminger1b537562005-12-20 15:08:07 -08001846 /* Never really got started! */
1847 if (!sky2->tx_le)
1848 return 0;
1849
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001850 if (netif_msg_ifdown(sky2))
1851 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1852
Mike McCormackf6caa142009-07-31 01:57:42 +00001853 /* explicitly shut off tx incase we're restarting */
1854 sky2->restarting = 1;
1855 netif_tx_disable(dev);
1856
Stephen Hemmingerd104aca2009-06-17 07:30:32 +00001857 /* Force flow control off */
1858 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001859
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001860 /* Stop transmitter */
1861 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1862 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1863
1864 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001865 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001866
1867 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001868 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001869 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1870
1871 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1872
1873 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001874 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1875 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001876 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1877
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001878 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001879
Stephen Hemminger6c835042009-06-17 07:30:35 +00001880 /* Force any delayed status interrrupt and NAPI */
1881 sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
1882 sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
1883 sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
1884 sky2_read8(hw, STAT_ISR_TIMER_CTRL);
1885
Mike McCormacka947a392009-07-21 20:57:56 -07001886 sky2_rx_stop(sky2);
1887
1888 /* Disable port IRQ */
1889 imask = sky2_read32(hw, B0_IMSK);
1890 imask &= ~portirq_msk[port];
1891 sky2_write32(hw, B0_IMSK, imask);
1892 sky2_read32(hw, B0_IMSK);
1893
Stephen Hemminger6c835042009-06-17 07:30:35 +00001894 synchronize_irq(hw->pdev->irq);
1895 napi_synchronize(&hw->napi);
1896
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001897 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -07001898 sky2_phy_power_down(hw, port);
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001899 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001900
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001901 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001902 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1903
Mike McCormack264bb4f2009-08-14 05:15:14 +00001904 sky2_tx_reset(hw, port);
1905
Stephen Hemminger481cea42009-08-14 15:33:19 -07001906 /* Free any pending frames stuck in HW queue */
1907 sky2_tx_complete(sky2, sky2->tx_prod);
1908
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001909 sky2_rx_clean(sky2);
1910
1911 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1912 sky2->rx_le, sky2->rx_le_map);
1913 kfree(sky2->rx_ring);
1914
1915 pci_free_consistent(hw->pdev,
1916 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1917 sky2->tx_le, sky2->tx_le_map);
1918 kfree(sky2->tx_ring);
1919
Stephen Hemminger1b537562005-12-20 15:08:07 -08001920 sky2->tx_le = NULL;
1921 sky2->rx_le = NULL;
1922
1923 sky2->rx_ring = NULL;
1924 sky2->tx_ring = NULL;
1925
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001926 return 0;
1927}
1928
1929static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1930{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001931 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001932 return SPEED_1000;
1933
Stephen Hemminger05745c42007-09-19 15:36:45 -07001934 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1935 if (aux & PHY_M_PS_SPEED_100)
1936 return SPEED_100;
1937 else
1938 return SPEED_10;
1939 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001940
1941 switch (aux & PHY_M_PS_SPEED_MSK) {
1942 case PHY_M_PS_SPEED_1000:
1943 return SPEED_1000;
1944 case PHY_M_PS_SPEED_100:
1945 return SPEED_100;
1946 default:
1947 return SPEED_10;
1948 }
1949}
1950
1951static void sky2_link_up(struct sky2_port *sky2)
1952{
1953 struct sky2_hw *hw = sky2->hw;
1954 unsigned port = sky2->port;
1955 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001956 static const char *fc_name[] = {
1957 [FC_NONE] = "none",
1958 [FC_TX] = "tx",
1959 [FC_RX] = "rx",
1960 [FC_BOTH] = "both",
1961 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001962
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001963 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001964 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001965 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1966 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001967
1968 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1969
1970 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001971
Stephen Hemminger75e80682007-09-19 15:36:46 -07001972 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07001973
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001974 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001975 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001976 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1977
1978 if (netif_msg_link(sky2))
1979 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001980 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001981 sky2->netdev->name, sky2->speed,
1982 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001983 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001984}
1985
1986static void sky2_link_down(struct sky2_port *sky2)
1987{
1988 struct sky2_hw *hw = sky2->hw;
1989 unsigned port = sky2->port;
1990 u16 reg;
1991
1992 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1993
1994 reg = gma_read16(hw, port, GM_GP_CTRL);
1995 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1996 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001997
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001998 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001999
2000 /* Turn on link LED */
2001 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
2002
2003 if (netif_msg_link(sky2))
2004 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002005
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002006 sky2_phy_init(hw, port);
2007}
2008
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002009static enum flow_control sky2_flow(int rx, int tx)
2010{
2011 if (rx)
2012 return tx ? FC_BOTH : FC_RX;
2013 else
2014 return tx ? FC_TX : FC_NONE;
2015}
2016
Stephen Hemminger793b8832005-09-14 16:06:14 -07002017static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
2018{
2019 struct sky2_hw *hw = sky2->hw;
2020 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002021 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002022
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002023 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002024 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002025 if (lpa & PHY_M_AN_RF) {
2026 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
2027 return -1;
2028 }
2029
Stephen Hemminger793b8832005-09-14 16:06:14 -07002030 if (!(aux & PHY_M_PS_SPDUP_RES)) {
2031 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
2032 sky2->netdev->name);
2033 return -1;
2034 }
2035
Stephen Hemminger793b8832005-09-14 16:06:14 -07002036 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07002037 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002038
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002039 /* Since the pause result bits seem to in different positions on
2040 * different chips. look at registers.
2041 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002042 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002043 /* Shift for bits in fiber PHY */
2044 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2045 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002046
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002047 if (advert & ADVERTISE_1000XPAUSE)
2048 advert |= ADVERTISE_PAUSE_CAP;
2049 if (advert & ADVERTISE_1000XPSE_ASYM)
2050 advert |= ADVERTISE_PAUSE_ASYM;
2051 if (lpa & LPA_1000XPAUSE)
2052 lpa |= LPA_PAUSE_CAP;
2053 if (lpa & LPA_1000XPAUSE_ASYM)
2054 lpa |= LPA_PAUSE_ASYM;
2055 }
2056
2057 sky2->flow_status = FC_NONE;
2058 if (advert & ADVERTISE_PAUSE_CAP) {
2059 if (lpa & LPA_PAUSE_CAP)
2060 sky2->flow_status = FC_BOTH;
2061 else if (advert & ADVERTISE_PAUSE_ASYM)
2062 sky2->flow_status = FC_RX;
2063 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2064 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2065 sky2->flow_status = FC_TX;
2066 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002067
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002068 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger93745492007-02-06 10:45:43 -08002069 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002070 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002071
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002072 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002073 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2074 else
2075 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2076
2077 return 0;
2078}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002079
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002080/* Interrupt from PHY */
2081static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002082{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002083 struct net_device *dev = hw->dev[port];
2084 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002085 u16 istatus, phystat;
2086
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07002087 if (!netif_running(dev))
2088 return;
2089
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002090 spin_lock(&sky2->phy_lock);
2091 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2092 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2093
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002094 if (netif_msg_intr(sky2))
2095 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
2096 sky2->netdev->name, istatus, phystat);
2097
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002098 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002099 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002100 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002101 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002102 }
2103
Stephen Hemminger793b8832005-09-14 16:06:14 -07002104 if (istatus & PHY_M_IS_LSP_CHANGE)
2105 sky2->speed = sky2_phy_speed(hw, phystat);
2106
2107 if (istatus & PHY_M_IS_DUP_CHANGE)
2108 sky2->duplex =
2109 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2110
2111 if (istatus & PHY_M_IS_LST_CHANGE) {
2112 if (phystat & PHY_M_PS_LINK_UP)
2113 sky2_link_up(sky2);
2114 else
2115 sky2_link_down(sky2);
2116 }
2117out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002118 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002119}
2120
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002121/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08002122 * and tx queue is full (stopped).
2123 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002124static void sky2_tx_timeout(struct net_device *dev)
2125{
2126 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002127 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002128
2129 if (netif_msg_timer(sky2))
2130 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
2131
Stephen Hemminger8f246642006-03-20 15:48:21 -08002132 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002133 dev->name, sky2->tx_cons, sky2->tx_prod,
2134 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2135 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002136
Stephen Hemminger81906792007-02-15 16:40:33 -08002137 /* can't restart safely under softirq */
2138 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002139}
2140
2141static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2142{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002143 struct sky2_port *sky2 = netdev_priv(dev);
2144 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002145 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002146 int err;
2147 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002148 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002149
2150 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2151 return -EINVAL;
2152
Stephen Hemminger05745c42007-09-19 15:36:45 -07002153 if (new_mtu > ETH_DATA_LEN &&
2154 (hw->chip_id == CHIP_ID_YUKON_FE ||
2155 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002156 return -EINVAL;
2157
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002158 if (!netif_running(dev)) {
2159 dev->mtu = new_mtu;
2160 return 0;
2161 }
2162
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002163 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002164 sky2_write32(hw, B0_IMSK, 0);
2165
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002166 dev->trans_start = jiffies; /* prevent tx timeout */
2167 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002168 napi_disable(&hw->napi);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002169
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002170 synchronize_irq(hw->pdev->irq);
2171
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002172 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002173 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002174
2175 ctl = gma_read16(hw, port, GM_GP_CTRL);
2176 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002177 sky2_rx_stop(sky2);
2178 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002179
2180 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002181
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002182 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2183 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002184
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002185 if (dev->mtu > ETH_DATA_LEN)
2186 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002187
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002188 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002189
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002190 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002191
2192 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002193 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002194
David S. Millerd1d08d12008-01-07 20:53:33 -08002195 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002196 napi_enable(&hw->napi);
2197
Stephen Hemminger1b537562005-12-20 15:08:07 -08002198 if (err)
2199 dev_close(dev);
2200 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002201 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002202
Stephen Hemminger1b537562005-12-20 15:08:07 -08002203 netif_wake_queue(dev);
2204 }
2205
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002206 return err;
2207}
2208
Stephen Hemminger14d02632006-09-26 11:57:43 -07002209/* For small just reuse existing skb for next receive */
2210static struct sk_buff *receive_copy(struct sky2_port *sky2,
2211 const struct rx_ring_info *re,
2212 unsigned length)
2213{
2214 struct sk_buff *skb;
2215
2216 skb = netdev_alloc_skb(sky2->netdev, length + 2);
2217 if (likely(skb)) {
2218 skb_reserve(skb, 2);
2219 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2220 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002221 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002222 skb->ip_summed = re->skb->ip_summed;
2223 skb->csum = re->skb->csum;
2224 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2225 length, PCI_DMA_FROMDEVICE);
2226 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002227 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002228 }
2229 return skb;
2230}
2231
2232/* Adjust length of skb with fragments to match received data */
2233static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2234 unsigned int length)
2235{
2236 int i, num_frags;
2237 unsigned int size;
2238
2239 /* put header into skb */
2240 size = min(length, hdr_space);
2241 skb->tail += size;
2242 skb->len += size;
2243 length -= size;
2244
2245 num_frags = skb_shinfo(skb)->nr_frags;
2246 for (i = 0; i < num_frags; i++) {
2247 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2248
2249 if (length == 0) {
2250 /* don't need this page */
2251 __free_page(frag->page);
2252 --skb_shinfo(skb)->nr_frags;
2253 } else {
2254 size = min(length, (unsigned) PAGE_SIZE);
2255
2256 frag->size = size;
2257 skb->data_len += size;
2258 skb->truesize += size;
2259 skb->len += size;
2260 length -= size;
2261 }
2262 }
2263}
2264
2265/* Normal packet - take skb from ring element and put in a new one */
2266static struct sk_buff *receive_new(struct sky2_port *sky2,
2267 struct rx_ring_info *re,
2268 unsigned int length)
2269{
2270 struct sk_buff *skb, *nskb;
2271 unsigned hdr_space = sky2->rx_data_size;
2272
Stephen Hemminger14d02632006-09-26 11:57:43 -07002273 /* Don't be tricky about reusing pages (yet) */
2274 nskb = sky2_rx_alloc(sky2);
2275 if (unlikely(!nskb))
2276 return NULL;
2277
2278 skb = re->skb;
2279 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2280
2281 prefetch(skb->data);
2282 re->skb = nskb;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00002283 if (sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space)) {
2284 dev_kfree_skb(nskb);
2285 re->skb = skb;
2286 return NULL;
2287 }
Stephen Hemminger14d02632006-09-26 11:57:43 -07002288
2289 if (skb_shinfo(skb)->nr_frags)
2290 skb_put_frags(skb, hdr_space, length);
2291 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002292 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002293 return skb;
2294}
2295
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002296/*
2297 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002298 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002299 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002300static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002301 u16 length, u32 status)
2302{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002303 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002304 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002305 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002306 u16 count = (status & GMR_FS_LEN) >> 16;
2307
2308#ifdef SKY2_VLAN_TAG_USED
2309 /* Account for vlan tag */
2310 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2311 count -= VLAN_HLEN;
2312#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002313
2314 if (unlikely(netif_msg_rx_status(sky2)))
2315 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002316 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002317
Stephen Hemminger793b8832005-09-14 16:06:14 -07002318 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002319 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002320
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002321 /* This chip has hardware problems that generates bogus status.
2322 * So do only marginal checking and expect higher level protocols
2323 * to handle crap frames.
2324 */
2325 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2326 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2327 length != count)
2328 goto okay;
2329
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002330 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002331 goto error;
2332
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002333 if (!(status & GMR_FS_RX_OK))
2334 goto resubmit;
2335
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002336 /* if length reported by DMA does not match PHY, packet was truncated */
2337 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002338 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002339
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002340okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002341 if (length < copybreak)
2342 skb = receive_copy(sky2, re, length);
2343 else
2344 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002345resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002346 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002347
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002348 return skb;
2349
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002350len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002351 /* Truncation of overlength packets
2352 causes PHY length to not match MAC length */
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002353 ++dev->stats.rx_length_errors;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002354 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002355 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2356 dev->name, status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002357 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002358
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002359error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002360 ++dev->stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002361 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002362 dev->stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002363 goto resubmit;
2364 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002365
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002366 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002367 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002368 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002369
2370 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002371 dev->stats.rx_length_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002372 if (status & GMR_FS_FRAGMENT)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002373 dev->stats.rx_frame_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002374 if (status & GMR_FS_CRC_ERR)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002375 dev->stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002376
Stephen Hemminger793b8832005-09-14 16:06:14 -07002377 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002378}
2379
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002380/* Transmit complete */
2381static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002382{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002383 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002384
Stephen Hemminger481cea42009-08-14 15:33:19 -07002385 if (likely(netif_running(dev) && !sky2->restarting))
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002386 sky2_tx_complete(sky2, last);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002387}
2388
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002389static inline void sky2_skb_rx(const struct sky2_port *sky2,
2390 u32 status, struct sk_buff *skb)
2391{
2392#ifdef SKY2_VLAN_TAG_USED
2393 u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
2394 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2395 if (skb->ip_summed == CHECKSUM_NONE)
2396 vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
2397 else
2398 vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
2399 vlan_tag, skb);
2400 return;
2401 }
2402#endif
2403 if (skb->ip_summed == CHECKSUM_NONE)
2404 netif_receive_skb(skb);
2405 else
2406 napi_gro_receive(&sky2->hw->napi, skb);
2407}
2408
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002409static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2410 unsigned packets, unsigned bytes)
2411{
2412 if (packets) {
2413 struct net_device *dev = hw->dev[port];
2414
2415 dev->stats.rx_packets += packets;
2416 dev->stats.rx_bytes += bytes;
2417 dev->last_rx = jiffies;
2418 sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
2419 }
2420}
2421
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002422/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002423static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002424{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002425 int work_done = 0;
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002426 unsigned int total_bytes[2] = { 0 };
2427 unsigned int total_packets[2] = { 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002428
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002429 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002430 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002431 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002432 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002433 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002434 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002435 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002436 u32 status;
2437 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002438 u8 opcode = le->opcode;
2439
2440 if (!(opcode & HW_OWNER))
2441 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002442
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002443 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002444
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002445 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002446 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002447 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002448 length = le16_to_cpu(le->length);
2449 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002450
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002451 le->opcode = 0;
2452 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002453 case OP_RXSTAT:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002454 total_packets[port]++;
2455 total_bytes[port] += length;
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002456 skb = sky2_receive(dev, length, status);
Stephen Hemminger3225b912007-05-14 12:38:12 -07002457 if (unlikely(!skb)) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002458 dev->stats.rx_dropped++;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002459 break;
Stephen Hemminger3225b912007-05-14 12:38:12 -07002460 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002461
Stephen Hemminger69161612007-06-04 17:23:26 -07002462 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002463 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002464 if ((sky2->flags & SKY2_FLAG_RX_CHECKSUM) &&
Stephen Hemminger69161612007-06-04 17:23:26 -07002465 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2466 (le->css & CSS_TCPUDPCSOK))
2467 skb->ip_summed = CHECKSUM_UNNECESSARY;
2468 else
2469 skb->ip_summed = CHECKSUM_NONE;
2470 }
2471
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002472 skb->protocol = eth_type_trans(skb, dev);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002473
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002474 sky2_skb_rx(sky2, status, skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002475
Stephen Hemminger22e11702006-07-12 15:23:48 -07002476 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002477 if (++work_done >= to_do)
2478 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002479 break;
2480
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002481#ifdef SKY2_VLAN_TAG_USED
2482 case OP_RXVLAN:
2483 sky2->rx_tag = length;
2484 break;
2485
2486 case OP_RXCHKSVLAN:
2487 sky2->rx_tag = length;
2488 /* fall through */
2489#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002490 case OP_RXCHKS:
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002491 if (!(sky2->flags & SKY2_FLAG_RX_CHECKSUM))
Stephen Hemminger87418302007-03-08 12:42:30 -08002492 break;
2493
Stephen Hemminger05745c42007-09-19 15:36:45 -07002494 /* If this happens then driver assuming wrong format */
2495 if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
2496 if (net_ratelimit())
2497 printk(KERN_NOTICE "%s: unexpected"
2498 " checksum status\n",
2499 dev->name);
Stephen Hemminger69161612007-06-04 17:23:26 -07002500 break;
Stephen Hemminger05745c42007-09-19 15:36:45 -07002501 }
Stephen Hemminger69161612007-06-04 17:23:26 -07002502
Stephen Hemminger87418302007-03-08 12:42:30 -08002503 /* Both checksum counters are programmed to start at
2504 * the same offset, so unless there is a problem they
2505 * should match. This failure is an early indication that
2506 * hardware receive checksumming won't work.
2507 */
2508 if (likely(status >> 16 == (status & 0xffff))) {
2509 skb = sky2->rx_ring[sky2->rx_next].skb;
2510 skb->ip_summed = CHECKSUM_COMPLETE;
Anton Vorontsovb9389792009-06-26 09:28:42 -07002511 skb->csum = le16_to_cpu(status);
Stephen Hemminger87418302007-03-08 12:42:30 -08002512 } else {
2513 printk(KERN_NOTICE PFX "%s: hardware receive "
2514 "checksum problem (status = %#x)\n",
2515 dev->name, status);
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002516 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
2517
Stephen Hemminger87418302007-03-08 12:42:30 -08002518 sky2_write32(sky2->hw,
Stephen Hemminger69161612007-06-04 17:23:26 -07002519 Q_ADDR(rxqaddr[port], Q_CSR),
Stephen Hemminger87418302007-03-08 12:42:30 -08002520 BMU_DIS_RX_CHKSUM);
2521 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002522 break;
2523
2524 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002525 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002526 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2527 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002528 if (hw->dev[1])
2529 sky2_tx_done(hw->dev[1],
2530 ((status >> 24) & 0xff)
2531 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002532 break;
2533
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002534 default:
2535 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002536 printk(KERN_WARNING PFX
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002537 "unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002538 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002539 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002540
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002541 /* Fully processed status ring so clear irq */
2542 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2543
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002544exit_loop:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002545 sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2546 sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002547
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002548 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002549}
2550
2551static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2552{
2553 struct net_device *dev = hw->dev[port];
2554
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002555 if (net_ratelimit())
2556 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2557 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002558
2559 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002560 if (net_ratelimit())
2561 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2562 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002563 /* Clear IRQ */
2564 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2565 }
2566
2567 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002568 if (net_ratelimit())
2569 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2570 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002571
2572 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2573 }
2574
2575 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002576 if (net_ratelimit())
2577 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002578 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2579 }
2580
2581 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002582 if (net_ratelimit())
2583 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002584 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2585 }
2586
2587 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002588 if (net_ratelimit())
2589 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2590 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002591 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2592 }
2593}
2594
2595static void sky2_hw_intr(struct sky2_hw *hw)
2596{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002597 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002598 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002599 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2600
2601 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002602
Stephen Hemminger793b8832005-09-14 16:06:14 -07002603 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002604 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002605
2606 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002607 u16 pci_err;
2608
Stephen Hemminger82637e82008-01-23 19:16:04 -08002609 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002610 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002611 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002612 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002613 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002614
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002615 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002616 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002617 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002618 }
2619
2620 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002621 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002622 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002623
Stephen Hemminger82637e82008-01-23 19:16:04 -08002624 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002625 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2626 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2627 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002628 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002629 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002630
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002631 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002632 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002633 }
2634
2635 if (status & Y2_HWE_L1_MASK)
2636 sky2_hw_error(hw, 0, status);
2637 status >>= 8;
2638 if (status & Y2_HWE_L1_MASK)
2639 sky2_hw_error(hw, 1, status);
2640}
2641
2642static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2643{
2644 struct net_device *dev = hw->dev[port];
2645 struct sky2_port *sky2 = netdev_priv(dev);
2646 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2647
2648 if (netif_msg_intr(sky2))
2649 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2650 dev->name, status);
2651
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002652 if (status & GM_IS_RX_CO_OV)
2653 gma_read16(hw, port, GM_RX_IRQ_SRC);
2654
2655 if (status & GM_IS_TX_CO_OV)
2656 gma_read16(hw, port, GM_TX_IRQ_SRC);
2657
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002658 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002659 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002660 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2661 }
2662
2663 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002664 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002665 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2666 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002667}
2668
Stephen Hemminger40b01722007-04-11 14:47:59 -07002669/* This should never happen it is a bug. */
2670static void sky2_le_error(struct sky2_hw *hw, unsigned port,
2671 u16 q, unsigned ring_size)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002672{
2673 struct net_device *dev = hw->dev[port];
2674 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002675 unsigned idx;
2676 const u64 *le = (q == Q_R1 || q == Q_R2)
2677 ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002678
Stephen Hemminger40b01722007-04-11 14:47:59 -07002679 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2680 printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
2681 dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
2682 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002683
Stephen Hemminger40b01722007-04-11 14:47:59 -07002684 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002685}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002686
Stephen Hemminger75e80682007-09-19 15:36:46 -07002687static int sky2_rx_hung(struct net_device *dev)
2688{
2689 struct sky2_port *sky2 = netdev_priv(dev);
2690 struct sky2_hw *hw = sky2->hw;
2691 unsigned port = sky2->port;
2692 unsigned rxq = rxqaddr[port];
2693 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2694 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2695 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2696 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2697
2698 /* If idle and MAC or PCI is stuck */
2699 if (sky2->check.last == dev->last_rx &&
2700 ((mac_rp == sky2->check.mac_rp &&
2701 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2702 /* Check if the PCI RX hang */
2703 (fifo_rp == sky2->check.fifo_rp &&
2704 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2705 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2706 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2707 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2708 return 1;
2709 } else {
2710 sky2->check.last = dev->last_rx;
2711 sky2->check.mac_rp = mac_rp;
2712 sky2->check.mac_lev = mac_lev;
2713 sky2->check.fifo_rp = fifo_rp;
2714 sky2->check.fifo_lev = fifo_lev;
2715 return 0;
2716 }
2717}
2718
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002719static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002720{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002721 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002722
Stephen Hemminger75e80682007-09-19 15:36:46 -07002723 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002724 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002725 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002726 } else {
2727 int i, active = 0;
2728
2729 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002730 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002731 if (!netif_running(dev))
2732 continue;
2733 ++active;
2734
2735 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002736 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002737 sky2_rx_hung(dev)) {
2738 pr_info(PFX "%s: receiver hang detected\n",
2739 dev->name);
2740 schedule_work(&hw->restart_work);
2741 return;
2742 }
2743 }
2744
2745 if (active == 0)
2746 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002747 }
2748
Stephen Hemminger75e80682007-09-19 15:36:46 -07002749 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002750}
2751
Stephen Hemminger40b01722007-04-11 14:47:59 -07002752/* Hardware/software error handling */
2753static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002754{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002755 if (net_ratelimit())
2756 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002757
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002758 if (status & Y2_IS_HW_ERR)
2759 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002760
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002761 if (status & Y2_IS_IRQ_MAC1)
2762 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002763
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002764 if (status & Y2_IS_IRQ_MAC2)
2765 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002766
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002767 if (status & Y2_IS_CHK_RX1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002768 sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002769
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002770 if (status & Y2_IS_CHK_RX2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002771 sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002772
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002773 if (status & Y2_IS_CHK_TXA1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002774 sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002775
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002776 if (status & Y2_IS_CHK_TXA2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002777 sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
2778}
2779
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002780static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002781{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002782 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002783 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002784 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002785 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002786
2787 if (unlikely(status & Y2_IS_ERROR))
2788 sky2_err_intr(hw, status);
2789
2790 if (status & Y2_IS_IRQ_PHY1)
2791 sky2_phy_intr(hw, 0);
2792
2793 if (status & Y2_IS_IRQ_PHY2)
2794 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002795
Stephen Hemminger26691832007-10-11 18:31:13 -07002796 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2797 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002798
David S. Miller6f535762007-10-11 18:08:29 -07002799 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07002800 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002801 }
David S. Miller6f535762007-10-11 18:08:29 -07002802
Stephen Hemminger26691832007-10-11 18:31:13 -07002803 napi_complete(napi);
2804 sky2_read32(hw, B0_Y2_SP_LISR);
2805done:
2806
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002807 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002808}
2809
David Howells7d12e782006-10-05 14:55:46 +01002810static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002811{
2812 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002813 u32 status;
2814
2815 /* Reading this mask interrupts as side effect */
2816 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2817 if (status == 0 || status == ~0)
2818 return IRQ_NONE;
2819
2820 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002821
2822 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002823
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002824 return IRQ_HANDLED;
2825}
2826
2827#ifdef CONFIG_NET_POLL_CONTROLLER
2828static void sky2_netpoll(struct net_device *dev)
2829{
2830 struct sky2_port *sky2 = netdev_priv(dev);
2831
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002832 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002833}
2834#endif
2835
2836/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002837static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002838{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002839 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002840 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002841 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002842 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002843 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002844 case CHIP_ID_YUKON_UL_2:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002845 return 125;
2846
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002847 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002848 return 100;
2849
2850 case CHIP_ID_YUKON_FE_P:
2851 return 50;
2852
2853 case CHIP_ID_YUKON_XL:
2854 return 156;
2855
2856 default:
2857 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002858 }
2859}
2860
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002861static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2862{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002863 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002864}
2865
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002866static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2867{
2868 return clk / sky2_mhz(hw);
2869}
2870
2871
Stephen Hemmingere3173832007-02-06 10:45:39 -08002872static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002873{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002874 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002875
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002876 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002877 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07002878
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002879 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002880
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002881 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002882 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2883
2884 switch(hw->chip_id) {
2885 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002886 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002887 break;
2888
2889 case CHIP_ID_YUKON_EC_U:
2890 hw->flags = SKY2_HW_GIGABIT
2891 | SKY2_HW_NEWER_PHY
2892 | SKY2_HW_ADV_POWER_CTL;
2893 break;
2894
2895 case CHIP_ID_YUKON_EX:
2896 hw->flags = SKY2_HW_GIGABIT
2897 | SKY2_HW_NEWER_PHY
2898 | SKY2_HW_NEW_LE
2899 | SKY2_HW_ADV_POWER_CTL;
2900
2901 /* New transmit checksum */
2902 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2903 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2904 break;
2905
2906 case CHIP_ID_YUKON_EC:
2907 /* This rev is really old, and requires untested workarounds */
2908 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2909 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2910 return -EOPNOTSUPP;
2911 }
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002912 hw->flags = SKY2_HW_GIGABIT;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002913 break;
2914
2915 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002916 break;
2917
Stephen Hemminger05745c42007-09-19 15:36:45 -07002918 case CHIP_ID_YUKON_FE_P:
2919 hw->flags = SKY2_HW_NEWER_PHY
2920 | SKY2_HW_NEW_LE
2921 | SKY2_HW_AUTO_TX_SUM
2922 | SKY2_HW_ADV_POWER_CTL;
2923 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002924
2925 case CHIP_ID_YUKON_SUPR:
2926 hw->flags = SKY2_HW_GIGABIT
2927 | SKY2_HW_NEWER_PHY
2928 | SKY2_HW_NEW_LE
2929 | SKY2_HW_AUTO_TX_SUM
2930 | SKY2_HW_ADV_POWER_CTL;
2931 break;
2932
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002933 case CHIP_ID_YUKON_UL_2:
2934 hw->flags = SKY2_HW_GIGABIT
2935 | SKY2_HW_ADV_POWER_CTL;
2936 break;
2937
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002938 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002939 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2940 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002941 return -EOPNOTSUPP;
2942 }
2943
Stephen Hemmingere3173832007-02-06 10:45:39 -08002944 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002945 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
2946 hw->flags |= SKY2_HW_FIBRE_PHY;
2947
Stephen Hemmingere3173832007-02-06 10:45:39 -08002948 hw->ports = 1;
2949 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2950 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2951 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2952 ++hw->ports;
2953 }
2954
2955 return 0;
2956}
2957
2958static void sky2_reset(struct sky2_hw *hw)
2959{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002960 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002961 u16 status;
Stephen Hemminger555382c2007-08-29 12:58:14 -07002962 int i, cap;
2963 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002964
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002965 /* disable ASF */
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07002966 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2967 status = sky2_read16(hw, HCU_CCSR);
2968 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2969 HCU_CCSR_UC_STATE_MSK);
2970 sky2_write16(hw, HCU_CCSR, status);
2971 } else
2972 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2973 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002974
2975 /* do a SW reset */
2976 sky2_write8(hw, B0_CTST, CS_RST_SET);
2977 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2978
Stephen Hemmingerac93a392007-11-05 15:52:08 -08002979 /* allow writes to PCI config */
2980 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2981
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002982 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002983 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002984 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002985 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002986
2987 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2988
Stephen Hemminger555382c2007-08-29 12:58:14 -07002989 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
2990 if (cap) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002991 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2992 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002993
Stephen Hemminger555382c2007-08-29 12:58:14 -07002994 /* If error bit is stuck on ignore it */
2995 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
2996 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002997 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07002998 hwe_mask |= Y2_IS_PCI_EXP;
2999 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003000
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08003001 sky2_power_on(hw);
Stephen Hemminger82637e82008-01-23 19:16:04 -08003002 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003003
3004 for (i = 0; i < hw->ports; i++) {
3005 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3006 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07003007
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003008 if (hw->chip_id == CHIP_ID_YUKON_EX ||
3009 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07003010 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
3011 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
3012 | GMC_BYP_RETR_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003013 }
3014
Stephen Hemminger793b8832005-09-14 16:06:14 -07003015 /* Clear I2C IRQ noise */
3016 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003017
3018 /* turn off hardware timer (unused) */
3019 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
3020 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003021
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003022 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
3023
Stephen Hemminger69634ee2005-12-09 11:35:06 -08003024 /* Turn off descriptor polling */
3025 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003026
3027 /* Turn off receive timestamp */
3028 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003029 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003030
3031 /* enable the Tx Arbiters */
3032 for (i = 0; i < hw->ports; i++)
3033 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3034
3035 /* Initialize ram interface */
3036 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003037 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003038
3039 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3040 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3041 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3042 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3043 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3044 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3045 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3046 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3047 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3048 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3049 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3050 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3051 }
3052
Stephen Hemminger555382c2007-08-29 12:58:14 -07003053 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003054
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003055 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07003056 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003057
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003058 memset(hw->st_le, 0, STATUS_LE_BYTES);
3059 hw->st_idx = 0;
3060
3061 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3062 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3063
3064 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003065 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003066
3067 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003068 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003069
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003070 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3071 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003072
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003073 /* set Status-FIFO ISR watermark */
3074 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3075 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3076 else
3077 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003078
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003079 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003080 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3081 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003082
Stephen Hemminger793b8832005-09-14 16:06:14 -07003083 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003084 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3085
3086 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3087 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3088 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003089}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003090
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003091/* Take device down (offline).
3092 * Equivalent to doing dev_stop() but this does not
3093 * inform upper layers of the transistion.
3094 */
3095static void sky2_detach(struct net_device *dev)
3096{
3097 if (netif_running(dev)) {
3098 netif_device_detach(dev); /* stop txq */
3099 sky2_down(dev);
3100 }
3101}
3102
3103/* Bring device back after doing sky2_detach */
3104static int sky2_reattach(struct net_device *dev)
3105{
3106 int err = 0;
3107
3108 if (netif_running(dev)) {
3109 err = sky2_up(dev);
3110 if (err) {
3111 printk(KERN_INFO PFX "%s: could not restart %d\n",
3112 dev->name, err);
3113 dev_close(dev);
3114 } else {
3115 netif_device_attach(dev);
3116 sky2_set_multicast(dev);
3117 }
3118 }
3119
3120 return err;
3121}
3122
Stephen Hemminger81906792007-02-15 16:40:33 -08003123static void sky2_restart(struct work_struct *work)
3124{
3125 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003126 int i;
Stephen Hemminger81906792007-02-15 16:40:33 -08003127
Stephen Hemminger81906792007-02-15 16:40:33 -08003128 rtnl_lock();
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003129 for (i = 0; i < hw->ports; i++)
3130 sky2_detach(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08003131
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08003132 napi_disable(&hw->napi);
3133 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger81906792007-02-15 16:40:33 -08003134 sky2_reset(hw);
3135 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07003136 napi_enable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08003137
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003138 for (i = 0; i < hw->ports; i++)
3139 sky2_reattach(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08003140
Stephen Hemminger81906792007-02-15 16:40:33 -08003141 rtnl_unlock();
3142}
3143
Stephen Hemmingere3173832007-02-06 10:45:39 -08003144static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3145{
3146 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3147}
3148
3149static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3150{
3151 const struct sky2_port *sky2 = netdev_priv(dev);
3152
3153 wol->supported = sky2_wol_supported(sky2->hw);
3154 wol->wolopts = sky2->wol;
3155}
3156
3157static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3158{
3159 struct sky2_port *sky2 = netdev_priv(dev);
3160 struct sky2_hw *hw = sky2->hw;
3161
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07003162 if ((wol->wolopts & ~sky2_wol_supported(sky2->hw))
3163 || !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingere3173832007-02-06 10:45:39 -08003164 return -EOPNOTSUPP;
3165
3166 sky2->wol = wol->wolopts;
3167
Stephen Hemminger05745c42007-09-19 15:36:45 -07003168 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3169 hw->chip_id == CHIP_ID_YUKON_EX ||
3170 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingere3173832007-02-06 10:45:39 -08003171 sky2_write32(hw, B0_CTST, sky2->wol
3172 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
3173
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07003174 device_set_wakeup_enable(&hw->pdev->dev, sky2->wol);
3175
Stephen Hemmingere3173832007-02-06 10:45:39 -08003176 if (!netif_running(dev))
3177 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003178 return 0;
3179}
3180
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003181static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003182{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003183 if (sky2_is_copper(hw)) {
3184 u32 modes = SUPPORTED_10baseT_Half
3185 | SUPPORTED_10baseT_Full
3186 | SUPPORTED_100baseT_Half
3187 | SUPPORTED_100baseT_Full
3188 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003189
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003190 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003191 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003192 | SUPPORTED_1000baseT_Full;
3193 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003194 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003195 return SUPPORTED_1000baseT_Half
3196 | SUPPORTED_1000baseT_Full
3197 | SUPPORTED_Autoneg
3198 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003199}
3200
Stephen Hemminger793b8832005-09-14 16:06:14 -07003201static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003202{
3203 struct sky2_port *sky2 = netdev_priv(dev);
3204 struct sky2_hw *hw = sky2->hw;
3205
3206 ecmd->transceiver = XCVR_INTERNAL;
3207 ecmd->supported = sky2_supported_modes(hw);
3208 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003209 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003210 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003211 ecmd->speed = sky2->speed;
3212 } else {
3213 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003214 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003215 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003216
3217 ecmd->advertising = sky2->advertising;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003218 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
3219 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003220 ecmd->duplex = sky2->duplex;
3221 return 0;
3222}
3223
3224static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3225{
3226 struct sky2_port *sky2 = netdev_priv(dev);
3227 const struct sky2_hw *hw = sky2->hw;
3228 u32 supported = sky2_supported_modes(hw);
3229
3230 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003231 sky2->flags |= SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003232 ecmd->advertising = supported;
3233 sky2->duplex = -1;
3234 sky2->speed = -1;
3235 } else {
3236 u32 setting;
3237
Stephen Hemminger793b8832005-09-14 16:06:14 -07003238 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003239 case SPEED_1000:
3240 if (ecmd->duplex == DUPLEX_FULL)
3241 setting = SUPPORTED_1000baseT_Full;
3242 else if (ecmd->duplex == DUPLEX_HALF)
3243 setting = SUPPORTED_1000baseT_Half;
3244 else
3245 return -EINVAL;
3246 break;
3247 case SPEED_100:
3248 if (ecmd->duplex == DUPLEX_FULL)
3249 setting = SUPPORTED_100baseT_Full;
3250 else if (ecmd->duplex == DUPLEX_HALF)
3251 setting = SUPPORTED_100baseT_Half;
3252 else
3253 return -EINVAL;
3254 break;
3255
3256 case SPEED_10:
3257 if (ecmd->duplex == DUPLEX_FULL)
3258 setting = SUPPORTED_10baseT_Full;
3259 else if (ecmd->duplex == DUPLEX_HALF)
3260 setting = SUPPORTED_10baseT_Half;
3261 else
3262 return -EINVAL;
3263 break;
3264 default:
3265 return -EINVAL;
3266 }
3267
3268 if ((setting & supported) == 0)
3269 return -EINVAL;
3270
3271 sky2->speed = ecmd->speed;
3272 sky2->duplex = ecmd->duplex;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003273 sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003274 }
3275
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003276 sky2->advertising = ecmd->advertising;
3277
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003278 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003279 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003280 sky2_set_multicast(dev);
3281 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003282
3283 return 0;
3284}
3285
3286static void sky2_get_drvinfo(struct net_device *dev,
3287 struct ethtool_drvinfo *info)
3288{
3289 struct sky2_port *sky2 = netdev_priv(dev);
3290
3291 strcpy(info->driver, DRV_NAME);
3292 strcpy(info->version, DRV_VERSION);
3293 strcpy(info->fw_version, "N/A");
3294 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3295}
3296
3297static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003298 char name[ETH_GSTRING_LEN];
3299 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003300} sky2_stats[] = {
3301 { "tx_bytes", GM_TXO_OK_HI },
3302 { "rx_bytes", GM_RXO_OK_HI },
3303 { "tx_broadcast", GM_TXF_BC_OK },
3304 { "rx_broadcast", GM_RXF_BC_OK },
3305 { "tx_multicast", GM_TXF_MC_OK },
3306 { "rx_multicast", GM_RXF_MC_OK },
3307 { "tx_unicast", GM_TXF_UC_OK },
3308 { "rx_unicast", GM_RXF_UC_OK },
3309 { "tx_mac_pause", GM_TXF_MPAUSE },
3310 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003311 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003312 { "late_collision",GM_TXF_LAT_COL },
3313 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003314 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003315 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003316
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003317 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003318 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003319 { "rx_64_byte_packets", GM_RXF_64B },
3320 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3321 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3322 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3323 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3324 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3325 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003326 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003327 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3328 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003329 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003330
3331 { "tx_64_byte_packets", GM_TXF_64B },
3332 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3333 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3334 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3335 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3336 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3337 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3338 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003339};
3340
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003341static u32 sky2_get_rx_csum(struct net_device *dev)
3342{
3343 struct sky2_port *sky2 = netdev_priv(dev);
3344
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003345 return !!(sky2->flags & SKY2_FLAG_RX_CHECKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003346}
3347
3348static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3349{
3350 struct sky2_port *sky2 = netdev_priv(dev);
3351
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003352 if (data)
3353 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
3354 else
3355 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003356
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003357 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3358 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3359
3360 return 0;
3361}
3362
3363static u32 sky2_get_msglevel(struct net_device *netdev)
3364{
3365 struct sky2_port *sky2 = netdev_priv(netdev);
3366 return sky2->msg_enable;
3367}
3368
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003369static int sky2_nway_reset(struct net_device *dev)
3370{
3371 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003372
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003373 if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003374 return -EINVAL;
3375
Stephen Hemminger1b537562005-12-20 15:08:07 -08003376 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003377 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003378
3379 return 0;
3380}
3381
Stephen Hemminger793b8832005-09-14 16:06:14 -07003382static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003383{
3384 struct sky2_hw *hw = sky2->hw;
3385 unsigned port = sky2->port;
3386 int i;
3387
3388 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003389 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003390 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003391 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003392
Stephen Hemminger793b8832005-09-14 16:06:14 -07003393 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003394 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3395}
3396
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003397static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3398{
3399 struct sky2_port *sky2 = netdev_priv(netdev);
3400 sky2->msg_enable = value;
3401}
3402
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003403static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003404{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003405 switch (sset) {
3406 case ETH_SS_STATS:
3407 return ARRAY_SIZE(sky2_stats);
3408 default:
3409 return -EOPNOTSUPP;
3410 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003411}
3412
3413static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003414 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003415{
3416 struct sky2_port *sky2 = netdev_priv(dev);
3417
Stephen Hemminger793b8832005-09-14 16:06:14 -07003418 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003419}
3420
Stephen Hemminger793b8832005-09-14 16:06:14 -07003421static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003422{
3423 int i;
3424
3425 switch (stringset) {
3426 case ETH_SS_STATS:
3427 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3428 memcpy(data + i * ETH_GSTRING_LEN,
3429 sky2_stats[i].name, ETH_GSTRING_LEN);
3430 break;
3431 }
3432}
3433
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003434static int sky2_set_mac_address(struct net_device *dev, void *p)
3435{
3436 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003437 struct sky2_hw *hw = sky2->hw;
3438 unsigned port = sky2->port;
3439 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003440
3441 if (!is_valid_ether_addr(addr->sa_data))
3442 return -EADDRNOTAVAIL;
3443
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003444 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003445 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003446 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003447 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003448 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003449
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003450 /* virtual address for data */
3451 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3452
3453 /* physical address: used for pause frames */
3454 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003455
3456 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003457}
3458
Stephen Hemmingera052b522006-10-17 10:24:23 -07003459static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3460{
3461 u32 bit;
3462
3463 bit = ether_crc(ETH_ALEN, addr) & 63;
3464 filter[bit >> 3] |= 1 << (bit & 7);
3465}
3466
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003467static void sky2_set_multicast(struct net_device *dev)
3468{
3469 struct sky2_port *sky2 = netdev_priv(dev);
3470 struct sky2_hw *hw = sky2->hw;
3471 unsigned port = sky2->port;
3472 struct dev_mc_list *list = dev->mc_list;
3473 u16 reg;
3474 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003475 int rx_pause;
3476 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003477
Stephen Hemmingera052b522006-10-17 10:24:23 -07003478 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003479 memset(filter, 0, sizeof(filter));
3480
3481 reg = gma_read16(hw, port, GM_RX_CTRL);
3482 reg |= GM_RXCR_UCF_ENA;
3483
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003484 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003485 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003486 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003487 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07003488 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003489 reg &= ~GM_RXCR_MCF_ENA;
3490 else {
3491 int i;
3492 reg |= GM_RXCR_MCF_ENA;
3493
Stephen Hemmingera052b522006-10-17 10:24:23 -07003494 if (rx_pause)
3495 sky2_add_filter(filter, pause_mc_addr);
3496
3497 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3498 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003499 }
3500
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003501 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003502 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003503 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003504 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003505 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003506 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003507 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003508 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003509
3510 gma_write16(hw, port, GM_RX_CTRL, reg);
3511}
3512
3513/* Can have one global because blinking is controlled by
3514 * ethtool and that is always under RTNL mutex
3515 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003516static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003517{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003518 struct sky2_hw *hw = sky2->hw;
3519 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003520
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003521 spin_lock_bh(&sky2->phy_lock);
3522 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3523 hw->chip_id == CHIP_ID_YUKON_EX ||
3524 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3525 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003526 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3527 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003528
3529 switch (mode) {
3530 case MO_LED_OFF:
3531 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3532 PHY_M_LEDC_LOS_CTRL(8) |
3533 PHY_M_LEDC_INIT_CTRL(8) |
3534 PHY_M_LEDC_STA1_CTRL(8) |
3535 PHY_M_LEDC_STA0_CTRL(8));
3536 break;
3537 case MO_LED_ON:
3538 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3539 PHY_M_LEDC_LOS_CTRL(9) |
3540 PHY_M_LEDC_INIT_CTRL(9) |
3541 PHY_M_LEDC_STA1_CTRL(9) |
3542 PHY_M_LEDC_STA0_CTRL(9));
3543 break;
3544 case MO_LED_BLINK:
3545 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3546 PHY_M_LEDC_LOS_CTRL(0xa) |
3547 PHY_M_LEDC_INIT_CTRL(0xa) |
3548 PHY_M_LEDC_STA1_CTRL(0xa) |
3549 PHY_M_LEDC_STA0_CTRL(0xa));
3550 break;
3551 case MO_LED_NORM:
3552 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3553 PHY_M_LEDC_LOS_CTRL(1) |
3554 PHY_M_LEDC_INIT_CTRL(8) |
3555 PHY_M_LEDC_STA1_CTRL(7) |
3556 PHY_M_LEDC_STA0_CTRL(7));
3557 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003558
3559 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003560 } else
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04003561 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003562 PHY_M_LED_MO_DUP(mode) |
3563 PHY_M_LED_MO_10(mode) |
3564 PHY_M_LED_MO_100(mode) |
3565 PHY_M_LED_MO_1000(mode) |
3566 PHY_M_LED_MO_RX(mode) |
3567 PHY_M_LED_MO_TX(mode));
3568
3569 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003570}
3571
3572/* blink LED's for finding board */
3573static int sky2_phys_id(struct net_device *dev, u32 data)
3574{
3575 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003576 unsigned int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003577
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003578 if (data == 0)
3579 data = UINT_MAX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003580
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003581 for (i = 0; i < data; i++) {
3582 sky2_led(sky2, MO_LED_ON);
3583 if (msleep_interruptible(500))
3584 break;
3585 sky2_led(sky2, MO_LED_OFF);
3586 if (msleep_interruptible(500))
3587 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003588 }
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003589 sky2_led(sky2, MO_LED_NORM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003590
3591 return 0;
3592}
3593
3594static void sky2_get_pauseparam(struct net_device *dev,
3595 struct ethtool_pauseparam *ecmd)
3596{
3597 struct sky2_port *sky2 = netdev_priv(dev);
3598
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003599 switch (sky2->flow_mode) {
3600 case FC_NONE:
3601 ecmd->tx_pause = ecmd->rx_pause = 0;
3602 break;
3603 case FC_TX:
3604 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3605 break;
3606 case FC_RX:
3607 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3608 break;
3609 case FC_BOTH:
3610 ecmd->tx_pause = ecmd->rx_pause = 1;
3611 }
3612
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003613 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
3614 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003615}
3616
3617static int sky2_set_pauseparam(struct net_device *dev,
3618 struct ethtool_pauseparam *ecmd)
3619{
3620 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003621
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003622 if (ecmd->autoneg == AUTONEG_ENABLE)
3623 sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
3624 else
3625 sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
3626
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003627 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003628
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003629 if (netif_running(dev))
3630 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003631
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003632 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003633}
3634
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003635static int sky2_get_coalesce(struct net_device *dev,
3636 struct ethtool_coalesce *ecmd)
3637{
3638 struct sky2_port *sky2 = netdev_priv(dev);
3639 struct sky2_hw *hw = sky2->hw;
3640
3641 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3642 ecmd->tx_coalesce_usecs = 0;
3643 else {
3644 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3645 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3646 }
3647 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3648
3649 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3650 ecmd->rx_coalesce_usecs = 0;
3651 else {
3652 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3653 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3654 }
3655 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3656
3657 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3658 ecmd->rx_coalesce_usecs_irq = 0;
3659 else {
3660 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3661 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3662 }
3663
3664 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3665
3666 return 0;
3667}
3668
3669/* Note: this affect both ports */
3670static int sky2_set_coalesce(struct net_device *dev,
3671 struct ethtool_coalesce *ecmd)
3672{
3673 struct sky2_port *sky2 = netdev_priv(dev);
3674 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003675 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003676
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003677 if (ecmd->tx_coalesce_usecs > tmax ||
3678 ecmd->rx_coalesce_usecs > tmax ||
3679 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003680 return -EINVAL;
3681
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003682 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003683 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003684 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003685 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003686 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003687 return -EINVAL;
3688
3689 if (ecmd->tx_coalesce_usecs == 0)
3690 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3691 else {
3692 sky2_write32(hw, STAT_TX_TIMER_INI,
3693 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3694 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3695 }
3696 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3697
3698 if (ecmd->rx_coalesce_usecs == 0)
3699 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3700 else {
3701 sky2_write32(hw, STAT_LEV_TIMER_INI,
3702 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3703 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3704 }
3705 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3706
3707 if (ecmd->rx_coalesce_usecs_irq == 0)
3708 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3709 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003710 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003711 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3712 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3713 }
3714 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3715 return 0;
3716}
3717
Stephen Hemminger793b8832005-09-14 16:06:14 -07003718static void sky2_get_ringparam(struct net_device *dev,
3719 struct ethtool_ringparam *ering)
3720{
3721 struct sky2_port *sky2 = netdev_priv(dev);
3722
3723 ering->rx_max_pending = RX_MAX_PENDING;
3724 ering->rx_mini_max_pending = 0;
3725 ering->rx_jumbo_max_pending = 0;
3726 ering->tx_max_pending = TX_RING_SIZE - 1;
3727
3728 ering->rx_pending = sky2->rx_pending;
3729 ering->rx_mini_pending = 0;
3730 ering->rx_jumbo_pending = 0;
3731 ering->tx_pending = sky2->tx_pending;
3732}
3733
3734static int sky2_set_ringparam(struct net_device *dev,
3735 struct ethtool_ringparam *ering)
3736{
3737 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003738
3739 if (ering->rx_pending > RX_MAX_PENDING ||
3740 ering->rx_pending < 8 ||
3741 ering->tx_pending < MAX_SKB_TX_LE ||
3742 ering->tx_pending > TX_RING_SIZE - 1)
3743 return -EINVAL;
3744
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003745 sky2_detach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003746
3747 sky2->rx_pending = ering->rx_pending;
3748 sky2->tx_pending = ering->tx_pending;
3749
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003750 return sky2_reattach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003751}
3752
Stephen Hemminger793b8832005-09-14 16:06:14 -07003753static int sky2_get_regs_len(struct net_device *dev)
3754{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003755 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003756}
3757
3758/*
3759 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003760 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003761 */
3762static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3763 void *p)
3764{
3765 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003766 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003767 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003768
3769 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003770
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003771 for (b = 0; b < 128; b++) {
3772 /* This complicated switch statement is to make sure and
3773 * only access regions that are unreserved.
3774 * Some blocks are only valid on dual port cards.
3775 * and block 3 has some special diagnostic registers that
3776 * are poison.
3777 */
3778 switch (b) {
3779 case 3:
3780 /* skip diagnostic ram region */
3781 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
3782 break;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003783
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003784 /* dual port cards only */
3785 case 5: /* Tx Arbiter 2 */
3786 case 9: /* RX2 */
3787 case 14 ... 15: /* TX2 */
3788 case 17: case 19: /* Ram Buffer 2 */
3789 case 22 ... 23: /* Tx Ram Buffer 2 */
3790 case 25: /* Rx MAC Fifo 1 */
3791 case 27: /* Tx MAC Fifo 2 */
3792 case 31: /* GPHY 2 */
3793 case 40 ... 47: /* Pattern Ram 2 */
3794 case 52: case 54: /* TCP Segmentation 2 */
3795 case 112 ... 116: /* GMAC 2 */
3796 if (sky2->hw->ports == 1)
3797 goto reserved;
3798 /* fall through */
3799 case 0: /* Control */
3800 case 2: /* Mac address */
3801 case 4: /* Tx Arbiter 1 */
3802 case 7: /* PCI express reg */
3803 case 8: /* RX1 */
3804 case 12 ... 13: /* TX1 */
3805 case 16: case 18:/* Rx Ram Buffer 1 */
3806 case 20 ... 21: /* Tx Ram Buffer 1 */
3807 case 24: /* Rx MAC Fifo 1 */
3808 case 26: /* Tx MAC Fifo 1 */
3809 case 28 ... 29: /* Descriptor and status unit */
3810 case 30: /* GPHY 1*/
3811 case 32 ... 39: /* Pattern Ram 1 */
3812 case 48: case 50: /* TCP Segmentation 1 */
3813 case 56 ... 60: /* PCI space */
3814 case 80 ... 84: /* GMAC 1 */
3815 memcpy_fromio(p, io, 128);
3816 break;
3817 default:
3818reserved:
3819 memset(p, 0, 128);
3820 }
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003821
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003822 p += 128;
3823 io += 128;
3824 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003825}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003826
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003827/* In order to do Jumbo packets on these chips, need to turn off the
3828 * transmit store/forward. Therefore checksum offload won't work.
3829 */
3830static int no_tx_offload(struct net_device *dev)
3831{
3832 const struct sky2_port *sky2 = netdev_priv(dev);
3833 const struct sky2_hw *hw = sky2->hw;
3834
Stephen Hemminger69161612007-06-04 17:23:26 -07003835 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003836}
3837
3838static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3839{
3840 if (data && no_tx_offload(dev))
3841 return -EINVAL;
3842
3843 return ethtool_op_set_tx_csum(dev, data);
3844}
3845
3846
3847static int sky2_set_tso(struct net_device *dev, u32 data)
3848{
3849 if (data && no_tx_offload(dev))
3850 return -EINVAL;
3851
3852 return ethtool_op_set_tso(dev, data);
3853}
3854
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003855static int sky2_get_eeprom_len(struct net_device *dev)
3856{
3857 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003858 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003859 u16 reg2;
3860
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003861 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003862 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3863}
3864
Stephen Hemminger14132352008-08-27 20:46:26 -07003865static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003866{
Stephen Hemminger14132352008-08-27 20:46:26 -07003867 unsigned long start = jiffies;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003868
Stephen Hemminger14132352008-08-27 20:46:26 -07003869 while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
3870 /* Can take up to 10.6 ms for write */
3871 if (time_after(jiffies, start + HZ/4)) {
3872 dev_err(&hw->pdev->dev, PFX "VPD cycle timed out");
3873 return -ETIMEDOUT;
3874 }
3875 mdelay(1);
3876 }
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003877
Stephen Hemminger14132352008-08-27 20:46:26 -07003878 return 0;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003879}
3880
Stephen Hemminger14132352008-08-27 20:46:26 -07003881static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
3882 u16 offset, size_t length)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003883{
Stephen Hemminger14132352008-08-27 20:46:26 -07003884 int rc = 0;
3885
3886 while (length > 0) {
3887 u32 val;
3888
3889 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
3890 rc = sky2_vpd_wait(hw, cap, 0);
3891 if (rc)
3892 break;
3893
3894 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
3895
3896 memcpy(data, &val, min(sizeof(val), length));
3897 offset += sizeof(u32);
3898 data += sizeof(u32);
3899 length -= sizeof(u32);
3900 }
3901
3902 return rc;
3903}
3904
3905static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
3906 u16 offset, unsigned int length)
3907{
3908 unsigned int i;
3909 int rc = 0;
3910
3911 for (i = 0; i < length; i += sizeof(u32)) {
3912 u32 val = *(u32 *)(data + i);
3913
3914 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
3915 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
3916
3917 rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
3918 if (rc)
3919 break;
3920 }
3921 return rc;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003922}
3923
3924static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3925 u8 *data)
3926{
3927 struct sky2_port *sky2 = netdev_priv(dev);
3928 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003929
3930 if (!cap)
3931 return -EINVAL;
3932
3933 eeprom->magic = SKY2_EEPROM_MAGIC;
3934
Stephen Hemminger14132352008-08-27 20:46:26 -07003935 return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003936}
3937
3938static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3939 u8 *data)
3940{
3941 struct sky2_port *sky2 = netdev_priv(dev);
3942 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003943
3944 if (!cap)
3945 return -EINVAL;
3946
3947 if (eeprom->magic != SKY2_EEPROM_MAGIC)
3948 return -EINVAL;
3949
Stephen Hemminger14132352008-08-27 20:46:26 -07003950 /* Partial writes not supported */
3951 if ((eeprom->offset & 3) || (eeprom->len & 3))
3952 return -EINVAL;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003953
Stephen Hemminger14132352008-08-27 20:46:26 -07003954 return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003955}
3956
3957
Jeff Garzik7282d492006-09-13 14:30:00 -04003958static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003959 .get_settings = sky2_get_settings,
3960 .set_settings = sky2_set_settings,
3961 .get_drvinfo = sky2_get_drvinfo,
3962 .get_wol = sky2_get_wol,
3963 .set_wol = sky2_set_wol,
3964 .get_msglevel = sky2_get_msglevel,
3965 .set_msglevel = sky2_set_msglevel,
3966 .nway_reset = sky2_nway_reset,
3967 .get_regs_len = sky2_get_regs_len,
3968 .get_regs = sky2_get_regs,
3969 .get_link = ethtool_op_get_link,
3970 .get_eeprom_len = sky2_get_eeprom_len,
3971 .get_eeprom = sky2_get_eeprom,
3972 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003973 .set_sg = ethtool_op_set_sg,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003974 .set_tx_csum = sky2_set_tx_csum,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003975 .set_tso = sky2_set_tso,
3976 .get_rx_csum = sky2_get_rx_csum,
3977 .set_rx_csum = sky2_set_rx_csum,
3978 .get_strings = sky2_get_strings,
3979 .get_coalesce = sky2_get_coalesce,
3980 .set_coalesce = sky2_set_coalesce,
3981 .get_ringparam = sky2_get_ringparam,
3982 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003983 .get_pauseparam = sky2_get_pauseparam,
3984 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003985 .phys_id = sky2_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003986 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003987 .get_ethtool_stats = sky2_get_ethtool_stats,
3988};
3989
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003990#ifdef CONFIG_SKY2_DEBUG
3991
3992static struct dentry *sky2_debug;
3993
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00003994
3995/*
3996 * Read and parse the first part of Vital Product Data
3997 */
3998#define VPD_SIZE 128
3999#define VPD_MAGIC 0x82
4000
4001static const struct vpd_tag {
4002 char tag[2];
4003 char *label;
4004} vpd_tags[] = {
4005 { "PN", "Part Number" },
4006 { "EC", "Engineering Level" },
4007 { "MN", "Manufacturer" },
4008 { "SN", "Serial Number" },
4009 { "YA", "Asset Tag" },
4010 { "VL", "First Error Log Message" },
4011 { "VF", "Second Error Log Message" },
4012 { "VB", "Boot Agent ROM Configuration" },
4013 { "VE", "EFI UNDI Configuration" },
4014};
4015
4016static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
4017{
4018 size_t vpd_size;
4019 loff_t offs;
4020 u8 len;
4021 unsigned char *buf;
4022 u16 reg2;
4023
4024 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4025 vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4026
4027 seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
4028 buf = kmalloc(vpd_size, GFP_KERNEL);
4029 if (!buf) {
4030 seq_puts(seq, "no memory!\n");
4031 return;
4032 }
4033
4034 if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
4035 seq_puts(seq, "VPD read failed\n");
4036 goto out;
4037 }
4038
4039 if (buf[0] != VPD_MAGIC) {
4040 seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
4041 goto out;
4042 }
4043 len = buf[1];
4044 if (len == 0 || len > vpd_size - 4) {
4045 seq_printf(seq, "Invalid id length: %d\n", len);
4046 goto out;
4047 }
4048
4049 seq_printf(seq, "%.*s\n", len, buf + 3);
4050 offs = len + 3;
4051
4052 while (offs < vpd_size - 4) {
4053 int i;
4054
4055 if (!memcmp("RW", buf + offs, 2)) /* end marker */
4056 break;
4057 len = buf[offs + 2];
4058 if (offs + len + 3 >= vpd_size)
4059 break;
4060
4061 for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4062 if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4063 seq_printf(seq, " %s: %.*s\n",
4064 vpd_tags[i].label, len, buf + offs + 3);
4065 break;
4066 }
4067 }
4068 offs += len + 3;
4069 }
4070out:
4071 kfree(buf);
4072}
4073
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004074static int sky2_debug_show(struct seq_file *seq, void *v)
4075{
4076 struct net_device *dev = seq->private;
4077 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004078 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004079 unsigned port = sky2->port;
4080 unsigned idx, last;
4081 int sop;
4082
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004083 sky2_show_vpd(seq, hw);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004084
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004085 seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004086 sky2_read32(hw, B0_ISRC),
4087 sky2_read32(hw, B0_IMSK),
4088 sky2_read32(hw, B0_Y2_SP_ICR));
4089
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004090 if (!netif_running(dev)) {
4091 seq_printf(seq, "network not running\n");
4092 return 0;
4093 }
4094
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004095 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004096 last = sky2_read16(hw, STAT_PUT_IDX);
4097
4098 if (hw->st_idx == last)
4099 seq_puts(seq, "Status ring (empty)\n");
4100 else {
4101 seq_puts(seq, "Status ring\n");
4102 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
4103 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
4104 const struct sky2_status_le *le = hw->st_le + idx;
4105 seq_printf(seq, "[%d] %#x %d %#x\n",
4106 idx, le->opcode, le->length, le->status);
4107 }
4108 seq_puts(seq, "\n");
4109 }
4110
4111 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4112 sky2->tx_cons, sky2->tx_prod,
4113 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4114 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4115
4116 /* Dump contents of tx ring */
4117 sop = 1;
4118 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
4119 idx = RING_NEXT(idx, TX_RING_SIZE)) {
4120 const struct sky2_tx_le *le = sky2->tx_le + idx;
4121 u32 a = le32_to_cpu(le->addr);
4122
4123 if (sop)
4124 seq_printf(seq, "%u:", idx);
4125 sop = 0;
4126
4127 switch(le->opcode & ~HW_OWNER) {
4128 case OP_ADDR64:
4129 seq_printf(seq, " %#x:", a);
4130 break;
4131 case OP_LRGLEN:
4132 seq_printf(seq, " mtu=%d", a);
4133 break;
4134 case OP_VLAN:
4135 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4136 break;
4137 case OP_TCPLISW:
4138 seq_printf(seq, " csum=%#x", a);
4139 break;
4140 case OP_LARGESEND:
4141 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4142 break;
4143 case OP_PACKET:
4144 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4145 break;
4146 case OP_BUFFER:
4147 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4148 break;
4149 default:
4150 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4151 a, le16_to_cpu(le->length));
4152 }
4153
4154 if (le->ctrl & EOP) {
4155 seq_putc(seq, '\n');
4156 sop = 1;
4157 }
4158 }
4159
4160 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4161 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
Mike McCormackc409c342009-07-21 14:51:20 +00004162 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004163 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4164
David S. Millerd1d08d12008-01-07 20:53:33 -08004165 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004166 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004167 return 0;
4168}
4169
4170static int sky2_debug_open(struct inode *inode, struct file *file)
4171{
4172 return single_open(file, sky2_debug_show, inode->i_private);
4173}
4174
4175static const struct file_operations sky2_debug_fops = {
4176 .owner = THIS_MODULE,
4177 .open = sky2_debug_open,
4178 .read = seq_read,
4179 .llseek = seq_lseek,
4180 .release = single_release,
4181};
4182
4183/*
4184 * Use network device events to create/remove/rename
4185 * debugfs file entries
4186 */
4187static int sky2_device_event(struct notifier_block *unused,
4188 unsigned long event, void *ptr)
4189{
4190 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004191 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004192
Stephen Hemminger1436b302008-11-19 21:59:54 -08004193 if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004194 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004195
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004196 switch(event) {
4197 case NETDEV_CHANGENAME:
4198 if (sky2->debugfs) {
4199 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4200 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004201 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004202 break;
4203
4204 case NETDEV_GOING_DOWN:
4205 if (sky2->debugfs) {
4206 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
4207 dev->name);
4208 debugfs_remove(sky2->debugfs);
4209 sky2->debugfs = NULL;
4210 }
4211 break;
4212
4213 case NETDEV_UP:
4214 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
4215 sky2_debug, dev,
4216 &sky2_debug_fops);
4217 if (IS_ERR(sky2->debugfs))
4218 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004219 }
4220
4221 return NOTIFY_DONE;
4222}
4223
4224static struct notifier_block sky2_notifier = {
4225 .notifier_call = sky2_device_event,
4226};
4227
4228
4229static __init void sky2_debug_init(void)
4230{
4231 struct dentry *ent;
4232
4233 ent = debugfs_create_dir("sky2", NULL);
4234 if (!ent || IS_ERR(ent))
4235 return;
4236
4237 sky2_debug = ent;
4238 register_netdevice_notifier(&sky2_notifier);
4239}
4240
4241static __exit void sky2_debug_cleanup(void)
4242{
4243 if (sky2_debug) {
4244 unregister_netdevice_notifier(&sky2_notifier);
4245 debugfs_remove(sky2_debug);
4246 sky2_debug = NULL;
4247 }
4248}
4249
4250#else
4251#define sky2_debug_init()
4252#define sky2_debug_cleanup()
4253#endif
4254
Stephen Hemminger1436b302008-11-19 21:59:54 -08004255/* Two copies of network device operations to handle special case of
4256 not allowing netpoll on second port */
4257static const struct net_device_ops sky2_netdev_ops[2] = {
4258 {
4259 .ndo_open = sky2_up,
4260 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004261 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004262 .ndo_do_ioctl = sky2_ioctl,
4263 .ndo_validate_addr = eth_validate_addr,
4264 .ndo_set_mac_address = sky2_set_mac_address,
4265 .ndo_set_multicast_list = sky2_set_multicast,
4266 .ndo_change_mtu = sky2_change_mtu,
4267 .ndo_tx_timeout = sky2_tx_timeout,
4268#ifdef SKY2_VLAN_TAG_USED
4269 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4270#endif
4271#ifdef CONFIG_NET_POLL_CONTROLLER
4272 .ndo_poll_controller = sky2_netpoll,
4273#endif
4274 },
4275 {
4276 .ndo_open = sky2_up,
4277 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004278 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004279 .ndo_do_ioctl = sky2_ioctl,
4280 .ndo_validate_addr = eth_validate_addr,
4281 .ndo_set_mac_address = sky2_set_mac_address,
4282 .ndo_set_multicast_list = sky2_set_multicast,
4283 .ndo_change_mtu = sky2_change_mtu,
4284 .ndo_tx_timeout = sky2_tx_timeout,
4285#ifdef SKY2_VLAN_TAG_USED
4286 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4287#endif
4288 },
4289};
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004290
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004291/* Initialize network device */
4292static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08004293 unsigned port,
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004294 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004295{
4296 struct sky2_port *sky2;
4297 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
4298
4299 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07004300 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004301 return NULL;
4302 }
4303
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004304 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004305 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004306 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004307 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemminger1436b302008-11-19 21:59:54 -08004308 dev->netdev_ops = &sky2_netdev_ops[port];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004309
4310 sky2 = netdev_priv(dev);
4311 sky2->netdev = dev;
4312 sky2->hw = hw;
4313 sky2->msg_enable = netif_msg_init(debug, default_msg);
4314
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004315 /* Auto speed and flow control */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004316 sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
4317 if (hw->chip_id != CHIP_ID_YUKON_XL)
4318 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
4319
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004320 sky2->flow_mode = FC_BOTH;
4321
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004322 sky2->duplex = -1;
4323 sky2->speed = -1;
4324 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004325 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004326
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004327 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004328 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004329 sky2->rx_pending = RX_DEF_PENDING;
Mike McCormackf6caa142009-07-31 01:57:42 +00004330 sky2->restarting = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004331
4332 hw->dev[port] = dev;
4333
4334 sky2->port = port;
4335
Stephen Hemminger4a50a872007-02-06 10:45:41 -08004336 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004337 if (highmem)
4338 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004339
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004340#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004341 /* The workaround for FE+ status conflicts with VLAN tag detection. */
4342 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
4343 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
4344 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004345 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004346#endif
4347
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004348 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004349 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07004350 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004351
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004352 return dev;
4353}
4354
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004355static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004356{
4357 const struct sky2_port *sky2 = netdev_priv(dev);
4358
4359 if (netif_msg_probe(sky2))
Johannes Berge1749612008-10-27 15:59:26 -07004360 printk(KERN_INFO PFX "%s: addr %pM\n",
4361 dev->name, dev->dev_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004362}
4363
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004364/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004365static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004366{
4367 struct sky2_hw *hw = dev_id;
4368 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4369
4370 if (status == 0)
4371 return IRQ_NONE;
4372
4373 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004374 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004375 wake_up(&hw->msi_wait);
4376 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4377 }
4378 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4379
4380 return IRQ_HANDLED;
4381}
4382
4383/* Test interrupt path by forcing a a software IRQ */
4384static int __devinit sky2_test_msi(struct sky2_hw *hw)
4385{
4386 struct pci_dev *pdev = hw->pdev;
4387 int err;
4388
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004389 init_waitqueue_head (&hw->msi_wait);
4390
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004391 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4392
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004393 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004394 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004395 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004396 return err;
4397 }
4398
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004399 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004400 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004401
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004402 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004403
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004404 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004405 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004406 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4407 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004408
4409 err = -EOPNOTSUPP;
4410 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4411 }
4412
4413 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004414 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004415
4416 free_irq(pdev->irq, hw);
4417
4418 return err;
4419}
4420
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004421/* This driver supports yukon2 chipset only */
4422static const char *sky2_name(u8 chipid, char *buf, int sz)
4423{
4424 const char *name[] = {
4425 "XL", /* 0xb3 */
4426 "EC Ultra", /* 0xb4 */
4427 "Extreme", /* 0xb5 */
4428 "EC", /* 0xb6 */
4429 "FE", /* 0xb7 */
4430 "FE+", /* 0xb8 */
4431 "Supreme", /* 0xb9 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004432 "UL 2", /* 0xba */
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004433 };
4434
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004435 if (chipid >= CHIP_ID_YUKON_XL && chipid < CHIP_ID_YUKON_UL_2)
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004436 strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4437 else
4438 snprintf(buf, sz, "(chip %#x)", chipid);
4439 return buf;
4440}
4441
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004442static int __devinit sky2_probe(struct pci_dev *pdev,
4443 const struct pci_device_id *ent)
4444{
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004445 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004446 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004447 int err, using_dac = 0, wol_default;
Stephen Hemminger38345072009-02-03 11:27:30 +00004448 u32 reg;
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004449 char buf1[16];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004450
Stephen Hemminger793b8832005-09-14 16:06:14 -07004451 err = pci_enable_device(pdev);
4452 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004453 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004454 goto err_out;
4455 }
4456
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004457 /* Get configuration information
4458 * Note: only regular PCI config access once to test for HW issues
4459 * other PCI access through shared memory for speed and to
4460 * avoid MMCONFIG problems.
4461 */
4462 err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
4463 if (err) {
4464 dev_err(&pdev->dev, "PCI read config failed\n");
4465 goto err_out;
4466 }
4467
4468 if (~reg == 0) {
4469 dev_err(&pdev->dev, "PCI configuration read error\n");
4470 goto err_out;
4471 }
4472
Stephen Hemminger793b8832005-09-14 16:06:14 -07004473 err = pci_request_regions(pdev, DRV_NAME);
4474 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004475 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004476 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004477 }
4478
4479 pci_set_master(pdev);
4480
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004481 if (sizeof(dma_addr_t) > sizeof(u32) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07004482 !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004483 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07004484 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004485 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004486 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4487 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004488 goto err_out_free_regions;
4489 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004490 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07004491 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004492 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004493 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004494 goto err_out_free_regions;
4495 }
4496 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004497
Stephen Hemminger38345072009-02-03 11:27:30 +00004498
4499#ifdef __BIG_ENDIAN
4500 /* The sk98lin vendor driver uses hardware byte swapping but
4501 * this driver uses software swapping.
4502 */
4503 reg &= ~PCI_REV_DESC;
4504 err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
4505 if (err) {
4506 dev_err(&pdev->dev, "PCI write config failed\n");
4507 goto err_out_free_regions;
4508 }
4509#endif
4510
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07004511 wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004512
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004513 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08004514 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004515 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004516 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004517 goto err_out_free_regions;
4518 }
4519
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004520 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004521
4522 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4523 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004524 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004525 goto err_out_free_hw;
4526 }
4527
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004528 /* ring for status responses */
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004529 hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004530 if (!hw->st_le)
4531 goto err_out_iounmap;
4532
Stephen Hemmingere3173832007-02-06 10:45:39 -08004533 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004534 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004535 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004536
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004537 dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
4538 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004539
Stephen Hemmingere3173832007-02-06 10:45:39 -08004540 sky2_reset(hw);
4541
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004542 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004543 if (!dev) {
4544 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004545 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004546 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004547
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004548 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4549 err = sky2_test_msi(hw);
4550 if (err == -EOPNOTSUPP)
4551 pci_disable_msi(pdev);
4552 else if (err)
4553 goto err_out_free_netdev;
4554 }
4555
Stephen Hemminger793b8832005-09-14 16:06:14 -07004556 err = register_netdev(dev);
4557 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004558 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004559 goto err_out_free_netdev;
4560 }
4561
Stephen Hemminger6de16232007-10-17 13:26:42 -07004562 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4563
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004564 err = request_irq(pdev->irq, sky2_intr,
4565 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004566 dev->name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004567 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004568 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004569 goto err_out_unregister;
4570 }
4571 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004572 napi_enable(&hw->napi);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004573
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004574 sky2_show_addr(dev);
4575
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004576 if (hw->ports > 1) {
4577 struct net_device *dev1;
4578
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004579 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004580 if (!dev1)
4581 dev_warn(&pdev->dev, "allocation for second device failed\n");
4582 else if ((err = register_netdev(dev1))) {
4583 dev_warn(&pdev->dev,
4584 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004585 hw->dev[1] = NULL;
4586 free_netdev(dev1);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004587 } else
4588 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004589 }
4590
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004591 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004592 INIT_WORK(&hw->restart_work, sky2_restart);
4593
Stephen Hemminger793b8832005-09-14 16:06:14 -07004594 pci_set_drvdata(pdev, hw);
4595
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004596 return 0;
4597
Stephen Hemminger793b8832005-09-14 16:06:14 -07004598err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004599 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004600 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004601 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004602err_out_free_netdev:
4603 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004604err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004605 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004606 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004607err_out_iounmap:
4608 iounmap(hw->regs);
4609err_out_free_hw:
4610 kfree(hw);
4611err_out_free_regions:
4612 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004613err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004614 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004615err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004616 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004617 return err;
4618}
4619
4620static void __devexit sky2_remove(struct pci_dev *pdev)
4621{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004622 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004623 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004624
Stephen Hemminger793b8832005-09-14 16:06:14 -07004625 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004626 return;
4627
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004628 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004629 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004630
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004631 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004632 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08004633
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004634 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004635
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004636 sky2_power_aux(hw);
4637
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004638 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004639 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004640 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004641
4642 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004643 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004644 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004645 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004646 pci_release_regions(pdev);
4647 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004648
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004649 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004650 free_netdev(hw->dev[i]);
4651
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004652 iounmap(hw->regs);
4653 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004654
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004655 pci_set_drvdata(pdev, NULL);
4656}
4657
4658#ifdef CONFIG_PM
4659static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4660{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004661 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004662 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004663
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004664 if (!hw)
4665 return 0;
4666
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004667 del_timer_sync(&hw->watchdog_timer);
4668 cancel_work_sync(&hw->restart_work);
4669
Stephen Hemminger19720732009-08-14 05:15:16 +00004670 rtnl_lock();
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004671 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004672 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004673 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004674
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004675 sky2_detach(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004676
4677 if (sky2->wol)
4678 sky2_wol_init(sky2);
4679
4680 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004681 }
4682
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004683 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004684 napi_disable(&hw->napi);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004685 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00004686 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08004687
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004688 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004689 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004690 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004691
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004692 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004693}
4694
4695static int sky2_resume(struct pci_dev *pdev)
4696{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004697 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004698 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004699
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004700 if (!hw)
4701 return 0;
4702
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004703 err = pci_set_power_state(pdev, PCI_D0);
4704 if (err)
4705 goto out;
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004706
4707 err = pci_restore_state(pdev);
4708 if (err)
4709 goto out;
4710
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004711 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004712
4713 /* Re-enable all clocks */
Stephen Hemminger05745c42007-09-19 15:36:45 -07004714 if (hw->chip_id == CHIP_ID_YUKON_EX ||
4715 hw->chip_id == CHIP_ID_YUKON_EC_U ||
4716 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004717 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004718
Stephen Hemmingere3173832007-02-06 10:45:39 -08004719 sky2_reset(hw);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004720 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004721 napi_enable(&hw->napi);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004722
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004723 rtnl_lock();
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004724 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004725 err = sky2_reattach(hw->dev[i]);
4726 if (err)
4727 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004728 }
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004729 rtnl_unlock();
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004730
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004731 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004732out:
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004733 rtnl_unlock();
4734
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004735 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004736 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004737 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004738}
4739#endif
4740
Stephen Hemmingere3173832007-02-06 10:45:39 -08004741static void sky2_shutdown(struct pci_dev *pdev)
4742{
4743 struct sky2_hw *hw = pci_get_drvdata(pdev);
4744 int i, wol = 0;
4745
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004746 if (!hw)
4747 return;
4748
Stephen Hemminger19720732009-08-14 05:15:16 +00004749 rtnl_lock();
Stephen Hemminger5c0d6b32007-10-14 13:25:22 -07004750 del_timer_sync(&hw->watchdog_timer);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004751
4752 for (i = 0; i < hw->ports; i++) {
4753 struct net_device *dev = hw->dev[i];
4754 struct sky2_port *sky2 = netdev_priv(dev);
4755
4756 if (sky2->wol) {
4757 wol = 1;
4758 sky2_wol_init(sky2);
4759 }
4760 }
4761
4762 if (wol)
4763 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00004764 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08004765
4766 pci_enable_wake(pdev, PCI_D3hot, wol);
4767 pci_enable_wake(pdev, PCI_D3cold, wol);
4768
4769 pci_disable_device(pdev);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004770 pci_set_power_state(pdev, PCI_D3hot);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004771}
4772
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004773static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004774 .name = DRV_NAME,
4775 .id_table = sky2_id_table,
4776 .probe = sky2_probe,
4777 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004778#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004779 .suspend = sky2_suspend,
4780 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004781#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004782 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004783};
4784
4785static int __init sky2_init_module(void)
4786{
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004787 pr_info(PFX "driver version " DRV_VERSION "\n");
4788
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004789 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004790 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004791}
4792
4793static void __exit sky2_cleanup_module(void)
4794{
4795 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004796 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004797}
4798
4799module_init(sky2_init_module);
4800module_exit(sky2_cleanup_module);
4801
4802MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08004803MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004804MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004805MODULE_VERSION(DRV_VERSION);