blob: 956b95f1f1138e7ae5a2c2c027ac49cc00953d2c [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010036#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Zhenyu Wang036a4a72009-06-08 14:40:19 +080039/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010040static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050041ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080042{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000043 if ((dev_priv->irq_mask & mask) != 0) {
44 dev_priv->irq_mask &= ~mask;
45 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000046 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080047 }
48}
49
50static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050051ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080052{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000053 if ((dev_priv->irq_mask & mask) != mask) {
54 dev_priv->irq_mask |= mask;
55 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000056 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080057 }
58}
59
Keith Packard7c463582008-11-04 02:03:27 -080060void
61i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
62{
63 if ((dev_priv->pipestat[pipe] & mask) != mask) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080064 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080065
66 dev_priv->pipestat[pipe] |= mask;
67 /* Enable the interrupt, clear any pending status */
68 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +000069 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080070 }
71}
72
73void
74i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
75{
76 if ((dev_priv->pipestat[pipe] & mask) != 0) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080077 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080078
79 dev_priv->pipestat[pipe] &= ~mask;
80 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +000081 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080082 }
83}
84
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +100085/**
Zhao Yakui01c66882009-10-28 05:10:00 +000086 * intel_enable_asle - enable ASLE interrupt for OpRegion
87 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +000088void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +000089{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000090 drm_i915_private_t *dev_priv = dev->dev_private;
91 unsigned long irqflags;
92
Jesse Barnes7e231dbe2012-03-28 13:39:38 -070093 /* FIXME: opregion/asle for VLV */
94 if (IS_VALLEYVIEW(dev))
95 return;
96
Chris Wilson1ec14ad2010-12-04 11:30:53 +000097 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +000098
Eric Anholtc619eed2010-01-28 16:45:52 -080099 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500100 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800101 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000102 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700103 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100104 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800105 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700106 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800107 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000108
109 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000110}
111
112/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700113 * i915_pipe_enabled - check if a pipe is enabled
114 * @dev: DRM device
115 * @pipe: pipe to check
116 *
117 * Reading certain registers when the pipe is disabled can hang the chip.
118 * Use this routine to make sure the PLL is running and the pipe is active
119 * before reading such registers if unsure.
120 */
121static int
122i915_pipe_enabled(struct drm_device *dev, int pipe)
123{
124 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200125 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
126 pipe);
127
128 return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700129}
130
Keith Packard42f52ef2008-10-18 19:39:29 -0700131/* Called from drm generic code, passed a 'crtc', which
132 * we use as a pipe index
133 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700134static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700135{
136 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
137 unsigned long high_frame;
138 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100139 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700140
141 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800142 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800143 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700144 return 0;
145 }
146
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800147 high_frame = PIPEFRAME(pipe);
148 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100149
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700150 /*
151 * High & low register fields aren't synchronized, so make sure
152 * we get a low value that's stable across two reads of the high
153 * register.
154 */
155 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100156 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
157 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
158 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700159 } while (high1 != high2);
160
Chris Wilson5eddb702010-09-11 13:48:45 +0100161 high1 >>= PIPE_FRAME_HIGH_SHIFT;
162 low >>= PIPE_FRAME_LOW_SHIFT;
163 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700164}
165
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700166static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800167{
168 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800169 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800170
171 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800172 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800173 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800174 return 0;
175 }
176
177 return I915_READ(reg);
178}
179
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700180static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100181 int *vpos, int *hpos)
182{
183 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
184 u32 vbl = 0, position = 0;
185 int vbl_start, vbl_end, htotal, vtotal;
186 bool in_vbl = true;
187 int ret = 0;
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200188 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
189 pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100190
191 if (!i915_pipe_enabled(dev, pipe)) {
192 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800193 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100194 return 0;
195 }
196
197 /* Get vtotal. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200198 vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100199
200 if (INTEL_INFO(dev)->gen >= 4) {
201 /* No obvious pixelcount register. Only query vertical
202 * scanout position from Display scan line register.
203 */
204 position = I915_READ(PIPEDSL(pipe));
205
206 /* Decode into vertical scanout position. Don't have
207 * horizontal scanout position.
208 */
209 *vpos = position & 0x1fff;
210 *hpos = 0;
211 } else {
212 /* Have access to pixelcount since start of frame.
213 * We can split this into vertical and horizontal
214 * scanout position.
215 */
216 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
217
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200218 htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100219 *vpos = position / htotal;
220 *hpos = position - (*vpos * htotal);
221 }
222
223 /* Query vblank area. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200224 vbl = I915_READ(VBLANK(cpu_transcoder));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100225
226 /* Test position against vblank region. */
227 vbl_start = vbl & 0x1fff;
228 vbl_end = (vbl >> 16) & 0x1fff;
229
230 if ((*vpos < vbl_start) || (*vpos > vbl_end))
231 in_vbl = false;
232
233 /* Inside "upper part" of vblank area? Apply corrective offset: */
234 if (in_vbl && (*vpos >= vbl_start))
235 *vpos = *vpos - vtotal;
236
237 /* Readouts valid? */
238 if (vbl > 0)
239 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
240
241 /* In vblank? */
242 if (in_vbl)
243 ret |= DRM_SCANOUTPOS_INVBL;
244
245 return ret;
246}
247
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700248static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100249 int *max_error,
250 struct timeval *vblank_time,
251 unsigned flags)
252{
Chris Wilson4041b852011-01-22 10:07:56 +0000253 struct drm_i915_private *dev_priv = dev->dev_private;
254 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100255
Chris Wilson4041b852011-01-22 10:07:56 +0000256 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
257 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100258 return -EINVAL;
259 }
260
261 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000262 crtc = intel_get_crtc_for_pipe(dev, pipe);
263 if (crtc == NULL) {
264 DRM_ERROR("Invalid crtc %d\n", pipe);
265 return -EINVAL;
266 }
267
268 if (!crtc->enabled) {
269 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
270 return -EBUSY;
271 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100272
273 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000274 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
275 vblank_time, flags,
276 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100277}
278
Jesse Barnes5ca58282009-03-31 14:11:15 -0700279/*
280 * Handle hotplug events outside the interrupt handler proper.
281 */
282static void i915_hotplug_work_func(struct work_struct *work)
283{
284 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
285 hotplug_work);
286 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700287 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100288 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700289
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100290 /* HPD irq before everything is fully set up. */
291 if (!dev_priv->enable_hotplug_processing)
292 return;
293
Keith Packarda65e34c2011-07-25 10:04:56 -0700294 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800295 DRM_DEBUG_KMS("running encoder hotplug functions\n");
296
Chris Wilson4ef69c72010-09-09 15:14:28 +0100297 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
298 if (encoder->hot_plug)
299 encoder->hot_plug(encoder);
300
Keith Packard40ee3382011-07-28 15:31:19 -0700301 mutex_unlock(&mode_config->mutex);
302
Jesse Barnes5ca58282009-03-31 14:11:15 -0700303 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000304 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700305}
306
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200307static void ironlake_handle_rps_change(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800308{
309 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000310 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200311 u8 new_delay;
312 unsigned long flags;
313
314 spin_lock_irqsave(&mchdev_lock, flags);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800315
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200316 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
317
Daniel Vetter20e4d402012-08-08 23:35:39 +0200318 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200319
Jesse Barnes7648fa92010-05-20 14:28:11 -0700320 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000321 busy_up = I915_READ(RCPREVBSYTUPAVG);
322 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800323 max_avg = I915_READ(RCBMAXAVG);
324 min_avg = I915_READ(RCBMINAVG);
325
326 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000327 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200328 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
329 new_delay = dev_priv->ips.cur_delay - 1;
330 if (new_delay < dev_priv->ips.max_delay)
331 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000332 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200333 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
334 new_delay = dev_priv->ips.cur_delay + 1;
335 if (new_delay > dev_priv->ips.min_delay)
336 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800337 }
338
Jesse Barnes7648fa92010-05-20 14:28:11 -0700339 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200340 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800341
Daniel Vetter92703882012-08-09 16:46:01 +0200342 spin_unlock_irqrestore(&mchdev_lock, flags);
343
Jesse Barnesf97108d2010-01-29 11:27:07 -0800344 return;
345}
346
Chris Wilson549f7362010-10-19 11:19:32 +0100347static void notify_ring(struct drm_device *dev,
348 struct intel_ring_buffer *ring)
349{
350 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9862e602011-01-04 22:22:17 +0000351
Chris Wilson475553d2011-01-20 09:52:56 +0000352 if (ring->obj == NULL)
353 return;
354
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100355 trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
Chris Wilson9862e602011-01-04 22:22:17 +0000356
Chris Wilson549f7362010-10-19 11:19:32 +0100357 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700358 if (i915_enable_hangcheck) {
359 dev_priv->hangcheck_count = 0;
360 mod_timer(&dev_priv->hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +0100361 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700362 }
Chris Wilson549f7362010-10-19 11:19:32 +0100363}
364
Ben Widawsky4912d042011-04-25 11:25:20 -0700365static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800366{
Ben Widawsky4912d042011-04-25 11:25:20 -0700367 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200368 rps.work);
Ben Widawsky4912d042011-04-25 11:25:20 -0700369 u32 pm_iir, pm_imr;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100370 u8 new_delay;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800371
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200372 spin_lock_irq(&dev_priv->rps.lock);
373 pm_iir = dev_priv->rps.pm_iir;
374 dev_priv->rps.pm_iir = 0;
Ben Widawsky4912d042011-04-25 11:25:20 -0700375 pm_imr = I915_READ(GEN6_PMIMR);
Daniel Vettera9e26412011-09-08 14:00:21 +0200376 I915_WRITE(GEN6_PMIMR, 0);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200377 spin_unlock_irq(&dev_priv->rps.lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700378
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100379 if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800380 return;
381
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700382 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100383
384 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200385 new_delay = dev_priv->rps.cur_delay + 1;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100386 else
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200387 new_delay = dev_priv->rps.cur_delay - 1;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800388
Ben Widawsky79249632012-09-07 19:43:42 -0700389 /* sysfs frequency interfaces may have snuck in while servicing the
390 * interrupt
391 */
392 if (!(new_delay > dev_priv->rps.max_delay ||
393 new_delay < dev_priv->rps.min_delay)) {
394 gen6_set_rps(dev_priv->dev, new_delay);
395 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800396
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700397 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800398}
399
Ben Widawskye3689192012-05-25 16:56:22 -0700400
401/**
402 * ivybridge_parity_work - Workqueue called when a parity error interrupt
403 * occurred.
404 * @work: workqueue struct
405 *
406 * Doesn't actually do anything except notify userspace. As a consequence of
407 * this event, userspace should try to remap the bad rows since statistically
408 * it is likely the same row is more likely to go bad again.
409 */
410static void ivybridge_parity_work(struct work_struct *work)
411{
412 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100413 l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700414 u32 error_status, row, bank, subbank;
415 char *parity_event[5];
416 uint32_t misccpctl;
417 unsigned long flags;
418
419 /* We must turn off DOP level clock gating to access the L3 registers.
420 * In order to prevent a get/put style interface, acquire struct mutex
421 * any time we access those registers.
422 */
423 mutex_lock(&dev_priv->dev->struct_mutex);
424
425 misccpctl = I915_READ(GEN7_MISCCPCTL);
426 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
427 POSTING_READ(GEN7_MISCCPCTL);
428
429 error_status = I915_READ(GEN7_L3CDERRST1);
430 row = GEN7_PARITY_ERROR_ROW(error_status);
431 bank = GEN7_PARITY_ERROR_BANK(error_status);
432 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
433
434 I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
435 GEN7_L3CDERRST1_ENABLE);
436 POSTING_READ(GEN7_L3CDERRST1);
437
438 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
439
440 spin_lock_irqsave(&dev_priv->irq_lock, flags);
441 dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
442 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
443 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
444
445 mutex_unlock(&dev_priv->dev->struct_mutex);
446
447 parity_event[0] = "L3_PARITY_ERROR=1";
448 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
449 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
450 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
451 parity_event[4] = NULL;
452
453 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
454 KOBJ_CHANGE, parity_event);
455
456 DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
457 row, bank, subbank);
458
459 kfree(parity_event[3]);
460 kfree(parity_event[2]);
461 kfree(parity_event[1]);
462}
463
Daniel Vetterd2ba8472012-05-31 14:57:41 +0200464static void ivybridge_handle_parity_error(struct drm_device *dev)
Ben Widawskye3689192012-05-25 16:56:22 -0700465{
466 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
467 unsigned long flags;
468
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700469 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskye3689192012-05-25 16:56:22 -0700470 return;
471
472 spin_lock_irqsave(&dev_priv->irq_lock, flags);
473 dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
474 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
475 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
476
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100477 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700478}
479
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200480static void snb_gt_irq_handler(struct drm_device *dev,
481 struct drm_i915_private *dev_priv,
482 u32 gt_iir)
483{
484
485 if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
486 GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
487 notify_ring(dev, &dev_priv->ring[RCS]);
488 if (gt_iir & GEN6_BSD_USER_INTERRUPT)
489 notify_ring(dev, &dev_priv->ring[VCS]);
490 if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
491 notify_ring(dev, &dev_priv->ring[BCS]);
492
493 if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
494 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
495 GT_RENDER_CS_ERROR_INTERRUPT)) {
496 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
497 i915_handle_error(dev, false);
498 }
Ben Widawskye3689192012-05-25 16:56:22 -0700499
500 if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
501 ivybridge_handle_parity_error(dev);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200502}
503
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100504static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
505 u32 pm_iir)
506{
507 unsigned long flags;
508
509 /*
510 * IIR bits should never already be set because IMR should
511 * prevent an interrupt from being shown in IIR. The warning
512 * displays a case where we've unsafely cleared
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200513 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100514 * type is not a problem, it displays a problem in the logic.
515 *
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200516 * The mask bit in IMR is cleared by dev_priv->rps.work.
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100517 */
518
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200519 spin_lock_irqsave(&dev_priv->rps.lock, flags);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200520 dev_priv->rps.pm_iir |= pm_iir;
521 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100522 POSTING_READ(GEN6_PMIMR);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200523 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100524
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200525 queue_work(dev_priv->wq, &dev_priv->rps.work);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100526}
527
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100528static void gmbus_irq_handler(struct drm_device *dev)
529{
530 DRM_DEBUG_DRIVER("GMBUS interrupt\n");
531}
532
Daniel Vetterff1f5252012-10-02 15:10:55 +0200533static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700534{
535 struct drm_device *dev = (struct drm_device *) arg;
536 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
537 u32 iir, gt_iir, pm_iir;
538 irqreturn_t ret = IRQ_NONE;
539 unsigned long irqflags;
540 int pipe;
541 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700542
543 atomic_inc(&dev_priv->irq_received);
544
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700545 while (true) {
546 iir = I915_READ(VLV_IIR);
547 gt_iir = I915_READ(GTIIR);
548 pm_iir = I915_READ(GEN6_PMIIR);
549
550 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
551 goto out;
552
553 ret = IRQ_HANDLED;
554
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200555 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700556
557 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
558 for_each_pipe(pipe) {
559 int reg = PIPESTAT(pipe);
560 pipe_stats[pipe] = I915_READ(reg);
561
562 /*
563 * Clear the PIPE*STAT regs before the IIR
564 */
565 if (pipe_stats[pipe] & 0x8000ffff) {
566 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
567 DRM_DEBUG_DRIVER("pipe %c underrun\n",
568 pipe_name(pipe));
569 I915_WRITE(reg, pipe_stats[pipe]);
570 }
571 }
572 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
573
Jesse Barnes31acc7f2012-06-20 10:53:11 -0700574 for_each_pipe(pipe) {
575 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
576 drm_handle_vblank(dev, pipe);
577
578 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
579 intel_prepare_page_flip(dev, pipe);
580 intel_finish_page_flip(dev, pipe);
581 }
582 }
583
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700584 /* Consume port. Then clear IIR or we'll miss events */
585 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
586 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
587
588 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
589 hotplug_status);
590 if (hotplug_status & dev_priv->hotplug_supported_mask)
591 queue_work(dev_priv->wq,
592 &dev_priv->hotplug_work);
593
594 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
595 I915_READ(PORT_HOTPLUG_STAT);
596 }
597
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100598 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
599 gmbus_irq_handler(dev);
600
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100601 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
602 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700603
604 I915_WRITE(GTIIR, gt_iir);
605 I915_WRITE(GEN6_PMIIR, pm_iir);
606 I915_WRITE(VLV_IIR, iir);
607 }
608
609out:
610 return ret;
611}
612
Adam Jackson23e81d62012-06-06 15:45:44 -0400613static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -0800614{
615 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800616 int pipe;
Jesse Barnes776ad802011-01-04 15:09:39 -0800617
Daniel Vetter76e43832012-10-12 20:14:05 +0200618 if (pch_iir & SDE_HOTPLUG_MASK)
619 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
620
Jesse Barnes776ad802011-01-04 15:09:39 -0800621 if (pch_iir & SDE_AUDIO_POWER_MASK)
622 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
623 (pch_iir & SDE_AUDIO_POWER_MASK) >>
624 SDE_AUDIO_POWER_SHIFT);
625
626 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100627 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -0800628
629 if (pch_iir & SDE_AUDIO_HDCP_MASK)
630 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
631
632 if (pch_iir & SDE_AUDIO_TRANS_MASK)
633 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
634
635 if (pch_iir & SDE_POISON)
636 DRM_ERROR("PCH poison interrupt\n");
637
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800638 if (pch_iir & SDE_FDI_MASK)
639 for_each_pipe(pipe)
640 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
641 pipe_name(pipe),
642 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800643
644 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
645 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
646
647 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
648 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
649
650 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
651 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
652 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
653 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
654}
655
Adam Jackson23e81d62012-06-06 15:45:44 -0400656static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
657{
658 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
659 int pipe;
660
Daniel Vetter76e43832012-10-12 20:14:05 +0200661 if (pch_iir & SDE_HOTPLUG_MASK_CPT)
662 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
663
Adam Jackson23e81d62012-06-06 15:45:44 -0400664 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
665 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
666 (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
667 SDE_AUDIO_POWER_SHIFT_CPT);
668
669 if (pch_iir & SDE_AUX_MASK_CPT)
670 DRM_DEBUG_DRIVER("AUX channel interrupt\n");
671
672 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100673 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -0400674
675 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
676 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
677
678 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
679 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
680
681 if (pch_iir & SDE_FDI_MASK_CPT)
682 for_each_pipe(pipe)
683 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
684 pipe_name(pipe),
685 I915_READ(FDI_RX_IIR(pipe)));
686}
687
Daniel Vetterff1f5252012-10-02 15:10:55 +0200688static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700689{
690 struct drm_device *dev = (struct drm_device *) arg;
691 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson0e434062012-05-09 21:45:44 +0100692 u32 de_iir, gt_iir, de_ier, pm_iir;
693 irqreturn_t ret = IRQ_NONE;
694 int i;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700695
696 atomic_inc(&dev_priv->irq_received);
697
698 /* disable master interrupt before clearing iir */
699 de_ier = I915_READ(DEIER);
700 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson0e434062012-05-09 21:45:44 +0100701
702 gt_iir = I915_READ(GTIIR);
703 if (gt_iir) {
704 snb_gt_irq_handler(dev, dev_priv, gt_iir);
705 I915_WRITE(GTIIR, gt_iir);
706 ret = IRQ_HANDLED;
707 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700708
709 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100710 if (de_iir) {
711 if (de_iir & DE_GSE_IVB)
712 intel_opregion_gse_intr(dev);
713
714 for (i = 0; i < 3; i++) {
Daniel Vetter74d44442012-10-02 17:54:35 +0200715 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
716 drm_handle_vblank(dev, i);
Chris Wilson0e434062012-05-09 21:45:44 +0100717 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
718 intel_prepare_page_flip(dev, i);
719 intel_finish_page_flip_plane(dev, i);
720 }
Chris Wilson0e434062012-05-09 21:45:44 +0100721 }
722
723 /* check event from PCH */
724 if (de_iir & DE_PCH_EVENT_IVB) {
725 u32 pch_iir = I915_READ(SDEIIR);
726
Adam Jackson23e81d62012-06-06 15:45:44 -0400727 cpt_irq_handler(dev, pch_iir);
Chris Wilson0e434062012-05-09 21:45:44 +0100728
729 /* clear PCH hotplug event before clear CPU irq */
730 I915_WRITE(SDEIIR, pch_iir);
731 }
732
733 I915_WRITE(DEIIR, de_iir);
734 ret = IRQ_HANDLED;
735 }
736
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700737 pm_iir = I915_READ(GEN6_PMIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100738 if (pm_iir) {
739 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
740 gen6_queue_rps_work(dev_priv, pm_iir);
741 I915_WRITE(GEN6_PMIIR, pm_iir);
742 ret = IRQ_HANDLED;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700743 }
744
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700745 I915_WRITE(DEIER, de_ier);
746 POSTING_READ(DEIER);
747
748 return ret;
749}
750
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200751static void ilk_gt_irq_handler(struct drm_device *dev,
752 struct drm_i915_private *dev_priv,
753 u32 gt_iir)
754{
755 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
756 notify_ring(dev, &dev_priv->ring[RCS]);
757 if (gt_iir & GT_BSD_USER_INTERRUPT)
758 notify_ring(dev, &dev_priv->ring[VCS]);
759}
760
Daniel Vetterff1f5252012-10-02 15:10:55 +0200761static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800762{
Jesse Barnes46979952011-04-07 13:53:55 -0700763 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800764 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
765 int ret = IRQ_NONE;
Daniel Vetteracd15b62012-11-30 11:24:50 +0100766 u32 de_iir, gt_iir, de_ier, pm_iir;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100767
Jesse Barnes46979952011-04-07 13:53:55 -0700768 atomic_inc(&dev_priv->irq_received);
769
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000770 /* disable master interrupt before clearing iir */
771 de_ier = I915_READ(DEIER);
772 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000773 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000774
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800775 de_iir = I915_READ(DEIIR);
776 gt_iir = I915_READ(GTIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800777 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800778
Daniel Vetteracd15b62012-11-30 11:24:50 +0100779 if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800780 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800781
Zou Nan haic7c85102010-01-15 10:29:06 +0800782 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800783
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200784 if (IS_GEN5(dev))
785 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
786 else
787 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800788
789 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100790 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800791
Daniel Vetter74d44442012-10-02 17:54:35 +0200792 if (de_iir & DE_PIPEA_VBLANK)
793 drm_handle_vblank(dev, 0);
794
795 if (de_iir & DE_PIPEB_VBLANK)
796 drm_handle_vblank(dev, 1);
797
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800798 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800799 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100800 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800801 }
802
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800803 if (de_iir & DE_PLANEB_FLIP_DONE) {
804 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100805 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800806 }
Li Pengc062df62010-01-23 00:12:58 +0800807
Zou Nan haic7c85102010-01-15 10:29:06 +0800808 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800809 if (de_iir & DE_PCH_EVENT) {
Daniel Vetteracd15b62012-11-30 11:24:50 +0100810 u32 pch_iir = I915_READ(SDEIIR);
811
Adam Jackson23e81d62012-06-06 15:45:44 -0400812 if (HAS_PCH_CPT(dev))
813 cpt_irq_handler(dev, pch_iir);
814 else
815 ibx_irq_handler(dev, pch_iir);
Daniel Vetteracd15b62012-11-30 11:24:50 +0100816
817 /* should clear PCH hotplug event before clear CPU irq */
818 I915_WRITE(SDEIIR, pch_iir);
Jesse Barnes776ad802011-01-04 15:09:39 -0800819 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800820
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200821 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
822 ironlake_handle_rps_change(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800823
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100824 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
825 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800826
Zou Nan haic7c85102010-01-15 10:29:06 +0800827 I915_WRITE(GTIIR, gt_iir);
828 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -0700829 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800830
831done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000832 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000833 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000834
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800835 return ret;
836}
837
Jesse Barnes8a905232009-07-11 16:48:03 -0400838/**
839 * i915_error_work_func - do process context error handling work
840 * @work: work struct
841 *
842 * Fire an error uevent so userspace can see that a hang or error
843 * was detected.
844 */
845static void i915_error_work_func(struct work_struct *work)
846{
847 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
848 error_work);
849 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400850 char *error_event[] = { "ERROR=1", NULL };
851 char *reset_event[] = { "RESET=1", NULL };
852 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400853
Ben Gamarif316a422009-09-14 17:48:46 -0400854 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400855
Ben Gamariba1234d2009-09-14 17:48:47 -0400856 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100857 DRM_DEBUG_DRIVER("resetting chip\n");
858 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200859 if (!i915_reset(dev)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100860 atomic_set(&dev_priv->mm.wedged, 0);
861 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400862 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100863 complete_all(&dev_priv->error_completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400864 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400865}
866
Daniel Vetter85f9e502012-08-31 21:42:26 +0200867/* NB: please notice the memset */
868static void i915_get_extra_instdone(struct drm_device *dev,
869 uint32_t *instdone)
870{
871 struct drm_i915_private *dev_priv = dev->dev_private;
872 memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
873
874 switch(INTEL_INFO(dev)->gen) {
875 case 2:
876 case 3:
877 instdone[0] = I915_READ(INSTDONE);
878 break;
879 case 4:
880 case 5:
881 case 6:
882 instdone[0] = I915_READ(INSTDONE_I965);
883 instdone[1] = I915_READ(INSTDONE1);
884 break;
885 default:
886 WARN_ONCE(1, "Unsupported platform\n");
887 case 7:
888 instdone[0] = I915_READ(GEN7_INSTDONE_1);
889 instdone[1] = I915_READ(GEN7_SC_INSTDONE);
890 instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
891 instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
892 break;
893 }
894}
895
Chris Wilson3bd3c932010-08-19 08:19:30 +0100896#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000897static struct drm_i915_error_object *
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000898i915_error_object_create(struct drm_i915_private *dev_priv,
Chris Wilson05394f32010-11-08 19:18:58 +0000899 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000900{
901 struct drm_i915_error_object *dst;
Chris Wilson9da3da62012-06-01 15:20:22 +0100902 int i, count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100903 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000904
Chris Wilson05394f32010-11-08 19:18:58 +0000905 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000906 return NULL;
907
Chris Wilson9da3da62012-06-01 15:20:22 +0100908 count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000909
Chris Wilson9da3da62012-06-01 15:20:22 +0100910 dst = kmalloc(sizeof(*dst) + count * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000911 if (dst == NULL)
912 return NULL;
913
Chris Wilson05394f32010-11-08 19:18:58 +0000914 reloc_offset = src->gtt_offset;
Chris Wilson9da3da62012-06-01 15:20:22 +0100915 for (i = 0; i < count; i++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700916 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100917 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700918
Chris Wilsone56660d2010-08-07 11:01:26 +0100919 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000920 if (d == NULL)
921 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100922
Andrew Morton788885a2010-05-11 14:07:05 -0700923 local_irq_save(flags);
Daniel Vetter74898d72012-02-15 23:50:22 +0100924 if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
925 src->has_global_gtt_mapping) {
Chris Wilson172975aa2011-12-14 13:57:25 +0100926 void __iomem *s;
927
928 /* Simply ignore tiling or any overlapping fence.
929 * It's part of the error state, and this hopefully
930 * captures what the GPU read.
931 */
932
933 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
934 reloc_offset);
935 memcpy_fromio(d, s, PAGE_SIZE);
936 io_mapping_unmap_atomic(s);
Chris Wilson960e3562012-11-15 11:32:23 +0000937 } else if (src->stolen) {
938 unsigned long offset;
939
940 offset = dev_priv->mm.stolen_base;
941 offset += src->stolen->start;
942 offset += i << PAGE_SHIFT;
943
Daniel Vetter1a240d42012-11-29 22:18:51 +0100944 memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
Chris Wilson172975aa2011-12-14 13:57:25 +0100945 } else {
Chris Wilson9da3da62012-06-01 15:20:22 +0100946 struct page *page;
Chris Wilson172975aa2011-12-14 13:57:25 +0100947 void *s;
948
Chris Wilson9da3da62012-06-01 15:20:22 +0100949 page = i915_gem_object_get_page(src, i);
Chris Wilson172975aa2011-12-14 13:57:25 +0100950
Chris Wilson9da3da62012-06-01 15:20:22 +0100951 drm_clflush_pages(&page, 1);
952
953 s = kmap_atomic(page);
Chris Wilson172975aa2011-12-14 13:57:25 +0100954 memcpy(d, s, PAGE_SIZE);
955 kunmap_atomic(s);
956
Chris Wilson9da3da62012-06-01 15:20:22 +0100957 drm_clflush_pages(&page, 1);
Chris Wilson172975aa2011-12-14 13:57:25 +0100958 }
Andrew Morton788885a2010-05-11 14:07:05 -0700959 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100960
Chris Wilson9da3da62012-06-01 15:20:22 +0100961 dst->pages[i] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100962
963 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000964 }
Chris Wilson9da3da62012-06-01 15:20:22 +0100965 dst->page_count = count;
Chris Wilson05394f32010-11-08 19:18:58 +0000966 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000967
968 return dst;
969
970unwind:
Chris Wilson9da3da62012-06-01 15:20:22 +0100971 while (i--)
972 kfree(dst->pages[i]);
Chris Wilson9df30792010-02-18 10:24:56 +0000973 kfree(dst);
974 return NULL;
975}
976
977static void
978i915_error_object_free(struct drm_i915_error_object *obj)
979{
980 int page;
981
982 if (obj == NULL)
983 return;
984
985 for (page = 0; page < obj->page_count; page++)
986 kfree(obj->pages[page]);
987
988 kfree(obj);
989}
990
Daniel Vetter742cbee2012-04-27 15:17:39 +0200991void
992i915_error_state_free(struct kref *error_ref)
Chris Wilson9df30792010-02-18 10:24:56 +0000993{
Daniel Vetter742cbee2012-04-27 15:17:39 +0200994 struct drm_i915_error_state *error = container_of(error_ref,
995 typeof(*error), ref);
Chris Wilsone2f973d2011-01-27 19:15:11 +0000996 int i;
997
Chris Wilson52d39a22012-02-15 11:25:37 +0000998 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
999 i915_error_object_free(error->ring[i].batchbuffer);
1000 i915_error_object_free(error->ring[i].ringbuffer);
1001 kfree(error->ring[i].requests);
1002 }
Chris Wilsone2f973d2011-01-27 19:15:11 +00001003
Chris Wilson9df30792010-02-18 10:24:56 +00001004 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001005 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +00001006 kfree(error);
1007}
Chris Wilson1b502472012-04-24 15:47:30 +01001008static void capture_bo(struct drm_i915_error_buffer *err,
1009 struct drm_i915_gem_object *obj)
1010{
1011 err->size = obj->base.size;
1012 err->name = obj->base.name;
Chris Wilson0201f1e2012-07-20 12:41:01 +01001013 err->rseqno = obj->last_read_seqno;
1014 err->wseqno = obj->last_write_seqno;
Chris Wilson1b502472012-04-24 15:47:30 +01001015 err->gtt_offset = obj->gtt_offset;
1016 err->read_domains = obj->base.read_domains;
1017 err->write_domain = obj->base.write_domain;
1018 err->fence_reg = obj->fence_reg;
1019 err->pinned = 0;
1020 if (obj->pin_count > 0)
1021 err->pinned = 1;
1022 if (obj->user_pin_count > 0)
1023 err->pinned = -1;
1024 err->tiling = obj->tiling_mode;
1025 err->dirty = obj->dirty;
1026 err->purgeable = obj->madv != I915_MADV_WILLNEED;
1027 err->ring = obj->ring ? obj->ring->id : -1;
1028 err->cache_level = obj->cache_level;
1029}
Chris Wilson9df30792010-02-18 10:24:56 +00001030
Chris Wilson1b502472012-04-24 15:47:30 +01001031static u32 capture_active_bo(struct drm_i915_error_buffer *err,
1032 int count, struct list_head *head)
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001033{
1034 struct drm_i915_gem_object *obj;
1035 int i = 0;
1036
1037 list_for_each_entry(obj, head, mm_list) {
Chris Wilson1b502472012-04-24 15:47:30 +01001038 capture_bo(err++, obj);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001039 if (++i == count)
1040 break;
Chris Wilson1b502472012-04-24 15:47:30 +01001041 }
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001042
Chris Wilson1b502472012-04-24 15:47:30 +01001043 return i;
1044}
1045
1046static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
1047 int count, struct list_head *head)
1048{
1049 struct drm_i915_gem_object *obj;
1050 int i = 0;
1051
1052 list_for_each_entry(obj, head, gtt_list) {
1053 if (obj->pin_count == 0)
1054 continue;
1055
1056 capture_bo(err++, obj);
1057 if (++i == count)
1058 break;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001059 }
1060
1061 return i;
1062}
1063
Chris Wilson748ebc62010-10-24 10:28:47 +01001064static void i915_gem_record_fences(struct drm_device *dev,
1065 struct drm_i915_error_state *error)
1066{
1067 struct drm_i915_private *dev_priv = dev->dev_private;
1068 int i;
1069
1070 /* Fences */
1071 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +02001072 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +01001073 case 6:
1074 for (i = 0; i < 16; i++)
1075 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1076 break;
1077 case 5:
1078 case 4:
1079 for (i = 0; i < 16; i++)
1080 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1081 break;
1082 case 3:
1083 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1084 for (i = 0; i < 8; i++)
1085 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1086 case 2:
1087 for (i = 0; i < 8; i++)
1088 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1089 break;
1090
1091 }
1092}
1093
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001094static struct drm_i915_error_object *
1095i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1096 struct intel_ring_buffer *ring)
1097{
1098 struct drm_i915_gem_object *obj;
1099 u32 seqno;
1100
1101 if (!ring->get_seqno)
1102 return NULL;
1103
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001104 seqno = ring->get_seqno(ring, false);
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001105 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1106 if (obj->ring != ring)
1107 continue;
1108
Chris Wilson0201f1e2012-07-20 12:41:01 +01001109 if (i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001110 continue;
1111
1112 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1113 continue;
1114
1115 /* We need to copy these to an anonymous buffer as the simplest
1116 * method to avoid being overwritten by userspace.
1117 */
1118 return i915_error_object_create(dev_priv, obj);
1119 }
1120
1121 return NULL;
1122}
1123
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001124static void i915_record_ring_state(struct drm_device *dev,
1125 struct drm_i915_error_state *error,
1126 struct intel_ring_buffer *ring)
1127{
1128 struct drm_i915_private *dev_priv = dev->dev_private;
1129
Daniel Vetter33f3f512011-12-14 13:57:39 +01001130 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson12f55812012-07-05 17:14:01 +01001131 error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001132 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001133 error->semaphore_mboxes[ring->id][0]
1134 = I915_READ(RING_SYNC_0(ring->mmio_base));
1135 error->semaphore_mboxes[ring->id][1]
1136 = I915_READ(RING_SYNC_1(ring->mmio_base));
Chris Wilsondf2b23d2012-11-27 17:06:54 +00001137 error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
1138 error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
Daniel Vetter33f3f512011-12-14 13:57:39 +01001139 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001140
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001141 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001142 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001143 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1144 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1145 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001146 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Ben Widawsky050ee912012-08-22 11:32:15 -07001147 if (ring->id == RCS)
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001148 error->bbaddr = I915_READ64(BB_ADDR);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001149 } else {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001150 error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001151 error->ipeir[ring->id] = I915_READ(IPEIR);
1152 error->ipehr[ring->id] = I915_READ(IPEHR);
1153 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001154 }
1155
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001156 error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001157 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001158 error->seqno[ring->id] = ring->get_seqno(ring, false);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001159 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001160 error->head[ring->id] = I915_READ_HEAD(ring);
1161 error->tail[ring->id] = I915_READ_TAIL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001162
1163 error->cpu_ring_head[ring->id] = ring->head;
1164 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001165}
1166
Chris Wilson52d39a22012-02-15 11:25:37 +00001167static void i915_gem_record_rings(struct drm_device *dev,
1168 struct drm_i915_error_state *error)
1169{
1170 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001171 struct intel_ring_buffer *ring;
Chris Wilson52d39a22012-02-15 11:25:37 +00001172 struct drm_i915_gem_request *request;
1173 int i, count;
1174
Chris Wilsonb4519512012-05-11 14:29:30 +01001175 for_each_ring(ring, dev_priv, i) {
Chris Wilson52d39a22012-02-15 11:25:37 +00001176 i915_record_ring_state(dev, error, ring);
1177
1178 error->ring[i].batchbuffer =
1179 i915_error_first_batchbuffer(dev_priv, ring);
1180
1181 error->ring[i].ringbuffer =
1182 i915_error_object_create(dev_priv, ring->obj);
1183
1184 count = 0;
1185 list_for_each_entry(request, &ring->request_list, list)
1186 count++;
1187
1188 error->ring[i].num_requests = count;
1189 error->ring[i].requests =
1190 kmalloc(count*sizeof(struct drm_i915_error_request),
1191 GFP_ATOMIC);
1192 if (error->ring[i].requests == NULL) {
1193 error->ring[i].num_requests = 0;
1194 continue;
1195 }
1196
1197 count = 0;
1198 list_for_each_entry(request, &ring->request_list, list) {
1199 struct drm_i915_error_request *erq;
1200
1201 erq = &error->ring[i].requests[count++];
1202 erq->seqno = request->seqno;
1203 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +00001204 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +00001205 }
1206 }
1207}
1208
Jesse Barnes8a905232009-07-11 16:48:03 -04001209/**
1210 * i915_capture_error_state - capture an error record for later analysis
1211 * @dev: drm device
1212 *
1213 * Should be called when an error is detected (either a hang or an error
1214 * interrupt) to capture error state from the time of the error. Fills
1215 * out a structure which becomes available in debugfs for user level tools
1216 * to pick up.
1217 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001218static void i915_capture_error_state(struct drm_device *dev)
1219{
1220 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001221 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001222 struct drm_i915_error_state *error;
1223 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001224 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001225
1226 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001227 error = dev_priv->first_error;
1228 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
1229 if (error)
1230 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001231
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001232 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001233 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001234 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001235 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1236 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001237 }
1238
Chris Wilsonb6f78332011-02-01 14:15:55 +00001239 DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
1240 dev->primary->index);
Chris Wilson2fa772f2010-10-01 13:23:27 +01001241
Daniel Vetter742cbee2012-04-27 15:17:39 +02001242 kref_init(&error->ref);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001243 error->eir = I915_READ(EIR);
1244 error->pgtbl_er = I915_READ(PGTBL_ER);
Ben Widawskyb9a39062012-06-04 14:42:52 -07001245 error->ccid = I915_READ(CCID);
Ben Widawskybe998e22012-04-26 16:03:00 -07001246
1247 if (HAS_PCH_SPLIT(dev))
1248 error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1249 else if (IS_VALLEYVIEW(dev))
1250 error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1251 else if (IS_GEN2(dev))
1252 error->ier = I915_READ16(IER);
1253 else
1254 error->ier = I915_READ(IER);
1255
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001256 for_each_pipe(pipe)
1257 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001258
Daniel Vetter33f3f512011-12-14 13:57:39 +01001259 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001260 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001261 error->done_reg = I915_READ(DONE_REG);
1262 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001263
Ben Widawsky71e172e2012-08-20 16:15:13 -07001264 if (INTEL_INFO(dev)->gen == 7)
1265 error->err_int = I915_READ(GEN7_ERR_INT);
1266
Ben Widawsky050ee912012-08-22 11:32:15 -07001267 i915_get_extra_instdone(dev, error->extra_instdone);
1268
Chris Wilson748ebc62010-10-24 10:28:47 +01001269 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001270 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001271
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001272 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +00001273 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001274 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +00001275
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001276 i = 0;
1277 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1278 i++;
1279 error->active_bo_count = i;
Chris Wilson6c085a72012-08-20 11:40:46 +02001280 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +01001281 if (obj->pin_count)
1282 i++;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001283 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001284
Chris Wilson8e934db2011-01-24 12:34:00 +00001285 error->active_bo = NULL;
1286 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001287 if (i) {
1288 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +00001289 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001290 if (error->active_bo)
1291 error->pinned_bo =
1292 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001293 }
1294
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001295 if (error->active_bo)
1296 error->active_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001297 capture_active_bo(error->active_bo,
1298 error->active_bo_count,
1299 &dev_priv->mm.active_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001300
1301 if (error->pinned_bo)
1302 error->pinned_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001303 capture_pinned_bo(error->pinned_bo,
1304 error->pinned_bo_count,
Chris Wilson6c085a72012-08-20 11:40:46 +02001305 &dev_priv->mm.bound_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001306
Jesse Barnes8a905232009-07-11 16:48:03 -04001307 do_gettimeofday(&error->time);
1308
Chris Wilson6ef3d422010-08-04 20:26:07 +01001309 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001310 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001311
Chris Wilson9df30792010-02-18 10:24:56 +00001312 spin_lock_irqsave(&dev_priv->error_lock, flags);
1313 if (dev_priv->first_error == NULL) {
1314 dev_priv->first_error = error;
1315 error = NULL;
1316 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001317 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001318
1319 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001320 i915_error_state_free(&error->ref);
Chris Wilson9df30792010-02-18 10:24:56 +00001321}
1322
1323void i915_destroy_error_state(struct drm_device *dev)
1324{
1325 struct drm_i915_private *dev_priv = dev->dev_private;
1326 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001327 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001328
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001329 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001330 error = dev_priv->first_error;
1331 dev_priv->first_error = NULL;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001332 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001333
1334 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001335 kref_put(&error->ref, i915_error_state_free);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001336}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001337#else
1338#define i915_capture_error_state(x)
1339#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001340
Chris Wilson35aed2e2010-05-27 13:18:12 +01001341static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001342{
1343 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001344 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04001345 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07001346 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04001347
Chris Wilson35aed2e2010-05-27 13:18:12 +01001348 if (!eir)
1349 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001350
Joe Perchesa70491c2012-03-18 13:00:11 -07001351 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001352
Ben Widawskybd9854f2012-08-23 15:18:09 -07001353 i915_get_extra_instdone(dev, instdone);
1354
Jesse Barnes8a905232009-07-11 16:48:03 -04001355 if (IS_G4X(dev)) {
1356 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1357 u32 ipeir = I915_READ(IPEIR_I965);
1358
Joe Perchesa70491c2012-03-18 13:00:11 -07001359 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1360 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07001361 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1362 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07001363 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001364 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001365 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001366 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001367 }
1368 if (eir & GM45_ERROR_PAGE_TABLE) {
1369 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001370 pr_err("page table error\n");
1371 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001372 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001373 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001374 }
1375 }
1376
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001377 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001378 if (eir & I915_ERROR_PAGE_TABLE) {
1379 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001380 pr_err("page table error\n");
1381 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001382 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001383 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001384 }
1385 }
1386
1387 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001388 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001389 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07001390 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001391 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001392 /* pipestat has already been acked */
1393 }
1394 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001395 pr_err("instruction error\n");
1396 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07001397 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1398 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001399 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001400 u32 ipeir = I915_READ(IPEIR);
1401
Joe Perchesa70491c2012-03-18 13:00:11 -07001402 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1403 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07001404 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04001405 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001406 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001407 } else {
1408 u32 ipeir = I915_READ(IPEIR_I965);
1409
Joe Perchesa70491c2012-03-18 13:00:11 -07001410 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1411 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001412 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001413 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001414 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001415 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001416 }
1417 }
1418
1419 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001420 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001421 eir = I915_READ(EIR);
1422 if (eir) {
1423 /*
1424 * some errors might have become stuck,
1425 * mask them.
1426 */
1427 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1428 I915_WRITE(EMR, I915_READ(EMR) | eir);
1429 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1430 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001431}
1432
1433/**
1434 * i915_handle_error - handle an error interrupt
1435 * @dev: drm device
1436 *
1437 * Do some basic checking of regsiter state at error interrupt time and
1438 * dump it to the syslog. Also call i915_capture_error_state() to make
1439 * sure we get a record and make it available in debugfs. Fire a uevent
1440 * so userspace knows something bad happened (should trigger collection
1441 * of a ring dump etc.).
1442 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001443void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001444{
1445 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001446 struct intel_ring_buffer *ring;
1447 int i;
Chris Wilson35aed2e2010-05-27 13:18:12 +01001448
1449 i915_capture_error_state(dev);
1450 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001451
Ben Gamariba1234d2009-09-14 17:48:47 -04001452 if (wedged) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001453 INIT_COMPLETION(dev_priv->error_completion);
Ben Gamariba1234d2009-09-14 17:48:47 -04001454 atomic_set(&dev_priv->mm.wedged, 1);
1455
Ben Gamari11ed50e2009-09-14 17:48:45 -04001456 /*
1457 * Wakeup waiting processes so they don't hang
1458 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001459 for_each_ring(ring, dev_priv, i)
1460 wake_up_all(&ring->irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001461 }
1462
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001463 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001464}
1465
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001466static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1467{
1468 drm_i915_private_t *dev_priv = dev->dev_private;
1469 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1470 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001471 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001472 struct intel_unpin_work *work;
1473 unsigned long flags;
1474 bool stall_detected;
1475
1476 /* Ignore early vblank irqs */
1477 if (intel_crtc == NULL)
1478 return;
1479
1480 spin_lock_irqsave(&dev->event_lock, flags);
1481 work = intel_crtc->unpin_work;
1482
1483 if (work == NULL || work->pending || !work->enable_stall_check) {
1484 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1485 spin_unlock_irqrestore(&dev->event_lock, flags);
1486 return;
1487 }
1488
1489 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001490 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001491 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001492 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07001493 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1494 obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001495 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001496 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001497 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001498 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001499 crtc->x * crtc->fb->bits_per_pixel/8);
1500 }
1501
1502 spin_unlock_irqrestore(&dev->event_lock, flags);
1503
1504 if (stall_detected) {
1505 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1506 intel_prepare_page_flip(dev, intel_crtc->plane);
1507 }
1508}
1509
Keith Packard42f52ef2008-10-18 19:39:29 -07001510/* Called from drm generic code, passed 'crtc' which
1511 * we use as a pipe index
1512 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001513static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001514{
1515 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001516 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001517
Chris Wilson5eddb702010-09-11 13:48:45 +01001518 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001519 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001520
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001521 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001522 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001523 i915_enable_pipestat(dev_priv, pipe,
1524 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001525 else
Keith Packard7c463582008-11-04 02:03:27 -08001526 i915_enable_pipestat(dev_priv, pipe,
1527 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001528
1529 /* maintain vblank delivery even in deep C-states */
1530 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001531 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001532 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001533
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001534 return 0;
1535}
1536
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001537static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001538{
1539 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1540 unsigned long irqflags;
1541
1542 if (!i915_pipe_enabled(dev, pipe))
1543 return -EINVAL;
1544
1545 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1546 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001547 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001548 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1549
1550 return 0;
1551}
1552
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001553static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001554{
1555 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1556 unsigned long irqflags;
1557
1558 if (!i915_pipe_enabled(dev, pipe))
1559 return -EINVAL;
1560
1561 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001562 ironlake_enable_display_irq(dev_priv,
1563 DE_PIPEA_VBLANK_IVB << (5 * pipe));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001564 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1565
1566 return 0;
1567}
1568
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001569static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
1570{
1571 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1572 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001573 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001574
1575 if (!i915_pipe_enabled(dev, pipe))
1576 return -EINVAL;
1577
1578 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001579 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001580 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001581 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001582 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001583 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001584 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001585 i915_enable_pipestat(dev_priv, pipe,
1586 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001587 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1588
1589 return 0;
1590}
1591
Keith Packard42f52ef2008-10-18 19:39:29 -07001592/* Called from drm generic code, passed 'crtc' which
1593 * we use as a pipe index
1594 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001595static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001596{
1597 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001598 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001599
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001600 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001601 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001602 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00001603
Jesse Barnesf796cf82011-04-07 13:58:17 -07001604 i915_disable_pipestat(dev_priv, pipe,
1605 PIPE_VBLANK_INTERRUPT_ENABLE |
1606 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1607 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1608}
1609
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001610static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001611{
1612 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1613 unsigned long irqflags;
1614
1615 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1616 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001617 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001618 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001619}
1620
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001621static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001622{
1623 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1624 unsigned long irqflags;
1625
1626 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001627 ironlake_disable_display_irq(dev_priv,
1628 DE_PIPEA_VBLANK_IVB << (pipe * 5));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001629 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1630}
1631
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001632static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
1633{
1634 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1635 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001636 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001637
1638 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001639 i915_disable_pipestat(dev_priv, pipe,
1640 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001641 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001642 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001643 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001644 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001645 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001646 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001647 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1648}
1649
Chris Wilson893eead2010-10-27 14:44:35 +01001650static u32
1651ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001652{
Chris Wilson893eead2010-10-27 14:44:35 +01001653 return list_entry(ring->request_list.prev,
1654 struct drm_i915_gem_request, list)->seqno;
1655}
1656
1657static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1658{
1659 if (list_empty(&ring->request_list) ||
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001660 i915_seqno_passed(ring->get_seqno(ring, false),
1661 ring_last_seqno(ring))) {
Chris Wilson893eead2010-10-27 14:44:35 +01001662 /* Issue a wake-up to catch stuck h/w. */
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001663 if (waitqueue_active(&ring->irq_queue)) {
1664 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
1665 ring->name);
Chris Wilson893eead2010-10-27 14:44:35 +01001666 wake_up_all(&ring->irq_queue);
1667 *err = true;
1668 }
1669 return true;
1670 }
1671 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001672}
1673
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001674static bool kick_ring(struct intel_ring_buffer *ring)
1675{
1676 struct drm_device *dev = ring->dev;
1677 struct drm_i915_private *dev_priv = dev->dev_private;
1678 u32 tmp = I915_READ_CTL(ring);
1679 if (tmp & RING_WAIT) {
1680 DRM_ERROR("Kicking stuck wait on %s\n",
1681 ring->name);
1682 I915_WRITE_CTL(ring, tmp);
1683 return true;
1684 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001685 return false;
1686}
1687
Chris Wilsond1e61e72012-04-10 17:00:41 +01001688static bool i915_hangcheck_hung(struct drm_device *dev)
1689{
1690 drm_i915_private_t *dev_priv = dev->dev_private;
1691
1692 if (dev_priv->hangcheck_count++ > 1) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001693 bool hung = true;
1694
Chris Wilsond1e61e72012-04-10 17:00:41 +01001695 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1696 i915_handle_error(dev, true);
1697
1698 if (!IS_GEN2(dev)) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001699 struct intel_ring_buffer *ring;
1700 int i;
1701
Chris Wilsond1e61e72012-04-10 17:00:41 +01001702 /* Is the chip hanging on a WAIT_FOR_EVENT?
1703 * If so we can simply poke the RB_WAIT bit
1704 * and break the hang. This should work on
1705 * all but the second generation chipsets.
1706 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001707 for_each_ring(ring, dev_priv, i)
1708 hung &= !kick_ring(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01001709 }
1710
Chris Wilsonb4519512012-05-11 14:29:30 +01001711 return hung;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001712 }
1713
1714 return false;
1715}
1716
Ben Gamarif65d9422009-09-14 17:48:44 -04001717/**
1718 * This is called when the chip hasn't reported back with completed
1719 * batchbuffers in a long time. The first time this is called we simply record
1720 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1721 * again, we assume the chip is wedged and try to fix it.
1722 */
1723void i915_hangcheck_elapsed(unsigned long data)
1724{
1725 struct drm_device *dev = (struct drm_device *)data;
1726 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001727 uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
Chris Wilsonb4519512012-05-11 14:29:30 +01001728 struct intel_ring_buffer *ring;
1729 bool err = false, idle;
1730 int i;
Chris Wilson893eead2010-10-27 14:44:35 +01001731
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001732 if (!i915_enable_hangcheck)
1733 return;
1734
Chris Wilsonb4519512012-05-11 14:29:30 +01001735 memset(acthd, 0, sizeof(acthd));
1736 idle = true;
1737 for_each_ring(ring, dev_priv, i) {
1738 idle &= i915_hangcheck_ring_idle(ring, &err);
1739 acthd[i] = intel_ring_get_active_head(ring);
1740 }
1741
Chris Wilson893eead2010-10-27 14:44:35 +01001742 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilsonb4519512012-05-11 14:29:30 +01001743 if (idle) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001744 if (err) {
1745 if (i915_hangcheck_hung(dev))
1746 return;
1747
Chris Wilson893eead2010-10-27 14:44:35 +01001748 goto repeat;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001749 }
1750
1751 dev_priv->hangcheck_count = 0;
Chris Wilson893eead2010-10-27 14:44:35 +01001752 return;
1753 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001754
Ben Widawskybd9854f2012-08-23 15:18:09 -07001755 i915_get_extra_instdone(dev, instdone);
Chris Wilsonb4519512012-05-11 14:29:30 +01001756 if (memcmp(dev_priv->last_acthd, acthd, sizeof(acthd)) == 0 &&
Ben Widawsky050ee912012-08-22 11:32:15 -07001757 memcmp(dev_priv->prev_instdone, instdone, sizeof(instdone)) == 0) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001758 if (i915_hangcheck_hung(dev))
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001759 return;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001760 } else {
1761 dev_priv->hangcheck_count = 0;
1762
Chris Wilsonb4519512012-05-11 14:29:30 +01001763 memcpy(dev_priv->last_acthd, acthd, sizeof(acthd));
Ben Widawsky050ee912012-08-22 11:32:15 -07001764 memcpy(dev_priv->prev_instdone, instdone, sizeof(instdone));
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001765 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001766
Chris Wilson893eead2010-10-27 14:44:35 +01001767repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001768 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001769 mod_timer(&dev_priv->hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01001770 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04001771}
1772
Linus Torvalds1da177e2005-04-16 15:20:36 -07001773/* drm_dma.h hooks
1774*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001775static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001776{
1777 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1778
Jesse Barnes46979952011-04-07 13:53:55 -07001779 atomic_set(&dev_priv->irq_received, 0);
1780
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001781 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01001782
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001783 /* XXX hotplug from PCH */
1784
1785 I915_WRITE(DEIMR, 0xffffffff);
1786 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001787 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001788
1789 /* and GT */
1790 I915_WRITE(GTIMR, 0xffffffff);
1791 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001792 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001793
1794 /* south display irq */
1795 I915_WRITE(SDEIMR, 0xffffffff);
1796 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001797 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001798}
1799
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001800static void valleyview_irq_preinstall(struct drm_device *dev)
1801{
1802 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1803 int pipe;
1804
1805 atomic_set(&dev_priv->irq_received, 0);
1806
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001807 /* VLV magic */
1808 I915_WRITE(VLV_IMR, 0);
1809 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
1810 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
1811 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
1812
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001813 /* and GT */
1814 I915_WRITE(GTIIR, I915_READ(GTIIR));
1815 I915_WRITE(GTIIR, I915_READ(GTIIR));
1816 I915_WRITE(GTIMR, 0xffffffff);
1817 I915_WRITE(GTIER, 0x0);
1818 POSTING_READ(GTIER);
1819
1820 I915_WRITE(DPINVGTT, 0xff);
1821
1822 I915_WRITE(PORT_HOTPLUG_EN, 0);
1823 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1824 for_each_pipe(pipe)
1825 I915_WRITE(PIPESTAT(pipe), 0xffff);
1826 I915_WRITE(VLV_IIR, 0xffffffff);
1827 I915_WRITE(VLV_IMR, 0xffffffff);
1828 I915_WRITE(VLV_IER, 0x0);
1829 POSTING_READ(VLV_IER);
1830}
1831
Keith Packard7fe0b972011-09-19 13:31:02 -07001832/*
1833 * Enable digital hotplug on the PCH, and configure the DP short pulse
1834 * duration to 2ms (which is the minimum in the Display Port spec)
1835 *
1836 * This register is the same on all known PCH chips.
1837 */
1838
1839static void ironlake_enable_pch_hotplug(struct drm_device *dev)
1840{
1841 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1842 u32 hotplug;
1843
1844 hotplug = I915_READ(PCH_PORT_HOTPLUG);
1845 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
1846 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
1847 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
1848 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
1849 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
1850}
1851
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001852static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001853{
1854 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1855 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001856 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1857 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001858 u32 render_irqs;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001859 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001860
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001861 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001862
1863 /* should always can generate irq */
1864 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001865 I915_WRITE(DEIMR, dev_priv->irq_mask);
1866 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001867 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001868
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001869 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001870
1871 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001872 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001873
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001874 if (IS_GEN6(dev))
1875 render_irqs =
1876 GT_USER_INTERRUPT |
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001877 GEN6_BSD_USER_INTERRUPT |
1878 GEN6_BLITTER_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001879 else
1880 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00001881 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001882 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001883 GT_BSD_USER_INTERRUPT;
1884 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001885 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001886
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001887 if (HAS_PCH_CPT(dev)) {
Chris Wilson9035a972011-02-16 09:36:05 +00001888 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1889 SDE_PORTB_HOTPLUG_CPT |
1890 SDE_PORTC_HOTPLUG_CPT |
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001891 SDE_PORTD_HOTPLUG_CPT |
1892 SDE_GMBUS_CPT);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001893 } else {
Chris Wilson9035a972011-02-16 09:36:05 +00001894 hotplug_mask = (SDE_CRT_HOTPLUG |
1895 SDE_PORTB_HOTPLUG |
1896 SDE_PORTC_HOTPLUG |
1897 SDE_PORTD_HOTPLUG |
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001898 SDE_GMBUS |
Chris Wilson9035a972011-02-16 09:36:05 +00001899 SDE_AUX_MASK);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001900 }
1901
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001902 dev_priv->pch_irq_mask = ~hotplug_mask;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001903
1904 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001905 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1906 I915_WRITE(SDEIER, hotplug_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001907 POSTING_READ(SDEIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001908
Keith Packard7fe0b972011-09-19 13:31:02 -07001909 ironlake_enable_pch_hotplug(dev);
1910
Jesse Barnesf97108d2010-01-29 11:27:07 -08001911 if (IS_IRONLAKE_M(dev)) {
1912 /* Clear & enable PCU event interrupts */
1913 I915_WRITE(DEIIR, DE_PCU_EVENT);
1914 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1915 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1916 }
1917
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001918 return 0;
1919}
1920
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001921static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001922{
1923 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1924 /* enable kind of interrupts always enabled */
Chris Wilsonb615b572012-05-02 09:52:12 +01001925 u32 display_mask =
1926 DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
1927 DE_PLANEC_FLIP_DONE_IVB |
1928 DE_PLANEB_FLIP_DONE_IVB |
1929 DE_PLANEA_FLIP_DONE_IVB;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001930 u32 render_irqs;
1931 u32 hotplug_mask;
1932
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001933 dev_priv->irq_mask = ~display_mask;
1934
1935 /* should always can generate irq */
1936 I915_WRITE(DEIIR, I915_READ(DEIIR));
1937 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilsonb615b572012-05-02 09:52:12 +01001938 I915_WRITE(DEIER,
1939 display_mask |
1940 DE_PIPEC_VBLANK_IVB |
1941 DE_PIPEB_VBLANK_IVB |
1942 DE_PIPEA_VBLANK_IVB);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001943 POSTING_READ(DEIER);
1944
Ben Widawsky15b9f802012-05-25 16:56:23 -07001945 dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001946
1947 I915_WRITE(GTIIR, I915_READ(GTIIR));
1948 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1949
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001950 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
Ben Widawsky15b9f802012-05-25 16:56:23 -07001951 GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001952 I915_WRITE(GTIER, render_irqs);
1953 POSTING_READ(GTIER);
1954
1955 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1956 SDE_PORTB_HOTPLUG_CPT |
1957 SDE_PORTC_HOTPLUG_CPT |
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001958 SDE_PORTD_HOTPLUG_CPT |
1959 SDE_GMBUS_CPT);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001960 dev_priv->pch_irq_mask = ~hotplug_mask;
1961
1962 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1963 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1964 I915_WRITE(SDEIER, hotplug_mask);
1965 POSTING_READ(SDEIER);
1966
Keith Packard7fe0b972011-09-19 13:31:02 -07001967 ironlake_enable_pch_hotplug(dev);
1968
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001969 return 0;
1970}
1971
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001972static int valleyview_irq_postinstall(struct drm_device *dev)
1973{
1974 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001975 u32 enable_mask;
1976 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001977 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07001978 u32 render_irqs;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001979 u16 msid;
1980
1981 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001982 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
1983 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
1984 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001985 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
1986
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001987 /*
1988 *Leave vblank interrupts masked initially. enable/disable will
1989 * toggle them based on usage.
1990 */
1991 dev_priv->irq_mask = (~enable_mask) |
1992 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
1993 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001994
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001995 dev_priv->pipestat[0] = 0;
1996 dev_priv->pipestat[1] = 0;
1997
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001998 /* Hack for broken MSIs on VLV */
1999 pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
2000 pci_read_config_word(dev->pdev, 0x98, &msid);
2001 msid &= 0xff; /* mask out delivery bits */
2002 msid |= (1<<14);
2003 pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
2004
2005 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
2006 I915_WRITE(VLV_IER, enable_mask);
2007 I915_WRITE(VLV_IIR, 0xffffffff);
2008 I915_WRITE(PIPESTAT(0), 0xffff);
2009 I915_WRITE(PIPESTAT(1), 0xffff);
2010 POSTING_READ(VLV_IER);
2011
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002012 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002013 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002014 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
2015
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002016 I915_WRITE(VLV_IIR, 0xffffffff);
2017 I915_WRITE(VLV_IIR, 0xffffffff);
2018
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002019 I915_WRITE(GTIIR, I915_READ(GTIIR));
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002020 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002021
2022 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
2023 GEN6_BLITTER_USER_INTERRUPT;
2024 I915_WRITE(GTIER, render_irqs);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002025 POSTING_READ(GTIER);
2026
2027 /* ack & enable invalid PTE error interrupts */
2028#if 0 /* FIXME: add support to irq handler for checking these bits */
2029 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2030 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2031#endif
2032
2033 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002034 /* Note HDMI and DP share bits */
2035 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2036 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2037 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2038 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2039 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2040 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Vijay Purushothamanae33cdcf2012-09-27 19:13:02 +05302041 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002042 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
Vijay Purushothamanae33cdcf2012-09-27 19:13:02 +05302043 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002044 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2045 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2046 hotplug_en |= CRT_HOTPLUG_INT_EN;
2047 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2048 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002049
2050 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2051
2052 return 0;
2053}
2054
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002055static void valleyview_irq_uninstall(struct drm_device *dev)
2056{
2057 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2058 int pipe;
2059
2060 if (!dev_priv)
2061 return;
2062
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002063 for_each_pipe(pipe)
2064 I915_WRITE(PIPESTAT(pipe), 0xffff);
2065
2066 I915_WRITE(HWSTAM, 0xffffffff);
2067 I915_WRITE(PORT_HOTPLUG_EN, 0);
2068 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2069 for_each_pipe(pipe)
2070 I915_WRITE(PIPESTAT(pipe), 0xffff);
2071 I915_WRITE(VLV_IIR, 0xffffffff);
2072 I915_WRITE(VLV_IMR, 0xffffffff);
2073 I915_WRITE(VLV_IER, 0x0);
2074 POSTING_READ(VLV_IER);
2075}
2076
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002077static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002078{
2079 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002080
2081 if (!dev_priv)
2082 return;
2083
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002084 I915_WRITE(HWSTAM, 0xffffffff);
2085
2086 I915_WRITE(DEIMR, 0xffffffff);
2087 I915_WRITE(DEIER, 0x0);
2088 I915_WRITE(DEIIR, I915_READ(DEIIR));
2089
2090 I915_WRITE(GTIMR, 0xffffffff);
2091 I915_WRITE(GTIER, 0x0);
2092 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002093
2094 I915_WRITE(SDEIMR, 0xffffffff);
2095 I915_WRITE(SDEIER, 0x0);
2096 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002097}
2098
Chris Wilsonc2798b12012-04-22 21:13:57 +01002099static void i8xx_irq_preinstall(struct drm_device * dev)
2100{
2101 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2102 int pipe;
2103
2104 atomic_set(&dev_priv->irq_received, 0);
2105
2106 for_each_pipe(pipe)
2107 I915_WRITE(PIPESTAT(pipe), 0);
2108 I915_WRITE16(IMR, 0xffff);
2109 I915_WRITE16(IER, 0x0);
2110 POSTING_READ16(IER);
2111}
2112
2113static int i8xx_irq_postinstall(struct drm_device *dev)
2114{
2115 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2116
Chris Wilsonc2798b12012-04-22 21:13:57 +01002117 dev_priv->pipestat[0] = 0;
2118 dev_priv->pipestat[1] = 0;
2119
2120 I915_WRITE16(EMR,
2121 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2122
2123 /* Unmask the interrupts that we always want on. */
2124 dev_priv->irq_mask =
2125 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2126 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2127 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2128 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2129 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2130 I915_WRITE16(IMR, dev_priv->irq_mask);
2131
2132 I915_WRITE16(IER,
2133 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2134 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2135 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2136 I915_USER_INTERRUPT);
2137 POSTING_READ16(IER);
2138
2139 return 0;
2140}
2141
Daniel Vetterff1f5252012-10-02 15:10:55 +02002142static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01002143{
2144 struct drm_device *dev = (struct drm_device *) arg;
2145 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002146 u16 iir, new_iir;
2147 u32 pipe_stats[2];
2148 unsigned long irqflags;
2149 int irq_received;
2150 int pipe;
2151 u16 flip_mask =
2152 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2153 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2154
2155 atomic_inc(&dev_priv->irq_received);
2156
2157 iir = I915_READ16(IIR);
2158 if (iir == 0)
2159 return IRQ_NONE;
2160
2161 while (iir & ~flip_mask) {
2162 /* Can't rely on pipestat interrupt bit in iir as it might
2163 * have been cleared after the pipestat interrupt was received.
2164 * It doesn't set the bit in iir again, but it still produces
2165 * interrupts (for non-MSI).
2166 */
2167 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2168 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2169 i915_handle_error(dev, false);
2170
2171 for_each_pipe(pipe) {
2172 int reg = PIPESTAT(pipe);
2173 pipe_stats[pipe] = I915_READ(reg);
2174
2175 /*
2176 * Clear the PIPE*STAT regs before the IIR
2177 */
2178 if (pipe_stats[pipe] & 0x8000ffff) {
2179 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2180 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2181 pipe_name(pipe));
2182 I915_WRITE(reg, pipe_stats[pipe]);
2183 irq_received = 1;
2184 }
2185 }
2186 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2187
2188 I915_WRITE16(IIR, iir & ~flip_mask);
2189 new_iir = I915_READ16(IIR); /* Flush posted writes */
2190
Daniel Vetterd05c6172012-04-26 23:28:09 +02002191 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002192
2193 if (iir & I915_USER_INTERRUPT)
2194 notify_ring(dev, &dev_priv->ring[RCS]);
2195
2196 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
2197 drm_handle_vblank(dev, 0)) {
2198 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
2199 intel_prepare_page_flip(dev, 0);
2200 intel_finish_page_flip(dev, 0);
2201 flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
2202 }
2203 }
2204
2205 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
2206 drm_handle_vblank(dev, 1)) {
2207 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
2208 intel_prepare_page_flip(dev, 1);
2209 intel_finish_page_flip(dev, 1);
2210 flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2211 }
2212 }
2213
2214 iir = new_iir;
2215 }
2216
2217 return IRQ_HANDLED;
2218}
2219
2220static void i8xx_irq_uninstall(struct drm_device * dev)
2221{
2222 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2223 int pipe;
2224
Chris Wilsonc2798b12012-04-22 21:13:57 +01002225 for_each_pipe(pipe) {
2226 /* Clear enable bits; then clear status bits */
2227 I915_WRITE(PIPESTAT(pipe), 0);
2228 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2229 }
2230 I915_WRITE16(IMR, 0xffff);
2231 I915_WRITE16(IER, 0x0);
2232 I915_WRITE16(IIR, I915_READ16(IIR));
2233}
2234
Chris Wilsona266c7d2012-04-24 22:59:44 +01002235static void i915_irq_preinstall(struct drm_device * dev)
2236{
2237 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2238 int pipe;
2239
2240 atomic_set(&dev_priv->irq_received, 0);
2241
2242 if (I915_HAS_HOTPLUG(dev)) {
2243 I915_WRITE(PORT_HOTPLUG_EN, 0);
2244 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2245 }
2246
Chris Wilson00d98eb2012-04-24 22:59:48 +01002247 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002248 for_each_pipe(pipe)
2249 I915_WRITE(PIPESTAT(pipe), 0);
2250 I915_WRITE(IMR, 0xffffffff);
2251 I915_WRITE(IER, 0x0);
2252 POSTING_READ(IER);
2253}
2254
2255static int i915_irq_postinstall(struct drm_device *dev)
2256{
2257 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002258 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002259
Chris Wilsona266c7d2012-04-24 22:59:44 +01002260 dev_priv->pipestat[0] = 0;
2261 dev_priv->pipestat[1] = 0;
2262
Chris Wilson38bde182012-04-24 22:59:50 +01002263 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2264
2265 /* Unmask the interrupts that we always want on. */
2266 dev_priv->irq_mask =
2267 ~(I915_ASLE_INTERRUPT |
2268 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2269 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2270 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2271 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2272 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2273
2274 enable_mask =
2275 I915_ASLE_INTERRUPT |
2276 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2277 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2278 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2279 I915_USER_INTERRUPT;
2280
Chris Wilsona266c7d2012-04-24 22:59:44 +01002281 if (I915_HAS_HOTPLUG(dev)) {
2282 /* Enable in IER... */
2283 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2284 /* and unmask in IMR */
2285 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2286 }
2287
Chris Wilsona266c7d2012-04-24 22:59:44 +01002288 I915_WRITE(IMR, dev_priv->irq_mask);
2289 I915_WRITE(IER, enable_mask);
2290 POSTING_READ(IER);
2291
2292 if (I915_HAS_HOTPLUG(dev)) {
2293 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2294
Chris Wilsona266c7d2012-04-24 22:59:44 +01002295 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2296 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2297 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2298 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2299 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2300 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002301 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002302 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002303 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002304 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2305 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2306 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002307 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2308 }
2309
2310 /* Ignore TV since it's buggy */
2311
2312 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2313 }
2314
2315 intel_opregion_enable_asle(dev);
2316
2317 return 0;
2318}
2319
Daniel Vetterff1f5252012-10-02 15:10:55 +02002320static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002321{
2322 struct drm_device *dev = (struct drm_device *) arg;
2323 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01002324 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002325 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01002326 u32 flip_mask =
2327 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2328 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2329 u32 flip[2] = {
2330 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
2331 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
2332 };
2333 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002334
2335 atomic_inc(&dev_priv->irq_received);
2336
2337 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01002338 do {
2339 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01002340 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002341
2342 /* Can't rely on pipestat interrupt bit in iir as it might
2343 * have been cleared after the pipestat interrupt was received.
2344 * It doesn't set the bit in iir again, but it still produces
2345 * interrupts (for non-MSI).
2346 */
2347 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2348 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2349 i915_handle_error(dev, false);
2350
2351 for_each_pipe(pipe) {
2352 int reg = PIPESTAT(pipe);
2353 pipe_stats[pipe] = I915_READ(reg);
2354
Chris Wilson38bde182012-04-24 22:59:50 +01002355 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002356 if (pipe_stats[pipe] & 0x8000ffff) {
2357 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2358 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2359 pipe_name(pipe));
2360 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01002361 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002362 }
2363 }
2364 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2365
2366 if (!irq_received)
2367 break;
2368
Chris Wilsona266c7d2012-04-24 22:59:44 +01002369 /* Consume port. Then clear IIR or we'll miss events */
2370 if ((I915_HAS_HOTPLUG(dev)) &&
2371 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2372 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2373
2374 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2375 hotplug_status);
2376 if (hotplug_status & dev_priv->hotplug_supported_mask)
2377 queue_work(dev_priv->wq,
2378 &dev_priv->hotplug_work);
2379
2380 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01002381 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002382 }
2383
Chris Wilson38bde182012-04-24 22:59:50 +01002384 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002385 new_iir = I915_READ(IIR); /* Flush posted writes */
2386
Chris Wilsona266c7d2012-04-24 22:59:44 +01002387 if (iir & I915_USER_INTERRUPT)
2388 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002389
Chris Wilsona266c7d2012-04-24 22:59:44 +01002390 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01002391 int plane = pipe;
2392 if (IS_MOBILE(dev))
2393 plane = !plane;
Chris Wilson8291ee92012-04-24 22:59:47 +01002394 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002395 drm_handle_vblank(dev, pipe)) {
Chris Wilson38bde182012-04-24 22:59:50 +01002396 if (iir & flip[plane]) {
2397 intel_prepare_page_flip(dev, plane);
2398 intel_finish_page_flip(dev, pipe);
2399 flip_mask &= ~flip[plane];
2400 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002401 }
2402
2403 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2404 blc_event = true;
2405 }
2406
Chris Wilsona266c7d2012-04-24 22:59:44 +01002407 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2408 intel_opregion_asle_intr(dev);
2409
2410 /* With MSI, interrupts are only generated when iir
2411 * transitions from zero to nonzero. If another bit got
2412 * set while we were handling the existing iir bits, then
2413 * we would never get another interrupt.
2414 *
2415 * This is fine on non-MSI as well, as if we hit this path
2416 * we avoid exiting the interrupt handler only to generate
2417 * another one.
2418 *
2419 * Note that for MSI this could cause a stray interrupt report
2420 * if an interrupt landed in the time between writing IIR and
2421 * the posting read. This should be rare enough to never
2422 * trigger the 99% of 100,000 interrupts test for disabling
2423 * stray interrupts.
2424 */
Chris Wilson38bde182012-04-24 22:59:50 +01002425 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002426 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01002427 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002428
Daniel Vetterd05c6172012-04-26 23:28:09 +02002429 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01002430
Chris Wilsona266c7d2012-04-24 22:59:44 +01002431 return ret;
2432}
2433
2434static void i915_irq_uninstall(struct drm_device * dev)
2435{
2436 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2437 int pipe;
2438
Chris Wilsona266c7d2012-04-24 22:59:44 +01002439 if (I915_HAS_HOTPLUG(dev)) {
2440 I915_WRITE(PORT_HOTPLUG_EN, 0);
2441 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2442 }
2443
Chris Wilson00d98eb2012-04-24 22:59:48 +01002444 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01002445 for_each_pipe(pipe) {
2446 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002447 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01002448 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2449 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002450 I915_WRITE(IMR, 0xffffffff);
2451 I915_WRITE(IER, 0x0);
2452
Chris Wilsona266c7d2012-04-24 22:59:44 +01002453 I915_WRITE(IIR, I915_READ(IIR));
2454}
2455
2456static void i965_irq_preinstall(struct drm_device * dev)
2457{
2458 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2459 int pipe;
2460
2461 atomic_set(&dev_priv->irq_received, 0);
2462
Chris Wilsonadca4732012-05-11 18:01:31 +01002463 I915_WRITE(PORT_HOTPLUG_EN, 0);
2464 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002465
2466 I915_WRITE(HWSTAM, 0xeffe);
2467 for_each_pipe(pipe)
2468 I915_WRITE(PIPESTAT(pipe), 0);
2469 I915_WRITE(IMR, 0xffffffff);
2470 I915_WRITE(IER, 0x0);
2471 POSTING_READ(IER);
2472}
2473
2474static int i965_irq_postinstall(struct drm_device *dev)
2475{
2476 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonadca4732012-05-11 18:01:31 +01002477 u32 hotplug_en;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002478 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002479 u32 error_mask;
2480
Chris Wilsona266c7d2012-04-24 22:59:44 +01002481 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002482 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01002483 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002484 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2485 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2486 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2487 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2488 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2489
2490 enable_mask = ~dev_priv->irq_mask;
2491 enable_mask |= I915_USER_INTERRUPT;
2492
2493 if (IS_G4X(dev))
2494 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002495
2496 dev_priv->pipestat[0] = 0;
2497 dev_priv->pipestat[1] = 0;
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002498 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002499
Chris Wilsona266c7d2012-04-24 22:59:44 +01002500 /*
2501 * Enable some error detection, note the instruction error mask
2502 * bit is reserved, so we leave it masked.
2503 */
2504 if (IS_G4X(dev)) {
2505 error_mask = ~(GM45_ERROR_PAGE_TABLE |
2506 GM45_ERROR_MEM_PRIV |
2507 GM45_ERROR_CP_PRIV |
2508 I915_ERROR_MEMORY_REFRESH);
2509 } else {
2510 error_mask = ~(I915_ERROR_PAGE_TABLE |
2511 I915_ERROR_MEMORY_REFRESH);
2512 }
2513 I915_WRITE(EMR, error_mask);
2514
2515 I915_WRITE(IMR, dev_priv->irq_mask);
2516 I915_WRITE(IER, enable_mask);
2517 POSTING_READ(IER);
2518
Chris Wilsonadca4732012-05-11 18:01:31 +01002519 /* Note HDMI and DP share hotplug bits */
2520 hotplug_en = 0;
2521 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2522 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2523 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2524 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2525 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2526 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002527 if (IS_G4X(dev)) {
2528 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
2529 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2530 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
2531 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2532 } else {
2533 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
2534 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2535 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
2536 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2537 }
Chris Wilsonadca4732012-05-11 18:01:31 +01002538 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2539 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002540
Chris Wilsonadca4732012-05-11 18:01:31 +01002541 /* Programming the CRT detection parameters tends
2542 to generate a spurious hotplug event about three
2543 seconds later. So just do it once.
2544 */
2545 if (IS_G4X(dev))
2546 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2547 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002548 }
2549
Chris Wilsonadca4732012-05-11 18:01:31 +01002550 /* Ignore TV since it's buggy */
2551
2552 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2553
Chris Wilsona266c7d2012-04-24 22:59:44 +01002554 intel_opregion_enable_asle(dev);
2555
2556 return 0;
2557}
2558
Daniel Vetterff1f5252012-10-02 15:10:55 +02002559static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002560{
2561 struct drm_device *dev = (struct drm_device *) arg;
2562 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002563 u32 iir, new_iir;
2564 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002565 unsigned long irqflags;
2566 int irq_received;
2567 int ret = IRQ_NONE, pipe;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002568
2569 atomic_inc(&dev_priv->irq_received);
2570
2571 iir = I915_READ(IIR);
2572
Chris Wilsona266c7d2012-04-24 22:59:44 +01002573 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002574 bool blc_event = false;
2575
Chris Wilsona266c7d2012-04-24 22:59:44 +01002576 irq_received = iir != 0;
2577
2578 /* Can't rely on pipestat interrupt bit in iir as it might
2579 * have been cleared after the pipestat interrupt was received.
2580 * It doesn't set the bit in iir again, but it still produces
2581 * interrupts (for non-MSI).
2582 */
2583 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2584 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2585 i915_handle_error(dev, false);
2586
2587 for_each_pipe(pipe) {
2588 int reg = PIPESTAT(pipe);
2589 pipe_stats[pipe] = I915_READ(reg);
2590
2591 /*
2592 * Clear the PIPE*STAT regs before the IIR
2593 */
2594 if (pipe_stats[pipe] & 0x8000ffff) {
2595 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2596 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2597 pipe_name(pipe));
2598 I915_WRITE(reg, pipe_stats[pipe]);
2599 irq_received = 1;
2600 }
2601 }
2602 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2603
2604 if (!irq_received)
2605 break;
2606
2607 ret = IRQ_HANDLED;
2608
2609 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01002610 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002611 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2612
2613 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2614 hotplug_status);
2615 if (hotplug_status & dev_priv->hotplug_supported_mask)
2616 queue_work(dev_priv->wq,
2617 &dev_priv->hotplug_work);
2618
2619 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2620 I915_READ(PORT_HOTPLUG_STAT);
2621 }
2622
2623 I915_WRITE(IIR, iir);
2624 new_iir = I915_READ(IIR); /* Flush posted writes */
2625
Chris Wilsona266c7d2012-04-24 22:59:44 +01002626 if (iir & I915_USER_INTERRUPT)
2627 notify_ring(dev, &dev_priv->ring[RCS]);
2628 if (iir & I915_BSD_USER_INTERRUPT)
2629 notify_ring(dev, &dev_priv->ring[VCS]);
2630
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002631 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002632 intel_prepare_page_flip(dev, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002633
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002634 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002635 intel_prepare_page_flip(dev, 1);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002636
2637 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002638 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002639 drm_handle_vblank(dev, pipe)) {
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002640 i915_pageflip_stall_check(dev, pipe);
2641 intel_finish_page_flip(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002642 }
2643
2644 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2645 blc_event = true;
2646 }
2647
2648
2649 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2650 intel_opregion_asle_intr(dev);
2651
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002652 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2653 gmbus_irq_handler(dev);
2654
Chris Wilsona266c7d2012-04-24 22:59:44 +01002655 /* With MSI, interrupts are only generated when iir
2656 * transitions from zero to nonzero. If another bit got
2657 * set while we were handling the existing iir bits, then
2658 * we would never get another interrupt.
2659 *
2660 * This is fine on non-MSI as well, as if we hit this path
2661 * we avoid exiting the interrupt handler only to generate
2662 * another one.
2663 *
2664 * Note that for MSI this could cause a stray interrupt report
2665 * if an interrupt landed in the time between writing IIR and
2666 * the posting read. This should be rare enough to never
2667 * trigger the 99% of 100,000 interrupts test for disabling
2668 * stray interrupts.
2669 */
2670 iir = new_iir;
2671 }
2672
Daniel Vetterd05c6172012-04-26 23:28:09 +02002673 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01002674
Chris Wilsona266c7d2012-04-24 22:59:44 +01002675 return ret;
2676}
2677
2678static void i965_irq_uninstall(struct drm_device * dev)
2679{
2680 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2681 int pipe;
2682
2683 if (!dev_priv)
2684 return;
2685
Chris Wilsonadca4732012-05-11 18:01:31 +01002686 I915_WRITE(PORT_HOTPLUG_EN, 0);
2687 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002688
2689 I915_WRITE(HWSTAM, 0xffffffff);
2690 for_each_pipe(pipe)
2691 I915_WRITE(PIPESTAT(pipe), 0);
2692 I915_WRITE(IMR, 0xffffffff);
2693 I915_WRITE(IER, 0x0);
2694
2695 for_each_pipe(pipe)
2696 I915_WRITE(PIPESTAT(pipe),
2697 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
2698 I915_WRITE(IIR, I915_READ(IIR));
2699}
2700
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002701void intel_irq_init(struct drm_device *dev)
2702{
Chris Wilson8b2e3262012-04-24 22:59:41 +01002703 struct drm_i915_private *dev_priv = dev->dev_private;
2704
2705 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
2706 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002707 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01002708 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01002709
Daniel Vetter61bac782012-12-01 21:03:21 +01002710 setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
2711 (unsigned long) dev);
2712
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002713 dev->driver->get_vblank_counter = i915_get_vblank_counter;
2714 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03002715 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002716 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2717 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2718 }
2719
Keith Packardc3613de2011-08-12 17:05:54 -07002720 if (drm_core_check_feature(dev, DRIVER_MODESET))
2721 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2722 else
2723 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002724 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2725
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002726 if (IS_VALLEYVIEW(dev)) {
2727 dev->driver->irq_handler = valleyview_irq_handler;
2728 dev->driver->irq_preinstall = valleyview_irq_preinstall;
2729 dev->driver->irq_postinstall = valleyview_irq_postinstall;
2730 dev->driver->irq_uninstall = valleyview_irq_uninstall;
2731 dev->driver->enable_vblank = valleyview_enable_vblank;
2732 dev->driver->disable_vblank = valleyview_disable_vblank;
Daniel Vetter4a06e202012-12-01 13:53:40 +01002733 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002734 /* Share pre & uninstall handlers with ILK/SNB */
2735 dev->driver->irq_handler = ivybridge_irq_handler;
2736 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2737 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2738 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2739 dev->driver->enable_vblank = ivybridge_enable_vblank;
2740 dev->driver->disable_vblank = ivybridge_disable_vblank;
2741 } else if (HAS_PCH_SPLIT(dev)) {
2742 dev->driver->irq_handler = ironlake_irq_handler;
2743 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2744 dev->driver->irq_postinstall = ironlake_irq_postinstall;
2745 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2746 dev->driver->enable_vblank = ironlake_enable_vblank;
2747 dev->driver->disable_vblank = ironlake_disable_vblank;
2748 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01002749 if (INTEL_INFO(dev)->gen == 2) {
2750 dev->driver->irq_preinstall = i8xx_irq_preinstall;
2751 dev->driver->irq_postinstall = i8xx_irq_postinstall;
2752 dev->driver->irq_handler = i8xx_irq_handler;
2753 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002754 } else if (INTEL_INFO(dev)->gen == 3) {
2755 dev->driver->irq_preinstall = i915_irq_preinstall;
2756 dev->driver->irq_postinstall = i915_irq_postinstall;
2757 dev->driver->irq_uninstall = i915_irq_uninstall;
2758 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002759 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002760 dev->driver->irq_preinstall = i965_irq_preinstall;
2761 dev->driver->irq_postinstall = i965_irq_postinstall;
2762 dev->driver->irq_uninstall = i965_irq_uninstall;
2763 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002764 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002765 dev->driver->enable_vblank = i915_enable_vblank;
2766 dev->driver->disable_vblank = i915_disable_vblank;
2767 }
2768}