blob: ec8eadd179c4c470050961aae528dc9fa9af0265 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070038#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070039#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010040#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020041#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020042#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070043#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020044#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010045#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070046
Linus Torvalds1da177e2005-04-16 15:20:36 -070047/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070054#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jesse Barnes317c35d2008-08-25 15:11:06 -070056enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080059 PIPE_C,
60 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070061};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080062#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070063
Paulo Zanonia5c961d2012-10-24 15:59:34 -020064enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
Jesse Barnes80824002009-09-10 15:28:06 -070072enum plane {
73 PLANE_A = 0,
74 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080075 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070076};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080077#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080078
Ville Syrjälä06da8da2013-04-17 17:48:51 +030079#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
Eugeni Dodonov2b139522012-03-29 12:32:22 -030081enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88};
89#define port_name(p) ((p) + 'A')
90
Egbert Eich1d843f92013-02-25 12:06:49 -050091enum hpd_pin {
92 HPD_NONE = 0,
93 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
94 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
95 HPD_CRT,
96 HPD_SDVO_B,
97 HPD_SDVO_C,
98 HPD_PORT_B,
99 HPD_PORT_C,
100 HPD_PORT_D,
101 HPD_NUM_PINS
102};
103
Chris Wilson2a2d5482012-12-03 11:49:06 +0000104#define I915_GEM_GPU_DOMAINS \
105 (I915_GEM_DOMAIN_RENDER | \
106 I915_GEM_DOMAIN_SAMPLER | \
107 I915_GEM_DOMAIN_COMMAND | \
108 I915_GEM_DOMAIN_INSTRUCTION | \
109 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700110
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700111#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800112
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200113#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
114 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
115 if ((intel_encoder)->base.crtc == (__crtc))
116
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100117struct intel_pch_pll {
118 int refcount; /* count of number of CRTCs sharing this PLL */
119 int active; /* count of number of active CRTCs (i.e. DPMS on) */
120 bool on; /* is the PLL actually active? Disabled during modeset */
121 int pll_reg;
122 int fp0_reg;
123 int fp1_reg;
124};
125#define I915_NUM_PLLS 2
126
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100127/* Used by dp and fdi links */
128struct intel_link_m_n {
129 uint32_t tu;
130 uint32_t gmch_m;
131 uint32_t gmch_n;
132 uint32_t link_m;
133 uint32_t link_n;
134};
135
136void intel_link_compute_m_n(int bpp, int nlanes,
137 int pixel_clock, int link_clock,
138 struct intel_link_m_n *m_n);
139
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300140struct intel_ddi_plls {
141 int spll_refcount;
142 int wrpll1_refcount;
143 int wrpll2_refcount;
144};
145
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146/* Interface history:
147 *
148 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100149 * 1.2: Add Power Management
150 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100151 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000152 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000153 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
154 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 */
156#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000157#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158#define DRIVER_PATCHLEVEL 0
159
Eric Anholt673a3942008-07-30 12:06:12 -0700160#define WATCH_COHERENCY 0
Chris Wilson23bc5982010-09-29 16:10:57 +0100161#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100162#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700163
Dave Airlie71acb5e2008-12-30 20:31:46 +1000164#define I915_GEM_PHYS_CURSOR_0 1
165#define I915_GEM_PHYS_CURSOR_1 2
166#define I915_GEM_PHYS_OVERLAY_REGS 3
167#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
168
169struct drm_i915_gem_phys_object {
170 int id;
171 struct page **page_list;
172 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000173 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000174};
175
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700176struct opregion_header;
177struct opregion_acpi;
178struct opregion_swsci;
179struct opregion_asle;
Keith Packard8d715f02011-11-18 20:39:01 -0800180struct drm_i915_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700181
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100182struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700183 struct opregion_header __iomem *header;
184 struct opregion_acpi __iomem *acpi;
185 struct opregion_swsci __iomem *swsci;
186 struct opregion_asle __iomem *asle;
187 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000188 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100189};
Chris Wilson44834a62010-08-19 16:09:23 +0100190#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100191
Chris Wilson6ef3d422010-08-04 20:26:07 +0100192struct intel_overlay;
193struct intel_overlay_error_state;
194
Dave Airlie7c1c2872008-11-28 14:22:24 +1000195struct drm_i915_master_private {
196 drm_local_map_t *sarea;
197 struct _drm_i915_sarea *sarea_priv;
198};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800199#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300200#define I915_MAX_NUM_FENCES 32
201/* 32 fences + sign bit for FENCE_REG_NONE */
202#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800203
204struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200205 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000206 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100207 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800208};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000209
yakui_zhao9b9d1722009-05-31 17:17:17 +0800210struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100211 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800212 u8 dvo_port;
213 u8 slave_addr;
214 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100215 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400216 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800217};
218
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000219struct intel_display_error_state;
220
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700221struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200222 struct kref ref;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700223 u32 eir;
224 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700225 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700226 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000227 u32 derrmr;
228 u32 forcewake;
Ben Widawsky9574b3f2012-04-26 16:03:01 -0700229 bool waiting[I915_NUM_RINGS];
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800230 u32 pipestat[I915_MAX_PIPES];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100231 u32 tail[I915_NUM_RINGS];
232 u32 head[I915_NUM_RINGS];
Chris Wilson0f3b6842013-01-15 12:05:55 +0000233 u32 ctl[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100234 u32 ipeir[I915_NUM_RINGS];
235 u32 ipehr[I915_NUM_RINGS];
236 u32 instdone[I915_NUM_RINGS];
237 u32 acthd[I915_NUM_RINGS];
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100238 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilsondf2b23d2012-11-27 17:06:54 +0000239 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilson12f55812012-07-05 17:14:01 +0100240 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100241 /* our own tracking of ring head and tail */
242 u32 cpu_ring_head[I915_NUM_RINGS];
243 u32 cpu_ring_tail[I915_NUM_RINGS];
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100244 u32 error; /* gen6+ */
Ben Widawsky71e172e2012-08-20 16:15:13 -0700245 u32 err_int; /* gen7 */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100246 u32 instpm[I915_NUM_RINGS];
247 u32 instps[I915_NUM_RINGS];
Ben Widawsky050ee912012-08-22 11:32:15 -0700248 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100249 u32 seqno[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000250 u64 bbaddr;
Daniel Vetter33f3f512011-12-14 13:57:39 +0100251 u32 fault_reg[I915_NUM_RINGS];
252 u32 done_reg;
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100253 u32 faddr[I915_NUM_RINGS];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200254 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700255 struct timeval time;
Chris Wilson52d39a22012-02-15 11:25:37 +0000256 struct drm_i915_error_ring {
257 struct drm_i915_error_object {
258 int page_count;
259 u32 gtt_offset;
260 u32 *pages[0];
Ben Widawsky8c123e52013-03-04 17:00:29 -0800261 } *ringbuffer, *batchbuffer, *ctx;
Chris Wilson52d39a22012-02-15 11:25:37 +0000262 struct drm_i915_error_request {
263 long jiffies;
264 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000265 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000266 } *requests;
267 int num_requests;
268 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000269 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000270 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000271 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100272 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000273 u32 gtt_offset;
274 u32 read_domains;
275 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200276 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000277 s32 pinned:2;
278 u32 tiling:2;
279 u32 dirty:1;
280 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100281 s32 ring:4;
Chris Wilson93dfb402011-03-29 16:59:50 -0700282 u32 cache_level:2;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000283 } *active_bo, *pinned_bo;
284 u32 active_bo_count, pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100285 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000286 struct intel_display_error_state *display;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700287};
288
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100289struct intel_crtc_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100290struct intel_crtc;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100291
Jesse Barnese70236a2009-09-21 10:42:27 -0700292struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400293 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700294 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
295 void (*disable_fbc)(struct drm_device *dev);
296 int (*get_display_clock_speed)(struct drm_device *dev);
297 int (*get_fifo_size)(struct drm_device *dev, int plane);
Chris Wilsond2102462011-01-24 17:43:27 +0000298 void (*update_wm)(struct drm_device *dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800299 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
300 uint32_t sprite_width, int pixel_size);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -0300301 void (*update_linetime_wm)(struct drm_device *dev, int pipe,
302 struct drm_display_mode *mode);
Daniel Vetter47fab732012-10-26 10:58:18 +0200303 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100304 /* Returns the active state of the crtc, and if the crtc is active,
305 * fills out the pipe-config with the hw state. */
306 bool (*get_pipe_config)(struct intel_crtc *,
307 struct intel_crtc_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700308 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700309 int x, int y,
310 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200311 void (*crtc_enable)(struct drm_crtc *crtc);
312 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100313 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800314 void (*write_eld)(struct drm_connector *connector,
315 struct drm_crtc *crtc);
Jesse Barnes674cf962011-04-28 14:27:04 -0700316 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700317 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700318 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
319 struct drm_framebuffer *fb,
320 struct drm_i915_gem_object *obj);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700321 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
322 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100323 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700324 /* clock updates for mode set */
325 /* cursor updates */
326 /* render clock increase/decrease */
327 /* display clock increase/decrease */
328 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700329};
330
Chris Wilson990bbda2012-07-02 11:51:02 -0300331struct drm_i915_gt_funcs {
332 void (*force_wake_get)(struct drm_i915_private *dev_priv);
333 void (*force_wake_put)(struct drm_i915_private *dev_priv);
334};
335
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100336#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
337 func(is_mobile) sep \
338 func(is_i85x) sep \
339 func(is_i915g) sep \
340 func(is_i945gm) sep \
341 func(is_g33) sep \
342 func(need_gfx_hws) sep \
343 func(is_g4x) sep \
344 func(is_pineview) sep \
345 func(is_broadwater) sep \
346 func(is_crestline) sep \
347 func(is_ivybridge) sep \
348 func(is_valleyview) sep \
349 func(is_haswell) sep \
350 func(has_force_wake) sep \
351 func(has_fbc) sep \
352 func(has_pipe_cxsr) sep \
353 func(has_hotplug) sep \
354 func(cursor_needs_physical) sep \
355 func(has_overlay) sep \
356 func(overlay_needs_physical) sep \
357 func(supports_tv) sep \
358 func(has_bsd_ring) sep \
359 func(has_blt_ring) sep \
360 func(has_llc)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200361
Damien Lespiaua587f772013-04-22 18:40:38 +0100362#define DEFINE_FLAG(name) u8 name:1
363#define SEP_SEMICOLON ;
364
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500365struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200366 u32 display_mmio_offset;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700367 u8 num_pipes:3;
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100368 u8 gen;
Damien Lespiaua587f772013-04-22 18:40:38 +0100369 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500370};
371
Damien Lespiaua587f772013-04-22 18:40:38 +0100372#undef DEFINE_FLAG
373#undef SEP_SEMICOLON
374
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800375enum i915_cache_level {
376 I915_CACHE_NONE = 0,
377 I915_CACHE_LLC,
378 I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
379};
380
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700381typedef uint32_t gen6_gtt_pte_t;
382
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800383/* The Graphics Translation Table is the way in which GEN hardware translates a
384 * Graphics Virtual Address into a Physical Address. In addition to the normal
385 * collateral associated with any va->pa translations GEN hardware also has a
386 * portion of the GTT which can be mapped by the CPU and remain both coherent
387 * and correct (in cases like swizzling). That region is referred to as GMADR in
388 * the spec.
389 */
390struct i915_gtt {
391 unsigned long start; /* Start offset of used GTT */
392 size_t total; /* Total size GTT can map */
Ben Widawskybaa09f52013-01-24 13:49:57 -0800393 size_t stolen_size; /* Total size of stolen memory */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800394
395 unsigned long mappable_end; /* End offset that we can CPU map */
396 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
397 phys_addr_t mappable_base; /* PA of our GMADR */
398
399 /** "Graphics Stolen Memory" holds the global PTEs */
400 void __iomem *gsm;
Ben Widawskya81cc002013-01-18 12:30:31 -0800401
402 bool do_idle_maps;
Ben Widawsky9c61a322013-01-18 12:30:32 -0800403 dma_addr_t scratch_page_dma;
404 struct page *scratch_page;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800405
406 /* global gtt ops */
Ben Widawskybaa09f52013-01-24 13:49:57 -0800407 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -0800408 size_t *stolen, phys_addr_t *mappable_base,
409 unsigned long *mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -0800410 void (*gtt_remove)(struct drm_device *dev);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800411 void (*gtt_clear_range)(struct drm_device *dev,
412 unsigned int first_entry,
413 unsigned int num_entries);
414 void (*gtt_insert_entries)(struct drm_device *dev,
415 struct sg_table *st,
416 unsigned int pg_start,
417 enum i915_cache_level cache_level);
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700418 gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
419 dma_addr_t addr,
420 enum i915_cache_level level);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800421};
Ben Widawskya54c0c22013-01-24 14:45:00 -0800422#define gtt_total_entries(gtt) ((gtt).total >> PAGE_SHIFT)
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800423
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100424#define I915_PPGTT_PD_ENTRIES 512
425#define I915_PPGTT_PT_ENTRIES 1024
426struct i915_hw_ppgtt {
Ben Widawsky8f2c59f2012-09-24 08:55:51 -0700427 struct drm_device *dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100428 unsigned num_pd_entries;
429 struct page **pt_pages;
430 uint32_t pd_offset;
431 dma_addr_t *pt_dma_addr;
432 dma_addr_t scratch_page_dma_addr;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800433
434 /* pte functions, mirroring the interface of the global gtt. */
435 void (*clear_range)(struct i915_hw_ppgtt *ppgtt,
436 unsigned int first_entry,
437 unsigned int num_entries);
438 void (*insert_entries)(struct i915_hw_ppgtt *ppgtt,
439 struct sg_table *st,
440 unsigned int pg_start,
441 enum i915_cache_level cache_level);
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700442 gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
443 dma_addr_t addr,
444 enum i915_cache_level level);
Ben Widawskyb7c36d22013-04-08 18:43:56 -0700445 int (*enable)(struct drm_device *dev);
Daniel Vetter3440d262013-01-24 13:49:56 -0800446 void (*cleanup)(struct i915_hw_ppgtt *ppgtt);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100447};
448
Ben Widawsky40521052012-06-04 14:42:43 -0700449
450/* This must match up with the value previously used for execbuf2.rsvd1. */
451#define DEFAULT_CONTEXT_ID 0
452struct i915_hw_context {
453 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700454 bool is_initialized;
Ben Widawsky40521052012-06-04 14:42:43 -0700455 struct drm_i915_file_private *file_priv;
456 struct intel_ring_buffer *ring;
457 struct drm_i915_gem_object *obj;
458};
459
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800460enum no_fbc_reason {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100461 FBC_NO_OUTPUT, /* no outputs enabled to compress */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800462 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
463 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
464 FBC_MODE_TOO_LARGE, /* mode too large for compression */
465 FBC_BAD_PLANE, /* fbc not supported on plane */
466 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700467 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700468 FBC_MODULE_PARAM,
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800469};
470
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800471enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300472 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800473 PCH_IBX, /* Ibexpeak PCH */
474 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300475 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700476 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800477};
478
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200479enum intel_sbi_destination {
480 SBI_ICLK,
481 SBI_MPHY,
482};
483
Jesse Barnesb690e962010-07-19 13:53:12 -0700484#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700485#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100486#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700487
Dave Airlie8be48d92010-03-30 05:34:14 +0000488struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100489struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000490
Daniel Vetterc2b91522012-02-14 22:37:19 +0100491struct intel_gmbus {
492 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000493 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100494 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100495 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100496 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100497 struct drm_i915_private *dev_priv;
498};
499
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100500struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000501 u8 saveLBB;
502 u32 saveDSPACNTR;
503 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000504 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000505 u32 savePIPEACONF;
506 u32 savePIPEBCONF;
507 u32 savePIPEASRC;
508 u32 savePIPEBSRC;
509 u32 saveFPA0;
510 u32 saveFPA1;
511 u32 saveDPLL_A;
512 u32 saveDPLL_A_MD;
513 u32 saveHTOTAL_A;
514 u32 saveHBLANK_A;
515 u32 saveHSYNC_A;
516 u32 saveVTOTAL_A;
517 u32 saveVBLANK_A;
518 u32 saveVSYNC_A;
519 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000520 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800521 u32 saveTRANS_HTOTAL_A;
522 u32 saveTRANS_HBLANK_A;
523 u32 saveTRANS_HSYNC_A;
524 u32 saveTRANS_VTOTAL_A;
525 u32 saveTRANS_VBLANK_A;
526 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000527 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000528 u32 saveDSPASTRIDE;
529 u32 saveDSPASIZE;
530 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700531 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000532 u32 saveDSPASURF;
533 u32 saveDSPATILEOFF;
534 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700535 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000536 u32 saveBLC_PWM_CTL;
537 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800538 u32 saveBLC_CPU_PWM_CTL;
539 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000540 u32 saveFPB0;
541 u32 saveFPB1;
542 u32 saveDPLL_B;
543 u32 saveDPLL_B_MD;
544 u32 saveHTOTAL_B;
545 u32 saveHBLANK_B;
546 u32 saveHSYNC_B;
547 u32 saveVTOTAL_B;
548 u32 saveVBLANK_B;
549 u32 saveVSYNC_B;
550 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000551 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800552 u32 saveTRANS_HTOTAL_B;
553 u32 saveTRANS_HBLANK_B;
554 u32 saveTRANS_HSYNC_B;
555 u32 saveTRANS_VTOTAL_B;
556 u32 saveTRANS_VBLANK_B;
557 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000558 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000559 u32 saveDSPBSTRIDE;
560 u32 saveDSPBSIZE;
561 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700562 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000563 u32 saveDSPBSURF;
564 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700565 u32 saveVGA0;
566 u32 saveVGA1;
567 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000568 u32 saveVGACNTRL;
569 u32 saveADPA;
570 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700571 u32 savePP_ON_DELAYS;
572 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000573 u32 saveDVOA;
574 u32 saveDVOB;
575 u32 saveDVOC;
576 u32 savePP_ON;
577 u32 savePP_OFF;
578 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700579 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000580 u32 savePFIT_CONTROL;
581 u32 save_palette_a[256];
582 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700583 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000584 u32 saveFBC_CFB_BASE;
585 u32 saveFBC_LL_BASE;
586 u32 saveFBC_CONTROL;
587 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000588 u32 saveIER;
589 u32 saveIIR;
590 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800591 u32 saveDEIER;
592 u32 saveDEIMR;
593 u32 saveGTIER;
594 u32 saveGTIMR;
595 u32 saveFDI_RXA_IMR;
596 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800597 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800598 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000599 u32 saveSWF0[16];
600 u32 saveSWF1[16];
601 u32 saveSWF2[3];
602 u8 saveMSR;
603 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800604 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000605 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000606 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000607 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000608 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200609 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000610 u32 saveCURACNTR;
611 u32 saveCURAPOS;
612 u32 saveCURABASE;
613 u32 saveCURBCNTR;
614 u32 saveCURBPOS;
615 u32 saveCURBBASE;
616 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700617 u32 saveDP_B;
618 u32 saveDP_C;
619 u32 saveDP_D;
620 u32 savePIPEA_GMCH_DATA_M;
621 u32 savePIPEB_GMCH_DATA_M;
622 u32 savePIPEA_GMCH_DATA_N;
623 u32 savePIPEB_GMCH_DATA_N;
624 u32 savePIPEA_DP_LINK_M;
625 u32 savePIPEB_DP_LINK_M;
626 u32 savePIPEA_DP_LINK_N;
627 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800628 u32 saveFDI_RXA_CTL;
629 u32 saveFDI_TXA_CTL;
630 u32 saveFDI_RXB_CTL;
631 u32 saveFDI_TXB_CTL;
632 u32 savePFA_CTL_1;
633 u32 savePFB_CTL_1;
634 u32 savePFA_WIN_SZ;
635 u32 savePFB_WIN_SZ;
636 u32 savePFA_WIN_POS;
637 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000638 u32 savePCH_DREF_CONTROL;
639 u32 saveDISP_ARB_CTL;
640 u32 savePIPEA_DATA_M1;
641 u32 savePIPEA_DATA_N1;
642 u32 savePIPEA_LINK_M1;
643 u32 savePIPEA_LINK_N1;
644 u32 savePIPEB_DATA_M1;
645 u32 savePIPEB_DATA_N1;
646 u32 savePIPEB_LINK_M1;
647 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000648 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400649 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100650};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100651
652struct intel_gen6_power_mgmt {
653 struct work_struct work;
654 u32 pm_iir;
655 /* lock - irqsave spinlock that protectects the work_struct and
656 * pm_iir. */
657 spinlock_t lock;
658
659 /* The below variables an all the rps hw state are protected by
660 * dev->struct mutext. */
661 u8 cur_delay;
662 u8 min_delay;
663 u8 max_delay;
Ben Widawsky31c77382013-04-05 14:29:22 -0700664 u8 hw_max;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700665
666 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700667
668 /*
669 * Protects RPS/RC6 register access and PCU communication.
670 * Must be taken after struct_mutex if nested.
671 */
672 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100673};
674
Daniel Vetter1a240d42012-11-29 22:18:51 +0100675/* defined intel_pm.c */
676extern spinlock_t mchdev_lock;
677
Daniel Vetterc85aa882012-11-02 19:55:03 +0100678struct intel_ilk_power_mgmt {
679 u8 cur_delay;
680 u8 min_delay;
681 u8 max_delay;
682 u8 fmax;
683 u8 fstart;
684
685 u64 last_count1;
686 unsigned long last_time1;
687 unsigned long chipset_power;
688 u64 last_count2;
689 struct timespec last_time2;
690 unsigned long gfx_power;
691 u8 corr;
692
693 int c_m;
694 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +0100695
696 struct drm_i915_gem_object *pwrctx;
697 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100698};
699
Daniel Vetter231f42a2012-11-02 19:55:05 +0100700struct i915_dri1_state {
701 unsigned allow_batchbuffer : 1;
702 u32 __iomem *gfx_hws_cpu_addr;
703
704 unsigned int cpp;
705 int back_offset;
706 int front_offset;
707 int current_page;
708 int page_flipping;
709
710 uint32_t counter;
711};
712
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100713struct intel_l3_parity {
714 u32 *remap_info;
715 struct work_struct error_work;
716};
717
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100718struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100719 /** Memory allocator for GTT stolen memory */
720 struct drm_mm stolen;
721 /** Memory allocator for GTT */
722 struct drm_mm gtt_space;
723 /** List of all objects in gtt_space. Used to restore gtt
724 * mappings on resume */
725 struct list_head bound_list;
726 /**
727 * List of objects which are not bound to the GTT (thus
728 * are idle and not used by the GPU) but still have
729 * (presumably uncached) pages still attached.
730 */
731 struct list_head unbound_list;
732
733 /** Usable portion of the GTT for GEM */
734 unsigned long stolen_base; /* limited to low memory (32-bit) */
735
736 int gtt_mtrr;
737
738 /** PPGTT used for aliasing the PPGTT with the GTT */
739 struct i915_hw_ppgtt *aliasing_ppgtt;
740
741 struct shrinker inactive_shrinker;
742 bool shrinker_no_lock_stealing;
743
744 /**
745 * List of objects currently involved in rendering.
746 *
747 * Includes buffers having the contents of their GPU caches
748 * flushed, not necessarily primitives. last_rendering_seqno
749 * represents when the rendering involved will be completed.
750 *
751 * A reference is held on the buffer while on this list.
752 */
753 struct list_head active_list;
754
755 /**
756 * LRU list of objects which are not in the ringbuffer and
757 * are ready to unbind, but are still in the GTT.
758 *
759 * last_rendering_seqno is 0 while an object is in this list.
760 *
761 * A reference is not held on the buffer while on this list,
762 * as merely being GTT-bound shouldn't prevent its being
763 * freed, and we'll pull it off the list in the free path.
764 */
765 struct list_head inactive_list;
766
767 /** LRU list of objects with fence regs on them. */
768 struct list_head fence_list;
769
770 /**
771 * We leave the user IRQ off as much as possible,
772 * but this means that requests will finish and never
773 * be retired once the system goes idle. Set a timer to
774 * fire periodically while the ring is running. When it
775 * fires, go retire requests.
776 */
777 struct delayed_work retire_work;
778
779 /**
780 * Are we in a non-interruptible section of code like
781 * modesetting?
782 */
783 bool interruptible;
784
785 /**
786 * Flag if the X Server, and thus DRM, is not currently in
787 * control of the device.
788 *
789 * This is set between LeaveVT and EnterVT. It needs to be
790 * replaced with a semaphore. It also needs to be
791 * transitioned away from for kernel modesetting.
792 */
793 int suspended;
794
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100795 /** Bit 6 swizzling required for X tiling */
796 uint32_t bit_6_swizzle_x;
797 /** Bit 6 swizzling required for Y tiling */
798 uint32_t bit_6_swizzle_y;
799
800 /* storage for physical objects */
801 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
802
803 /* accounting, useful for userland debugging */
804 size_t object_memory;
805 u32 object_count;
806};
807
Daniel Vetter99584db2012-11-14 17:14:04 +0100808struct i915_gpu_error {
809 /* For hangcheck timer */
810#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
811#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
812 struct timer_list hangcheck_timer;
813 int hangcheck_count;
814 uint32_t last_acthd[I915_NUM_RINGS];
815 uint32_t prev_instdone[I915_NUM_INSTDONE_REG];
816
817 /* For reset and error_state handling. */
818 spinlock_t lock;
819 /* Protected by the above dev->gpu_error.lock. */
820 struct drm_i915_error_state *first_error;
821 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +0100822
823 unsigned long last_reset;
824
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100825 /**
Daniel Vetterf69061b2012-12-06 09:01:42 +0100826 * State variable and reset counter controlling the reset flow
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100827 *
Daniel Vetterf69061b2012-12-06 09:01:42 +0100828 * Upper bits are for the reset counter. This counter is used by the
829 * wait_seqno code to race-free noticed that a reset event happened and
830 * that it needs to restart the entire ioctl (since most likely the
831 * seqno it waited for won't ever signal anytime soon).
832 *
833 * This is important for lock-free wait paths, where no contended lock
834 * naturally enforces the correct ordering between the bail-out of the
835 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100836 *
837 * Lowest bit controls the reset state machine: Set means a reset is in
838 * progress. This state will (presuming we don't have any bugs) decay
839 * into either unset (successful reset) or the special WEDGED value (hw
840 * terminally sour). All waiters on the reset_queue will be woken when
841 * that happens.
842 */
843 atomic_t reset_counter;
844
845 /**
846 * Special values/flags for reset_counter
847 *
848 * Note that the code relies on
849 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
850 * being true.
851 */
852#define I915_RESET_IN_PROGRESS_FLAG 1
853#define I915_WEDGED 0xffffffff
854
855 /**
856 * Waitqueue to signal when the reset has completed. Used by clients
857 * that wait for dev_priv->mm.wedged to settle.
858 */
859 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +0100860
Daniel Vetter99584db2012-11-14 17:14:04 +0100861 /* For gpu hang simulation. */
862 unsigned int stop_rings;
863};
864
Zhang Ruib8efb172013-02-05 15:41:53 +0800865enum modeset_restore {
866 MODESET_ON_LID_OPEN,
867 MODESET_DONE,
868 MODESET_SUSPENDED,
869};
870
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100871typedef struct drm_i915_private {
872 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +0000873 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100874
875 const struct intel_device_info *info;
876
877 int relative_constants_mode;
878
879 void __iomem *regs;
880
881 struct drm_i915_gt_funcs gt;
882 /** gt_fifo_count and the subsequent register write are synchronized
883 * with dev->struct_mutex. */
884 unsigned gt_fifo_count;
885 /** forcewake_count is protected by gt_lock */
886 unsigned forcewake_count;
887 /** gt_lock is also taken in irq contexts. */
Luis R. Rodriguez99057c82012-11-29 12:45:06 -0800888 spinlock_t gt_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100889
890 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
891
Daniel Vetter28c70f12012-12-01 13:53:45 +0100892
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100893 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
894 * controller on different i2c buses. */
895 struct mutex gmbus_mutex;
896
897 /**
898 * Base address of the gmbus and gpio block.
899 */
900 uint32_t gpio_mmio_base;
901
Daniel Vetter28c70f12012-12-01 13:53:45 +0100902 wait_queue_head_t gmbus_wait_queue;
903
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100904 struct pci_dev *bridge_dev;
905 struct intel_ring_buffer ring[I915_NUM_RINGS];
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200906 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100907
908 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100909 struct resource mch_res;
910
911 atomic_t irq_received;
912
913 /* protects the irq masks */
914 spinlock_t irq_lock;
915
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100916 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
917 struct pm_qos_request pm_qos;
918
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100919 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +0100920 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100921
922 /** Cached value of IMR to avoid reads in updating the bitfield */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100923 u32 irq_mask;
924 u32 gt_irq_mask;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100925
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100926 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100927 bool enable_hotplug_processing;
Egbert Eichb543fb02013-04-16 13:36:54 +0200928 struct {
929 unsigned long hpd_last_jiffies;
930 int hpd_cnt;
931 enum {
932 HPD_ENABLED = 0,
933 HPD_DISABLED = 1,
934 HPD_MARK_DISABLED = 2
935 } hpd_mark;
936 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +0200937 u32 hpd_event_bits;
Egbert Eichac4c16c2013-04-16 13:36:58 +0200938 struct timer_list hotplug_reenable_timer;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100939
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100940 int num_pch_pll;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700941 int num_plane;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100942
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100943 unsigned long cfb_size;
944 unsigned int cfb_fb;
945 enum plane cfb_plane;
946 int cfb_y;
947 struct intel_fbc_work *fbc_work;
948
949 struct intel_opregion opregion;
950
951 /* overlay */
952 struct intel_overlay *overlay;
Ville Syrjälä2c6602d2013-02-08 23:13:35 +0200953 unsigned int sprite_scaling_enabled;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100954
Jani Nikula31ad8ec2013-04-02 15:48:09 +0300955 /* backlight */
956 struct {
957 int level;
958 bool enabled;
959 struct backlight_device *device;
960 } backlight;
961
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100962 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100963 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
964 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
965
966 /* Feature bits from the VBIOS */
967 unsigned int int_tv_support:1;
968 unsigned int lvds_dither:1;
969 unsigned int lvds_vbt:1;
970 unsigned int int_crt_support:1;
971 unsigned int lvds_use_ssc:1;
972 unsigned int display_clock_mode:1;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -0300973 unsigned int fdi_rx_polarity_inverted:1;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100974 int lvds_ssc_freq;
975 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100976 struct {
977 int rate;
978 int lanes;
979 int preemphasis;
980 int vswing;
981
982 bool initialized;
983 bool support;
984 int bpp;
985 struct edp_power_seq pps;
986 } edp;
987 bool no_aux_handshake;
988
989 int crt_ddc_pin;
990 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
991 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
992 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
993
994 unsigned int fsb_freq, mem_freq, is_ddr3;
995
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100996 struct workqueue_struct *wq;
997
998 /* Display functions */
999 struct drm_i915_display_funcs display;
1000
1001 /* PCH chipset type */
1002 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001003 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001004
1005 unsigned long quirks;
1006
Zhang Ruib8efb172013-02-05 15:41:53 +08001007 enum modeset_restore modeset_restore;
1008 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001009
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001010 struct i915_gtt gtt;
1011
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001012 struct i915_gem_mm mm;
Daniel Vetter87813422012-05-02 11:49:32 +02001013
Daniel Vetter87813422012-05-02 11:49:32 +02001014 /* Kernel Modesetting */
1015
yakui_zhao9b9d1722009-05-31 17:17:17 +08001016 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08001017 /* indicate whether the LVDS_BORDER should be enabled or not */
1018 unsigned int lvds_border_bits;
Chris Wilson1d8e1c72010-08-07 11:01:28 +01001019 /* Panel fitter placement and size for Ironlake+ */
1020 u32 pch_pf_pos, pch_pf_size;
Jesse Barnes652c3932009-08-17 13:31:43 -07001021
Jesse Barnes27f82272011-09-02 12:54:37 -07001022 struct drm_crtc *plane_to_crtc_mapping[3];
1023 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001024 wait_queue_head_t pending_flip_queue;
1025
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001026 struct intel_pch_pll pch_plls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001027 struct intel_ddi_plls ddi_plls;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001028
Jesse Barnes652c3932009-08-17 13:31:43 -07001029 /* Reclocking support */
1030 bool render_reclock_avail;
1031 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001032 /* indicates the reduced downclock for LVDS*/
1033 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -07001034 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +08001035 int child_dev_num;
1036 struct child_device_config *child_dev;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001037
Zhenyu Wangc48044112009-12-17 14:48:43 +08001038 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001039
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001040 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001041
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001042 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001043 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001044
Daniel Vetter20e4d402012-08-08 23:35:39 +02001045 /* ilk-only ips/rps state. Everything in here is protected by the global
1046 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001047 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001048
1049 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +00001050
Jesse Barnes20bf3772010-04-21 11:39:22 -07001051 struct drm_mm_node *compressed_fb;
1052 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -07001053
Daniel Vetter99584db2012-11-14 17:14:04 +01001054 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001055
Dave Airlie8be48d92010-03-30 05:34:14 +00001056 /* list of fbdev register on this device */
1057 struct intel_fbdev *fbdev;
Chris Wilsone953fd72011-02-21 22:23:52 +00001058
Jesse Barnes073f34d2012-11-02 11:13:59 -07001059 /*
1060 * The console may be contended at resume, but we don't
1061 * want it to block on it.
1062 */
1063 struct work_struct console_resume_work;
1064
Chris Wilsone953fd72011-02-21 22:23:52 +00001065 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001066 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001067
Ben Widawsky254f9652012-06-04 14:42:42 -07001068 bool hw_contexts_disabled;
1069 uint32_t hw_context_size;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001070
Damien Lespiau3e683202012-12-11 18:48:29 +00001071 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001072
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001073 struct i915_suspend_saved_registers regfile;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001074
1075 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1076 * here! */
1077 struct i915_dri1_state dri1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078} drm_i915_private_t;
1079
Chris Wilsonb4519512012-05-11 14:29:30 +01001080/* Iterate over initialised rings */
1081#define for_each_ring(ring__, dev_priv__, i__) \
1082 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1083 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1084
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001085enum hdmi_force_audio {
1086 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1087 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1088 HDMI_AUDIO_AUTO, /* trust EDID */
1089 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1090};
1091
Chris Wilsoned2f3452012-11-15 11:32:19 +00001092#define I915_GTT_RESERVED ((struct drm_mm_node *)0x1)
1093
Chris Wilson37e680a2012-06-07 15:38:42 +01001094struct drm_i915_gem_object_ops {
1095 /* Interface between the GEM object and its backing storage.
1096 * get_pages() is called once prior to the use of the associated set
1097 * of pages before to binding them into the GTT, and put_pages() is
1098 * called after we no longer need them. As we expect there to be
1099 * associated cost with migrating pages between the backing storage
1100 * and making them available for the GPU (e.g. clflush), we may hold
1101 * onto the pages after they are no longer referenced by the GPU
1102 * in case they may be used again shortly (for example migrating the
1103 * pages to a different memory domain within the GTT). put_pages()
1104 * will therefore most likely be called when the object itself is
1105 * being released or under memory pressure (where we attempt to
1106 * reap pages for the shrinker).
1107 */
1108 int (*get_pages)(struct drm_i915_gem_object *);
1109 void (*put_pages)(struct drm_i915_gem_object *);
1110};
1111
Eric Anholt673a3942008-07-30 12:06:12 -07001112struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001113 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001114
Chris Wilson37e680a2012-06-07 15:38:42 +01001115 const struct drm_i915_gem_object_ops *ops;
1116
Eric Anholt673a3942008-07-30 12:06:12 -07001117 /** Current space allocated to this object in the GTT, if any. */
1118 struct drm_mm_node *gtt_space;
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001119 /** Stolen memory for this object, instead of being backed by shmem. */
1120 struct drm_mm_node *stolen;
Daniel Vetter93a37f22010-11-05 20:24:53 +01001121 struct list_head gtt_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001122
Chris Wilson65ce3022012-07-20 12:41:02 +01001123 /** This object's place on the active/inactive lists */
Chris Wilson69dc4982010-10-19 10:36:51 +01001124 struct list_head ring_list;
1125 struct list_head mm_list;
Chris Wilson432e58e2010-11-25 19:32:06 +00001126 /** This object's place in the batchbuffer or on the eviction list */
1127 struct list_head exec_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001128
1129 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001130 * This is set if the object is on the active lists (has pending
1131 * rendering and so a non-zero seqno), and is not set if it i s on
1132 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001133 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001134 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001135
1136 /**
1137 * This is set if the object has been written to since last bound
1138 * to the GTT
1139 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001140 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001141
1142 /**
1143 * Fence register bits (if any) for this object. Will be set
1144 * as needed when mapped into the GTT.
1145 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001146 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001147 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001148
1149 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001150 * Advice: are the backing pages purgeable?
1151 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001152 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001153
1154 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001155 * Current tiling mode for the object.
1156 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001157 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001158 /**
1159 * Whether the tiling parameters for the currently associated fence
1160 * register have changed. Note that for the purposes of tracking
1161 * tiling changes we also treat the unfenced register, the register
1162 * slot that the object occupies whilst it executes a fenced
1163 * command (such as BLT on gen2/3), as a "fence".
1164 */
1165 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001166
1167 /** How many users have pinned this object in GTT space. The following
1168 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1169 * (via user_pin_count), execbuffer (objects are not allowed multiple
1170 * times for the same batchbuffer), and the framebuffer code. When
1171 * switching/pageflipping, the framebuffer code has at most two buffers
1172 * pinned per crtc.
1173 *
1174 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1175 * bits with absolutely no headroom. So use 4 bits. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001176 unsigned int pin_count:4;
Daniel Vetter778c3542010-05-13 11:49:44 +02001177#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -07001178
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001179 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001180 * Is the object at the current location in the gtt mappable and
1181 * fenceable? Used to avoid costly recalculations.
1182 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001183 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001184
1185 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001186 * Whether the current gtt mapping needs to be mappable (and isn't just
1187 * mappable by accident). Track pin and fault separate for a more
1188 * accurate mappable working set.
1189 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001190 unsigned int fault_mappable:1;
1191 unsigned int pin_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001192
Chris Wilsoncaea7472010-11-12 13:53:37 +00001193 /*
1194 * Is the GPU currently using a fence to access this buffer,
1195 */
1196 unsigned int pending_fenced_gpu_access:1;
1197 unsigned int fenced_gpu_access:1;
1198
Chris Wilson93dfb402011-03-29 16:59:50 -07001199 unsigned int cache_level:2;
1200
Daniel Vetter7bddb012012-02-09 17:15:47 +01001201 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001202 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001203 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001204
Chris Wilson9da3da62012-06-01 15:20:22 +01001205 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001206 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001207
Daniel Vetter1286ff72012-05-10 15:25:09 +02001208 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001209 void *dma_buf_vmapping;
1210 int vmapping_count;
1211
Daniel Vetter185cbcb2010-11-06 12:12:35 +01001212 /**
Chris Wilson67731b82010-12-08 10:38:14 +00001213 * Used for performing relocations during execbuffer insertion.
1214 */
1215 struct hlist_node exec_node;
1216 unsigned long exec_handle;
Chris Wilson6fe4f142011-01-10 17:35:37 +00001217 struct drm_i915_gem_exec_object2 *exec_entry;
Chris Wilson67731b82010-12-08 10:38:14 +00001218
1219 /**
Eric Anholt673a3942008-07-30 12:06:12 -07001220 * Current offset of the object in GTT space.
1221 *
1222 * This is the same as gtt_space->start
1223 */
1224 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001225
Chris Wilsoncaea7472010-11-12 13:53:37 +00001226 struct intel_ring_buffer *ring;
1227
Chris Wilson1c293ea2012-04-17 15:31:27 +01001228 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001229 uint32_t last_read_seqno;
1230 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001231 /** Breadcrumb of last fenced GPU access to the buffer. */
1232 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001233
Daniel Vetter778c3542010-05-13 11:49:44 +02001234 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001235 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001236
Eric Anholt280b7132009-03-12 16:56:27 -07001237 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001238 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001239
Jesse Barnes79e53942008-11-07 14:24:08 -08001240 /** User space pin count and filp owning the pin */
1241 uint32_t user_pin_count;
1242 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001243
1244 /** for phy allocated objects */
1245 struct drm_i915_gem_phys_object *phys_obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001246};
Daniel Vetterb45305f2012-12-17 16:21:27 +01001247#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
Eric Anholt673a3942008-07-30 12:06:12 -07001248
Daniel Vetter62b8b212010-04-09 19:05:08 +00001249#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001250
Eric Anholt673a3942008-07-30 12:06:12 -07001251/**
1252 * Request queue structure.
1253 *
1254 * The request queue allows us to note sequence numbers that have been emitted
1255 * and may be associated with active buffers to be retired.
1256 *
1257 * By keeping this list, we can avoid having to do questionable
1258 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1259 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1260 */
1261struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001262 /** On Which ring this request was generated */
1263 struct intel_ring_buffer *ring;
1264
Eric Anholt673a3942008-07-30 12:06:12 -07001265 /** GEM sequence number associated with this request. */
1266 uint32_t seqno;
1267
Chris Wilsona71d8d92012-02-15 11:25:36 +00001268 /** Postion in the ringbuffer of the end of the request */
1269 u32 tail;
1270
Eric Anholt673a3942008-07-30 12:06:12 -07001271 /** Time at which this request was emitted, in jiffies. */
1272 unsigned long emitted_jiffies;
1273
Eric Anholtb9624422009-06-03 07:27:35 +00001274 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001275 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001276
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001277 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001278 /** file_priv list entry for this request */
1279 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001280};
1281
1282struct drm_i915_file_private {
1283 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001284 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001285 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001286 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001287 struct idr context_idr;
Eric Anholt673a3942008-07-30 12:06:12 -07001288};
1289
Zou Nan haicae58522010-11-09 17:17:32 +08001290#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1291
1292#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1293#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1294#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1295#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1296#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1297#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1298#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1299#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1300#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1301#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1302#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1303#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1304#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1305#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1306#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1307#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1308#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1309#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001310#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Jesse Barnes8ab43972012-10-25 12:15:42 -07001311#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1312 (dev)->pci_device == 0x0152 || \
1313 (dev)->pci_device == 0x015a)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01001314#define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1315 (dev)->pci_device == 0x0106 || \
1316 (dev)->pci_device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001317#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001318#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Zou Nan haicae58522010-11-09 17:17:32 +08001319#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonid567b072012-11-20 13:27:43 -02001320#define IS_ULT(dev) (IS_HASWELL(dev) && \
1321 ((dev)->pci_device & 0xFF00) == 0x0A00)
Zou Nan haicae58522010-11-09 17:17:32 +08001322
Jesse Barnes85436692011-04-06 12:11:14 -07001323/*
1324 * The genX designation typically refers to the render engine, so render
1325 * capability related checks should use IS_GEN, while display and other checks
1326 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1327 * chips, etc.).
1328 */
Zou Nan haicae58522010-11-09 17:17:32 +08001329#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1330#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1331#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1332#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1333#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001334#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Zou Nan haicae58522010-11-09 17:17:32 +08001335
1336#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1337#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001338#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Zou Nan haicae58522010-11-09 17:17:32 +08001339#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1340
Ben Widawsky254f9652012-06-04 14:42:42 -07001341#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Jesse Barnes93553602012-06-15 11:55:23 -07001342#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001343
Chris Wilson05394f32010-11-08 19:18:58 +00001344#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001345#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1346
Daniel Vetterb45305f2012-12-17 16:21:27 +01001347/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1348#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1349
Zou Nan haicae58522010-11-09 17:17:32 +08001350/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1351 * rows, which changed the alignment requirements and fence programming.
1352 */
1353#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1354 IS_I915GM(dev)))
1355#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1356#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1357#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1358#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1359#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1360#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1361/* dsparb controlled by hw only */
1362#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1363
1364#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1365#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1366#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001367
Jesse Barneseceae482011-04-06 12:15:08 -07001368#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
Zou Nan haicae58522010-11-09 17:17:32 +08001369
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001370#define HAS_DDI(dev) (IS_HASWELL(dev))
Paulo Zanoni86d52df2013-03-06 20:03:18 -03001371#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001372
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001373#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1374#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1375#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1376#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1377#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1378#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1379
Zou Nan haicae58522010-11-09 17:17:32 +08001380#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001381#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001382#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1383#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001384#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03001385#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08001386
Daniel Vetterb7884eb2012-06-04 11:18:15 +02001387#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1388
Ben Widawskyf27b9262012-07-24 20:47:32 -07001389#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001390
Ben Widawskyc8735b02012-09-07 19:43:39 -07001391#define GT_FREQUENCY_MULTIPLIER 50
1392
Chris Wilson05394f32010-11-08 19:18:58 +00001393#include "i915_trace.h"
1394
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -03001395/**
1396 * RC6 is a special power stage which allows the GPU to enter an very
1397 * low-voltage mode when idle, using down to 0V while at this stage. This
1398 * stage is entered automatically when the GPU is idle when RC6 support is
1399 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1400 *
1401 * There are different RC6 modes available in Intel GPU, which differentiate
1402 * among each other with the latency required to enter and leave RC6 and
1403 * voltage consumed by the GPU in different states.
1404 *
1405 * The combination of the following flags define which states GPU is allowed
1406 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1407 * RC6pp is deepest RC6. Their support by hardware varies according to the
1408 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1409 * which brings the most power savings; deeper states save more power, but
1410 * require higher latency to switch to and wake up.
1411 */
1412#define INTEL_RC6_ENABLE (1<<0)
1413#define INTEL_RC6p_ENABLE (1<<1)
1414#define INTEL_RC6pp_ENABLE (1<<2)
1415
Eric Anholtc153f452007-09-03 12:06:45 +10001416extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001417extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001418extern unsigned int i915_fbpercrtc __always_unused;
1419extern int i915_panel_ignore_lid __read_mostly;
1420extern unsigned int i915_powersave __read_mostly;
Eugeni Dodonovf45b5552011-12-09 17:16:37 -08001421extern int i915_semaphores __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001422extern unsigned int i915_lvds_downclock __read_mostly;
Takashi Iwai121d5272012-03-20 13:07:06 +01001423extern int i915_lvds_channel_mode __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001424extern int i915_panel_use_ssc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001425extern int i915_vbt_sdvo_panel_type __read_mostly;
Keith Packardc0f372b32011-11-16 22:24:52 -08001426extern int i915_enable_rc6 __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001427extern int i915_enable_fbc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001428extern bool i915_enable_hangcheck __read_mostly;
Daniel Vetter650dc072012-04-02 10:08:35 +02001429extern int i915_enable_ppgtt __read_mostly;
Rodrigo Vivi0a3af262012-10-15 17:16:23 -03001430extern unsigned int i915_preliminary_hw_support __read_mostly;
Paulo Zanoni2124b722013-03-22 14:07:23 -03001431extern int i915_disable_power_well __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001432
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001433extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1434extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001435extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1436extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1437
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02001439void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001440extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001441extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001442extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001443extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001444extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001445extern void i915_driver_preclose(struct drm_device *dev,
1446 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001447extern void i915_driver_postclose(struct drm_device *dev,
1448 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001449extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001450#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11001451extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1452 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001453#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001454extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001455 struct drm_clip_rect *box,
1456 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07001457extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02001458extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001459extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1460extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1461extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1462extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1463
Jesse Barnes073f34d2012-11-02 11:13:59 -07001464extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001465
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -04001467void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson527f9e92010-11-11 01:16:58 +00001468void i915_handle_error(struct drm_device *dev, bool wedged);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001470extern void intel_irq_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01001471extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson990bbda2012-07-02 11:51:02 -03001472extern void intel_gt_init(struct drm_device *dev);
Chris Wilson16995a92012-10-18 11:46:10 +01001473extern void intel_gt_reset(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001474
Daniel Vetter742cbee2012-04-27 15:17:39 +02001475void i915_error_state_free(struct kref *error_ref);
1476
Keith Packard7c463582008-11-04 02:03:27 -08001477void
1478i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1479
1480void
1481i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1482
Akshay Joshi0206e352011-08-16 15:34:10 -04001483void intel_enable_asle(struct drm_device *dev);
Zhao Yakui01c66882009-10-28 05:10:00 +00001484
Chris Wilson3bd3c932010-08-19 08:19:30 +01001485#ifdef CONFIG_DEBUG_FS
1486extern void i915_destroy_error_state(struct drm_device *dev);
1487#else
1488#define i915_destroy_error_state(x)
1489#endif
1490
Keith Packard7c463582008-11-04 02:03:27 -08001491
Eric Anholt673a3942008-07-30 12:06:12 -07001492/* i915_gem.c */
1493int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1494 struct drm_file *file_priv);
1495int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1496 struct drm_file *file_priv);
1497int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1498 struct drm_file *file_priv);
1499int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1500 struct drm_file *file_priv);
1501int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1502 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001503int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1504 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001505int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1506 struct drm_file *file_priv);
1507int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1508 struct drm_file *file_priv);
1509int i915_gem_execbuffer(struct drm_device *dev, void *data,
1510 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001511int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1512 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001513int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1514 struct drm_file *file_priv);
1515int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1516 struct drm_file *file_priv);
1517int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1518 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07001519int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1520 struct drm_file *file);
1521int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1522 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001523int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1524 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001525int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1526 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001527int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1528 struct drm_file *file_priv);
1529int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1530 struct drm_file *file_priv);
1531int i915_gem_set_tiling(struct drm_device *dev, void *data,
1532 struct drm_file *file_priv);
1533int i915_gem_get_tiling(struct drm_device *dev, void *data,
1534 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001535int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1536 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07001537int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1538 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001539void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001540void *i915_gem_object_alloc(struct drm_device *dev);
1541void i915_gem_object_free(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001542int i915_gem_init_object(struct drm_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01001543void i915_gem_object_init(struct drm_i915_gem_object *obj,
1544 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00001545struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1546 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001547void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001548
Chris Wilson20217462010-11-23 15:26:33 +00001549int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1550 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001551 bool map_and_fenceable,
1552 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +00001553void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001554int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilsondd624af2013-01-15 12:39:35 +00001555int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001556void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001557void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001558
Chris Wilson37e680a2012-06-07 15:38:42 +01001559int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001560static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1561{
Imre Deak67d5a502013-02-18 19:28:02 +02001562 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01001563
Imre Deak67d5a502013-02-18 19:28:02 +02001564 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02001565 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02001566
1567 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01001568}
Chris Wilsona5570172012-09-04 21:02:54 +01001569static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1570{
1571 BUG_ON(obj->pages == NULL);
1572 obj->pages_pin_count++;
1573}
1574static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1575{
1576 BUG_ON(obj->pages_pin_count == 0);
1577 obj->pages_pin_count--;
1578}
1579
Chris Wilson54cf91d2010-11-25 18:00:26 +00001580int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07001581int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1582 struct intel_ring_buffer *to);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001583void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001584 struct intel_ring_buffer *ring);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001585
Dave Airlieff72145b2011-02-07 12:16:14 +10001586int i915_gem_dumb_create(struct drm_file *file_priv,
1587 struct drm_device *dev,
1588 struct drm_mode_create_dumb *args);
1589int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1590 uint32_t handle, uint64_t *offset);
1591int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
Akshay Joshi0206e352011-08-16 15:34:10 -04001592 uint32_t handle);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001593/**
1594 * Returns true if seq1 is later than seq2.
1595 */
1596static inline bool
1597i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1598{
1599 return (int32_t)(seq1 - seq2) >= 0;
1600}
1601
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001602int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1603int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01001604int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001605int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001606
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001607static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01001608i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1609{
1610 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1611 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1612 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001613 return true;
1614 } else
1615 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001616}
1617
1618static inline void
1619i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1620{
1621 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1622 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1623 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1624 }
1625}
1626
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001627void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001628void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01001629int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001630 bool interruptible);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001631static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1632{
1633 return unlikely(atomic_read(&error->reset_counter)
1634 & I915_RESET_IN_PROGRESS_FLAG);
1635}
1636
1637static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1638{
1639 return atomic_read(&error->reset_counter) == I915_WEDGED;
1640}
Chris Wilsona71d8d92012-02-15 11:25:36 +00001641
Chris Wilson069efc12010-09-30 16:53:18 +01001642void i915_gem_reset(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001643void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001644int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1645 uint32_t read_domains,
1646 uint32_t write_domain);
Chris Wilsona8198ee2011-04-13 22:04:09 +01001647int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01001648int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001649int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawskyb9524a12012-05-25 16:56:24 -07001650void i915_gem_l3_remap(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001651void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001652void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001653int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001654int __must_check i915_gem_idle(struct drm_device *dev);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001655int i915_add_request(struct intel_ring_buffer *ring,
1656 struct drm_file *file,
Chris Wilsonacb868d2012-09-26 13:47:30 +01001657 u32 *seqno);
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001658int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1659 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001660int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00001661int __must_check
1662i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1663 bool write);
1664int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02001665i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1666int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001667i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1668 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00001669 struct intel_ring_buffer *pipelined);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001670int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001671 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001672 int id,
1673 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001674void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001675 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001676void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001677void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001678
Chris Wilson467cffb2011-03-07 10:42:03 +00001679uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02001680i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
1681uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02001682i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1683 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00001684
Chris Wilsone4ffd172011-04-04 09:44:39 +01001685int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1686 enum i915_cache_level cache_level);
1687
Daniel Vetter1286ff72012-05-10 15:25:09 +02001688struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1689 struct dma_buf *dma_buf);
1690
1691struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1692 struct drm_gem_object *gem_obj, int flags);
1693
Ben Widawsky254f9652012-06-04 14:42:42 -07001694/* i915_gem_context.c */
1695void i915_gem_context_init(struct drm_device *dev);
1696void i915_gem_context_fini(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07001697void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07001698int i915_switch_context(struct intel_ring_buffer *ring,
1699 struct drm_file *file, int to_id);
Ben Widawsky84624812012-06-04 14:42:54 -07001700int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1701 struct drm_file *file);
1702int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1703 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001704
Daniel Vetter76aaf222010-11-05 22:23:30 +01001705/* i915_gem_gtt.c */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001706void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001707void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1708 struct drm_i915_gem_object *obj,
1709 enum i915_cache_level cache_level);
1710void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1711 struct drm_i915_gem_object *obj);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001712
Daniel Vetter76aaf222010-11-05 22:23:30 +01001713void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Daniel Vetter74163902012-02-15 23:50:21 +01001714int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1715void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
Chris Wilsone4ffd172011-04-04 09:44:39 +01001716 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00001717void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter74163902012-02-15 23:50:21 +01001718void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
Ben Widawskyd7e50082012-12-18 10:31:25 -08001719void i915_gem_init_global_gtt(struct drm_device *dev);
1720void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
1721 unsigned long mappable_end, unsigned long end);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001722int i915_gem_gtt_init(struct drm_device *dev);
Ben Widawskyd09105c2012-11-15 12:06:09 -08001723static inline void i915_gem_chipset_flush(struct drm_device *dev)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001724{
1725 if (INTEL_INFO(dev)->gen < 6)
1726 intel_gtt_chipset_flush();
1727}
1728
Daniel Vetter76aaf222010-11-05 22:23:30 +01001729
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001730/* i915_gem_evict.c */
Chris Wilson20217462010-11-23 15:26:33 +00001731int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01001732 unsigned alignment,
1733 unsigned cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001734 bool mappable,
1735 bool nonblock);
Chris Wilson6c085a72012-08-20 11:40:46 +02001736int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001737
Chris Wilson9797fbf2012-04-24 15:47:39 +01001738/* i915_gem_stolen.c */
1739int i915_gem_init_stolen(struct drm_device *dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00001740int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
1741void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01001742void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00001743struct drm_i915_gem_object *
1744i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08001745struct drm_i915_gem_object *
1746i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
1747 u32 stolen_offset,
1748 u32 gtt_offset,
1749 u32 size);
Chris Wilson0104fdb2012-11-15 11:32:26 +00001750void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
Chris Wilson9797fbf2012-04-24 15:47:39 +01001751
Eric Anholt673a3942008-07-30 12:06:12 -07001752/* i915_gem_tiling.c */
Chris Wilsone9b73c62012-12-03 21:03:14 +00001753inline static bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1754{
1755 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
1756
1757 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1758 obj->tiling_mode != I915_TILING_NONE;
1759}
1760
Eric Anholt673a3942008-07-30 12:06:12 -07001761void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001762void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1763void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001764
1765/* i915_gem_debug.c */
Chris Wilson05394f32010-11-08 19:18:58 +00001766void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001767 const char *where, uint32_t mark);
Chris Wilson23bc5982010-09-29 16:10:57 +01001768#if WATCH_LISTS
1769int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001770#else
Chris Wilson23bc5982010-09-29 16:10:57 +01001771#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07001772#endif
Chris Wilson05394f32010-11-08 19:18:58 +00001773void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1774 int handle);
1775void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001776 const char *where, uint32_t mark);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001777
Ben Gamari20172632009-02-17 20:08:50 -05001778/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001779int i915_debugfs_init(struct drm_minor *minor);
1780void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -05001781
Jesse Barnes317c35d2008-08-25 15:11:06 -07001782/* i915_suspend.c */
1783extern int i915_save_state(struct drm_device *dev);
1784extern int i915_restore_state(struct drm_device *dev);
1785
Daniel Vetterd8157a32013-01-25 17:53:20 +01001786/* i915_ums.c */
1787void i915_save_display_reg(struct drm_device *dev);
1788void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001789
Ben Widawsky0136db582012-04-10 21:17:01 -07001790/* i915_sysfs.c */
1791void i915_setup_sysfs(struct drm_device *dev_priv);
1792void i915_teardown_sysfs(struct drm_device *dev_priv);
1793
Chris Wilsonf899fc62010-07-20 15:44:45 -07001794/* intel_i2c.c */
1795extern int intel_setup_gmbus(struct drm_device *dev);
1796extern void intel_teardown_gmbus(struct drm_device *dev);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001797extern inline bool intel_gmbus_is_port_valid(unsigned port)
1798{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001799 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001800}
1801
1802extern struct i2c_adapter *intel_gmbus_get_adapter(
1803 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01001804extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1805extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Chris Wilsonb8232e92010-09-28 16:41:32 +01001806extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1807{
1808 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1809}
Chris Wilsonf899fc62010-07-20 15:44:45 -07001810extern void intel_i2c_reset(struct drm_device *dev);
1811
Chris Wilson3b617962010-08-24 09:02:58 +01001812/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001813extern int intel_opregion_setup(struct drm_device *dev);
1814#ifdef CONFIG_ACPI
1815extern void intel_opregion_init(struct drm_device *dev);
1816extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001817extern void intel_opregion_asle_intr(struct drm_device *dev);
1818extern void intel_opregion_gse_intr(struct drm_device *dev);
1819extern void intel_opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001820#else
Chris Wilson44834a62010-08-19 16:09:23 +01001821static inline void intel_opregion_init(struct drm_device *dev) { return; }
1822static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001823static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1824static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1825static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001826#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001827
Jesse Barnes723bfd72010-10-07 16:01:13 -07001828/* intel_acpi.c */
1829#ifdef CONFIG_ACPI
1830extern void intel_register_dsm_handler(void);
1831extern void intel_unregister_dsm_handler(void);
1832#else
1833static inline void intel_register_dsm_handler(void) { return; }
1834static inline void intel_unregister_dsm_handler(void) { return; }
1835#endif /* CONFIG_ACPI */
1836
Jesse Barnes79e53942008-11-07 14:24:08 -08001837/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02001838extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001839extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01001840extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001841extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001842extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01001843extern void intel_modeset_setup_hw_state(struct drm_device *dev,
1844 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01001845extern void i915_redisable_vga(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001846extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01001847extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001848extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02001849extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001850extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001851extern void valleyview_set_rps(struct drm_device *dev, u8 val);
1852extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
1853extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
Akshay Joshi0206e352011-08-16 15:34:10 -04001854extern void intel_detect_pch(struct drm_device *dev);
1855extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07001856extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001857
Ben Widawsky2911a352012-04-05 14:47:36 -07001858extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07001859int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1860 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07001861
Chris Wilson6ef3d422010-08-04 20:26:07 +01001862/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001863#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001864extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1865extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001866
1867extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1868extern void intel_display_print_error_state(struct seq_file *m,
1869 struct drm_device *dev,
1870 struct intel_display_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001871#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01001872
Ben Widawskyb7287d82011-04-25 11:22:22 -07001873/* On SNB platform, before reading ring registers forcewake bit
1874 * must be set to prevent GT core from power down and stale values being
1875 * returned.
1876 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001877void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1878void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawsky67a37442012-02-09 10:15:20 +01001879int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07001880
Ben Widawsky42c05262012-09-26 10:34:00 -07001881int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
1882int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jesse Barnesa0e4e192013-04-02 11:23:05 -07001883int valleyview_punit_read(struct drm_i915_private *dev_priv, u8 addr, u32 *val);
1884int valleyview_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001885int valleyview_nc_read(struct drm_i915_private *dev_priv, u8 addr, u32 *val);
1886
Jesse Barnes855ba3b2013-04-17 15:54:57 -07001887int vlv_gpu_freq(int ddr_freq, int val);
1888int vlv_freq_opcode(int ddr_freq, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07001889
Keith Packard5f753772010-11-22 09:24:22 +00001890#define __i915_read(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001891 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001892
Keith Packard5f753772010-11-22 09:24:22 +00001893__i915_read(8, b)
1894__i915_read(16, w)
1895__i915_read(32, l)
1896__i915_read(64, q)
1897#undef __i915_read
1898
1899#define __i915_write(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001900 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1901
Keith Packard5f753772010-11-22 09:24:22 +00001902__i915_write(8, b)
1903__i915_write(16, w)
1904__i915_write(32, l)
1905__i915_write(64, q)
1906#undef __i915_write
1907
1908#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1909#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1910
1911#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1912#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1913#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1914#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1915
1916#define I915_READ(reg) i915_read32(dev_priv, (reg))
1917#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
Zou Nan haicae58522010-11-09 17:17:32 +08001918#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1919#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
Keith Packard5f753772010-11-22 09:24:22 +00001920
1921#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1922#define I915_READ64(reg) i915_read64(dev_priv, (reg))
Zou Nan haicae58522010-11-09 17:17:32 +08001923
1924#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1925#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1926
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001927/* "Broadcast RGB" property */
1928#define INTEL_BROADCAST_RGB_AUTO 0
1929#define INTEL_BROADCAST_RGB_FULL 1
1930#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08001931
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02001932static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
1933{
1934 if (HAS_PCH_SPLIT(dev))
1935 return CPU_VGACNTRL;
1936 else if (IS_VALLEYVIEW(dev))
1937 return VLV_VGACNTRL;
1938 else
1939 return VGACNTRL;
1940}
1941
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001942static inline void __user *to_user_ptr(u64 address)
1943{
1944 return (void __user *)(uintptr_t)address;
1945}
1946
Linus Torvalds1da177e2005-04-16 15:20:36 -07001947#endif