blob: b032eef8aeb88bb09226191ad7d8934286b4a31b [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030051 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030086 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030087 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +020098static const int chv_rates[] = { 162000, 202500, 210000, 216000,
99 243000, 270000, 324000, 405000,
100 420000, 432000, 540000 };
Ville Syrjäläf4896f12015-03-12 17:10:27 +0200101static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300102
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700103/**
104 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
105 * @intel_dp: DP struct
106 *
107 * If a CPU or PCH DP output is attached to an eDP panel, this function
108 * will return true, and false otherwise.
109 */
110static bool is_edp(struct intel_dp *intel_dp)
111{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200112 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
113
114 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115}
116
Imre Deak68b4d822013-05-08 13:14:06 +0300117static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700118{
Imre Deak68b4d822013-05-08 13:14:06 +0300119 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
120
121 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700122}
123
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
125{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200126 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100127}
128
Chris Wilsonea5b2132010-08-04 13:50:23 +0100129static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300130static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100131static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300132static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300133static void vlv_steal_power_sequencer(struct drm_device *dev,
134 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135
Ville Syrjäläe0fce782015-07-08 23:45:54 +0300136static unsigned int intel_dp_unused_lane_mask(int lane_count)
137{
138 return ~((1 << lane_count) - 1) & 0xf;
139}
140
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200141static int
142intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700143{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700144 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700145
146 switch (max_link_bw) {
147 case DP_LINK_BW_1_62:
148 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200149 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300150 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700151 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300152 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
153 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700154 max_link_bw = DP_LINK_BW_1_62;
155 break;
156 }
157 return max_link_bw;
158}
159
Paulo Zanonieeb63242014-05-06 14:56:50 +0300160static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
161{
162 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
163 struct drm_device *dev = intel_dig_port->base.base.dev;
164 u8 source_max, sink_max;
165
166 source_max = 4;
167 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
168 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
169 source_max = 2;
170
171 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
172
173 return min(source_max, sink_max);
174}
175
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400176/*
177 * The units on the numbers in the next two are... bizarre. Examples will
178 * make it clearer; this one parallels an example in the eDP spec.
179 *
180 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
181 *
182 * 270000 * 1 * 8 / 10 == 216000
183 *
184 * The actual data capacity of that configuration is 2.16Gbit/s, so the
185 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
186 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
187 * 119000. At 18bpp that's 2142000 kilobits per second.
188 *
189 * Thus the strange-looking division by 10 in intel_dp_link_required, to
190 * get the result in decakilobits instead of kilobits.
191 */
192
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700193static int
Keith Packardc8982612012-01-25 08:16:25 -0800194intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700195{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400196 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700197}
198
199static int
Dave Airliefe27d532010-06-30 11:46:17 +1000200intel_dp_max_data_rate(int max_link_clock, int max_lanes)
201{
202 return (max_link_clock * max_lanes * 8) / 10;
203}
204
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000205static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700206intel_dp_mode_valid(struct drm_connector *connector,
207 struct drm_display_mode *mode)
208{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100209 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300210 struct intel_connector *intel_connector = to_intel_connector(connector);
211 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100212 int target_clock = mode->clock;
213 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700214
Jani Nikuladd06f902012-10-19 14:51:50 +0300215 if (is_edp(intel_dp) && fixed_mode) {
216 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100217 return MODE_PANEL;
218
Jani Nikuladd06f902012-10-19 14:51:50 +0300219 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100220 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200221
222 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100223 }
224
Ville Syrjälä50fec212015-03-12 17:10:34 +0200225 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300226 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100227
228 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
229 mode_rate = intel_dp_link_required(target_clock, 18);
230
231 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200232 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233
234 if (mode->clock < 10000)
235 return MODE_CLOCK_LOW;
236
Daniel Vetter0af78a22012-05-23 11:30:55 +0200237 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
238 return MODE_H_ILLEGAL;
239
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700240 return MODE_OK;
241}
242
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800243uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700244{
245 int i;
246 uint32_t v = 0;
247
248 if (src_bytes > 4)
249 src_bytes = 4;
250 for (i = 0; i < src_bytes; i++)
251 v |= ((uint32_t) src[i]) << ((3-i) * 8);
252 return v;
253}
254
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000255static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700256{
257 int i;
258 if (dst_bytes > 4)
259 dst_bytes = 4;
260 for (i = 0; i < dst_bytes; i++)
261 dst[i] = src >> ((3-i) * 8);
262}
263
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700264/* hrawclock is 1/4 the FSB frequency */
265static int
266intel_hrawclk(struct drm_device *dev)
267{
268 struct drm_i915_private *dev_priv = dev->dev_private;
269 uint32_t clkcfg;
270
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530271 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
272 if (IS_VALLEYVIEW(dev))
273 return 200;
274
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700275 clkcfg = I915_READ(CLKCFG);
276 switch (clkcfg & CLKCFG_FSB_MASK) {
277 case CLKCFG_FSB_400:
278 return 100;
279 case CLKCFG_FSB_533:
280 return 133;
281 case CLKCFG_FSB_667:
282 return 166;
283 case CLKCFG_FSB_800:
284 return 200;
285 case CLKCFG_FSB_1067:
286 return 266;
287 case CLKCFG_FSB_1333:
288 return 333;
289 /* these two are just a guess; one of them might be right */
290 case CLKCFG_FSB_1600:
291 case CLKCFG_FSB_1600_ALT:
292 return 400;
293 default:
294 return 133;
295 }
296}
297
Jani Nikulabf13e812013-09-06 07:40:05 +0300298static void
299intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300300 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300301static void
302intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300303 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300304
Ville Syrjälä773538e82014-09-04 14:54:56 +0300305static void pps_lock(struct intel_dp *intel_dp)
306{
307 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
308 struct intel_encoder *encoder = &intel_dig_port->base;
309 struct drm_device *dev = encoder->base.dev;
310 struct drm_i915_private *dev_priv = dev->dev_private;
311 enum intel_display_power_domain power_domain;
312
313 /*
314 * See vlv_power_sequencer_reset() why we need
315 * a power domain reference here.
316 */
317 power_domain = intel_display_port_power_domain(encoder);
318 intel_display_power_get(dev_priv, power_domain);
319
320 mutex_lock(&dev_priv->pps_mutex);
321}
322
323static void pps_unlock(struct intel_dp *intel_dp)
324{
325 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
326 struct intel_encoder *encoder = &intel_dig_port->base;
327 struct drm_device *dev = encoder->base.dev;
328 struct drm_i915_private *dev_priv = dev->dev_private;
329 enum intel_display_power_domain power_domain;
330
331 mutex_unlock(&dev_priv->pps_mutex);
332
333 power_domain = intel_display_port_power_domain(encoder);
334 intel_display_power_put(dev_priv, power_domain);
335}
336
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300337static void
338vlv_power_sequencer_kick(struct intel_dp *intel_dp)
339{
340 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
341 struct drm_device *dev = intel_dig_port->base.base.dev;
342 struct drm_i915_private *dev_priv = dev->dev_private;
343 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläd288f652014-10-28 13:20:22 +0200344 bool pll_enabled;
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300345 uint32_t DP;
346
347 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
348 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
349 pipe_name(pipe), port_name(intel_dig_port->port)))
350 return;
351
352 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
353 pipe_name(pipe), port_name(intel_dig_port->port));
354
355 /* Preserve the BIOS-computed detected bit. This is
356 * supposed to be read-only.
357 */
358 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
359 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
360 DP |= DP_PORT_WIDTH(1);
361 DP |= DP_LINK_TRAIN_PAT_1;
362
363 if (IS_CHERRYVIEW(dev))
364 DP |= DP_PIPE_SELECT_CHV(pipe);
365 else if (pipe == PIPE_B)
366 DP |= DP_PIPEB_SELECT;
367
Ville Syrjäläd288f652014-10-28 13:20:22 +0200368 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
369
370 /*
371 * The DPLL for the pipe must be enabled for this to work.
372 * So enable temporarily it if it's not already enabled.
373 */
374 if (!pll_enabled)
375 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
376 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
377
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300378 /*
379 * Similar magic as in intel_dp_enable_port().
380 * We _must_ do this port enable + disable trick
381 * to make this power seqeuencer lock onto the port.
382 * Otherwise even VDD force bit won't work.
383 */
384 I915_WRITE(intel_dp->output_reg, DP);
385 POSTING_READ(intel_dp->output_reg);
386
387 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
388 POSTING_READ(intel_dp->output_reg);
389
390 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
391 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200392
393 if (!pll_enabled)
394 vlv_force_pll_off(dev, pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300395}
396
Jani Nikulabf13e812013-09-06 07:40:05 +0300397static enum pipe
398vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
399{
400 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300401 struct drm_device *dev = intel_dig_port->base.base.dev;
402 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300403 struct intel_encoder *encoder;
404 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300405 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300406
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300407 lockdep_assert_held(&dev_priv->pps_mutex);
408
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300409 /* We should never land here with regular DP ports */
410 WARN_ON(!is_edp(intel_dp));
411
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300412 if (intel_dp->pps_pipe != INVALID_PIPE)
413 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300414
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300415 /*
416 * We don't have power sequencer currently.
417 * Pick one that's not used by other ports.
418 */
419 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
420 base.head) {
421 struct intel_dp *tmp;
422
423 if (encoder->type != INTEL_OUTPUT_EDP)
424 continue;
425
426 tmp = enc_to_intel_dp(&encoder->base);
427
428 if (tmp->pps_pipe != INVALID_PIPE)
429 pipes &= ~(1 << tmp->pps_pipe);
430 }
431
432 /*
433 * Didn't find one. This should not happen since there
434 * are two power sequencers and up to two eDP ports.
435 */
436 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300437 pipe = PIPE_A;
438 else
439 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300440
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300441 vlv_steal_power_sequencer(dev, pipe);
442 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300443
444 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
445 pipe_name(intel_dp->pps_pipe),
446 port_name(intel_dig_port->port));
447
448 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300449 intel_dp_init_panel_power_sequencer(dev, intel_dp);
450 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300451
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300452 /*
453 * Even vdd force doesn't work until we've made
454 * the power sequencer lock in on the port.
455 */
456 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300457
458 return intel_dp->pps_pipe;
459}
460
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300461typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
462 enum pipe pipe);
463
464static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
465 enum pipe pipe)
466{
467 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
468}
469
470static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
471 enum pipe pipe)
472{
473 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
474}
475
476static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
477 enum pipe pipe)
478{
479 return true;
480}
481
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300482static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300483vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
484 enum port port,
485 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300486{
Jani Nikulabf13e812013-09-06 07:40:05 +0300487 enum pipe pipe;
488
Jani Nikulabf13e812013-09-06 07:40:05 +0300489 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
490 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
491 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300492
493 if (port_sel != PANEL_PORT_SELECT_VLV(port))
494 continue;
495
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300496 if (!pipe_check(dev_priv, pipe))
497 continue;
498
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300499 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300500 }
501
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300502 return INVALID_PIPE;
503}
504
505static void
506vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
507{
508 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
509 struct drm_device *dev = intel_dig_port->base.base.dev;
510 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300511 enum port port = intel_dig_port->port;
512
513 lockdep_assert_held(&dev_priv->pps_mutex);
514
515 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300516 /* first pick one where the panel is on */
517 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
518 vlv_pipe_has_pp_on);
519 /* didn't find one? pick one where vdd is on */
520 if (intel_dp->pps_pipe == INVALID_PIPE)
521 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
522 vlv_pipe_has_vdd_on);
523 /* didn't find one? pick one with just the correct port */
524 if (intel_dp->pps_pipe == INVALID_PIPE)
525 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
526 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300527
528 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
529 if (intel_dp->pps_pipe == INVALID_PIPE) {
530 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
531 port_name(port));
532 return;
533 }
534
535 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
536 port_name(port), pipe_name(intel_dp->pps_pipe));
537
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300538 intel_dp_init_panel_power_sequencer(dev, intel_dp);
539 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300540}
541
Ville Syrjälä773538e82014-09-04 14:54:56 +0300542void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
543{
544 struct drm_device *dev = dev_priv->dev;
545 struct intel_encoder *encoder;
546
547 if (WARN_ON(!IS_VALLEYVIEW(dev)))
548 return;
549
550 /*
551 * We can't grab pps_mutex here due to deadlock with power_domain
552 * mutex when power_domain functions are called while holding pps_mutex.
553 * That also means that in order to use pps_pipe the code needs to
554 * hold both a power domain reference and pps_mutex, and the power domain
555 * reference get/put must be done while _not_ holding pps_mutex.
556 * pps_{lock,unlock}() do these steps in the correct order, so one
557 * should use them always.
558 */
559
560 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
561 struct intel_dp *intel_dp;
562
563 if (encoder->type != INTEL_OUTPUT_EDP)
564 continue;
565
566 intel_dp = enc_to_intel_dp(&encoder->base);
567 intel_dp->pps_pipe = INVALID_PIPE;
568 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300569}
570
571static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
572{
573 struct drm_device *dev = intel_dp_to_dev(intel_dp);
574
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530575 if (IS_BROXTON(dev))
576 return BXT_PP_CONTROL(0);
577 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300578 return PCH_PP_CONTROL;
579 else
580 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
581}
582
583static u32 _pp_stat_reg(struct intel_dp *intel_dp)
584{
585 struct drm_device *dev = intel_dp_to_dev(intel_dp);
586
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530587 if (IS_BROXTON(dev))
588 return BXT_PP_STATUS(0);
589 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300590 return PCH_PP_STATUS;
591 else
592 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
593}
594
Clint Taylor01527b32014-07-07 13:01:46 -0700595/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
596 This function only applicable when panel PM state is not to be tracked */
597static int edp_notify_handler(struct notifier_block *this, unsigned long code,
598 void *unused)
599{
600 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
601 edp_notifier);
602 struct drm_device *dev = intel_dp_to_dev(intel_dp);
603 struct drm_i915_private *dev_priv = dev->dev_private;
604 u32 pp_div;
605 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700606
607 if (!is_edp(intel_dp) || code != SYS_RESTART)
608 return 0;
609
Ville Syrjälä773538e82014-09-04 14:54:56 +0300610 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300611
Clint Taylor01527b32014-07-07 13:01:46 -0700612 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300613 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
614
Clint Taylor01527b32014-07-07 13:01:46 -0700615 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
616 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
617 pp_div = I915_READ(pp_div_reg);
618 pp_div &= PP_REFERENCE_DIVIDER_MASK;
619
620 /* 0x1F write to PP_DIV_REG sets max cycle delay */
621 I915_WRITE(pp_div_reg, pp_div | 0x1F);
622 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
623 msleep(intel_dp->panel_power_cycle_delay);
624 }
625
Ville Syrjälä773538e82014-09-04 14:54:56 +0300626 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300627
Clint Taylor01527b32014-07-07 13:01:46 -0700628 return 0;
629}
630
Daniel Vetter4be73782014-01-17 14:39:48 +0100631static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700632{
Paulo Zanoni30add222012-10-26 19:05:45 -0200633 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700634 struct drm_i915_private *dev_priv = dev->dev_private;
635
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300636 lockdep_assert_held(&dev_priv->pps_mutex);
637
Ville Syrjälä9a423562014-10-16 21:29:48 +0300638 if (IS_VALLEYVIEW(dev) &&
639 intel_dp->pps_pipe == INVALID_PIPE)
640 return false;
641
Jani Nikulabf13e812013-09-06 07:40:05 +0300642 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700643}
644
Daniel Vetter4be73782014-01-17 14:39:48 +0100645static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700646{
Paulo Zanoni30add222012-10-26 19:05:45 -0200647 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700648 struct drm_i915_private *dev_priv = dev->dev_private;
649
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300650 lockdep_assert_held(&dev_priv->pps_mutex);
651
Ville Syrjälä9a423562014-10-16 21:29:48 +0300652 if (IS_VALLEYVIEW(dev) &&
653 intel_dp->pps_pipe == INVALID_PIPE)
654 return false;
655
Ville Syrjälä773538e82014-09-04 14:54:56 +0300656 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700657}
658
Keith Packard9b984da2011-09-19 13:54:47 -0700659static void
660intel_dp_check_edp(struct intel_dp *intel_dp)
661{
Paulo Zanoni30add222012-10-26 19:05:45 -0200662 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700663 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700664
Keith Packard9b984da2011-09-19 13:54:47 -0700665 if (!is_edp(intel_dp))
666 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700667
Daniel Vetter4be73782014-01-17 14:39:48 +0100668 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700669 WARN(1, "eDP powered off while attempting aux channel communication.\n");
670 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300671 I915_READ(_pp_stat_reg(intel_dp)),
672 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700673 }
674}
675
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100676static uint32_t
677intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
678{
679 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
680 struct drm_device *dev = intel_dig_port->base.base.dev;
681 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300682 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100683 uint32_t status;
684 bool done;
685
Daniel Vetteref04f002012-12-01 21:03:59 +0100686#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100687 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300688 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300689 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100690 else
691 done = wait_for_atomic(C, 10) == 0;
692 if (!done)
693 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
694 has_aux_irq);
695#undef C
696
697 return status;
698}
699
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000700static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
701{
702 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
703 struct drm_device *dev = intel_dig_port->base.base.dev;
704
705 /*
706 * The clock divider is based off the hrawclk, and would like to run at
707 * 2MHz. So, take the hrawclk value and divide by 2 and use that
708 */
709 return index ? 0 : intel_hrawclk(dev) / 2;
710}
711
712static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
713{
714 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
715 struct drm_device *dev = intel_dig_port->base.base.dev;
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300716 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000717
718 if (index)
719 return 0;
720
721 if (intel_dig_port->port == PORT_A) {
Ville Syrjälä05024da2015-06-03 15:45:08 +0300722 return DIV_ROUND_UP(dev_priv->cdclk_freq, 2000);
723
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000724 } else {
725 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
726 }
727}
728
729static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300730{
731 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
732 struct drm_device *dev = intel_dig_port->base.base.dev;
733 struct drm_i915_private *dev_priv = dev->dev_private;
734
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000735 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100736 if (index)
737 return 0;
Ville Syrjälä05024da2015-06-03 15:45:08 +0300738 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300739 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
740 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100741 switch (index) {
742 case 0: return 63;
743 case 1: return 72;
744 default: return 0;
745 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000746 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100747 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300748 }
749}
750
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000751static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
752{
753 return index ? 0 : 100;
754}
755
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000756static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
757{
758 /*
759 * SKL doesn't need us to program the AUX clock divider (Hardware will
760 * derive the clock from CDCLK automatically). We still implement the
761 * get_aux_clock_divider vfunc to plug-in into the existing code.
762 */
763 return index ? 0 : 1;
764}
765
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000766static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
767 bool has_aux_irq,
768 int send_bytes,
769 uint32_t aux_clock_divider)
770{
771 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
772 struct drm_device *dev = intel_dig_port->base.base.dev;
773 uint32_t precharge, timeout;
774
775 if (IS_GEN6(dev))
776 precharge = 3;
777 else
778 precharge = 5;
779
780 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
781 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
782 else
783 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
784
785 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000786 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000787 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000788 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000789 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000790 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000791 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
792 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000793 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000794}
795
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000796static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
797 bool has_aux_irq,
798 int send_bytes,
799 uint32_t unused)
800{
801 return DP_AUX_CH_CTL_SEND_BUSY |
802 DP_AUX_CH_CTL_DONE |
803 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
804 DP_AUX_CH_CTL_TIME_OUT_ERROR |
805 DP_AUX_CH_CTL_TIME_OUT_1600us |
806 DP_AUX_CH_CTL_RECEIVE_ERROR |
807 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
808 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
809}
810
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700811static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100812intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200813 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700814 uint8_t *recv, int recv_size)
815{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200816 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
817 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700818 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300819 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700820 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100821 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100822 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700823 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000824 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100825 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200826 bool vdd;
827
Ville Syrjälä773538e82014-09-04 14:54:56 +0300828 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300829
Ville Syrjälä72c35002014-08-18 22:16:00 +0300830 /*
831 * We will be called with VDD already enabled for dpcd/edid/oui reads.
832 * In such cases we want to leave VDD enabled and it's up to upper layers
833 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
834 * ourselves.
835 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300836 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100837
838 /* dp aux is extremely sensitive to irq latency, hence request the
839 * lowest possible wakeup latency and so prevent the cpu from going into
840 * deep sleep states.
841 */
842 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700843
Keith Packard9b984da2011-09-19 13:54:47 -0700844 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800845
Paulo Zanonic67a4702013-08-19 13:18:09 -0300846 intel_aux_display_runtime_get(dev_priv);
847
Jesse Barnes11bee432011-08-01 15:02:20 -0700848 /* Try to wait for any previous AUX channel activity */
849 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100850 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700851 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
852 break;
853 msleep(1);
854 }
855
856 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300857 static u32 last_status = -1;
858 const u32 status = I915_READ(ch_ctl);
859
860 if (status != last_status) {
861 WARN(1, "dp_aux_ch not started status 0x%08x\n",
862 status);
863 last_status = status;
864 }
865
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100866 ret = -EBUSY;
867 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100868 }
869
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300870 /* Only 5 data registers! */
871 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
872 ret = -E2BIG;
873 goto out;
874 }
875
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000876 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000877 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
878 has_aux_irq,
879 send_bytes,
880 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000881
Chris Wilsonbc866252013-07-21 16:00:03 +0100882 /* Must try at least 3 times according to DP spec */
883 for (try = 0; try < 5; try++) {
884 /* Load the send data into the aux channel data registers */
885 for (i = 0; i < send_bytes; i += 4)
886 I915_WRITE(ch_data + i,
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800887 intel_dp_pack_aux(send + i,
888 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400889
Chris Wilsonbc866252013-07-21 16:00:03 +0100890 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000891 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100892
Chris Wilsonbc866252013-07-21 16:00:03 +0100893 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400894
Chris Wilsonbc866252013-07-21 16:00:03 +0100895 /* Clear done status and any errors */
896 I915_WRITE(ch_ctl,
897 status |
898 DP_AUX_CH_CTL_DONE |
899 DP_AUX_CH_CTL_TIME_OUT_ERROR |
900 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400901
Todd Previte74ebf292015-04-15 08:38:41 -0700902 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100903 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700904
905 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
906 * 400us delay required for errors and timeouts
907 * Timeout errors from the HW already meet this
908 * requirement so skip to next iteration
909 */
910 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
911 usleep_range(400, 500);
912 continue;
913 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100914 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700915 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100916 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700917 }
918
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700919 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700920 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100921 ret = -EBUSY;
922 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700923 }
924
Jim Bridee058c942015-05-27 10:21:48 -0700925done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700926 /* Check for timeout or receive error.
927 * Timeouts occur when the sink is not connected
928 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700929 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700930 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100931 ret = -EIO;
932 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700933 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700934
935 /* Timeouts occur when the device isn't connected, so they're
936 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700937 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800938 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100939 ret = -ETIMEDOUT;
940 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700941 }
942
943 /* Unload any bytes sent back from the other side */
944 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
945 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700946 if (recv_bytes > recv_size)
947 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400948
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100949 for (i = 0; i < recv_bytes; i += 4)
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800950 intel_dp_unpack_aux(I915_READ(ch_data + i),
951 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700952
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100953 ret = recv_bytes;
954out:
955 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300956 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100957
Jani Nikula884f19e2014-03-14 16:51:14 +0200958 if (vdd)
959 edp_panel_vdd_off(intel_dp, false);
960
Ville Syrjälä773538e82014-09-04 14:54:56 +0300961 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300962
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100963 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700964}
965
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300966#define BARE_ADDRESS_SIZE 3
967#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200968static ssize_t
969intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700970{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200971 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
972 uint8_t txbuf[20], rxbuf[20];
973 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700974 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700975
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200976 txbuf[0] = (msg->request << 4) |
977 ((msg->address >> 16) & 0xf);
978 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200979 txbuf[2] = msg->address & 0xff;
980 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300981
Jani Nikula9d1a1032014-03-14 16:51:15 +0200982 switch (msg->request & ~DP_AUX_I2C_MOT) {
983 case DP_AUX_NATIVE_WRITE:
984 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300985 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200986 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200987
Jani Nikula9d1a1032014-03-14 16:51:15 +0200988 if (WARN_ON(txsize > 20))
989 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700990
Jani Nikula9d1a1032014-03-14 16:51:15 +0200991 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700992
Jani Nikula9d1a1032014-03-14 16:51:15 +0200993 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
994 if (ret > 0) {
995 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700996
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200997 if (ret > 1) {
998 /* Number of bytes written in a short write. */
999 ret = clamp_t(int, rxbuf[1], 0, msg->size);
1000 } else {
1001 /* Return payload size. */
1002 ret = msg->size;
1003 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001004 }
Jani Nikula9d1a1032014-03-14 16:51:15 +02001005 break;
1006
1007 case DP_AUX_NATIVE_READ:
1008 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001009 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001010 rxsize = msg->size + 1;
1011
1012 if (WARN_ON(rxsize > 20))
1013 return -E2BIG;
1014
1015 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1016 if (ret > 0) {
1017 msg->reply = rxbuf[0] >> 4;
1018 /*
1019 * Assume happy day, and copy the data. The caller is
1020 * expected to check msg->reply before touching it.
1021 *
1022 * Return payload size.
1023 */
1024 ret--;
1025 memcpy(msg->buffer, rxbuf + 1, ret);
1026 }
1027 break;
1028
1029 default:
1030 ret = -EINVAL;
1031 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001032 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001033
Jani Nikula9d1a1032014-03-14 16:51:15 +02001034 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001035}
1036
Jani Nikula9d1a1032014-03-14 16:51:15 +02001037static void
1038intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001039{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001040 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001041 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula33ad6622014-03-14 16:51:16 +02001042 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1043 enum port port = intel_dig_port->port;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001044 struct ddi_vbt_port_info *info = &dev_priv->vbt.ddi_port_info[port];
Jani Nikula0b998362014-03-14 16:51:17 +02001045 const char *name = NULL;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001046 uint32_t porte_aux_ctl_reg = DPA_AUX_CH_CTL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001047 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001048
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001049 /* On SKL we don't have Aux for port E so we rely on VBT to set
1050 * a proper alternate aux channel.
1051 */
1052 if (IS_SKYLAKE(dev) && port == PORT_E) {
1053 switch (info->alternate_aux_channel) {
1054 case DP_AUX_B:
1055 porte_aux_ctl_reg = DPB_AUX_CH_CTL;
1056 break;
1057 case DP_AUX_C:
1058 porte_aux_ctl_reg = DPC_AUX_CH_CTL;
1059 break;
1060 case DP_AUX_D:
1061 porte_aux_ctl_reg = DPD_AUX_CH_CTL;
1062 break;
1063 case DP_AUX_A:
1064 default:
1065 porte_aux_ctl_reg = DPA_AUX_CH_CTL;
1066 }
1067 }
1068
Jani Nikula33ad6622014-03-14 16:51:16 +02001069 switch (port) {
1070 case PORT_A:
1071 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001072 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +10001073 break;
Jani Nikula33ad6622014-03-14 16:51:16 +02001074 case PORT_B:
1075 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001076 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +02001077 break;
1078 case PORT_C:
1079 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001080 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +02001081 break;
1082 case PORT_D:
1083 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001084 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +10001085 break;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001086 case PORT_E:
1087 intel_dp->aux_ch_ctl_reg = porte_aux_ctl_reg;
1088 name = "DPDDC-E";
1089 break;
Dave Airlieab2c0672009-12-04 10:55:24 +10001090 default:
Jani Nikula33ad6622014-03-14 16:51:16 +02001091 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +10001092 }
1093
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001094 /*
1095 * The AUX_CTL register is usually DP_CTL + 0x10.
1096 *
1097 * On Haswell and Broadwell though:
1098 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1099 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1100 *
1101 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1102 */
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001103 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev) && port != PORT_E)
Jani Nikula33ad6622014-03-14 16:51:16 +02001104 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001105
Jani Nikula0b998362014-03-14 16:51:17 +02001106 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001107 intel_dp->aux.dev = dev->dev;
1108 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001109
Jani Nikula0b998362014-03-14 16:51:17 +02001110 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1111 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001112
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001113 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001114 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001115 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +02001116 name, ret);
1117 return;
Dave Airlieab2c0672009-12-04 10:55:24 +10001118 }
David Flynn8316f332010-12-08 16:10:21 +00001119
Jani Nikula0b998362014-03-14 16:51:17 +02001120 ret = sysfs_create_link(&connector->base.kdev->kobj,
1121 &intel_dp->aux.ddc.dev.kobj,
1122 intel_dp->aux.ddc.dev.kobj.name);
1123 if (ret < 0) {
1124 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001125 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001126 }
1127}
1128
Imre Deak80f65de2014-02-11 17:12:49 +02001129static void
1130intel_dp_connector_unregister(struct intel_connector *intel_connector)
1131{
1132 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1133
Dave Airlie0e32b392014-05-02 14:02:48 +10001134 if (!intel_connector->mst_port)
1135 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1136 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001137 intel_connector_unregister(intel_connector);
1138}
1139
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001140static void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001141skl_edp_set_pll_config(struct intel_crtc_state *pipe_config)
Damien Lespiau5416d872014-11-14 17:24:33 +00001142{
1143 u32 ctrl1;
1144
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03001145 memset(&pipe_config->dpll_hw_state, 0,
1146 sizeof(pipe_config->dpll_hw_state));
1147
Damien Lespiau5416d872014-11-14 17:24:33 +00001148 pipe_config->ddi_pll_sel = SKL_DPLL0;
1149 pipe_config->dpll_hw_state.cfgcr1 = 0;
1150 pipe_config->dpll_hw_state.cfgcr2 = 0;
1151
1152 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001153 switch (pipe_config->port_clock / 2) {
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301154 case 81000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001155 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
Damien Lespiau5416d872014-11-14 17:24:33 +00001156 SKL_DPLL0);
1157 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301158 case 135000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001159 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
Damien Lespiau5416d872014-11-14 17:24:33 +00001160 SKL_DPLL0);
1161 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301162 case 270000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001163 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
Damien Lespiau5416d872014-11-14 17:24:33 +00001164 SKL_DPLL0);
1165 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301166 case 162000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001167 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301168 SKL_DPLL0);
1169 break;
1170 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1171 results in CDCLK change. Need to handle the change of CDCLK by
1172 disabling pipes and re-enabling them */
1173 case 108000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001174 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301175 SKL_DPLL0);
1176 break;
1177 case 216000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001178 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301179 SKL_DPLL0);
1180 break;
1181
Damien Lespiau5416d872014-11-14 17:24:33 +00001182 }
1183 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1184}
1185
1186static void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001187hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config)
Daniel Vetter0e503382014-07-04 11:26:04 -03001188{
Ander Conselvan de Oliveiraee46f3c72015-06-30 16:10:38 +03001189 memset(&pipe_config->dpll_hw_state, 0,
1190 sizeof(pipe_config->dpll_hw_state));
1191
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001192 switch (pipe_config->port_clock / 2) {
1193 case 81000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001194 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1195 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001196 case 135000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001197 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1198 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001199 case 270000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001200 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1201 break;
1202 }
1203}
1204
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301205static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001206intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301207{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001208 if (intel_dp->num_sink_rates) {
1209 *sink_rates = intel_dp->sink_rates;
1210 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301211 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001212
1213 *sink_rates = default_rates;
1214
1215 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301216}
1217
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301218static int
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001219intel_dp_source_rates(struct drm_device *dev, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301220{
Sonika Jindal64987fc2015-05-26 17:50:13 +05301221 if (IS_BROXTON(dev)) {
1222 *source_rates = bxt_rates;
1223 return ARRAY_SIZE(bxt_rates);
1224 } else if (IS_SKYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301225 *source_rates = skl_rates;
1226 return ARRAY_SIZE(skl_rates);
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +02001227 } else if (IS_CHERRYVIEW(dev)) {
1228 *source_rates = chv_rates;
1229 return ARRAY_SIZE(chv_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301230 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001231
1232 *source_rates = default_rates;
1233
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001234 if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0)
1235 /* WaDisableHBR2:skl */
1236 return (DP_LINK_BW_2_7 >> 3) + 1;
1237 else if (INTEL_INFO(dev)->gen >= 8 ||
1238 (IS_HASWELL(dev) && !IS_HSW_ULX(dev)))
1239 return (DP_LINK_BW_5_4 >> 3) + 1;
1240 else
1241 return (DP_LINK_BW_2_7 >> 3) + 1;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301242}
1243
Daniel Vetter0e503382014-07-04 11:26:04 -03001244static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001245intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001246 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001247{
1248 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001249 const struct dp_link_dpll *divisor = NULL;
1250 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001251
1252 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001253 divisor = gen4_dpll;
1254 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001255 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001256 divisor = pch_dpll;
1257 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001258 } else if (IS_CHERRYVIEW(dev)) {
1259 divisor = chv_dpll;
1260 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001261 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001262 divisor = vlv_dpll;
1263 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001264 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001265
1266 if (divisor && count) {
1267 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001268 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001269 pipe_config->dpll = divisor[i].dpll;
1270 pipe_config->clock_set = true;
1271 break;
1272 }
1273 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001274 }
1275}
1276
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001277static int intersect_rates(const int *source_rates, int source_len,
1278 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001279 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301280{
1281 int i = 0, j = 0, k = 0;
1282
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301283 while (i < source_len && j < sink_len) {
1284 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001285 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1286 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001287 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301288 ++k;
1289 ++i;
1290 ++j;
1291 } else if (source_rates[i] < sink_rates[j]) {
1292 ++i;
1293 } else {
1294 ++j;
1295 }
1296 }
1297 return k;
1298}
1299
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001300static int intel_dp_common_rates(struct intel_dp *intel_dp,
1301 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001302{
1303 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1304 const int *source_rates, *sink_rates;
1305 int source_len, sink_len;
1306
1307 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1308 source_len = intel_dp_source_rates(dev, &source_rates);
1309
1310 return intersect_rates(source_rates, source_len,
1311 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001312 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001313}
1314
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001315static void snprintf_int_array(char *str, size_t len,
1316 const int *array, int nelem)
1317{
1318 int i;
1319
1320 str[0] = '\0';
1321
1322 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001323 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001324 if (r >= len)
1325 return;
1326 str += r;
1327 len -= r;
1328 }
1329}
1330
1331static void intel_dp_print_rates(struct intel_dp *intel_dp)
1332{
1333 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1334 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001335 int source_len, sink_len, common_len;
1336 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001337 char str[128]; /* FIXME: too big for stack? */
1338
1339 if ((drm_debug & DRM_UT_KMS) == 0)
1340 return;
1341
1342 source_len = intel_dp_source_rates(dev, &source_rates);
1343 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1344 DRM_DEBUG_KMS("source rates: %s\n", str);
1345
1346 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1347 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1348 DRM_DEBUG_KMS("sink rates: %s\n", str);
1349
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001350 common_len = intel_dp_common_rates(intel_dp, common_rates);
1351 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1352 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001353}
1354
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001355static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301356{
1357 int i = 0;
1358
1359 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1360 if (find == rates[i])
1361 break;
1362
1363 return i;
1364}
1365
Ville Syrjälä50fec212015-03-12 17:10:34 +02001366int
1367intel_dp_max_link_rate(struct intel_dp *intel_dp)
1368{
1369 int rates[DP_MAX_SUPPORTED_RATES] = {};
1370 int len;
1371
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001372 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001373 if (WARN_ON(len <= 0))
1374 return 162000;
1375
1376 return rates[rate_to_index(0, rates) - 1];
1377}
1378
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001379int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1380{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001381 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001382}
1383
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001384static void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1385 uint8_t *link_bw, uint8_t *rate_select)
1386{
1387 if (intel_dp->num_sink_rates) {
1388 *link_bw = 0;
1389 *rate_select =
1390 intel_dp_rate_select(intel_dp, port_clock);
1391 } else {
1392 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1393 *rate_select = 0;
1394 }
1395}
1396
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001397bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001398intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001399 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001400{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001401 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001402 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001403 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001404 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001405 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001406 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001407 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001408 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001409 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001410 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001411 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001412 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301413 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001414 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001415 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001416 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1417 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001418 uint8_t link_bw, rate_select;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301419
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001420 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301421
1422 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001423 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301424
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001425 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001426
Imre Deakbc7d38a2013-05-16 14:40:36 +03001427 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001428 pipe_config->has_pch_encoder = true;
1429
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001430 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001431 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001432 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001433
Jani Nikuladd06f902012-10-19 14:51:50 +03001434 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1435 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1436 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001437
1438 if (INTEL_INFO(dev)->gen >= 9) {
1439 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001440 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001441 if (ret)
1442 return ret;
1443 }
1444
Jesse Barnes2dd24552013-04-25 12:55:01 -07001445 if (!HAS_PCH_SPLIT(dev))
1446 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1447 intel_connector->panel.fitting_mode);
1448 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001449 intel_pch_panel_fitting(intel_crtc, pipe_config,
1450 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001451 }
1452
Daniel Vettercb1793c2012-06-04 18:39:21 +02001453 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001454 return false;
1455
Daniel Vetter083f9562012-04-20 20:23:49 +02001456 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301457 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001458 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001459 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001460
Daniel Vetter36008362013-03-27 00:44:59 +01001461 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1462 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001463 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001464 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301465
1466 /* Get bpp from vbt only for panels that dont have bpp in edid */
1467 if (intel_connector->base.display_info.bpc == 0 &&
1468 (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001469 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1470 dev_priv->vbt.edp_bpp);
1471 bpp = dev_priv->vbt.edp_bpp;
1472 }
1473
Jani Nikula344c5bb2014-09-09 11:25:13 +03001474 /*
1475 * Use the maximum clock and number of lanes the eDP panel
1476 * advertizes being capable of. The panels are generally
1477 * designed to support only a single clock and lane
1478 * configuration, and typically these values correspond to the
1479 * native resolution of the panel.
1480 */
1481 min_lane_count = max_lane_count;
1482 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001483 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001484
Daniel Vetter36008362013-03-27 00:44:59 +01001485 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001486 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1487 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001488
Dave Airliec6930992014-07-14 11:04:39 +10001489 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301490 for (lane_count = min_lane_count;
1491 lane_count <= max_lane_count;
1492 lane_count <<= 1) {
1493
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001494 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001495 link_avail = intel_dp_max_data_rate(link_clock,
1496 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001497
Daniel Vetter36008362013-03-27 00:44:59 +01001498 if (mode_rate <= link_avail) {
1499 goto found;
1500 }
1501 }
1502 }
1503 }
1504
1505 return false;
1506
1507found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001508 if (intel_dp->color_range_auto) {
1509 /*
1510 * See:
1511 * CEA-861-E - 5.1 Default Encoding Parameters
1512 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1513 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001514 pipe_config->limited_color_range =
1515 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1516 } else {
1517 pipe_config->limited_color_range =
1518 intel_dp->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001519 }
1520
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001521 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301522
Daniel Vetter657445f2013-05-04 10:09:18 +02001523 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001524 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001525
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001526 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1527 &link_bw, &rate_select);
1528
1529 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1530 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001531 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001532 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1533 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001534
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001535 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001536 adjusted_mode->crtc_clock,
1537 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001538 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001539
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301540 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301541 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001542 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301543 intel_link_compute_m_n(bpp, lane_count,
1544 intel_connector->panel.downclock_mode->clock,
1545 pipe_config->port_clock,
1546 &pipe_config->dp_m2_n2);
1547 }
1548
Damien Lespiau5416d872014-11-14 17:24:33 +00001549 if (IS_SKYLAKE(dev) && is_edp(intel_dp))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001550 skl_edp_set_pll_config(pipe_config);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301551 else if (IS_BROXTON(dev))
1552 /* handled in ddi */;
Damien Lespiau5416d872014-11-14 17:24:33 +00001553 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001554 hsw_dp_set_ddi_pll_sel(pipe_config);
Daniel Vetter0e503382014-07-04 11:26:04 -03001555 else
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001556 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001557
Daniel Vetter36008362013-03-27 00:44:59 +01001558 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001559}
1560
Daniel Vetter7c62a162013-06-01 17:16:20 +02001561static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001562{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001563 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1564 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1565 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001566 struct drm_i915_private *dev_priv = dev->dev_private;
1567 u32 dpa_ctl;
1568
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001569 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
1570 crtc->config->port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001571 dpa_ctl = I915_READ(DP_A);
1572 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1573
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001574 if (crtc->config->port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001575 /* For a long time we've carried around a ILK-DevA w/a for the
1576 * 160MHz clock. If we're really unlucky, it's still required.
1577 */
1578 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001579 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001580 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001581 } else {
1582 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001583 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001584 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001585
Daniel Vetterea9b6002012-11-29 15:59:31 +01001586 I915_WRITE(DP_A, dpa_ctl);
1587
1588 POSTING_READ(DP_A);
1589 udelay(500);
1590}
1591
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001592void intel_dp_set_link_params(struct intel_dp *intel_dp,
1593 const struct intel_crtc_state *pipe_config)
1594{
1595 intel_dp->link_rate = pipe_config->port_clock;
1596 intel_dp->lane_count = pipe_config->lane_count;
1597}
1598
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001599static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001600{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001601 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001602 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001603 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001604 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001605 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001606 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001607
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001608 intel_dp_set_link_params(intel_dp, crtc->config);
1609
Keith Packard417e8222011-11-01 19:54:11 -07001610 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001611 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001612 *
1613 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001614 * SNB CPU
1615 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001616 * CPT PCH
1617 *
1618 * IBX PCH and CPU are the same for almost everything,
1619 * except that the CPU DP PLL is configured in this
1620 * register
1621 *
1622 * CPT PCH is quite different, having many bits moved
1623 * to the TRANS_DP_CTL register instead. That
1624 * configuration happens (oddly) in ironlake_pch_enable
1625 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001626
Keith Packard417e8222011-11-01 19:54:11 -07001627 /* Preserve the BIOS-computed detected bit. This is
1628 * supposed to be read-only.
1629 */
1630 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001631
Keith Packard417e8222011-11-01 19:54:11 -07001632 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001633 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001634 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001635
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001636 if (crtc->config->has_audio)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001637 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001638
Keith Packard417e8222011-11-01 19:54:11 -07001639 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001640
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001641 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001642 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1643 intel_dp->DP |= DP_SYNC_HS_HIGH;
1644 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1645 intel_dp->DP |= DP_SYNC_VS_HIGH;
1646 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1647
Jani Nikula6aba5b62013-10-04 15:08:10 +03001648 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001649 intel_dp->DP |= DP_ENHANCED_FRAMING;
1650
Daniel Vetter7c62a162013-06-01 17:16:20 +02001651 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001652 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001653 u32 trans_dp;
1654
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001655 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001656
1657 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1658 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1659 trans_dp |= TRANS_DP_ENH_FRAMING;
1660 else
1661 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1662 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001663 } else {
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001664 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
1665 crtc->config->limited_color_range)
1666 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001667
1668 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1669 intel_dp->DP |= DP_SYNC_HS_HIGH;
1670 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1671 intel_dp->DP |= DP_SYNC_VS_HIGH;
1672 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1673
Jani Nikula6aba5b62013-10-04 15:08:10 +03001674 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001675 intel_dp->DP |= DP_ENHANCED_FRAMING;
1676
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001677 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001678 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001679 else if (crtc->pipe == PIPE_B)
1680 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001681 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001682}
1683
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001684#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1685#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001686
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001687#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1688#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001689
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001690#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1691#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001692
Daniel Vetter4be73782014-01-17 14:39:48 +01001693static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001694 u32 mask,
1695 u32 value)
1696{
Paulo Zanoni30add222012-10-26 19:05:45 -02001697 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001698 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001699 u32 pp_stat_reg, pp_ctrl_reg;
1700
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001701 lockdep_assert_held(&dev_priv->pps_mutex);
1702
Jani Nikulabf13e812013-09-06 07:40:05 +03001703 pp_stat_reg = _pp_stat_reg(intel_dp);
1704 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001705
1706 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001707 mask, value,
1708 I915_READ(pp_stat_reg),
1709 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001710
Jesse Barnes453c5422013-03-28 09:55:41 -07001711 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001712 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001713 I915_READ(pp_stat_reg),
1714 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001715 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001716
1717 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001718}
1719
Daniel Vetter4be73782014-01-17 14:39:48 +01001720static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001721{
1722 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001723 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001724}
1725
Daniel Vetter4be73782014-01-17 14:39:48 +01001726static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001727{
Keith Packardbd943152011-09-18 23:09:52 -07001728 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001729 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001730}
Keith Packardbd943152011-09-18 23:09:52 -07001731
Daniel Vetter4be73782014-01-17 14:39:48 +01001732static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001733{
1734 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001735
1736 /* When we disable the VDD override bit last we have to do the manual
1737 * wait. */
1738 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1739 intel_dp->panel_power_cycle_delay);
1740
Daniel Vetter4be73782014-01-17 14:39:48 +01001741 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001742}
Keith Packardbd943152011-09-18 23:09:52 -07001743
Daniel Vetter4be73782014-01-17 14:39:48 +01001744static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001745{
1746 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1747 intel_dp->backlight_on_delay);
1748}
1749
Daniel Vetter4be73782014-01-17 14:39:48 +01001750static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001751{
1752 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1753 intel_dp->backlight_off_delay);
1754}
Keith Packard99ea7122011-11-01 19:57:50 -07001755
Keith Packard832dd3c2011-11-01 19:34:06 -07001756/* Read the current pp_control value, unlocking the register if it
1757 * is locked
1758 */
1759
Jesse Barnes453c5422013-03-28 09:55:41 -07001760static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001761{
Jesse Barnes453c5422013-03-28 09:55:41 -07001762 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1763 struct drm_i915_private *dev_priv = dev->dev_private;
1764 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001765
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001766 lockdep_assert_held(&dev_priv->pps_mutex);
1767
Jani Nikulabf13e812013-09-06 07:40:05 +03001768 control = I915_READ(_pp_ctrl_reg(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301769 if (!IS_BROXTON(dev)) {
1770 control &= ~PANEL_UNLOCK_MASK;
1771 control |= PANEL_UNLOCK_REGS;
1772 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001773 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001774}
1775
Ville Syrjälä951468f2014-09-04 14:55:31 +03001776/*
1777 * Must be paired with edp_panel_vdd_off().
1778 * Must hold pps_mutex around the whole on/off sequence.
1779 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1780 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001781static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001782{
Paulo Zanoni30add222012-10-26 19:05:45 -02001783 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001784 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1785 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001786 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001787 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001788 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001789 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001790 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001791
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001792 lockdep_assert_held(&dev_priv->pps_mutex);
1793
Keith Packard97af61f572011-09-28 16:23:51 -07001794 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001795 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001796
Egbert Eich2c623c12014-11-25 12:54:57 +01001797 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001798 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001799
Daniel Vetter4be73782014-01-17 14:39:48 +01001800 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001801 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001802
Imre Deak4e6e1a52014-03-27 17:45:11 +02001803 power_domain = intel_display_port_power_domain(intel_encoder);
1804 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001805
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001806 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1807 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001808
Daniel Vetter4be73782014-01-17 14:39:48 +01001809 if (!edp_have_panel_power(intel_dp))
1810 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001811
Jesse Barnes453c5422013-03-28 09:55:41 -07001812 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001813 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001814
Jani Nikulabf13e812013-09-06 07:40:05 +03001815 pp_stat_reg = _pp_stat_reg(intel_dp);
1816 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001817
1818 I915_WRITE(pp_ctrl_reg, pp);
1819 POSTING_READ(pp_ctrl_reg);
1820 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1821 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001822 /*
1823 * If the panel wasn't on, delay before accessing aux channel
1824 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001825 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001826 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1827 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001828 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001829 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001830
1831 return need_to_disable;
1832}
1833
Ville Syrjälä951468f2014-09-04 14:55:31 +03001834/*
1835 * Must be paired with intel_edp_panel_vdd_off() or
1836 * intel_edp_panel_off().
1837 * Nested calls to these functions are not allowed since
1838 * we drop the lock. Caller must use some higher level
1839 * locking to prevent nested calls from other threads.
1840 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001841void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001842{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001843 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001844
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001845 if (!is_edp(intel_dp))
1846 return;
1847
Ville Syrjälä773538e82014-09-04 14:54:56 +03001848 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001849 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001850 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001851
Rob Clarke2c719b2014-12-15 13:56:32 -05001852 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001853 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001854}
1855
Daniel Vetter4be73782014-01-17 14:39:48 +01001856static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001857{
Paulo Zanoni30add222012-10-26 19:05:45 -02001858 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001859 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001860 struct intel_digital_port *intel_dig_port =
1861 dp_to_dig_port(intel_dp);
1862 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1863 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001864 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001865 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001866
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001867 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001868
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001869 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001870
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001871 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001872 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001873
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001874 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1875 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001876
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001877 pp = ironlake_get_pp_control(intel_dp);
1878 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001879
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001880 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1881 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001882
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001883 I915_WRITE(pp_ctrl_reg, pp);
1884 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001885
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001886 /* Make sure sequencer is idle before allowing subsequent activity */
1887 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1888 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001889
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001890 if ((pp & POWER_TARGET_ON) == 0)
1891 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001892
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001893 power_domain = intel_display_port_power_domain(intel_encoder);
1894 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001895}
1896
Daniel Vetter4be73782014-01-17 14:39:48 +01001897static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001898{
1899 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1900 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001901
Ville Syrjälä773538e82014-09-04 14:54:56 +03001902 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001903 if (!intel_dp->want_panel_vdd)
1904 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001905 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001906}
1907
Imre Deakaba86892014-07-30 15:57:31 +03001908static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1909{
1910 unsigned long delay;
1911
1912 /*
1913 * Queue the timer to fire a long time from now (relative to the power
1914 * down delay) to keep the panel power up across a sequence of
1915 * operations.
1916 */
1917 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1918 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1919}
1920
Ville Syrjälä951468f2014-09-04 14:55:31 +03001921/*
1922 * Must be paired with edp_panel_vdd_on().
1923 * Must hold pps_mutex around the whole on/off sequence.
1924 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1925 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001926static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001927{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001928 struct drm_i915_private *dev_priv =
1929 intel_dp_to_dev(intel_dp)->dev_private;
1930
1931 lockdep_assert_held(&dev_priv->pps_mutex);
1932
Keith Packard97af61f572011-09-28 16:23:51 -07001933 if (!is_edp(intel_dp))
1934 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001935
Rob Clarke2c719b2014-12-15 13:56:32 -05001936 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001937 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001938
Keith Packardbd943152011-09-18 23:09:52 -07001939 intel_dp->want_panel_vdd = false;
1940
Imre Deakaba86892014-07-30 15:57:31 +03001941 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001942 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001943 else
1944 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001945}
1946
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001947static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001948{
Paulo Zanoni30add222012-10-26 19:05:45 -02001949 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001950 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001951 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001952 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001953
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001954 lockdep_assert_held(&dev_priv->pps_mutex);
1955
Keith Packard97af61f572011-09-28 16:23:51 -07001956 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001957 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001958
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001959 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1960 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001961
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001962 if (WARN(edp_have_panel_power(intel_dp),
1963 "eDP port %c panel power already on\n",
1964 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001965 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001966
Daniel Vetter4be73782014-01-17 14:39:48 +01001967 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001968
Jani Nikulabf13e812013-09-06 07:40:05 +03001969 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001970 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001971 if (IS_GEN5(dev)) {
1972 /* ILK workaround: disable reset around power sequence */
1973 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001974 I915_WRITE(pp_ctrl_reg, pp);
1975 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001976 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001977
Keith Packard1c0ae802011-09-19 13:59:29 -07001978 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001979 if (!IS_GEN5(dev))
1980 pp |= PANEL_POWER_RESET;
1981
Jesse Barnes453c5422013-03-28 09:55:41 -07001982 I915_WRITE(pp_ctrl_reg, pp);
1983 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001984
Daniel Vetter4be73782014-01-17 14:39:48 +01001985 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001986 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001987
Keith Packard05ce1a42011-09-29 16:33:01 -07001988 if (IS_GEN5(dev)) {
1989 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001990 I915_WRITE(pp_ctrl_reg, pp);
1991 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001992 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001993}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001994
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001995void intel_edp_panel_on(struct intel_dp *intel_dp)
1996{
1997 if (!is_edp(intel_dp))
1998 return;
1999
2000 pps_lock(intel_dp);
2001 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002002 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002003}
2004
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002005
2006static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002007{
Imre Deak4e6e1a52014-03-27 17:45:11 +02002008 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2009 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02002010 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002011 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02002012 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07002013 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002014 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002015
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002016 lockdep_assert_held(&dev_priv->pps_mutex);
2017
Keith Packard97af61f572011-09-28 16:23:51 -07002018 if (!is_edp(intel_dp))
2019 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002020
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002021 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2022 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002023
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002024 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2025 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002026
Jesse Barnes453c5422013-03-28 09:55:41 -07002027 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002028 /* We need to switch off panel power _and_ force vdd, for otherwise some
2029 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002030 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2031 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002032
Jani Nikulabf13e812013-09-06 07:40:05 +03002033 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002034
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002035 intel_dp->want_panel_vdd = false;
2036
Jesse Barnes453c5422013-03-28 09:55:41 -07002037 I915_WRITE(pp_ctrl_reg, pp);
2038 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002039
Paulo Zanonidce56b32013-12-19 14:29:40 -02002040 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01002041 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002042
2043 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02002044 power_domain = intel_display_port_power_domain(intel_encoder);
2045 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002046}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002047
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002048void intel_edp_panel_off(struct intel_dp *intel_dp)
2049{
2050 if (!is_edp(intel_dp))
2051 return;
2052
2053 pps_lock(intel_dp);
2054 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002055 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002056}
2057
Jani Nikula1250d102014-08-12 17:11:39 +03002058/* Enable backlight in the panel power control. */
2059static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002060{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002061 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2062 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002063 struct drm_i915_private *dev_priv = dev->dev_private;
2064 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002065 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002066
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002067 /*
2068 * If we enable the backlight right away following a panel power
2069 * on, we may see slight flicker as the panel syncs with the eDP
2070 * link. So delay a bit to make sure the image is solid before
2071 * allowing it to appear.
2072 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002073 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002074
Ville Syrjälä773538e82014-09-04 14:54:56 +03002075 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002076
Jesse Barnes453c5422013-03-28 09:55:41 -07002077 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002078 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002079
Jani Nikulabf13e812013-09-06 07:40:05 +03002080 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002081
2082 I915_WRITE(pp_ctrl_reg, pp);
2083 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002084
Ville Syrjälä773538e82014-09-04 14:54:56 +03002085 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002086}
2087
Jani Nikula1250d102014-08-12 17:11:39 +03002088/* Enable backlight PWM and backlight PP control. */
2089void intel_edp_backlight_on(struct intel_dp *intel_dp)
2090{
2091 if (!is_edp(intel_dp))
2092 return;
2093
2094 DRM_DEBUG_KMS("\n");
2095
2096 intel_panel_enable_backlight(intel_dp->attached_connector);
2097 _intel_edp_backlight_on(intel_dp);
2098}
2099
2100/* Disable backlight in the panel power control. */
2101static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002102{
Paulo Zanoni30add222012-10-26 19:05:45 -02002103 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002104 struct drm_i915_private *dev_priv = dev->dev_private;
2105 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002106 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002107
Keith Packardf01eca22011-09-28 16:48:10 -07002108 if (!is_edp(intel_dp))
2109 return;
2110
Ville Syrjälä773538e82014-09-04 14:54:56 +03002111 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002112
Jesse Barnes453c5422013-03-28 09:55:41 -07002113 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002114 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002115
Jani Nikulabf13e812013-09-06 07:40:05 +03002116 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002117
2118 I915_WRITE(pp_ctrl_reg, pp);
2119 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002120
Ville Syrjälä773538e82014-09-04 14:54:56 +03002121 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002122
Paulo Zanonidce56b32013-12-19 14:29:40 -02002123 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002124 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002125}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002126
Jani Nikula1250d102014-08-12 17:11:39 +03002127/* Disable backlight PP control and backlight PWM. */
2128void intel_edp_backlight_off(struct intel_dp *intel_dp)
2129{
2130 if (!is_edp(intel_dp))
2131 return;
2132
2133 DRM_DEBUG_KMS("\n");
2134
2135 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002136 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002137}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002138
Jani Nikula73580fb72014-08-12 17:11:41 +03002139/*
2140 * Hook for controlling the panel power control backlight through the bl_power
2141 * sysfs attribute. Take care to handle multiple calls.
2142 */
2143static void intel_edp_backlight_power(struct intel_connector *connector,
2144 bool enable)
2145{
2146 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002147 bool is_enabled;
2148
Ville Syrjälä773538e82014-09-04 14:54:56 +03002149 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002150 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002151 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002152
2153 if (is_enabled == enable)
2154 return;
2155
Jani Nikula23ba9372014-08-27 14:08:43 +03002156 DRM_DEBUG_KMS("panel power control backlight %s\n",
2157 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002158
2159 if (enable)
2160 _intel_edp_backlight_on(intel_dp);
2161 else
2162 _intel_edp_backlight_off(intel_dp);
2163}
2164
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002165static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002166{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002167 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2168 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2169 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002170 struct drm_i915_private *dev_priv = dev->dev_private;
2171 u32 dpa_ctl;
2172
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002173 assert_pipe_disabled(dev_priv,
2174 to_intel_crtc(crtc)->pipe);
2175
Jesse Barnesd240f202010-08-13 15:43:26 -07002176 DRM_DEBUG_KMS("\n");
2177 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002178 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
2179 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2180
2181 /* We don't adjust intel_dp->DP while tearing down the link, to
2182 * facilitate link retraining (e.g. after hotplug). Hence clear all
2183 * enable bits here to ensure that we don't enable too much. */
2184 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
2185 intel_dp->DP |= DP_PLL_ENABLE;
2186 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002187 POSTING_READ(DP_A);
2188 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002189}
2190
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002191static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002192{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002193 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2194 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2195 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002196 struct drm_i915_private *dev_priv = dev->dev_private;
2197 u32 dpa_ctl;
2198
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002199 assert_pipe_disabled(dev_priv,
2200 to_intel_crtc(crtc)->pipe);
2201
Jesse Barnesd240f202010-08-13 15:43:26 -07002202 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002203 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
2204 "dp pll off, should be on\n");
2205 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2206
2207 /* We can't rely on the value tracked for the DP register in
2208 * intel_dp->DP because link_down must not change that (otherwise link
2209 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07002210 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07002211 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002212 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002213 udelay(200);
2214}
2215
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002216/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002217void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002218{
2219 int ret, i;
2220
2221 /* Should have a valid DPCD by this point */
2222 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2223 return;
2224
2225 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002226 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2227 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002228 } else {
2229 /*
2230 * When turning on, we need to retry for 1ms to give the sink
2231 * time to wake up.
2232 */
2233 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002234 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2235 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002236 if (ret == 1)
2237 break;
2238 msleep(1);
2239 }
2240 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002241
2242 if (ret != 1)
2243 DRM_DEBUG_KMS("failed to %s sink power state\n",
2244 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002245}
2246
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002247static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2248 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002249{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002250 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002251 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002252 struct drm_device *dev = encoder->base.dev;
2253 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002254 enum intel_display_power_domain power_domain;
2255 u32 tmp;
2256
2257 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002258 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002259 return false;
2260
2261 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002262
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002263 if (!(tmp & DP_PORT_EN))
2264 return false;
2265
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002266 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002267 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002268 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002269 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002270
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002271 for_each_pipe(dev_priv, p) {
2272 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2273 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2274 *pipe = p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002275 return true;
2276 }
2277 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002278
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002279 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2280 intel_dp->output_reg);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002281 } else if (IS_CHERRYVIEW(dev)) {
2282 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2283 } else {
2284 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002285 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002286
2287 return true;
2288}
2289
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002290static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002291 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002292{
2293 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002294 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002295 struct drm_device *dev = encoder->base.dev;
2296 struct drm_i915_private *dev_priv = dev->dev_private;
2297 enum port port = dp_to_dig_port(intel_dp)->port;
2298 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002299 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002300
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002301 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002302
2303 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002304
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002305 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002306 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2307
2308 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002309 flags |= DRM_MODE_FLAG_PHSYNC;
2310 else
2311 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002312
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002313 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002314 flags |= DRM_MODE_FLAG_PVSYNC;
2315 else
2316 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002317 } else {
2318 if (tmp & DP_SYNC_HS_HIGH)
2319 flags |= DRM_MODE_FLAG_PHSYNC;
2320 else
2321 flags |= DRM_MODE_FLAG_NHSYNC;
2322
2323 if (tmp & DP_SYNC_VS_HIGH)
2324 flags |= DRM_MODE_FLAG_PVSYNC;
2325 else
2326 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002327 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002328
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002329 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002330
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002331 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2332 tmp & DP_COLOR_RANGE_16_235)
2333 pipe_config->limited_color_range = true;
2334
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002335 pipe_config->has_dp_encoder = true;
2336
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002337 pipe_config->lane_count =
2338 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2339
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002340 intel_dp_get_m_n(crtc, pipe_config);
2341
Ville Syrjälä18442d02013-09-13 16:00:08 +03002342 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002343 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2344 pipe_config->port_clock = 162000;
2345 else
2346 pipe_config->port_clock = 270000;
2347 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002348
2349 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2350 &pipe_config->dp_m_n);
2351
2352 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2353 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2354
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002355 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002356
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002357 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2358 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2359 /*
2360 * This is a big fat ugly hack.
2361 *
2362 * Some machines in UEFI boot mode provide us a VBT that has 18
2363 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2364 * unknown we fail to light up. Yet the same BIOS boots up with
2365 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2366 * max, not what it tells us to use.
2367 *
2368 * Note: This will still be broken if the eDP panel is not lit
2369 * up by the BIOS, and thus we can't get the mode at module
2370 * load.
2371 */
2372 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2373 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2374 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2375 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002376}
2377
Daniel Vettere8cb4552012-07-01 13:05:48 +02002378static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002379{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002380 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002381 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002382 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2383
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002384 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002385 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002386
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002387 if (HAS_PSR(dev) && !HAS_DDI(dev))
2388 intel_psr_disable(intel_dp);
2389
Daniel Vetter6cb49832012-05-20 17:14:50 +02002390 /* Make sure the panel is off before trying to change the mode. But also
2391 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002392 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002393 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002394 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002395 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002396
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002397 /* disable the port before the pipe on g4x */
2398 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002399 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002400}
2401
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002402static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002403{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002404 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002405 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002406
Ville Syrjälä49277c32014-03-31 18:21:26 +03002407 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002408 if (port == PORT_A)
2409 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002410}
2411
2412static void vlv_post_disable_dp(struct intel_encoder *encoder)
2413{
2414 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2415
2416 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002417}
2418
Ville Syrjälä580d3812014-04-09 13:29:00 +03002419static void chv_post_disable_dp(struct intel_encoder *encoder)
2420{
2421 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2422 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2423 struct drm_device *dev = encoder->base.dev;
2424 struct drm_i915_private *dev_priv = dev->dev_private;
2425 struct intel_crtc *intel_crtc =
2426 to_intel_crtc(encoder->base.crtc);
2427 enum dpio_channel ch = vlv_dport_to_channel(dport);
2428 enum pipe pipe = intel_crtc->pipe;
2429 u32 val;
2430
2431 intel_dp_link_down(intel_dp);
2432
Ville Syrjäläa5805162015-05-26 20:42:30 +03002433 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002434
2435 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002436 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002437 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002438 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002439
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002440 if (intel_crtc->config->lane_count > 2) {
2441 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2442 val |= CHV_PCS_REQ_SOFTRESET_EN;
2443 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2444 }
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002445
2446 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002447 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002448 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2449
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002450 if (intel_crtc->config->lane_count > 2) {
2451 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2452 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2453 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2454 }
Ville Syrjälä580d3812014-04-09 13:29:00 +03002455
Ville Syrjäläa5805162015-05-26 20:42:30 +03002456 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002457}
2458
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002459static void
2460_intel_dp_set_link_train(struct intel_dp *intel_dp,
2461 uint32_t *DP,
2462 uint8_t dp_train_pat)
2463{
2464 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2465 struct drm_device *dev = intel_dig_port->base.base.dev;
2466 struct drm_i915_private *dev_priv = dev->dev_private;
2467 enum port port = intel_dig_port->port;
2468
2469 if (HAS_DDI(dev)) {
2470 uint32_t temp = I915_READ(DP_TP_CTL(port));
2471
2472 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2473 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2474 else
2475 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2476
2477 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2478 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2479 case DP_TRAINING_PATTERN_DISABLE:
2480 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2481
2482 break;
2483 case DP_TRAINING_PATTERN_1:
2484 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2485 break;
2486 case DP_TRAINING_PATTERN_2:
2487 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2488 break;
2489 case DP_TRAINING_PATTERN_3:
2490 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2491 break;
2492 }
2493 I915_WRITE(DP_TP_CTL(port), temp);
2494
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002495 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2496 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002497 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2498
2499 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2500 case DP_TRAINING_PATTERN_DISABLE:
2501 *DP |= DP_LINK_TRAIN_OFF_CPT;
2502 break;
2503 case DP_TRAINING_PATTERN_1:
2504 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2505 break;
2506 case DP_TRAINING_PATTERN_2:
2507 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2508 break;
2509 case DP_TRAINING_PATTERN_3:
2510 DRM_ERROR("DP training pattern 3 not supported\n");
2511 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2512 break;
2513 }
2514
2515 } else {
2516 if (IS_CHERRYVIEW(dev))
2517 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2518 else
2519 *DP &= ~DP_LINK_TRAIN_MASK;
2520
2521 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2522 case DP_TRAINING_PATTERN_DISABLE:
2523 *DP |= DP_LINK_TRAIN_OFF;
2524 break;
2525 case DP_TRAINING_PATTERN_1:
2526 *DP |= DP_LINK_TRAIN_PAT_1;
2527 break;
2528 case DP_TRAINING_PATTERN_2:
2529 *DP |= DP_LINK_TRAIN_PAT_2;
2530 break;
2531 case DP_TRAINING_PATTERN_3:
2532 if (IS_CHERRYVIEW(dev)) {
2533 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2534 } else {
2535 DRM_ERROR("DP training pattern 3 not supported\n");
2536 *DP |= DP_LINK_TRAIN_PAT_2;
2537 }
2538 break;
2539 }
2540 }
2541}
2542
2543static void intel_dp_enable_port(struct intel_dp *intel_dp)
2544{
2545 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2546 struct drm_i915_private *dev_priv = dev->dev_private;
2547
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002548 /* enable with pattern 1 (as per spec) */
2549 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2550 DP_TRAINING_PATTERN_1);
2551
2552 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2553 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002554
2555 /*
2556 * Magic for VLV/CHV. We _must_ first set up the register
2557 * without actually enabling the port, and then do another
2558 * write to enable the port. Otherwise link training will
2559 * fail when the power sequencer is freshly used for this port.
2560 */
2561 intel_dp->DP |= DP_PORT_EN;
2562
2563 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2564 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002565}
2566
Daniel Vettere8cb4552012-07-01 13:05:48 +02002567static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002568{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002569 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2570 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002571 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002572 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002573 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002574
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002575 if (WARN_ON(dp_reg & DP_PORT_EN))
2576 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002577
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002578 pps_lock(intel_dp);
2579
2580 if (IS_VALLEYVIEW(dev))
2581 vlv_init_panel_power_sequencer(intel_dp);
2582
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002583 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002584
2585 edp_panel_vdd_on(intel_dp);
2586 edp_panel_on(intel_dp);
2587 edp_panel_vdd_off(intel_dp, true);
2588
2589 pps_unlock(intel_dp);
2590
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002591 if (IS_VALLEYVIEW(dev)) {
2592 unsigned int lane_mask = 0x0;
2593
2594 if (IS_CHERRYVIEW(dev))
2595 lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);
2596
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002597 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2598 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002599 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002600
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002601 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2602 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002603 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002604 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002605
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002606 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002607 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2608 pipe_name(crtc->pipe));
2609 intel_audio_codec_enable(encoder);
2610 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002611}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002612
Jani Nikulaecff4f32013-09-06 07:38:29 +03002613static void g4x_enable_dp(struct intel_encoder *encoder)
2614{
Jani Nikula828f5c62013-09-05 16:44:45 +03002615 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2616
Jani Nikulaecff4f32013-09-06 07:38:29 +03002617 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002618 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002619}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002620
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002621static void vlv_enable_dp(struct intel_encoder *encoder)
2622{
Jani Nikula828f5c62013-09-05 16:44:45 +03002623 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2624
Daniel Vetter4be73782014-01-17 14:39:48 +01002625 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002626 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002627}
2628
Jani Nikulaecff4f32013-09-06 07:38:29 +03002629static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002630{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002631 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002632 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002633
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002634 intel_dp_prepare(encoder);
2635
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002636 /* Only ilk+ has port A */
2637 if (dport->port == PORT_A) {
2638 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002639 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002640 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002641}
2642
Ville Syrjälä83b84592014-10-16 21:29:51 +03002643static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2644{
2645 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2646 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2647 enum pipe pipe = intel_dp->pps_pipe;
2648 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2649
2650 edp_panel_vdd_off_sync(intel_dp);
2651
2652 /*
2653 * VLV seems to get confused when multiple power seqeuencers
2654 * have the same port selected (even if only one has power/vdd
2655 * enabled). The failure manifests as vlv_wait_port_ready() failing
2656 * CHV on the other hand doesn't seem to mind having the same port
2657 * selected in multiple power seqeuencers, but let's clear the
2658 * port select always when logically disconnecting a power sequencer
2659 * from a port.
2660 */
2661 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2662 pipe_name(pipe), port_name(intel_dig_port->port));
2663 I915_WRITE(pp_on_reg, 0);
2664 POSTING_READ(pp_on_reg);
2665
2666 intel_dp->pps_pipe = INVALID_PIPE;
2667}
2668
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002669static void vlv_steal_power_sequencer(struct drm_device *dev,
2670 enum pipe pipe)
2671{
2672 struct drm_i915_private *dev_priv = dev->dev_private;
2673 struct intel_encoder *encoder;
2674
2675 lockdep_assert_held(&dev_priv->pps_mutex);
2676
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002677 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2678 return;
2679
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002680 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2681 base.head) {
2682 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002683 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002684
2685 if (encoder->type != INTEL_OUTPUT_EDP)
2686 continue;
2687
2688 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002689 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002690
2691 if (intel_dp->pps_pipe != pipe)
2692 continue;
2693
2694 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002695 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002696
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002697 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002698 "stealing pipe %c power sequencer from active eDP port %c\n",
2699 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002700
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002701 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002702 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002703 }
2704}
2705
2706static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2707{
2708 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2709 struct intel_encoder *encoder = &intel_dig_port->base;
2710 struct drm_device *dev = encoder->base.dev;
2711 struct drm_i915_private *dev_priv = dev->dev_private;
2712 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002713
2714 lockdep_assert_held(&dev_priv->pps_mutex);
2715
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002716 if (!is_edp(intel_dp))
2717 return;
2718
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002719 if (intel_dp->pps_pipe == crtc->pipe)
2720 return;
2721
2722 /*
2723 * If another power sequencer was being used on this
2724 * port previously make sure to turn off vdd there while
2725 * we still have control of it.
2726 */
2727 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002728 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002729
2730 /*
2731 * We may be stealing the power
2732 * sequencer from another port.
2733 */
2734 vlv_steal_power_sequencer(dev, crtc->pipe);
2735
2736 /* now it's all ours */
2737 intel_dp->pps_pipe = crtc->pipe;
2738
2739 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2740 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2741
2742 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002743 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2744 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002745}
2746
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002747static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2748{
2749 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2750 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002751 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002752 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002753 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002754 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002755 int pipe = intel_crtc->pipe;
2756 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002757
Ville Syrjäläa5805162015-05-26 20:42:30 +03002758 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002759
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002760 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002761 val = 0;
2762 if (pipe)
2763 val |= (1<<21);
2764 else
2765 val &= ~(1<<21);
2766 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002767 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2768 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2769 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002770
Ville Syrjäläa5805162015-05-26 20:42:30 +03002771 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002772
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002773 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002774}
2775
Jani Nikulaecff4f32013-09-06 07:38:29 +03002776static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002777{
2778 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2779 struct drm_device *dev = encoder->base.dev;
2780 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002781 struct intel_crtc *intel_crtc =
2782 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002783 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002784 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002785
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002786 intel_dp_prepare(encoder);
2787
Jesse Barnes89b667f2013-04-18 14:51:36 -07002788 /* Program Tx lane resets to default */
Ville Syrjäläa5805162015-05-26 20:42:30 +03002789 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002790 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002791 DPIO_PCS_TX_LANE2_RESET |
2792 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002793 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002794 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2795 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2796 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2797 DPIO_PCS_CLK_SOFT_RESET);
2798
2799 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002800 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2801 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2802 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03002803 mutex_unlock(&dev_priv->sb_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002804}
2805
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002806static void chv_pre_enable_dp(struct intel_encoder *encoder)
2807{
2808 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2809 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2810 struct drm_device *dev = encoder->base.dev;
2811 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002812 struct intel_crtc *intel_crtc =
2813 to_intel_crtc(encoder->base.crtc);
2814 enum dpio_channel ch = vlv_dport_to_channel(dport);
2815 int pipe = intel_crtc->pipe;
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002816 int data, i, stagger;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002817 u32 val;
2818
Ville Syrjäläa5805162015-05-26 20:42:30 +03002819 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002820
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002821 /* allow hardware to manage TX FIFO reset source */
2822 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2823 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2824 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2825
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002826 if (intel_crtc->config->lane_count > 2) {
2827 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2828 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2829 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2830 }
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002831
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002832 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002833 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002834 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002835 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002836
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002837 if (intel_crtc->config->lane_count > 2) {
2838 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2839 val |= CHV_PCS_REQ_SOFTRESET_EN;
2840 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2841 }
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002842
2843 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002844 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002845 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2846
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002847 if (intel_crtc->config->lane_count > 2) {
2848 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2849 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2850 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2851 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002852
2853 /* Program Tx lane latency optimal setting*/
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002854 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002855 /* Set the upar bit */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002856 if (intel_crtc->config->lane_count == 1)
2857 data = 0x0;
2858 else
2859 data = (i == 1) ? 0x0 : 0x1;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002860 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2861 data << DPIO_UPAR_SHIFT);
2862 }
2863
2864 /* Data lane stagger programming */
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002865 if (intel_crtc->config->port_clock > 270000)
2866 stagger = 0x18;
2867 else if (intel_crtc->config->port_clock > 135000)
2868 stagger = 0xd;
2869 else if (intel_crtc->config->port_clock > 67500)
2870 stagger = 0x7;
2871 else if (intel_crtc->config->port_clock > 33750)
2872 stagger = 0x4;
2873 else
2874 stagger = 0x2;
2875
2876 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2877 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2878 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2879
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002880 if (intel_crtc->config->lane_count > 2) {
2881 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2882 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2883 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2884 }
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002885
2886 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
2887 DPIO_LANESTAGGER_STRAP(stagger) |
2888 DPIO_LANESTAGGER_STRAP_OVRD |
2889 DPIO_TX1_STAGGER_MASK(0x1f) |
2890 DPIO_TX1_STAGGER_MULT(6) |
2891 DPIO_TX2_STAGGER_MULT(0));
2892
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002893 if (intel_crtc->config->lane_count > 2) {
2894 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
2895 DPIO_LANESTAGGER_STRAP(stagger) |
2896 DPIO_LANESTAGGER_STRAP_OVRD |
2897 DPIO_TX1_STAGGER_MASK(0x1f) |
2898 DPIO_TX1_STAGGER_MULT(7) |
2899 DPIO_TX2_STAGGER_MULT(5));
2900 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002901
Ville Syrjäläa5805162015-05-26 20:42:30 +03002902 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002903
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002904 intel_enable_dp(encoder);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03002905
2906 /* Second common lane will stay alive on its own now */
2907 if (dport->release_cl2_override) {
2908 chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, false);
2909 dport->release_cl2_override = false;
2910 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002911}
2912
Ville Syrjälä9197c882014-04-09 13:29:05 +03002913static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2914{
2915 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2916 struct drm_device *dev = encoder->base.dev;
2917 struct drm_i915_private *dev_priv = dev->dev_private;
2918 struct intel_crtc *intel_crtc =
2919 to_intel_crtc(encoder->base.crtc);
2920 enum dpio_channel ch = vlv_dport_to_channel(dport);
2921 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002922 unsigned int lane_mask =
2923 intel_dp_unused_lane_mask(intel_crtc->config->lane_count);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002924 u32 val;
2925
Ville Syrjälä625695f2014-06-28 02:04:02 +03002926 intel_dp_prepare(encoder);
2927
Ville Syrjäläb0b33842015-07-08 23:45:55 +03002928 /*
2929 * Must trick the second common lane into life.
2930 * Otherwise we can't even access the PLL.
2931 */
2932 if (ch == DPIO_CH0 && pipe == PIPE_B)
2933 dport->release_cl2_override =
2934 !chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, true);
2935
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002936 chv_phy_powergate_lanes(encoder, true, lane_mask);
2937
Ville Syrjäläa5805162015-05-26 20:42:30 +03002938 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002939
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002940 /* program left/right clock distribution */
2941 if (pipe != PIPE_B) {
2942 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2943 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2944 if (ch == DPIO_CH0)
2945 val |= CHV_BUFLEFTENA1_FORCE;
2946 if (ch == DPIO_CH1)
2947 val |= CHV_BUFRIGHTENA1_FORCE;
2948 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2949 } else {
2950 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2951 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2952 if (ch == DPIO_CH0)
2953 val |= CHV_BUFLEFTENA2_FORCE;
2954 if (ch == DPIO_CH1)
2955 val |= CHV_BUFRIGHTENA2_FORCE;
2956 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2957 }
2958
Ville Syrjälä9197c882014-04-09 13:29:05 +03002959 /* program clock channel usage */
2960 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2961 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2962 if (pipe != PIPE_B)
2963 val &= ~CHV_PCS_USEDCLKCHANNEL;
2964 else
2965 val |= CHV_PCS_USEDCLKCHANNEL;
2966 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2967
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002968 if (intel_crtc->config->lane_count > 2) {
2969 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2970 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2971 if (pipe != PIPE_B)
2972 val &= ~CHV_PCS_USEDCLKCHANNEL;
2973 else
2974 val |= CHV_PCS_USEDCLKCHANNEL;
2975 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2976 }
Ville Syrjälä9197c882014-04-09 13:29:05 +03002977
2978 /*
2979 * This a a bit weird since generally CL
2980 * matches the pipe, but here we need to
2981 * pick the CL based on the port.
2982 */
2983 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2984 if (pipe != PIPE_B)
2985 val &= ~CHV_CMN_USEDCLKCHANNEL;
2986 else
2987 val |= CHV_CMN_USEDCLKCHANNEL;
2988 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2989
Ville Syrjäläa5805162015-05-26 20:42:30 +03002990 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002991}
2992
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002993static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
2994{
2995 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2996 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
2997 u32 val;
2998
2999 mutex_lock(&dev_priv->sb_lock);
3000
3001 /* disable left/right clock distribution */
3002 if (pipe != PIPE_B) {
3003 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
3004 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
3005 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
3006 } else {
3007 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
3008 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
3009 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
3010 }
3011
3012 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003013
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003014 /*
3015 * Leave the power down bit cleared for at least one
3016 * lane so that chv_powergate_phy_ch() will power
3017 * on something when the channel is otherwise unused.
3018 * When the port is off and the override is removed
3019 * the lanes power down anyway, so otherwise it doesn't
3020 * really matter what the state of power down bits is
3021 * after this.
3022 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003023 chv_phy_powergate_lanes(encoder, false, 0x0);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003024}
3025
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003026/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003027 * Native read with retry for link status and receiver capability reads for
3028 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02003029 *
3030 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
3031 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003032 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003033static ssize_t
3034intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
3035 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003036{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003037 ssize_t ret;
3038 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003039
Ville Syrjäläf6a19062014-10-16 20:46:09 +03003040 /*
3041 * Sometime we just get the same incorrect byte repeated
3042 * over the entire buffer. Doing just one throw away read
3043 * initially seems to "solve" it.
3044 */
3045 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
3046
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003047 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003048 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
3049 if (ret == size)
3050 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003051 msleep(1);
3052 }
3053
Jani Nikula9d1a1032014-03-14 16:51:15 +02003054 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003055}
3056
3057/*
3058 * Fetch AUX CH registers 0x202 - 0x207 which contain
3059 * link status information
3060 */
3061static bool
Keith Packard93f62da2011-11-01 19:45:03 -07003062intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003063{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003064 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3065 DP_LANE0_1_STATUS,
3066 link_status,
3067 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003068}
3069
Paulo Zanoni11002442014-06-13 18:45:41 -03003070/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003071static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003072intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003073{
Paulo Zanoni30add222012-10-26 19:05:45 -02003074 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303075 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003076 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003077
Vandana Kannan93147262014-11-18 15:45:29 +05303078 if (IS_BROXTON(dev))
3079 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3080 else if (INTEL_INFO(dev)->gen >= 9) {
Sonika Jindal9e458032015-05-06 17:35:48 +05303081 if (dev_priv->edp_low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303082 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003083 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303084 } else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05303085 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003086 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303087 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003088 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303089 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003090 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303091 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003092}
3093
3094static uint8_t
3095intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3096{
Paulo Zanoni30add222012-10-26 19:05:45 -02003097 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003098 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003099
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003100 if (INTEL_INFO(dev)->gen >= 9) {
3101 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3102 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3103 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3104 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3105 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3106 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3107 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303108 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3109 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003110 default:
3111 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3112 }
3113 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003114 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303115 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3116 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3117 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3118 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3119 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3120 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3121 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003122 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303123 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003124 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003125 } else if (IS_VALLEYVIEW(dev)) {
3126 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303127 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3128 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3129 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3130 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3131 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3132 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3133 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003134 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303135 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003136 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03003137 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003138 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303139 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3140 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3141 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3142 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3143 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003144 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303145 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003146 }
3147 } else {
3148 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303149 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3150 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3151 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3152 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3153 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3154 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3155 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003156 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303157 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003158 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003159 }
3160}
3161
Daniel Vetter5829975c2015-04-16 11:36:52 +02003162static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003163{
3164 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3165 struct drm_i915_private *dev_priv = dev->dev_private;
3166 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003167 struct intel_crtc *intel_crtc =
3168 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003169 unsigned long demph_reg_value, preemph_reg_value,
3170 uniqtranscale_reg_value;
3171 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003172 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003173 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003174
3175 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303176 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003177 preemph_reg_value = 0x0004000;
3178 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303179 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003180 demph_reg_value = 0x2B405555;
3181 uniqtranscale_reg_value = 0x552AB83A;
3182 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303183 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003184 demph_reg_value = 0x2B404040;
3185 uniqtranscale_reg_value = 0x5548B83A;
3186 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303187 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003188 demph_reg_value = 0x2B245555;
3189 uniqtranscale_reg_value = 0x5560B83A;
3190 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303191 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003192 demph_reg_value = 0x2B405555;
3193 uniqtranscale_reg_value = 0x5598DA3A;
3194 break;
3195 default:
3196 return 0;
3197 }
3198 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303199 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003200 preemph_reg_value = 0x0002000;
3201 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303202 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003203 demph_reg_value = 0x2B404040;
3204 uniqtranscale_reg_value = 0x5552B83A;
3205 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303206 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003207 demph_reg_value = 0x2B404848;
3208 uniqtranscale_reg_value = 0x5580B83A;
3209 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303210 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003211 demph_reg_value = 0x2B404040;
3212 uniqtranscale_reg_value = 0x55ADDA3A;
3213 break;
3214 default:
3215 return 0;
3216 }
3217 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303218 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003219 preemph_reg_value = 0x0000000;
3220 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303221 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003222 demph_reg_value = 0x2B305555;
3223 uniqtranscale_reg_value = 0x5570B83A;
3224 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303225 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003226 demph_reg_value = 0x2B2B4040;
3227 uniqtranscale_reg_value = 0x55ADDA3A;
3228 break;
3229 default:
3230 return 0;
3231 }
3232 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303233 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003234 preemph_reg_value = 0x0006000;
3235 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303236 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003237 demph_reg_value = 0x1B405555;
3238 uniqtranscale_reg_value = 0x55ADDA3A;
3239 break;
3240 default:
3241 return 0;
3242 }
3243 break;
3244 default:
3245 return 0;
3246 }
3247
Ville Syrjäläa5805162015-05-26 20:42:30 +03003248 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003249 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3250 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3251 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003252 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003253 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3254 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3255 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3256 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03003257 mutex_unlock(&dev_priv->sb_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003258
3259 return 0;
3260}
3261
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003262static bool chv_need_uniq_trans_scale(uint8_t train_set)
3263{
3264 return (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) == DP_TRAIN_PRE_EMPH_LEVEL_0 &&
3265 (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) == DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3266}
3267
Daniel Vetter5829975c2015-04-16 11:36:52 +02003268static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003269{
3270 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3271 struct drm_i915_private *dev_priv = dev->dev_private;
3272 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3273 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003274 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003275 uint8_t train_set = intel_dp->train_set[0];
3276 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003277 enum pipe pipe = intel_crtc->pipe;
3278 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003279
3280 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303281 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003282 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303283 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003284 deemph_reg_value = 128;
3285 margin_reg_value = 52;
3286 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303287 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003288 deemph_reg_value = 128;
3289 margin_reg_value = 77;
3290 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303291 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003292 deemph_reg_value = 128;
3293 margin_reg_value = 102;
3294 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303295 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003296 deemph_reg_value = 128;
3297 margin_reg_value = 154;
3298 /* FIXME extra to set for 1200 */
3299 break;
3300 default:
3301 return 0;
3302 }
3303 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303304 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003305 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303306 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003307 deemph_reg_value = 85;
3308 margin_reg_value = 78;
3309 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303310 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003311 deemph_reg_value = 85;
3312 margin_reg_value = 116;
3313 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303314 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003315 deemph_reg_value = 85;
3316 margin_reg_value = 154;
3317 break;
3318 default:
3319 return 0;
3320 }
3321 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303322 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003323 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303324 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003325 deemph_reg_value = 64;
3326 margin_reg_value = 104;
3327 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303328 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003329 deemph_reg_value = 64;
3330 margin_reg_value = 154;
3331 break;
3332 default:
3333 return 0;
3334 }
3335 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303336 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003337 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303338 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003339 deemph_reg_value = 43;
3340 margin_reg_value = 154;
3341 break;
3342 default:
3343 return 0;
3344 }
3345 break;
3346 default:
3347 return 0;
3348 }
3349
Ville Syrjäläa5805162015-05-26 20:42:30 +03003350 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003351
3352 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003353 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3354 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003355 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3356 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003357 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3358
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003359 if (intel_crtc->config->lane_count > 2) {
3360 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3361 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3362 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3363 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3364 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3365 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003366
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003367 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3368 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3369 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3370 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3371
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003372 if (intel_crtc->config->lane_count > 2) {
3373 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3374 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3375 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3376 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3377 }
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003378
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003379 /* Program swing deemph */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003380 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003381 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3382 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3383 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3384 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3385 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003386
3387 /* Program swing margin */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003388 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003389 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003390
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003391 val &= ~DPIO_SWING_MARGIN000_MASK;
3392 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003393
3394 /*
3395 * Supposedly this value shouldn't matter when unique transition
3396 * scale is disabled, but in fact it does matter. Let's just
3397 * always program the same value and hope it's OK.
3398 */
3399 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3400 val |= 0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT;
3401
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003402 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3403 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003404
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003405 /*
3406 * The document said it needs to set bit 27 for ch0 and bit 26
3407 * for ch1. Might be a typo in the doc.
3408 * For now, for this unique transition scale selection, set bit
3409 * 27 for ch0 and ch1.
3410 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003411 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003412 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003413 if (chv_need_uniq_trans_scale(train_set))
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003414 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003415 else
3416 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3417 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003418 }
3419
3420 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003421 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3422 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3423 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3424
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003425 if (intel_crtc->config->lane_count > 2) {
3426 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3427 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3428 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3429 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003430
3431 /* LRC Bypass */
3432 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3433 val |= DPIO_LRC_BYPASS;
3434 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3435
Ville Syrjäläa5805162015-05-26 20:42:30 +03003436 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003437
3438 return 0;
3439}
3440
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003441static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003442intel_get_adjust_train(struct intel_dp *intel_dp,
3443 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003444{
3445 uint8_t v = 0;
3446 uint8_t p = 0;
3447 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003448 uint8_t voltage_max;
3449 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003450
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003451 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003452 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3453 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003454
3455 if (this_v > v)
3456 v = this_v;
3457 if (this_p > p)
3458 p = this_p;
3459 }
3460
Keith Packard1a2eb462011-11-16 16:26:07 -08003461 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003462 if (v >= voltage_max)
3463 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003464
Keith Packard1a2eb462011-11-16 16:26:07 -08003465 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3466 if (p >= preemph_max)
3467 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003468
3469 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003470 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003471}
3472
3473static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003474gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003475{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003476 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003477
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003478 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303479 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003480 default:
3481 signal_levels |= DP_VOLTAGE_0_4;
3482 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303483 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003484 signal_levels |= DP_VOLTAGE_0_6;
3485 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303486 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003487 signal_levels |= DP_VOLTAGE_0_8;
3488 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303489 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003490 signal_levels |= DP_VOLTAGE_1_2;
3491 break;
3492 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003493 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303494 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003495 default:
3496 signal_levels |= DP_PRE_EMPHASIS_0;
3497 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303498 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003499 signal_levels |= DP_PRE_EMPHASIS_3_5;
3500 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303501 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003502 signal_levels |= DP_PRE_EMPHASIS_6;
3503 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303504 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003505 signal_levels |= DP_PRE_EMPHASIS_9_5;
3506 break;
3507 }
3508 return signal_levels;
3509}
3510
Zhenyu Wange3421a12010-04-08 09:43:27 +08003511/* Gen6's DP voltage swing and pre-emphasis control */
3512static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003513gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003514{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003515 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3516 DP_TRAIN_PRE_EMPHASIS_MASK);
3517 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303518 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3519 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003520 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303521 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003522 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303523 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3524 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003525 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303526 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3527 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003528 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303529 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3530 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003531 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003532 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003533 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3534 "0x%x\n", signal_levels);
3535 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003536 }
3537}
3538
Keith Packard1a2eb462011-11-16 16:26:07 -08003539/* Gen7's DP voltage swing and pre-emphasis control */
3540static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003541gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003542{
3543 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3544 DP_TRAIN_PRE_EMPHASIS_MASK);
3545 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303546 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003547 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303548 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003549 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303550 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003551 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3552
Sonika Jindalbd600182014-08-08 16:23:41 +05303553 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003554 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303555 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003556 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3557
Sonika Jindalbd600182014-08-08 16:23:41 +05303558 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003559 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303560 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003561 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3562
3563 default:
3564 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3565 "0x%x\n", signal_levels);
3566 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3567 }
3568}
3569
Paulo Zanonif0a34242012-12-06 16:51:50 -02003570/* Properly updates "DP" with the correct signal levels. */
3571static void
3572intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3573{
3574 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003575 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003576 struct drm_device *dev = intel_dig_port->base.base.dev;
David Weinehallf8896f52015-06-25 11:11:03 +03003577 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003578 uint8_t train_set = intel_dp->train_set[0];
3579
David Weinehallf8896f52015-06-25 11:11:03 +03003580 if (HAS_DDI(dev)) {
3581 signal_levels = ddi_signal_levels(intel_dp);
3582
3583 if (IS_BROXTON(dev))
3584 signal_levels = 0;
3585 else
3586 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003587 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003588 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003589 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003590 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003591 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003592 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003593 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003594 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003595 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003596 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3597 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003598 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003599 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3600 }
3601
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303602 if (mask)
3603 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3604
3605 DRM_DEBUG_KMS("Using vswing level %d\n",
3606 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3607 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3608 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3609 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003610
3611 *DP = (*DP & ~mask) | signal_levels;
3612}
3613
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003614static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003615intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003616 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003617 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003618{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003619 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003620 struct drm_i915_private *dev_priv =
3621 to_i915(intel_dig_port->base.base.dev);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003622 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3623 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003624
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003625 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003626
Jani Nikula70aff662013-09-27 15:10:44 +03003627 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003628 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003629
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003630 buf[0] = dp_train_pat;
3631 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003632 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003633 /* don't write DP_TRAINING_LANEx_SET on disable */
3634 len = 1;
3635 } else {
3636 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003637 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3638 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003639 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003640
Jani Nikula9d1a1032014-03-14 16:51:15 +02003641 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3642 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003643
3644 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003645}
3646
Jani Nikula70aff662013-09-27 15:10:44 +03003647static bool
3648intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3649 uint8_t dp_train_pat)
3650{
Mika Kahola4e96c972015-04-29 09:17:39 +03003651 if (!intel_dp->train_set_valid)
3652 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003653 intel_dp_set_signal_levels(intel_dp, DP);
3654 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3655}
3656
3657static bool
3658intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003659 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003660{
3661 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003662 struct drm_i915_private *dev_priv =
3663 to_i915(intel_dig_port->base.base.dev);
Jani Nikula70aff662013-09-27 15:10:44 +03003664 int ret;
3665
3666 intel_get_adjust_train(intel_dp, link_status);
3667 intel_dp_set_signal_levels(intel_dp, DP);
3668
3669 I915_WRITE(intel_dp->output_reg, *DP);
3670 POSTING_READ(intel_dp->output_reg);
3671
Jani Nikula9d1a1032014-03-14 16:51:15 +02003672 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003673 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003674
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003675 return ret == intel_dp->lane_count;
Jani Nikula70aff662013-09-27 15:10:44 +03003676}
3677
Imre Deak3ab9c632013-05-03 12:57:41 +03003678static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3679{
3680 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3681 struct drm_device *dev = intel_dig_port->base.base.dev;
3682 struct drm_i915_private *dev_priv = dev->dev_private;
3683 enum port port = intel_dig_port->port;
3684 uint32_t val;
3685
3686 if (!HAS_DDI(dev))
3687 return;
3688
3689 val = I915_READ(DP_TP_CTL(port));
3690 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3691 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3692 I915_WRITE(DP_TP_CTL(port), val);
3693
3694 /*
3695 * On PORT_A we can have only eDP in SST mode. There the only reason
3696 * we need to set idle transmission mode is to work around a HW issue
3697 * where we enable the pipe while not in idle link-training mode.
3698 * In this case there is requirement to wait for a minimum number of
3699 * idle patterns to be sent.
3700 */
3701 if (port == PORT_A)
3702 return;
3703
3704 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3705 1))
3706 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3707}
3708
Jesse Barnes33a34e42010-09-08 12:42:02 -07003709/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003710void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003711intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003712{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003713 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003714 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003715 int i;
3716 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003717 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003718 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003719 uint8_t link_config[2];
Ville Syrjälä04a60f92015-07-06 15:10:06 +03003720 uint8_t link_bw, rate_select;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003721
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003722 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003723 intel_ddi_prepare_link_retrain(encoder);
3724
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003725 intel_dp_compute_rate(intel_dp, intel_dp->link_rate,
Ville Syrjälä04a60f92015-07-06 15:10:06 +03003726 &link_bw, &rate_select);
3727
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003728 /* Write the link configuration data */
Ville Syrjälä04a60f92015-07-06 15:10:06 +03003729 link_config[0] = link_bw;
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003730 link_config[1] = intel_dp->lane_count;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003731 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3732 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003733 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003734 if (intel_dp->num_sink_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05303735 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
Ville Syrjälä04a60f92015-07-06 15:10:06 +03003736 &rate_select, 1);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003737
3738 link_config[0] = 0;
3739 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003740 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003741
3742 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003743
Jani Nikula70aff662013-09-27 15:10:44 +03003744 /* clock recovery */
3745 if (!intel_dp_reset_link_train(intel_dp, &DP,
3746 DP_TRAINING_PATTERN_1 |
3747 DP_LINK_SCRAMBLING_DISABLE)) {
3748 DRM_ERROR("failed to enable link training\n");
3749 return;
3750 }
3751
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003752 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003753 voltage_tries = 0;
3754 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003755 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003756 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003757
Daniel Vettera7c96552012-10-18 10:15:30 +02003758 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003759 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3760 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003761 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003762 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003763
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003764 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003765 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003766 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003767 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003768
Mika Kahola4e96c972015-04-29 09:17:39 +03003769 /*
3770 * if we used previously trained voltage and pre-emphasis values
3771 * and we don't get clock recovery, reset link training values
3772 */
3773 if (intel_dp->train_set_valid) {
3774 DRM_DEBUG_KMS("clock recovery not ok, reset");
3775 /* clear the flag as we are not reusing train set */
3776 intel_dp->train_set_valid = false;
3777 if (!intel_dp_reset_link_train(intel_dp, &DP,
3778 DP_TRAINING_PATTERN_1 |
3779 DP_LINK_SCRAMBLING_DISABLE)) {
3780 DRM_ERROR("failed to enable link training\n");
3781 return;
3782 }
3783 continue;
3784 }
3785
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003786 /* Check to see if we've tried the max voltage */
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003787 for (i = 0; i < intel_dp->lane_count; i++)
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003788 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3789 break;
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003790 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003791 ++loop_tries;
3792 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003793 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003794 break;
3795 }
Jani Nikula70aff662013-09-27 15:10:44 +03003796 intel_dp_reset_link_train(intel_dp, &DP,
3797 DP_TRAINING_PATTERN_1 |
3798 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003799 voltage_tries = 0;
3800 continue;
3801 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003802
3803 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003804 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003805 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003806 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003807 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003808 break;
3809 }
3810 } else
3811 voltage_tries = 0;
3812 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003813
Jani Nikula70aff662013-09-27 15:10:44 +03003814 /* Update training set as requested by target */
3815 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3816 DRM_ERROR("failed to update link training\n");
3817 break;
3818 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003819 }
3820
Jesse Barnes33a34e42010-09-08 12:42:02 -07003821 intel_dp->DP = DP;
3822}
3823
Paulo Zanonic19b0662012-10-15 15:51:41 -03003824void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003825intel_dp_complete_link_train(struct intel_dp *intel_dp)
3826{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003827 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003828 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003829 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003830 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3831
Ville Syrjäläa79b8162015-07-06 15:10:05 +03003832 /* Training Pattern 3 for HBR2 or 1.2 devices that support it*/
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003833 if (intel_dp->link_rate == 540000 || intel_dp->use_tps3)
Todd Previte06ea66b2014-01-20 10:19:39 -07003834 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003835
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003836 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003837 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003838 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003839 DP_LINK_SCRAMBLING_DISABLE)) {
3840 DRM_ERROR("failed to start channel equalization\n");
3841 return;
3842 }
3843
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003844 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003845 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003846 channel_eq = false;
3847 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003848 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003849
Jesse Barnes37f80972011-01-05 14:45:24 -08003850 if (cr_tries > 5) {
3851 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003852 break;
3853 }
3854
Daniel Vettera7c96552012-10-18 10:15:30 +02003855 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003856 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3857 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003858 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003859 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003860
Jesse Barnes37f80972011-01-05 14:45:24 -08003861 /* Make sure clock is still ok */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003862 if (!drm_dp_clock_recovery_ok(link_status,
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003863 intel_dp->lane_count)) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003864 intel_dp->train_set_valid = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003865 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003866 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003867 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003868 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003869 cr_tries++;
3870 continue;
3871 }
3872
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003873 if (drm_dp_channel_eq_ok(link_status,
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003874 intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003875 channel_eq = true;
3876 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003877 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003878
Jesse Barnes37f80972011-01-05 14:45:24 -08003879 /* Try 5 times, then try clock recovery if that fails */
3880 if (tries > 5) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003881 intel_dp->train_set_valid = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003882 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003883 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003884 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003885 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003886 tries = 0;
3887 cr_tries++;
3888 continue;
3889 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003890
Jani Nikula70aff662013-09-27 15:10:44 +03003891 /* Update training set as requested by target */
3892 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3893 DRM_ERROR("failed to update link training\n");
3894 break;
3895 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003896 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003897 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003898
Imre Deak3ab9c632013-05-03 12:57:41 +03003899 intel_dp_set_idle_link_train(intel_dp);
3900
3901 intel_dp->DP = DP;
3902
Mika Kahola4e96c972015-04-29 09:17:39 +03003903 if (channel_eq) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03003904 intel_dp->train_set_valid = true;
Masanari Iida07f42252013-03-20 11:00:34 +09003905 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Mika Kahola4e96c972015-04-29 09:17:39 +03003906 }
Imre Deak3ab9c632013-05-03 12:57:41 +03003907}
3908
3909void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3910{
Jani Nikula70aff662013-09-27 15:10:44 +03003911 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003912 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003913}
3914
3915static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003916intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003917{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003918 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003919 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003920 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003921 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003922 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003923 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003924
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003925 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003926 return;
3927
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003928 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003929 return;
3930
Zhao Yakui28c97732009-10-09 11:39:41 +08003931 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003932
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003933 if ((IS_GEN7(dev) && port == PORT_A) ||
3934 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003935 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003936 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003937 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003938 if (IS_CHERRYVIEW(dev))
3939 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3940 else
3941 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003942 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003943 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003944 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003945 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003946
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003947 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3948 I915_WRITE(intel_dp->output_reg, DP);
3949 POSTING_READ(intel_dp->output_reg);
3950
3951 /*
3952 * HW workaround for IBX, we need to move the port
3953 * to transcoder A after disabling it to allow the
3954 * matching HDMI port to be enabled on transcoder A.
3955 */
3956 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
3957 /* always enable with pattern 1 (as per spec) */
3958 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3959 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3960 I915_WRITE(intel_dp->output_reg, DP);
3961 POSTING_READ(intel_dp->output_reg);
3962
3963 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003964 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003965 POSTING_READ(intel_dp->output_reg);
Eric Anholt5bddd172010-11-18 09:32:59 +08003966 }
3967
Keith Packardf01eca22011-09-28 16:48:10 -07003968 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003969}
3970
Keith Packard26d61aa2011-07-25 20:01:09 -07003971static bool
3972intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003973{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003974 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3975 struct drm_device *dev = dig_port->base.base.dev;
3976 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303977 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003978
Jani Nikula9d1a1032014-03-14 16:51:15 +02003979 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3980 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003981 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003982
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003983 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003984
Adam Jacksonedb39242012-09-18 10:58:49 -04003985 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3986 return false; /* DPCD not present */
3987
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003988 /* Check if the panel supports PSR */
3989 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003990 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003991 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3992 intel_dp->psr_dpcd,
3993 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003994 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3995 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003996 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003997 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303998
3999 if (INTEL_INFO(dev)->gen >= 9 &&
4000 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
4001 uint8_t frame_sync_cap;
4002
4003 dev_priv->psr.sink_support = true;
4004 intel_dp_dpcd_read_wake(&intel_dp->aux,
4005 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
4006 &frame_sync_cap, 1);
4007 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
4008 /* PSR2 needs frame sync as well */
4009 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
4010 DRM_DEBUG_KMS("PSR2 %s on sink",
4011 dev_priv->psr.psr2_support ? "supported" : "not supported");
4012 }
Jani Nikula50003932013-09-20 16:42:17 +03004013 }
4014
Jani Nikula7809a612014-10-29 11:03:26 +02004015 /* Training Pattern 3 support, both source and sink */
Todd Previte06ea66b2014-01-20 10:19:39 -07004016 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
Jani Nikula7809a612014-10-29 11:03:26 +02004017 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
4018 (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
Todd Previte06ea66b2014-01-20 10:19:39 -07004019 intel_dp->use_tps3 = true;
Jani Nikulaf8d8a672014-09-05 16:19:18 +03004020 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
Todd Previte06ea66b2014-01-20 10:19:39 -07004021 } else
4022 intel_dp->use_tps3 = false;
4023
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05304024 /* Intermediate frequency support */
4025 if (is_edp(intel_dp) &&
4026 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
4027 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
4028 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02004029 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02004030 int i;
4031
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05304032 intel_dp_dpcd_read_wake(&intel_dp->aux,
4033 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02004034 sink_rates,
4035 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02004036
Ville Syrjälä94ca7192015-03-13 19:40:31 +02004037 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
4038 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02004039
4040 if (val == 0)
4041 break;
4042
Sonika Jindalaf77b972015-05-07 13:59:28 +05304043 /* Value read is in kHz while drm clock is saved in deca-kHz */
4044 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02004045 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02004046 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05304047 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02004048
4049 intel_dp_print_rates(intel_dp);
4050
Adam Jacksonedb39242012-09-18 10:58:49 -04004051 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4052 DP_DWN_STRM_PORT_PRESENT))
4053 return true; /* native DP sink */
4054
4055 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
4056 return true; /* no per-port downstream info */
4057
Jani Nikula9d1a1032014-03-14 16:51:15 +02004058 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
4059 intel_dp->downstream_ports,
4060 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04004061 return false; /* downstream port status fetch failed */
4062
4063 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07004064}
4065
Adam Jackson0d198322012-05-14 16:05:47 -04004066static void
4067intel_dp_probe_oui(struct intel_dp *intel_dp)
4068{
4069 u8 buf[3];
4070
4071 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
4072 return;
4073
Jani Nikula9d1a1032014-03-14 16:51:15 +02004074 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04004075 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
4076 buf[0], buf[1], buf[2]);
4077
Jani Nikula9d1a1032014-03-14 16:51:15 +02004078 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04004079 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
4080 buf[0], buf[1], buf[2]);
4081}
4082
Dave Airlie0e32b392014-05-02 14:02:48 +10004083static bool
4084intel_dp_probe_mst(struct intel_dp *intel_dp)
4085{
4086 u8 buf[1];
4087
4088 if (!intel_dp->can_mst)
4089 return false;
4090
4091 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
4092 return false;
4093
Dave Airlie0e32b392014-05-02 14:02:48 +10004094 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
4095 if (buf[0] & DP_MST_CAP) {
4096 DRM_DEBUG_KMS("Sink is MST capable\n");
4097 intel_dp->is_mst = true;
4098 } else {
4099 DRM_DEBUG_KMS("Sink is not MST capable\n");
4100 intel_dp->is_mst = false;
4101 }
4102 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004103
4104 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4105 return intel_dp->is_mst;
4106}
4107
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004108static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004109{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004110 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4111 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004112 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004113 int ret = 0;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004114
4115 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004116 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004117 ret = -EIO;
4118 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004119 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004120
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004121 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004122 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004123 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004124 ret = -EIO;
4125 goto out;
4126 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004127
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004128 intel_dp->sink_crc.started = false;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004129 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004130 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004131 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004132}
4133
4134static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
4135{
4136 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4137 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4138 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004139 int ret;
4140
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004141 if (intel_dp->sink_crc.started) {
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004142 ret = intel_dp_sink_crc_stop(intel_dp);
4143 if (ret)
4144 return ret;
4145 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004146
4147 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
4148 return -EIO;
4149
4150 if (!(buf & DP_TEST_CRC_SUPPORTED))
4151 return -ENOTTY;
4152
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004153 intel_dp->sink_crc.last_count = buf & DP_TEST_COUNT_MASK;
4154
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004155 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
4156 return -EIO;
4157
4158 hsw_disable_ips(intel_crtc);
4159
4160 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4161 buf | DP_TEST_SINK_START) < 0) {
4162 hsw_enable_ips(intel_crtc);
4163 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004164 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004165
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004166 intel_dp->sink_crc.started = true;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004167 return 0;
4168}
4169
4170int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
4171{
4172 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4173 struct drm_device *dev = dig_port->base.base.dev;
4174 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4175 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004176 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004177 int attempts = 6;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004178 bool old_equal_new;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004179
4180 ret = intel_dp_sink_crc_start(intel_dp);
4181 if (ret)
4182 return ret;
4183
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004184 do {
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004185 intel_wait_for_vblank(dev, intel_crtc->pipe);
4186
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004187 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004188 DP_TEST_SINK_MISC, &buf) < 0) {
4189 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004190 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004191 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004192 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004193
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004194 /*
4195 * Count might be reset during the loop. In this case
4196 * last known count needs to be reset as well.
4197 */
4198 if (count == 0)
4199 intel_dp->sink_crc.last_count = 0;
4200
4201 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
4202 ret = -EIO;
4203 goto stop;
4204 }
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004205
4206 old_equal_new = (count == intel_dp->sink_crc.last_count &&
4207 !memcmp(intel_dp->sink_crc.last_crc, crc,
4208 6 * sizeof(u8)));
4209
4210 } while (--attempts && (count == 0 || old_equal_new));
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004211
4212 intel_dp->sink_crc.last_count = buf & DP_TEST_COUNT_MASK;
4213 memcpy(intel_dp->sink_crc.last_crc, crc, 6 * sizeof(u8));
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004214
4215 if (attempts == 0) {
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004216 if (old_equal_new) {
4217 DRM_DEBUG_KMS("Unreliable Sink CRC counter: Current returned CRC is identical to the previous one\n");
4218 } else {
4219 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
4220 ret = -ETIMEDOUT;
4221 goto stop;
4222 }
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004223 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004224
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004225stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004226 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004227 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004228}
4229
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004230static bool
4231intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4232{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004233 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4234 DP_DEVICE_SERVICE_IRQ_VECTOR,
4235 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004236}
4237
Dave Airlie0e32b392014-05-02 14:02:48 +10004238static bool
4239intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4240{
4241 int ret;
4242
4243 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4244 DP_SINK_COUNT_ESI,
4245 sink_irq_vector, 14);
4246 if (ret != 14)
4247 return false;
4248
4249 return true;
4250}
4251
Todd Previtec5d5ab72015-04-15 08:38:38 -07004252static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004253{
Todd Previtec5d5ab72015-04-15 08:38:38 -07004254 uint8_t test_result = DP_TEST_ACK;
4255 return test_result;
4256}
4257
4258static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4259{
4260 uint8_t test_result = DP_TEST_NAK;
4261 return test_result;
4262}
4263
4264static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4265{
4266 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07004267 struct intel_connector *intel_connector = intel_dp->attached_connector;
4268 struct drm_connector *connector = &intel_connector->base;
4269
4270 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004271 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004272 intel_dp->aux.i2c_defer_count > 6) {
4273 /* Check EDID read for NACKs, DEFERs and corruption
4274 * (DP CTS 1.2 Core r1.1)
4275 * 4.2.2.4 : Failed EDID read, I2C_NAK
4276 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4277 * 4.2.2.6 : EDID corruption detected
4278 * Use failsafe mode for all cases
4279 */
4280 if (intel_dp->aux.i2c_nack_count > 0 ||
4281 intel_dp->aux.i2c_defer_count > 0)
4282 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4283 intel_dp->aux.i2c_nack_count,
4284 intel_dp->aux.i2c_defer_count);
4285 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
4286 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304287 struct edid *block = intel_connector->detect_edid;
4288
4289 /* We have to write the checksum
4290 * of the last block read
4291 */
4292 block += intel_connector->detect_edid->extensions;
4293
Todd Previte559be302015-05-04 07:48:20 -07004294 if (!drm_dp_dpcd_write(&intel_dp->aux,
4295 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304296 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03004297 1))
Todd Previte559be302015-05-04 07:48:20 -07004298 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4299
4300 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4301 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
4302 }
4303
4304 /* Set test active flag here so userspace doesn't interrupt things */
4305 intel_dp->compliance_test_active = 1;
4306
Todd Previtec5d5ab72015-04-15 08:38:38 -07004307 return test_result;
4308}
4309
4310static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4311{
4312 uint8_t test_result = DP_TEST_NAK;
4313 return test_result;
4314}
4315
4316static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4317{
4318 uint8_t response = DP_TEST_NAK;
4319 uint8_t rxdata = 0;
4320 int status = 0;
4321
Todd Previte559be302015-05-04 07:48:20 -07004322 intel_dp->compliance_test_active = 0;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004323 intel_dp->compliance_test_type = 0;
Todd Previte559be302015-05-04 07:48:20 -07004324 intel_dp->compliance_test_data = 0;
4325
Todd Previtec5d5ab72015-04-15 08:38:38 -07004326 intel_dp->aux.i2c_nack_count = 0;
4327 intel_dp->aux.i2c_defer_count = 0;
4328
4329 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4330 if (status <= 0) {
4331 DRM_DEBUG_KMS("Could not read test request from sink\n");
4332 goto update_status;
4333 }
4334
4335 switch (rxdata) {
4336 case DP_TEST_LINK_TRAINING:
4337 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4338 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4339 response = intel_dp_autotest_link_training(intel_dp);
4340 break;
4341 case DP_TEST_LINK_VIDEO_PATTERN:
4342 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4343 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4344 response = intel_dp_autotest_video_pattern(intel_dp);
4345 break;
4346 case DP_TEST_LINK_EDID_READ:
4347 DRM_DEBUG_KMS("EDID test requested\n");
4348 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4349 response = intel_dp_autotest_edid(intel_dp);
4350 break;
4351 case DP_TEST_LINK_PHY_TEST_PATTERN:
4352 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4353 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4354 response = intel_dp_autotest_phy_pattern(intel_dp);
4355 break;
4356 default:
4357 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4358 break;
4359 }
4360
4361update_status:
4362 status = drm_dp_dpcd_write(&intel_dp->aux,
4363 DP_TEST_RESPONSE,
4364 &response, 1);
4365 if (status <= 0)
4366 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004367}
4368
Dave Airlie0e32b392014-05-02 14:02:48 +10004369static int
4370intel_dp_check_mst_status(struct intel_dp *intel_dp)
4371{
4372 bool bret;
4373
4374 if (intel_dp->is_mst) {
4375 u8 esi[16] = { 0 };
4376 int ret = 0;
4377 int retry;
4378 bool handled;
4379 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4380go_again:
4381 if (bret == true) {
4382
4383 /* check link status - esi[10] = 0x200c */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004384 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004385 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10004386 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4387 intel_dp_start_link_train(intel_dp);
4388 intel_dp_complete_link_train(intel_dp);
4389 intel_dp_stop_link_train(intel_dp);
4390 }
4391
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004392 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004393 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4394
4395 if (handled) {
4396 for (retry = 0; retry < 3; retry++) {
4397 int wret;
4398 wret = drm_dp_dpcd_write(&intel_dp->aux,
4399 DP_SINK_COUNT_ESI+1,
4400 &esi[1], 3);
4401 if (wret == 3) {
4402 break;
4403 }
4404 }
4405
4406 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4407 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004408 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004409 goto go_again;
4410 }
4411 } else
4412 ret = 0;
4413
4414 return ret;
4415 } else {
4416 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4417 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4418 intel_dp->is_mst = false;
4419 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4420 /* send a hotplug event */
4421 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4422 }
4423 }
4424 return -EINVAL;
4425}
4426
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004427/*
4428 * According to DP spec
4429 * 5.1.2:
4430 * 1. Read DPCD
4431 * 2. Configure link according to Receiver Capabilities
4432 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4433 * 4. Check link status on receipt of hot-plug interrupt
4434 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004435static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004436intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004437{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004438 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004439 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004440 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004441 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004442
Dave Airlie5b215bc2014-08-05 10:40:20 +10004443 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4444
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02004445 if (!intel_encoder->base.crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004446 return;
4447
Imre Deak1a125d82014-08-18 14:42:46 +03004448 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4449 return;
4450
Keith Packard92fd8fd2011-07-25 19:50:10 -07004451 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004452 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004453 return;
4454 }
4455
Keith Packard92fd8fd2011-07-25 19:50:10 -07004456 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004457 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004458 return;
4459 }
4460
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004461 /* Try to read the source of the interrupt */
4462 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4463 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4464 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004465 drm_dp_dpcd_writeb(&intel_dp->aux,
4466 DP_DEVICE_SERVICE_IRQ_VECTOR,
4467 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004468
4469 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004470 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004471 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4472 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4473 }
4474
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004475 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004476 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03004477 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004478 intel_dp_start_link_train(intel_dp);
4479 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004480 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004481 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004482}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004483
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004484/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004485static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004486intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004487{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004488 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004489 uint8_t type;
4490
4491 if (!intel_dp_get_dpcd(intel_dp))
4492 return connector_status_disconnected;
4493
4494 /* if there's no downstream port, we're done */
4495 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004496 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004497
4498 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004499 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4500 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004501 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004502
4503 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4504 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004505 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004506
Adam Jackson23235172012-09-20 16:42:45 -04004507 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4508 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004509 }
4510
4511 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004512 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004513 return connector_status_connected;
4514
4515 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004516 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4517 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4518 if (type == DP_DS_PORT_TYPE_VGA ||
4519 type == DP_DS_PORT_TYPE_NON_EDID)
4520 return connector_status_unknown;
4521 } else {
4522 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4523 DP_DWN_STRM_PORT_TYPE_MASK;
4524 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4525 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4526 return connector_status_unknown;
4527 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004528
4529 /* Anything else is out of spec, warn and ignore */
4530 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004531 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004532}
4533
4534static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004535edp_detect(struct intel_dp *intel_dp)
4536{
4537 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4538 enum drm_connector_status status;
4539
4540 status = intel_panel_detect(dev);
4541 if (status == connector_status_unknown)
4542 status = connector_status_connected;
4543
4544 return status;
4545}
4546
Jani Nikulab93433c2015-08-20 10:47:36 +03004547static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4548 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004549{
Jani Nikulab93433c2015-08-20 10:47:36 +03004550 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004551
Jani Nikula0df53b72015-08-20 10:47:40 +03004552 switch (port->port) {
4553 case PORT_A:
4554 return true;
4555 case PORT_B:
4556 bit = SDE_PORTB_HOTPLUG;
4557 break;
4558 case PORT_C:
4559 bit = SDE_PORTC_HOTPLUG;
4560 break;
4561 case PORT_D:
4562 bit = SDE_PORTD_HOTPLUG;
4563 break;
4564 default:
4565 MISSING_CASE(port->port);
4566 return false;
4567 }
4568
4569 return I915_READ(SDEISR) & bit;
4570}
4571
4572static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4573 struct intel_digital_port *port)
4574{
4575 u32 bit;
4576
4577 switch (port->port) {
4578 case PORT_A:
4579 return true;
4580 case PORT_B:
4581 bit = SDE_PORTB_HOTPLUG_CPT;
4582 break;
4583 case PORT_C:
4584 bit = SDE_PORTC_HOTPLUG_CPT;
4585 break;
4586 case PORT_D:
4587 bit = SDE_PORTD_HOTPLUG_CPT;
4588 break;
4589 default:
4590 MISSING_CASE(port->port);
4591 return false;
Jani Nikulab93433c2015-08-20 10:47:36 +03004592 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004593
Jani Nikulab93433c2015-08-20 10:47:36 +03004594 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004595}
4596
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004597static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004598 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004599{
Jani Nikula9642c812015-08-20 10:47:41 +03004600 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004601
Jani Nikula9642c812015-08-20 10:47:41 +03004602 switch (port->port) {
4603 case PORT_B:
4604 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4605 break;
4606 case PORT_C:
4607 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4608 break;
4609 case PORT_D:
4610 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4611 break;
4612 default:
4613 MISSING_CASE(port->port);
4614 return false;
4615 }
4616
4617 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4618}
4619
4620static bool vlv_digital_port_connected(struct drm_i915_private *dev_priv,
4621 struct intel_digital_port *port)
4622{
4623 u32 bit;
4624
4625 switch (port->port) {
4626 case PORT_B:
4627 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4628 break;
4629 case PORT_C:
4630 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4631 break;
4632 case PORT_D:
4633 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4634 break;
4635 default:
4636 MISSING_CASE(port->port);
4637 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004638 }
4639
Jani Nikula1d245982015-08-20 10:47:37 +03004640 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004641}
4642
Jani Nikulae464bfd2015-08-20 10:47:42 +03004643static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
4644 struct intel_digital_port *port)
4645{
4646 u32 bit;
4647
4648 switch (port->port) {
4649 case PORT_A:
4650 bit = BXT_DE_PORT_HP_DDIA;
4651 break;
4652 case PORT_B:
4653 bit = BXT_DE_PORT_HP_DDIB;
4654 break;
4655 case PORT_C:
4656 bit = BXT_DE_PORT_HP_DDIC;
4657 break;
4658 default:
4659 MISSING_CASE(port->port);
4660 return false;
4661 }
4662
4663 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4664}
4665
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004666/*
4667 * intel_digital_port_connected - is the specified port connected?
4668 * @dev_priv: i915 private structure
4669 * @port: the port to test
4670 *
4671 * Return %true if @port is connected, %false otherwise.
4672 */
4673static bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
4674 struct intel_digital_port *port)
4675{
Jani Nikula0df53b72015-08-20 10:47:40 +03004676 if (HAS_PCH_IBX(dev_priv))
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004677 return ibx_digital_port_connected(dev_priv, port);
Jani Nikula0df53b72015-08-20 10:47:40 +03004678 if (HAS_PCH_SPLIT(dev_priv))
4679 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004680 else if (IS_BROXTON(dev_priv))
4681 return bxt_digital_port_connected(dev_priv, port);
Jani Nikula9642c812015-08-20 10:47:41 +03004682 else if (IS_VALLEYVIEW(dev_priv))
4683 return vlv_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004684 else
4685 return g4x_digital_port_connected(dev_priv, port);
4686}
4687
Dave Airlie2a592be2014-09-01 16:58:12 +10004688static enum drm_connector_status
Jani Nikulab93433c2015-08-20 10:47:36 +03004689ironlake_dp_detect(struct intel_dp *intel_dp)
4690{
4691 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4692 struct drm_i915_private *dev_priv = dev->dev_private;
4693 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4694
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004695 if (!intel_digital_port_connected(dev_priv, intel_dig_port))
Jani Nikulab93433c2015-08-20 10:47:36 +03004696 return connector_status_disconnected;
4697
4698 return intel_dp_detect_dpcd(intel_dp);
4699}
4700
4701static enum drm_connector_status
Dave Airlie2a592be2014-09-01 16:58:12 +10004702g4x_dp_detect(struct intel_dp *intel_dp)
4703{
4704 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4705 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Dave Airlie2a592be2014-09-01 16:58:12 +10004706
4707 /* Can't disconnect eDP, but you can close the lid... */
4708 if (is_edp(intel_dp)) {
4709 enum drm_connector_status status;
4710
4711 status = intel_panel_detect(dev);
4712 if (status == connector_status_unknown)
4713 status = connector_status_connected;
4714 return status;
4715 }
4716
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004717 if (!intel_digital_port_connected(dev->dev_private, intel_dig_port))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004718 return connector_status_disconnected;
4719
Keith Packard26d61aa2011-07-25 20:01:09 -07004720 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004721}
4722
Keith Packard8c241fe2011-09-28 16:38:44 -07004723static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004724intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004725{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004726 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004727
Jani Nikula9cd300e2012-10-19 14:51:52 +03004728 /* use cached edid if we have one */
4729 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004730 /* invalid edid */
4731 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004732 return NULL;
4733
Jani Nikula55e9ede2013-10-01 10:38:54 +03004734 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004735 } else
4736 return drm_get_edid(&intel_connector->base,
4737 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004738}
4739
Chris Wilsonbeb60602014-09-02 20:04:00 +01004740static void
4741intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004742{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004743 struct intel_connector *intel_connector = intel_dp->attached_connector;
4744 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004745
Chris Wilsonbeb60602014-09-02 20:04:00 +01004746 edid = intel_dp_get_edid(intel_dp);
4747 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004748
Chris Wilsonbeb60602014-09-02 20:04:00 +01004749 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4750 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4751 else
4752 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4753}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004754
Chris Wilsonbeb60602014-09-02 20:04:00 +01004755static void
4756intel_dp_unset_edid(struct intel_dp *intel_dp)
4757{
4758 struct intel_connector *intel_connector = intel_dp->attached_connector;
4759
4760 kfree(intel_connector->detect_edid);
4761 intel_connector->detect_edid = NULL;
4762
4763 intel_dp->has_audio = false;
4764}
4765
4766static enum intel_display_power_domain
4767intel_dp_power_get(struct intel_dp *dp)
4768{
4769 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4770 enum intel_display_power_domain power_domain;
4771
4772 power_domain = intel_display_port_power_domain(encoder);
4773 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4774
4775 return power_domain;
4776}
4777
4778static void
4779intel_dp_power_put(struct intel_dp *dp,
4780 enum intel_display_power_domain power_domain)
4781{
4782 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4783 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004784}
4785
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004786static enum drm_connector_status
4787intel_dp_detect(struct drm_connector *connector, bool force)
4788{
4789 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004790 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4791 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004792 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004793 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004794 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004795 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004796 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004797
Chris Wilson164c8592013-07-20 20:27:08 +01004798 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004799 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004800 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004801
Dave Airlie0e32b392014-05-02 14:02:48 +10004802 if (intel_dp->is_mst) {
4803 /* MST devices are disconnected from a monitor POV */
4804 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4805 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004806 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004807 }
4808
Chris Wilsonbeb60602014-09-02 20:04:00 +01004809 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004810
Chris Wilsond410b562014-09-02 20:03:59 +01004811 /* Can't disconnect eDP, but you can close the lid... */
4812 if (is_edp(intel_dp))
4813 status = edp_detect(intel_dp);
4814 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004815 status = ironlake_dp_detect(intel_dp);
4816 else
4817 status = g4x_dp_detect(intel_dp);
4818 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004819 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004820
Adam Jackson0d198322012-05-14 16:05:47 -04004821 intel_dp_probe_oui(intel_dp);
4822
Dave Airlie0e32b392014-05-02 14:02:48 +10004823 ret = intel_dp_probe_mst(intel_dp);
4824 if (ret) {
4825 /* if we are in MST mode then this connector
4826 won't appear connected or have anything with EDID on it */
4827 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4828 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4829 status = connector_status_disconnected;
4830 goto out;
4831 }
4832
Chris Wilsonbeb60602014-09-02 20:04:00 +01004833 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004834
Paulo Zanonid63885d2012-10-26 19:05:49 -02004835 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4836 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004837 status = connector_status_connected;
4838
Todd Previte09b1eb12015-04-20 15:27:34 -07004839 /* Try to read the source of the interrupt */
4840 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4841 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4842 /* Clear interrupt source */
4843 drm_dp_dpcd_writeb(&intel_dp->aux,
4844 DP_DEVICE_SERVICE_IRQ_VECTOR,
4845 sink_irq_vector);
4846
4847 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4848 intel_dp_handle_test_request(intel_dp);
4849 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4850 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4851 }
4852
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004853out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004854 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004855 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004856}
4857
Chris Wilsonbeb60602014-09-02 20:04:00 +01004858static void
4859intel_dp_force(struct drm_connector *connector)
4860{
4861 struct intel_dp *intel_dp = intel_attached_dp(connector);
4862 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4863 enum intel_display_power_domain power_domain;
4864
4865 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4866 connector->base.id, connector->name);
4867 intel_dp_unset_edid(intel_dp);
4868
4869 if (connector->status != connector_status_connected)
4870 return;
4871
4872 power_domain = intel_dp_power_get(intel_dp);
4873
4874 intel_dp_set_edid(intel_dp);
4875
4876 intel_dp_power_put(intel_dp, power_domain);
4877
4878 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4879 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4880}
4881
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004882static int intel_dp_get_modes(struct drm_connector *connector)
4883{
Jani Nikuladd06f902012-10-19 14:51:50 +03004884 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004885 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004886
Chris Wilsonbeb60602014-09-02 20:04:00 +01004887 edid = intel_connector->detect_edid;
4888 if (edid) {
4889 int ret = intel_connector_update_modes(connector, edid);
4890 if (ret)
4891 return ret;
4892 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004893
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004894 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004895 if (is_edp(intel_attached_dp(connector)) &&
4896 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004897 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004898
4899 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004900 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004901 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004902 drm_mode_probed_add(connector, mode);
4903 return 1;
4904 }
4905 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004906
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004907 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004908}
4909
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004910static bool
4911intel_dp_detect_audio(struct drm_connector *connector)
4912{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004913 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004914 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004915
Chris Wilsonbeb60602014-09-02 20:04:00 +01004916 edid = to_intel_connector(connector)->detect_edid;
4917 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004918 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004919
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004920 return has_audio;
4921}
4922
Chris Wilsonf6849602010-09-19 09:29:33 +01004923static int
4924intel_dp_set_property(struct drm_connector *connector,
4925 struct drm_property *property,
4926 uint64_t val)
4927{
Chris Wilsone953fd72011-02-21 22:23:52 +00004928 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004929 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004930 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4931 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004932 int ret;
4933
Rob Clark662595d2012-10-11 20:36:04 -05004934 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004935 if (ret)
4936 return ret;
4937
Chris Wilson3f43c482011-05-12 22:17:24 +01004938 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004939 int i = val;
4940 bool has_audio;
4941
4942 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004943 return 0;
4944
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004945 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004946
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004947 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004948 has_audio = intel_dp_detect_audio(connector);
4949 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004950 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004951
4952 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004953 return 0;
4954
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004955 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004956 goto done;
4957 }
4958
Chris Wilsone953fd72011-02-21 22:23:52 +00004959 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004960 bool old_auto = intel_dp->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004961 bool old_range = intel_dp->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02004962
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004963 switch (val) {
4964 case INTEL_BROADCAST_RGB_AUTO:
4965 intel_dp->color_range_auto = true;
4966 break;
4967 case INTEL_BROADCAST_RGB_FULL:
4968 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004969 intel_dp->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004970 break;
4971 case INTEL_BROADCAST_RGB_LIMITED:
4972 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004973 intel_dp->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004974 break;
4975 default:
4976 return -EINVAL;
4977 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004978
4979 if (old_auto == intel_dp->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004980 old_range == intel_dp->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02004981 return 0;
4982
Chris Wilsone953fd72011-02-21 22:23:52 +00004983 goto done;
4984 }
4985
Yuly Novikov53b41832012-10-26 12:04:00 +03004986 if (is_edp(intel_dp) &&
4987 property == connector->dev->mode_config.scaling_mode_property) {
4988 if (val == DRM_MODE_SCALE_NONE) {
4989 DRM_DEBUG_KMS("no scaling not supported\n");
4990 return -EINVAL;
4991 }
4992
4993 if (intel_connector->panel.fitting_mode == val) {
4994 /* the eDP scaling property is not changed */
4995 return 0;
4996 }
4997 intel_connector->panel.fitting_mode = val;
4998
4999 goto done;
5000 }
5001
Chris Wilsonf6849602010-09-19 09:29:33 +01005002 return -EINVAL;
5003
5004done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00005005 if (intel_encoder->base.crtc)
5006 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01005007
5008 return 0;
5009}
5010
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005011static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03005012intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005013{
Jani Nikula1d508702012-10-19 14:51:49 +03005014 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02005015
Chris Wilson10e972d2014-09-04 21:43:45 +01005016 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01005017
Jani Nikula9cd300e2012-10-19 14:51:52 +03005018 if (!IS_ERR_OR_NULL(intel_connector->edid))
5019 kfree(intel_connector->edid);
5020
Paulo Zanoniacd8db102013-06-12 17:27:23 -03005021 /* Can't call is_edp() since the encoder may have been destroyed
5022 * already. */
5023 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03005024 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02005025
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005026 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08005027 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005028}
5029
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005030void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02005031{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02005032 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
5033 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02005034
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005035 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10005036 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07005037 if (is_edp(intel_dp)) {
5038 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005039 /*
5040 * vdd might still be enabled do to the delayed vdd off.
5041 * Make sure vdd is actually turned off here.
5042 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005043 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005044 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005045 pps_unlock(intel_dp);
5046
Clint Taylor01527b32014-07-07 13:01:46 -07005047 if (intel_dp->edp_notifier.notifier_call) {
5048 unregister_reboot_notifier(&intel_dp->edp_notifier);
5049 intel_dp->edp_notifier.notifier_call = NULL;
5050 }
Keith Packardbd943152011-09-18 23:09:52 -07005051 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02005052 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02005053 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02005054}
5055
Imre Deak07f9cd02014-08-18 14:42:45 +03005056static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
5057{
5058 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
5059
5060 if (!is_edp(intel_dp))
5061 return;
5062
Ville Syrjälä951468f2014-09-04 14:55:31 +03005063 /*
5064 * vdd might still be enabled do to the delayed vdd off.
5065 * Make sure vdd is actually turned off here.
5066 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02005067 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005068 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03005069 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005070 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03005071}
5072
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005073static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
5074{
5075 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5076 struct drm_device *dev = intel_dig_port->base.base.dev;
5077 struct drm_i915_private *dev_priv = dev->dev_private;
5078 enum intel_display_power_domain power_domain;
5079
5080 lockdep_assert_held(&dev_priv->pps_mutex);
5081
5082 if (!edp_have_panel_vdd(intel_dp))
5083 return;
5084
5085 /*
5086 * The VDD bit needs a power domain reference, so if the bit is
5087 * already enabled when we boot or resume, grab this reference and
5088 * schedule a vdd off, so we don't hold on to the reference
5089 * indefinitely.
5090 */
5091 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
5092 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
5093 intel_display_power_get(dev_priv, power_domain);
5094
5095 edp_panel_vdd_schedule_off(intel_dp);
5096}
5097
Imre Deak6d93c0c2014-07-31 14:03:36 +03005098static void intel_dp_encoder_reset(struct drm_encoder *encoder)
5099{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005100 struct intel_dp *intel_dp;
5101
5102 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
5103 return;
5104
5105 intel_dp = enc_to_intel_dp(encoder);
5106
5107 pps_lock(intel_dp);
5108
5109 /*
5110 * Read out the current power sequencer assignment,
5111 * in case the BIOS did something with it.
5112 */
5113 if (IS_VALLEYVIEW(encoder->dev))
5114 vlv_initial_power_sequencer_setup(intel_dp);
5115
5116 intel_edp_panel_vdd_sanitize(intel_dp);
5117
5118 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03005119}
5120
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005121static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02005122 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005123 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01005124 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005125 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01005126 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08005127 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03005128 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08005129 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02005130 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005131};
5132
5133static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
5134 .get_modes = intel_dp_get_modes,
5135 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01005136 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005137};
5138
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005139static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03005140 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02005141 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005142};
5143
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005144enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10005145intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
5146{
5147 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03005148 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10005149 struct drm_device *dev = intel_dig_port->base.base.dev;
5150 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03005151 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005152 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03005153
Dave Airlie0e32b392014-05-02 14:02:48 +10005154 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
5155 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10005156
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005157 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
5158 /*
5159 * vdd off can generate a long pulse on eDP which
5160 * would require vdd on to handle it, and thus we
5161 * would end up in an endless cycle of
5162 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
5163 */
5164 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
5165 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02005166 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005167 }
5168
Ville Syrjälä26fbb772014-08-11 18:37:37 +03005169 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
5170 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10005171 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10005172
Imre Deak1c767b32014-08-18 14:42:42 +03005173 power_domain = intel_display_port_power_domain(intel_encoder);
5174 intel_display_power_get(dev_priv, power_domain);
5175
Dave Airlie0e32b392014-05-02 14:02:48 +10005176 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03005177 /* indicate that we need to restart link training */
5178 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10005179
Jani Nikula7e66bcf2015-08-20 10:47:39 +03005180 if (!intel_digital_port_connected(dev_priv, intel_dig_port))
5181 goto mst_fail;
Dave Airlie0e32b392014-05-02 14:02:48 +10005182
5183 if (!intel_dp_get_dpcd(intel_dp)) {
5184 goto mst_fail;
5185 }
5186
5187 intel_dp_probe_oui(intel_dp);
5188
5189 if (!intel_dp_probe_mst(intel_dp))
5190 goto mst_fail;
5191
5192 } else {
5193 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03005194 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10005195 goto mst_fail;
5196 }
5197
5198 if (!intel_dp->is_mst) {
5199 /*
5200 * we'll check the link status via the normal hot plug path later -
5201 * but for short hpds we should check it now
5202 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10005203 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10005204 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10005205 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10005206 }
5207 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005208
5209 ret = IRQ_HANDLED;
5210
Imre Deak1c767b32014-08-18 14:42:42 +03005211 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10005212mst_fail:
5213 /* if we were in MST mode, and device is not there get out of MST mode */
5214 if (intel_dp->is_mst) {
5215 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5216 intel_dp->is_mst = false;
5217 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
5218 }
Imre Deak1c767b32014-08-18 14:42:42 +03005219put_power:
5220 intel_display_power_put(dev_priv, power_domain);
5221
5222 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005223}
5224
Zhenyu Wange3421a12010-04-08 09:43:27 +08005225/* Return which DP Port should be selected for Transcoder DP control */
5226int
Akshay Joshi0206e352011-08-16 15:34:10 -04005227intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08005228{
5229 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005230 struct intel_encoder *intel_encoder;
5231 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08005232
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005233 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5234 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005235
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005236 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
5237 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01005238 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08005239 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01005240
Zhenyu Wange3421a12010-04-08 09:43:27 +08005241 return -1;
5242}
5243
Zhao Yakui36e83a12010-06-12 14:32:21 +08005244/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005245bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005246{
5247 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03005248 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005249 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005250 static const short port_mapping[] = {
5251 [PORT_B] = PORT_IDPB,
5252 [PORT_C] = PORT_IDPC,
5253 [PORT_D] = PORT_IDPD,
5254 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08005255
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005256 if (port == PORT_A)
5257 return true;
5258
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005259 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005260 return false;
5261
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005262 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
5263 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005264
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005265 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02005266 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
5267 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08005268 return true;
5269 }
5270 return false;
5271}
5272
Dave Airlie0e32b392014-05-02 14:02:48 +10005273void
Chris Wilsonf6849602010-09-19 09:29:33 +01005274intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5275{
Yuly Novikov53b41832012-10-26 12:04:00 +03005276 struct intel_connector *intel_connector = to_intel_connector(connector);
5277
Chris Wilson3f43c482011-05-12 22:17:24 +01005278 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00005279 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02005280 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03005281
5282 if (is_edp(intel_dp)) {
5283 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05005284 drm_object_attach_property(
5285 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03005286 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03005287 DRM_MODE_SCALE_ASPECT);
5288 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03005289 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005290}
5291
Imre Deakdada1a92014-01-29 13:25:41 +02005292static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5293{
5294 intel_dp->last_power_cycle = jiffies;
5295 intel_dp->last_power_on = jiffies;
5296 intel_dp->last_backlight_off = jiffies;
5297}
5298
Daniel Vetter67a54562012-10-20 20:57:45 +02005299static void
5300intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005301 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02005302{
5303 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005304 struct edp_power_seq cur, vbt, spec,
5305 *final = &intel_dp->pps_delays;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305306 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5307 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg = 0;
Jesse Barnes453c5422013-03-28 09:55:41 -07005308
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005309 lockdep_assert_held(&dev_priv->pps_mutex);
5310
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03005311 /* already initialized? */
5312 if (final->t11_t12 != 0)
5313 return;
5314
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305315 if (IS_BROXTON(dev)) {
5316 /*
5317 * TODO: BXT has 2 sets of PPS registers.
5318 * Correct Register for Broxton need to be identified
5319 * using VBT. hardcoding for now
5320 */
5321 pp_ctrl_reg = BXT_PP_CONTROL(0);
5322 pp_on_reg = BXT_PP_ON_DELAYS(0);
5323 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5324 } else if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03005325 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07005326 pp_on_reg = PCH_PP_ON_DELAYS;
5327 pp_off_reg = PCH_PP_OFF_DELAYS;
5328 pp_div_reg = PCH_PP_DIVISOR;
5329 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005330 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5331
5332 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5333 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5334 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5335 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005336 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005337
5338 /* Workaround: Need to write PP_CONTROL with the unlock key as
5339 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305340 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005341
Jesse Barnes453c5422013-03-28 09:55:41 -07005342 pp_on = I915_READ(pp_on_reg);
5343 pp_off = I915_READ(pp_off_reg);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305344 if (!IS_BROXTON(dev)) {
5345 I915_WRITE(pp_ctrl_reg, pp_ctl);
5346 pp_div = I915_READ(pp_div_reg);
5347 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005348
5349 /* Pull timing values out of registers */
5350 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5351 PANEL_POWER_UP_DELAY_SHIFT;
5352
5353 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5354 PANEL_LIGHT_ON_DELAY_SHIFT;
5355
5356 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5357 PANEL_LIGHT_OFF_DELAY_SHIFT;
5358
5359 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5360 PANEL_POWER_DOWN_DELAY_SHIFT;
5361
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305362 if (IS_BROXTON(dev)) {
5363 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5364 BXT_POWER_CYCLE_DELAY_SHIFT;
5365 if (tmp > 0)
5366 cur.t11_t12 = (tmp - 1) * 1000;
5367 else
5368 cur.t11_t12 = 0;
5369 } else {
5370 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005371 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305372 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005373
5374 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5375 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5376
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005377 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005378
5379 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5380 * our hw here, which are all in 100usec. */
5381 spec.t1_t3 = 210 * 10;
5382 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5383 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5384 spec.t10 = 500 * 10;
5385 /* This one is special and actually in units of 100ms, but zero
5386 * based in the hw (so we need to add 100 ms). But the sw vbt
5387 * table multiplies it with 1000 to make it in units of 100usec,
5388 * too. */
5389 spec.t11_t12 = (510 + 100) * 10;
5390
5391 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5392 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5393
5394 /* Use the max of the register settings and vbt. If both are
5395 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005396#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005397 spec.field : \
5398 max(cur.field, vbt.field))
5399 assign_final(t1_t3);
5400 assign_final(t8);
5401 assign_final(t9);
5402 assign_final(t10);
5403 assign_final(t11_t12);
5404#undef assign_final
5405
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005406#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005407 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5408 intel_dp->backlight_on_delay = get_delay(t8);
5409 intel_dp->backlight_off_delay = get_delay(t9);
5410 intel_dp->panel_power_down_delay = get_delay(t10);
5411 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5412#undef get_delay
5413
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005414 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5415 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5416 intel_dp->panel_power_cycle_delay);
5417
5418 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5419 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005420}
5421
5422static void
5423intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005424 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005425{
5426 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005427 u32 pp_on, pp_off, pp_div, port_sel = 0;
5428 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305429 int pp_on_reg, pp_off_reg, pp_div_reg = 0, pp_ctrl_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005430 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005431 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005432
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005433 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005434
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305435 if (IS_BROXTON(dev)) {
5436 /*
5437 * TODO: BXT has 2 sets of PPS registers.
5438 * Correct Register for Broxton need to be identified
5439 * using VBT. hardcoding for now
5440 */
5441 pp_ctrl_reg = BXT_PP_CONTROL(0);
5442 pp_on_reg = BXT_PP_ON_DELAYS(0);
5443 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5444
5445 } else if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07005446 pp_on_reg = PCH_PP_ON_DELAYS;
5447 pp_off_reg = PCH_PP_OFF_DELAYS;
5448 pp_div_reg = PCH_PP_DIVISOR;
5449 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005450 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5451
5452 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5453 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5454 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005455 }
5456
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005457 /*
5458 * And finally store the new values in the power sequencer. The
5459 * backlight delays are set to 1 because we do manual waits on them. For
5460 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5461 * we'll end up waiting for the backlight off delay twice: once when we
5462 * do the manual sleep, and once when we disable the panel and wait for
5463 * the PP_STATUS bit to become zero.
5464 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005465 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005466 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5467 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005468 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005469 /* Compute the divisor for the pp clock, simply match the Bspec
5470 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305471 if (IS_BROXTON(dev)) {
5472 pp_div = I915_READ(pp_ctrl_reg);
5473 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5474 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
5475 << BXT_POWER_CYCLE_DELAY_SHIFT);
5476 } else {
5477 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5478 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5479 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5480 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005481
5482 /* Haswell doesn't have any port selection bits for the panel
5483 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03005484 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005485 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005486 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005487 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005488 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005489 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005490 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005491 }
5492
Jesse Barnes453c5422013-03-28 09:55:41 -07005493 pp_on |= port_sel;
5494
5495 I915_WRITE(pp_on_reg, pp_on);
5496 I915_WRITE(pp_off_reg, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305497 if (IS_BROXTON(dev))
5498 I915_WRITE(pp_ctrl_reg, pp_div);
5499 else
5500 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005501
Daniel Vetter67a54562012-10-20 20:57:45 +02005502 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005503 I915_READ(pp_on_reg),
5504 I915_READ(pp_off_reg),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305505 IS_BROXTON(dev) ?
5506 (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
Jesse Barnes453c5422013-03-28 09:55:41 -07005507 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07005508}
5509
Vandana Kannanb33a2812015-02-13 15:33:03 +05305510/**
5511 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5512 * @dev: DRM device
5513 * @refresh_rate: RR to be programmed
5514 *
5515 * This function gets called when refresh rate (RR) has to be changed from
5516 * one frequency to another. Switches can be between high and low RR
5517 * supported by the panel or to any other RR based on media playback (in
5518 * this case, RR value needs to be passed from user space).
5519 *
5520 * The caller of this function needs to take a lock on dev_priv->drrs.
5521 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305522static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305523{
5524 struct drm_i915_private *dev_priv = dev->dev_private;
5525 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305526 struct intel_digital_port *dig_port = NULL;
5527 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005528 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305529 struct intel_crtc *intel_crtc = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305530 u32 reg, val;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305531 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305532
5533 if (refresh_rate <= 0) {
5534 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5535 return;
5536 }
5537
Vandana Kannan96178ee2015-01-10 02:25:56 +05305538 if (intel_dp == NULL) {
5539 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305540 return;
5541 }
5542
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005543 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005544 * FIXME: This needs proper synchronization with psr state for some
5545 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005546 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305547
Vandana Kannan96178ee2015-01-10 02:25:56 +05305548 dig_port = dp_to_dig_port(intel_dp);
5549 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005550 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305551
5552 if (!intel_crtc) {
5553 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5554 return;
5555 }
5556
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005557 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305558
Vandana Kannan96178ee2015-01-10 02:25:56 +05305559 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305560 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5561 return;
5562 }
5563
Vandana Kannan96178ee2015-01-10 02:25:56 +05305564 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5565 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305566 index = DRRS_LOW_RR;
5567
Vandana Kannan96178ee2015-01-10 02:25:56 +05305568 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305569 DRM_DEBUG_KMS(
5570 "DRRS requested for previously set RR...ignoring\n");
5571 return;
5572 }
5573
5574 if (!intel_crtc->active) {
5575 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5576 return;
5577 }
5578
Durgadoss R44395bf2015-02-13 15:33:02 +05305579 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305580 switch (index) {
5581 case DRRS_HIGH_RR:
5582 intel_dp_set_m_n(intel_crtc, M1_N1);
5583 break;
5584 case DRRS_LOW_RR:
5585 intel_dp_set_m_n(intel_crtc, M2_N2);
5586 break;
5587 case DRRS_MAX_RR:
5588 default:
5589 DRM_ERROR("Unsupported refreshrate type\n");
5590 }
5591 } else if (INTEL_INFO(dev)->gen > 6) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005592 reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305593 val = I915_READ(reg);
Vandana Kannana4c30b12015-02-13 15:33:00 +05305594
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305595 if (index > DRRS_HIGH_RR) {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305596 if (IS_VALLEYVIEW(dev))
5597 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5598 else
5599 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305600 } else {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305601 if (IS_VALLEYVIEW(dev))
5602 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5603 else
5604 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305605 }
5606 I915_WRITE(reg, val);
5607 }
5608
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305609 dev_priv->drrs.refresh_rate_type = index;
5610
5611 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5612}
5613
Vandana Kannanb33a2812015-02-13 15:33:03 +05305614/**
5615 * intel_edp_drrs_enable - init drrs struct if supported
5616 * @intel_dp: DP struct
5617 *
5618 * Initializes frontbuffer_bits and drrs.dp
5619 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305620void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5621{
5622 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5623 struct drm_i915_private *dev_priv = dev->dev_private;
5624 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5625 struct drm_crtc *crtc = dig_port->base.base.crtc;
5626 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5627
5628 if (!intel_crtc->config->has_drrs) {
5629 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5630 return;
5631 }
5632
5633 mutex_lock(&dev_priv->drrs.mutex);
5634 if (WARN_ON(dev_priv->drrs.dp)) {
5635 DRM_ERROR("DRRS already enabled\n");
5636 goto unlock;
5637 }
5638
5639 dev_priv->drrs.busy_frontbuffer_bits = 0;
5640
5641 dev_priv->drrs.dp = intel_dp;
5642
5643unlock:
5644 mutex_unlock(&dev_priv->drrs.mutex);
5645}
5646
Vandana Kannanb33a2812015-02-13 15:33:03 +05305647/**
5648 * intel_edp_drrs_disable - Disable DRRS
5649 * @intel_dp: DP struct
5650 *
5651 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305652void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5653{
5654 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5655 struct drm_i915_private *dev_priv = dev->dev_private;
5656 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5657 struct drm_crtc *crtc = dig_port->base.base.crtc;
5658 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5659
5660 if (!intel_crtc->config->has_drrs)
5661 return;
5662
5663 mutex_lock(&dev_priv->drrs.mutex);
5664 if (!dev_priv->drrs.dp) {
5665 mutex_unlock(&dev_priv->drrs.mutex);
5666 return;
5667 }
5668
5669 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5670 intel_dp_set_drrs_state(dev_priv->dev,
5671 intel_dp->attached_connector->panel.
5672 fixed_mode->vrefresh);
5673
5674 dev_priv->drrs.dp = NULL;
5675 mutex_unlock(&dev_priv->drrs.mutex);
5676
5677 cancel_delayed_work_sync(&dev_priv->drrs.work);
5678}
5679
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305680static void intel_edp_drrs_downclock_work(struct work_struct *work)
5681{
5682 struct drm_i915_private *dev_priv =
5683 container_of(work, typeof(*dev_priv), drrs.work.work);
5684 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305685
Vandana Kannan96178ee2015-01-10 02:25:56 +05305686 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305687
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305688 intel_dp = dev_priv->drrs.dp;
5689
5690 if (!intel_dp)
5691 goto unlock;
5692
5693 /*
5694 * The delayed work can race with an invalidate hence we need to
5695 * recheck.
5696 */
5697
5698 if (dev_priv->drrs.busy_frontbuffer_bits)
5699 goto unlock;
5700
5701 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5702 intel_dp_set_drrs_state(dev_priv->dev,
5703 intel_dp->attached_connector->panel.
5704 downclock_mode->vrefresh);
5705
5706unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305707 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305708}
5709
Vandana Kannanb33a2812015-02-13 15:33:03 +05305710/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305711 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305712 * @dev: DRM device
5713 * @frontbuffer_bits: frontbuffer plane tracking bits
5714 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305715 * This function gets called everytime rendering on the given planes start.
5716 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305717 *
5718 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5719 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305720void intel_edp_drrs_invalidate(struct drm_device *dev,
5721 unsigned frontbuffer_bits)
5722{
5723 struct drm_i915_private *dev_priv = dev->dev_private;
5724 struct drm_crtc *crtc;
5725 enum pipe pipe;
5726
Daniel Vetter9da7d692015-04-09 16:44:15 +02005727 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305728 return;
5729
Daniel Vetter88f933a2015-04-09 16:44:16 +02005730 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305731
Vandana Kannana93fad02015-01-10 02:25:59 +05305732 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005733 if (!dev_priv->drrs.dp) {
5734 mutex_unlock(&dev_priv->drrs.mutex);
5735 return;
5736 }
5737
Vandana Kannana93fad02015-01-10 02:25:59 +05305738 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5739 pipe = to_intel_crtc(crtc)->pipe;
5740
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005741 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5742 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5743
Ramalingam C0ddfd202015-06-15 20:50:05 +05305744 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005745 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Vandana Kannana93fad02015-01-10 02:25:59 +05305746 intel_dp_set_drrs_state(dev_priv->dev,
5747 dev_priv->drrs.dp->attached_connector->panel.
5748 fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305749
Vandana Kannana93fad02015-01-10 02:25:59 +05305750 mutex_unlock(&dev_priv->drrs.mutex);
5751}
5752
Vandana Kannanb33a2812015-02-13 15:33:03 +05305753/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305754 * intel_edp_drrs_flush - Restart Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305755 * @dev: DRM device
5756 * @frontbuffer_bits: frontbuffer plane tracking bits
5757 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305758 * This function gets called every time rendering on the given planes has
5759 * completed or flip on a crtc is completed. So DRRS should be upclocked
5760 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5761 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305762 *
5763 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5764 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305765void intel_edp_drrs_flush(struct drm_device *dev,
5766 unsigned frontbuffer_bits)
5767{
5768 struct drm_i915_private *dev_priv = dev->dev_private;
5769 struct drm_crtc *crtc;
5770 enum pipe pipe;
5771
Daniel Vetter9da7d692015-04-09 16:44:15 +02005772 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305773 return;
5774
Daniel Vetter88f933a2015-04-09 16:44:16 +02005775 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305776
Vandana Kannana93fad02015-01-10 02:25:59 +05305777 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005778 if (!dev_priv->drrs.dp) {
5779 mutex_unlock(&dev_priv->drrs.mutex);
5780 return;
5781 }
5782
Vandana Kannana93fad02015-01-10 02:25:59 +05305783 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5784 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005785
5786 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305787 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5788
Ramalingam C0ddfd202015-06-15 20:50:05 +05305789 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005790 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Ramalingam C0ddfd202015-06-15 20:50:05 +05305791 intel_dp_set_drrs_state(dev_priv->dev,
5792 dev_priv->drrs.dp->attached_connector->panel.
5793 fixed_mode->vrefresh);
5794
5795 /*
5796 * flush also means no more activity hence schedule downclock, if all
5797 * other fbs are quiescent too
5798 */
5799 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305800 schedule_delayed_work(&dev_priv->drrs.work,
5801 msecs_to_jiffies(1000));
5802 mutex_unlock(&dev_priv->drrs.mutex);
5803}
5804
Vandana Kannanb33a2812015-02-13 15:33:03 +05305805/**
5806 * DOC: Display Refresh Rate Switching (DRRS)
5807 *
5808 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5809 * which enables swtching between low and high refresh rates,
5810 * dynamically, based on the usage scenario. This feature is applicable
5811 * for internal panels.
5812 *
5813 * Indication that the panel supports DRRS is given by the panel EDID, which
5814 * would list multiple refresh rates for one resolution.
5815 *
5816 * DRRS is of 2 types - static and seamless.
5817 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5818 * (may appear as a blink on screen) and is used in dock-undock scenario.
5819 * Seamless DRRS involves changing RR without any visual effect to the user
5820 * and can be used during normal system usage. This is done by programming
5821 * certain registers.
5822 *
5823 * Support for static/seamless DRRS may be indicated in the VBT based on
5824 * inputs from the panel spec.
5825 *
5826 * DRRS saves power by switching to low RR based on usage scenarios.
5827 *
5828 * eDP DRRS:-
5829 * The implementation is based on frontbuffer tracking implementation.
5830 * When there is a disturbance on the screen triggered by user activity or a
5831 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5832 * When there is no movement on screen, after a timeout of 1 second, a switch
5833 * to low RR is made.
5834 * For integration with frontbuffer tracking code,
5835 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5836 *
5837 * DRRS can be further extended to support other internal panels and also
5838 * the scenario of video playback wherein RR is set based on the rate
5839 * requested by userspace.
5840 */
5841
5842/**
5843 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5844 * @intel_connector: eDP connector
5845 * @fixed_mode: preferred mode of panel
5846 *
5847 * This function is called only once at driver load to initialize basic
5848 * DRRS stuff.
5849 *
5850 * Returns:
5851 * Downclock mode if panel supports it, else return NULL.
5852 * DRRS support is determined by the presence of downclock mode (apart
5853 * from VBT setting).
5854 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305855static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305856intel_dp_drrs_init(struct intel_connector *intel_connector,
5857 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305858{
5859 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305860 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305861 struct drm_i915_private *dev_priv = dev->dev_private;
5862 struct drm_display_mode *downclock_mode = NULL;
5863
Daniel Vetter9da7d692015-04-09 16:44:15 +02005864 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5865 mutex_init(&dev_priv->drrs.mutex);
5866
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305867 if (INTEL_INFO(dev)->gen <= 6) {
5868 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5869 return NULL;
5870 }
5871
5872 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005873 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305874 return NULL;
5875 }
5876
5877 downclock_mode = intel_find_panel_downclock
5878 (dev, fixed_mode, connector);
5879
5880 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305881 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305882 return NULL;
5883 }
5884
Vandana Kannan96178ee2015-01-10 02:25:56 +05305885 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305886
Vandana Kannan96178ee2015-01-10 02:25:56 +05305887 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005888 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305889 return downclock_mode;
5890}
5891
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005892static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005893 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005894{
5895 struct drm_connector *connector = &intel_connector->base;
5896 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005897 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5898 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005899 struct drm_i915_private *dev_priv = dev->dev_private;
5900 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305901 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005902 bool has_dpcd;
5903 struct drm_display_mode *scan;
5904 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005905 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005906
5907 if (!is_edp(intel_dp))
5908 return true;
5909
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005910 pps_lock(intel_dp);
5911 intel_edp_panel_vdd_sanitize(intel_dp);
5912 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005913
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005914 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005915 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005916
5917 if (has_dpcd) {
5918 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5919 dev_priv->no_aux_handshake =
5920 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5921 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5922 } else {
5923 /* if this fails, presume the device is a ghost */
5924 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005925 return false;
5926 }
5927
5928 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005929 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005930 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005931 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005932
Daniel Vetter060c8772014-03-21 23:22:35 +01005933 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005934 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005935 if (edid) {
5936 if (drm_add_edid_modes(connector, edid)) {
5937 drm_mode_connector_update_edid_property(connector,
5938 edid);
5939 drm_edid_to_eld(connector, edid);
5940 } else {
5941 kfree(edid);
5942 edid = ERR_PTR(-EINVAL);
5943 }
5944 } else {
5945 edid = ERR_PTR(-ENOENT);
5946 }
5947 intel_connector->edid = edid;
5948
5949 /* prefer fixed mode from EDID if available */
5950 list_for_each_entry(scan, &connector->probed_modes, head) {
5951 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5952 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305953 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305954 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005955 break;
5956 }
5957 }
5958
5959 /* fallback to VBT if available for eDP */
5960 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5961 fixed_mode = drm_mode_duplicate(dev,
5962 dev_priv->vbt.lfp_lvds_vbt_mode);
5963 if (fixed_mode)
5964 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5965 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005966 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005967
Clint Taylor01527b32014-07-07 13:01:46 -07005968 if (IS_VALLEYVIEW(dev)) {
5969 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5970 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005971
5972 /*
5973 * Figure out the current pipe for the initial backlight setup.
5974 * If the current pipe isn't valid, try the PPS pipe, and if that
5975 * fails just assume pipe A.
5976 */
5977 if (IS_CHERRYVIEW(dev))
5978 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5979 else
5980 pipe = PORT_TO_PIPE(intel_dp->DP);
5981
5982 if (pipe != PIPE_A && pipe != PIPE_B)
5983 pipe = intel_dp->pps_pipe;
5984
5985 if (pipe != PIPE_A && pipe != PIPE_B)
5986 pipe = PIPE_A;
5987
5988 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5989 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005990 }
5991
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305992 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03005993 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005994 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005995
5996 return true;
5997}
5998
Paulo Zanoni16c25532013-06-12 17:27:25 -03005999bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006000intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
6001 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006002{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006003 struct drm_connector *connector = &intel_connector->base;
6004 struct intel_dp *intel_dp = &intel_dig_port->dp;
6005 struct intel_encoder *intel_encoder = &intel_dig_port->base;
6006 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006007 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02006008 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02006009 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006010
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03006011 intel_dp->pps_pipe = INVALID_PIPE;
6012
Damien Lespiauec5b01d2014-01-21 13:35:39 +00006013 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00006014 if (INTEL_INFO(dev)->gen >= 9)
6015 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
6016 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00006017 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
6018 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
6019 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
6020 else if (HAS_PCH_SPLIT(dev))
6021 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
6022 else
6023 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
6024
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00006025 if (INTEL_INFO(dev)->gen >= 9)
6026 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
6027 else
6028 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00006029
Daniel Vetter07679352012-09-06 22:15:42 +02006030 /* Preserve the current hw state. */
6031 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03006032 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00006033
Ville Syrjälä3b32a352013-11-01 18:22:41 +02006034 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05306035 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02006036 else
6037 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04006038
Imre Deakf7d24902013-05-08 13:14:05 +03006039 /*
6040 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
6041 * for DP the encoder type can be set by the caller to
6042 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
6043 */
6044 if (type == DRM_MODE_CONNECTOR_eDP)
6045 intel_encoder->type = INTEL_OUTPUT_EDP;
6046
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03006047 /* eDP only on port B and/or C on vlv/chv */
6048 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
6049 port != PORT_B && port != PORT_C))
6050 return false;
6051
Imre Deake7281ea2013-05-08 13:14:08 +03006052 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
6053 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
6054 port_name(port));
6055
Adam Jacksonb3295302010-07-16 14:46:28 -04006056 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006057 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
6058
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006059 connector->interlace_allowed = true;
6060 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08006061
Daniel Vetter66a92782012-07-12 20:08:18 +02006062 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01006063 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08006064
Chris Wilsondf0e9242010-09-09 16:20:55 +01006065 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01006066 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006067
Paulo Zanoniaffa9352012-11-23 15:30:39 -02006068 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02006069 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
6070 else
6071 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02006072 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02006073
Jani Nikula0b998362014-03-14 16:51:17 +02006074 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03006075 switch (port) {
6076 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05006077 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03006078 break;
6079 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05006080 intel_encoder->hpd_pin = HPD_PORT_B;
Sonika Jindalcf1d5882015-08-10 10:35:36 +05306081 if (IS_BROXTON(dev_priv) && (INTEL_REVID(dev) < BXT_REVID_B0))
6082 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03006083 break;
6084 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05006085 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03006086 break;
6087 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05006088 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03006089 break;
6090 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00006091 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006092 }
6093
Imre Deakdada1a92014-01-29 13:25:41 +02006094 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03006095 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02006096 intel_dp_init_panel_power_timestamps(intel_dp);
6097 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03006098 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02006099 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03006100 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03006101 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02006102 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02006103
Jani Nikula9d1a1032014-03-14 16:51:15 +02006104 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10006105
Dave Airlie0e32b392014-05-02 14:02:48 +10006106 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03006107 if (HAS_DP_MST(dev) &&
6108 (port == PORT_B || port == PORT_C || port == PORT_D))
6109 intel_dp_mst_encoder_init(intel_dig_port,
6110 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10006111
Ville Syrjälä36b5f422014-10-16 21:27:30 +03006112 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10006113 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03006114 if (is_edp(intel_dp)) {
6115 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03006116 /*
6117 * vdd might still be enabled do to the delayed vdd off.
6118 * Make sure vdd is actually turned off here.
6119 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03006120 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01006121 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03006122 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03006123 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01006124 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03006125 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03006126 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03006127 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006128
Chris Wilsonf6849602010-09-19 09:29:33 +01006129 intel_dp_add_properties(intel_dp, connector);
6130
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006131 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
6132 * 0xd. Failure to do so will result in spurious interrupts being
6133 * generated on the port when a cable is not attached.
6134 */
6135 if (IS_G4X(dev) && !IS_GM45(dev)) {
6136 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
6137 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
6138 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03006139
Jani Nikulaaa7471d2015-04-01 11:15:21 +03006140 i915_debugfs_connector_add(connector);
6141
Paulo Zanoni16c25532013-06-12 17:27:25 -03006142 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006143}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006144
6145void
6146intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
6147{
Dave Airlie13cf5502014-06-18 11:29:35 +10006148 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006149 struct intel_digital_port *intel_dig_port;
6150 struct intel_encoder *intel_encoder;
6151 struct drm_encoder *encoder;
6152 struct intel_connector *intel_connector;
6153
Daniel Vetterb14c5672013-09-19 12:18:32 +02006154 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006155 if (!intel_dig_port)
6156 return;
6157
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006158 intel_connector = intel_connector_alloc();
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006159 if (!intel_connector) {
6160 kfree(intel_dig_port);
6161 return;
6162 }
6163
6164 intel_encoder = &intel_dig_port->base;
6165 encoder = &intel_encoder->base;
6166
6167 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
6168 DRM_MODE_ENCODER_TMDS);
6169
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01006170 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006171 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006172 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07006173 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03006174 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006175 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03006176 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006177 intel_encoder->pre_enable = chv_pre_enable_dp;
6178 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03006179 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006180 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006181 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006182 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006183 intel_encoder->pre_enable = vlv_pre_enable_dp;
6184 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03006185 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006186 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006187 intel_encoder->pre_enable = g4x_pre_enable_dp;
6188 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03006189 if (INTEL_INFO(dev)->gen >= 5)
6190 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006191 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006192
Paulo Zanoni174edf12012-10-26 19:05:50 -02006193 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006194 intel_dig_port->dp.output_reg = output_reg;
6195
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006196 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03006197 if (IS_CHERRYVIEW(dev)) {
6198 if (port == PORT_D)
6199 intel_encoder->crtc_mask = 1 << 2;
6200 else
6201 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
6202 } else {
6203 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
6204 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02006205 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006206
Dave Airlie13cf5502014-06-18 11:29:35 +10006207 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03006208 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10006209
Paulo Zanoni15b1d172013-06-12 17:27:27 -03006210 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
6211 drm_encoder_cleanup(encoder);
6212 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03006213 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03006214 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006215}
Dave Airlie0e32b392014-05-02 14:02:48 +10006216
6217void intel_dp_mst_suspend(struct drm_device *dev)
6218{
6219 struct drm_i915_private *dev_priv = dev->dev_private;
6220 int i;
6221
6222 /* disable MST */
6223 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006224 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006225 if (!intel_dig_port)
6226 continue;
6227
6228 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6229 if (!intel_dig_port->dp.can_mst)
6230 continue;
6231 if (intel_dig_port->dp.is_mst)
6232 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6233 }
6234 }
6235}
6236
6237void intel_dp_mst_resume(struct drm_device *dev)
6238{
6239 struct drm_i915_private *dev_priv = dev->dev_private;
6240 int i;
6241
6242 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006243 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006244 if (!intel_dig_port)
6245 continue;
6246 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6247 int ret;
6248
6249 if (!intel_dig_port->dp.can_mst)
6250 continue;
6251
6252 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
6253 if (ret != 0) {
6254 intel_dp_check_mst_status(&intel_dig_port->dp);
6255 }
6256 }
6257 }
6258}