blob: a0cc0edafc78e27a9b1cee2031d1a74e523425d2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07004 * Maintained by: Tejun Heo <tj@kernel.org>
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04005 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <linux/blkdev.h>
39#include <linux/delay.h>
40#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020041#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050042#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090043#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050046#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040048#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
50#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090051#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Linus Torvalds1da177e2005-04-16 15:20:36 -070053enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010054 AHCI_PCI_BAR_STA2X11 = 0,
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -080055 AHCI_PCI_BAR_ENMOTUS = 2,
Alessandro Rubini318893e2012-01-06 13:33:39 +010056 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090057};
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
Tejun Heo441577e2010-03-29 10:32:39 +090059enum board_ids {
60 /* board IDs by feature in alphabetical order */
61 board_ahci,
62 board_ahci_ign_iferr,
Levente Kurusa67809f82014-02-18 10:22:17 -050063 board_ahci_noncq,
Tejun Heo441577e2010-03-29 10:32:39 +090064 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020065 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090066
67 /* board IDs for specific chipsets in alphabetical order */
68 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090069 board_ahci_mcp77,
70 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090071 board_ahci_mv,
72 board_ahci_sb600,
73 board_ahci_sb700, /* for SB700 and SB800 */
74 board_ahci_vt8251,
75
76 /* aliases */
77 board_ahci_mcp_linux = board_ahci_mcp65,
78 board_ahci_mcp67 = board_ahci_mcp65,
79 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090080 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070081};
82
Jeff Garzik2dcb4072007-10-19 06:42:56 -040083static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +090084static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
85 unsigned long deadline);
James Lairdcb856962013-11-19 11:06:38 +110086static void ahci_mcp89_apple_enable(struct pci_dev *pdev);
87static bool is_mcp89_apple(struct pci_dev *pdev);
Tejun Heoa1efdab2008-03-25 12:22:50 +090088static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
89 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090090#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090091static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
92static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090093#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070094
Tejun Heofad16e72010-09-21 09:25:48 +020095static struct scsi_host_template ahci_sht = {
96 AHCI_SHT("ahci"),
97};
98
Tejun Heo029cfd62008-03-25 12:22:49 +090099static struct ata_port_operations ahci_vt8251_ops = {
100 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900101 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900102};
103
Tejun Heo029cfd62008-03-25 12:22:49 +0900104static struct ata_port_operations ahci_p5wdh_ops = {
105 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900106 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900107};
108
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100109static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900110 /* by features */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530111 [board_ahci] = {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900112 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100113 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400114 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115 .port_ops = &ahci_ops,
116 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530117 [board_ahci_ign_iferr] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900118 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
119 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100120 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400121 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900122 .port_ops = &ahci_ops,
123 },
Levente Kurusa67809f82014-02-18 10:22:17 -0500124 [board_ahci_noncq] = {
125 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ),
126 .flags = AHCI_FLAG_COMMON,
127 .pio_mask = ATA_PIO4,
128 .udma_mask = ATA_UDMA6,
129 .port_ops = &ahci_ops,
130 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530131 [board_ahci_nosntf] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900132 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
133 .flags = AHCI_FLAG_COMMON,
134 .pio_mask = ATA_PIO4,
135 .udma_mask = ATA_UDMA6,
136 .port_ops = &ahci_ops,
137 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530138 [board_ahci_yes_fbs] = {
Tejun Heo5f173102010-07-24 16:53:48 +0200139 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
140 .flags = AHCI_FLAG_COMMON,
141 .pio_mask = ATA_PIO4,
142 .udma_mask = ATA_UDMA6,
143 .port_ops = &ahci_ops,
144 },
Tejun Heo441577e2010-03-29 10:32:39 +0900145 /* by chipsets */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530146 [board_ahci_mcp65] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900147 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
148 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100149 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900150 .pio_mask = ATA_PIO4,
151 .udma_mask = ATA_UDMA6,
152 .port_ops = &ahci_ops,
153 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530154 [board_ahci_mcp77] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900155 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
156 .flags = AHCI_FLAG_COMMON,
157 .pio_mask = ATA_PIO4,
158 .udma_mask = ATA_UDMA6,
159 .port_ops = &ahci_ops,
160 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530161 [board_ahci_mcp89] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900162 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900163 .flags = AHCI_FLAG_COMMON,
164 .pio_mask = ATA_PIO4,
165 .udma_mask = ATA_UDMA6,
166 .port_ops = &ahci_ops,
167 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530168 [board_ahci_mv] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900169 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
170 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300171 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900172 .pio_mask = ATA_PIO4,
173 .udma_mask = ATA_UDMA6,
174 .port_ops = &ahci_ops,
175 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530176 [board_ahci_sb600] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900177 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900178 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
179 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900180 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100181 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400182 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800183 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800184 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530185 [board_ahci_sb700] = { /* for SB700 and SB800 */
Shane Huangbd172432008-06-10 15:52:04 +0800186 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800187 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100188 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800189 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800190 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800191 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530192 [board_ahci_vt8251] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900193 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900194 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100195 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900196 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900197 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800198 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199};
200
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500201static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400202 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400203 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
204 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
205 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
206 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
207 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900208 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400209 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
210 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
211 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
212 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900213 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800214 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900215 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
216 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
217 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
218 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
219 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
220 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
221 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
222 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
223 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
224 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
225 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
226 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
227 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
228 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
229 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400230 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
231 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800232 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500233 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800234 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500235 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
236 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700237 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700238 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500239 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700240 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700241 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500242 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800243 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
244 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
245 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
246 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
247 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
248 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700249 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
250 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
251 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800252 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800253 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700254 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
255 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
256 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
257 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
258 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
259 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700260 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800261 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
262 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point AHCI */
263 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
264 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point RAID */
265 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
266 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point RAID */
267 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
268 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point RAID */
James Ralston77b12bc92012-08-09 09:02:31 -0700269 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci }, /* Lynx Point-LP AHCI */
270 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci }, /* Lynx Point-LP AHCI */
271 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci }, /* Lynx Point-LP RAID */
272 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci }, /* Lynx Point-LP RAID */
273 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci }, /* Lynx Point-LP RAID */
274 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci }, /* Lynx Point-LP RAID */
275 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci }, /* Lynx Point-LP RAID */
276 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci }, /* Lynx Point-LP RAID */
Seth Heasley29e674d2013-01-25 12:01:05 -0800277 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
278 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
279 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
280 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
281 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
282 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
283 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
284 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
285 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci }, /* Avoton AHCI */
286 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci }, /* Avoton AHCI */
287 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci }, /* Avoton RAID */
288 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci }, /* Avoton RAID */
289 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci }, /* Avoton RAID */
290 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci }, /* Avoton RAID */
291 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci }, /* Avoton RAID */
292 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci }, /* Avoton RAID */
James Ralstonefda3322013-02-21 11:08:51 -0800293 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Wellsburg RAID */
294 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Wellsburg RAID */
James Ralston151743f2013-02-08 17:34:47 -0800295 { PCI_VDEVICE(INTEL, 0x8d02), board_ahci }, /* Wellsburg AHCI */
296 { PCI_VDEVICE(INTEL, 0x8d04), board_ahci }, /* Wellsburg RAID */
297 { PCI_VDEVICE(INTEL, 0x8d06), board_ahci }, /* Wellsburg RAID */
298 { PCI_VDEVICE(INTEL, 0x8d0e), board_ahci }, /* Wellsburg RAID */
299 { PCI_VDEVICE(INTEL, 0x8d62), board_ahci }, /* Wellsburg AHCI */
300 { PCI_VDEVICE(INTEL, 0x8d64), board_ahci }, /* Wellsburg RAID */
301 { PCI_VDEVICE(INTEL, 0x8d66), board_ahci }, /* Wellsburg RAID */
302 { PCI_VDEVICE(INTEL, 0x8d6e), board_ahci }, /* Wellsburg RAID */
Seth Heasley1cfc7df2013-06-19 16:36:45 -0700303 { PCI_VDEVICE(INTEL, 0x23a3), board_ahci }, /* Coleto Creek AHCI */
James Ralston9f961a52013-11-04 09:24:58 -0800304 { PCI_VDEVICE(INTEL, 0x9c83), board_ahci }, /* Wildcat Point-LP AHCI */
305 { PCI_VDEVICE(INTEL, 0x9c85), board_ahci }, /* Wildcat Point-LP RAID */
306 { PCI_VDEVICE(INTEL, 0x9c87), board_ahci }, /* Wildcat Point-LP RAID */
307 { PCI_VDEVICE(INTEL, 0x9c8f), board_ahci }, /* Wildcat Point-LP RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700308 { PCI_VDEVICE(INTEL, 0x8c82), board_ahci }, /* 9 Series AHCI */
309 { PCI_VDEVICE(INTEL, 0x8c83), board_ahci }, /* 9 Series AHCI */
310 { PCI_VDEVICE(INTEL, 0x8c84), board_ahci }, /* 9 Series RAID */
311 { PCI_VDEVICE(INTEL, 0x8c85), board_ahci }, /* 9 Series RAID */
312 { PCI_VDEVICE(INTEL, 0x8c86), board_ahci }, /* 9 Series RAID */
313 { PCI_VDEVICE(INTEL, 0x8c87), board_ahci }, /* 9 Series RAID */
314 { PCI_VDEVICE(INTEL, 0x8c8e), board_ahci }, /* 9 Series RAID */
315 { PCI_VDEVICE(INTEL, 0x8c8f), board_ahci }, /* 9 Series RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400316
Tejun Heoe34bb372007-02-26 20:24:03 +0900317 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
318 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
319 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Ben Hutchings1fefb8f2012-09-10 01:09:04 +0100320 /* JMicron 362B and 362C have an AHCI function with IDE class code */
321 { PCI_VDEVICE(JMICRON, 0x2362), board_ahci_ign_iferr },
322 { PCI_VDEVICE(JMICRON, 0x236f), board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400323
324 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800325 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800326 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
327 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
328 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
329 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
330 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
331 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400332
Shane Huange2dd90b2009-07-29 11:34:49 +0800333 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800334 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huangfafe5c3d82013-06-03 18:24:10 +0800335 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Shane Huange2dd90b2009-07-29 11:34:49 +0800336 /* AMD is using RAID class only for ahci controllers */
337 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
338 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
339
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400340 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400341 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900342 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400343
344 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900345 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
346 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
347 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
348 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
349 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
350 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
351 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
352 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900353 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
354 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
355 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
356 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
357 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
358 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
359 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
360 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
361 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
362 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
363 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
364 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
365 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
366 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
367 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
368 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
369 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
370 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
371 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
372 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
373 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
374 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
375 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
376 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
377 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
378 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
379 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
380 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
381 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
382 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
383 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
384 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
385 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
386 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
387 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
388 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
389 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
390 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
391 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
392 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
393 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
394 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
395 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
396 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
397 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
398 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
399 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
400 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
401 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
402 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
403 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
404 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
405 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
406 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
407 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
408 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
409 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
410 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
411 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
412 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
413 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
414 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
415 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
416 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
417 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
418 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
419 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
420 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
421 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
422 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
423 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
424 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
425 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
426 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
427 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
428 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400429
Jeff Garzik95916ed2006-07-29 04:10:14 -0400430 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900431 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
432 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
433 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400434
Alessandro Rubini318893e2012-01-06 13:33:39 +0100435 /* ST Microelectronics */
436 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
437
Jeff Garzikcd70c262007-07-08 02:29:42 -0400438 /* Marvell */
439 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100440 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600441 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500442 .class = PCI_CLASS_STORAGE_SATA_AHCI,
443 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200444 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600445 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9125),
Per Jessen467b41c2011-02-08 13:54:32 +0100446 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Simon Guinote098f5c2013-12-23 13:24:35 +0100447 { PCI_DEVICE_SUB(PCI_VENDOR_ID_MARVELL_EXT, 0x9178,
448 PCI_VENDOR_ID_MARVELL_EXT, 0x9170),
449 .driver_data = board_ahci_yes_fbs }, /* 88se9170 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600450 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x917a),
Matt Johnson642d8922012-04-27 01:42:30 -0500451 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
George Spelvinfcce9a32013-05-29 10:20:35 +0900452 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9172),
Murali Karicheric5edfff2014-09-05 13:21:00 -0400453 .driver_data = board_ahci_yes_fbs }, /* 88se9182 */
454 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9182),
George Spelvinfcce9a32013-05-29 10:20:35 +0900455 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600456 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9192),
Alan Cox17c60c62012-09-04 16:07:18 +0100457 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Andreas Schrägle754a2922014-05-24 16:35:43 +0200458 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0),
459 .driver_data = board_ahci_yes_fbs },
Myron Stowe69fd3152013-04-08 11:32:49 -0600460 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a3),
Tejun Heo50be5e32010-11-29 15:57:14 +0100461 .driver_data = board_ahci_yes_fbs },
Samir Benmendil6d5278a2013-11-17 23:56:17 +0100462 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9230),
463 .driver_data = board_ahci_yes_fbs },
Jérôme Carreterod2518362014-06-03 14:56:25 -0400464 { PCI_DEVICE(PCI_VENDOR_ID_TTI, 0x0642),
465 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400466
Mark Nelsonc77a0362008-10-23 14:08:16 +1100467 /* Promise */
468 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
Romain Degezb32bfc02014-07-11 18:08:13 +0200469 { PCI_VDEVICE(PROMISE, 0x3781), board_ahci }, /* FastTrak TX8660 ahci-mode */
Mark Nelsonc77a0362008-10-23 14:08:16 +1100470
Keng-Yu Linc9703762011-11-09 01:47:36 -0500471 /* Asmedia */
Alan Cox7b4f6ec2012-09-04 16:25:25 +0100472 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
473 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
474 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
475 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500476
Levente Kurusa67809f82014-02-18 10:22:17 -0500477 /*
478 * Samsung SSDs found on some macbooks. NCQ times out.
479 * https://bugzilla.kernel.org/show_bug.cgi?id=60731
480 */
481 { PCI_VDEVICE(SAMSUNG, 0x1600), board_ahci_noncq },
482
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -0800483 /* Enmotus */
484 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
485
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500486 /* Generic, PCI class code for AHCI */
487 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500488 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500489
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 { } /* terminate list */
491};
492
493
494static struct pci_driver ahci_pci_driver = {
495 .name = DRV_NAME,
496 .id_table = ahci_pci_tbl,
497 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900498 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900499#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900500 .suspend = ahci_pci_device_suspend,
501 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900502#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503};
504
Alan Cox5b66c822008-09-03 14:48:34 +0100505#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
506static int marvell_enable;
507#else
508static int marvell_enable = 1;
509#endif
510module_param(marvell_enable, int, 0644);
511MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
512
513
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300514static void ahci_pci_save_initial_config(struct pci_dev *pdev,
515 struct ahci_host_priv *hpriv)
516{
517 unsigned int force_port_map = 0;
518 unsigned int mask_port_map = 0;
519
520 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
521 dev_info(&pdev->dev, "JMB361 has only one port\n");
522 force_port_map = 1;
523 }
524
525 /*
526 * Temporary Marvell 6145 hack: PATA port presence
527 * is asserted through the standard AHCI port
528 * presence register, as bit 4 (counting from 0)
529 */
530 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
531 if (pdev->device == 0x6121)
532 mask_port_map = 0x3;
533 else
534 mask_port_map = 0xf;
535 dev_info(&pdev->dev,
536 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
537 }
538
Antoine Ténart725c7b52014-07-30 20:13:56 +0200539 ahci_save_initial_config(&pdev->dev, hpriv);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300540}
541
Anton Vorontsov33030402010-03-03 20:17:39 +0300542static int ahci_pci_reset_controller(struct ata_host *host)
543{
544 struct pci_dev *pdev = to_pci_dev(host->dev);
545
546 ahci_reset_controller(host);
547
Tejun Heod91542c2006-07-26 15:59:26 +0900548 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300549 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900550 u16 tmp16;
551
552 /* configure PCS */
553 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900554 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
555 tmp16 |= hpriv->port_map;
556 pci_write_config_word(pdev, 0x92, tmp16);
557 }
Tejun Heod91542c2006-07-26 15:59:26 +0900558 }
559
560 return 0;
561}
562
Anton Vorontsov781d6552010-03-03 20:17:42 +0300563static void ahci_pci_init_controller(struct ata_host *host)
564{
565 struct ahci_host_priv *hpriv = host->private_data;
566 struct pci_dev *pdev = to_pci_dev(host->dev);
567 void __iomem *port_mmio;
568 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100569 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900570
Tejun Heo417a1a62007-09-23 13:19:55 +0900571 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100572 if (pdev->device == 0x6121)
573 mv = 2;
574 else
575 mv = 4;
576 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400577
578 writel(0, port_mmio + PORT_IRQ_MASK);
579
580 /* clear port IRQ */
581 tmp = readl(port_mmio + PORT_IRQ_STAT);
582 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
583 if (tmp)
584 writel(tmp, port_mmio + PORT_IRQ_STAT);
585 }
586
Anton Vorontsov781d6552010-03-03 20:17:42 +0300587 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900588}
589
Tejun Heocc0680a2007-08-06 18:36:23 +0900590static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900591 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900592{
Tejun Heocc0680a2007-08-06 18:36:23 +0900593 struct ata_port *ap = link->ap;
Hans de Goede039ece32014-02-22 16:53:30 +0100594 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo9dadd452008-04-07 22:47:19 +0900595 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900596 int rc;
597
598 DPRINTK("ENTER\n");
599
Tejun Heo4447d352007-04-17 23:44:08 +0900600 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900601
Tejun Heocc0680a2007-08-06 18:36:23 +0900602 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900603 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900604
Hans de Goede039ece32014-02-22 16:53:30 +0100605 hpriv->start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900606
607 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
608
609 /* vt8251 doesn't clear BSY on signature FIS reception,
610 * request follow-up softreset.
611 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900612 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900613}
614
Tejun Heoedc93052007-10-25 14:59:16 +0900615static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
616 unsigned long deadline)
617{
618 struct ata_port *ap = link->ap;
619 struct ahci_port_priv *pp = ap->private_data;
Hans de Goede039ece32014-02-22 16:53:30 +0100620 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heoedc93052007-10-25 14:59:16 +0900621 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
622 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900623 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900624 int rc;
625
626 ahci_stop_engine(ap);
627
628 /* clear D2H reception area to properly wait for D2H FIS */
629 ata_tf_init(link->device, &tf);
Sergei Shtylyov9bbb1b02013-06-23 01:39:39 +0400630 tf.command = ATA_BUSY;
Tejun Heoedc93052007-10-25 14:59:16 +0900631 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
632
633 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900634 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900635
Hans de Goede039ece32014-02-22 16:53:30 +0100636 hpriv->start_engine(ap);
Tejun Heoedc93052007-10-25 14:59:16 +0900637
Tejun Heoedc93052007-10-25 14:59:16 +0900638 /* The pseudo configuration device on SIMG4726 attached to
639 * ASUS P5W-DH Deluxe doesn't send signature FIS after
640 * hardreset if no device is attached to the first downstream
641 * port && the pseudo device locks up on SRST w/ PMP==0. To
642 * work around this, wait for !BSY only briefly. If BSY isn't
643 * cleared, perform CLO and proceed to IDENTIFY (achieved by
644 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
645 *
646 * Wait for two seconds. Devices attached to downstream port
647 * which can't process the following IDENTIFY after this will
648 * have to be reset again. For most cases, this should
649 * suffice while making probing snappish enough.
650 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900651 if (online) {
652 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
653 ahci_check_ready);
654 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800655 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900656 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900657 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900658}
659
Tejun Heo438ac6d2007-03-02 17:31:26 +0900660#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900661static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
662{
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900663 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900664 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300665 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900666 u32 ctl;
667
Tejun Heo9b10ae82009-05-30 20:50:12 +0900668 if (mesg.event & PM_EVENT_SUSPEND &&
669 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700670 dev_err(&pdev->dev,
671 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +0900672 return -EIO;
673 }
674
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100675 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900676 /* AHCI spec rev1.1 section 8.3.3:
677 * Software must disable interrupts prior to requesting a
678 * transition of the HBA to D3 state.
679 */
680 ctl = readl(mmio + HOST_CTL);
681 ctl &= ~HOST_IRQ_EN;
682 writel(ctl, mmio + HOST_CTL);
683 readl(mmio + HOST_CTL); /* flush */
684 }
685
686 return ata_pci_device_suspend(pdev, mesg);
687}
688
689static int ahci_pci_device_resume(struct pci_dev *pdev)
690{
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900691 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heoc1332872006-07-26 15:59:26 +0900692 int rc;
693
Tejun Heo553c4aa2006-12-26 19:39:50 +0900694 rc = ata_pci_device_do_resume(pdev);
695 if (rc)
696 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900697
James Lairdcb856962013-11-19 11:06:38 +1100698 /* Apple BIOS helpfully mangles the registers on resume */
699 if (is_mcp89_apple(pdev))
700 ahci_mcp89_apple_enable(pdev);
701
Tejun Heoc1332872006-07-26 15:59:26 +0900702 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300703 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900704 if (rc)
705 return rc;
706
Anton Vorontsov781d6552010-03-03 20:17:42 +0300707 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900708 }
709
Jeff Garzikcca39742006-08-24 03:19:22 -0400710 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900711
712 return 0;
713}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900714#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900715
Tejun Heo4447d352007-04-17 23:44:08 +0900716static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719
Alessandro Rubini318893e2012-01-06 13:33:39 +0100720 /*
721 * If the device fixup already set the dma_mask to some non-standard
722 * value, don't extend it here. This happens on STA2X11, for example.
723 */
724 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
725 return 0;
726
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700728 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
729 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700731 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700733 dev_err(&pdev->dev,
734 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 return rc;
736 }
737 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700739 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700741 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 return rc;
743 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700744 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700746 dev_err(&pdev->dev,
747 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 return rc;
749 }
750 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 return 0;
752}
753
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300754static void ahci_pci_print_info(struct ata_host *host)
755{
756 struct pci_dev *pdev = to_pci_dev(host->dev);
757 u16 cc;
758 const char *scc_s;
759
760 pci_read_config_word(pdev, 0x0a, &cc);
761 if (cc == PCI_CLASS_STORAGE_IDE)
762 scc_s = "IDE";
763 else if (cc == PCI_CLASS_STORAGE_SATA)
764 scc_s = "SATA";
765 else if (cc == PCI_CLASS_STORAGE_RAID)
766 scc_s = "RAID";
767 else
768 scc_s = "unknown";
769
770 ahci_print_info(host, scc_s);
771}
772
Tejun Heoedc93052007-10-25 14:59:16 +0900773/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
774 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
775 * support PMP and the 4726 either directly exports the device
776 * attached to the first downstream port or acts as a hardware storage
777 * controller and emulate a single ATA device (can be RAID 0/1 or some
778 * other configuration).
779 *
780 * When there's no device attached to the first downstream port of the
781 * 4726, "Config Disk" appears, which is a pseudo ATA device to
782 * configure the 4726. However, ATA emulation of the device is very
783 * lame. It doesn't send signature D2H Reg FIS after the initial
784 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
785 *
786 * The following function works around the problem by always using
787 * hardreset on the port and not depending on receiving signature FIS
788 * afterward. If signature FIS isn't received soon, ATA class is
789 * assumed without follow-up softreset.
790 */
791static void ahci_p5wdh_workaround(struct ata_host *host)
792{
793 static struct dmi_system_id sysids[] = {
794 {
795 .ident = "P5W DH Deluxe",
796 .matches = {
797 DMI_MATCH(DMI_SYS_VENDOR,
798 "ASUSTEK COMPUTER INC"),
799 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
800 },
801 },
802 { }
803 };
804 struct pci_dev *pdev = to_pci_dev(host->dev);
805
806 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
807 dmi_check_system(sysids)) {
808 struct ata_port *ap = host->ports[1];
809
Joe Perchesa44fec12011-04-15 15:51:58 -0700810 dev_info(&pdev->dev,
811 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900812
813 ap->ops = &ahci_p5wdh_ops;
814 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
815 }
816}
817
James Lairdcb856962013-11-19 11:06:38 +1100818/*
819 * Macbook7,1 firmware forcibly disables MCP89 AHCI and changes PCI ID when
820 * booting in BIOS compatibility mode. We restore the registers but not ID.
821 */
822static void ahci_mcp89_apple_enable(struct pci_dev *pdev)
823{
824 u32 val;
825
826 printk(KERN_INFO "ahci: enabling MCP89 AHCI mode\n");
827
828 pci_read_config_dword(pdev, 0xf8, &val);
829 val |= 1 << 0x1b;
830 /* the following changes the device ID, but appears not to affect function */
831 /* val = (val & ~0xf0000000) | 0x80000000; */
832 pci_write_config_dword(pdev, 0xf8, val);
833
834 pci_read_config_dword(pdev, 0x54c, &val);
835 val |= 1 << 0xc;
836 pci_write_config_dword(pdev, 0x54c, val);
837
838 pci_read_config_dword(pdev, 0x4a4, &val);
839 val &= 0xff;
840 val |= 0x01060100;
841 pci_write_config_dword(pdev, 0x4a4, val);
842
843 pci_read_config_dword(pdev, 0x54c, &val);
844 val &= ~(1 << 0xc);
845 pci_write_config_dword(pdev, 0x54c, val);
846
847 pci_read_config_dword(pdev, 0xf8, &val);
848 val &= ~(1 << 0x1b);
849 pci_write_config_dword(pdev, 0xf8, val);
850}
851
852static bool is_mcp89_apple(struct pci_dev *pdev)
853{
854 return pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
855 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
856 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
857 pdev->subsystem_device == 0xcb89;
858}
859
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900860/* only some SB600 ahci controllers can do 64bit DMA */
861static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800862{
863 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900864 /*
865 * The oldest version known to be broken is 0901 and
866 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900867 * Enable 64bit DMA on 1501 and anything newer.
868 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900869 * Please read bko#9412 for more info.
870 */
Shane Huang58a09b32009-05-27 15:04:43 +0800871 {
872 .ident = "ASUS M2A-VM",
873 .matches = {
874 DMI_MATCH(DMI_BOARD_VENDOR,
875 "ASUSTeK Computer INC."),
876 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
877 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900878 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800879 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100880 /*
881 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
882 * support 64bit DMA.
883 *
884 * BIOS versions earlier than 1.5 had the Manufacturer DMI
885 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
886 * This spelling mistake was fixed in BIOS version 1.5, so
887 * 1.5 and later have the Manufacturer as
888 * "MICRO-STAR INTERNATIONAL CO.,LTD".
889 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
890 *
891 * BIOS versions earlier than 1.9 had a Board Product Name
892 * DMI field of "MS-7376". This was changed to be
893 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
894 * match on DMI_BOARD_NAME of "MS-7376".
895 */
896 {
897 .ident = "MSI K9A2 Platinum",
898 .matches = {
899 DMI_MATCH(DMI_BOARD_VENDOR,
900 "MICRO-STAR INTER"),
901 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
902 },
903 },
Mark Nelson3c4aa912011-06-27 16:33:44 +1000904 /*
Mark Nelsonff0173c2012-06-28 12:32:14 +1000905 * All BIOS versions for the MSI K9AGM2 (MS-7327) support
906 * 64bit DMA.
907 *
908 * This board also had the typo mentioned above in the
909 * Manufacturer DMI field (fixed in BIOS version 1.5), so
910 * match on DMI_BOARD_VENDOR of "MICRO-STAR INTER" again.
911 */
912 {
913 .ident = "MSI K9AGM2",
914 .matches = {
915 DMI_MATCH(DMI_BOARD_VENDOR,
916 "MICRO-STAR INTER"),
917 DMI_MATCH(DMI_BOARD_NAME, "MS-7327"),
918 },
919 },
920 /*
Mark Nelson3c4aa912011-06-27 16:33:44 +1000921 * All BIOS versions for the Asus M3A support 64bit DMA.
922 * (all release versions from 0301 to 1206 were tested)
923 */
924 {
925 .ident = "ASUS M3A",
926 .matches = {
927 DMI_MATCH(DMI_BOARD_VENDOR,
928 "ASUSTeK Computer INC."),
929 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
930 },
931 },
Shane Huang58a09b32009-05-27 15:04:43 +0800932 { }
933 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900934 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900935 int year, month, date;
936 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800937
Tejun Heo03d783b2009-08-16 21:04:02 +0900938 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800939 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900940 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800941 return false;
942
Mark Nelsone65cc192009-11-03 20:06:48 +1100943 if (!match->driver_data)
944 goto enable_64bit;
945
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900946 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
947 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800948
Mark Nelsone65cc192009-11-03 20:06:48 +1100949 if (strcmp(buf, match->driver_data) >= 0)
950 goto enable_64bit;
951 else {
Joe Perchesa44fec12011-04-15 15:51:58 -0700952 dev_warn(&pdev->dev,
953 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
954 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900955 return false;
956 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100957
958enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -0700959 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +1100960 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800961}
962
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100963static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
964{
965 static const struct dmi_system_id broken_systems[] = {
966 {
967 .ident = "HP Compaq nx6310",
968 .matches = {
969 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
970 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
971 },
972 /* PCI slot number of the controller */
973 .driver_data = (void *)0x1FUL,
974 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100975 {
976 .ident = "HP Compaq 6720s",
977 .matches = {
978 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
979 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
980 },
981 /* PCI slot number of the controller */
982 .driver_data = (void *)0x1FUL,
983 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100984
985 { } /* terminate list */
986 };
987 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
988
989 if (dmi) {
990 unsigned long slot = (unsigned long)dmi->driver_data;
991 /* apply the quirk only to on-board controllers */
992 return slot == PCI_SLOT(pdev->devfn);
993 }
994
995 return false;
996}
997
Tejun Heo9b10ae82009-05-30 20:50:12 +0900998static bool ahci_broken_suspend(struct pci_dev *pdev)
999{
1000 static const struct dmi_system_id sysids[] = {
1001 /*
1002 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
1003 * to the harddisk doesn't become online after
1004 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +09001005 *
1006 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
1007 *
1008 * Use dates instead of versions to match as HP is
1009 * apparently recycling both product and version
1010 * strings.
1011 *
1012 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +09001013 */
1014 {
1015 .ident = "dv4",
1016 .matches = {
1017 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1018 DMI_MATCH(DMI_PRODUCT_NAME,
1019 "HP Pavilion dv4 Notebook PC"),
1020 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001021 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001022 },
1023 {
1024 .ident = "dv5",
1025 .matches = {
1026 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1027 DMI_MATCH(DMI_PRODUCT_NAME,
1028 "HP Pavilion dv5 Notebook PC"),
1029 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001030 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001031 },
1032 {
1033 .ident = "dv6",
1034 .matches = {
1035 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1036 DMI_MATCH(DMI_PRODUCT_NAME,
1037 "HP Pavilion dv6 Notebook PC"),
1038 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001039 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001040 },
1041 {
1042 .ident = "HDX18",
1043 .matches = {
1044 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1045 DMI_MATCH(DMI_PRODUCT_NAME,
1046 "HP HDX18 Notebook PC"),
1047 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001048 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001049 },
Tejun Heocedc9bf2010-01-28 16:04:15 +09001050 /*
1051 * Acer eMachines G725 has the same problem. BIOS
1052 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001053 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +09001054 * that we don't have much idea about. For now,
1055 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +09001056 *
1057 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +09001058 */
1059 {
1060 .ident = "G725",
1061 .matches = {
1062 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
1063 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
1064 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001065 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +09001066 },
Tejun Heo9b10ae82009-05-30 20:50:12 +09001067 { } /* terminate list */
1068 };
1069 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +09001070 int year, month, date;
1071 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +09001072
1073 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
1074 return false;
1075
Tejun Heo9deb3432010-03-16 09:50:26 +09001076 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1077 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +09001078
Tejun Heo9deb3432010-03-16 09:50:26 +09001079 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +09001080}
1081
Tejun Heo55946392009-08-04 14:30:08 +09001082static bool ahci_broken_online(struct pci_dev *pdev)
1083{
1084#define ENCODE_BUSDEVFN(bus, slot, func) \
1085 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
1086 static const struct dmi_system_id sysids[] = {
1087 /*
1088 * There are several gigabyte boards which use
1089 * SIMG5723s configured as hardware RAID. Certain
1090 * 5723 firmware revisions shipped there keep the link
1091 * online but fail to answer properly to SRST or
1092 * IDENTIFY when no device is attached downstream
1093 * causing libata to retry quite a few times leading
1094 * to excessive detection delay.
1095 *
1096 * As these firmwares respond to the second reset try
1097 * with invalid device signature, considering unknown
1098 * sig as offline works around the problem acceptably.
1099 */
1100 {
1101 .ident = "EP45-DQ6",
1102 .matches = {
1103 DMI_MATCH(DMI_BOARD_VENDOR,
1104 "Gigabyte Technology Co., Ltd."),
1105 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1106 },
1107 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1108 },
1109 {
1110 .ident = "EP45-DS5",
1111 .matches = {
1112 DMI_MATCH(DMI_BOARD_VENDOR,
1113 "Gigabyte Technology Co., Ltd."),
1114 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1115 },
1116 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1117 },
1118 { } /* terminate list */
1119 };
1120#undef ENCODE_BUSDEVFN
1121 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1122 unsigned int val;
1123
1124 if (!dmi)
1125 return false;
1126
1127 val = (unsigned long)dmi->driver_data;
1128
1129 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1130}
1131
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001132static bool ahci_broken_devslp(struct pci_dev *pdev)
1133{
1134 /* device with broken DEVSLP but still showing SDS capability */
1135 static const struct pci_device_id ids[] = {
1136 { PCI_VDEVICE(INTEL, 0x0f23)}, /* Valleyview SoC */
1137 {}
1138 };
1139
1140 return pci_match_id(ids, pdev);
1141}
1142
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001143#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001144static void ahci_gtf_filter_workaround(struct ata_host *host)
1145{
1146 static const struct dmi_system_id sysids[] = {
1147 /*
1148 * Aspire 3810T issues a bunch of SATA enable commands
1149 * via _GTF including an invalid one and one which is
1150 * rejected by the device. Among the successful ones
1151 * is FPDMA non-zero offset enable which when enabled
1152 * only on the drive side leads to NCQ command
1153 * failures. Filter it out.
1154 */
1155 {
1156 .ident = "Aspire 3810T",
1157 .matches = {
1158 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1159 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1160 },
1161 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1162 },
1163 { }
1164 };
1165 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1166 unsigned int filter;
1167 int i;
1168
1169 if (!dmi)
1170 return;
1171
1172 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001173 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1174 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001175
1176 for (i = 0; i < host->n_ports; i++) {
1177 struct ata_port *ap = host->ports[i];
1178 struct ata_link *link;
1179 struct ata_device *dev;
1180
1181 ata_for_each_link(link, ap, EDGE)
1182 ata_for_each_dev(dev, link, ALL)
1183 dev->gtf_filter |= filter;
1184 }
1185}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001186#else
1187static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1188{}
1189#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001190
Linus Torvaldse1ba8452014-01-22 16:39:28 -08001191static int ahci_init_interrupts(struct pci_dev *pdev, unsigned int n_ports,
Alexander Gordeevab0f9e72014-04-17 14:13:49 +02001192 struct ahci_host_priv *hpriv)
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001193{
Alexander Gordeevccf8f532014-04-17 14:13:50 +02001194 int rc, nvec;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001195
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001196 if (hpriv->flags & AHCI_HFLAG_NO_MSI)
1197 goto intx;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001198
Alexander Gordeevfc061d92014-01-29 14:19:43 -07001199 nvec = pci_msi_vec_count(pdev);
1200 if (nvec < 0)
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001201 goto intx;
1202
1203 /*
1204 * If number of MSIs is less than number of ports then Sharing Last
1205 * Message mode could be enforced. In this case assume that advantage
1206 * of multipe MSIs is negated and use single MSI mode instead.
1207 */
Alexander Gordeevfc061d92014-01-29 14:19:43 -07001208 if (nvec < n_ports)
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001209 goto single_msi;
1210
Alexander Gordeevccf8f532014-04-17 14:13:50 +02001211 rc = pci_enable_msi_exact(pdev, nvec);
1212 if (rc == -ENOSPC)
Alexander Gordeevfc403632014-02-14 14:27:19 -07001213 goto single_msi;
Alexander Gordeevccf8f532014-04-17 14:13:50 +02001214 else if (rc < 0)
Alexander Gordeevfc061d92014-01-29 14:19:43 -07001215 goto intx;
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001216
Alexander Gordeevab0f9e72014-04-17 14:13:49 +02001217 /* fallback to single MSI mode if the controller enforced MRSM mode */
1218 if (readl(hpriv->mmio + HOST_CTL) & HOST_MRSM) {
1219 pci_disable_msi(pdev);
1220 printk(KERN_INFO "ahci: MRSM is on, fallback to single MSI\n");
1221 goto single_msi;
1222 }
1223
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001224 return nvec;
1225
1226single_msi:
Alexander Gordeevfc061d92014-01-29 14:19:43 -07001227 if (pci_enable_msi(pdev))
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001228 goto intx;
1229 return 1;
1230
1231intx:
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001232 pci_intx(pdev, 1);
1233 return 0;
1234}
1235
1236/**
1237 * ahci_host_activate - start AHCI host, request IRQs and register it
1238 * @host: target ATA host
1239 * @irq: base IRQ number to request
1240 * @n_msis: number of MSIs allocated for this host
1241 * @irq_handler: irq_handler used when requesting IRQs
1242 * @irq_flags: irq_flags used when requesting IRQs
1243 *
1244 * Similar to ata_host_activate, but requests IRQs according to AHCI-1.1
1245 * when multiple MSIs were allocated. That is one MSI per port, starting
1246 * from @irq.
1247 *
1248 * LOCKING:
1249 * Inherited from calling layer (may sleep).
1250 *
1251 * RETURNS:
1252 * 0 on success, -errno otherwise.
1253 */
1254int ahci_host_activate(struct ata_host *host, int irq, unsigned int n_msis)
1255{
1256 int i, rc;
1257
1258 /* Sharing Last Message among several ports is not supported */
1259 if (n_msis < host->n_ports)
1260 return -EINVAL;
1261
1262 rc = ata_host_start(host);
1263 if (rc)
1264 return rc;
1265
1266 for (i = 0; i < host->n_ports; i++) {
Alexander Gordeevb29900e2013-05-22 08:53:48 +09001267 struct ahci_port_priv *pp = host->ports[i]->private_data;
1268
Alexander Gordeev2cf532f2014-04-17 18:06:15 +02001269 /* Do not receive interrupts sent by dummy ports */
1270 if (!pp) {
1271 disable_irq(irq + i);
1272 continue;
1273 }
1274
1275 rc = devm_request_threaded_irq(host->dev, irq + i,
1276 ahci_hw_interrupt,
1277 ahci_thread_fn, IRQF_SHARED,
1278 pp->irq_desc, host->ports[i]);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001279 if (rc)
1280 goto out_free_irqs;
1281 }
1282
1283 for (i = 0; i < host->n_ports; i++)
1284 ata_port_desc(host->ports[i], "irq %d", irq + i);
1285
1286 rc = ata_host_register(host, &ahci_sht);
1287 if (rc)
1288 goto out_free_all_irqs;
1289
1290 return 0;
1291
1292out_free_all_irqs:
1293 i = host->n_ports;
1294out_free_irqs:
1295 for (i--; i >= 0; i--)
1296 devm_free_irq(host->dev, irq + i, host->ports[i]);
1297
1298 return rc;
1299}
1300
Tejun Heo24dc5f32007-01-20 16:00:28 +09001301static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302{
Tejun Heoe297d992008-06-10 00:13:04 +09001303 unsigned int board_id = ent->driver_data;
1304 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001305 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001306 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001308 struct ata_host *host;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001309 int n_ports, n_msis, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001310 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001311
1312 VPRINTK("ENTER\n");
1313
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001314 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001315
Joe Perches06296a12011-04-15 15:52:00 -07001316 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317
Alan Cox5b66c822008-09-03 14:48:34 +01001318 /* The AHCI driver can only drive the SATA ports, the PATA driver
1319 can drive them all so if both drivers are selected make sure
1320 AHCI stays out of the way */
1321 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1322 return -ENODEV;
1323
James Lairdcb856962013-11-19 11:06:38 +11001324 /* Apple BIOS on MCP89 prevents us using AHCI */
1325 if (is_mcp89_apple(pdev))
1326 ahci_mcp89_apple_enable(pdev);
Tejun Heoc6353b42010-06-17 11:42:22 +02001327
Mark Nelson7a022672009-11-22 12:07:41 +11001328 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1329 * At the moment, we can only use the AHCI mode. Let the users know
1330 * that for SAS drives they're out of luck.
1331 */
1332 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001333 dev_info(&pdev->dev,
1334 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001335
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001336 /* Both Connext and Enmotus devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001337 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1338 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001339 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1340 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001341
Chuansheng Liue6b7e412014-09-01 08:38:03 +08001342 /*
1343 * The JMicron chip 361/363 contains one SATA controller and one
1344 * PATA controller,for powering on these both controllers, we must
1345 * follow the sequence one by one, otherwise one of them can not be
1346 * powered on successfully, so here we disable the async suspend
1347 * method for these chips.
1348 */
1349 if (pdev->vendor == PCI_VENDOR_ID_JMICRON &&
1350 (pdev->device == PCI_DEVICE_ID_JMICRON_JMB363 ||
1351 pdev->device == PCI_DEVICE_ID_JMICRON_JMB361))
1352 device_disable_async_suspend(&pdev->dev);
1353
Tejun Heo4447d352007-04-17 23:44:08 +09001354 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001355 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356 if (rc)
1357 return rc;
1358
Tejun Heoc4f77922007-12-06 15:09:43 +09001359 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1360 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1361 u8 map;
1362
1363 /* ICH6s share the same PCI ID for both piix and ahci
1364 * modes. Enabling ahci mode while MAP indicates
1365 * combined mode is a bad idea. Yield to ata_piix.
1366 */
1367 pci_read_config_byte(pdev, ICH_MAP, &map);
1368 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001369 dev_info(&pdev->dev,
1370 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001371 return -ENODEV;
1372 }
1373 }
1374
Paul Bolle6fec8872013-12-16 11:34:21 +01001375 /* AHCI controllers often implement SFF compatible interface.
1376 * Grab all PCI BARs just in case.
1377 */
1378 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
1379 if (rc == -EBUSY)
1380 pcim_pin_device(pdev);
1381 if (rc)
1382 return rc;
1383
Tejun Heo24dc5f32007-01-20 16:00:28 +09001384 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1385 if (!hpriv)
1386 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001387 hpriv->flags |= (unsigned long)pi.private_data;
1388
Tejun Heoe297d992008-06-10 00:13:04 +09001389 /* MCP65 revision A1 and A2 can't do MSI */
1390 if (board_id == board_ahci_mcp65 &&
1391 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1392 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1393
Shane Huange427fe02008-12-30 10:53:41 +08001394 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1395 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1396 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1397
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001398 /* only some SB600s can do 64bit DMA */
1399 if (ahci_sb600_enable_64bit(pdev))
1400 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001401
Alessandro Rubini318893e2012-01-06 13:33:39 +01001402 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001403
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001404 /* must set flag prior to save config in order to take effect */
1405 if (ahci_broken_devslp(pdev))
1406 hpriv->flags |= AHCI_HFLAG_NO_DEVSLP;
1407
Tejun Heo4447d352007-04-17 23:44:08 +09001408 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001409 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410
Tejun Heo4447d352007-04-17 23:44:08 +09001411 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001412 if (hpriv->cap & HOST_CAP_NCQ) {
1413 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001414 /*
1415 * Auto-activate optimization is supposed to be
1416 * supported on all AHCI controllers indicating NCQ
1417 * capability, but it seems to be broken on some
1418 * chipsets including NVIDIAs.
1419 */
1420 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001421 pi.flags |= ATA_FLAG_FPDMA_AA;
Marc Carino40fb59e2013-08-24 23:22:49 -07001422
1423 /*
1424 * All AHCI controllers should be forward-compatible
1425 * with the new auxiliary field. This code should be
1426 * conditionalized if any buggy AHCI controllers are
1427 * encountered.
1428 */
1429 pi.flags |= ATA_FLAG_FPDMA_AUX;
Robert Hancock453d3132010-01-26 22:33:23 -06001430 }
Tejun Heo4447d352007-04-17 23:44:08 +09001431
Tejun Heo7d50b602007-09-23 13:19:54 +09001432 if (hpriv->cap & HOST_CAP_PMP)
1433 pi.flags |= ATA_FLAG_PMP;
1434
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001435 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001436
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001437 if (ahci_broken_system_poweroff(pdev)) {
1438 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1439 dev_info(&pdev->dev,
1440 "quirky BIOS, skipping spindown on poweroff\n");
1441 }
1442
Tejun Heo9b10ae82009-05-30 20:50:12 +09001443 if (ahci_broken_suspend(pdev)) {
1444 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001445 dev_warn(&pdev->dev,
1446 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001447 }
1448
Tejun Heo55946392009-08-04 14:30:08 +09001449 if (ahci_broken_online(pdev)) {
1450 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1451 dev_info(&pdev->dev,
1452 "online status unreliable, applying workaround\n");
1453 }
1454
Tejun Heo837f5f82008-02-06 15:13:51 +09001455 /* CAP.NP sometimes indicate the index of the last enabled
1456 * port, at other times, that of the last possible port, so
1457 * determining the maximum port number requires looking at
1458 * both CAP.NP and port_map.
1459 */
1460 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1461
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001462 n_msis = ahci_init_interrupts(pdev, n_ports, hpriv);
1463 if (n_msis > 1)
1464 hpriv->flags |= AHCI_HFLAG_MULTI_MSI;
1465
Tejun Heo837f5f82008-02-06 15:13:51 +09001466 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001467 if (!host)
1468 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001469 host->private_data = hpriv;
1470
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001471 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001472 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001473 else
Jingoo Hand2782d92013-10-05 09:15:16 +09001474 dev_info(&pdev->dev, "SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001475
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001476 if (pi.flags & ATA_FLAG_EM)
1477 ahci_reset_em(host);
1478
Tejun Heo4447d352007-04-17 23:44:08 +09001479 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001480 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001481
Alessandro Rubini318893e2012-01-06 13:33:39 +01001482 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1483 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001484 0x100 + ap->port_no * 0x80, "port");
1485
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001486 /* set enclosure management message type */
1487 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001488 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001489
1490
Jeff Garzikdab632e2007-05-28 08:33:01 -04001491 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001492 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001493 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001494 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495
Tejun Heoedc93052007-10-25 14:59:16 +09001496 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1497 ahci_p5wdh_workaround(host);
1498
Tejun Heof80ae7e2009-09-16 04:18:03 +09001499 /* apply gtf filter quirk */
1500 ahci_gtf_filter_workaround(host);
1501
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001503 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001504 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001505 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506
Anton Vorontsov33030402010-03-03 20:17:39 +03001507 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001508 if (rc)
1509 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001510
Anton Vorontsov781d6552010-03-03 20:17:42 +03001511 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001512 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513
Tejun Heo4447d352007-04-17 23:44:08 +09001514 pci_set_master(pdev);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001515
1516 if (hpriv->flags & AHCI_HFLAG_MULTI_MSI)
1517 return ahci_host_activate(host, pdev->irq, n_msis);
1518
Tejun Heo4447d352007-04-17 23:44:08 +09001519 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1520 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001521}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522
Axel Lin2fc75da2012-04-19 13:43:05 +08001523module_pci_driver(ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524
1525MODULE_AUTHOR("Jeff Garzik");
1526MODULE_DESCRIPTION("AHCI SATA low-level driver");
1527MODULE_LICENSE("GPL");
1528MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001529MODULE_VERSION(DRV_VERSION);