blob: c1042ea501361cd3dceb8698c6d1c2515d24abe2 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Matt Roper465c1202014-05-29 08:06:54 -070075};
76
Matt Roper3d7d6512014-06-10 08:28:13 -070077/* Cursor formats */
78static const uint32_t intel_cursor_formats[] = {
79 DRM_FORMAT_ARGB8888,
80};
81
Chris Wilson6b383a72010-09-13 13:54:26 +010082static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080083
Jesse Barnesf1f644d2013-06-27 00:39:25 +030084static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020085 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030086static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020087 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030089static int intel_set_mode(struct drm_crtc *crtc,
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020090 struct drm_atomic_state *state);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080091static int intel_framebuffer_init(struct drm_device *dev,
92 struct intel_framebuffer *ifb,
93 struct drm_mode_fb_cmd2 *mode_cmd,
94 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020095static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
96static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020097static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070098 struct intel_link_m_n *m_n,
99 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200100static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200101static void haswell_set_pipeconf(struct drm_crtc *crtc);
102static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200103static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200104 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800107static void intel_begin_crtc_commit(struct drm_crtc *crtc);
108static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700109static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
110 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200111static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
112 int num_connectors);
Maarten Lankhorstce22dba2015-04-21 17:12:56 +0300113static void intel_crtc_enable_planes(struct drm_crtc *crtc);
114static void intel_crtc_disable_planes(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100115
Dave Airlie0e32b392014-05-02 14:02:48 +1000116static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
117{
118 if (!connector->mst_port)
119 return connector->encoder;
120 else
121 return &connector->mst_port->mst_encoders[pipe]->base;
122}
123
Jesse Barnes79e53942008-11-07 14:24:08 -0800124typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800126} intel_range_t;
127
128typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400129 int dot_limit;
130 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800131} intel_p2_t;
132
Ma Lingd4906092009-03-18 20:13:27 +0800133typedef struct intel_limit intel_limit_t;
134struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400135 intel_range_t dot, vco, n, m, m1, m2, p, p1;
136 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800137};
Jesse Barnes79e53942008-11-07 14:24:08 -0800138
Daniel Vetterd2acd212012-10-20 20:57:43 +0200139int
140intel_pch_rawclk(struct drm_device *dev)
141{
142 struct drm_i915_private *dev_priv = dev->dev_private;
143
144 WARN_ON(!HAS_PCH_SPLIT(dev));
145
146 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
147}
148
Chris Wilson021357a2010-09-07 20:54:59 +0100149static inline u32 /* units of 100MHz */
150intel_fdi_link_freq(struct drm_device *dev)
151{
Chris Wilson8b99e682010-10-13 09:59:17 +0100152 if (IS_GEN5(dev)) {
153 struct drm_i915_private *dev_priv = dev->dev_private;
154 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
155 } else
156 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100157}
158
Daniel Vetter5d536e22013-07-06 12:52:06 +0200159static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400160 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200161 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200162 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400163 .m = { .min = 96, .max = 140 },
164 .m1 = { .min = 18, .max = 26 },
165 .m2 = { .min = 6, .max = 16 },
166 .p = { .min = 4, .max = 128 },
167 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700168 .p2 = { .dot_limit = 165000,
169 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700170};
171
Daniel Vetter5d536e22013-07-06 12:52:06 +0200172static const intel_limit_t intel_limits_i8xx_dvo = {
173 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200174 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200175 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200176 .m = { .min = 96, .max = 140 },
177 .m1 = { .min = 18, .max = 26 },
178 .m2 = { .min = 6, .max = 16 },
179 .p = { .min = 4, .max = 128 },
180 .p1 = { .min = 2, .max = 33 },
181 .p2 = { .dot_limit = 165000,
182 .p2_slow = 4, .p2_fast = 4 },
183};
184
Keith Packarde4b36692009-06-05 19:22:17 -0700185static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400186 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200187 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200188 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400189 .m = { .min = 96, .max = 140 },
190 .m1 = { .min = 18, .max = 26 },
191 .m2 = { .min = 6, .max = 16 },
192 .p = { .min = 4, .max = 128 },
193 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700194 .p2 = { .dot_limit = 165000,
195 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700196};
Eric Anholt273e27c2011-03-30 13:01:10 -0700197
Keith Packarde4b36692009-06-05 19:22:17 -0700198static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400199 .dot = { .min = 20000, .max = 400000 },
200 .vco = { .min = 1400000, .max = 2800000 },
201 .n = { .min = 1, .max = 6 },
202 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100203 .m1 = { .min = 8, .max = 18 },
204 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400205 .p = { .min = 5, .max = 80 },
206 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700207 .p2 = { .dot_limit = 200000,
208 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700209};
210
211static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400212 .dot = { .min = 20000, .max = 400000 },
213 .vco = { .min = 1400000, .max = 2800000 },
214 .n = { .min = 1, .max = 6 },
215 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100216 .m1 = { .min = 8, .max = 18 },
217 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400218 .p = { .min = 7, .max = 98 },
219 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700220 .p2 = { .dot_limit = 112000,
221 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700222};
223
Eric Anholt273e27c2011-03-30 13:01:10 -0700224
Keith Packarde4b36692009-06-05 19:22:17 -0700225static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700226 .dot = { .min = 25000, .max = 270000 },
227 .vco = { .min = 1750000, .max = 3500000},
228 .n = { .min = 1, .max = 4 },
229 .m = { .min = 104, .max = 138 },
230 .m1 = { .min = 17, .max = 23 },
231 .m2 = { .min = 5, .max = 11 },
232 .p = { .min = 10, .max = 30 },
233 .p1 = { .min = 1, .max = 3},
234 .p2 = { .dot_limit = 270000,
235 .p2_slow = 10,
236 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800237 },
Keith Packarde4b36692009-06-05 19:22:17 -0700238};
239
240static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700241 .dot = { .min = 22000, .max = 400000 },
242 .vco = { .min = 1750000, .max = 3500000},
243 .n = { .min = 1, .max = 4 },
244 .m = { .min = 104, .max = 138 },
245 .m1 = { .min = 16, .max = 23 },
246 .m2 = { .min = 5, .max = 11 },
247 .p = { .min = 5, .max = 80 },
248 .p1 = { .min = 1, .max = 8},
249 .p2 = { .dot_limit = 165000,
250 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700251};
252
253static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700254 .dot = { .min = 20000, .max = 115000 },
255 .vco = { .min = 1750000, .max = 3500000 },
256 .n = { .min = 1, .max = 3 },
257 .m = { .min = 104, .max = 138 },
258 .m1 = { .min = 17, .max = 23 },
259 .m2 = { .min = 5, .max = 11 },
260 .p = { .min = 28, .max = 112 },
261 .p1 = { .min = 2, .max = 8 },
262 .p2 = { .dot_limit = 0,
263 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800264 },
Keith Packarde4b36692009-06-05 19:22:17 -0700265};
266
267static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700268 .dot = { .min = 80000, .max = 224000 },
269 .vco = { .min = 1750000, .max = 3500000 },
270 .n = { .min = 1, .max = 3 },
271 .m = { .min = 104, .max = 138 },
272 .m1 = { .min = 17, .max = 23 },
273 .m2 = { .min = 5, .max = 11 },
274 .p = { .min = 14, .max = 42 },
275 .p1 = { .min = 2, .max = 6 },
276 .p2 = { .dot_limit = 0,
277 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800278 },
Keith Packarde4b36692009-06-05 19:22:17 -0700279};
280
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500281static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400282 .dot = { .min = 20000, .max = 400000},
283 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700284 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400285 .n = { .min = 3, .max = 6 },
286 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400288 .m1 = { .min = 0, .max = 0 },
289 .m2 = { .min = 0, .max = 254 },
290 .p = { .min = 5, .max = 80 },
291 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700292 .p2 = { .dot_limit = 200000,
293 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700294};
295
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500296static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400297 .dot = { .min = 20000, .max = 400000 },
298 .vco = { .min = 1700000, .max = 3500000 },
299 .n = { .min = 3, .max = 6 },
300 .m = { .min = 2, .max = 256 },
301 .m1 = { .min = 0, .max = 0 },
302 .m2 = { .min = 0, .max = 254 },
303 .p = { .min = 7, .max = 112 },
304 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700305 .p2 = { .dot_limit = 112000,
306 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700307};
308
Eric Anholt273e27c2011-03-30 13:01:10 -0700309/* Ironlake / Sandybridge
310 *
311 * We calculate clock using (register_value + 2) for N/M1/M2, so here
312 * the range value for them is (actual_value - 2).
313 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800314static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700315 .dot = { .min = 25000, .max = 350000 },
316 .vco = { .min = 1760000, .max = 3510000 },
317 .n = { .min = 1, .max = 5 },
318 .m = { .min = 79, .max = 127 },
319 .m1 = { .min = 12, .max = 22 },
320 .m2 = { .min = 5, .max = 9 },
321 .p = { .min = 5, .max = 80 },
322 .p1 = { .min = 1, .max = 8 },
323 .p2 = { .dot_limit = 225000,
324 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700325};
326
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800327static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700328 .dot = { .min = 25000, .max = 350000 },
329 .vco = { .min = 1760000, .max = 3510000 },
330 .n = { .min = 1, .max = 3 },
331 .m = { .min = 79, .max = 118 },
332 .m1 = { .min = 12, .max = 22 },
333 .m2 = { .min = 5, .max = 9 },
334 .p = { .min = 28, .max = 112 },
335 .p1 = { .min = 2, .max = 8 },
336 .p2 = { .dot_limit = 225000,
337 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800338};
339
340static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700341 .dot = { .min = 25000, .max = 350000 },
342 .vco = { .min = 1760000, .max = 3510000 },
343 .n = { .min = 1, .max = 3 },
344 .m = { .min = 79, .max = 127 },
345 .m1 = { .min = 12, .max = 22 },
346 .m2 = { .min = 5, .max = 9 },
347 .p = { .min = 14, .max = 56 },
348 .p1 = { .min = 2, .max = 8 },
349 .p2 = { .dot_limit = 225000,
350 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800351};
352
Eric Anholt273e27c2011-03-30 13:01:10 -0700353/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800354static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700355 .dot = { .min = 25000, .max = 350000 },
356 .vco = { .min = 1760000, .max = 3510000 },
357 .n = { .min = 1, .max = 2 },
358 .m = { .min = 79, .max = 126 },
359 .m1 = { .min = 12, .max = 22 },
360 .m2 = { .min = 5, .max = 9 },
361 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400362 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700363 .p2 = { .dot_limit = 225000,
364 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800365};
366
367static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700368 .dot = { .min = 25000, .max = 350000 },
369 .vco = { .min = 1760000, .max = 3510000 },
370 .n = { .min = 1, .max = 3 },
371 .m = { .min = 79, .max = 126 },
372 .m1 = { .min = 12, .max = 22 },
373 .m2 = { .min = 5, .max = 9 },
374 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400375 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700376 .p2 = { .dot_limit = 225000,
377 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800378};
379
Ville Syrjälädc730512013-09-24 21:26:30 +0300380static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300381 /*
382 * These are the data rate limits (measured in fast clocks)
383 * since those are the strictest limits we have. The fast
384 * clock and actual rate limits are more relaxed, so checking
385 * them would make no difference.
386 */
387 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200388 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700389 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700390 .m1 = { .min = 2, .max = 3 },
391 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300392 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300393 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700394};
395
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300396static const intel_limit_t intel_limits_chv = {
397 /*
398 * These are the data rate limits (measured in fast clocks)
399 * since those are the strictest limits we have. The fast
400 * clock and actual rate limits are more relaxed, so checking
401 * them would make no difference.
402 */
403 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200404 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300405 .n = { .min = 1, .max = 1 },
406 .m1 = { .min = 2, .max = 2 },
407 .m2 = { .min = 24 << 22, .max = 175 << 22 },
408 .p1 = { .min = 2, .max = 4 },
409 .p2 = { .p2_slow = 1, .p2_fast = 14 },
410};
411
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200412static const intel_limit_t intel_limits_bxt = {
413 /* FIXME: find real dot limits */
414 .dot = { .min = 0, .max = INT_MAX },
415 .vco = { .min = 4800000, .max = 6480000 },
416 .n = { .min = 1, .max = 1 },
417 .m1 = { .min = 2, .max = 2 },
418 /* FIXME: find real m2 limits */
419 .m2 = { .min = 2 << 22, .max = 255 << 22 },
420 .p1 = { .min = 2, .max = 4 },
421 .p2 = { .p2_slow = 1, .p2_fast = 20 },
422};
423
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300424static void vlv_clock(int refclk, intel_clock_t *clock)
425{
426 clock->m = clock->m1 * clock->m2;
427 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200428 if (WARN_ON(clock->n == 0 || clock->p == 0))
429 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300430 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
431 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300432}
433
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300434/**
435 * Returns whether any output on the specified pipe is of the specified type
436 */
Damien Lespiau40935612014-10-29 11:16:59 +0000437bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300438{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300439 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300440 struct intel_encoder *encoder;
441
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300442 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300443 if (encoder->type == type)
444 return true;
445
446 return false;
447}
448
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200449/**
450 * Returns whether any output on the specified pipe will have the specified
451 * type after a staged modeset is complete, i.e., the same as
452 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
453 * encoder->crtc.
454 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200455static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
456 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200457{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200458 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300459 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200460 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200461 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200462 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200463
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300464 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200465 if (connector_state->crtc != crtc_state->base.crtc)
466 continue;
467
468 num_connectors++;
469
470 encoder = to_intel_encoder(connector_state->best_encoder);
471 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200472 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200473 }
474
475 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200476
477 return false;
478}
479
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200480static const intel_limit_t *
481intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800482{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200483 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800484 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800485
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200486 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100487 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000488 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800489 limit = &intel_limits_ironlake_dual_lvds_100m;
490 else
491 limit = &intel_limits_ironlake_dual_lvds;
492 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000493 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800494 limit = &intel_limits_ironlake_single_lvds_100m;
495 else
496 limit = &intel_limits_ironlake_single_lvds;
497 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200498 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800499 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800500
501 return limit;
502}
503
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200504static const intel_limit_t *
505intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800506{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200507 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800508 const intel_limit_t *limit;
509
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200510 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100511 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700512 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800513 else
Keith Packarde4b36692009-06-05 19:22:17 -0700514 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200515 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
516 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700517 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200518 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700519 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800520 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700521 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800522
523 return limit;
524}
525
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200526static const intel_limit_t *
527intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800528{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200529 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800530 const intel_limit_t *limit;
531
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200532 if (IS_BROXTON(dev))
533 limit = &intel_limits_bxt;
534 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200535 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800536 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200537 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500538 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200539 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500540 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800541 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500542 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300543 } else if (IS_CHERRYVIEW(dev)) {
544 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700545 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300546 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100547 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200548 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100549 limit = &intel_limits_i9xx_lvds;
550 else
551 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800552 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200553 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700554 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200555 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700556 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200557 else
558 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800559 }
560 return limit;
561}
562
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500563/* m1 is reserved as 0 in Pineview, n is a ring counter */
564static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800565{
Shaohua Li21778322009-02-23 15:19:16 +0800566 clock->m = clock->m2 + 2;
567 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200568 if (WARN_ON(clock->n == 0 || clock->p == 0))
569 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300570 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
571 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800572}
573
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200574static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
575{
576 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
577}
578
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200579static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800580{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200581 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800582 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200583 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
584 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300585 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
586 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800587}
588
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300589static void chv_clock(int refclk, intel_clock_t *clock)
590{
591 clock->m = clock->m1 * clock->m2;
592 clock->p = clock->p1 * clock->p2;
593 if (WARN_ON(clock->n == 0 || clock->p == 0))
594 return;
595 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
596 clock->n << 22);
597 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
598}
599
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800600#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800601/**
602 * Returns whether the given set of divisors are valid for a given refclk with
603 * the given connectors.
604 */
605
Chris Wilson1b894b52010-12-14 20:04:54 +0000606static bool intel_PLL_is_valid(struct drm_device *dev,
607 const intel_limit_t *limit,
608 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800609{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300610 if (clock->n < limit->n.min || limit->n.max < clock->n)
611 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400613 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800614 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400615 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800616 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400617 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300618
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200619 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300620 if (clock->m1 <= clock->m2)
621 INTELPllInvalid("m1 <= m2\n");
622
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200623 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300624 if (clock->p < limit->p.min || limit->p.max < clock->p)
625 INTELPllInvalid("p out of range\n");
626 if (clock->m < limit->m.min || limit->m.max < clock->m)
627 INTELPllInvalid("m out of range\n");
628 }
629
Jesse Barnes79e53942008-11-07 14:24:08 -0800630 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400631 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800632 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
633 * connector, etc., rather than just a single range.
634 */
635 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400636 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800637
638 return true;
639}
640
Ma Lingd4906092009-03-18 20:13:27 +0800641static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200642i9xx_find_best_dpll(const intel_limit_t *limit,
643 struct intel_crtc_state *crtc_state,
Sean Paulcec2f352012-01-10 15:09:36 -0800644 int target, int refclk, intel_clock_t *match_clock,
645 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800646{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200647 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300648 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800649 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800650 int err = target;
651
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200652 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800653 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100654 * For LVDS just rely on its current settings for dual-channel.
655 * We haven't figured out how to reliably set up different
656 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800657 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100658 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800659 clock.p2 = limit->p2.p2_fast;
660 else
661 clock.p2 = limit->p2.p2_slow;
662 } else {
663 if (target < limit->p2.dot_limit)
664 clock.p2 = limit->p2.p2_slow;
665 else
666 clock.p2 = limit->p2.p2_fast;
667 }
668
Akshay Joshi0206e352011-08-16 15:34:10 -0400669 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800670
Zhao Yakui42158662009-11-20 11:24:18 +0800671 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
672 clock.m1++) {
673 for (clock.m2 = limit->m2.min;
674 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200675 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800676 break;
677 for (clock.n = limit->n.min;
678 clock.n <= limit->n.max; clock.n++) {
679 for (clock.p1 = limit->p1.min;
680 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800681 int this_err;
682
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200683 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000684 if (!intel_PLL_is_valid(dev, limit,
685 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800686 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800687 if (match_clock &&
688 clock.p != match_clock->p)
689 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800690
691 this_err = abs(clock.dot - target);
692 if (this_err < err) {
693 *best_clock = clock;
694 err = this_err;
695 }
696 }
697 }
698 }
699 }
700
701 return (err != target);
702}
703
Ma Lingd4906092009-03-18 20:13:27 +0800704static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200705pnv_find_best_dpll(const intel_limit_t *limit,
706 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200707 int target, int refclk, intel_clock_t *match_clock,
708 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200709{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200710 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300711 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200712 intel_clock_t clock;
713 int err = target;
714
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200715 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200716 /*
717 * For LVDS just rely on its current settings for dual-channel.
718 * We haven't figured out how to reliably set up different
719 * single/dual channel state, if we even can.
720 */
721 if (intel_is_dual_link_lvds(dev))
722 clock.p2 = limit->p2.p2_fast;
723 else
724 clock.p2 = limit->p2.p2_slow;
725 } else {
726 if (target < limit->p2.dot_limit)
727 clock.p2 = limit->p2.p2_slow;
728 else
729 clock.p2 = limit->p2.p2_fast;
730 }
731
732 memset(best_clock, 0, sizeof(*best_clock));
733
734 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
735 clock.m1++) {
736 for (clock.m2 = limit->m2.min;
737 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200738 for (clock.n = limit->n.min;
739 clock.n <= limit->n.max; clock.n++) {
740 for (clock.p1 = limit->p1.min;
741 clock.p1 <= limit->p1.max; clock.p1++) {
742 int this_err;
743
744 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800745 if (!intel_PLL_is_valid(dev, limit,
746 &clock))
747 continue;
748 if (match_clock &&
749 clock.p != match_clock->p)
750 continue;
751
752 this_err = abs(clock.dot - target);
753 if (this_err < err) {
754 *best_clock = clock;
755 err = this_err;
756 }
757 }
758 }
759 }
760 }
761
762 return (err != target);
763}
764
Ma Lingd4906092009-03-18 20:13:27 +0800765static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200766g4x_find_best_dpll(const intel_limit_t *limit,
767 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200768 int target, int refclk, intel_clock_t *match_clock,
769 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800770{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200771 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300772 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800773 intel_clock_t clock;
774 int max_n;
775 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400776 /* approximately equals target * 0.00585 */
777 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800778 found = false;
779
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200780 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100781 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800782 clock.p2 = limit->p2.p2_fast;
783 else
784 clock.p2 = limit->p2.p2_slow;
785 } else {
786 if (target < limit->p2.dot_limit)
787 clock.p2 = limit->p2.p2_slow;
788 else
789 clock.p2 = limit->p2.p2_fast;
790 }
791
792 memset(best_clock, 0, sizeof(*best_clock));
793 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200794 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800795 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200796 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800797 for (clock.m1 = limit->m1.max;
798 clock.m1 >= limit->m1.min; clock.m1--) {
799 for (clock.m2 = limit->m2.max;
800 clock.m2 >= limit->m2.min; clock.m2--) {
801 for (clock.p1 = limit->p1.max;
802 clock.p1 >= limit->p1.min; clock.p1--) {
803 int this_err;
804
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200805 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000806 if (!intel_PLL_is_valid(dev, limit,
807 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800808 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000809
810 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800811 if (this_err < err_most) {
812 *best_clock = clock;
813 err_most = this_err;
814 max_n = clock.n;
815 found = true;
816 }
817 }
818 }
819 }
820 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800821 return found;
822}
Ma Lingd4906092009-03-18 20:13:27 +0800823
Imre Deakd5dd62b2015-03-17 11:40:03 +0200824/*
825 * Check if the calculated PLL configuration is more optimal compared to the
826 * best configuration and error found so far. Return the calculated error.
827 */
828static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
829 const intel_clock_t *calculated_clock,
830 const intel_clock_t *best_clock,
831 unsigned int best_error_ppm,
832 unsigned int *error_ppm)
833{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200834 /*
835 * For CHV ignore the error and consider only the P value.
836 * Prefer a bigger P value based on HW requirements.
837 */
838 if (IS_CHERRYVIEW(dev)) {
839 *error_ppm = 0;
840
841 return calculated_clock->p > best_clock->p;
842 }
843
Imre Deak24be4e42015-03-17 11:40:04 +0200844 if (WARN_ON_ONCE(!target_freq))
845 return false;
846
Imre Deakd5dd62b2015-03-17 11:40:03 +0200847 *error_ppm = div_u64(1000000ULL *
848 abs(target_freq - calculated_clock->dot),
849 target_freq);
850 /*
851 * Prefer a better P value over a better (smaller) error if the error
852 * is small. Ensure this preference for future configurations too by
853 * setting the error to 0.
854 */
855 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
856 *error_ppm = 0;
857
858 return true;
859 }
860
861 return *error_ppm + 10 < best_error_ppm;
862}
863
Zhenyu Wang2c072452009-06-05 15:38:42 +0800864static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200865vlv_find_best_dpll(const intel_limit_t *limit,
866 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200867 int target, int refclk, intel_clock_t *match_clock,
868 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700869{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200870 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300871 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300872 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300873 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300874 /* min update 19.2 MHz */
875 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300876 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700877
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300878 target *= 5; /* fast clock */
879
880 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700881
882 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300883 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300884 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300885 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300886 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300887 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700888 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300889 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200890 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300891
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300892 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
893 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300894
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300895 vlv_clock(refclk, &clock);
896
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300897 if (!intel_PLL_is_valid(dev, limit,
898 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300899 continue;
900
Imre Deakd5dd62b2015-03-17 11:40:03 +0200901 if (!vlv_PLL_is_optimal(dev, target,
902 &clock,
903 best_clock,
904 bestppm, &ppm))
905 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300906
Imre Deakd5dd62b2015-03-17 11:40:03 +0200907 *best_clock = clock;
908 bestppm = ppm;
909 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700910 }
911 }
912 }
913 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700914
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300915 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700916}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700917
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300918static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200919chv_find_best_dpll(const intel_limit_t *limit,
920 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300921 int target, int refclk, intel_clock_t *match_clock,
922 intel_clock_t *best_clock)
923{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200924 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300925 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200926 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300927 intel_clock_t clock;
928 uint64_t m2;
929 int found = false;
930
931 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200932 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300933
934 /*
935 * Based on hardware doc, the n always set to 1, and m1 always
936 * set to 2. If requires to support 200Mhz refclk, we need to
937 * revisit this because n may not 1 anymore.
938 */
939 clock.n = 1, clock.m1 = 2;
940 target *= 5; /* fast clock */
941
942 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
943 for (clock.p2 = limit->p2.p2_fast;
944 clock.p2 >= limit->p2.p2_slow;
945 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200946 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300947
948 clock.p = clock.p1 * clock.p2;
949
950 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
951 clock.n) << 22, refclk * clock.m1);
952
953 if (m2 > INT_MAX/clock.m1)
954 continue;
955
956 clock.m2 = m2;
957
958 chv_clock(refclk, &clock);
959
960 if (!intel_PLL_is_valid(dev, limit, &clock))
961 continue;
962
Imre Deak9ca3ba02015-03-17 11:40:05 +0200963 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
964 best_error_ppm, &error_ppm))
965 continue;
966
967 *best_clock = clock;
968 best_error_ppm = error_ppm;
969 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300970 }
971 }
972
973 return found;
974}
975
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200976bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
977 intel_clock_t *best_clock)
978{
979 int refclk = i9xx_get_refclk(crtc_state, 0);
980
981 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
982 target_clock, refclk, NULL, best_clock);
983}
984
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300985bool intel_crtc_active(struct drm_crtc *crtc)
986{
987 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
988
989 /* Be paranoid as we can arrive here with only partial
990 * state retrieved from the hardware during setup.
991 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100992 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300993 * as Haswell has gained clock readout/fastboot support.
994 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000995 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300996 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700997 *
998 * FIXME: The intel_crtc->active here should be switched to
999 * crtc->state->active once we have proper CRTC states wired up
1000 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001001 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001002 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001003 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001004}
1005
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001006enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1007 enum pipe pipe)
1008{
1009 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1011
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001012 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001013}
1014
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001015static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1016{
1017 struct drm_i915_private *dev_priv = dev->dev_private;
1018 u32 reg = PIPEDSL(pipe);
1019 u32 line1, line2;
1020 u32 line_mask;
1021
1022 if (IS_GEN2(dev))
1023 line_mask = DSL_LINEMASK_GEN2;
1024 else
1025 line_mask = DSL_LINEMASK_GEN3;
1026
1027 line1 = I915_READ(reg) & line_mask;
1028 mdelay(5);
1029 line2 = I915_READ(reg) & line_mask;
1030
1031 return line1 == line2;
1032}
1033
Keith Packardab7ad7f2010-10-03 00:33:06 -07001034/*
1035 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001036 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001037 *
1038 * After disabling a pipe, we can't wait for vblank in the usual way,
1039 * spinning on the vblank interrupt status bit, since we won't actually
1040 * see an interrupt when the pipe is disabled.
1041 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001042 * On Gen4 and above:
1043 * wait for the pipe register state bit to turn off
1044 *
1045 * Otherwise:
1046 * wait for the display line value to settle (it usually
1047 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001048 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001049 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001050static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001051{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001052 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001053 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001054 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001055 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001056
Keith Packardab7ad7f2010-10-03 00:33:06 -07001057 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001058 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001059
Keith Packardab7ad7f2010-10-03 00:33:06 -07001060 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001061 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1062 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001063 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001064 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001065 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001066 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001067 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001068 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001069}
1070
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001071/*
1072 * ibx_digital_port_connected - is the specified port connected?
1073 * @dev_priv: i915 private structure
1074 * @port: the port to test
1075 *
1076 * Returns true if @port is connected, false otherwise.
1077 */
1078bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1079 struct intel_digital_port *port)
1080{
1081 u32 bit;
1082
Damien Lespiauc36346e2012-12-13 16:09:03 +00001083 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001084 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001085 case PORT_B:
1086 bit = SDE_PORTB_HOTPLUG;
1087 break;
1088 case PORT_C:
1089 bit = SDE_PORTC_HOTPLUG;
1090 break;
1091 case PORT_D:
1092 bit = SDE_PORTD_HOTPLUG;
1093 break;
1094 default:
1095 return true;
1096 }
1097 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001098 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001099 case PORT_B:
1100 bit = SDE_PORTB_HOTPLUG_CPT;
1101 break;
1102 case PORT_C:
1103 bit = SDE_PORTC_HOTPLUG_CPT;
1104 break;
1105 case PORT_D:
1106 bit = SDE_PORTD_HOTPLUG_CPT;
1107 break;
1108 default:
1109 return true;
1110 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001111 }
1112
1113 return I915_READ(SDEISR) & bit;
1114}
1115
Jesse Barnesb24e7172011-01-04 15:09:30 -08001116static const char *state_string(bool enabled)
1117{
1118 return enabled ? "on" : "off";
1119}
1120
1121/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001122void assert_pll(struct drm_i915_private *dev_priv,
1123 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001124{
1125 int reg;
1126 u32 val;
1127 bool cur_state;
1128
1129 reg = DPLL(pipe);
1130 val = I915_READ(reg);
1131 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001132 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001133 "PLL state assertion failure (expected %s, current %s)\n",
1134 state_string(state), state_string(cur_state));
1135}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001136
Jani Nikula23538ef2013-08-27 15:12:22 +03001137/* XXX: the dsi pll is shared between MIPI DSI ports */
1138static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1139{
1140 u32 val;
1141 bool cur_state;
1142
Ville Syrjäläa5805162015-05-26 20:42:30 +03001143 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001144 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001145 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001146
1147 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001148 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001149 "DSI PLL state assertion failure (expected %s, current %s)\n",
1150 state_string(state), state_string(cur_state));
1151}
1152#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1153#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1154
Daniel Vetter55607e82013-06-16 21:42:39 +02001155struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001156intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001157{
Daniel Vettere2b78262013-06-07 23:10:03 +02001158 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1159
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001160 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001161 return NULL;
1162
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001163 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001164}
1165
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001167void assert_shared_dpll(struct drm_i915_private *dev_priv,
1168 struct intel_shared_dpll *pll,
1169 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001170{
Jesse Barnes040484a2011-01-03 12:14:26 -08001171 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001172 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001173
Chris Wilson92b27b02012-05-20 18:10:50 +01001174 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001175 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001176 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001177
Daniel Vetter53589012013-06-05 13:34:16 +02001178 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001179 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001180 "%s assertion failure (expected %s, current %s)\n",
1181 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001182}
Jesse Barnes040484a2011-01-03 12:14:26 -08001183
1184static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1185 enum pipe pipe, bool state)
1186{
1187 int reg;
1188 u32 val;
1189 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001190 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1191 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001192
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001193 if (HAS_DDI(dev_priv->dev)) {
1194 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001195 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001196 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001197 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001198 } else {
1199 reg = FDI_TX_CTL(pipe);
1200 val = I915_READ(reg);
1201 cur_state = !!(val & FDI_TX_ENABLE);
1202 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001203 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001204 "FDI TX state assertion failure (expected %s, current %s)\n",
1205 state_string(state), state_string(cur_state));
1206}
1207#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1208#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1209
1210static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1211 enum pipe pipe, bool state)
1212{
1213 int reg;
1214 u32 val;
1215 bool cur_state;
1216
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001217 reg = FDI_RX_CTL(pipe);
1218 val = I915_READ(reg);
1219 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001220 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001221 "FDI RX state assertion failure (expected %s, current %s)\n",
1222 state_string(state), state_string(cur_state));
1223}
1224#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1225#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1226
1227static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1228 enum pipe pipe)
1229{
1230 int reg;
1231 u32 val;
1232
1233 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001234 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001235 return;
1236
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001237 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001238 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001239 return;
1240
Jesse Barnes040484a2011-01-03 12:14:26 -08001241 reg = FDI_TX_CTL(pipe);
1242 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001243 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001244}
1245
Daniel Vetter55607e82013-06-16 21:42:39 +02001246void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1247 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001248{
1249 int reg;
1250 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001251 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001252
1253 reg = FDI_RX_CTL(pipe);
1254 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001255 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001256 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001257 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1258 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001259}
1260
Daniel Vetterb680c372014-09-19 18:27:27 +02001261void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1262 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001263{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001264 struct drm_device *dev = dev_priv->dev;
1265 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001266 u32 val;
1267 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001268 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001269
Jani Nikulabedd4db2014-08-22 15:04:13 +03001270 if (WARN_ON(HAS_DDI(dev)))
1271 return;
1272
1273 if (HAS_PCH_SPLIT(dev)) {
1274 u32 port_sel;
1275
Jesse Barnesea0760c2011-01-04 15:09:32 -08001276 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001277 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1278
1279 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1280 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1281 panel_pipe = PIPE_B;
1282 /* XXX: else fix for eDP */
1283 } else if (IS_VALLEYVIEW(dev)) {
1284 /* presumably write lock depends on pipe, not port select */
1285 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1286 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001287 } else {
1288 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001289 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1290 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001291 }
1292
1293 val = I915_READ(pp_reg);
1294 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001295 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001296 locked = false;
1297
Rob Clarke2c719b2014-12-15 13:56:32 -05001298 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001299 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001300 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001301}
1302
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001303static void assert_cursor(struct drm_i915_private *dev_priv,
1304 enum pipe pipe, bool state)
1305{
1306 struct drm_device *dev = dev_priv->dev;
1307 bool cur_state;
1308
Paulo Zanonid9d82082014-02-27 16:30:56 -03001309 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001310 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001311 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001312 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001313
Rob Clarke2c719b2014-12-15 13:56:32 -05001314 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001315 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1316 pipe_name(pipe), state_string(state), state_string(cur_state));
1317}
1318#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1319#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1320
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001321void assert_pipe(struct drm_i915_private *dev_priv,
1322 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001323{
1324 int reg;
1325 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001326 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001327 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1328 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001329
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001330 /* if we need the pipe quirk it must be always on */
1331 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1332 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001333 state = true;
1334
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001335 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001336 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001337 cur_state = false;
1338 } else {
1339 reg = PIPECONF(cpu_transcoder);
1340 val = I915_READ(reg);
1341 cur_state = !!(val & PIPECONF_ENABLE);
1342 }
1343
Rob Clarke2c719b2014-12-15 13:56:32 -05001344 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001345 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001346 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001347}
1348
Chris Wilson931872f2012-01-16 23:01:13 +00001349static void assert_plane(struct drm_i915_private *dev_priv,
1350 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001351{
1352 int reg;
1353 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001354 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001355
1356 reg = DSPCNTR(plane);
1357 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001358 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001359 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001360 "plane %c assertion failure (expected %s, current %s)\n",
1361 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001362}
1363
Chris Wilson931872f2012-01-16 23:01:13 +00001364#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1365#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1366
Jesse Barnesb24e7172011-01-04 15:09:30 -08001367static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1368 enum pipe pipe)
1369{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001370 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001371 int reg, i;
1372 u32 val;
1373 int cur_pipe;
1374
Ville Syrjälä653e1022013-06-04 13:49:05 +03001375 /* Primary planes are fixed to pipes on gen4+ */
1376 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001377 reg = DSPCNTR(pipe);
1378 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001379 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001380 "plane %c assertion failure, should be disabled but not\n",
1381 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001382 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001383 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001384
Jesse Barnesb24e7172011-01-04 15:09:30 -08001385 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001386 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001387 reg = DSPCNTR(i);
1388 val = I915_READ(reg);
1389 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1390 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001391 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001392 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1393 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001394 }
1395}
1396
Jesse Barnes19332d72013-03-28 09:55:38 -07001397static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1398 enum pipe pipe)
1399{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001400 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001401 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001402 u32 val;
1403
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001404 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001405 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001406 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001407 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001408 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1409 sprite, pipe_name(pipe));
1410 }
1411 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001412 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001413 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001414 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001415 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001416 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001417 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001418 }
1419 } else if (INTEL_INFO(dev)->gen >= 7) {
1420 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001421 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001422 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001423 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001424 plane_name(pipe), pipe_name(pipe));
1425 } else if (INTEL_INFO(dev)->gen >= 5) {
1426 reg = DVSCNTR(pipe);
1427 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001428 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001429 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1430 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001431 }
1432}
1433
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001434static void assert_vblank_disabled(struct drm_crtc *crtc)
1435{
Rob Clarke2c719b2014-12-15 13:56:32 -05001436 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001437 drm_crtc_vblank_put(crtc);
1438}
1439
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001440static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001441{
1442 u32 val;
1443 bool enabled;
1444
Rob Clarke2c719b2014-12-15 13:56:32 -05001445 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001446
Jesse Barnes92f25842011-01-04 15:09:34 -08001447 val = I915_READ(PCH_DREF_CONTROL);
1448 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1449 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001450 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001451}
1452
Daniel Vetterab9412b2013-05-03 11:49:46 +02001453static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1454 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001455{
1456 int reg;
1457 u32 val;
1458 bool enabled;
1459
Daniel Vetterab9412b2013-05-03 11:49:46 +02001460 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001461 val = I915_READ(reg);
1462 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001463 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001464 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1465 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001466}
1467
Keith Packard4e634382011-08-06 10:39:45 -07001468static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1469 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001470{
1471 if ((val & DP_PORT_EN) == 0)
1472 return false;
1473
1474 if (HAS_PCH_CPT(dev_priv->dev)) {
1475 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1476 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1477 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1478 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001479 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1480 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1481 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001482 } else {
1483 if ((val & DP_PIPE_MASK) != (pipe << 30))
1484 return false;
1485 }
1486 return true;
1487}
1488
Keith Packard1519b992011-08-06 10:35:34 -07001489static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1490 enum pipe pipe, u32 val)
1491{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001492 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001493 return false;
1494
1495 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001496 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001497 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001498 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1499 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1500 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001501 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001502 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001503 return false;
1504 }
1505 return true;
1506}
1507
1508static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1509 enum pipe pipe, u32 val)
1510{
1511 if ((val & LVDS_PORT_EN) == 0)
1512 return false;
1513
1514 if (HAS_PCH_CPT(dev_priv->dev)) {
1515 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1516 return false;
1517 } else {
1518 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1519 return false;
1520 }
1521 return true;
1522}
1523
1524static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1525 enum pipe pipe, u32 val)
1526{
1527 if ((val & ADPA_DAC_ENABLE) == 0)
1528 return false;
1529 if (HAS_PCH_CPT(dev_priv->dev)) {
1530 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1531 return false;
1532 } else {
1533 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1534 return false;
1535 }
1536 return true;
1537}
1538
Jesse Barnes291906f2011-02-02 12:28:03 -08001539static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001540 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001541{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001542 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001543 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001544 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001545 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001546
Rob Clarke2c719b2014-12-15 13:56:32 -05001547 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001548 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001549 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001550}
1551
1552static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1553 enum pipe pipe, int reg)
1554{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001555 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001556 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001557 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001558 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001559
Rob Clarke2c719b2014-12-15 13:56:32 -05001560 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001561 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001562 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001563}
1564
1565static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1566 enum pipe pipe)
1567{
1568 int reg;
1569 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001570
Keith Packardf0575e92011-07-25 22:12:43 -07001571 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1572 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1573 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001574
1575 reg = PCH_ADPA;
1576 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001577 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001578 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001579 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001580
1581 reg = PCH_LVDS;
1582 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001583 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001584 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001585 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001586
Paulo Zanonie2debe92013-02-18 19:00:27 -03001587 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1588 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1589 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001590}
1591
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001592static void intel_init_dpio(struct drm_device *dev)
1593{
1594 struct drm_i915_private *dev_priv = dev->dev_private;
1595
1596 if (!IS_VALLEYVIEW(dev))
1597 return;
1598
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001599 /*
1600 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1601 * CHV x1 PHY (DP/HDMI D)
1602 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1603 */
1604 if (IS_CHERRYVIEW(dev)) {
1605 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1606 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1607 } else {
1608 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1609 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001610}
1611
Ville Syrjäläd288f652014-10-28 13:20:22 +02001612static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001613 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001614{
Daniel Vetter426115c2013-07-11 22:13:42 +02001615 struct drm_device *dev = crtc->base.dev;
1616 struct drm_i915_private *dev_priv = dev->dev_private;
1617 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001618 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001619
Daniel Vetter426115c2013-07-11 22:13:42 +02001620 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001621
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001622 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001623 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1624
1625 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001626 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001627 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001628
Daniel Vetter426115c2013-07-11 22:13:42 +02001629 I915_WRITE(reg, dpll);
1630 POSTING_READ(reg);
1631 udelay(150);
1632
1633 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1634 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1635
Ville Syrjäläd288f652014-10-28 13:20:22 +02001636 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001637 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001638
1639 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001640 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001641 POSTING_READ(reg);
1642 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001643 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001644 POSTING_READ(reg);
1645 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001646 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001647 POSTING_READ(reg);
1648 udelay(150); /* wait for warmup */
1649}
1650
Ville Syrjäläd288f652014-10-28 13:20:22 +02001651static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001652 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001653{
1654 struct drm_device *dev = crtc->base.dev;
1655 struct drm_i915_private *dev_priv = dev->dev_private;
1656 int pipe = crtc->pipe;
1657 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001658 u32 tmp;
1659
1660 assert_pipe_disabled(dev_priv, crtc->pipe);
1661
1662 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1663
Ville Syrjäläa5805162015-05-26 20:42:30 +03001664 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001665
1666 /* Enable back the 10bit clock to display controller */
1667 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1668 tmp |= DPIO_DCLKP_EN;
1669 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1670
Ville Syrjälä54433e92015-05-26 20:42:31 +03001671 mutex_unlock(&dev_priv->sb_lock);
1672
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001673 /*
1674 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1675 */
1676 udelay(1);
1677
1678 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001679 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001680
1681 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001682 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001683 DRM_ERROR("PLL %d failed to lock\n", pipe);
1684
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001685 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001686 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001687 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001688}
1689
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001690static int intel_num_dvo_pipes(struct drm_device *dev)
1691{
1692 struct intel_crtc *crtc;
1693 int count = 0;
1694
1695 for_each_intel_crtc(dev, crtc)
1696 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001697 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001698
1699 return count;
1700}
1701
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001702static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001703{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001704 struct drm_device *dev = crtc->base.dev;
1705 struct drm_i915_private *dev_priv = dev->dev_private;
1706 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001707 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001708
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001709 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001710
1711 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001712 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001713
1714 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001715 if (IS_MOBILE(dev) && !IS_I830(dev))
1716 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001717
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001718 /* Enable DVO 2x clock on both PLLs if necessary */
1719 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1720 /*
1721 * It appears to be important that we don't enable this
1722 * for the current pipe before otherwise configuring the
1723 * PLL. No idea how this should be handled if multiple
1724 * DVO outputs are enabled simultaneosly.
1725 */
1726 dpll |= DPLL_DVO_2X_MODE;
1727 I915_WRITE(DPLL(!crtc->pipe),
1728 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1729 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001730
1731 /* Wait for the clocks to stabilize. */
1732 POSTING_READ(reg);
1733 udelay(150);
1734
1735 if (INTEL_INFO(dev)->gen >= 4) {
1736 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001737 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001738 } else {
1739 /* The pixel multiplier can only be updated once the
1740 * DPLL is enabled and the clocks are stable.
1741 *
1742 * So write it again.
1743 */
1744 I915_WRITE(reg, dpll);
1745 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001746
1747 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001748 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001749 POSTING_READ(reg);
1750 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001751 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001752 POSTING_READ(reg);
1753 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001754 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001755 POSTING_READ(reg);
1756 udelay(150); /* wait for warmup */
1757}
1758
1759/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001760 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001761 * @dev_priv: i915 private structure
1762 * @pipe: pipe PLL to disable
1763 *
1764 * Disable the PLL for @pipe, making sure the pipe is off first.
1765 *
1766 * Note! This is for pre-ILK only.
1767 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001768static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001769{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001770 struct drm_device *dev = crtc->base.dev;
1771 struct drm_i915_private *dev_priv = dev->dev_private;
1772 enum pipe pipe = crtc->pipe;
1773
1774 /* Disable DVO 2x clock on both PLLs if necessary */
1775 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001776 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001777 intel_num_dvo_pipes(dev) == 1) {
1778 I915_WRITE(DPLL(PIPE_B),
1779 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1780 I915_WRITE(DPLL(PIPE_A),
1781 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1782 }
1783
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001784 /* Don't disable pipe or pipe PLLs if needed */
1785 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1786 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001787 return;
1788
1789 /* Make sure the pipe isn't still relying on us */
1790 assert_pipe_disabled(dev_priv, pipe);
1791
Daniel Vetter50b44a42013-06-05 13:34:33 +02001792 I915_WRITE(DPLL(pipe), 0);
1793 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001794}
1795
Jesse Barnesf6071162013-10-01 10:41:38 -07001796static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1797{
1798 u32 val = 0;
1799
1800 /* Make sure the pipe isn't still relying on us */
1801 assert_pipe_disabled(dev_priv, pipe);
1802
Imre Deake5cbfbf2014-01-09 17:08:16 +02001803 /*
1804 * Leave integrated clock source and reference clock enabled for pipe B.
1805 * The latter is needed for VGA hotplug / manual detection.
1806 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001807 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001808 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001809 I915_WRITE(DPLL(pipe), val);
1810 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001811
1812}
1813
1814static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1815{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001816 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001817 u32 val;
1818
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001819 /* Make sure the pipe isn't still relying on us */
1820 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001821
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001822 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001823 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001824 if (pipe != PIPE_A)
1825 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1826 I915_WRITE(DPLL(pipe), val);
1827 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001828
Ville Syrjäläa5805162015-05-26 20:42:30 +03001829 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001830
1831 /* Disable 10bit clock to display controller */
1832 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1833 val &= ~DPIO_DCLKP_EN;
1834 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1835
Ville Syrjälä61407f62014-05-27 16:32:55 +03001836 /* disable left/right clock distribution */
1837 if (pipe != PIPE_B) {
1838 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1839 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1840 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1841 } else {
1842 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1843 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1844 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1845 }
1846
Ville Syrjäläa5805162015-05-26 20:42:30 +03001847 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001848}
1849
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001850void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001851 struct intel_digital_port *dport,
1852 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001853{
1854 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001855 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001856
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001857 switch (dport->port) {
1858 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001859 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001860 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001861 break;
1862 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001863 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001864 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001865 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001866 break;
1867 case PORT_D:
1868 port_mask = DPLL_PORTD_READY_MASK;
1869 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001870 break;
1871 default:
1872 BUG();
1873 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001874
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001875 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1876 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1877 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001878}
1879
Daniel Vetterb14b1052014-04-24 23:55:13 +02001880static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1881{
1882 struct drm_device *dev = crtc->base.dev;
1883 struct drm_i915_private *dev_priv = dev->dev_private;
1884 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1885
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001886 if (WARN_ON(pll == NULL))
1887 return;
1888
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001889 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001890 if (pll->active == 0) {
1891 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1892 WARN_ON(pll->on);
1893 assert_shared_dpll_disabled(dev_priv, pll);
1894
1895 pll->mode_set(dev_priv, pll);
1896 }
1897}
1898
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001899/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001900 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001901 * @dev_priv: i915 private structure
1902 * @pipe: pipe PLL to enable
1903 *
1904 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1905 * drives the transcoder clock.
1906 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001907static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001908{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001909 struct drm_device *dev = crtc->base.dev;
1910 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001911 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001912
Daniel Vetter87a875b2013-06-05 13:34:19 +02001913 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001914 return;
1915
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001916 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001917 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001918
Damien Lespiau74dd6922014-07-29 18:06:17 +01001919 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001920 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001921 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001922
Daniel Vettercdbd2312013-06-05 13:34:03 +02001923 if (pll->active++) {
1924 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001925 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001926 return;
1927 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001928 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001929
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001930 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1931
Daniel Vetter46edb022013-06-05 13:34:12 +02001932 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001933 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001934 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001935}
1936
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001937static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001938{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001939 struct drm_device *dev = crtc->base.dev;
1940 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001941 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001942
Jesse Barnes92f25842011-01-04 15:09:34 -08001943 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001944 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001945 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001946 return;
1947
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001948 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001949 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001950
Daniel Vetter46edb022013-06-05 13:34:12 +02001951 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1952 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001953 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001954
Chris Wilson48da64a2012-05-13 20:16:12 +01001955 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001956 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001957 return;
1958 }
1959
Daniel Vettere9d69442013-06-05 13:34:15 +02001960 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001961 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001962 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001963 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001964
Daniel Vetter46edb022013-06-05 13:34:12 +02001965 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001966 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001967 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001968
1969 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001970}
1971
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001972static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1973 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001974{
Daniel Vetter23670b322012-11-01 09:15:30 +01001975 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001976 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001977 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001978 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001979
1980 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001981 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001982
1983 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001984 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001985 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001986
1987 /* FDI must be feeding us bits for PCH ports */
1988 assert_fdi_tx_enabled(dev_priv, pipe);
1989 assert_fdi_rx_enabled(dev_priv, pipe);
1990
Daniel Vetter23670b322012-11-01 09:15:30 +01001991 if (HAS_PCH_CPT(dev)) {
1992 /* Workaround: Set the timing override bit before enabling the
1993 * pch transcoder. */
1994 reg = TRANS_CHICKEN2(pipe);
1995 val = I915_READ(reg);
1996 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1997 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001998 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001999
Daniel Vetterab9412b2013-05-03 11:49:46 +02002000 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002001 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002002 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07002003
2004 if (HAS_PCH_IBX(dev_priv->dev)) {
2005 /*
2006 * make the BPC in transcoder be consistent with
2007 * that in pipeconf reg.
2008 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002009 val &= ~PIPECONF_BPC_MASK;
2010 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002011 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002012
2013 val &= ~TRANS_INTERLACE_MASK;
2014 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002015 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002016 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002017 val |= TRANS_LEGACY_INTERLACED_ILK;
2018 else
2019 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002020 else
2021 val |= TRANS_PROGRESSIVE;
2022
Jesse Barnes040484a2011-01-03 12:14:26 -08002023 I915_WRITE(reg, val | TRANS_ENABLE);
2024 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002025 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002026}
2027
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002028static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002029 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002030{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002031 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002032
2033 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002034 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002035
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002036 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002037 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002038 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002039
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002040 /* Workaround: set timing override bit. */
2041 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002042 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002043 I915_WRITE(_TRANSA_CHICKEN2, val);
2044
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002045 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002046 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002047
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002048 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2049 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002050 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002051 else
2052 val |= TRANS_PROGRESSIVE;
2053
Daniel Vetterab9412b2013-05-03 11:49:46 +02002054 I915_WRITE(LPT_TRANSCONF, val);
2055 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002056 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002057}
2058
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002059static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2060 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002061{
Daniel Vetter23670b322012-11-01 09:15:30 +01002062 struct drm_device *dev = dev_priv->dev;
2063 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002064
2065 /* FDI relies on the transcoder */
2066 assert_fdi_tx_disabled(dev_priv, pipe);
2067 assert_fdi_rx_disabled(dev_priv, pipe);
2068
Jesse Barnes291906f2011-02-02 12:28:03 -08002069 /* Ports must be off as well */
2070 assert_pch_ports_disabled(dev_priv, pipe);
2071
Daniel Vetterab9412b2013-05-03 11:49:46 +02002072 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002073 val = I915_READ(reg);
2074 val &= ~TRANS_ENABLE;
2075 I915_WRITE(reg, val);
2076 /* wait for PCH transcoder off, transcoder state */
2077 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002078 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002079
2080 if (!HAS_PCH_IBX(dev)) {
2081 /* Workaround: Clear the timing override chicken bit again. */
2082 reg = TRANS_CHICKEN2(pipe);
2083 val = I915_READ(reg);
2084 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2085 I915_WRITE(reg, val);
2086 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002087}
2088
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002089static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002090{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002091 u32 val;
2092
Daniel Vetterab9412b2013-05-03 11:49:46 +02002093 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002094 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002095 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002096 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002097 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002098 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002099
2100 /* Workaround: clear timing override bit. */
2101 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002102 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002103 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002104}
2105
2106/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002107 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002108 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002109 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002110 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002111 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002112 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002113static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002114{
Paulo Zanoni03722642014-01-17 13:51:09 -02002115 struct drm_device *dev = crtc->base.dev;
2116 struct drm_i915_private *dev_priv = dev->dev_private;
2117 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2119 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002120 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002121 int reg;
2122 u32 val;
2123
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002124 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002125 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002126 assert_sprites_disabled(dev_priv, pipe);
2127
Paulo Zanoni681e5812012-12-06 11:12:38 -02002128 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002129 pch_transcoder = TRANSCODER_A;
2130 else
2131 pch_transcoder = pipe;
2132
Jesse Barnesb24e7172011-01-04 15:09:30 -08002133 /*
2134 * A pipe without a PLL won't actually be able to drive bits from
2135 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2136 * need the check.
2137 */
Imre Deak50360402015-01-16 00:55:16 -08002138 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002139 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002140 assert_dsi_pll_enabled(dev_priv);
2141 else
2142 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002143 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002144 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002145 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002146 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002147 assert_fdi_tx_pll_enabled(dev_priv,
2148 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002149 }
2150 /* FIXME: assert CPU port conditions for SNB+ */
2151 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002152
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002153 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002154 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002155 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002156 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2157 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002158 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002159 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002160
2161 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002162 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002163}
2164
2165/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002166 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002167 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002168 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002169 * Disable the pipe of @crtc, making sure that various hardware
2170 * specific requirements are met, if applicable, e.g. plane
2171 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002172 *
2173 * Will wait until the pipe has shut down before returning.
2174 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002175static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002176{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002177 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002178 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002179 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002180 int reg;
2181 u32 val;
2182
2183 /*
2184 * Make sure planes won't keep trying to pump pixels to us,
2185 * or we might hang the display.
2186 */
2187 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002188 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002189 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002190
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002191 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002192 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002193 if ((val & PIPECONF_ENABLE) == 0)
2194 return;
2195
Ville Syrjälä67adc642014-08-15 01:21:57 +03002196 /*
2197 * Double wide has implications for planes
2198 * so best keep it disabled when not needed.
2199 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002200 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002201 val &= ~PIPECONF_DOUBLE_WIDE;
2202
2203 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002204 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2205 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002206 val &= ~PIPECONF_ENABLE;
2207
2208 I915_WRITE(reg, val);
2209 if ((val & PIPECONF_ENABLE) == 0)
2210 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002211}
2212
2213/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002214 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002215 * @plane: plane to be enabled
2216 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002217 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002218 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002219 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002220static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2221 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002222{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002223 struct drm_device *dev = plane->dev;
2224 struct drm_i915_private *dev_priv = dev->dev_private;
2225 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002226
2227 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002228 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002229 to_intel_plane_state(plane->state)->visible = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002230
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002231 dev_priv->display.update_primary_plane(crtc, plane->fb,
2232 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002233}
2234
Chris Wilson693db182013-03-05 14:52:39 +00002235static bool need_vtd_wa(struct drm_device *dev)
2236{
2237#ifdef CONFIG_INTEL_IOMMU
2238 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2239 return true;
2240#endif
2241 return false;
2242}
2243
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002244unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002245intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2246 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002247{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002248 unsigned int tile_height;
2249 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002250
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002251 switch (fb_format_modifier) {
2252 case DRM_FORMAT_MOD_NONE:
2253 tile_height = 1;
2254 break;
2255 case I915_FORMAT_MOD_X_TILED:
2256 tile_height = IS_GEN2(dev) ? 16 : 8;
2257 break;
2258 case I915_FORMAT_MOD_Y_TILED:
2259 tile_height = 32;
2260 break;
2261 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002262 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2263 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002264 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002265 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002266 tile_height = 64;
2267 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002268 case 2:
2269 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002270 tile_height = 32;
2271 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002272 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002273 tile_height = 16;
2274 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002275 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002276 WARN_ONCE(1,
2277 "128-bit pixels are not supported for display!");
2278 tile_height = 16;
2279 break;
2280 }
2281 break;
2282 default:
2283 MISSING_CASE(fb_format_modifier);
2284 tile_height = 1;
2285 break;
2286 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002287
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002288 return tile_height;
2289}
2290
2291unsigned int
2292intel_fb_align_height(struct drm_device *dev, unsigned int height,
2293 uint32_t pixel_format, uint64_t fb_format_modifier)
2294{
2295 return ALIGN(height, intel_tile_height(dev, pixel_format,
2296 fb_format_modifier));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002297}
2298
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002299static int
2300intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2301 const struct drm_plane_state *plane_state)
2302{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002303 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002304
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002305 *view = i915_ggtt_view_normal;
2306
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002307 if (!plane_state)
2308 return 0;
2309
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002310 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002311 return 0;
2312
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002313 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002314
2315 info->height = fb->height;
2316 info->pixel_format = fb->pixel_format;
2317 info->pitch = fb->pitches[0];
2318 info->fb_modifier = fb->modifier[0];
2319
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002320 return 0;
2321}
2322
Chris Wilson127bd2a2010-07-23 23:32:05 +01002323int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002324intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2325 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002326 const struct drm_plane_state *plane_state,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002327 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002328{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002329 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002330 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002331 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002332 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002333 u32 alignment;
2334 int ret;
2335
Matt Roperebcdd392014-07-09 16:22:11 -07002336 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2337
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002338 switch (fb->modifier[0]) {
2339 case DRM_FORMAT_MOD_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002340 if (INTEL_INFO(dev)->gen >= 9)
2341 alignment = 256 * 1024;
2342 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002343 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002344 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002345 alignment = 4 * 1024;
2346 else
2347 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002348 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002349 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002350 if (INTEL_INFO(dev)->gen >= 9)
2351 alignment = 256 * 1024;
2352 else {
2353 /* pin() will align the object as required by fence */
2354 alignment = 0;
2355 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002356 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002357 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002358 case I915_FORMAT_MOD_Yf_TILED:
2359 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2360 "Y tiling bo slipped through, driver bug!\n"))
2361 return -EINVAL;
2362 alignment = 1 * 1024 * 1024;
2363 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002364 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002365 MISSING_CASE(fb->modifier[0]);
2366 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002367 }
2368
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002369 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2370 if (ret)
2371 return ret;
2372
Chris Wilson693db182013-03-05 14:52:39 +00002373 /* Note that the w/a also requires 64 PTE of padding following the
2374 * bo. We currently fill all unused PTE with the shadow page and so
2375 * we should always have valid PTE following the scanout preventing
2376 * the VT-d warning.
2377 */
2378 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2379 alignment = 256 * 1024;
2380
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002381 /*
2382 * Global gtt pte registers are special registers which actually forward
2383 * writes to a chunk of system memory. Which means that there is no risk
2384 * that the register values disappear as soon as we call
2385 * intel_runtime_pm_put(), so it is correct to wrap only the
2386 * pin/unpin/fence and not more.
2387 */
2388 intel_runtime_pm_get(dev_priv);
2389
Chris Wilsonce453d82011-02-21 14:43:56 +00002390 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002391 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002392 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002393 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002394 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002395
2396 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2397 * fence, whereas 965+ only requires a fence if using
2398 * framebuffer compression. For simplicity, we always install
2399 * a fence as the cost is not that onerous.
2400 */
Chris Wilson06d98132012-04-17 15:31:24 +01002401 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002402 if (ret)
2403 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002404
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002405 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002406
Chris Wilsonce453d82011-02-21 14:43:56 +00002407 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002408 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002409 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002410
2411err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002412 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002413err_interruptible:
2414 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002415 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002416 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002417}
2418
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002419static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2420 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002421{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002422 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002423 struct i915_ggtt_view view;
2424 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002425
Matt Roperebcdd392014-07-09 16:22:11 -07002426 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2427
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002428 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2429 WARN_ONCE(ret, "Couldn't get view from plane state!");
2430
Chris Wilson1690e1e2011-12-14 13:57:08 +01002431 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002432 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002433}
2434
Daniel Vetterc2c75132012-07-05 12:17:30 +02002435/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2436 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002437unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2438 unsigned int tiling_mode,
2439 unsigned int cpp,
2440 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002441{
Chris Wilsonbc752862013-02-21 20:04:31 +00002442 if (tiling_mode != I915_TILING_NONE) {
2443 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002444
Chris Wilsonbc752862013-02-21 20:04:31 +00002445 tile_rows = *y / 8;
2446 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002447
Chris Wilsonbc752862013-02-21 20:04:31 +00002448 tiles = *x / (512/cpp);
2449 *x %= 512/cpp;
2450
2451 return tile_rows * pitch * 8 + tiles * 4096;
2452 } else {
2453 unsigned int offset;
2454
2455 offset = *y * pitch + *x * cpp;
2456 *y = 0;
2457 *x = (offset & 4095) / cpp;
2458 return offset & -4096;
2459 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002460}
2461
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002462static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002463{
2464 switch (format) {
2465 case DISPPLANE_8BPP:
2466 return DRM_FORMAT_C8;
2467 case DISPPLANE_BGRX555:
2468 return DRM_FORMAT_XRGB1555;
2469 case DISPPLANE_BGRX565:
2470 return DRM_FORMAT_RGB565;
2471 default:
2472 case DISPPLANE_BGRX888:
2473 return DRM_FORMAT_XRGB8888;
2474 case DISPPLANE_RGBX888:
2475 return DRM_FORMAT_XBGR8888;
2476 case DISPPLANE_BGRX101010:
2477 return DRM_FORMAT_XRGB2101010;
2478 case DISPPLANE_RGBX101010:
2479 return DRM_FORMAT_XBGR2101010;
2480 }
2481}
2482
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002483static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2484{
2485 switch (format) {
2486 case PLANE_CTL_FORMAT_RGB_565:
2487 return DRM_FORMAT_RGB565;
2488 default:
2489 case PLANE_CTL_FORMAT_XRGB_8888:
2490 if (rgb_order) {
2491 if (alpha)
2492 return DRM_FORMAT_ABGR8888;
2493 else
2494 return DRM_FORMAT_XBGR8888;
2495 } else {
2496 if (alpha)
2497 return DRM_FORMAT_ARGB8888;
2498 else
2499 return DRM_FORMAT_XRGB8888;
2500 }
2501 case PLANE_CTL_FORMAT_XRGB_2101010:
2502 if (rgb_order)
2503 return DRM_FORMAT_XBGR2101010;
2504 else
2505 return DRM_FORMAT_XRGB2101010;
2506 }
2507}
2508
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002509static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002510intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2511 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002512{
2513 struct drm_device *dev = crtc->base.dev;
2514 struct drm_i915_gem_object *obj = NULL;
2515 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002516 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002517 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2518 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2519 PAGE_SIZE);
2520
2521 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002522
Chris Wilsonff2652e2014-03-10 08:07:02 +00002523 if (plane_config->size == 0)
2524 return false;
2525
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002526 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2527 base_aligned,
2528 base_aligned,
2529 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002530 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002531 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002532
Damien Lespiau49af4492015-01-20 12:51:44 +00002533 obj->tiling_mode = plane_config->tiling;
2534 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002535 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002536
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002537 mode_cmd.pixel_format = fb->pixel_format;
2538 mode_cmd.width = fb->width;
2539 mode_cmd.height = fb->height;
2540 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002541 mode_cmd.modifier[0] = fb->modifier[0];
2542 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002543
2544 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002545 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002546 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002547 DRM_DEBUG_KMS("intel fb init failed\n");
2548 goto out_unref_obj;
2549 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002550 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002551
Daniel Vetterf6936e22015-03-26 12:17:05 +01002552 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002553 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002554
2555out_unref_obj:
2556 drm_gem_object_unreference(&obj->base);
2557 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002558 return false;
2559}
2560
Matt Roperafd65eb2015-02-03 13:10:04 -08002561/* Update plane->state->fb to match plane->fb after driver-internal updates */
2562static void
2563update_state_fb(struct drm_plane *plane)
2564{
2565 if (plane->fb == plane->state->fb)
2566 return;
2567
2568 if (plane->state->fb)
2569 drm_framebuffer_unreference(plane->state->fb);
2570 plane->state->fb = plane->fb;
2571 if (plane->state->fb)
2572 drm_framebuffer_reference(plane->state->fb);
2573}
2574
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002575static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002576intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2577 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002578{
2579 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002580 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002581 struct drm_crtc *c;
2582 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002583 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002584 struct drm_plane *primary = intel_crtc->base.primary;
2585 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002586
Damien Lespiau2d140302015-02-05 17:22:18 +00002587 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002588 return;
2589
Daniel Vetterf6936e22015-03-26 12:17:05 +01002590 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002591 fb = &plane_config->fb->base;
2592 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002593 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002594
Damien Lespiau2d140302015-02-05 17:22:18 +00002595 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002596
2597 /*
2598 * Failed to alloc the obj, check to see if we should share
2599 * an fb with another CRTC instead
2600 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002601 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002602 i = to_intel_crtc(c);
2603
2604 if (c == &intel_crtc->base)
2605 continue;
2606
Matt Roper2ff8fde2014-07-08 07:50:07 -07002607 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002608 continue;
2609
Daniel Vetter88595ac2015-03-26 12:42:24 +01002610 fb = c->primary->fb;
2611 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002612 continue;
2613
Daniel Vetter88595ac2015-03-26 12:42:24 +01002614 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002615 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002616 drm_framebuffer_reference(fb);
2617 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002618 }
2619 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002620
2621 return;
2622
2623valid_fb:
2624 obj = intel_fb_obj(fb);
2625 if (obj->tiling_mode != I915_TILING_NONE)
2626 dev_priv->preserve_bios_swizzle = true;
2627
2628 primary->fb = fb;
2629 primary->state->crtc = &intel_crtc->base;
2630 primary->crtc = &intel_crtc->base;
2631 update_state_fb(primary);
2632 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002633}
2634
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002635static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2636 struct drm_framebuffer *fb,
2637 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002638{
2639 struct drm_device *dev = crtc->dev;
2640 struct drm_i915_private *dev_priv = dev->dev_private;
2641 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002642 struct drm_plane *primary = crtc->primary;
2643 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002644 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002645 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002646 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002647 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002648 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302649 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002650
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002651 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002652 I915_WRITE(reg, 0);
2653 if (INTEL_INFO(dev)->gen >= 4)
2654 I915_WRITE(DSPSURF(plane), 0);
2655 else
2656 I915_WRITE(DSPADDR(plane), 0);
2657 POSTING_READ(reg);
2658 return;
2659 }
2660
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002661 obj = intel_fb_obj(fb);
2662 if (WARN_ON(obj == NULL))
2663 return;
2664
2665 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2666
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002667 dspcntr = DISPPLANE_GAMMA_ENABLE;
2668
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002669 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002670
2671 if (INTEL_INFO(dev)->gen < 4) {
2672 if (intel_crtc->pipe == PIPE_B)
2673 dspcntr |= DISPPLANE_SEL_PIPE_B;
2674
2675 /* pipesrc and dspsize control the size that is scaled from,
2676 * which should always be the user's requested size.
2677 */
2678 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002679 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2680 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002681 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002682 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2683 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002684 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2685 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002686 I915_WRITE(PRIMPOS(plane), 0);
2687 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002688 }
2689
Ville Syrjälä57779d02012-10-31 17:50:14 +02002690 switch (fb->pixel_format) {
2691 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002692 dspcntr |= DISPPLANE_8BPP;
2693 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002694 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002695 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002696 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002697 case DRM_FORMAT_RGB565:
2698 dspcntr |= DISPPLANE_BGRX565;
2699 break;
2700 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002701 dspcntr |= DISPPLANE_BGRX888;
2702 break;
2703 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002704 dspcntr |= DISPPLANE_RGBX888;
2705 break;
2706 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002707 dspcntr |= DISPPLANE_BGRX101010;
2708 break;
2709 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002710 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002711 break;
2712 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002713 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002714 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002715
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002716 if (INTEL_INFO(dev)->gen >= 4 &&
2717 obj->tiling_mode != I915_TILING_NONE)
2718 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002719
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002720 if (IS_G4X(dev))
2721 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2722
Ville Syrjäläb98971272014-08-27 16:51:22 +03002723 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002724
Daniel Vetterc2c75132012-07-05 12:17:30 +02002725 if (INTEL_INFO(dev)->gen >= 4) {
2726 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002727 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002728 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002729 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002730 linear_offset -= intel_crtc->dspaddr_offset;
2731 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002732 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002733 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002734
Matt Roper8e7d6882015-01-21 16:35:41 -08002735 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302736 dspcntr |= DISPPLANE_ROTATE_180;
2737
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002738 x += (intel_crtc->config->pipe_src_w - 1);
2739 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302740
2741 /* Finding the last pixel of the last line of the display
2742 data and adding to linear_offset*/
2743 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002744 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2745 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302746 }
2747
2748 I915_WRITE(reg, dspcntr);
2749
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002750 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002751 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002752 I915_WRITE(DSPSURF(plane),
2753 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002754 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002755 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002756 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002757 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002758 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002759}
2760
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002761static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2762 struct drm_framebuffer *fb,
2763 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002764{
2765 struct drm_device *dev = crtc->dev;
2766 struct drm_i915_private *dev_priv = dev->dev_private;
2767 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002768 struct drm_plane *primary = crtc->primary;
2769 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002770 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002771 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002772 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002773 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002774 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302775 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002776
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002777 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002778 I915_WRITE(reg, 0);
2779 I915_WRITE(DSPSURF(plane), 0);
2780 POSTING_READ(reg);
2781 return;
2782 }
2783
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002784 obj = intel_fb_obj(fb);
2785 if (WARN_ON(obj == NULL))
2786 return;
2787
2788 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2789
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002790 dspcntr = DISPPLANE_GAMMA_ENABLE;
2791
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002792 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002793
2794 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2795 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2796
Ville Syrjälä57779d02012-10-31 17:50:14 +02002797 switch (fb->pixel_format) {
2798 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002799 dspcntr |= DISPPLANE_8BPP;
2800 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002801 case DRM_FORMAT_RGB565:
2802 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002803 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002804 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002805 dspcntr |= DISPPLANE_BGRX888;
2806 break;
2807 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002808 dspcntr |= DISPPLANE_RGBX888;
2809 break;
2810 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002811 dspcntr |= DISPPLANE_BGRX101010;
2812 break;
2813 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002814 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002815 break;
2816 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002817 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002818 }
2819
2820 if (obj->tiling_mode != I915_TILING_NONE)
2821 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002822
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002823 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002824 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002825
Ville Syrjäläb98971272014-08-27 16:51:22 +03002826 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002827 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002828 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002829 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002830 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002831 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002832 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302833 dspcntr |= DISPPLANE_ROTATE_180;
2834
2835 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002836 x += (intel_crtc->config->pipe_src_w - 1);
2837 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302838
2839 /* Finding the last pixel of the last line of the display
2840 data and adding to linear_offset*/
2841 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002842 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2843 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302844 }
2845 }
2846
2847 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002848
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002849 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002850 I915_WRITE(DSPSURF(plane),
2851 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002852 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002853 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2854 } else {
2855 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2856 I915_WRITE(DSPLINOFF(plane), linear_offset);
2857 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002858 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002859}
2860
Damien Lespiaub3218032015-02-27 11:15:18 +00002861u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2862 uint32_t pixel_format)
2863{
2864 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2865
2866 /*
2867 * The stride is either expressed as a multiple of 64 bytes
2868 * chunks for linear buffers or in number of tiles for tiled
2869 * buffers.
2870 */
2871 switch (fb_modifier) {
2872 case DRM_FORMAT_MOD_NONE:
2873 return 64;
2874 case I915_FORMAT_MOD_X_TILED:
2875 if (INTEL_INFO(dev)->gen == 2)
2876 return 128;
2877 return 512;
2878 case I915_FORMAT_MOD_Y_TILED:
2879 /* No need to check for old gens and Y tiling since this is
2880 * about the display engine and those will be blocked before
2881 * we get here.
2882 */
2883 return 128;
2884 case I915_FORMAT_MOD_Yf_TILED:
2885 if (bits_per_pixel == 8)
2886 return 64;
2887 else
2888 return 128;
2889 default:
2890 MISSING_CASE(fb_modifier);
2891 return 64;
2892 }
2893}
2894
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002895unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2896 struct drm_i915_gem_object *obj)
2897{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002898 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002899
2900 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002901 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002902
2903 return i915_gem_obj_ggtt_offset_view(obj, view);
2904}
2905
Chandra Kondurua1b22782015-04-07 15:28:45 -07002906/*
2907 * This function detaches (aka. unbinds) unused scalers in hardware
2908 */
2909void skl_detach_scalers(struct intel_crtc *intel_crtc)
2910{
2911 struct drm_device *dev;
2912 struct drm_i915_private *dev_priv;
2913 struct intel_crtc_scaler_state *scaler_state;
2914 int i;
2915
2916 if (!intel_crtc || !intel_crtc->config)
2917 return;
2918
2919 dev = intel_crtc->base.dev;
2920 dev_priv = dev->dev_private;
2921 scaler_state = &intel_crtc->config->scaler_state;
2922
2923 /* loop through and disable scalers that aren't in use */
2924 for (i = 0; i < intel_crtc->num_scalers; i++) {
2925 if (!scaler_state->scalers[i].in_use) {
2926 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, i), 0);
2927 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, i), 0);
2928 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, i), 0);
2929 DRM_DEBUG_KMS("CRTC:%d Disabled scaler id %u.%u\n",
2930 intel_crtc->base.base.id, intel_crtc->pipe, i);
2931 }
2932 }
2933}
2934
Chandra Konduru6156a452015-04-27 13:48:39 -07002935u32 skl_plane_ctl_format(uint32_t pixel_format)
2936{
Chandra Konduru6156a452015-04-27 13:48:39 -07002937 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002938 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002939 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002940 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002941 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002942 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002943 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002944 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002945 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002946 /*
2947 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2948 * to be already pre-multiplied. We need to add a knob (or a different
2949 * DRM_FORMAT) for user-space to configure that.
2950 */
2951 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002952 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002953 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002954 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002955 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002956 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002957 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002958 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002959 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002960 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002961 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002962 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002963 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002964 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002965 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002966 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002967 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002968 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002969 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002970 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002971 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002972
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002973 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002974}
2975
2976u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2977{
Chandra Konduru6156a452015-04-27 13:48:39 -07002978 switch (fb_modifier) {
2979 case DRM_FORMAT_MOD_NONE:
2980 break;
2981 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002982 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07002983 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002984 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07002985 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002986 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07002987 default:
2988 MISSING_CASE(fb_modifier);
2989 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002990
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002991 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002992}
2993
2994u32 skl_plane_ctl_rotation(unsigned int rotation)
2995{
Chandra Konduru6156a452015-04-27 13:48:39 -07002996 switch (rotation) {
2997 case BIT(DRM_ROTATE_0):
2998 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05302999 /*
3000 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3001 * while i915 HW rotation is clockwise, thats why this swapping.
3002 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003003 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303004 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003005 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003006 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003007 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303008 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003009 default:
3010 MISSING_CASE(rotation);
3011 }
3012
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003013 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003014}
3015
Damien Lespiau70d21f02013-07-03 21:06:04 +01003016static void skylake_update_primary_plane(struct drm_crtc *crtc,
3017 struct drm_framebuffer *fb,
3018 int x, int y)
3019{
3020 struct drm_device *dev = crtc->dev;
3021 struct drm_i915_private *dev_priv = dev->dev_private;
3022 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003023 struct drm_plane *plane = crtc->primary;
3024 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003025 struct drm_i915_gem_object *obj;
3026 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303027 u32 plane_ctl, stride_div, stride;
3028 u32 tile_height, plane_offset, plane_size;
3029 unsigned int rotation;
3030 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003031 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003032 struct intel_crtc_state *crtc_state = intel_crtc->config;
3033 struct intel_plane_state *plane_state;
3034 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3035 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3036 int scaler_id = -1;
3037
Chandra Konduru6156a452015-04-27 13:48:39 -07003038 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003039
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003040 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003041 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3042 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3043 POSTING_READ(PLANE_CTL(pipe, 0));
3044 return;
3045 }
3046
3047 plane_ctl = PLANE_CTL_ENABLE |
3048 PLANE_CTL_PIPE_GAMMA_ENABLE |
3049 PLANE_CTL_PIPE_CSC_ENABLE;
3050
Chandra Konduru6156a452015-04-27 13:48:39 -07003051 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3052 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003053 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303054
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303055 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003056 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003057
Damien Lespiaub3218032015-02-27 11:15:18 +00003058 obj = intel_fb_obj(fb);
3059 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3060 fb->pixel_format);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303061 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj);
3062
Chandra Konduru6156a452015-04-27 13:48:39 -07003063 /*
3064 * FIXME: intel_plane_state->src, dst aren't set when transitional
3065 * update_plane helpers are called from legacy paths.
3066 * Once full atomic crtc is available, below check can be avoided.
3067 */
3068 if (drm_rect_width(&plane_state->src)) {
3069 scaler_id = plane_state->scaler_id;
3070 src_x = plane_state->src.x1 >> 16;
3071 src_y = plane_state->src.y1 >> 16;
3072 src_w = drm_rect_width(&plane_state->src) >> 16;
3073 src_h = drm_rect_height(&plane_state->src) >> 16;
3074 dst_x = plane_state->dst.x1;
3075 dst_y = plane_state->dst.y1;
3076 dst_w = drm_rect_width(&plane_state->dst);
3077 dst_h = drm_rect_height(&plane_state->dst);
3078
3079 WARN_ON(x != src_x || y != src_y);
3080 } else {
3081 src_w = intel_crtc->config->pipe_src_w;
3082 src_h = intel_crtc->config->pipe_src_h;
3083 }
3084
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303085 if (intel_rotation_90_or_270(rotation)) {
3086 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003087 tile_height = intel_tile_height(dev, fb->pixel_format,
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303088 fb->modifier[0]);
3089 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003090 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303091 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003092 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303093 } else {
3094 stride = fb->pitches[0] / stride_div;
3095 x_offset = x;
3096 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003097 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303098 }
3099 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003100
Damien Lespiau70d21f02013-07-03 21:06:04 +01003101 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303102 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3103 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3104 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003105
3106 if (scaler_id >= 0) {
3107 uint32_t ps_ctrl = 0;
3108
3109 WARN_ON(!dst_w || !dst_h);
3110 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3111 crtc_state->scaler_state.scalers[scaler_id].mode;
3112 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3113 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3114 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3115 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3116 I915_WRITE(PLANE_POS(pipe, 0), 0);
3117 } else {
3118 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3119 }
3120
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003121 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003122
3123 POSTING_READ(PLANE_SURF(pipe, 0));
3124}
3125
Jesse Barnes17638cd2011-06-24 12:19:23 -07003126/* Assume fb object is pinned & idle & fenced and just update base pointers */
3127static int
3128intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3129 int x, int y, enum mode_set_atomic state)
3130{
3131 struct drm_device *dev = crtc->dev;
3132 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003133
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01003134 if (dev_priv->display.disable_fbc)
3135 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07003136
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003137 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3138
3139 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003140}
3141
Ville Syrjälä75147472014-11-24 18:28:11 +02003142static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003143{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003144 struct drm_crtc *crtc;
3145
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003146 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003147 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3148 enum plane plane = intel_crtc->plane;
3149
3150 intel_prepare_page_flip(dev, plane);
3151 intel_finish_page_flip_plane(dev, plane);
3152 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003153}
3154
3155static void intel_update_primary_planes(struct drm_device *dev)
3156{
3157 struct drm_i915_private *dev_priv = dev->dev_private;
3158 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003159
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003160 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003161 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3162
Rob Clark51fd3712013-11-19 12:10:12 -05003163 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003164 /*
3165 * FIXME: Once we have proper support for primary planes (and
3166 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10003167 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003168 */
Matt Roperf4510a22014-04-01 15:22:40 -07003169 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07003170 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10003171 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07003172 crtc->x,
3173 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05003174 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003175 }
3176}
3177
Ville Syrjälä75147472014-11-24 18:28:11 +02003178void intel_prepare_reset(struct drm_device *dev)
3179{
3180 /* no reset support for gen2 */
3181 if (IS_GEN2(dev))
3182 return;
3183
3184 /* reset doesn't touch the display */
3185 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3186 return;
3187
3188 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003189 /*
3190 * Disabling the crtcs gracefully seems nicer. Also the
3191 * g33 docs say we should at least disable all the planes.
3192 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003193 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003194}
3195
3196void intel_finish_reset(struct drm_device *dev)
3197{
3198 struct drm_i915_private *dev_priv = to_i915(dev);
3199
3200 /*
3201 * Flips in the rings will be nuked by the reset,
3202 * so complete all pending flips so that user space
3203 * will get its events and not get stuck.
3204 */
3205 intel_complete_page_flips(dev);
3206
3207 /* no reset support for gen2 */
3208 if (IS_GEN2(dev))
3209 return;
3210
3211 /* reset doesn't touch the display */
3212 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3213 /*
3214 * Flips in the rings have been nuked by the reset,
3215 * so update the base address of all primary
3216 * planes to the the last fb to make sure we're
3217 * showing the correct fb after a reset.
3218 */
3219 intel_update_primary_planes(dev);
3220 return;
3221 }
3222
3223 /*
3224 * The display has been reset as well,
3225 * so need a full re-initialization.
3226 */
3227 intel_runtime_pm_disable_interrupts(dev_priv);
3228 intel_runtime_pm_enable_interrupts(dev_priv);
3229
3230 intel_modeset_init_hw(dev);
3231
3232 spin_lock_irq(&dev_priv->irq_lock);
3233 if (dev_priv->display.hpd_irq_setup)
3234 dev_priv->display.hpd_irq_setup(dev);
3235 spin_unlock_irq(&dev_priv->irq_lock);
3236
3237 intel_modeset_setup_hw_state(dev, true);
3238
3239 intel_hpd_init(dev_priv);
3240
3241 drm_modeset_unlock_all(dev);
3242}
3243
Chris Wilson2e2f3512015-04-27 13:41:14 +01003244static void
Chris Wilson14667a42012-04-03 17:58:35 +01003245intel_finish_fb(struct drm_framebuffer *old_fb)
3246{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003247 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003248 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson14667a42012-04-03 17:58:35 +01003249 bool was_interruptible = dev_priv->mm.interruptible;
3250 int ret;
3251
Chris Wilson14667a42012-04-03 17:58:35 +01003252 /* Big Hammer, we also need to ensure that any pending
3253 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3254 * current scanout is retired before unpinning the old
Chris Wilson2e2f3512015-04-27 13:41:14 +01003255 * framebuffer. Note that we rely on userspace rendering
3256 * into the buffer attached to the pipe they are waiting
3257 * on. If not, userspace generates a GPU hang with IPEHR
3258 * point to the MI_WAIT_FOR_EVENT.
Chris Wilson14667a42012-04-03 17:58:35 +01003259 *
3260 * This should only fail upon a hung GPU, in which case we
3261 * can safely continue.
3262 */
3263 dev_priv->mm.interruptible = false;
Chris Wilson2e2f3512015-04-27 13:41:14 +01003264 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson14667a42012-04-03 17:58:35 +01003265 dev_priv->mm.interruptible = was_interruptible;
3266
Chris Wilson2e2f3512015-04-27 13:41:14 +01003267 WARN_ON(ret);
Chris Wilson14667a42012-04-03 17:58:35 +01003268}
3269
Chris Wilson7d5e3792014-03-04 13:15:08 +00003270static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3271{
3272 struct drm_device *dev = crtc->dev;
3273 struct drm_i915_private *dev_priv = dev->dev_private;
3274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003275 bool pending;
3276
3277 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3278 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3279 return false;
3280
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003281 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003282 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003283 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003284
3285 return pending;
3286}
3287
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003288static void intel_update_pipe_size(struct intel_crtc *crtc)
3289{
3290 struct drm_device *dev = crtc->base.dev;
3291 struct drm_i915_private *dev_priv = dev->dev_private;
3292 const struct drm_display_mode *adjusted_mode;
3293
3294 if (!i915.fastboot)
3295 return;
3296
3297 /*
3298 * Update pipe size and adjust fitter if needed: the reason for this is
3299 * that in compute_mode_changes we check the native mode (not the pfit
3300 * mode) to see if we can flip rather than do a full mode set. In the
3301 * fastboot case, we'll flip, but if we don't update the pipesrc and
3302 * pfit state, we'll end up with a big fb scanned out into the wrong
3303 * sized surface.
3304 *
3305 * To fix this properly, we need to hoist the checks up into
3306 * compute_mode_changes (or above), check the actual pfit state and
3307 * whether the platform allows pfit disable with pipe active, and only
3308 * then update the pipesrc and pfit state, even on the flip path.
3309 */
3310
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003311 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003312
3313 I915_WRITE(PIPESRC(crtc->pipe),
3314 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3315 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003316 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003317 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3318 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003319 I915_WRITE(PF_CTL(crtc->pipe), 0);
3320 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3321 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3322 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003323 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3324 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003325}
3326
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003327static void intel_fdi_normal_train(struct drm_crtc *crtc)
3328{
3329 struct drm_device *dev = crtc->dev;
3330 struct drm_i915_private *dev_priv = dev->dev_private;
3331 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3332 int pipe = intel_crtc->pipe;
3333 u32 reg, temp;
3334
3335 /* enable normal train */
3336 reg = FDI_TX_CTL(pipe);
3337 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003338 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003339 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3340 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003341 } else {
3342 temp &= ~FDI_LINK_TRAIN_NONE;
3343 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003344 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003345 I915_WRITE(reg, temp);
3346
3347 reg = FDI_RX_CTL(pipe);
3348 temp = I915_READ(reg);
3349 if (HAS_PCH_CPT(dev)) {
3350 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3351 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3352 } else {
3353 temp &= ~FDI_LINK_TRAIN_NONE;
3354 temp |= FDI_LINK_TRAIN_NONE;
3355 }
3356 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3357
3358 /* wait one idle pattern time */
3359 POSTING_READ(reg);
3360 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003361
3362 /* IVB wants error correction enabled */
3363 if (IS_IVYBRIDGE(dev))
3364 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3365 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003366}
3367
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003368/* The FDI link training functions for ILK/Ibexpeak. */
3369static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3370{
3371 struct drm_device *dev = crtc->dev;
3372 struct drm_i915_private *dev_priv = dev->dev_private;
3373 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3374 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003375 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003376
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003377 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003378 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003379
Adam Jacksone1a44742010-06-25 15:32:14 -04003380 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3381 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003382 reg = FDI_RX_IMR(pipe);
3383 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003384 temp &= ~FDI_RX_SYMBOL_LOCK;
3385 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003386 I915_WRITE(reg, temp);
3387 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003388 udelay(150);
3389
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003390 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003391 reg = FDI_TX_CTL(pipe);
3392 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003393 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003394 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003395 temp &= ~FDI_LINK_TRAIN_NONE;
3396 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003397 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003398
Chris Wilson5eddb702010-09-11 13:48:45 +01003399 reg = FDI_RX_CTL(pipe);
3400 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003401 temp &= ~FDI_LINK_TRAIN_NONE;
3402 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003403 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3404
3405 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003406 udelay(150);
3407
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003408 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003409 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3410 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3411 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003412
Chris Wilson5eddb702010-09-11 13:48:45 +01003413 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003414 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003415 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003416 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3417
3418 if ((temp & FDI_RX_BIT_LOCK)) {
3419 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003420 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003421 break;
3422 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003423 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003424 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003425 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003426
3427 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003428 reg = FDI_TX_CTL(pipe);
3429 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003430 temp &= ~FDI_LINK_TRAIN_NONE;
3431 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003432 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003433
Chris Wilson5eddb702010-09-11 13:48:45 +01003434 reg = FDI_RX_CTL(pipe);
3435 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003436 temp &= ~FDI_LINK_TRAIN_NONE;
3437 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003438 I915_WRITE(reg, temp);
3439
3440 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003441 udelay(150);
3442
Chris Wilson5eddb702010-09-11 13:48:45 +01003443 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003444 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003445 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003446 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3447
3448 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003449 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003450 DRM_DEBUG_KMS("FDI train 2 done.\n");
3451 break;
3452 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003453 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003454 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003455 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003456
3457 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003458
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003459}
3460
Akshay Joshi0206e352011-08-16 15:34:10 -04003461static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003462 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3463 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3464 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3465 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3466};
3467
3468/* The FDI link training functions for SNB/Cougarpoint. */
3469static void gen6_fdi_link_train(struct drm_crtc *crtc)
3470{
3471 struct drm_device *dev = crtc->dev;
3472 struct drm_i915_private *dev_priv = dev->dev_private;
3473 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3474 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003475 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003476
Adam Jacksone1a44742010-06-25 15:32:14 -04003477 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3478 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003479 reg = FDI_RX_IMR(pipe);
3480 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003481 temp &= ~FDI_RX_SYMBOL_LOCK;
3482 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003483 I915_WRITE(reg, temp);
3484
3485 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003486 udelay(150);
3487
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003488 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003489 reg = FDI_TX_CTL(pipe);
3490 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003491 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003492 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003493 temp &= ~FDI_LINK_TRAIN_NONE;
3494 temp |= FDI_LINK_TRAIN_PATTERN_1;
3495 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3496 /* SNB-B */
3497 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003498 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003499
Daniel Vetterd74cf322012-10-26 10:58:13 +02003500 I915_WRITE(FDI_RX_MISC(pipe),
3501 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3502
Chris Wilson5eddb702010-09-11 13:48:45 +01003503 reg = FDI_RX_CTL(pipe);
3504 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003505 if (HAS_PCH_CPT(dev)) {
3506 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3507 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3508 } else {
3509 temp &= ~FDI_LINK_TRAIN_NONE;
3510 temp |= FDI_LINK_TRAIN_PATTERN_1;
3511 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003512 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3513
3514 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003515 udelay(150);
3516
Akshay Joshi0206e352011-08-16 15:34:10 -04003517 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003518 reg = FDI_TX_CTL(pipe);
3519 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003520 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3521 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003522 I915_WRITE(reg, temp);
3523
3524 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003525 udelay(500);
3526
Sean Paulfa37d392012-03-02 12:53:39 -05003527 for (retry = 0; retry < 5; retry++) {
3528 reg = FDI_RX_IIR(pipe);
3529 temp = I915_READ(reg);
3530 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3531 if (temp & FDI_RX_BIT_LOCK) {
3532 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3533 DRM_DEBUG_KMS("FDI train 1 done.\n");
3534 break;
3535 }
3536 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003537 }
Sean Paulfa37d392012-03-02 12:53:39 -05003538 if (retry < 5)
3539 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003540 }
3541 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003542 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003543
3544 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003545 reg = FDI_TX_CTL(pipe);
3546 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003547 temp &= ~FDI_LINK_TRAIN_NONE;
3548 temp |= FDI_LINK_TRAIN_PATTERN_2;
3549 if (IS_GEN6(dev)) {
3550 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3551 /* SNB-B */
3552 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3553 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003554 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003555
Chris Wilson5eddb702010-09-11 13:48:45 +01003556 reg = FDI_RX_CTL(pipe);
3557 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003558 if (HAS_PCH_CPT(dev)) {
3559 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3560 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3561 } else {
3562 temp &= ~FDI_LINK_TRAIN_NONE;
3563 temp |= FDI_LINK_TRAIN_PATTERN_2;
3564 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003565 I915_WRITE(reg, temp);
3566
3567 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003568 udelay(150);
3569
Akshay Joshi0206e352011-08-16 15:34:10 -04003570 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003571 reg = FDI_TX_CTL(pipe);
3572 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003573 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3574 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003575 I915_WRITE(reg, temp);
3576
3577 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003578 udelay(500);
3579
Sean Paulfa37d392012-03-02 12:53:39 -05003580 for (retry = 0; retry < 5; retry++) {
3581 reg = FDI_RX_IIR(pipe);
3582 temp = I915_READ(reg);
3583 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3584 if (temp & FDI_RX_SYMBOL_LOCK) {
3585 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3586 DRM_DEBUG_KMS("FDI train 2 done.\n");
3587 break;
3588 }
3589 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003590 }
Sean Paulfa37d392012-03-02 12:53:39 -05003591 if (retry < 5)
3592 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003593 }
3594 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003595 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003596
3597 DRM_DEBUG_KMS("FDI train done.\n");
3598}
3599
Jesse Barnes357555c2011-04-28 15:09:55 -07003600/* Manual link training for Ivy Bridge A0 parts */
3601static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3602{
3603 struct drm_device *dev = crtc->dev;
3604 struct drm_i915_private *dev_priv = dev->dev_private;
3605 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3606 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003607 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003608
3609 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3610 for train result */
3611 reg = FDI_RX_IMR(pipe);
3612 temp = I915_READ(reg);
3613 temp &= ~FDI_RX_SYMBOL_LOCK;
3614 temp &= ~FDI_RX_BIT_LOCK;
3615 I915_WRITE(reg, temp);
3616
3617 POSTING_READ(reg);
3618 udelay(150);
3619
Daniel Vetter01a415f2012-10-27 15:58:40 +02003620 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3621 I915_READ(FDI_RX_IIR(pipe)));
3622
Jesse Barnes139ccd32013-08-19 11:04:55 -07003623 /* Try each vswing and preemphasis setting twice before moving on */
3624 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3625 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003626 reg = FDI_TX_CTL(pipe);
3627 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003628 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3629 temp &= ~FDI_TX_ENABLE;
3630 I915_WRITE(reg, temp);
3631
3632 reg = FDI_RX_CTL(pipe);
3633 temp = I915_READ(reg);
3634 temp &= ~FDI_LINK_TRAIN_AUTO;
3635 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3636 temp &= ~FDI_RX_ENABLE;
3637 I915_WRITE(reg, temp);
3638
3639 /* enable CPU FDI TX and PCH FDI RX */
3640 reg = FDI_TX_CTL(pipe);
3641 temp = I915_READ(reg);
3642 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003643 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003644 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003645 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003646 temp |= snb_b_fdi_train_param[j/2];
3647 temp |= FDI_COMPOSITE_SYNC;
3648 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3649
3650 I915_WRITE(FDI_RX_MISC(pipe),
3651 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3652
3653 reg = FDI_RX_CTL(pipe);
3654 temp = I915_READ(reg);
3655 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3656 temp |= FDI_COMPOSITE_SYNC;
3657 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3658
3659 POSTING_READ(reg);
3660 udelay(1); /* should be 0.5us */
3661
3662 for (i = 0; i < 4; i++) {
3663 reg = FDI_RX_IIR(pipe);
3664 temp = I915_READ(reg);
3665 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3666
3667 if (temp & FDI_RX_BIT_LOCK ||
3668 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3669 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3670 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3671 i);
3672 break;
3673 }
3674 udelay(1); /* should be 0.5us */
3675 }
3676 if (i == 4) {
3677 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3678 continue;
3679 }
3680
3681 /* Train 2 */
3682 reg = FDI_TX_CTL(pipe);
3683 temp = I915_READ(reg);
3684 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3685 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3686 I915_WRITE(reg, temp);
3687
3688 reg = FDI_RX_CTL(pipe);
3689 temp = I915_READ(reg);
3690 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3691 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003692 I915_WRITE(reg, temp);
3693
3694 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003695 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003696
Jesse Barnes139ccd32013-08-19 11:04:55 -07003697 for (i = 0; i < 4; i++) {
3698 reg = FDI_RX_IIR(pipe);
3699 temp = I915_READ(reg);
3700 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003701
Jesse Barnes139ccd32013-08-19 11:04:55 -07003702 if (temp & FDI_RX_SYMBOL_LOCK ||
3703 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3704 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3705 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3706 i);
3707 goto train_done;
3708 }
3709 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003710 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003711 if (i == 4)
3712 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003713 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003714
Jesse Barnes139ccd32013-08-19 11:04:55 -07003715train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003716 DRM_DEBUG_KMS("FDI train done.\n");
3717}
3718
Daniel Vetter88cefb62012-08-12 19:27:14 +02003719static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003720{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003721 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003722 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003723 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003724 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003725
Jesse Barnesc64e3112010-09-10 11:27:03 -07003726
Jesse Barnes0e23b992010-09-10 11:10:00 -07003727 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003728 reg = FDI_RX_CTL(pipe);
3729 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003730 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003731 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003732 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003733 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3734
3735 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003736 udelay(200);
3737
3738 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003739 temp = I915_READ(reg);
3740 I915_WRITE(reg, temp | FDI_PCDCLK);
3741
3742 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003743 udelay(200);
3744
Paulo Zanoni20749732012-11-23 15:30:38 -02003745 /* Enable CPU FDI TX PLL, always on for Ironlake */
3746 reg = FDI_TX_CTL(pipe);
3747 temp = I915_READ(reg);
3748 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3749 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003750
Paulo Zanoni20749732012-11-23 15:30:38 -02003751 POSTING_READ(reg);
3752 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003753 }
3754}
3755
Daniel Vetter88cefb62012-08-12 19:27:14 +02003756static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3757{
3758 struct drm_device *dev = intel_crtc->base.dev;
3759 struct drm_i915_private *dev_priv = dev->dev_private;
3760 int pipe = intel_crtc->pipe;
3761 u32 reg, temp;
3762
3763 /* Switch from PCDclk to Rawclk */
3764 reg = FDI_RX_CTL(pipe);
3765 temp = I915_READ(reg);
3766 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3767
3768 /* Disable CPU FDI TX PLL */
3769 reg = FDI_TX_CTL(pipe);
3770 temp = I915_READ(reg);
3771 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3772
3773 POSTING_READ(reg);
3774 udelay(100);
3775
3776 reg = FDI_RX_CTL(pipe);
3777 temp = I915_READ(reg);
3778 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3779
3780 /* Wait for the clocks to turn off. */
3781 POSTING_READ(reg);
3782 udelay(100);
3783}
3784
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003785static void ironlake_fdi_disable(struct drm_crtc *crtc)
3786{
3787 struct drm_device *dev = crtc->dev;
3788 struct drm_i915_private *dev_priv = dev->dev_private;
3789 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3790 int pipe = intel_crtc->pipe;
3791 u32 reg, temp;
3792
3793 /* disable CPU FDI tx and PCH FDI rx */
3794 reg = FDI_TX_CTL(pipe);
3795 temp = I915_READ(reg);
3796 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3797 POSTING_READ(reg);
3798
3799 reg = FDI_RX_CTL(pipe);
3800 temp = I915_READ(reg);
3801 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003802 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003803 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3804
3805 POSTING_READ(reg);
3806 udelay(100);
3807
3808 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003809 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003810 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003811
3812 /* still set train pattern 1 */
3813 reg = FDI_TX_CTL(pipe);
3814 temp = I915_READ(reg);
3815 temp &= ~FDI_LINK_TRAIN_NONE;
3816 temp |= FDI_LINK_TRAIN_PATTERN_1;
3817 I915_WRITE(reg, temp);
3818
3819 reg = FDI_RX_CTL(pipe);
3820 temp = I915_READ(reg);
3821 if (HAS_PCH_CPT(dev)) {
3822 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3823 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3824 } else {
3825 temp &= ~FDI_LINK_TRAIN_NONE;
3826 temp |= FDI_LINK_TRAIN_PATTERN_1;
3827 }
3828 /* BPC in FDI rx is consistent with that in PIPECONF */
3829 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003830 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003831 I915_WRITE(reg, temp);
3832
3833 POSTING_READ(reg);
3834 udelay(100);
3835}
3836
Chris Wilson5dce5b932014-01-20 10:17:36 +00003837bool intel_has_pending_fb_unpin(struct drm_device *dev)
3838{
3839 struct intel_crtc *crtc;
3840
3841 /* Note that we don't need to be called with mode_config.lock here
3842 * as our list of CRTC objects is static for the lifetime of the
3843 * device and so cannot disappear as we iterate. Similarly, we can
3844 * happily treat the predicates as racy, atomic checks as userspace
3845 * cannot claim and pin a new fb without at least acquring the
3846 * struct_mutex and so serialising with us.
3847 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003848 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003849 if (atomic_read(&crtc->unpin_work_count) == 0)
3850 continue;
3851
3852 if (crtc->unpin_work)
3853 intel_wait_for_vblank(dev, crtc->pipe);
3854
3855 return true;
3856 }
3857
3858 return false;
3859}
3860
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003861static void page_flip_completed(struct intel_crtc *intel_crtc)
3862{
3863 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3864 struct intel_unpin_work *work = intel_crtc->unpin_work;
3865
3866 /* ensure that the unpin work is consistent wrt ->pending. */
3867 smp_rmb();
3868 intel_crtc->unpin_work = NULL;
3869
3870 if (work->event)
3871 drm_send_vblank_event(intel_crtc->base.dev,
3872 intel_crtc->pipe,
3873 work->event);
3874
3875 drm_crtc_vblank_put(&intel_crtc->base);
3876
3877 wake_up_all(&dev_priv->pending_flip_queue);
3878 queue_work(dev_priv->wq, &work->work);
3879
3880 trace_i915_flip_complete(intel_crtc->plane,
3881 work->pending_flip_obj);
3882}
3883
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003884void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003885{
Chris Wilson0f911282012-04-17 10:05:38 +01003886 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003887 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003888
Daniel Vetter2c10d572012-12-20 21:24:07 +01003889 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003890 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3891 !intel_crtc_has_pending_flip(crtc),
3892 60*HZ) == 0)) {
3893 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003894
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003895 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003896 if (intel_crtc->unpin_work) {
3897 WARN_ONCE(1, "Removing stuck page flip\n");
3898 page_flip_completed(intel_crtc);
3899 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003900 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003901 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003902
Chris Wilson975d5682014-08-20 13:13:34 +01003903 if (crtc->primary->fb) {
3904 mutex_lock(&dev->struct_mutex);
3905 intel_finish_fb(crtc->primary->fb);
3906 mutex_unlock(&dev->struct_mutex);
3907 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003908}
3909
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003910/* Program iCLKIP clock to the desired frequency */
3911static void lpt_program_iclkip(struct drm_crtc *crtc)
3912{
3913 struct drm_device *dev = crtc->dev;
3914 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003915 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003916 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3917 u32 temp;
3918
Ville Syrjäläa5805162015-05-26 20:42:30 +03003919 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003920
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003921 /* It is necessary to ungate the pixclk gate prior to programming
3922 * the divisors, and gate it back when it is done.
3923 */
3924 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3925
3926 /* Disable SSCCTL */
3927 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003928 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3929 SBI_SSCCTL_DISABLE,
3930 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003931
3932 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003933 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003934 auxdiv = 1;
3935 divsel = 0x41;
3936 phaseinc = 0x20;
3937 } else {
3938 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003939 * but the adjusted_mode->crtc_clock in in KHz. To get the
3940 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003941 * convert the virtual clock precision to KHz here for higher
3942 * precision.
3943 */
3944 u32 iclk_virtual_root_freq = 172800 * 1000;
3945 u32 iclk_pi_range = 64;
3946 u32 desired_divisor, msb_divisor_value, pi_value;
3947
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003948 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003949 msb_divisor_value = desired_divisor / iclk_pi_range;
3950 pi_value = desired_divisor % iclk_pi_range;
3951
3952 auxdiv = 0;
3953 divsel = msb_divisor_value - 2;
3954 phaseinc = pi_value;
3955 }
3956
3957 /* This should not happen with any sane values */
3958 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3959 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3960 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3961 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3962
3963 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003964 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003965 auxdiv,
3966 divsel,
3967 phasedir,
3968 phaseinc);
3969
3970 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003971 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003972 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3973 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3974 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3975 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3976 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3977 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003978 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003979
3980 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003981 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003982 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3983 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003984 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003985
3986 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003987 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003988 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003989 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003990
3991 /* Wait for initialization time */
3992 udelay(24);
3993
3994 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003995
Ville Syrjäläa5805162015-05-26 20:42:30 +03003996 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003997}
3998
Daniel Vetter275f01b22013-05-03 11:49:47 +02003999static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4000 enum pipe pch_transcoder)
4001{
4002 struct drm_device *dev = crtc->base.dev;
4003 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004004 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004005
4006 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4007 I915_READ(HTOTAL(cpu_transcoder)));
4008 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4009 I915_READ(HBLANK(cpu_transcoder)));
4010 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4011 I915_READ(HSYNC(cpu_transcoder)));
4012
4013 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4014 I915_READ(VTOTAL(cpu_transcoder)));
4015 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4016 I915_READ(VBLANK(cpu_transcoder)));
4017 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4018 I915_READ(VSYNC(cpu_transcoder)));
4019 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4020 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4021}
4022
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004023static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004024{
4025 struct drm_i915_private *dev_priv = dev->dev_private;
4026 uint32_t temp;
4027
4028 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004029 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004030 return;
4031
4032 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4033 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4034
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004035 temp &= ~FDI_BC_BIFURCATION_SELECT;
4036 if (enable)
4037 temp |= FDI_BC_BIFURCATION_SELECT;
4038
4039 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004040 I915_WRITE(SOUTH_CHICKEN1, temp);
4041 POSTING_READ(SOUTH_CHICKEN1);
4042}
4043
4044static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4045{
4046 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004047
4048 switch (intel_crtc->pipe) {
4049 case PIPE_A:
4050 break;
4051 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004052 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004053 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004054 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004055 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004056
4057 break;
4058 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004059 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004060
4061 break;
4062 default:
4063 BUG();
4064 }
4065}
4066
Jesse Barnesf67a5592011-01-05 10:31:48 -08004067/*
4068 * Enable PCH resources required for PCH ports:
4069 * - PCH PLLs
4070 * - FDI training & RX/TX
4071 * - update transcoder timings
4072 * - DP transcoding bits
4073 * - transcoder
4074 */
4075static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004076{
4077 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004078 struct drm_i915_private *dev_priv = dev->dev_private;
4079 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4080 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004081 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004082
Daniel Vetterab9412b2013-05-03 11:49:46 +02004083 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004084
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004085 if (IS_IVYBRIDGE(dev))
4086 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4087
Daniel Vettercd986ab2012-10-26 10:58:12 +02004088 /* Write the TU size bits before fdi link training, so that error
4089 * detection works. */
4090 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4091 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4092
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004093 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004094 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004095
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004096 /* We need to program the right clock selection before writing the pixel
4097 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004098 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004099 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004100
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004101 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004102 temp |= TRANS_DPLL_ENABLE(pipe);
4103 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004104 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004105 temp |= sel;
4106 else
4107 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004108 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004109 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004110
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004111 /* XXX: pch pll's can be enabled any time before we enable the PCH
4112 * transcoder, and we actually should do this to not upset any PCH
4113 * transcoder that already use the clock when we share it.
4114 *
4115 * Note that enable_shared_dpll tries to do the right thing, but
4116 * get_shared_dpll unconditionally resets the pll - we need that to have
4117 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004118 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004119
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004120 /* set transcoder timing, panel must allow it */
4121 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004122 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004123
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004124 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004125
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004126 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004127 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004128 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004129 reg = TRANS_DP_CTL(pipe);
4130 temp = I915_READ(reg);
4131 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004132 TRANS_DP_SYNC_MASK |
4133 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004134 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004135 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004136
4137 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004138 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004139 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004140 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004141
4142 switch (intel_trans_dp_port_sel(crtc)) {
4143 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004144 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004145 break;
4146 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004147 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004148 break;
4149 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004150 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004151 break;
4152 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004153 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004154 }
4155
Chris Wilson5eddb702010-09-11 13:48:45 +01004156 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004157 }
4158
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004159 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004160}
4161
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004162static void lpt_pch_enable(struct drm_crtc *crtc)
4163{
4164 struct drm_device *dev = crtc->dev;
4165 struct drm_i915_private *dev_priv = dev->dev_private;
4166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004167 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004168
Daniel Vetterab9412b2013-05-03 11:49:46 +02004169 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004170
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004171 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004172
Paulo Zanoni0540e482012-10-31 18:12:40 -02004173 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004174 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004175
Paulo Zanoni937bb612012-10-31 18:12:47 -02004176 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004177}
4178
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004179struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4180 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004181{
Daniel Vettere2b78262013-06-07 23:10:03 +02004182 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004183 struct intel_shared_dpll *pll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004184 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004185
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004186 if (HAS_PCH_IBX(dev_priv->dev)) {
4187 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004188 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004189 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004190
Daniel Vetter46edb022013-06-05 13:34:12 +02004191 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4192 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004193
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004194 WARN_ON(pll->new_config->crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004195
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004196 goto found;
4197 }
4198
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304199 if (IS_BROXTON(dev_priv->dev)) {
4200 /* PLL is attached to port in bxt */
4201 struct intel_encoder *encoder;
4202 struct intel_digital_port *intel_dig_port;
4203
4204 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4205 if (WARN_ON(!encoder))
4206 return NULL;
4207
4208 intel_dig_port = enc_to_dig_port(&encoder->base);
4209 /* 1:1 mapping between ports and PLLs */
4210 i = (enum intel_dpll_id)intel_dig_port->port;
4211 pll = &dev_priv->shared_dplls[i];
4212 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4213 crtc->base.base.id, pll->name);
4214 WARN_ON(pll->new_config->crtc_mask);
4215
4216 goto found;
4217 }
4218
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004219 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4220 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004221
4222 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004223 if (pll->new_config->crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004224 continue;
4225
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004226 if (memcmp(&crtc_state->dpll_hw_state,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004227 &pll->new_config->hw_state,
4228 sizeof(pll->new_config->hw_state)) == 0) {
4229 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004230 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004231 pll->new_config->crtc_mask,
4232 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004233 goto found;
4234 }
4235 }
4236
4237 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004238 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4239 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004240 if (pll->new_config->crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004241 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4242 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004243 goto found;
4244 }
4245 }
4246
4247 return NULL;
4248
4249found:
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004250 if (pll->new_config->crtc_mask == 0)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004251 pll->new_config->hw_state = crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004252
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004253 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004254 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4255 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004256
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004257 pll->new_config->crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004258
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004259 return pll;
4260}
4261
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004262/**
4263 * intel_shared_dpll_start_config - start a new PLL staged config
4264 * @dev_priv: DRM device
4265 * @clear_pipes: mask of pipes that will have their PLLs freed
4266 *
4267 * Starts a new PLL staged config, copying the current config but
4268 * releasing the references of pipes specified in clear_pipes.
4269 */
4270static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
4271 unsigned clear_pipes)
4272{
4273 struct intel_shared_dpll *pll;
4274 enum intel_dpll_id i;
4275
4276 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4277 pll = &dev_priv->shared_dplls[i];
4278
4279 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
4280 GFP_KERNEL);
4281 if (!pll->new_config)
4282 goto cleanup;
4283
4284 pll->new_config->crtc_mask &= ~clear_pipes;
4285 }
4286
4287 return 0;
4288
4289cleanup:
4290 while (--i >= 0) {
4291 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveiraf354d732014-11-07 14:07:41 +02004292 kfree(pll->new_config);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004293 pll->new_config = NULL;
4294 }
4295
4296 return -ENOMEM;
4297}
4298
4299static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
4300{
4301 struct intel_shared_dpll *pll;
4302 enum intel_dpll_id i;
4303
4304 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4305 pll = &dev_priv->shared_dplls[i];
4306
4307 WARN_ON(pll->new_config == &pll->config);
4308
4309 pll->config = *pll->new_config;
4310 kfree(pll->new_config);
4311 pll->new_config = NULL;
4312 }
4313}
4314
4315static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
4316{
4317 struct intel_shared_dpll *pll;
4318 enum intel_dpll_id i;
4319
4320 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4321 pll = &dev_priv->shared_dplls[i];
4322
4323 WARN_ON(pll->new_config == &pll->config);
4324
4325 kfree(pll->new_config);
4326 pll->new_config = NULL;
4327 }
4328}
4329
Daniel Vettera1520312013-05-03 11:49:50 +02004330static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004331{
4332 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004333 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004334 u32 temp;
4335
4336 temp = I915_READ(dslreg);
4337 udelay(500);
4338 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004339 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004340 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004341 }
4342}
4343
Chandra Kondurua1b22782015-04-07 15:28:45 -07004344/**
4345 * skl_update_scaler_users - Stages update to crtc's scaler state
4346 * @intel_crtc: crtc
4347 * @crtc_state: crtc_state
4348 * @plane: plane (NULL indicates crtc is requesting update)
4349 * @plane_state: plane's state
4350 * @force_detach: request unconditional detachment of scaler
4351 *
4352 * This function updates scaler state for requested plane or crtc.
4353 * To request scaler usage update for a plane, caller shall pass plane pointer.
4354 * To request scaler usage update for crtc, caller shall pass plane pointer
4355 * as NULL.
4356 *
4357 * Return
4358 * 0 - scaler_usage updated successfully
4359 * error - requested scaling cannot be supported or other error condition
4360 */
4361int
4362skl_update_scaler_users(
4363 struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state,
4364 struct intel_plane *intel_plane, struct intel_plane_state *plane_state,
4365 int force_detach)
4366{
4367 int need_scaling;
4368 int idx;
4369 int src_w, src_h, dst_w, dst_h;
4370 int *scaler_id;
4371 struct drm_framebuffer *fb;
4372 struct intel_crtc_scaler_state *scaler_state;
Chandra Konduru6156a452015-04-27 13:48:39 -07004373 unsigned int rotation;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004374
4375 if (!intel_crtc || !crtc_state)
4376 return 0;
4377
4378 scaler_state = &crtc_state->scaler_state;
4379
4380 idx = intel_plane ? drm_plane_index(&intel_plane->base) : SKL_CRTC_INDEX;
4381 fb = intel_plane ? plane_state->base.fb : NULL;
4382
4383 if (intel_plane) {
4384 src_w = drm_rect_width(&plane_state->src) >> 16;
4385 src_h = drm_rect_height(&plane_state->src) >> 16;
4386 dst_w = drm_rect_width(&plane_state->dst);
4387 dst_h = drm_rect_height(&plane_state->dst);
4388 scaler_id = &plane_state->scaler_id;
Chandra Konduru6156a452015-04-27 13:48:39 -07004389 rotation = plane_state->base.rotation;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004390 } else {
4391 struct drm_display_mode *adjusted_mode =
4392 &crtc_state->base.adjusted_mode;
4393 src_w = crtc_state->pipe_src_w;
4394 src_h = crtc_state->pipe_src_h;
4395 dst_w = adjusted_mode->hdisplay;
4396 dst_h = adjusted_mode->vdisplay;
4397 scaler_id = &scaler_state->scaler_id;
Chandra Konduru6156a452015-04-27 13:48:39 -07004398 rotation = DRM_ROTATE_0;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004399 }
Chandra Konduru6156a452015-04-27 13:48:39 -07004400
4401 need_scaling = intel_rotation_90_or_270(rotation) ?
4402 (src_h != dst_w || src_w != dst_h):
4403 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004404
4405 /*
4406 * if plane is being disabled or scaler is no more required or force detach
4407 * - free scaler binded to this plane/crtc
4408 * - in order to do this, update crtc->scaler_usage
4409 *
4410 * Here scaler state in crtc_state is set free so that
4411 * scaler can be assigned to other user. Actual register
4412 * update to free the scaler is done in plane/panel-fit programming.
4413 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4414 */
4415 if (force_detach || !need_scaling || (intel_plane &&
4416 (!fb || !plane_state->visible))) {
4417 if (*scaler_id >= 0) {
4418 scaler_state->scaler_users &= ~(1 << idx);
4419 scaler_state->scalers[*scaler_id].in_use = 0;
4420
4421 DRM_DEBUG_KMS("Staged freeing scaler id %d.%d from %s:%d "
4422 "crtc_state = %p scaler_users = 0x%x\n",
4423 intel_crtc->pipe, *scaler_id, intel_plane ? "PLANE" : "CRTC",
4424 intel_plane ? intel_plane->base.base.id :
4425 intel_crtc->base.base.id, crtc_state,
4426 scaler_state->scaler_users);
4427 *scaler_id = -1;
4428 }
4429 return 0;
4430 }
4431
4432 /* range checks */
4433 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4434 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4435
4436 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4437 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
4438 DRM_DEBUG_KMS("%s:%d scaler_user index %u.%u: src %ux%u dst %ux%u "
4439 "size is out of scaler range\n",
4440 intel_plane ? "PLANE" : "CRTC",
4441 intel_plane ? intel_plane->base.base.id : intel_crtc->base.base.id,
4442 intel_crtc->pipe, idx, src_w, src_h, dst_w, dst_h);
4443 return -EINVAL;
4444 }
4445
4446 /* check colorkey */
Chandra Konduru225c2282015-05-18 16:18:44 -07004447 if (WARN_ON(intel_plane &&
4448 intel_plane->ckey.flags != I915_SET_COLORKEY_NONE)) {
4449 DRM_DEBUG_KMS("PLANE:%d scaling %ux%u->%ux%u not allowed with colorkey",
4450 intel_plane->base.base.id, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004451 return -EINVAL;
4452 }
4453
4454 /* Check src format */
4455 if (intel_plane) {
4456 switch (fb->pixel_format) {
4457 case DRM_FORMAT_RGB565:
4458 case DRM_FORMAT_XBGR8888:
4459 case DRM_FORMAT_XRGB8888:
4460 case DRM_FORMAT_ABGR8888:
4461 case DRM_FORMAT_ARGB8888:
4462 case DRM_FORMAT_XRGB2101010:
Chandra Kondurua1b22782015-04-07 15:28:45 -07004463 case DRM_FORMAT_XBGR2101010:
Chandra Kondurua1b22782015-04-07 15:28:45 -07004464 case DRM_FORMAT_YUYV:
4465 case DRM_FORMAT_YVYU:
4466 case DRM_FORMAT_UYVY:
4467 case DRM_FORMAT_VYUY:
4468 break;
4469 default:
4470 DRM_DEBUG_KMS("PLANE:%d FB:%d unsupported scaling format 0x%x\n",
4471 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4472 return -EINVAL;
4473 }
4474 }
4475
4476 /* mark this plane as a scaler user in crtc_state */
4477 scaler_state->scaler_users |= (1 << idx);
4478 DRM_DEBUG_KMS("%s:%d staged scaling request for %ux%u->%ux%u "
4479 "crtc_state = %p scaler_users = 0x%x\n",
4480 intel_plane ? "PLANE" : "CRTC",
4481 intel_plane ? intel_plane->base.base.id : intel_crtc->base.base.id,
4482 src_w, src_h, dst_w, dst_h, crtc_state, scaler_state->scaler_users);
4483 return 0;
4484}
4485
4486static void skylake_pfit_update(struct intel_crtc *crtc, int enable)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004487{
4488 struct drm_device *dev = crtc->base.dev;
4489 struct drm_i915_private *dev_priv = dev->dev_private;
4490 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004491 struct intel_crtc_scaler_state *scaler_state =
4492 &crtc->config->scaler_state;
4493
4494 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4495
4496 /* To update pfit, first update scaler state */
4497 skl_update_scaler_users(crtc, crtc->config, NULL, NULL, !enable);
4498 intel_atomic_setup_scalers(crtc->base.dev, crtc, crtc->config);
4499 skl_detach_scalers(crtc);
4500 if (!enable)
4501 return;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004502
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004503 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004504 int id;
4505
4506 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4507 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4508 return;
4509 }
4510
4511 id = scaler_state->scaler_id;
4512 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4513 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4514 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4515 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4516
4517 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004518 }
4519}
4520
Jesse Barnesb074cec2013-04-25 12:55:02 -07004521static void ironlake_pfit_enable(struct intel_crtc *crtc)
4522{
4523 struct drm_device *dev = crtc->base.dev;
4524 struct drm_i915_private *dev_priv = dev->dev_private;
4525 int pipe = crtc->pipe;
4526
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004527 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004528 /* Force use of hard-coded filter coefficients
4529 * as some pre-programmed values are broken,
4530 * e.g. x201.
4531 */
4532 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4533 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4534 PF_PIPE_SEL_IVB(pipe));
4535 else
4536 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004537 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4538 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004539 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004540}
4541
Matt Roper4a3b8762014-12-23 10:41:51 -08004542static void intel_enable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004543{
4544 struct drm_device *dev = crtc->dev;
4545 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004546 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004547 struct intel_plane *intel_plane;
4548
Matt Roperaf2b6532014-04-01 15:22:32 -07004549 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4550 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004551 if (intel_plane->pipe == pipe)
4552 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004553 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004554}
4555
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004556void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004557{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004558 struct drm_device *dev = crtc->base.dev;
4559 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004560
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004561 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004562 return;
4563
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004564 /* We can only enable IPS after we enable a plane and wait for a vblank */
4565 intel_wait_for_vblank(dev, crtc->pipe);
4566
Paulo Zanonid77e4532013-09-24 13:52:55 -03004567 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004568 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004569 mutex_lock(&dev_priv->rps.hw_lock);
4570 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4571 mutex_unlock(&dev_priv->rps.hw_lock);
4572 /* Quoting Art Runyan: "its not safe to expect any particular
4573 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004574 * mailbox." Moreover, the mailbox may return a bogus state,
4575 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004576 */
4577 } else {
4578 I915_WRITE(IPS_CTL, IPS_ENABLE);
4579 /* The bit only becomes 1 in the next vblank, so this wait here
4580 * is essentially intel_wait_for_vblank. If we don't have this
4581 * and don't wait for vblanks until the end of crtc_enable, then
4582 * the HW state readout code will complain that the expected
4583 * IPS_CTL value is not the one we read. */
4584 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4585 DRM_ERROR("Timed out waiting for IPS enable\n");
4586 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004587}
4588
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004589void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004590{
4591 struct drm_device *dev = crtc->base.dev;
4592 struct drm_i915_private *dev_priv = dev->dev_private;
4593
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004594 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004595 return;
4596
4597 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004598 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004599 mutex_lock(&dev_priv->rps.hw_lock);
4600 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4601 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004602 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4603 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4604 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004605 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004606 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004607 POSTING_READ(IPS_CTL);
4608 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004609
4610 /* We need to wait for a vblank before we can disable the plane. */
4611 intel_wait_for_vblank(dev, crtc->pipe);
4612}
4613
4614/** Loads the palette/gamma unit for the CRTC with the prepared values */
4615static void intel_crtc_load_lut(struct drm_crtc *crtc)
4616{
4617 struct drm_device *dev = crtc->dev;
4618 struct drm_i915_private *dev_priv = dev->dev_private;
4619 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4620 enum pipe pipe = intel_crtc->pipe;
4621 int palreg = PALETTE(pipe);
4622 int i;
4623 bool reenable_ips = false;
4624
4625 /* The clocks have to be on to load the palette. */
Matt Roper83d65732015-02-25 13:12:16 -08004626 if (!crtc->state->enable || !intel_crtc->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004627 return;
4628
Imre Deak50360402015-01-16 00:55:16 -08004629 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004630 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004631 assert_dsi_pll_enabled(dev_priv);
4632 else
4633 assert_pll_enabled(dev_priv, pipe);
4634 }
4635
4636 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304637 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004638 palreg = LGC_PALETTE(pipe);
4639
4640 /* Workaround : Do not read or write the pipe palette/gamma data while
4641 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4642 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004643 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004644 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4645 GAMMA_MODE_MODE_SPLIT)) {
4646 hsw_disable_ips(intel_crtc);
4647 reenable_ips = true;
4648 }
4649
4650 for (i = 0; i < 256; i++) {
4651 I915_WRITE(palreg + 4 * i,
4652 (intel_crtc->lut_r[i] << 16) |
4653 (intel_crtc->lut_g[i] << 8) |
4654 intel_crtc->lut_b[i]);
4655 }
4656
4657 if (reenable_ips)
4658 hsw_enable_ips(intel_crtc);
4659}
4660
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004661static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004662{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004663 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004664 struct drm_device *dev = intel_crtc->base.dev;
4665 struct drm_i915_private *dev_priv = dev->dev_private;
4666
4667 mutex_lock(&dev->struct_mutex);
4668 dev_priv->mm.interruptible = false;
4669 (void) intel_overlay_switch_off(intel_crtc->overlay);
4670 dev_priv->mm.interruptible = true;
4671 mutex_unlock(&dev->struct_mutex);
4672 }
4673
4674 /* Let userspace switch the overlay on again. In most cases userspace
4675 * has to recompute where to put it anyway.
4676 */
4677}
4678
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004679/**
4680 * intel_post_enable_primary - Perform operations after enabling primary plane
4681 * @crtc: the CRTC whose primary plane was just enabled
4682 *
4683 * Performs potentially sleeping operations that must be done after the primary
4684 * plane is enabled, such as updating FBC and IPS. Note that this may be
4685 * called due to an explicit primary plane update, or due to an implicit
4686 * re-enable that is caused when a sprite plane is updated to no longer
4687 * completely hide the primary plane.
4688 */
4689static void
4690intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004691{
4692 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004693 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004694 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4695 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004696
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004697 /*
4698 * BDW signals flip done immediately if the plane
4699 * is disabled, even if the plane enable is already
4700 * armed to occur at the next vblank :(
4701 */
4702 if (IS_BROADWELL(dev))
4703 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004704
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004705 /*
4706 * FIXME IPS should be fine as long as one plane is
4707 * enabled, but in practice it seems to have problems
4708 * when going from primary only to sprite only and vice
4709 * versa.
4710 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004711 hsw_enable_ips(intel_crtc);
4712
4713 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004714 intel_fbc_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004715 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004716
4717 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004718 * Gen2 reports pipe underruns whenever all planes are disabled.
4719 * So don't enable underrun reporting before at least some planes
4720 * are enabled.
4721 * FIXME: Need to fix the logic to work when we turn off all planes
4722 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004723 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004724 if (IS_GEN2(dev))
4725 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4726
4727 /* Underruns don't raise interrupts, so check manually. */
4728 if (HAS_GMCH_DISPLAY(dev))
4729 i9xx_check_fifo_underruns(dev_priv);
4730}
4731
4732/**
4733 * intel_pre_disable_primary - Perform operations before disabling primary plane
4734 * @crtc: the CRTC whose primary plane is to be disabled
4735 *
4736 * Performs potentially sleeping operations that must be done before the
4737 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4738 * be called due to an explicit primary plane update, or due to an implicit
4739 * disable that is caused when a sprite plane completely hides the primary
4740 * plane.
4741 */
4742static void
4743intel_pre_disable_primary(struct drm_crtc *crtc)
4744{
4745 struct drm_device *dev = crtc->dev;
4746 struct drm_i915_private *dev_priv = dev->dev_private;
4747 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4748 int pipe = intel_crtc->pipe;
4749
4750 /*
4751 * Gen2 reports pipe underruns whenever all planes are disabled.
4752 * So diasble underrun reporting before all the planes get disabled.
4753 * FIXME: Need to fix the logic to work when we turn off all planes
4754 * but leave the pipe running.
4755 */
4756 if (IS_GEN2(dev))
4757 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4758
4759 /*
4760 * Vblank time updates from the shadow to live plane control register
4761 * are blocked if the memory self-refresh mode is active at that
4762 * moment. So to make sure the plane gets truly disabled, disable
4763 * first the self-refresh mode. The self-refresh enable bit in turn
4764 * will be checked/applied by the HW only at the next frame start
4765 * event which is after the vblank start event, so we need to have a
4766 * wait-for-vblank between disabling the plane and the pipe.
4767 */
4768 if (HAS_GMCH_DISPLAY(dev))
4769 intel_set_memory_cxsr(dev_priv, false);
4770
4771 mutex_lock(&dev->struct_mutex);
4772 if (dev_priv->fbc.crtc == intel_crtc)
4773 intel_fbc_disable(dev);
4774 mutex_unlock(&dev->struct_mutex);
4775
4776 /*
4777 * FIXME IPS should be fine as long as one plane is
4778 * enabled, but in practice it seems to have problems
4779 * when going from primary only to sprite only and vice
4780 * versa.
4781 */
4782 hsw_disable_ips(intel_crtc);
4783}
4784
4785static void intel_crtc_enable_planes(struct drm_crtc *crtc)
4786{
Rodrigo Vivi2d847d42015-05-28 10:21:16 -07004787 struct drm_device *dev = crtc->dev;
4788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4789 int pipe = intel_crtc->pipe;
4790
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004791 intel_enable_primary_hw_plane(crtc->primary, crtc);
4792 intel_enable_sprite_planes(crtc);
4793 intel_crtc_update_cursor(crtc, true);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004794
4795 intel_post_enable_primary(crtc);
Rodrigo Vivi2d847d42015-05-28 10:21:16 -07004796
4797 /*
4798 * FIXME: Once we grow proper nuclear flip support out of this we need
4799 * to compute the mask of flip planes precisely. For the time being
4800 * consider this a flip to a NULL plane.
4801 */
4802 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004803}
4804
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004805static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004806{
4807 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004808 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004809 struct intel_plane *intel_plane;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004810 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004811
4812 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004813
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004814 intel_pre_disable_primary(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004815
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004816 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004817 for_each_intel_plane(dev, intel_plane) {
4818 if (intel_plane->pipe == pipe) {
4819 struct drm_crtc *from = intel_plane->base.crtc;
4820
4821 intel_plane->disable_plane(&intel_plane->base,
4822 from ?: crtc, true);
4823 }
4824 }
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004825
Daniel Vetterf99d7062014-06-19 16:01:59 +02004826 /*
4827 * FIXME: Once we grow proper nuclear flip support out of this we need
4828 * to compute the mask of flip planes precisely. For the time being
4829 * consider this a flip to a NULL plane.
4830 */
4831 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004832}
4833
Jesse Barnesf67a5592011-01-05 10:31:48 -08004834static void ironlake_crtc_enable(struct drm_crtc *crtc)
4835{
4836 struct drm_device *dev = crtc->dev;
4837 struct drm_i915_private *dev_priv = dev->dev_private;
4838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004839 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004840 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004841
Matt Roper83d65732015-02-25 13:12:16 -08004842 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02004843
Jesse Barnesf67a5592011-01-05 10:31:48 -08004844 if (intel_crtc->active)
4845 return;
4846
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004847 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004848 intel_prepare_shared_dpll(intel_crtc);
4849
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004850 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304851 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004852
4853 intel_set_pipe_timings(intel_crtc);
4854
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004855 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004856 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004857 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004858 }
4859
4860 ironlake_set_pipeconf(crtc);
4861
Jesse Barnesf67a5592011-01-05 10:31:48 -08004862 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004863
Daniel Vettera72e4c92014-09-30 10:56:47 +02004864 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4865 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004866
Daniel Vetterf6736a12013-06-05 13:34:30 +02004867 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004868 if (encoder->pre_enable)
4869 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004870
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004871 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004872 /* Note: FDI PLL enabling _must_ be done before we enable the
4873 * cpu pipes, hence this is separate from all the other fdi/pch
4874 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004875 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004876 } else {
4877 assert_fdi_tx_disabled(dev_priv, pipe);
4878 assert_fdi_rx_disabled(dev_priv, pipe);
4879 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004880
Jesse Barnesb074cec2013-04-25 12:55:02 -07004881 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004882
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004883 /*
4884 * On ILK+ LUT must be loaded before the pipe is running but with
4885 * clocks enabled
4886 */
4887 intel_crtc_load_lut(crtc);
4888
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004889 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004890 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004891
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004892 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004893 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004894
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004895 assert_vblank_disabled(crtc);
4896 drm_crtc_vblank_on(crtc);
4897
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004898 for_each_encoder_on_crtc(dev, crtc, encoder)
4899 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004900
4901 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004902 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004903}
4904
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004905/* IPS only exists on ULT machines and is tied to pipe A. */
4906static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4907{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004908 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004909}
4910
Paulo Zanonie4916942013-09-20 16:21:19 -03004911/*
4912 * This implements the workaround described in the "notes" section of the mode
4913 * set sequence documentation. When going from no pipes or single pipe to
4914 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4915 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4916 */
4917static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4918{
4919 struct drm_device *dev = crtc->base.dev;
4920 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4921
4922 /* We want to get the other_active_crtc only if there's only 1 other
4923 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004924 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004925 if (!crtc_it->active || crtc_it == crtc)
4926 continue;
4927
4928 if (other_active_crtc)
4929 return;
4930
4931 other_active_crtc = crtc_it;
4932 }
4933 if (!other_active_crtc)
4934 return;
4935
4936 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4937 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4938}
4939
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004940static void haswell_crtc_enable(struct drm_crtc *crtc)
4941{
4942 struct drm_device *dev = crtc->dev;
4943 struct drm_i915_private *dev_priv = dev->dev_private;
4944 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4945 struct intel_encoder *encoder;
4946 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004947
Matt Roper83d65732015-02-25 13:12:16 -08004948 WARN_ON(!crtc->state->enable);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004949
4950 if (intel_crtc->active)
4951 return;
4952
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004953 if (intel_crtc_to_shared_dpll(intel_crtc))
4954 intel_enable_shared_dpll(intel_crtc);
4955
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004956 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304957 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004958
4959 intel_set_pipe_timings(intel_crtc);
4960
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004961 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4962 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4963 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004964 }
4965
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004966 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004967 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004968 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004969 }
4970
4971 haswell_set_pipeconf(crtc);
4972
4973 intel_set_pipe_csc(crtc);
4974
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004975 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004976
Daniel Vettera72e4c92014-09-30 10:56:47 +02004977 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004978 for_each_encoder_on_crtc(dev, crtc, encoder)
4979 if (encoder->pre_enable)
4980 encoder->pre_enable(encoder);
4981
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004982 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004983 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4984 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004985 dev_priv->display.fdi_link_train(crtc);
4986 }
4987
Paulo Zanoni1f544382012-10-24 11:32:00 -02004988 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004989
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004990 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004991 skylake_pfit_update(intel_crtc, 1);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004992 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004993 ironlake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004994 else
4995 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004996
4997 /*
4998 * On ILK+ LUT must be loaded before the pipe is running but with
4999 * clocks enabled
5000 */
5001 intel_crtc_load_lut(crtc);
5002
Paulo Zanoni1f544382012-10-24 11:32:00 -02005003 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00005004 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005005
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005006 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005007 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005008
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005009 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005010 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005011
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005012 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005013 intel_ddi_set_vc_payload_alloc(crtc, true);
5014
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005015 assert_vblank_disabled(crtc);
5016 drm_crtc_vblank_on(crtc);
5017
Jani Nikula8807e552013-08-30 19:40:32 +03005018 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005019 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005020 intel_opregion_notify_encoder(encoder, true);
5021 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005022
Paulo Zanonie4916942013-09-20 16:21:19 -03005023 /* If we change the relative order between pipe/planes enabling, we need
5024 * to change the workaround. */
5025 haswell_mode_set_planes_workaround(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005026}
5027
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005028static void ironlake_pfit_disable(struct intel_crtc *crtc)
5029{
5030 struct drm_device *dev = crtc->base.dev;
5031 struct drm_i915_private *dev_priv = dev->dev_private;
5032 int pipe = crtc->pipe;
5033
5034 /* To avoid upsetting the power well on haswell only disable the pfit if
5035 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005036 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005037 I915_WRITE(PF_CTL(pipe), 0);
5038 I915_WRITE(PF_WIN_POS(pipe), 0);
5039 I915_WRITE(PF_WIN_SZ(pipe), 0);
5040 }
5041}
5042
Jesse Barnes6be4a602010-09-10 10:26:01 -07005043static void ironlake_crtc_disable(struct drm_crtc *crtc)
5044{
5045 struct drm_device *dev = crtc->dev;
5046 struct drm_i915_private *dev_priv = dev->dev_private;
5047 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005048 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005049 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01005050 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005051
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005052 if (!intel_crtc->active)
5053 return;
5054
Daniel Vetterea9d7582012-07-10 10:42:52 +02005055 for_each_encoder_on_crtc(dev, crtc, encoder)
5056 encoder->disable(encoder);
5057
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005058 drm_crtc_vblank_off(crtc);
5059 assert_vblank_disabled(crtc);
5060
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005061 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005062 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02005063
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005064 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005065
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005066 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005067
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005068 if (intel_crtc->config->has_pch_encoder)
5069 ironlake_fdi_disable(crtc);
5070
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005071 for_each_encoder_on_crtc(dev, crtc, encoder)
5072 if (encoder->post_disable)
5073 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005074
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005075 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005076 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005077
Daniel Vetterd925c592013-06-05 13:34:04 +02005078 if (HAS_PCH_CPT(dev)) {
5079 /* disable TRANS_DP_CTL */
5080 reg = TRANS_DP_CTL(pipe);
5081 temp = I915_READ(reg);
5082 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5083 TRANS_DP_PORT_SEL_MASK);
5084 temp |= TRANS_DP_PORT_SEL_NONE;
5085 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005086
Daniel Vetterd925c592013-06-05 13:34:04 +02005087 /* disable DPLL_SEL */
5088 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005089 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005090 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005091 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005092
5093 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005094 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02005095
5096 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005097 }
5098
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005099 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005100 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01005101
5102 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005103 intel_fbc_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01005104 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005105}
5106
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005107static void haswell_crtc_disable(struct drm_crtc *crtc)
5108{
5109 struct drm_device *dev = crtc->dev;
5110 struct drm_i915_private *dev_priv = dev->dev_private;
5111 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5112 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005113 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005114
5115 if (!intel_crtc->active)
5116 return;
5117
Jani Nikula8807e552013-08-30 19:40:32 +03005118 for_each_encoder_on_crtc(dev, crtc, encoder) {
5119 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005120 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005121 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005122
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005123 drm_crtc_vblank_off(crtc);
5124 assert_vblank_disabled(crtc);
5125
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005126 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005127 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5128 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005129 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005130
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005131 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005132 intel_ddi_set_vc_payload_alloc(crtc, false);
5133
Paulo Zanoniad80a812012-10-24 16:06:19 -02005134 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005135
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005136 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07005137 skylake_pfit_update(intel_crtc, 0);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005138 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005139 ironlake_pfit_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005140 else
5141 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005142
Paulo Zanoni1f544382012-10-24 11:32:00 -02005143 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005144
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005145 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005146 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005147 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005148 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005149
Imre Deak97b040a2014-06-25 22:01:50 +03005150 for_each_encoder_on_crtc(dev, crtc, encoder)
5151 if (encoder->post_disable)
5152 encoder->post_disable(encoder);
5153
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005154 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005155 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005156
5157 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005158 intel_fbc_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005159 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005160
5161 if (intel_crtc_to_shared_dpll(intel_crtc))
5162 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005163}
5164
Jesse Barnes2dd24552013-04-25 12:55:01 -07005165static void i9xx_pfit_enable(struct intel_crtc *crtc)
5166{
5167 struct drm_device *dev = crtc->base.dev;
5168 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005169 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005170
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005171 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005172 return;
5173
Daniel Vetterc0b03412013-05-28 12:05:54 +02005174 /*
5175 * The panel fitter should only be adjusted whilst the pipe is disabled,
5176 * according to register description and PRM.
5177 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005178 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5179 assert_pipe_disabled(dev_priv, crtc->pipe);
5180
Jesse Barnesb074cec2013-04-25 12:55:02 -07005181 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5182 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005183
5184 /* Border color in case we don't scale up to the full screen. Black by
5185 * default, change to something else for debugging. */
5186 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005187}
5188
Dave Airlied05410f2014-06-05 13:22:59 +10005189static enum intel_display_power_domain port_to_power_domain(enum port port)
5190{
5191 switch (port) {
5192 case PORT_A:
5193 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5194 case PORT_B:
5195 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5196 case PORT_C:
5197 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5198 case PORT_D:
5199 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
5200 default:
5201 WARN_ON_ONCE(1);
5202 return POWER_DOMAIN_PORT_OTHER;
5203 }
5204}
5205
Imre Deak77d22dc2014-03-05 16:20:52 +02005206#define for_each_power_domain(domain, mask) \
5207 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5208 if ((1 << (domain)) & (mask))
5209
Imre Deak319be8a2014-03-04 19:22:57 +02005210enum intel_display_power_domain
5211intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005212{
Imre Deak319be8a2014-03-04 19:22:57 +02005213 struct drm_device *dev = intel_encoder->base.dev;
5214 struct intel_digital_port *intel_dig_port;
5215
5216 switch (intel_encoder->type) {
5217 case INTEL_OUTPUT_UNKNOWN:
5218 /* Only DDI platforms should ever use this output type */
5219 WARN_ON_ONCE(!HAS_DDI(dev));
5220 case INTEL_OUTPUT_DISPLAYPORT:
5221 case INTEL_OUTPUT_HDMI:
5222 case INTEL_OUTPUT_EDP:
5223 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005224 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005225 case INTEL_OUTPUT_DP_MST:
5226 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5227 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005228 case INTEL_OUTPUT_ANALOG:
5229 return POWER_DOMAIN_PORT_CRT;
5230 case INTEL_OUTPUT_DSI:
5231 return POWER_DOMAIN_PORT_DSI;
5232 default:
5233 return POWER_DOMAIN_PORT_OTHER;
5234 }
5235}
5236
5237static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5238{
5239 struct drm_device *dev = crtc->dev;
5240 struct intel_encoder *intel_encoder;
5241 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5242 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005243 unsigned long mask;
5244 enum transcoder transcoder;
5245
5246 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5247
5248 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5249 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005250 if (intel_crtc->config->pch_pfit.enabled ||
5251 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005252 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5253
Imre Deak319be8a2014-03-04 19:22:57 +02005254 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5255 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5256
Imre Deak77d22dc2014-03-05 16:20:52 +02005257 return mask;
5258}
5259
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005260static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005261{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005262 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005263 struct drm_i915_private *dev_priv = dev->dev_private;
5264 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
5265 struct intel_crtc *crtc;
5266
5267 /*
5268 * First get all needed power domains, then put all unneeded, to avoid
5269 * any unnecessary toggling of the power wells.
5270 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005271 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005272 enum intel_display_power_domain domain;
5273
Matt Roper83d65732015-02-25 13:12:16 -08005274 if (!crtc->base.state->enable)
Imre Deak77d22dc2014-03-05 16:20:52 +02005275 continue;
5276
Imre Deak319be8a2014-03-04 19:22:57 +02005277 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02005278
5279 for_each_power_domain(domain, pipe_domains[crtc->pipe])
5280 intel_display_power_get(dev_priv, domain);
5281 }
5282
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005283 if (dev_priv->display.modeset_global_resources)
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005284 dev_priv->display.modeset_global_resources(state);
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005285
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005286 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005287 enum intel_display_power_domain domain;
5288
5289 for_each_power_domain(domain, crtc->enabled_power_domains)
5290 intel_display_power_put(dev_priv, domain);
5291
5292 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
5293 }
5294
5295 intel_display_set_init_power(dev_priv, false);
5296}
5297
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005298static void intel_update_max_cdclk(struct drm_device *dev)
5299{
5300 struct drm_i915_private *dev_priv = dev->dev_private;
5301
5302 if (IS_SKYLAKE(dev)) {
5303 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5304
5305 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5306 dev_priv->max_cdclk_freq = 675000;
5307 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5308 dev_priv->max_cdclk_freq = 540000;
5309 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5310 dev_priv->max_cdclk_freq = 450000;
5311 else
5312 dev_priv->max_cdclk_freq = 337500;
5313 } else if (IS_BROADWELL(dev)) {
5314 /*
5315 * FIXME with extra cooling we can allow
5316 * 540 MHz for ULX and 675 Mhz for ULT.
5317 * How can we know if extra cooling is
5318 * available? PCI ID, VTB, something else?
5319 */
5320 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5321 dev_priv->max_cdclk_freq = 450000;
5322 else if (IS_BDW_ULX(dev))
5323 dev_priv->max_cdclk_freq = 450000;
5324 else if (IS_BDW_ULT(dev))
5325 dev_priv->max_cdclk_freq = 540000;
5326 else
5327 dev_priv->max_cdclk_freq = 675000;
5328 } else if (IS_VALLEYVIEW(dev)) {
5329 dev_priv->max_cdclk_freq = 400000;
5330 } else {
5331 /* otherwise assume cdclk is fixed */
5332 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5333 }
5334
5335 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5336 dev_priv->max_cdclk_freq);
5337}
5338
5339static void intel_update_cdclk(struct drm_device *dev)
5340{
5341 struct drm_i915_private *dev_priv = dev->dev_private;
5342
5343 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5344 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5345 dev_priv->cdclk_freq);
5346
5347 /*
5348 * Program the gmbus_freq based on the cdclk frequency.
5349 * BSpec erroneously claims we should aim for 4MHz, but
5350 * in fact 1MHz is the correct frequency.
5351 */
5352 if (IS_VALLEYVIEW(dev)) {
5353 /*
5354 * Program the gmbus_freq based on the cdclk frequency.
5355 * BSpec erroneously claims we should aim for 4MHz, but
5356 * in fact 1MHz is the correct frequency.
5357 */
5358 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5359 }
5360
5361 if (dev_priv->max_cdclk_freq == 0)
5362 intel_update_max_cdclk(dev);
5363}
5364
Damien Lespiau70d0c572015-06-04 18:21:29 +01005365static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305366{
5367 struct drm_i915_private *dev_priv = dev->dev_private;
5368 uint32_t divider;
5369 uint32_t ratio;
5370 uint32_t current_freq;
5371 int ret;
5372
5373 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5374 switch (frequency) {
5375 case 144000:
5376 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5377 ratio = BXT_DE_PLL_RATIO(60);
5378 break;
5379 case 288000:
5380 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5381 ratio = BXT_DE_PLL_RATIO(60);
5382 break;
5383 case 384000:
5384 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5385 ratio = BXT_DE_PLL_RATIO(60);
5386 break;
5387 case 576000:
5388 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5389 ratio = BXT_DE_PLL_RATIO(60);
5390 break;
5391 case 624000:
5392 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5393 ratio = BXT_DE_PLL_RATIO(65);
5394 break;
5395 case 19200:
5396 /*
5397 * Bypass frequency with DE PLL disabled. Init ratio, divider
5398 * to suppress GCC warning.
5399 */
5400 ratio = 0;
5401 divider = 0;
5402 break;
5403 default:
5404 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5405
5406 return;
5407 }
5408
5409 mutex_lock(&dev_priv->rps.hw_lock);
5410 /* Inform power controller of upcoming frequency change */
5411 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5412 0x80000000);
5413 mutex_unlock(&dev_priv->rps.hw_lock);
5414
5415 if (ret) {
5416 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5417 ret, frequency);
5418 return;
5419 }
5420
5421 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5422 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5423 current_freq = current_freq * 500 + 1000;
5424
5425 /*
5426 * DE PLL has to be disabled when
5427 * - setting to 19.2MHz (bypass, PLL isn't used)
5428 * - before setting to 624MHz (PLL needs toggling)
5429 * - before setting to any frequency from 624MHz (PLL needs toggling)
5430 */
5431 if (frequency == 19200 || frequency == 624000 ||
5432 current_freq == 624000) {
5433 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5434 /* Timeout 200us */
5435 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5436 1))
5437 DRM_ERROR("timout waiting for DE PLL unlock\n");
5438 }
5439
5440 if (frequency != 19200) {
5441 uint32_t val;
5442
5443 val = I915_READ(BXT_DE_PLL_CTL);
5444 val &= ~BXT_DE_PLL_RATIO_MASK;
5445 val |= ratio;
5446 I915_WRITE(BXT_DE_PLL_CTL, val);
5447
5448 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5449 /* Timeout 200us */
5450 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5451 DRM_ERROR("timeout waiting for DE PLL lock\n");
5452
5453 val = I915_READ(CDCLK_CTL);
5454 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5455 val |= divider;
5456 /*
5457 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5458 * enable otherwise.
5459 */
5460 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5461 if (frequency >= 500000)
5462 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5463
5464 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5465 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5466 val |= (frequency - 1000) / 500;
5467 I915_WRITE(CDCLK_CTL, val);
5468 }
5469
5470 mutex_lock(&dev_priv->rps.hw_lock);
5471 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5472 DIV_ROUND_UP(frequency, 25000));
5473 mutex_unlock(&dev_priv->rps.hw_lock);
5474
5475 if (ret) {
5476 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5477 ret, frequency);
5478 return;
5479 }
5480
Damien Lespiaua47871b2015-06-04 18:21:34 +01005481 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305482}
5483
5484void broxton_init_cdclk(struct drm_device *dev)
5485{
5486 struct drm_i915_private *dev_priv = dev->dev_private;
5487 uint32_t val;
5488
5489 /*
5490 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5491 * or else the reset will hang because there is no PCH to respond.
5492 * Move the handshake programming to initialization sequence.
5493 * Previously was left up to BIOS.
5494 */
5495 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5496 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5497 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5498
5499 /* Enable PG1 for cdclk */
5500 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5501
5502 /* check if cd clock is enabled */
5503 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5504 DRM_DEBUG_KMS("Display already initialized\n");
5505 return;
5506 }
5507
5508 /*
5509 * FIXME:
5510 * - The initial CDCLK needs to be read from VBT.
5511 * Need to make this change after VBT has changes for BXT.
5512 * - check if setting the max (or any) cdclk freq is really necessary
5513 * here, it belongs to modeset time
5514 */
5515 broxton_set_cdclk(dev, 624000);
5516
5517 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005518 POSTING_READ(DBUF_CTL);
5519
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305520 udelay(10);
5521
5522 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5523 DRM_ERROR("DBuf power enable timeout!\n");
5524}
5525
5526void broxton_uninit_cdclk(struct drm_device *dev)
5527{
5528 struct drm_i915_private *dev_priv = dev->dev_private;
5529
5530 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005531 POSTING_READ(DBUF_CTL);
5532
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305533 udelay(10);
5534
5535 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5536 DRM_ERROR("DBuf power disable timeout!\n");
5537
5538 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5539 broxton_set_cdclk(dev, 19200);
5540
5541 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5542}
5543
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005544static const struct skl_cdclk_entry {
5545 unsigned int freq;
5546 unsigned int vco;
5547} skl_cdclk_frequencies[] = {
5548 { .freq = 308570, .vco = 8640 },
5549 { .freq = 337500, .vco = 8100 },
5550 { .freq = 432000, .vco = 8640 },
5551 { .freq = 450000, .vco = 8100 },
5552 { .freq = 540000, .vco = 8100 },
5553 { .freq = 617140, .vco = 8640 },
5554 { .freq = 675000, .vco = 8100 },
5555};
5556
5557static unsigned int skl_cdclk_decimal(unsigned int freq)
5558{
5559 return (freq - 1000) / 500;
5560}
5561
5562static unsigned int skl_cdclk_get_vco(unsigned int freq)
5563{
5564 unsigned int i;
5565
5566 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5567 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5568
5569 if (e->freq == freq)
5570 return e->vco;
5571 }
5572
5573 return 8100;
5574}
5575
5576static void
5577skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5578{
5579 unsigned int min_freq;
5580 u32 val;
5581
5582 /* select the minimum CDCLK before enabling DPLL 0 */
5583 val = I915_READ(CDCLK_CTL);
5584 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5585 val |= CDCLK_FREQ_337_308;
5586
5587 if (required_vco == 8640)
5588 min_freq = 308570;
5589 else
5590 min_freq = 337500;
5591
5592 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5593
5594 I915_WRITE(CDCLK_CTL, val);
5595 POSTING_READ(CDCLK_CTL);
5596
5597 /*
5598 * We always enable DPLL0 with the lowest link rate possible, but still
5599 * taking into account the VCO required to operate the eDP panel at the
5600 * desired frequency. The usual DP link rates operate with a VCO of
5601 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5602 * The modeset code is responsible for the selection of the exact link
5603 * rate later on, with the constraint of choosing a frequency that
5604 * works with required_vco.
5605 */
5606 val = I915_READ(DPLL_CTRL1);
5607
5608 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5609 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5610 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5611 if (required_vco == 8640)
5612 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5613 SKL_DPLL0);
5614 else
5615 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5616 SKL_DPLL0);
5617
5618 I915_WRITE(DPLL_CTRL1, val);
5619 POSTING_READ(DPLL_CTRL1);
5620
5621 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5622
5623 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5624 DRM_ERROR("DPLL0 not locked\n");
5625}
5626
5627static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5628{
5629 int ret;
5630 u32 val;
5631
5632 /* inform PCU we want to change CDCLK */
5633 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5634 mutex_lock(&dev_priv->rps.hw_lock);
5635 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5636 mutex_unlock(&dev_priv->rps.hw_lock);
5637
5638 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5639}
5640
5641static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5642{
5643 unsigned int i;
5644
5645 for (i = 0; i < 15; i++) {
5646 if (skl_cdclk_pcu_ready(dev_priv))
5647 return true;
5648 udelay(10);
5649 }
5650
5651 return false;
5652}
5653
5654static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5655{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005656 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005657 u32 freq_select, pcu_ack;
5658
5659 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5660
5661 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5662 DRM_ERROR("failed to inform PCU about cdclk change\n");
5663 return;
5664 }
5665
5666 /* set CDCLK_CTL */
5667 switch(freq) {
5668 case 450000:
5669 case 432000:
5670 freq_select = CDCLK_FREQ_450_432;
5671 pcu_ack = 1;
5672 break;
5673 case 540000:
5674 freq_select = CDCLK_FREQ_540;
5675 pcu_ack = 2;
5676 break;
5677 case 308570:
5678 case 337500:
5679 default:
5680 freq_select = CDCLK_FREQ_337_308;
5681 pcu_ack = 0;
5682 break;
5683 case 617140:
5684 case 675000:
5685 freq_select = CDCLK_FREQ_675_617;
5686 pcu_ack = 3;
5687 break;
5688 }
5689
5690 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5691 POSTING_READ(CDCLK_CTL);
5692
5693 /* inform PCU of the change */
5694 mutex_lock(&dev_priv->rps.hw_lock);
5695 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5696 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005697
5698 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005699}
5700
5701void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5702{
5703 /* disable DBUF power */
5704 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5705 POSTING_READ(DBUF_CTL);
5706
5707 udelay(10);
5708
5709 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5710 DRM_ERROR("DBuf power disable timeout\n");
5711
5712 /* disable DPLL0 */
5713 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5714 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5715 DRM_ERROR("Couldn't disable DPLL0\n");
5716
5717 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5718}
5719
5720void skl_init_cdclk(struct drm_i915_private *dev_priv)
5721{
5722 u32 val;
5723 unsigned int required_vco;
5724
5725 /* enable PCH reset handshake */
5726 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5727 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5728
5729 /* enable PG1 and Misc I/O */
5730 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5731
5732 /* DPLL0 already enabed !? */
5733 if (I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE) {
5734 DRM_DEBUG_DRIVER("DPLL0 already running\n");
5735 return;
5736 }
5737
5738 /* enable DPLL0 */
5739 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5740 skl_dpll0_enable(dev_priv, required_vco);
5741
5742 /* set CDCLK to the frequency the BIOS chose */
5743 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5744
5745 /* enable DBUF power */
5746 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5747 POSTING_READ(DBUF_CTL);
5748
5749 udelay(10);
5750
5751 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5752 DRM_ERROR("DBuf power enable timeout\n");
5753}
5754
Ville Syrjälädfcab172014-06-13 13:37:47 +03005755/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005756static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005757{
Jesse Barnes586f49d2013-11-04 16:06:59 -08005758 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08005759
Jesse Barnes586f49d2013-11-04 16:06:59 -08005760 /* Obtain SKU information */
Ville Syrjäläa5805162015-05-26 20:42:30 +03005761 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes586f49d2013-11-04 16:06:59 -08005762 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5763 CCK_FUSE_HPLL_FREQ_MASK;
Ville Syrjäläa5805162015-05-26 20:42:30 +03005764 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005765
Ville Syrjälädfcab172014-06-13 13:37:47 +03005766 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005767}
5768
5769/* Adjust CDclk dividers to allow high res or save power if possible */
5770static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5771{
5772 struct drm_i915_private *dev_priv = dev->dev_private;
5773 u32 val, cmd;
5774
Vandana Kannan164dfd22014-11-24 13:37:41 +05305775 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5776 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005777
Ville Syrjälädfcab172014-06-13 13:37:47 +03005778 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005779 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005780 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005781 cmd = 1;
5782 else
5783 cmd = 0;
5784
5785 mutex_lock(&dev_priv->rps.hw_lock);
5786 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5787 val &= ~DSPFREQGUAR_MASK;
5788 val |= (cmd << DSPFREQGUAR_SHIFT);
5789 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5790 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5791 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5792 50)) {
5793 DRM_ERROR("timed out waiting for CDclk change\n");
5794 }
5795 mutex_unlock(&dev_priv->rps.hw_lock);
5796
Ville Syrjälä54433e92015-05-26 20:42:31 +03005797 mutex_lock(&dev_priv->sb_lock);
5798
Ville Syrjälädfcab172014-06-13 13:37:47 +03005799 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005800 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005801
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005802 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005803
Jesse Barnes30a970c2013-11-04 13:48:12 -08005804 /* adjust cdclk divider */
5805 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03005806 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005807 val |= divider;
5808 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005809
5810 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5811 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5812 50))
5813 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005814 }
5815
Jesse Barnes30a970c2013-11-04 13:48:12 -08005816 /* adjust self-refresh exit latency value */
5817 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5818 val &= ~0x7f;
5819
5820 /*
5821 * For high bandwidth configs, we set a higher latency in the bunit
5822 * so that the core display fetch happens in time to avoid underruns.
5823 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005824 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005825 val |= 4500 / 250; /* 4.5 usec */
5826 else
5827 val |= 3000 / 250; /* 3.0 usec */
5828 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005829
Ville Syrjäläa5805162015-05-26 20:42:30 +03005830 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005831
Ville Syrjäläb6283052015-06-03 15:45:07 +03005832 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005833}
5834
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005835static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5836{
5837 struct drm_i915_private *dev_priv = dev->dev_private;
5838 u32 val, cmd;
5839
Vandana Kannan164dfd22014-11-24 13:37:41 +05305840 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5841 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005842
5843 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005844 case 333333:
5845 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005846 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005847 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005848 break;
5849 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005850 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005851 return;
5852 }
5853
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005854 /*
5855 * Specs are full of misinformation, but testing on actual
5856 * hardware has shown that we just need to write the desired
5857 * CCK divider into the Punit register.
5858 */
5859 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5860
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005861 mutex_lock(&dev_priv->rps.hw_lock);
5862 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5863 val &= ~DSPFREQGUAR_MASK_CHV;
5864 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5865 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5866 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5867 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5868 50)) {
5869 DRM_ERROR("timed out waiting for CDclk change\n");
5870 }
5871 mutex_unlock(&dev_priv->rps.hw_lock);
5872
Ville Syrjäläb6283052015-06-03 15:45:07 +03005873 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005874}
5875
Jesse Barnes30a970c2013-11-04 13:48:12 -08005876static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5877 int max_pixclk)
5878{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005879 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005880 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005881
Jesse Barnes30a970c2013-11-04 13:48:12 -08005882 /*
5883 * Really only a few cases to deal with, as only 4 CDclks are supported:
5884 * 200MHz
5885 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005886 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005887 * 400MHz (VLV only)
5888 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5889 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005890 *
5891 * We seem to get an unstable or solid color picture at 200MHz.
5892 * Not sure what's wrong. For now use 200MHz only when all pipes
5893 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005894 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005895 if (!IS_CHERRYVIEW(dev_priv) &&
5896 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005897 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005898 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005899 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005900 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005901 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005902 else
5903 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005904}
5905
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305906static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5907 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005908{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305909 /*
5910 * FIXME:
5911 * - remove the guardband, it's not needed on BXT
5912 * - set 19.2MHz bypass frequency if there are no active pipes
5913 */
5914 if (max_pixclk > 576000*9/10)
5915 return 624000;
5916 else if (max_pixclk > 384000*9/10)
5917 return 576000;
5918 else if (max_pixclk > 288000*9/10)
5919 return 384000;
5920 else if (max_pixclk > 144000*9/10)
5921 return 288000;
5922 else
5923 return 144000;
5924}
5925
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005926/* Compute the max pixel clock for new configuration. Uses atomic state if
5927 * that's non-NULL, look at current state otherwise. */
5928static int intel_mode_max_pixclk(struct drm_device *dev,
5929 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005930{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005931 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005932 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005933 int max_pixclk = 0;
5934
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005935 for_each_intel_crtc(dev, intel_crtc) {
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005936 if (state)
5937 crtc_state =
5938 intel_atomic_get_crtc_state(state, intel_crtc);
5939 else
5940 crtc_state = intel_crtc->config;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005941 if (IS_ERR(crtc_state))
5942 return PTR_ERR(crtc_state);
5943
5944 if (!crtc_state->base.enable)
5945 continue;
5946
5947 max_pixclk = max(max_pixclk,
5948 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005949 }
5950
5951 return max_pixclk;
5952}
5953
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005954static int valleyview_modeset_global_pipes(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005955{
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005956 struct drm_i915_private *dev_priv = to_i915(state->dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005957 struct drm_crtc *crtc;
5958 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005959 int max_pixclk = intel_mode_max_pixclk(state->dev, state);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005960 int cdclk, i;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005961
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005962 if (max_pixclk < 0)
5963 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005964
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305965 if (IS_VALLEYVIEW(dev_priv))
5966 cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
5967 else
5968 cdclk = broxton_calc_cdclk(dev_priv, max_pixclk);
5969
5970 if (cdclk == dev_priv->cdclk_freq)
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005971 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005972
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005973 /* add all active pipes to the state */
5974 for_each_crtc(state->dev, crtc) {
5975 if (!crtc->state->enable)
5976 continue;
5977
5978 crtc_state = drm_atomic_get_crtc_state(state, crtc);
5979 if (IS_ERR(crtc_state))
5980 return PTR_ERR(crtc_state);
5981 }
5982
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005983 /* disable/enable all currently active pipes while we change cdclk */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005984 for_each_crtc_in_state(state, crtc, crtc_state, i)
5985 if (crtc_state->enable)
5986 crtc_state->mode_changed = true;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005987
5988 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005989}
5990
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005991static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5992{
5993 unsigned int credits, default_credits;
5994
5995 if (IS_CHERRYVIEW(dev_priv))
5996 default_credits = PFI_CREDIT(12);
5997 else
5998 default_credits = PFI_CREDIT(8);
5999
Vandana Kannan164dfd22014-11-24 13:37:41 +05306000 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006001 /* CHV suggested value is 31 or 63 */
6002 if (IS_CHERRYVIEW(dev_priv))
6003 credits = PFI_CREDIT_31;
6004 else
6005 credits = PFI_CREDIT(15);
6006 } else {
6007 credits = default_credits;
6008 }
6009
6010 /*
6011 * WA - write default credits before re-programming
6012 * FIXME: should we also set the resend bit here?
6013 */
6014 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6015 default_credits);
6016
6017 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6018 credits | PFI_CREDIT_RESEND);
6019
6020 /*
6021 * FIXME is this guaranteed to clear
6022 * immediately or should we poll for it?
6023 */
6024 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6025}
6026
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006027static void valleyview_modeset_global_resources(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006028{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006029 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006030 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006031 int max_pixclk = intel_mode_max_pixclk(dev, NULL);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006032 int req_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006033
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006034 /* The path in intel_mode_max_pixclk() with a NULL atomic state should
6035 * never fail. */
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006036 if (WARN_ON(max_pixclk < 0))
6037 return;
6038
6039 req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006040
Vandana Kannan164dfd22014-11-24 13:37:41 +05306041 if (req_cdclk != dev_priv->cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02006042 /*
6043 * FIXME: We can end up here with all power domains off, yet
6044 * with a CDCLK frequency other than the minimum. To account
6045 * for this take the PIPE-A power domain, which covers the HW
6046 * blocks needed for the following programming. This can be
6047 * removed once it's guaranteed that we get here either with
6048 * the minimum CDCLK set, or the required power domains
6049 * enabled.
6050 */
6051 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
6052
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006053 if (IS_CHERRYVIEW(dev))
6054 cherryview_set_cdclk(dev, req_cdclk);
6055 else
6056 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02006057
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006058 vlv_program_pfi_credits(dev_priv);
6059
Imre Deak738c05c2014-11-19 16:25:37 +02006060 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006061 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08006062}
6063
Jesse Barnes89b667f2013-04-18 14:51:36 -07006064static void valleyview_crtc_enable(struct drm_crtc *crtc)
6065{
6066 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006067 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006068 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6069 struct intel_encoder *encoder;
6070 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03006071 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006072
Matt Roper83d65732015-02-25 13:12:16 -08006073 WARN_ON(!crtc->state->enable);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006074
6075 if (intel_crtc->active)
6076 return;
6077
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006078 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05306079
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006080 if (!is_dsi) {
6081 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006082 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006083 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006084 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006085 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02006086
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006087 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306088 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006089
6090 intel_set_pipe_timings(intel_crtc);
6091
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006092 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6093 struct drm_i915_private *dev_priv = dev->dev_private;
6094
6095 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6096 I915_WRITE(CHV_CANVAS(pipe), 0);
6097 }
6098
Daniel Vetter5b18e572014-04-24 23:55:06 +02006099 i9xx_set_pipeconf(intel_crtc);
6100
Jesse Barnes89b667f2013-04-18 14:51:36 -07006101 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006102
Daniel Vettera72e4c92014-09-30 10:56:47 +02006103 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006104
Jesse Barnes89b667f2013-04-18 14:51:36 -07006105 for_each_encoder_on_crtc(dev, crtc, encoder)
6106 if (encoder->pre_pll_enable)
6107 encoder->pre_pll_enable(encoder);
6108
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006109 if (!is_dsi) {
6110 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006111 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006112 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006113 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006114 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006115
6116 for_each_encoder_on_crtc(dev, crtc, encoder)
6117 if (encoder->pre_enable)
6118 encoder->pre_enable(encoder);
6119
Jesse Barnes2dd24552013-04-25 12:55:01 -07006120 i9xx_pfit_enable(intel_crtc);
6121
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006122 intel_crtc_load_lut(crtc);
6123
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006124 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006125 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006126
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006127 assert_vblank_disabled(crtc);
6128 drm_crtc_vblank_on(crtc);
6129
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006130 for_each_encoder_on_crtc(dev, crtc, encoder)
6131 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006132}
6133
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006134static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6135{
6136 struct drm_device *dev = crtc->base.dev;
6137 struct drm_i915_private *dev_priv = dev->dev_private;
6138
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006139 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6140 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006141}
6142
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006143static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006144{
6145 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006146 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006147 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006148 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006149 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006150
Matt Roper83d65732015-02-25 13:12:16 -08006151 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02006152
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006153 if (intel_crtc->active)
6154 return;
6155
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006156 i9xx_set_pll_dividers(intel_crtc);
6157
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006158 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306159 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006160
6161 intel_set_pipe_timings(intel_crtc);
6162
Daniel Vetter5b18e572014-04-24 23:55:06 +02006163 i9xx_set_pipeconf(intel_crtc);
6164
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006165 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006166
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006167 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006168 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006169
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006170 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006171 if (encoder->pre_enable)
6172 encoder->pre_enable(encoder);
6173
Daniel Vetterf6736a12013-06-05 13:34:30 +02006174 i9xx_enable_pll(intel_crtc);
6175
Jesse Barnes2dd24552013-04-25 12:55:01 -07006176 i9xx_pfit_enable(intel_crtc);
6177
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006178 intel_crtc_load_lut(crtc);
6179
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006180 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006181 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006182
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006183 assert_vblank_disabled(crtc);
6184 drm_crtc_vblank_on(crtc);
6185
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006186 for_each_encoder_on_crtc(dev, crtc, encoder)
6187 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006188}
6189
Daniel Vetter87476d62013-04-11 16:29:06 +02006190static void i9xx_pfit_disable(struct intel_crtc *crtc)
6191{
6192 struct drm_device *dev = crtc->base.dev;
6193 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006194
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006195 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006196 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006197
6198 assert_pipe_disabled(dev_priv, crtc->pipe);
6199
Daniel Vetter328d8e82013-05-08 10:36:31 +02006200 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6201 I915_READ(PFIT_CONTROL));
6202 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006203}
6204
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006205static void i9xx_crtc_disable(struct drm_crtc *crtc)
6206{
6207 struct drm_device *dev = crtc->dev;
6208 struct drm_i915_private *dev_priv = dev->dev_private;
6209 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006210 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006211 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006212
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006213 if (!intel_crtc->active)
6214 return;
6215
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006216 /*
6217 * On gen2 planes are double buffered but the pipe isn't, so we must
6218 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006219 * We also need to wait on all gmch platforms because of the
6220 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006221 */
Imre Deak564ed192014-06-13 14:54:21 +03006222 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006223
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006224 for_each_encoder_on_crtc(dev, crtc, encoder)
6225 encoder->disable(encoder);
6226
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006227 drm_crtc_vblank_off(crtc);
6228 assert_vblank_disabled(crtc);
6229
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006230 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006231
Daniel Vetter87476d62013-04-11 16:29:06 +02006232 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006233
Jesse Barnes89b667f2013-04-18 14:51:36 -07006234 for_each_encoder_on_crtc(dev, crtc, encoder)
6235 if (encoder->post_disable)
6236 encoder->post_disable(encoder);
6237
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006238 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006239 if (IS_CHERRYVIEW(dev))
6240 chv_disable_pll(dev_priv, pipe);
6241 else if (IS_VALLEYVIEW(dev))
6242 vlv_disable_pll(dev_priv, pipe);
6243 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006244 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006245 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006246
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006247 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006248 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006249
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006250 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03006251 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006252
Daniel Vetterefa96242014-04-24 23:55:02 +02006253 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02006254 intel_fbc_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02006255 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006256}
6257
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006258/*
6259 * turn all crtc's off, but do not adjust state
6260 * This has to be paired with a call to intel_modeset_setup_hw_state.
6261 */
6262void intel_display_suspend(struct drm_device *dev)
6263{
6264 struct drm_i915_private *dev_priv = to_i915(dev);
6265 struct drm_crtc *crtc;
6266
6267 for_each_crtc(dev, crtc) {
6268 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6269 enum intel_display_power_domain domain;
6270 unsigned long domains;
6271
6272 if (!intel_crtc->active)
6273 continue;
6274
6275 intel_crtc_disable_planes(crtc);
6276 dev_priv->display.crtc_disable(crtc);
6277
6278 domains = intel_crtc->enabled_power_domains;
6279 for_each_power_domain(domain, domains)
6280 intel_display_power_put(dev_priv, domain);
6281 intel_crtc->enabled_power_domains = 0;
6282 }
6283}
6284
Borun Fub04c5bd2014-07-12 10:02:27 +05306285/* Master function to enable/disable CRTC and corresponding power wells */
6286void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01006287{
Chris Wilsoncdd59982010-09-08 16:30:16 +01006288 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006289 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006291 enum intel_display_power_domain domain;
6292 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006293
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006294 if (enable == intel_crtc->active)
6295 return;
6296
6297 if (enable && !crtc->state->enable)
6298 return;
6299
6300 crtc->state->active = enable;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006301 if (enable) {
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006302 domains = get_crtc_power_domains(crtc);
6303 for_each_power_domain(domain, domains)
6304 intel_display_power_get(dev_priv, domain);
6305 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006306
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006307 dev_priv->display.crtc_enable(crtc);
6308 intel_crtc_enable_planes(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006309 } else {
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006310 intel_crtc_disable_planes(crtc);
6311 dev_priv->display.crtc_disable(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006312
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006313 domains = intel_crtc->enabled_power_domains;
6314 for_each_power_domain(domain, domains)
6315 intel_display_power_put(dev_priv, domain);
6316 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006317 }
Borun Fub04c5bd2014-07-12 10:02:27 +05306318}
6319
6320/**
6321 * Sets the power management mode of the pipe and plane.
6322 */
6323void intel_crtc_update_dpms(struct drm_crtc *crtc)
6324{
6325 struct drm_device *dev = crtc->dev;
6326 struct intel_encoder *intel_encoder;
6327 bool enable = false;
6328
6329 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
6330 enable |= intel_encoder->connectors_active;
6331
6332 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02006333}
6334
Chris Wilsonea5b2132010-08-04 13:50:23 +01006335void intel_encoder_destroy(struct drm_encoder *encoder)
6336{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006337 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006338
Chris Wilsonea5b2132010-08-04 13:50:23 +01006339 drm_encoder_cleanup(encoder);
6340 kfree(intel_encoder);
6341}
6342
Damien Lespiau92373292013-08-08 22:28:57 +01006343/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006344 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
6345 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01006346static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006347{
6348 if (mode == DRM_MODE_DPMS_ON) {
6349 encoder->connectors_active = true;
6350
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006351 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006352 } else {
6353 encoder->connectors_active = false;
6354
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006355 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006356 }
6357}
6358
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006359/* Cross check the actual hw state with our own modeset state tracking (and it's
6360 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006361static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006362{
6363 if (connector->get_hw_state(connector)) {
6364 struct intel_encoder *encoder = connector->encoder;
6365 struct drm_crtc *crtc;
6366 bool encoder_enabled;
6367 enum pipe pipe;
6368
6369 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6370 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03006371 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006372
Dave Airlie0e32b392014-05-02 14:02:48 +10006373 /* there is no real hw state for MST connectors */
6374 if (connector->mst_port)
6375 return;
6376
Rob Clarke2c719b2014-12-15 13:56:32 -05006377 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006378 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006379 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006380 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006381
Dave Airlie36cd7442014-05-02 13:44:18 +10006382 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05006383 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10006384 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006385
Dave Airlie36cd7442014-05-02 13:44:18 +10006386 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05006387 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
6388 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10006389 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006390
Dave Airlie36cd7442014-05-02 13:44:18 +10006391 crtc = encoder->base.crtc;
6392
Matt Roper83d65732015-02-25 13:12:16 -08006393 I915_STATE_WARN(!crtc->state->enable,
6394 "crtc not enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006395 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
6396 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10006397 "encoder active on the wrong pipe\n");
6398 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006399 }
6400}
6401
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006402int intel_connector_init(struct intel_connector *connector)
6403{
6404 struct drm_connector_state *connector_state;
6405
6406 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6407 if (!connector_state)
6408 return -ENOMEM;
6409
6410 connector->base.state = connector_state;
6411 return 0;
6412}
6413
6414struct intel_connector *intel_connector_alloc(void)
6415{
6416 struct intel_connector *connector;
6417
6418 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6419 if (!connector)
6420 return NULL;
6421
6422 if (intel_connector_init(connector) < 0) {
6423 kfree(connector);
6424 return NULL;
6425 }
6426
6427 return connector;
6428}
6429
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006430/* Even simpler default implementation, if there's really no special case to
6431 * consider. */
6432void intel_connector_dpms(struct drm_connector *connector, int mode)
6433{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006434 /* All the simple cases only support two dpms states. */
6435 if (mode != DRM_MODE_DPMS_ON)
6436 mode = DRM_MODE_DPMS_OFF;
6437
6438 if (mode == connector->dpms)
6439 return;
6440
6441 connector->dpms = mode;
6442
6443 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01006444 if (connector->encoder)
6445 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006446
Daniel Vetterb9805142012-08-31 17:37:33 +02006447 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006448}
6449
Daniel Vetterf0947c32012-07-02 13:10:34 +02006450/* Simple connector->get_hw_state implementation for encoders that support only
6451 * one connector and no cloning and hence the encoder state determines the state
6452 * of the connector. */
6453bool intel_connector_get_hw_state(struct intel_connector *connector)
6454{
Daniel Vetter24929352012-07-02 20:28:59 +02006455 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006456 struct intel_encoder *encoder = connector->encoder;
6457
6458 return encoder->get_hw_state(encoder, &pipe);
6459}
6460
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006461static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006462{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006463 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6464 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006465
6466 return 0;
6467}
6468
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006469static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006470 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006471{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006472 struct drm_atomic_state *state = pipe_config->base.state;
6473 struct intel_crtc *other_crtc;
6474 struct intel_crtc_state *other_crtc_state;
6475
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006476 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6477 pipe_name(pipe), pipe_config->fdi_lanes);
6478 if (pipe_config->fdi_lanes > 4) {
6479 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6480 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006481 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006482 }
6483
Paulo Zanonibafb6552013-11-02 21:07:44 -07006484 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006485 if (pipe_config->fdi_lanes > 2) {
6486 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6487 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006488 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006489 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006490 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006491 }
6492 }
6493
6494 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006495 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006496
6497 /* Ivybridge 3 pipe is really complicated */
6498 switch (pipe) {
6499 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006500 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006501 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006502 if (pipe_config->fdi_lanes <= 2)
6503 return 0;
6504
6505 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6506 other_crtc_state =
6507 intel_atomic_get_crtc_state(state, other_crtc);
6508 if (IS_ERR(other_crtc_state))
6509 return PTR_ERR(other_crtc_state);
6510
6511 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006512 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6513 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006514 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006515 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006516 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006517 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006518 if (pipe_config->fdi_lanes > 2) {
6519 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6520 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006521 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006522 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006523
6524 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6525 other_crtc_state =
6526 intel_atomic_get_crtc_state(state, other_crtc);
6527 if (IS_ERR(other_crtc_state))
6528 return PTR_ERR(other_crtc_state);
6529
6530 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006531 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006532 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006533 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006534 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006535 default:
6536 BUG();
6537 }
6538}
6539
Daniel Vettere29c22c2013-02-21 00:00:16 +01006540#define RETRY 1
6541static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006542 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006543{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006544 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006545 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006546 int lane, link_bw, fdi_dotclock, ret;
6547 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006548
Daniel Vettere29c22c2013-02-21 00:00:16 +01006549retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006550 /* FDI is a binary signal running at ~2.7GHz, encoding
6551 * each output octet as 10 bits. The actual frequency
6552 * is stored as a divider into a 100MHz clock, and the
6553 * mode pixel clock is stored in units of 1KHz.
6554 * Hence the bw of each lane in terms of the mode signal
6555 * is:
6556 */
6557 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6558
Damien Lespiau241bfc32013-09-25 16:45:37 +01006559 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006560
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006561 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006562 pipe_config->pipe_bpp);
6563
6564 pipe_config->fdi_lanes = lane;
6565
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006566 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006567 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006568
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006569 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6570 intel_crtc->pipe, pipe_config);
6571 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006572 pipe_config->pipe_bpp -= 2*3;
6573 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6574 pipe_config->pipe_bpp);
6575 needs_recompute = true;
6576 pipe_config->bw_constrained = true;
6577
6578 goto retry;
6579 }
6580
6581 if (needs_recompute)
6582 return RETRY;
6583
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006584 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006585}
6586
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006587static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6588 struct intel_crtc_state *pipe_config)
6589{
6590 if (pipe_config->pipe_bpp > 24)
6591 return false;
6592
6593 /* HSW can handle pixel rate up to cdclk? */
6594 if (IS_HASWELL(dev_priv->dev))
6595 return true;
6596
6597 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006598 * We compare against max which means we must take
6599 * the increased cdclk requirement into account when
6600 * calculating the new cdclk.
6601 *
6602 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006603 */
6604 return ilk_pipe_pixel_rate(pipe_config) <=
6605 dev_priv->max_cdclk_freq * 95 / 100;
6606}
6607
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006608static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006609 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006610{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006611 struct drm_device *dev = crtc->base.dev;
6612 struct drm_i915_private *dev_priv = dev->dev_private;
6613
Jani Nikulad330a952014-01-21 11:24:25 +02006614 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006615 hsw_crtc_supports_ips(crtc) &&
6616 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006617}
6618
Daniel Vettera43f6e02013-06-07 23:10:32 +02006619static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006620 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006621{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006622 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006623 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006624 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chandra Kondurud03c93d2015-04-09 16:42:46 -07006625 int ret;
Chris Wilson89749352010-09-12 18:25:19 +01006626
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006627 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006628 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä44913152015-06-03 15:45:10 +03006629 int clock_limit = dev_priv->max_cdclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006630
6631 /*
6632 * Enable pixel doubling when the dot clock
6633 * is > 90% of the (display) core speed.
6634 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006635 * GDG double wide on either pipe,
6636 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006637 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006638 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006639 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006640 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006641 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006642 }
6643
Damien Lespiau241bfc32013-09-25 16:45:37 +01006644 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006645 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006646 }
Chris Wilson89749352010-09-12 18:25:19 +01006647
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006648 /*
6649 * Pipe horizontal size must be even in:
6650 * - DVO ganged mode
6651 * - LVDS dual channel mode
6652 * - Double wide pipe
6653 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006654 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006655 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6656 pipe_config->pipe_src_w &= ~1;
6657
Damien Lespiau8693a822013-05-03 18:48:11 +01006658 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6659 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006660 */
6661 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6662 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006663 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006664
Damien Lespiauf5adf942013-06-24 18:29:34 +01006665 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006666 hsw_compute_ips_config(crtc, pipe_config);
6667
Daniel Vetter877d48d2013-04-19 11:24:43 +02006668 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006669 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006670
Chandra Kondurud03c93d2015-04-09 16:42:46 -07006671 /* FIXME: remove below call once atomic mode set is place and all crtc
6672 * related checks called from atomic_crtc_check function */
6673 ret = 0;
6674 DRM_DEBUG_KMS("intel_crtc = %p drm_state (pipe_config->base.state) = %p\n",
6675 crtc, pipe_config->base.state);
6676 ret = intel_atomic_setup_scalers(dev, crtc, pipe_config);
6677
6678 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006679}
6680
Ville Syrjälä1652d192015-03-31 14:12:01 +03006681static int skylake_get_display_clock_speed(struct drm_device *dev)
6682{
6683 struct drm_i915_private *dev_priv = to_i915(dev);
6684 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6685 uint32_t cdctl = I915_READ(CDCLK_CTL);
6686 uint32_t linkrate;
6687
Damien Lespiau414355a2015-06-04 18:21:31 +01006688 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006689 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006690
6691 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6692 return 540000;
6693
6694 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006695 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006696
Damien Lespiau71cd8422015-04-30 16:39:17 +01006697 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6698 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006699 /* vco 8640 */
6700 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6701 case CDCLK_FREQ_450_432:
6702 return 432000;
6703 case CDCLK_FREQ_337_308:
6704 return 308570;
6705 case CDCLK_FREQ_675_617:
6706 return 617140;
6707 default:
6708 WARN(1, "Unknown cd freq selection\n");
6709 }
6710 } else {
6711 /* vco 8100 */
6712 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6713 case CDCLK_FREQ_450_432:
6714 return 450000;
6715 case CDCLK_FREQ_337_308:
6716 return 337500;
6717 case CDCLK_FREQ_675_617:
6718 return 675000;
6719 default:
6720 WARN(1, "Unknown cd freq selection\n");
6721 }
6722 }
6723
6724 /* error case, do as if DPLL0 isn't enabled */
6725 return 24000;
6726}
6727
6728static int broadwell_get_display_clock_speed(struct drm_device *dev)
6729{
6730 struct drm_i915_private *dev_priv = dev->dev_private;
6731 uint32_t lcpll = I915_READ(LCPLL_CTL);
6732 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6733
6734 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6735 return 800000;
6736 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6737 return 450000;
6738 else if (freq == LCPLL_CLK_FREQ_450)
6739 return 450000;
6740 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6741 return 540000;
6742 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6743 return 337500;
6744 else
6745 return 675000;
6746}
6747
6748static int haswell_get_display_clock_speed(struct drm_device *dev)
6749{
6750 struct drm_i915_private *dev_priv = dev->dev_private;
6751 uint32_t lcpll = I915_READ(LCPLL_CTL);
6752 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6753
6754 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6755 return 800000;
6756 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6757 return 450000;
6758 else if (freq == LCPLL_CLK_FREQ_450)
6759 return 450000;
6760 else if (IS_HSW_ULT(dev))
6761 return 337500;
6762 else
6763 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006764}
6765
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006766static int valleyview_get_display_clock_speed(struct drm_device *dev)
6767{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006768 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006769 u32 val;
6770 int divider;
6771
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006772 if (dev_priv->hpll_freq == 0)
6773 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6774
Ville Syrjäläa5805162015-05-26 20:42:30 +03006775 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006776 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006777 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006778
6779 divider = val & DISPLAY_FREQUENCY_VALUES;
6780
Ville Syrjälä7d007f42014-06-13 13:37:53 +03006781 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6782 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6783 "cdclk change in progress\n");
6784
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006785 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006786}
6787
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006788static int ilk_get_display_clock_speed(struct drm_device *dev)
6789{
6790 return 450000;
6791}
6792
Jesse Barnese70236a2009-09-21 10:42:27 -07006793static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006794{
Jesse Barnese70236a2009-09-21 10:42:27 -07006795 return 400000;
6796}
Jesse Barnes79e53942008-11-07 14:24:08 -08006797
Jesse Barnese70236a2009-09-21 10:42:27 -07006798static int i915_get_display_clock_speed(struct drm_device *dev)
6799{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006800 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006801}
Jesse Barnes79e53942008-11-07 14:24:08 -08006802
Jesse Barnese70236a2009-09-21 10:42:27 -07006803static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6804{
6805 return 200000;
6806}
Jesse Barnes79e53942008-11-07 14:24:08 -08006807
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006808static int pnv_get_display_clock_speed(struct drm_device *dev)
6809{
6810 u16 gcfgc = 0;
6811
6812 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6813
6814 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6815 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006816 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006817 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006818 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006819 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006820 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006821 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6822 return 200000;
6823 default:
6824 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6825 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006826 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006827 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006828 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006829 }
6830}
6831
Jesse Barnese70236a2009-09-21 10:42:27 -07006832static int i915gm_get_display_clock_speed(struct drm_device *dev)
6833{
6834 u16 gcfgc = 0;
6835
6836 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6837
6838 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006839 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006840 else {
6841 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6842 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006843 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006844 default:
6845 case GC_DISPLAY_CLOCK_190_200_MHZ:
6846 return 190000;
6847 }
6848 }
6849}
Jesse Barnes79e53942008-11-07 14:24:08 -08006850
Jesse Barnese70236a2009-09-21 10:42:27 -07006851static int i865_get_display_clock_speed(struct drm_device *dev)
6852{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006853 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006854}
6855
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006856static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006857{
6858 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006859
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006860 /*
6861 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6862 * encoding is different :(
6863 * FIXME is this the right way to detect 852GM/852GMV?
6864 */
6865 if (dev->pdev->revision == 0x1)
6866 return 133333;
6867
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006868 pci_bus_read_config_word(dev->pdev->bus,
6869 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6870
Jesse Barnese70236a2009-09-21 10:42:27 -07006871 /* Assume that the hardware is in the high speed state. This
6872 * should be the default.
6873 */
6874 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6875 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006876 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006877 case GC_CLOCK_100_200:
6878 return 200000;
6879 case GC_CLOCK_166_250:
6880 return 250000;
6881 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006882 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006883 case GC_CLOCK_133_266:
6884 case GC_CLOCK_133_266_2:
6885 case GC_CLOCK_166_266:
6886 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006887 }
6888
6889 /* Shouldn't happen */
6890 return 0;
6891}
6892
6893static int i830_get_display_clock_speed(struct drm_device *dev)
6894{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006895 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006896}
6897
Ville Syrjälä34edce22015-05-22 11:22:33 +03006898static unsigned int intel_hpll_vco(struct drm_device *dev)
6899{
6900 struct drm_i915_private *dev_priv = dev->dev_private;
6901 static const unsigned int blb_vco[8] = {
6902 [0] = 3200000,
6903 [1] = 4000000,
6904 [2] = 5333333,
6905 [3] = 4800000,
6906 [4] = 6400000,
6907 };
6908 static const unsigned int pnv_vco[8] = {
6909 [0] = 3200000,
6910 [1] = 4000000,
6911 [2] = 5333333,
6912 [3] = 4800000,
6913 [4] = 2666667,
6914 };
6915 static const unsigned int cl_vco[8] = {
6916 [0] = 3200000,
6917 [1] = 4000000,
6918 [2] = 5333333,
6919 [3] = 6400000,
6920 [4] = 3333333,
6921 [5] = 3566667,
6922 [6] = 4266667,
6923 };
6924 static const unsigned int elk_vco[8] = {
6925 [0] = 3200000,
6926 [1] = 4000000,
6927 [2] = 5333333,
6928 [3] = 4800000,
6929 };
6930 static const unsigned int ctg_vco[8] = {
6931 [0] = 3200000,
6932 [1] = 4000000,
6933 [2] = 5333333,
6934 [3] = 6400000,
6935 [4] = 2666667,
6936 [5] = 4266667,
6937 };
6938 const unsigned int *vco_table;
6939 unsigned int vco;
6940 uint8_t tmp = 0;
6941
6942 /* FIXME other chipsets? */
6943 if (IS_GM45(dev))
6944 vco_table = ctg_vco;
6945 else if (IS_G4X(dev))
6946 vco_table = elk_vco;
6947 else if (IS_CRESTLINE(dev))
6948 vco_table = cl_vco;
6949 else if (IS_PINEVIEW(dev))
6950 vco_table = pnv_vco;
6951 else if (IS_G33(dev))
6952 vco_table = blb_vco;
6953 else
6954 return 0;
6955
6956 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6957
6958 vco = vco_table[tmp & 0x7];
6959 if (vco == 0)
6960 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6961 else
6962 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6963
6964 return vco;
6965}
6966
6967static int gm45_get_display_clock_speed(struct drm_device *dev)
6968{
6969 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6970 uint16_t tmp = 0;
6971
6972 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6973
6974 cdclk_sel = (tmp >> 12) & 0x1;
6975
6976 switch (vco) {
6977 case 2666667:
6978 case 4000000:
6979 case 5333333:
6980 return cdclk_sel ? 333333 : 222222;
6981 case 3200000:
6982 return cdclk_sel ? 320000 : 228571;
6983 default:
6984 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6985 return 222222;
6986 }
6987}
6988
6989static int i965gm_get_display_clock_speed(struct drm_device *dev)
6990{
6991 static const uint8_t div_3200[] = { 16, 10, 8 };
6992 static const uint8_t div_4000[] = { 20, 12, 10 };
6993 static const uint8_t div_5333[] = { 24, 16, 14 };
6994 const uint8_t *div_table;
6995 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6996 uint16_t tmp = 0;
6997
6998 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6999
7000 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7001
7002 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7003 goto fail;
7004
7005 switch (vco) {
7006 case 3200000:
7007 div_table = div_3200;
7008 break;
7009 case 4000000:
7010 div_table = div_4000;
7011 break;
7012 case 5333333:
7013 div_table = div_5333;
7014 break;
7015 default:
7016 goto fail;
7017 }
7018
7019 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7020
7021 fail:
7022 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7023 return 200000;
7024}
7025
7026static int g33_get_display_clock_speed(struct drm_device *dev)
7027{
7028 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7029 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7030 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7031 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7032 const uint8_t *div_table;
7033 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7034 uint16_t tmp = 0;
7035
7036 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7037
7038 cdclk_sel = (tmp >> 4) & 0x7;
7039
7040 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7041 goto fail;
7042
7043 switch (vco) {
7044 case 3200000:
7045 div_table = div_3200;
7046 break;
7047 case 4000000:
7048 div_table = div_4000;
7049 break;
7050 case 4800000:
7051 div_table = div_4800;
7052 break;
7053 case 5333333:
7054 div_table = div_5333;
7055 break;
7056 default:
7057 goto fail;
7058 }
7059
7060 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7061
7062 fail:
7063 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7064 return 190476;
7065}
7066
Zhenyu Wang2c072452009-06-05 15:38:42 +08007067static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007068intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007069{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007070 while (*num > DATA_LINK_M_N_MASK ||
7071 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007072 *num >>= 1;
7073 *den >>= 1;
7074 }
7075}
7076
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007077static void compute_m_n(unsigned int m, unsigned int n,
7078 uint32_t *ret_m, uint32_t *ret_n)
7079{
7080 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7081 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7082 intel_reduce_m_n_ratio(ret_m, ret_n);
7083}
7084
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007085void
7086intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7087 int pixel_clock, int link_clock,
7088 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007089{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007090 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007091
7092 compute_m_n(bits_per_pixel * pixel_clock,
7093 link_clock * nlanes * 8,
7094 &m_n->gmch_m, &m_n->gmch_n);
7095
7096 compute_m_n(pixel_clock, link_clock,
7097 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007098}
7099
Chris Wilsona7615032011-01-12 17:04:08 +00007100static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7101{
Jani Nikulad330a952014-01-21 11:24:25 +02007102 if (i915.panel_use_ssc >= 0)
7103 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007104 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007105 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007106}
7107
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007108static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7109 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007110{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007111 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007112 struct drm_i915_private *dev_priv = dev->dev_private;
7113 int refclk;
7114
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007115 WARN_ON(!crtc_state->base.state);
7116
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007117 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007118 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007119 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007120 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007121 refclk = dev_priv->vbt.lvds_ssc_freq;
7122 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007123 } else if (!IS_GEN2(dev)) {
7124 refclk = 96000;
7125 } else {
7126 refclk = 48000;
7127 }
7128
7129 return refclk;
7130}
7131
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007132static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007133{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007134 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007135}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007136
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007137static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7138{
7139 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007140}
7141
Daniel Vetterf47709a2013-03-28 10:42:02 +01007142static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007143 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007144 intel_clock_t *reduced_clock)
7145{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007146 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007147 u32 fp, fp2 = 0;
7148
7149 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007150 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007151 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007152 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007153 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007154 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007155 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007156 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007157 }
7158
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007159 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007160
Daniel Vetterf47709a2013-03-28 10:42:02 +01007161 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007162 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007163 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007164 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007165 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007166 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007167 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007168 }
7169}
7170
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007171static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7172 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007173{
7174 u32 reg_val;
7175
7176 /*
7177 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7178 * and set it to a reasonable value instead.
7179 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007180 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007181 reg_val &= 0xffffff00;
7182 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007183 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007184
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007185 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007186 reg_val &= 0x8cffffff;
7187 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007188 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007189
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007190 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007191 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007192 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007193
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007194 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007195 reg_val &= 0x00ffffff;
7196 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007197 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007198}
7199
Daniel Vetterb5518422013-05-03 11:49:48 +02007200static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7201 struct intel_link_m_n *m_n)
7202{
7203 struct drm_device *dev = crtc->base.dev;
7204 struct drm_i915_private *dev_priv = dev->dev_private;
7205 int pipe = crtc->pipe;
7206
Daniel Vettere3b95f12013-05-03 11:49:49 +02007207 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7208 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7209 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7210 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007211}
7212
7213static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007214 struct intel_link_m_n *m_n,
7215 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007216{
7217 struct drm_device *dev = crtc->base.dev;
7218 struct drm_i915_private *dev_priv = dev->dev_private;
7219 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007220 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007221
7222 if (INTEL_INFO(dev)->gen >= 5) {
7223 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7224 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7225 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7226 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007227 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7228 * for gen < 8) and if DRRS is supported (to make sure the
7229 * registers are not unnecessarily accessed).
7230 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307231 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007232 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007233 I915_WRITE(PIPE_DATA_M2(transcoder),
7234 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7235 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7236 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7237 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7238 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007239 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007240 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7241 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7242 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7243 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007244 }
7245}
7246
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307247void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007248{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307249 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7250
7251 if (m_n == M1_N1) {
7252 dp_m_n = &crtc->config->dp_m_n;
7253 dp_m2_n2 = &crtc->config->dp_m2_n2;
7254 } else if (m_n == M2_N2) {
7255
7256 /*
7257 * M2_N2 registers are not supported. Hence m2_n2 divider value
7258 * needs to be programmed into M1_N1.
7259 */
7260 dp_m_n = &crtc->config->dp_m2_n2;
7261 } else {
7262 DRM_ERROR("Unsupported divider value\n");
7263 return;
7264 }
7265
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007266 if (crtc->config->has_pch_encoder)
7267 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007268 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307269 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007270}
7271
Ville Syrjäläd288f652014-10-28 13:20:22 +02007272static void vlv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007273 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007274{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007275 u32 dpll, dpll_md;
7276
7277 /*
7278 * Enable DPIO clock input. We should never disable the reference
7279 * clock for pipe B, since VGA hotplug / manual detection depends
7280 * on it.
7281 */
7282 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
7283 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
7284 /* We should never disable this, set it here for state tracking */
7285 if (crtc->pipe == PIPE_B)
7286 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7287 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007288 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007289
Ville Syrjäläd288f652014-10-28 13:20:22 +02007290 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007291 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007292 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007293}
7294
Ville Syrjäläd288f652014-10-28 13:20:22 +02007295static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007296 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007297{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007298 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007299 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007300 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007301 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007302 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007303 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007304
Ville Syrjäläa5805162015-05-26 20:42:30 +03007305 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007306
Ville Syrjäläd288f652014-10-28 13:20:22 +02007307 bestn = pipe_config->dpll.n;
7308 bestm1 = pipe_config->dpll.m1;
7309 bestm2 = pipe_config->dpll.m2;
7310 bestp1 = pipe_config->dpll.p1;
7311 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007312
Jesse Barnes89b667f2013-04-18 14:51:36 -07007313 /* See eDP HDMI DPIO driver vbios notes doc */
7314
7315 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007316 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007317 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007318
7319 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007320 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007321
7322 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007323 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007324 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007325 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007326
7327 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007328 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007329
7330 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007331 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7332 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7333 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007334 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007335
7336 /*
7337 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7338 * but we don't support that).
7339 * Note: don't use the DAC post divider as it seems unstable.
7340 */
7341 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007342 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007343
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007344 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007345 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007346
Jesse Barnes89b667f2013-04-18 14:51:36 -07007347 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007348 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007349 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7350 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007351 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007352 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007353 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007354 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007355 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007356
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007357 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007358 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007359 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007360 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007361 0x0df40000);
7362 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007363 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007364 0x0df70000);
7365 } else { /* HDMI or VGA */
7366 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007367 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007368 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007369 0x0df70000);
7370 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007371 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007372 0x0df40000);
7373 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007374
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007375 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007376 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007377 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7378 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007379 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007380 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007381
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007382 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007383 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007384}
7385
Ville Syrjäläd288f652014-10-28 13:20:22 +02007386static void chv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007387 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007388{
Ville Syrjäläd288f652014-10-28 13:20:22 +02007389 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007390 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
7391 DPLL_VCO_ENABLE;
7392 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007393 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007394
Ville Syrjäläd288f652014-10-28 13:20:22 +02007395 pipe_config->dpll_hw_state.dpll_md =
7396 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007397}
7398
Ville Syrjäläd288f652014-10-28 13:20:22 +02007399static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007400 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007401{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007402 struct drm_device *dev = crtc->base.dev;
7403 struct drm_i915_private *dev_priv = dev->dev_private;
7404 int pipe = crtc->pipe;
7405 int dpll_reg = DPLL(crtc->pipe);
7406 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307407 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007408 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307409 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307410 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007411
Ville Syrjäläd288f652014-10-28 13:20:22 +02007412 bestn = pipe_config->dpll.n;
7413 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7414 bestm1 = pipe_config->dpll.m1;
7415 bestm2 = pipe_config->dpll.m2 >> 22;
7416 bestp1 = pipe_config->dpll.p1;
7417 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307418 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307419 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307420 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007421
7422 /*
7423 * Enable Refclk and SSC
7424 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007425 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007426 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007427
Ville Syrjäläa5805162015-05-26 20:42:30 +03007428 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007429
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007430 /* p1 and p2 divider */
7431 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7432 5 << DPIO_CHV_S1_DIV_SHIFT |
7433 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7434 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7435 1 << DPIO_CHV_K_DIV_SHIFT);
7436
7437 /* Feedback post-divider - m2 */
7438 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7439
7440 /* Feedback refclk divider - n and m1 */
7441 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7442 DPIO_CHV_M1_DIV_BY_2 |
7443 1 << DPIO_CHV_N_DIV_SHIFT);
7444
7445 /* M2 fraction division */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307446 if (bestm2_frac)
7447 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007448
7449 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307450 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7451 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7452 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7453 if (bestm2_frac)
7454 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7455 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007456
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307457 /* Program digital lock detect threshold */
7458 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7459 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7460 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7461 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7462 if (!bestm2_frac)
7463 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7464 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7465
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007466 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307467 if (vco == 5400000) {
7468 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7469 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7470 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7471 tribuf_calcntr = 0x9;
7472 } else if (vco <= 6200000) {
7473 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7474 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7475 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7476 tribuf_calcntr = 0x9;
7477 } else if (vco <= 6480000) {
7478 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7479 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7480 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7481 tribuf_calcntr = 0x8;
7482 } else {
7483 /* Not supported. Apply the same limits as in the max case */
7484 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7485 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7486 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7487 tribuf_calcntr = 0;
7488 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007489 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7490
Ville Syrjälä968040b2015-03-11 22:52:08 +02007491 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307492 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7493 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7494 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7495
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007496 /* AFC Recal */
7497 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7498 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7499 DPIO_AFC_RECAL);
7500
Ville Syrjäläa5805162015-05-26 20:42:30 +03007501 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007502}
7503
Ville Syrjäläd288f652014-10-28 13:20:22 +02007504/**
7505 * vlv_force_pll_on - forcibly enable just the PLL
7506 * @dev_priv: i915 private structure
7507 * @pipe: pipe PLL to enable
7508 * @dpll: PLL configuration
7509 *
7510 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7511 * in cases where we need the PLL enabled even when @pipe is not going to
7512 * be enabled.
7513 */
7514void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7515 const struct dpll *dpll)
7516{
7517 struct intel_crtc *crtc =
7518 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007519 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007520 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007521 .pixel_multiplier = 1,
7522 .dpll = *dpll,
7523 };
7524
7525 if (IS_CHERRYVIEW(dev)) {
7526 chv_update_pll(crtc, &pipe_config);
7527 chv_prepare_pll(crtc, &pipe_config);
7528 chv_enable_pll(crtc, &pipe_config);
7529 } else {
7530 vlv_update_pll(crtc, &pipe_config);
7531 vlv_prepare_pll(crtc, &pipe_config);
7532 vlv_enable_pll(crtc, &pipe_config);
7533 }
7534}
7535
7536/**
7537 * vlv_force_pll_off - forcibly disable just the PLL
7538 * @dev_priv: i915 private structure
7539 * @pipe: pipe PLL to disable
7540 *
7541 * Disable the PLL for @pipe. To be used in cases where we need
7542 * the PLL enabled even when @pipe is not going to be enabled.
7543 */
7544void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7545{
7546 if (IS_CHERRYVIEW(dev))
7547 chv_disable_pll(to_i915(dev), pipe);
7548 else
7549 vlv_disable_pll(to_i915(dev), pipe);
7550}
7551
Daniel Vetterf47709a2013-03-28 10:42:02 +01007552static void i9xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007553 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01007554 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007555 int num_connectors)
7556{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007557 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007558 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007559 u32 dpll;
7560 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007561 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007562
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007563 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307564
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007565 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7566 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007567
7568 dpll = DPLL_VGA_MODE_DIS;
7569
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007570 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007571 dpll |= DPLLB_MODE_LVDS;
7572 else
7573 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007574
Daniel Vetteref1b4602013-06-01 17:17:04 +02007575 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007576 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007577 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007578 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007579
7580 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007581 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007582
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007583 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007584 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007585
7586 /* compute bitmask from p1 value */
7587 if (IS_PINEVIEW(dev))
7588 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7589 else {
7590 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7591 if (IS_G4X(dev) && reduced_clock)
7592 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7593 }
7594 switch (clock->p2) {
7595 case 5:
7596 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7597 break;
7598 case 7:
7599 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7600 break;
7601 case 10:
7602 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7603 break;
7604 case 14:
7605 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7606 break;
7607 }
7608 if (INTEL_INFO(dev)->gen >= 4)
7609 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7610
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007611 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007612 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007613 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007614 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7615 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7616 else
7617 dpll |= PLL_REF_INPUT_DREFCLK;
7618
7619 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007620 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007621
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007622 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007623 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007624 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007625 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007626 }
7627}
7628
Daniel Vetterf47709a2013-03-28 10:42:02 +01007629static void i8xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007630 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01007631 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007632 int num_connectors)
7633{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007634 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007635 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007636 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007637 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007638
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007639 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307640
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007641 dpll = DPLL_VGA_MODE_DIS;
7642
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007643 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007644 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7645 } else {
7646 if (clock->p1 == 2)
7647 dpll |= PLL_P1_DIVIDE_BY_TWO;
7648 else
7649 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7650 if (clock->p2 == 4)
7651 dpll |= PLL_P2_DIVIDE_BY_4;
7652 }
7653
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007654 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007655 dpll |= DPLL_DVO_2X_MODE;
7656
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007657 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007658 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7659 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7660 else
7661 dpll |= PLL_REF_INPUT_DREFCLK;
7662
7663 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007664 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007665}
7666
Daniel Vetter8a654f32013-06-01 17:16:22 +02007667static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007668{
7669 struct drm_device *dev = intel_crtc->base.dev;
7670 struct drm_i915_private *dev_priv = dev->dev_private;
7671 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007672 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02007673 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007674 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007675 uint32_t crtc_vtotal, crtc_vblank_end;
7676 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007677
7678 /* We need to be careful not to changed the adjusted mode, for otherwise
7679 * the hw state checker will get angry at the mismatch. */
7680 crtc_vtotal = adjusted_mode->crtc_vtotal;
7681 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007682
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007683 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007684 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007685 crtc_vtotal -= 1;
7686 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007687
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007688 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007689 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7690 else
7691 vsyncshift = adjusted_mode->crtc_hsync_start -
7692 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007693 if (vsyncshift < 0)
7694 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007695 }
7696
7697 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007698 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007699
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007700 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007701 (adjusted_mode->crtc_hdisplay - 1) |
7702 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007703 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007704 (adjusted_mode->crtc_hblank_start - 1) |
7705 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007706 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007707 (adjusted_mode->crtc_hsync_start - 1) |
7708 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7709
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007710 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007711 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007712 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007713 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007714 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007715 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007716 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007717 (adjusted_mode->crtc_vsync_start - 1) |
7718 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7719
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007720 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7721 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7722 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7723 * bits. */
7724 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7725 (pipe == PIPE_B || pipe == PIPE_C))
7726 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7727
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007728 /* pipesrc controls the size that is scaled from, which should
7729 * always be the user's requested size.
7730 */
7731 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007732 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7733 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007734}
7735
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007736static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007737 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007738{
7739 struct drm_device *dev = crtc->base.dev;
7740 struct drm_i915_private *dev_priv = dev->dev_private;
7741 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7742 uint32_t tmp;
7743
7744 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007745 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7746 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007747 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007748 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7749 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007750 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007751 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7752 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007753
7754 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007755 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7756 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007757 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007758 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7759 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007760 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007761 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7762 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007763
7764 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007765 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7766 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7767 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007768 }
7769
7770 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007771 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7772 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7773
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007774 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7775 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007776}
7777
Daniel Vetterf6a83282014-02-11 15:28:57 -08007778void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007779 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007780{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007781 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7782 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7783 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7784 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007785
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007786 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7787 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7788 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7789 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007790
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007791 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007792
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007793 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7794 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007795}
7796
Daniel Vetter84b046f2013-02-19 18:48:54 +01007797static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7798{
7799 struct drm_device *dev = intel_crtc->base.dev;
7800 struct drm_i915_private *dev_priv = dev->dev_private;
7801 uint32_t pipeconf;
7802
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007803 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007804
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007805 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7806 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7807 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007808
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007809 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007810 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007811
Daniel Vetterff9ce462013-04-24 14:57:17 +02007812 /* only g4x and later have fancy bpc/dither controls */
7813 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007814 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007815 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007816 pipeconf |= PIPECONF_DITHER_EN |
7817 PIPECONF_DITHER_TYPE_SP;
7818
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007819 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007820 case 18:
7821 pipeconf |= PIPECONF_6BPC;
7822 break;
7823 case 24:
7824 pipeconf |= PIPECONF_8BPC;
7825 break;
7826 case 30:
7827 pipeconf |= PIPECONF_10BPC;
7828 break;
7829 default:
7830 /* Case prevented by intel_choose_pipe_bpp_dither. */
7831 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007832 }
7833 }
7834
7835 if (HAS_PIPE_CXSR(dev)) {
7836 if (intel_crtc->lowfreq_avail) {
7837 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7838 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7839 } else {
7840 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007841 }
7842 }
7843
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007844 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007845 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007846 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007847 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7848 else
7849 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7850 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007851 pipeconf |= PIPECONF_PROGRESSIVE;
7852
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007853 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007854 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007855
Daniel Vetter84b046f2013-02-19 18:48:54 +01007856 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7857 POSTING_READ(PIPECONF(intel_crtc->pipe));
7858}
7859
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007860static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7861 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007862{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007863 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007864 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007865 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07007866 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02007867 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007868 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007869 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007870 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007871 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007872 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007873 struct drm_connector_state *connector_state;
7874 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007875
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007876 memset(&crtc_state->dpll_hw_state, 0,
7877 sizeof(crtc_state->dpll_hw_state));
7878
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007879 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007880 if (connector_state->crtc != &crtc->base)
7881 continue;
7882
7883 encoder = to_intel_encoder(connector_state->best_encoder);
7884
Chris Wilson5eddb702010-09-11 13:48:45 +01007885 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007886 case INTEL_OUTPUT_LVDS:
7887 is_lvds = true;
7888 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007889 case INTEL_OUTPUT_DSI:
7890 is_dsi = true;
7891 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007892 default:
7893 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007894 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007895
Eric Anholtc751ce42010-03-25 11:48:48 -07007896 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007897 }
7898
Jani Nikulaf2335332013-09-13 11:03:09 +03007899 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007900 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007901
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007902 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007903 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007904
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007905 /*
7906 * Returns a set of divisors for the desired target clock with
7907 * the given refclk, or FALSE. The returned values represent
7908 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7909 * 2) / p1 / p2.
7910 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007911 limit = intel_limit(crtc_state, refclk);
7912 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007913 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007914 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007915 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007916 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7917 return -EINVAL;
7918 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007919
Jani Nikulaf2335332013-09-13 11:03:09 +03007920 if (is_lvds && dev_priv->lvds_downclock_avail) {
7921 /*
7922 * Ensure we match the reduced clock's P to the target
7923 * clock. If the clocks don't match, we can't switch
7924 * the display clock by using the FP0/FP1. In such case
7925 * we will disable the LVDS downclock feature.
7926 */
7927 has_reduced_clock =
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007928 dev_priv->display.find_dpll(limit, crtc_state,
Jani Nikulaf2335332013-09-13 11:03:09 +03007929 dev_priv->lvds_downclock,
7930 refclk, &clock,
7931 &reduced_clock);
7932 }
7933 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007934 crtc_state->dpll.n = clock.n;
7935 crtc_state->dpll.m1 = clock.m1;
7936 crtc_state->dpll.m2 = clock.m2;
7937 crtc_state->dpll.p1 = clock.p1;
7938 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007939 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007940
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007941 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007942 i8xx_update_pll(crtc, crtc_state,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307943 has_reduced_clock ? &reduced_clock : NULL,
7944 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007945 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007946 chv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007947 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007948 vlv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007949 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007950 i9xx_update_pll(crtc, crtc_state,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007951 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02007952 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007953 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007954
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007955 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007956}
7957
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007958static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007959 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007960{
7961 struct drm_device *dev = crtc->base.dev;
7962 struct drm_i915_private *dev_priv = dev->dev_private;
7963 uint32_t tmp;
7964
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007965 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7966 return;
7967
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007968 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007969 if (!(tmp & PFIT_ENABLE))
7970 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007971
Daniel Vetter06922822013-07-11 13:35:40 +02007972 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007973 if (INTEL_INFO(dev)->gen < 4) {
7974 if (crtc->pipe != PIPE_B)
7975 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007976 } else {
7977 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7978 return;
7979 }
7980
Daniel Vetter06922822013-07-11 13:35:40 +02007981 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007982 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7983 if (INTEL_INFO(dev)->gen < 5)
7984 pipe_config->gmch_pfit.lvds_border_bits =
7985 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7986}
7987
Jesse Barnesacbec812013-09-20 11:29:32 -07007988static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007989 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007990{
7991 struct drm_device *dev = crtc->base.dev;
7992 struct drm_i915_private *dev_priv = dev->dev_private;
7993 int pipe = pipe_config->cpu_transcoder;
7994 intel_clock_t clock;
7995 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007996 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007997
Shobhit Kumarf573de52014-07-30 20:32:37 +05307998 /* In case of MIPI DPLL will not even be used */
7999 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8000 return;
8001
Ville Syrjäläa5805162015-05-26 20:42:30 +03008002 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008003 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008004 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008005
8006 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8007 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8008 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8009 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8010 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8011
Ville Syrjäläf6466282013-10-14 14:50:31 +03008012 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008013
Ville Syrjäläf6466282013-10-14 14:50:31 +03008014 /* clock.dot is the fast clock */
8015 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07008016}
8017
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008018static void
8019i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8020 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008021{
8022 struct drm_device *dev = crtc->base.dev;
8023 struct drm_i915_private *dev_priv = dev->dev_private;
8024 u32 val, base, offset;
8025 int pipe = crtc->pipe, plane = crtc->plane;
8026 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008027 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008028 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008029 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008030
Damien Lespiau42a7b082015-02-05 19:35:13 +00008031 val = I915_READ(DSPCNTR(plane));
8032 if (!(val & DISPLAY_PLANE_ENABLE))
8033 return;
8034
Damien Lespiaud9806c92015-01-21 14:07:19 +00008035 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008036 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008037 DRM_DEBUG_KMS("failed to alloc fb\n");
8038 return;
8039 }
8040
Damien Lespiau1b842c82015-01-21 13:50:54 +00008041 fb = &intel_fb->base;
8042
Daniel Vetter18c52472015-02-10 17:16:09 +00008043 if (INTEL_INFO(dev)->gen >= 4) {
8044 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008045 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008046 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8047 }
8048 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008049
8050 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008051 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008052 fb->pixel_format = fourcc;
8053 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008054
8055 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008056 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008057 offset = I915_READ(DSPTILEOFF(plane));
8058 else
8059 offset = I915_READ(DSPLINOFF(plane));
8060 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8061 } else {
8062 base = I915_READ(DSPADDR(plane));
8063 }
8064 plane_config->base = base;
8065
8066 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008067 fb->width = ((val >> 16) & 0xfff) + 1;
8068 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008069
8070 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008071 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008072
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008073 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008074 fb->pixel_format,
8075 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008076
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008077 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008078
Damien Lespiau2844a922015-01-20 12:51:48 +00008079 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8080 pipe_name(pipe), plane, fb->width, fb->height,
8081 fb->bits_per_pixel, base, fb->pitches[0],
8082 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008083
Damien Lespiau2d140302015-02-05 17:22:18 +00008084 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008085}
8086
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008087static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008088 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008089{
8090 struct drm_device *dev = crtc->base.dev;
8091 struct drm_i915_private *dev_priv = dev->dev_private;
8092 int pipe = pipe_config->cpu_transcoder;
8093 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8094 intel_clock_t clock;
8095 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
8096 int refclk = 100000;
8097
Ville Syrjäläa5805162015-05-26 20:42:30 +03008098 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008099 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8100 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8101 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8102 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008103 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008104
8105 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
8106 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
8107 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8108 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8109 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8110
8111 chv_clock(refclk, &clock);
8112
8113 /* clock.dot is the fast clock */
8114 pipe_config->port_clock = clock.dot / 5;
8115}
8116
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008117static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008118 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008119{
8120 struct drm_device *dev = crtc->base.dev;
8121 struct drm_i915_private *dev_priv = dev->dev_private;
8122 uint32_t tmp;
8123
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008124 if (!intel_display_power_is_enabled(dev_priv,
8125 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008126 return false;
8127
Daniel Vettere143a212013-07-04 12:01:15 +02008128 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008129 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008130
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008131 tmp = I915_READ(PIPECONF(crtc->pipe));
8132 if (!(tmp & PIPECONF_ENABLE))
8133 return false;
8134
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008135 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8136 switch (tmp & PIPECONF_BPC_MASK) {
8137 case PIPECONF_6BPC:
8138 pipe_config->pipe_bpp = 18;
8139 break;
8140 case PIPECONF_8BPC:
8141 pipe_config->pipe_bpp = 24;
8142 break;
8143 case PIPECONF_10BPC:
8144 pipe_config->pipe_bpp = 30;
8145 break;
8146 default:
8147 break;
8148 }
8149 }
8150
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008151 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8152 pipe_config->limited_color_range = true;
8153
Ville Syrjälä282740f2013-09-04 18:30:03 +03008154 if (INTEL_INFO(dev)->gen < 4)
8155 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8156
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008157 intel_get_pipe_timings(crtc, pipe_config);
8158
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008159 i9xx_get_pfit_config(crtc, pipe_config);
8160
Daniel Vetter6c49f242013-06-06 12:45:25 +02008161 if (INTEL_INFO(dev)->gen >= 4) {
8162 tmp = I915_READ(DPLL_MD(crtc->pipe));
8163 pipe_config->pixel_multiplier =
8164 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8165 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008166 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008167 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8168 tmp = I915_READ(DPLL(crtc->pipe));
8169 pipe_config->pixel_multiplier =
8170 ((tmp & SDVO_MULTIPLIER_MASK)
8171 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8172 } else {
8173 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8174 * port and will be fixed up in the encoder->get_config
8175 * function. */
8176 pipe_config->pixel_multiplier = 1;
8177 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008178 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8179 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008180 /*
8181 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8182 * on 830. Filter it out here so that we don't
8183 * report errors due to that.
8184 */
8185 if (IS_I830(dev))
8186 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8187
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008188 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8189 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008190 } else {
8191 /* Mask out read-only status bits. */
8192 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8193 DPLL_PORTC_READY_MASK |
8194 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008195 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008196
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008197 if (IS_CHERRYVIEW(dev))
8198 chv_crtc_clock_get(crtc, pipe_config);
8199 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008200 vlv_crtc_clock_get(crtc, pipe_config);
8201 else
8202 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008203
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008204 return true;
8205}
8206
Paulo Zanonidde86e22012-12-01 12:04:25 -02008207static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008208{
8209 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008210 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008211 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008212 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008213 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008214 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008215 bool has_ck505 = false;
8216 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008217
8218 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008219 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008220 switch (encoder->type) {
8221 case INTEL_OUTPUT_LVDS:
8222 has_panel = true;
8223 has_lvds = true;
8224 break;
8225 case INTEL_OUTPUT_EDP:
8226 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008227 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008228 has_cpu_edp = true;
8229 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008230 default:
8231 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008232 }
8233 }
8234
Keith Packard99eb6a02011-09-26 14:29:12 -07008235 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008236 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008237 can_ssc = has_ck505;
8238 } else {
8239 has_ck505 = false;
8240 can_ssc = true;
8241 }
8242
Imre Deak2de69052013-05-08 13:14:04 +03008243 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8244 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008245
8246 /* Ironlake: try to setup display ref clock before DPLL
8247 * enabling. This is only under driver's control after
8248 * PCH B stepping, previous chipset stepping should be
8249 * ignoring this setting.
8250 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008251 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008252
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008253 /* As we must carefully and slowly disable/enable each source in turn,
8254 * compute the final state we want first and check if we need to
8255 * make any changes at all.
8256 */
8257 final = val;
8258 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008259 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008260 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008261 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008262 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8263
8264 final &= ~DREF_SSC_SOURCE_MASK;
8265 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8266 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008267
Keith Packard199e5d72011-09-22 12:01:57 -07008268 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008269 final |= DREF_SSC_SOURCE_ENABLE;
8270
8271 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8272 final |= DREF_SSC1_ENABLE;
8273
8274 if (has_cpu_edp) {
8275 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8276 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8277 else
8278 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8279 } else
8280 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8281 } else {
8282 final |= DREF_SSC_SOURCE_DISABLE;
8283 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8284 }
8285
8286 if (final == val)
8287 return;
8288
8289 /* Always enable nonspread source */
8290 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8291
8292 if (has_ck505)
8293 val |= DREF_NONSPREAD_CK505_ENABLE;
8294 else
8295 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8296
8297 if (has_panel) {
8298 val &= ~DREF_SSC_SOURCE_MASK;
8299 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008300
Keith Packard199e5d72011-09-22 12:01:57 -07008301 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008302 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008303 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008304 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008305 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008306 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008307
8308 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008309 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008310 POSTING_READ(PCH_DREF_CONTROL);
8311 udelay(200);
8312
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008313 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008314
8315 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008316 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008317 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008318 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008319 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008320 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008321 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008322 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008323 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008324
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008325 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008326 POSTING_READ(PCH_DREF_CONTROL);
8327 udelay(200);
8328 } else {
8329 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8330
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008331 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008332
8333 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008334 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008335
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008336 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008337 POSTING_READ(PCH_DREF_CONTROL);
8338 udelay(200);
8339
8340 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008341 val &= ~DREF_SSC_SOURCE_MASK;
8342 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008343
8344 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008345 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008346
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008347 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008348 POSTING_READ(PCH_DREF_CONTROL);
8349 udelay(200);
8350 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008351
8352 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008353}
8354
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008355static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008356{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008357 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008358
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008359 tmp = I915_READ(SOUTH_CHICKEN2);
8360 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8361 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008362
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008363 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8364 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8365 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008366
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008367 tmp = I915_READ(SOUTH_CHICKEN2);
8368 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8369 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008370
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008371 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8372 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8373 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008374}
8375
8376/* WaMPhyProgramming:hsw */
8377static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8378{
8379 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008380
8381 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8382 tmp &= ~(0xFF << 24);
8383 tmp |= (0x12 << 24);
8384 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8385
Paulo Zanonidde86e22012-12-01 12:04:25 -02008386 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8387 tmp |= (1 << 11);
8388 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8389
8390 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8391 tmp |= (1 << 11);
8392 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8393
Paulo Zanonidde86e22012-12-01 12:04:25 -02008394 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8395 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8396 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8397
8398 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8399 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8400 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8401
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008402 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8403 tmp &= ~(7 << 13);
8404 tmp |= (5 << 13);
8405 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008406
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008407 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8408 tmp &= ~(7 << 13);
8409 tmp |= (5 << 13);
8410 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008411
8412 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8413 tmp &= ~0xFF;
8414 tmp |= 0x1C;
8415 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8416
8417 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8418 tmp &= ~0xFF;
8419 tmp |= 0x1C;
8420 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8421
8422 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8423 tmp &= ~(0xFF << 16);
8424 tmp |= (0x1C << 16);
8425 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8426
8427 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8428 tmp &= ~(0xFF << 16);
8429 tmp |= (0x1C << 16);
8430 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8431
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008432 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8433 tmp |= (1 << 27);
8434 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008435
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008436 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8437 tmp |= (1 << 27);
8438 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008439
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008440 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8441 tmp &= ~(0xF << 28);
8442 tmp |= (4 << 28);
8443 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008444
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008445 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8446 tmp &= ~(0xF << 28);
8447 tmp |= (4 << 28);
8448 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008449}
8450
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008451/* Implements 3 different sequences from BSpec chapter "Display iCLK
8452 * Programming" based on the parameters passed:
8453 * - Sequence to enable CLKOUT_DP
8454 * - Sequence to enable CLKOUT_DP without spread
8455 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8456 */
8457static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8458 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008459{
8460 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008461 uint32_t reg, tmp;
8462
8463 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8464 with_spread = true;
8465 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
8466 with_fdi, "LP PCH doesn't have FDI\n"))
8467 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008468
Ville Syrjäläa5805162015-05-26 20:42:30 +03008469 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008470
8471 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8472 tmp &= ~SBI_SSCCTL_DISABLE;
8473 tmp |= SBI_SSCCTL_PATHALT;
8474 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8475
8476 udelay(24);
8477
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008478 if (with_spread) {
8479 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8480 tmp &= ~SBI_SSCCTL_PATHALT;
8481 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008482
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008483 if (with_fdi) {
8484 lpt_reset_fdi_mphy(dev_priv);
8485 lpt_program_fdi_mphy(dev_priv);
8486 }
8487 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008488
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008489 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8490 SBI_GEN0 : SBI_DBUFF0;
8491 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8492 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8493 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008494
Ville Syrjäläa5805162015-05-26 20:42:30 +03008495 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008496}
8497
Paulo Zanoni47701c32013-07-23 11:19:25 -03008498/* Sequence to disable CLKOUT_DP */
8499static void lpt_disable_clkout_dp(struct drm_device *dev)
8500{
8501 struct drm_i915_private *dev_priv = dev->dev_private;
8502 uint32_t reg, tmp;
8503
Ville Syrjäläa5805162015-05-26 20:42:30 +03008504 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008505
8506 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8507 SBI_GEN0 : SBI_DBUFF0;
8508 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8509 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8510 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8511
8512 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8513 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8514 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8515 tmp |= SBI_SSCCTL_PATHALT;
8516 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8517 udelay(32);
8518 }
8519 tmp |= SBI_SSCCTL_DISABLE;
8520 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8521 }
8522
Ville Syrjäläa5805162015-05-26 20:42:30 +03008523 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008524}
8525
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008526static void lpt_init_pch_refclk(struct drm_device *dev)
8527{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008528 struct intel_encoder *encoder;
8529 bool has_vga = false;
8530
Damien Lespiaub2784e12014-08-05 11:29:37 +01008531 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008532 switch (encoder->type) {
8533 case INTEL_OUTPUT_ANALOG:
8534 has_vga = true;
8535 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008536 default:
8537 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008538 }
8539 }
8540
Paulo Zanoni47701c32013-07-23 11:19:25 -03008541 if (has_vga)
8542 lpt_enable_clkout_dp(dev, true, true);
8543 else
8544 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008545}
8546
Paulo Zanonidde86e22012-12-01 12:04:25 -02008547/*
8548 * Initialize reference clocks when the driver loads
8549 */
8550void intel_init_pch_refclk(struct drm_device *dev)
8551{
8552 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8553 ironlake_init_pch_refclk(dev);
8554 else if (HAS_PCH_LPT(dev))
8555 lpt_init_pch_refclk(dev);
8556}
8557
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008558static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008559{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008560 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008561 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008562 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008563 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008564 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008565 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008566 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008567 bool is_lvds = false;
8568
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008569 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008570 if (connector_state->crtc != crtc_state->base.crtc)
8571 continue;
8572
8573 encoder = to_intel_encoder(connector_state->best_encoder);
8574
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008575 switch (encoder->type) {
8576 case INTEL_OUTPUT_LVDS:
8577 is_lvds = true;
8578 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008579 default:
8580 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008581 }
8582 num_connectors++;
8583 }
8584
8585 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008586 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008587 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008588 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008589 }
8590
8591 return 120000;
8592}
8593
Daniel Vetter6ff93602013-04-19 11:24:36 +02008594static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008595{
8596 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8597 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8598 int pipe = intel_crtc->pipe;
8599 uint32_t val;
8600
Daniel Vetter78114072013-06-13 00:54:57 +02008601 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008602
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008603 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008604 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008605 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008606 break;
8607 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008608 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008609 break;
8610 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008611 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008612 break;
8613 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008614 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008615 break;
8616 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008617 /* Case prevented by intel_choose_pipe_bpp_dither. */
8618 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008619 }
8620
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008621 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008622 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8623
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008624 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008625 val |= PIPECONF_INTERLACED_ILK;
8626 else
8627 val |= PIPECONF_PROGRESSIVE;
8628
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008629 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008630 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008631
Paulo Zanonic8203562012-09-12 10:06:29 -03008632 I915_WRITE(PIPECONF(pipe), val);
8633 POSTING_READ(PIPECONF(pipe));
8634}
8635
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008636/*
8637 * Set up the pipe CSC unit.
8638 *
8639 * Currently only full range RGB to limited range RGB conversion
8640 * is supported, but eventually this should handle various
8641 * RGB<->YCbCr scenarios as well.
8642 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008643static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008644{
8645 struct drm_device *dev = crtc->dev;
8646 struct drm_i915_private *dev_priv = dev->dev_private;
8647 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8648 int pipe = intel_crtc->pipe;
8649 uint16_t coeff = 0x7800; /* 1.0 */
8650
8651 /*
8652 * TODO: Check what kind of values actually come out of the pipe
8653 * with these coeff/postoff values and adjust to get the best
8654 * accuracy. Perhaps we even need to take the bpc value into
8655 * consideration.
8656 */
8657
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008658 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008659 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8660
8661 /*
8662 * GY/GU and RY/RU should be the other way around according
8663 * to BSpec, but reality doesn't agree. Just set them up in
8664 * a way that results in the correct picture.
8665 */
8666 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8667 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8668
8669 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8670 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8671
8672 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8673 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8674
8675 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8676 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8677 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8678
8679 if (INTEL_INFO(dev)->gen > 6) {
8680 uint16_t postoff = 0;
8681
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008682 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008683 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008684
8685 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8686 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8687 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8688
8689 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8690 } else {
8691 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8692
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008693 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008694 mode |= CSC_BLACK_SCREEN_OFFSET;
8695
8696 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8697 }
8698}
8699
Daniel Vetter6ff93602013-04-19 11:24:36 +02008700static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008701{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008702 struct drm_device *dev = crtc->dev;
8703 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008704 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008705 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008706 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008707 uint32_t val;
8708
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008709 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008710
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008711 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008712 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8713
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008714 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008715 val |= PIPECONF_INTERLACED_ILK;
8716 else
8717 val |= PIPECONF_PROGRESSIVE;
8718
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008719 I915_WRITE(PIPECONF(cpu_transcoder), val);
8720 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008721
8722 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8723 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008724
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05308725 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008726 val = 0;
8727
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008728 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008729 case 18:
8730 val |= PIPEMISC_DITHER_6_BPC;
8731 break;
8732 case 24:
8733 val |= PIPEMISC_DITHER_8_BPC;
8734 break;
8735 case 30:
8736 val |= PIPEMISC_DITHER_10_BPC;
8737 break;
8738 case 36:
8739 val |= PIPEMISC_DITHER_12_BPC;
8740 break;
8741 default:
8742 /* Case prevented by pipe_config_set_bpp. */
8743 BUG();
8744 }
8745
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008746 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008747 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8748
8749 I915_WRITE(PIPEMISC(pipe), val);
8750 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008751}
8752
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008753static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008754 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008755 intel_clock_t *clock,
8756 bool *has_reduced_clock,
8757 intel_clock_t *reduced_clock)
8758{
8759 struct drm_device *dev = crtc->dev;
8760 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008761 int refclk;
8762 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02008763 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008764
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008765 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008766
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008767 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008768
8769 /*
8770 * Returns a set of divisors for the desired target clock with the given
8771 * refclk, or FALSE. The returned values represent the clock equation:
8772 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8773 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008774 limit = intel_limit(crtc_state, refclk);
8775 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008776 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008777 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008778 if (!ret)
8779 return false;
8780
8781 if (is_lvds && dev_priv->lvds_downclock_avail) {
8782 /*
8783 * Ensure we match the reduced clock's P to the target clock.
8784 * If the clocks don't match, we can't switch the display clock
8785 * by using the FP0/FP1. In such case we will disable the LVDS
8786 * downclock feature.
8787 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02008788 *has_reduced_clock =
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008789 dev_priv->display.find_dpll(limit, crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008790 dev_priv->lvds_downclock,
8791 refclk, clock,
8792 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008793 }
8794
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008795 return true;
8796}
8797
Paulo Zanonid4b19312012-11-29 11:29:32 -02008798int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8799{
8800 /*
8801 * Account for spread spectrum to avoid
8802 * oversubscribing the link. Max center spread
8803 * is 2.5%; use 5% for safety's sake.
8804 */
8805 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008806 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008807}
8808
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008809static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008810{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008811 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008812}
8813
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008814static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008815 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008816 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008817 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008818{
8819 struct drm_crtc *crtc = &intel_crtc->base;
8820 struct drm_device *dev = crtc->dev;
8821 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008822 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008823 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008824 struct drm_connector_state *connector_state;
8825 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008826 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008827 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008828 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008829
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008830 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008831 if (connector_state->crtc != crtc_state->base.crtc)
8832 continue;
8833
8834 encoder = to_intel_encoder(connector_state->best_encoder);
8835
8836 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008837 case INTEL_OUTPUT_LVDS:
8838 is_lvds = true;
8839 break;
8840 case INTEL_OUTPUT_SDVO:
8841 case INTEL_OUTPUT_HDMI:
8842 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008843 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008844 default:
8845 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008846 }
8847
8848 num_connectors++;
8849 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008850
Chris Wilsonc1858122010-12-03 21:35:48 +00008851 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008852 factor = 21;
8853 if (is_lvds) {
8854 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008855 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008856 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008857 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008858 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008859 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008860
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008861 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008862 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008863
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008864 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8865 *fp2 |= FP_CB_TUNE;
8866
Chris Wilson5eddb702010-09-11 13:48:45 +01008867 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008868
Eric Anholta07d6782011-03-30 13:01:08 -07008869 if (is_lvds)
8870 dpll |= DPLLB_MODE_LVDS;
8871 else
8872 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008873
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008874 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008875 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008876
8877 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008878 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008879 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008880 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008881
Eric Anholta07d6782011-03-30 13:01:08 -07008882 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008883 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008884 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008885 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008886
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008887 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008888 case 5:
8889 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8890 break;
8891 case 7:
8892 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8893 break;
8894 case 10:
8895 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8896 break;
8897 case 14:
8898 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8899 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008900 }
8901
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008902 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008903 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008904 else
8905 dpll |= PLL_REF_INPUT_DREFCLK;
8906
Daniel Vetter959e16d2013-06-05 13:34:21 +02008907 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008908}
8909
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008910static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8911 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008912{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008913 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008914 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008915 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008916 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008917 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008918 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008919
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008920 memset(&crtc_state->dpll_hw_state, 0,
8921 sizeof(crtc_state->dpll_hw_state));
8922
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008923 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008924
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008925 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8926 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8927
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008928 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008929 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008930 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008931 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8932 return -EINVAL;
8933 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008934 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008935 if (!crtc_state->clock_set) {
8936 crtc_state->dpll.n = clock.n;
8937 crtc_state->dpll.m1 = clock.m1;
8938 crtc_state->dpll.m2 = clock.m2;
8939 crtc_state->dpll.p1 = clock.p1;
8940 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008941 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008942
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008943 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008944 if (crtc_state->has_pch_encoder) {
8945 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008946 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008947 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008948
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008949 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008950 &fp, &reduced_clock,
8951 has_reduced_clock ? &fp2 : NULL);
8952
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008953 crtc_state->dpll_hw_state.dpll = dpll;
8954 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008955 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008956 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008957 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008958 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008959
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008960 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008961 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008962 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008963 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008964 return -EINVAL;
8965 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008966 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008967
Rodrigo Viviab585de2015-03-24 12:40:09 -07008968 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008969 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008970 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008971 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008972
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008973 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008974}
8975
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008976static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8977 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008978{
8979 struct drm_device *dev = crtc->base.dev;
8980 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008981 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008982
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008983 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8984 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8985 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8986 & ~TU_SIZE_MASK;
8987 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8988 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8989 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8990}
8991
8992static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8993 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008994 struct intel_link_m_n *m_n,
8995 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008996{
8997 struct drm_device *dev = crtc->base.dev;
8998 struct drm_i915_private *dev_priv = dev->dev_private;
8999 enum pipe pipe = crtc->pipe;
9000
9001 if (INTEL_INFO(dev)->gen >= 5) {
9002 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9003 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9004 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9005 & ~TU_SIZE_MASK;
9006 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9007 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9008 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009009 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9010 * gen < 8) and if DRRS is supported (to make sure the
9011 * registers are not unnecessarily read).
9012 */
9013 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009014 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009015 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9016 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9017 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9018 & ~TU_SIZE_MASK;
9019 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9020 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9021 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9022 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009023 } else {
9024 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9025 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9026 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9027 & ~TU_SIZE_MASK;
9028 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9029 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9030 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9031 }
9032}
9033
9034void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009035 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009036{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009037 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009038 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9039 else
9040 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009041 &pipe_config->dp_m_n,
9042 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009043}
9044
Daniel Vetter72419202013-04-04 13:28:53 +02009045static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009046 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009047{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009048 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009049 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009050}
9051
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009052static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009053 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009054{
9055 struct drm_device *dev = crtc->base.dev;
9056 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009057 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9058 uint32_t ps_ctrl = 0;
9059 int id = -1;
9060 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009061
Chandra Kondurua1b22782015-04-07 15:28:45 -07009062 /* find scaler attached to this pipe */
9063 for (i = 0; i < crtc->num_scalers; i++) {
9064 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9065 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9066 id = i;
9067 pipe_config->pch_pfit.enabled = true;
9068 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9069 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9070 break;
9071 }
9072 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009073
Chandra Kondurua1b22782015-04-07 15:28:45 -07009074 scaler_state->scaler_id = id;
9075 if (id >= 0) {
9076 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9077 } else {
9078 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009079 }
9080}
9081
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009082static void
9083skylake_get_initial_plane_config(struct intel_crtc *crtc,
9084 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009085{
9086 struct drm_device *dev = crtc->base.dev;
9087 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009088 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009089 int pipe = crtc->pipe;
9090 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009091 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009092 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009093 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009094
Damien Lespiaud9806c92015-01-21 14:07:19 +00009095 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009096 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009097 DRM_DEBUG_KMS("failed to alloc fb\n");
9098 return;
9099 }
9100
Damien Lespiau1b842c82015-01-21 13:50:54 +00009101 fb = &intel_fb->base;
9102
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009103 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009104 if (!(val & PLANE_CTL_ENABLE))
9105 goto error;
9106
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009107 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9108 fourcc = skl_format_to_fourcc(pixel_format,
9109 val & PLANE_CTL_ORDER_RGBX,
9110 val & PLANE_CTL_ALPHA_MASK);
9111 fb->pixel_format = fourcc;
9112 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9113
Damien Lespiau40f46282015-02-27 11:15:21 +00009114 tiling = val & PLANE_CTL_TILED_MASK;
9115 switch (tiling) {
9116 case PLANE_CTL_TILED_LINEAR:
9117 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9118 break;
9119 case PLANE_CTL_TILED_X:
9120 plane_config->tiling = I915_TILING_X;
9121 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9122 break;
9123 case PLANE_CTL_TILED_Y:
9124 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9125 break;
9126 case PLANE_CTL_TILED_YF:
9127 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9128 break;
9129 default:
9130 MISSING_CASE(tiling);
9131 goto error;
9132 }
9133
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009134 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9135 plane_config->base = base;
9136
9137 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9138
9139 val = I915_READ(PLANE_SIZE(pipe, 0));
9140 fb->height = ((val >> 16) & 0xfff) + 1;
9141 fb->width = ((val >> 0) & 0x1fff) + 1;
9142
9143 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009144 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9145 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009146 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9147
9148 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009149 fb->pixel_format,
9150 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009151
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009152 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009153
9154 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9155 pipe_name(pipe), fb->width, fb->height,
9156 fb->bits_per_pixel, base, fb->pitches[0],
9157 plane_config->size);
9158
Damien Lespiau2d140302015-02-05 17:22:18 +00009159 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009160 return;
9161
9162error:
9163 kfree(fb);
9164}
9165
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009166static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009167 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009168{
9169 struct drm_device *dev = crtc->base.dev;
9170 struct drm_i915_private *dev_priv = dev->dev_private;
9171 uint32_t tmp;
9172
9173 tmp = I915_READ(PF_CTL(crtc->pipe));
9174
9175 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009176 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009177 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9178 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009179
9180 /* We currently do not free assignements of panel fitters on
9181 * ivb/hsw (since we don't use the higher upscaling modes which
9182 * differentiates them) so just WARN about this case for now. */
9183 if (IS_GEN7(dev)) {
9184 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9185 PF_PIPE_SEL_IVB(crtc->pipe));
9186 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009187 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009188}
9189
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009190static void
9191ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9192 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009193{
9194 struct drm_device *dev = crtc->base.dev;
9195 struct drm_i915_private *dev_priv = dev->dev_private;
9196 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009197 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009198 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009199 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009200 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009201 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009202
Damien Lespiau42a7b082015-02-05 19:35:13 +00009203 val = I915_READ(DSPCNTR(pipe));
9204 if (!(val & DISPLAY_PLANE_ENABLE))
9205 return;
9206
Damien Lespiaud9806c92015-01-21 14:07:19 +00009207 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009208 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009209 DRM_DEBUG_KMS("failed to alloc fb\n");
9210 return;
9211 }
9212
Damien Lespiau1b842c82015-01-21 13:50:54 +00009213 fb = &intel_fb->base;
9214
Daniel Vetter18c52472015-02-10 17:16:09 +00009215 if (INTEL_INFO(dev)->gen >= 4) {
9216 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009217 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009218 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9219 }
9220 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009221
9222 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009223 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009224 fb->pixel_format = fourcc;
9225 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009226
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009227 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009228 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009229 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009230 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009231 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009232 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009233 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009234 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009235 }
9236 plane_config->base = base;
9237
9238 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009239 fb->width = ((val >> 16) & 0xfff) + 1;
9240 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009241
9242 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009243 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009244
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009245 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009246 fb->pixel_format,
9247 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009248
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009249 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009250
Damien Lespiau2844a922015-01-20 12:51:48 +00009251 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9252 pipe_name(pipe), fb->width, fb->height,
9253 fb->bits_per_pixel, base, fb->pitches[0],
9254 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009255
Damien Lespiau2d140302015-02-05 17:22:18 +00009256 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009257}
9258
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009259static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009260 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009261{
9262 struct drm_device *dev = crtc->base.dev;
9263 struct drm_i915_private *dev_priv = dev->dev_private;
9264 uint32_t tmp;
9265
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009266 if (!intel_display_power_is_enabled(dev_priv,
9267 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009268 return false;
9269
Daniel Vettere143a212013-07-04 12:01:15 +02009270 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009271 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009272
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009273 tmp = I915_READ(PIPECONF(crtc->pipe));
9274 if (!(tmp & PIPECONF_ENABLE))
9275 return false;
9276
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009277 switch (tmp & PIPECONF_BPC_MASK) {
9278 case PIPECONF_6BPC:
9279 pipe_config->pipe_bpp = 18;
9280 break;
9281 case PIPECONF_8BPC:
9282 pipe_config->pipe_bpp = 24;
9283 break;
9284 case PIPECONF_10BPC:
9285 pipe_config->pipe_bpp = 30;
9286 break;
9287 case PIPECONF_12BPC:
9288 pipe_config->pipe_bpp = 36;
9289 break;
9290 default:
9291 break;
9292 }
9293
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009294 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9295 pipe_config->limited_color_range = true;
9296
Daniel Vetterab9412b2013-05-03 11:49:46 +02009297 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009298 struct intel_shared_dpll *pll;
9299
Daniel Vetter88adfff2013-03-28 10:42:01 +01009300 pipe_config->has_pch_encoder = true;
9301
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009302 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9303 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9304 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009305
9306 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009307
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009308 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009309 pipe_config->shared_dpll =
9310 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009311 } else {
9312 tmp = I915_READ(PCH_DPLL_SEL);
9313 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9314 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9315 else
9316 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9317 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009318
9319 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9320
9321 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9322 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009323
9324 tmp = pipe_config->dpll_hw_state.dpll;
9325 pipe_config->pixel_multiplier =
9326 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9327 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009328
9329 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009330 } else {
9331 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009332 }
9333
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009334 intel_get_pipe_timings(crtc, pipe_config);
9335
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009336 ironlake_get_pfit_config(crtc, pipe_config);
9337
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009338 return true;
9339}
9340
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009341static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9342{
9343 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009344 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009345
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009346 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009347 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009348 pipe_name(crtc->pipe));
9349
Rob Clarke2c719b2014-12-15 13:56:32 -05009350 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9351 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9352 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9353 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9354 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9355 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009356 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009357 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009358 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009359 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009360 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009361 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009362 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009363 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009364 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009365
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009366 /*
9367 * In theory we can still leave IRQs enabled, as long as only the HPD
9368 * interrupts remain enabled. We used to check for that, but since it's
9369 * gen-specific and since we only disable LCPLL after we fully disable
9370 * the interrupts, the check below should be enough.
9371 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009372 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009373}
9374
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009375static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9376{
9377 struct drm_device *dev = dev_priv->dev;
9378
9379 if (IS_HASWELL(dev))
9380 return I915_READ(D_COMP_HSW);
9381 else
9382 return I915_READ(D_COMP_BDW);
9383}
9384
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009385static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9386{
9387 struct drm_device *dev = dev_priv->dev;
9388
9389 if (IS_HASWELL(dev)) {
9390 mutex_lock(&dev_priv->rps.hw_lock);
9391 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9392 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009393 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009394 mutex_unlock(&dev_priv->rps.hw_lock);
9395 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009396 I915_WRITE(D_COMP_BDW, val);
9397 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009398 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009399}
9400
9401/*
9402 * This function implements pieces of two sequences from BSpec:
9403 * - Sequence for display software to disable LCPLL
9404 * - Sequence for display software to allow package C8+
9405 * The steps implemented here are just the steps that actually touch the LCPLL
9406 * register. Callers should take care of disabling all the display engine
9407 * functions, doing the mode unset, fixing interrupts, etc.
9408 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009409static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9410 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009411{
9412 uint32_t val;
9413
9414 assert_can_disable_lcpll(dev_priv);
9415
9416 val = I915_READ(LCPLL_CTL);
9417
9418 if (switch_to_fclk) {
9419 val |= LCPLL_CD_SOURCE_FCLK;
9420 I915_WRITE(LCPLL_CTL, val);
9421
9422 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9423 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9424 DRM_ERROR("Switching to FCLK failed\n");
9425
9426 val = I915_READ(LCPLL_CTL);
9427 }
9428
9429 val |= LCPLL_PLL_DISABLE;
9430 I915_WRITE(LCPLL_CTL, val);
9431 POSTING_READ(LCPLL_CTL);
9432
9433 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9434 DRM_ERROR("LCPLL still locked\n");
9435
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009436 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009437 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009438 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009439 ndelay(100);
9440
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009441 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9442 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009443 DRM_ERROR("D_COMP RCOMP still in progress\n");
9444
9445 if (allow_power_down) {
9446 val = I915_READ(LCPLL_CTL);
9447 val |= LCPLL_POWER_DOWN_ALLOW;
9448 I915_WRITE(LCPLL_CTL, val);
9449 POSTING_READ(LCPLL_CTL);
9450 }
9451}
9452
9453/*
9454 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9455 * source.
9456 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009457static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009458{
9459 uint32_t val;
9460
9461 val = I915_READ(LCPLL_CTL);
9462
9463 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9464 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9465 return;
9466
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009467 /*
9468 * Make sure we're not on PC8 state before disabling PC8, otherwise
9469 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009470 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009471 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009472
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009473 if (val & LCPLL_POWER_DOWN_ALLOW) {
9474 val &= ~LCPLL_POWER_DOWN_ALLOW;
9475 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009476 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009477 }
9478
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009479 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009480 val |= D_COMP_COMP_FORCE;
9481 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009482 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009483
9484 val = I915_READ(LCPLL_CTL);
9485 val &= ~LCPLL_PLL_DISABLE;
9486 I915_WRITE(LCPLL_CTL, val);
9487
9488 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9489 DRM_ERROR("LCPLL not locked yet\n");
9490
9491 if (val & LCPLL_CD_SOURCE_FCLK) {
9492 val = I915_READ(LCPLL_CTL);
9493 val &= ~LCPLL_CD_SOURCE_FCLK;
9494 I915_WRITE(LCPLL_CTL, val);
9495
9496 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9497 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9498 DRM_ERROR("Switching back to LCPLL failed\n");
9499 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009500
Mika Kuoppala59bad942015-01-16 11:34:40 +02009501 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009502 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009503}
9504
Paulo Zanoni765dab672014-03-07 20:08:18 -03009505/*
9506 * Package states C8 and deeper are really deep PC states that can only be
9507 * reached when all the devices on the system allow it, so even if the graphics
9508 * device allows PC8+, it doesn't mean the system will actually get to these
9509 * states. Our driver only allows PC8+ when going into runtime PM.
9510 *
9511 * The requirements for PC8+ are that all the outputs are disabled, the power
9512 * well is disabled and most interrupts are disabled, and these are also
9513 * requirements for runtime PM. When these conditions are met, we manually do
9514 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9515 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9516 * hang the machine.
9517 *
9518 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9519 * the state of some registers, so when we come back from PC8+ we need to
9520 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9521 * need to take care of the registers kept by RC6. Notice that this happens even
9522 * if we don't put the device in PCI D3 state (which is what currently happens
9523 * because of the runtime PM support).
9524 *
9525 * For more, read "Display Sequences for Package C8" on the hardware
9526 * documentation.
9527 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009528void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009529{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009530 struct drm_device *dev = dev_priv->dev;
9531 uint32_t val;
9532
Paulo Zanonic67a4702013-08-19 13:18:09 -03009533 DRM_DEBUG_KMS("Enabling package C8+\n");
9534
Paulo Zanonic67a4702013-08-19 13:18:09 -03009535 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9536 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9537 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9538 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9539 }
9540
9541 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009542 hsw_disable_lcpll(dev_priv, true, true);
9543}
9544
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009545void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009546{
9547 struct drm_device *dev = dev_priv->dev;
9548 uint32_t val;
9549
Paulo Zanonic67a4702013-08-19 13:18:09 -03009550 DRM_DEBUG_KMS("Disabling package C8+\n");
9551
9552 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009553 lpt_init_pch_refclk(dev);
9554
9555 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9556 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9557 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9558 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9559 }
9560
9561 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009562}
9563
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009564static void broxton_modeset_global_resources(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309565{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009566 struct drm_device *dev = old_state->dev;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309567 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009568 int max_pixclk = intel_mode_max_pixclk(dev, NULL);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309569 int req_cdclk;
9570
9571 /* see the comment in valleyview_modeset_global_resources */
9572 if (WARN_ON(max_pixclk < 0))
9573 return;
9574
9575 req_cdclk = broxton_calc_cdclk(dev_priv, max_pixclk);
9576
9577 if (req_cdclk != dev_priv->cdclk_freq)
9578 broxton_set_cdclk(dev, req_cdclk);
9579}
9580
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009581/* compute the max rate for new configuration */
9582static int ilk_max_pixel_rate(struct drm_i915_private *dev_priv)
9583{
9584 struct drm_device *dev = dev_priv->dev;
9585 struct intel_crtc *intel_crtc;
9586 struct drm_crtc *crtc;
9587 int max_pixel_rate = 0;
9588 int pixel_rate;
9589
9590 for_each_crtc(dev, crtc) {
9591 if (!crtc->state->enable)
9592 continue;
9593
9594 intel_crtc = to_intel_crtc(crtc);
9595 pixel_rate = ilk_pipe_pixel_rate(intel_crtc->config);
9596
9597 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
9598 if (IS_BROADWELL(dev) && intel_crtc->config->ips_enabled)
9599 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9600
9601 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9602 }
9603
9604 return max_pixel_rate;
9605}
9606
9607static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9608{
9609 struct drm_i915_private *dev_priv = dev->dev_private;
9610 uint32_t val, data;
9611 int ret;
9612
9613 if (WARN((I915_READ(LCPLL_CTL) &
9614 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9615 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9616 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9617 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9618 "trying to change cdclk frequency with cdclk not enabled\n"))
9619 return;
9620
9621 mutex_lock(&dev_priv->rps.hw_lock);
9622 ret = sandybridge_pcode_write(dev_priv,
9623 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9624 mutex_unlock(&dev_priv->rps.hw_lock);
9625 if (ret) {
9626 DRM_ERROR("failed to inform pcode about cdclk change\n");
9627 return;
9628 }
9629
9630 val = I915_READ(LCPLL_CTL);
9631 val |= LCPLL_CD_SOURCE_FCLK;
9632 I915_WRITE(LCPLL_CTL, val);
9633
9634 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9635 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9636 DRM_ERROR("Switching to FCLK failed\n");
9637
9638 val = I915_READ(LCPLL_CTL);
9639 val &= ~LCPLL_CLK_FREQ_MASK;
9640
9641 switch (cdclk) {
9642 case 450000:
9643 val |= LCPLL_CLK_FREQ_450;
9644 data = 0;
9645 break;
9646 case 540000:
9647 val |= LCPLL_CLK_FREQ_54O_BDW;
9648 data = 1;
9649 break;
9650 case 337500:
9651 val |= LCPLL_CLK_FREQ_337_5_BDW;
9652 data = 2;
9653 break;
9654 case 675000:
9655 val |= LCPLL_CLK_FREQ_675_BDW;
9656 data = 3;
9657 break;
9658 default:
9659 WARN(1, "invalid cdclk frequency\n");
9660 return;
9661 }
9662
9663 I915_WRITE(LCPLL_CTL, val);
9664
9665 val = I915_READ(LCPLL_CTL);
9666 val &= ~LCPLL_CD_SOURCE_FCLK;
9667 I915_WRITE(LCPLL_CTL, val);
9668
9669 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9670 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9671 DRM_ERROR("Switching back to LCPLL failed\n");
9672
9673 mutex_lock(&dev_priv->rps.hw_lock);
9674 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9675 mutex_unlock(&dev_priv->rps.hw_lock);
9676
9677 intel_update_cdclk(dev);
9678
9679 WARN(cdclk != dev_priv->cdclk_freq,
9680 "cdclk requested %d kHz but got %d kHz\n",
9681 cdclk, dev_priv->cdclk_freq);
9682}
9683
9684static int broadwell_calc_cdclk(struct drm_i915_private *dev_priv,
9685 int max_pixel_rate)
9686{
9687 int cdclk;
9688
9689 /*
9690 * FIXME should also account for plane ratio
9691 * once 64bpp pixel formats are supported.
9692 */
9693 if (max_pixel_rate > 540000)
9694 cdclk = 675000;
9695 else if (max_pixel_rate > 450000)
9696 cdclk = 540000;
9697 else if (max_pixel_rate > 337500)
9698 cdclk = 450000;
9699 else
9700 cdclk = 337500;
9701
9702 /*
9703 * FIXME move the cdclk caclulation to
9704 * compute_config() so we can fail gracegully.
9705 */
9706 if (cdclk > dev_priv->max_cdclk_freq) {
9707 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9708 cdclk, dev_priv->max_cdclk_freq);
9709 cdclk = dev_priv->max_cdclk_freq;
9710 }
9711
9712 return cdclk;
9713}
9714
9715static int broadwell_modeset_global_pipes(struct drm_atomic_state *state)
9716{
9717 struct drm_i915_private *dev_priv = to_i915(state->dev);
9718 struct drm_crtc *crtc;
9719 struct drm_crtc_state *crtc_state;
9720 int max_pixclk = ilk_max_pixel_rate(dev_priv);
9721 int cdclk, i;
9722
9723 cdclk = broadwell_calc_cdclk(dev_priv, max_pixclk);
9724
9725 if (cdclk == dev_priv->cdclk_freq)
9726 return 0;
9727
9728 /* add all active pipes to the state */
9729 for_each_crtc(state->dev, crtc) {
9730 if (!crtc->state->enable)
9731 continue;
9732
9733 crtc_state = drm_atomic_get_crtc_state(state, crtc);
9734 if (IS_ERR(crtc_state))
9735 return PTR_ERR(crtc_state);
9736 }
9737
9738 /* disable/enable all currently active pipes while we change cdclk */
9739 for_each_crtc_in_state(state, crtc, crtc_state, i)
9740 if (crtc_state->enable)
9741 crtc_state->mode_changed = true;
9742
9743 return 0;
9744}
9745
9746static void broadwell_modeset_global_resources(struct drm_atomic_state *state)
9747{
9748 struct drm_device *dev = state->dev;
9749 struct drm_i915_private *dev_priv = dev->dev_private;
9750 int max_pixel_rate = ilk_max_pixel_rate(dev_priv);
9751 int req_cdclk = broadwell_calc_cdclk(dev_priv, max_pixel_rate);
9752
9753 if (req_cdclk != dev_priv->cdclk_freq)
9754 broadwell_set_cdclk(dev, req_cdclk);
9755}
9756
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009757static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9758 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009759{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009760 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009761 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009762
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009763 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009764
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009765 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009766}
9767
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309768static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9769 enum port port,
9770 struct intel_crtc_state *pipe_config)
9771{
9772 switch (port) {
9773 case PORT_A:
9774 pipe_config->ddi_pll_sel = SKL_DPLL0;
9775 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9776 break;
9777 case PORT_B:
9778 pipe_config->ddi_pll_sel = SKL_DPLL1;
9779 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9780 break;
9781 case PORT_C:
9782 pipe_config->ddi_pll_sel = SKL_DPLL2;
9783 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9784 break;
9785 default:
9786 DRM_ERROR("Incorrect port type\n");
9787 }
9788}
9789
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009790static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9791 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009792 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009793{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009794 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009795
9796 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9797 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9798
9799 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009800 case SKL_DPLL0:
9801 /*
9802 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9803 * of the shared DPLL framework and thus needs to be read out
9804 * separately
9805 */
9806 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9807 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9808 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009809 case SKL_DPLL1:
9810 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9811 break;
9812 case SKL_DPLL2:
9813 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9814 break;
9815 case SKL_DPLL3:
9816 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9817 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009818 }
9819}
9820
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009821static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9822 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009823 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009824{
9825 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9826
9827 switch (pipe_config->ddi_pll_sel) {
9828 case PORT_CLK_SEL_WRPLL1:
9829 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9830 break;
9831 case PORT_CLK_SEL_WRPLL2:
9832 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9833 break;
9834 }
9835}
9836
Daniel Vetter26804af2014-06-25 22:01:55 +03009837static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009838 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009839{
9840 struct drm_device *dev = crtc->base.dev;
9841 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009842 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009843 enum port port;
9844 uint32_t tmp;
9845
9846 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9847
9848 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9849
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009850 if (IS_SKYLAKE(dev))
9851 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309852 else if (IS_BROXTON(dev))
9853 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009854 else
9855 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009856
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009857 if (pipe_config->shared_dpll >= 0) {
9858 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9859
9860 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9861 &pipe_config->dpll_hw_state));
9862 }
9863
Daniel Vetter26804af2014-06-25 22:01:55 +03009864 /*
9865 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9866 * DDI E. So just check whether this pipe is wired to DDI E and whether
9867 * the PCH transcoder is on.
9868 */
Damien Lespiauca370452013-12-03 13:56:24 +00009869 if (INTEL_INFO(dev)->gen < 9 &&
9870 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009871 pipe_config->has_pch_encoder = true;
9872
9873 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9874 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9875 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9876
9877 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9878 }
9879}
9880
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009881static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009882 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009883{
9884 struct drm_device *dev = crtc->base.dev;
9885 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009886 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009887 uint32_t tmp;
9888
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009889 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009890 POWER_DOMAIN_PIPE(crtc->pipe)))
9891 return false;
9892
Daniel Vettere143a212013-07-04 12:01:15 +02009893 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009894 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9895
Daniel Vettereccb1402013-05-22 00:50:22 +02009896 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9897 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9898 enum pipe trans_edp_pipe;
9899 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9900 default:
9901 WARN(1, "unknown pipe linked to edp transcoder\n");
9902 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9903 case TRANS_DDI_EDP_INPUT_A_ON:
9904 trans_edp_pipe = PIPE_A;
9905 break;
9906 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9907 trans_edp_pipe = PIPE_B;
9908 break;
9909 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9910 trans_edp_pipe = PIPE_C;
9911 break;
9912 }
9913
9914 if (trans_edp_pipe == crtc->pipe)
9915 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9916 }
9917
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009918 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009919 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009920 return false;
9921
Daniel Vettereccb1402013-05-22 00:50:22 +02009922 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009923 if (!(tmp & PIPECONF_ENABLE))
9924 return false;
9925
Daniel Vetter26804af2014-06-25 22:01:55 +03009926 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009927
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009928 intel_get_pipe_timings(crtc, pipe_config);
9929
Chandra Kondurua1b22782015-04-07 15:28:45 -07009930 if (INTEL_INFO(dev)->gen >= 9) {
9931 skl_init_scalers(dev, crtc, pipe_config);
9932 }
9933
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009934 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009935
9936 if (INTEL_INFO(dev)->gen >= 9) {
9937 pipe_config->scaler_state.scaler_id = -1;
9938 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9939 }
9940
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009941 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009942 if (INTEL_INFO(dev)->gen == 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009943 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009944 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009945 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009946 else
9947 MISSING_CASE(INTEL_INFO(dev)->gen);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009948 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009949
Jesse Barnese59150d2014-01-07 13:30:45 -08009950 if (IS_HASWELL(dev))
9951 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9952 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009953
Clint Taylorebb69c92014-09-30 10:30:22 -07009954 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9955 pipe_config->pixel_multiplier =
9956 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9957 } else {
9958 pipe_config->pixel_multiplier = 1;
9959 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009960
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009961 return true;
9962}
9963
Chris Wilson560b85b2010-08-07 11:01:38 +01009964static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9965{
9966 struct drm_device *dev = crtc->dev;
9967 struct drm_i915_private *dev_priv = dev->dev_private;
9968 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009969 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009970
Ville Syrjälädc41c152014-08-13 11:57:05 +03009971 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009972 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9973 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009974 unsigned int stride = roundup_pow_of_two(width) * 4;
9975
9976 switch (stride) {
9977 default:
9978 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9979 width, stride);
9980 stride = 256;
9981 /* fallthrough */
9982 case 256:
9983 case 512:
9984 case 1024:
9985 case 2048:
9986 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009987 }
9988
Ville Syrjälädc41c152014-08-13 11:57:05 +03009989 cntl |= CURSOR_ENABLE |
9990 CURSOR_GAMMA_ENABLE |
9991 CURSOR_FORMAT_ARGB |
9992 CURSOR_STRIDE(stride);
9993
9994 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009995 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009996
Ville Syrjälädc41c152014-08-13 11:57:05 +03009997 if (intel_crtc->cursor_cntl != 0 &&
9998 (intel_crtc->cursor_base != base ||
9999 intel_crtc->cursor_size != size ||
10000 intel_crtc->cursor_cntl != cntl)) {
10001 /* On these chipsets we can only modify the base/size/stride
10002 * whilst the cursor is disabled.
10003 */
10004 I915_WRITE(_CURACNTR, 0);
10005 POSTING_READ(_CURACNTR);
10006 intel_crtc->cursor_cntl = 0;
10007 }
10008
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010009 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +030010010 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010011 intel_crtc->cursor_base = base;
10012 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010013
10014 if (intel_crtc->cursor_size != size) {
10015 I915_WRITE(CURSIZE, size);
10016 intel_crtc->cursor_size = size;
10017 }
10018
Chris Wilson4b0e3332014-05-30 16:35:26 +030010019 if (intel_crtc->cursor_cntl != cntl) {
10020 I915_WRITE(_CURACNTR, cntl);
10021 POSTING_READ(_CURACNTR);
10022 intel_crtc->cursor_cntl = cntl;
10023 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010024}
10025
10026static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
10027{
10028 struct drm_device *dev = crtc->dev;
10029 struct drm_i915_private *dev_priv = dev->dev_private;
10030 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10031 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010032 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +010010033
Chris Wilson4b0e3332014-05-30 16:35:26 +030010034 cntl = 0;
10035 if (base) {
10036 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -080010037 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010038 case 64:
10039 cntl |= CURSOR_MODE_64_ARGB_AX;
10040 break;
10041 case 128:
10042 cntl |= CURSOR_MODE_128_ARGB_AX;
10043 break;
10044 case 256:
10045 cntl |= CURSOR_MODE_256_ARGB_AX;
10046 break;
10047 default:
Matt Roper3dd512f2015-02-27 10:12:00 -080010048 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010049 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010050 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010051 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010052
10053 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
10054 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +010010055 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010056
Matt Roper8e7d6882015-01-21 16:35:41 -080010057 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010058 cntl |= CURSOR_ROTATE_180;
10059
Chris Wilson4b0e3332014-05-30 16:35:26 +030010060 if (intel_crtc->cursor_cntl != cntl) {
10061 I915_WRITE(CURCNTR(pipe), cntl);
10062 POSTING_READ(CURCNTR(pipe));
10063 intel_crtc->cursor_cntl = cntl;
10064 }
10065
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010066 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010067 I915_WRITE(CURBASE(pipe), base);
10068 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010069
10070 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010071}
10072
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010073/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010074static void intel_crtc_update_cursor(struct drm_crtc *crtc,
10075 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010076{
10077 struct drm_device *dev = crtc->dev;
10078 struct drm_i915_private *dev_priv = dev->dev_private;
10079 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10080 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -070010081 int x = crtc->cursor_x;
10082 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010083 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010084
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010085 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010086 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010087
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010088 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010089 base = 0;
10090
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010091 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010092 base = 0;
10093
10094 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -080010095 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010096 base = 0;
10097
10098 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10099 x = -x;
10100 }
10101 pos |= x << CURSOR_X_SHIFT;
10102
10103 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -080010104 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010105 base = 0;
10106
10107 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10108 y = -y;
10109 }
10110 pos |= y << CURSOR_Y_SHIFT;
10111
Chris Wilson4b0e3332014-05-30 16:35:26 +030010112 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010113 return;
10114
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010115 I915_WRITE(CURPOS(pipe), pos);
10116
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010117 /* ILK+ do this automagically */
10118 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -080010119 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -080010120 base += (intel_crtc->base.cursor->state->crtc_h *
10121 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010122 }
10123
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010124 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010125 i845_update_cursor(crtc, base);
10126 else
10127 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010128}
10129
Ville Syrjälädc41c152014-08-13 11:57:05 +030010130static bool cursor_size_ok(struct drm_device *dev,
10131 uint32_t width, uint32_t height)
10132{
10133 if (width == 0 || height == 0)
10134 return false;
10135
10136 /*
10137 * 845g/865g are special in that they are only limited by
10138 * the width of their cursors, the height is arbitrary up to
10139 * the precision of the register. Everything else requires
10140 * square cursors, limited to a few power-of-two sizes.
10141 */
10142 if (IS_845G(dev) || IS_I865G(dev)) {
10143 if ((width & 63) != 0)
10144 return false;
10145
10146 if (width > (IS_845G(dev) ? 64 : 512))
10147 return false;
10148
10149 if (height > 1023)
10150 return false;
10151 } else {
10152 switch (width | height) {
10153 case 256:
10154 case 128:
10155 if (IS_GEN2(dev))
10156 return false;
10157 case 64:
10158 break;
10159 default:
10160 return false;
10161 }
10162 }
10163
10164 return true;
10165}
10166
Jesse Barnes79e53942008-11-07 14:24:08 -080010167static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010168 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010169{
James Simmons72034252010-08-03 01:33:19 +010010170 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010171 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010172
James Simmons72034252010-08-03 01:33:19 +010010173 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010174 intel_crtc->lut_r[i] = red[i] >> 8;
10175 intel_crtc->lut_g[i] = green[i] >> 8;
10176 intel_crtc->lut_b[i] = blue[i] >> 8;
10177 }
10178
10179 intel_crtc_load_lut(crtc);
10180}
10181
Jesse Barnes79e53942008-11-07 14:24:08 -080010182/* VESA 640x480x72Hz mode to set on the pipe */
10183static struct drm_display_mode load_detect_mode = {
10184 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10185 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10186};
10187
Daniel Vettera8bb6812014-02-10 18:00:39 +010010188struct drm_framebuffer *
10189__intel_framebuffer_create(struct drm_device *dev,
10190 struct drm_mode_fb_cmd2 *mode_cmd,
10191 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010192{
10193 struct intel_framebuffer *intel_fb;
10194 int ret;
10195
10196 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10197 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010198 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +010010199 return ERR_PTR(-ENOMEM);
10200 }
10201
10202 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010203 if (ret)
10204 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010205
10206 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010207err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010208 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010209 kfree(intel_fb);
10210
10211 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010212}
10213
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010214static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010215intel_framebuffer_create(struct drm_device *dev,
10216 struct drm_mode_fb_cmd2 *mode_cmd,
10217 struct drm_i915_gem_object *obj)
10218{
10219 struct drm_framebuffer *fb;
10220 int ret;
10221
10222 ret = i915_mutex_lock_interruptible(dev);
10223 if (ret)
10224 return ERR_PTR(ret);
10225 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10226 mutex_unlock(&dev->struct_mutex);
10227
10228 return fb;
10229}
10230
Chris Wilsond2dff872011-04-19 08:36:26 +010010231static u32
10232intel_framebuffer_pitch_for_width(int width, int bpp)
10233{
10234 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10235 return ALIGN(pitch, 64);
10236}
10237
10238static u32
10239intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10240{
10241 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010242 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010243}
10244
10245static struct drm_framebuffer *
10246intel_framebuffer_create_for_mode(struct drm_device *dev,
10247 struct drm_display_mode *mode,
10248 int depth, int bpp)
10249{
10250 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010251 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010252
10253 obj = i915_gem_alloc_object(dev,
10254 intel_framebuffer_size_for_mode(mode, bpp));
10255 if (obj == NULL)
10256 return ERR_PTR(-ENOMEM);
10257
10258 mode_cmd.width = mode->hdisplay;
10259 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010260 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10261 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010262 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010263
10264 return intel_framebuffer_create(dev, &mode_cmd, obj);
10265}
10266
10267static struct drm_framebuffer *
10268mode_fits_in_fbdev(struct drm_device *dev,
10269 struct drm_display_mode *mode)
10270{
Daniel Vetter4520f532013-10-09 09:18:51 +020010271#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +010010272 struct drm_i915_private *dev_priv = dev->dev_private;
10273 struct drm_i915_gem_object *obj;
10274 struct drm_framebuffer *fb;
10275
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010276 if (!dev_priv->fbdev)
10277 return NULL;
10278
10279 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010280 return NULL;
10281
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010282 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010283 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010284
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010285 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010286 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10287 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010288 return NULL;
10289
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010290 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010291 return NULL;
10292
10293 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010294#else
10295 return NULL;
10296#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010297}
10298
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010299static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10300 struct drm_crtc *crtc,
10301 struct drm_display_mode *mode,
10302 struct drm_framebuffer *fb,
10303 int x, int y)
10304{
10305 struct drm_plane_state *plane_state;
10306 int hdisplay, vdisplay;
10307 int ret;
10308
10309 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10310 if (IS_ERR(plane_state))
10311 return PTR_ERR(plane_state);
10312
10313 if (mode)
10314 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10315 else
10316 hdisplay = vdisplay = 0;
10317
10318 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10319 if (ret)
10320 return ret;
10321 drm_atomic_set_fb_for_plane(plane_state, fb);
10322 plane_state->crtc_x = 0;
10323 plane_state->crtc_y = 0;
10324 plane_state->crtc_w = hdisplay;
10325 plane_state->crtc_h = vdisplay;
10326 plane_state->src_x = x << 16;
10327 plane_state->src_y = y << 16;
10328 plane_state->src_w = hdisplay << 16;
10329 plane_state->src_h = vdisplay << 16;
10330
10331 return 0;
10332}
10333
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010334bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010335 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010336 struct intel_load_detect_pipe *old,
10337 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010338{
10339 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010340 struct intel_encoder *intel_encoder =
10341 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010342 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010343 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010344 struct drm_crtc *crtc = NULL;
10345 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010346 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010347 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010348 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010349 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010350 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010351 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010352
Chris Wilsond2dff872011-04-19 08:36:26 +010010353 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010354 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010355 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010356
Rob Clark51fd3712013-11-19 12:10:12 -050010357retry:
10358 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10359 if (ret)
10360 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010361
Jesse Barnes79e53942008-11-07 14:24:08 -080010362 /*
10363 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010364 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010365 * - if the connector already has an assigned crtc, use it (but make
10366 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010367 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010368 * - try to find the first unused crtc that can drive this connector,
10369 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010370 */
10371
10372 /* See if we already have a CRTC for this connector */
10373 if (encoder->crtc) {
10374 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010375
Rob Clark51fd3712013-11-19 12:10:12 -050010376 ret = drm_modeset_lock(&crtc->mutex, ctx);
10377 if (ret)
10378 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010379 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10380 if (ret)
10381 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +010010382
Daniel Vetter24218aa2012-08-12 19:27:11 +020010383 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010384 old->load_detect_temp = false;
10385
10386 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010387 if (connector->dpms != DRM_MODE_DPMS_ON)
10388 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010389
Chris Wilson71731882011-04-19 23:10:58 +010010390 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010391 }
10392
10393 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010394 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010395 i++;
10396 if (!(encoder->possible_crtcs & (1 << i)))
10397 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010398 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010399 continue;
10400 /* This can occur when applying the pipe A quirk on resume. */
10401 if (to_intel_crtc(possible_crtc)->new_enabled)
10402 continue;
10403
10404 crtc = possible_crtc;
10405 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010406 }
10407
10408 /*
10409 * If we didn't find an unused CRTC, don't use any.
10410 */
10411 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010412 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -050010413 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -080010414 }
10415
Rob Clark51fd3712013-11-19 12:10:12 -050010416 ret = drm_modeset_lock(&crtc->mutex, ctx);
10417 if (ret)
10418 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010419 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10420 if (ret)
10421 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +020010422 intel_encoder->new_crtc = to_intel_crtc(crtc);
10423 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010424
10425 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010426 intel_crtc->new_enabled = true;
Daniel Vetter24218aa2012-08-12 19:27:11 +020010427 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010428 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010429 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010430
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010431 state = drm_atomic_state_alloc(dev);
10432 if (!state)
10433 return false;
10434
10435 state->acquire_ctx = ctx;
10436
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010437 connector_state = drm_atomic_get_connector_state(state, connector);
10438 if (IS_ERR(connector_state)) {
10439 ret = PTR_ERR(connector_state);
10440 goto fail;
10441 }
10442
10443 connector_state->crtc = crtc;
10444 connector_state->best_encoder = &intel_encoder->base;
10445
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010446 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10447 if (IS_ERR(crtc_state)) {
10448 ret = PTR_ERR(crtc_state);
10449 goto fail;
10450 }
10451
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010452 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010453
Chris Wilson64927112011-04-20 07:25:26 +010010454 if (!mode)
10455 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010456
Chris Wilsond2dff872011-04-19 08:36:26 +010010457 /* We need a framebuffer large enough to accommodate all accesses
10458 * that the plane may generate whilst we perform load detection.
10459 * We can not rely on the fbcon either being present (we get called
10460 * during its initialisation to detect all boot displays, or it may
10461 * not even exist) or that it is large enough to satisfy the
10462 * requested mode.
10463 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010464 fb = mode_fits_in_fbdev(dev, mode);
10465 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010466 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010467 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10468 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010469 } else
10470 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010471 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010472 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010473 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010474 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010475
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010476 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10477 if (ret)
10478 goto fail;
10479
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010480 drm_mode_copy(&crtc_state->base.mode, mode);
10481
10482 if (intel_set_mode(crtc, state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010483 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010484 if (old->release_fb)
10485 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010486 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010487 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010488 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010489
Jesse Barnes79e53942008-11-07 14:24:08 -080010490 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010491 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010492 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010493
10494 fail:
Matt Roper83d65732015-02-25 13:12:16 -080010495 intel_crtc->new_enabled = crtc->state->enable;
Rob Clark51fd3712013-11-19 12:10:12 -050010496fail_unlock:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010497 drm_atomic_state_free(state);
10498 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010499
Rob Clark51fd3712013-11-19 12:10:12 -050010500 if (ret == -EDEADLK) {
10501 drm_modeset_backoff(ctx);
10502 goto retry;
10503 }
10504
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010505 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010506}
10507
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010508void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010509 struct intel_load_detect_pipe *old,
10510 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010511{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010512 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010513 struct intel_encoder *intel_encoder =
10514 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010515 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010516 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010517 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010518 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010519 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010520 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010521 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010522
Chris Wilsond2dff872011-04-19 08:36:26 +010010523 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010524 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010525 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010526
Chris Wilson8261b192011-04-19 23:18:09 +010010527 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010528 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010529 if (!state)
10530 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010531
10532 state->acquire_ctx = ctx;
10533
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010534 connector_state = drm_atomic_get_connector_state(state, connector);
10535 if (IS_ERR(connector_state))
10536 goto fail;
10537
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010538 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10539 if (IS_ERR(crtc_state))
10540 goto fail;
10541
Daniel Vetterfc303102012-07-09 10:40:58 +020010542 to_intel_connector(connector)->new_encoder = NULL;
10543 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010544 intel_crtc->new_enabled = false;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010545
10546 connector_state->best_encoder = NULL;
10547 connector_state->crtc = NULL;
10548
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010549 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010550
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010551 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10552 0, 0);
10553 if (ret)
10554 goto fail;
10555
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010556 ret = intel_set_mode(crtc, state);
10557 if (ret)
10558 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010559
Daniel Vetter36206362012-12-10 20:42:17 +010010560 if (old->release_fb) {
10561 drm_framebuffer_unregister_private(old->release_fb);
10562 drm_framebuffer_unreference(old->release_fb);
10563 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010564
Chris Wilson0622a532011-04-21 09:32:11 +010010565 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010566 }
10567
Eric Anholtc751ce42010-03-25 11:48:48 -070010568 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010569 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10570 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010571
10572 return;
10573fail:
10574 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10575 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010576}
10577
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010578static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010579 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010580{
10581 struct drm_i915_private *dev_priv = dev->dev_private;
10582 u32 dpll = pipe_config->dpll_hw_state.dpll;
10583
10584 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010585 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010586 else if (HAS_PCH_SPLIT(dev))
10587 return 120000;
10588 else if (!IS_GEN2(dev))
10589 return 96000;
10590 else
10591 return 48000;
10592}
10593
Jesse Barnes79e53942008-11-07 14:24:08 -080010594/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010595static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010596 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010597{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010598 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010599 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010600 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010601 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010602 u32 fp;
10603 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010604 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010605
10606 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010607 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010608 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010609 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010610
10611 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010612 if (IS_PINEVIEW(dev)) {
10613 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10614 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010615 } else {
10616 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10617 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10618 }
10619
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010620 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010621 if (IS_PINEVIEW(dev))
10622 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10623 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010624 else
10625 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010626 DPLL_FPA01_P1_POST_DIV_SHIFT);
10627
10628 switch (dpll & DPLL_MODE_MASK) {
10629 case DPLLB_MODE_DAC_SERIAL:
10630 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10631 5 : 10;
10632 break;
10633 case DPLLB_MODE_LVDS:
10634 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10635 7 : 14;
10636 break;
10637 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010638 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010639 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010640 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010641 }
10642
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010643 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010644 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010645 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010646 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010647 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010648 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010649 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010650
10651 if (is_lvds) {
10652 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10653 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010654
10655 if (lvds & LVDS_CLKB_POWER_UP)
10656 clock.p2 = 7;
10657 else
10658 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010659 } else {
10660 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10661 clock.p1 = 2;
10662 else {
10663 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10664 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10665 }
10666 if (dpll & PLL_P2_DIVIDE_BY_4)
10667 clock.p2 = 4;
10668 else
10669 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010670 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010671
10672 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010673 }
10674
Ville Syrjälä18442d02013-09-13 16:00:08 +030010675 /*
10676 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010677 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010678 * encoder's get_config() function.
10679 */
10680 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010681}
10682
Ville Syrjälä6878da02013-09-13 15:59:11 +030010683int intel_dotclock_calculate(int link_freq,
10684 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010685{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010686 /*
10687 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010688 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010689 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010690 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010691 *
10692 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010693 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010694 */
10695
Ville Syrjälä6878da02013-09-13 15:59:11 +030010696 if (!m_n->link_n)
10697 return 0;
10698
10699 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10700}
10701
Ville Syrjälä18442d02013-09-13 16:00:08 +030010702static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010703 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010704{
10705 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010706
10707 /* read out port_clock from the DPLL */
10708 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010709
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010710 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010711 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010712 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010713 * agree once we know their relationship in the encoder's
10714 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010715 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010716 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010717 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10718 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010719}
10720
10721/** Returns the currently programmed mode of the given pipe. */
10722struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10723 struct drm_crtc *crtc)
10724{
Jesse Barnes548f2452011-02-17 10:40:53 -080010725 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010726 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010727 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010728 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010729 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010730 int htot = I915_READ(HTOTAL(cpu_transcoder));
10731 int hsync = I915_READ(HSYNC(cpu_transcoder));
10732 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10733 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010734 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010735
10736 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10737 if (!mode)
10738 return NULL;
10739
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010740 /*
10741 * Construct a pipe_config sufficient for getting the clock info
10742 * back out of crtc_clock_get.
10743 *
10744 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10745 * to use a real value here instead.
10746 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010747 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010748 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010749 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10750 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10751 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010752 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10753
Ville Syrjälä773ae032013-09-23 17:48:20 +030010754 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010755 mode->hdisplay = (htot & 0xffff) + 1;
10756 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10757 mode->hsync_start = (hsync & 0xffff) + 1;
10758 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10759 mode->vdisplay = (vtot & 0xffff) + 1;
10760 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10761 mode->vsync_start = (vsync & 0xffff) + 1;
10762 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10763
10764 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010765
10766 return mode;
10767}
10768
Jesse Barnes652c3932009-08-17 13:31:43 -070010769static void intel_decrease_pllclock(struct drm_crtc *crtc)
10770{
10771 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010772 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -070010773 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070010774
Sonika Jindalbaff2962014-07-22 11:16:35 +053010775 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -070010776 return;
10777
10778 if (!dev_priv->lvds_downclock_avail)
10779 return;
10780
10781 /*
10782 * Since this is called by a timer, we should never get here in
10783 * the manual case.
10784 */
10785 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +010010786 int pipe = intel_crtc->pipe;
10787 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +020010788 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +010010789
Zhao Yakui44d98a62009-10-09 11:39:40 +080010790 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -070010791
Sean Paul8ac5a6d2012-02-13 13:14:51 -050010792 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -070010793
Chris Wilson074b5e12012-05-02 12:07:06 +010010794 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -070010795 dpll |= DISPLAY_RATE_SELECT_FPA1;
10796 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010797 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -070010798 dpll = I915_READ(dpll_reg);
10799 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +080010800 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -070010801 }
10802
10803}
10804
Chris Wilsonf047e392012-07-21 12:31:41 +010010805void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010806{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010807 struct drm_i915_private *dev_priv = dev->dev_private;
10808
Chris Wilsonf62a0072014-02-21 17:55:39 +000010809 if (dev_priv->mm.busy)
10810 return;
10811
Paulo Zanoni43694d62014-03-07 20:08:08 -030010812 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010813 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010814 if (INTEL_INFO(dev)->gen >= 6)
10815 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010816 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010817}
10818
10819void intel_mark_idle(struct drm_device *dev)
10820{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010821 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010822 struct drm_crtc *crtc;
10823
Chris Wilsonf62a0072014-02-21 17:55:39 +000010824 if (!dev_priv->mm.busy)
10825 return;
10826
10827 dev_priv->mm.busy = false;
10828
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010829 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -070010830 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +000010831 continue;
10832
10833 intel_decrease_pllclock(crtc);
10834 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010835
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010836 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010837 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010838
Paulo Zanoni43694d62014-03-07 20:08:08 -030010839 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010840}
10841
Jesse Barnes79e53942008-11-07 14:24:08 -080010842static void intel_crtc_destroy(struct drm_crtc *crtc)
10843{
10844 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010845 struct drm_device *dev = crtc->dev;
10846 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010847
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010848 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010849 work = intel_crtc->unpin_work;
10850 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010851 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010852
10853 if (work) {
10854 cancel_work_sync(&work->work);
10855 kfree(work);
10856 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010857
10858 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010859
Jesse Barnes79e53942008-11-07 14:24:08 -080010860 kfree(intel_crtc);
10861}
10862
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010863static void intel_unpin_work_fn(struct work_struct *__work)
10864{
10865 struct intel_unpin_work *work =
10866 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010867 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +020010868 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010869
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010870 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000010871 intel_unpin_fb_obj(work->old_fb, work->crtc->primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010872 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010873
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020010874 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +000010875
10876 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010877 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010878 mutex_unlock(&dev->struct_mutex);
10879
Daniel Vetterf99d7062014-06-19 16:01:59 +020010880 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilson89ed88b2015-02-16 14:31:49 +000010881 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010882
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010883 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
10884 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
10885
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010886 kfree(work);
10887}
10888
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010889static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010890 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010891{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010892 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10893 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010894 unsigned long flags;
10895
10896 /* Ignore early vblank irqs */
10897 if (intel_crtc == NULL)
10898 return;
10899
Daniel Vetterf3260382014-09-15 14:55:23 +020010900 /*
10901 * This is called both by irq handlers and the reset code (to complete
10902 * lost pageflips) so needs the full irqsave spinlocks.
10903 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010904 spin_lock_irqsave(&dev->event_lock, flags);
10905 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010906
10907 /* Ensure we don't miss a work->pending update ... */
10908 smp_rmb();
10909
10910 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010911 spin_unlock_irqrestore(&dev->event_lock, flags);
10912 return;
10913 }
10914
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010915 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010916
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010917 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010918}
10919
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010920void intel_finish_page_flip(struct drm_device *dev, int pipe)
10921{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010922 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010923 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10924
Mario Kleiner49b14a52010-12-09 07:00:07 +010010925 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010926}
10927
10928void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10929{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010930 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010931 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10932
Mario Kleiner49b14a52010-12-09 07:00:07 +010010933 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010934}
10935
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010936/* Is 'a' after or equal to 'b'? */
10937static bool g4x_flip_count_after_eq(u32 a, u32 b)
10938{
10939 return !((a - b) & 0x80000000);
10940}
10941
10942static bool page_flip_finished(struct intel_crtc *crtc)
10943{
10944 struct drm_device *dev = crtc->base.dev;
10945 struct drm_i915_private *dev_priv = dev->dev_private;
10946
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010947 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10948 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10949 return true;
10950
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010951 /*
10952 * The relevant registers doen't exist on pre-ctg.
10953 * As the flip done interrupt doesn't trigger for mmio
10954 * flips on gmch platforms, a flip count check isn't
10955 * really needed there. But since ctg has the registers,
10956 * include it in the check anyway.
10957 */
10958 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10959 return true;
10960
10961 /*
10962 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10963 * used the same base address. In that case the mmio flip might
10964 * have completed, but the CS hasn't even executed the flip yet.
10965 *
10966 * A flip count check isn't enough as the CS might have updated
10967 * the base address just after start of vblank, but before we
10968 * managed to process the interrupt. This means we'd complete the
10969 * CS flip too soon.
10970 *
10971 * Combining both checks should get us a good enough result. It may
10972 * still happen that the CS flip has been executed, but has not
10973 * yet actually completed. But in case the base address is the same
10974 * anyway, we don't really care.
10975 */
10976 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10977 crtc->unpin_work->gtt_offset &&
10978 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10979 crtc->unpin_work->flip_count);
10980}
10981
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010982void intel_prepare_page_flip(struct drm_device *dev, int plane)
10983{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010984 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010985 struct intel_crtc *intel_crtc =
10986 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10987 unsigned long flags;
10988
Daniel Vetterf3260382014-09-15 14:55:23 +020010989
10990 /*
10991 * This is called both by irq handlers and the reset code (to complete
10992 * lost pageflips) so needs the full irqsave spinlocks.
10993 *
10994 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010995 * generate a page-flip completion irq, i.e. every modeset
10996 * is also accompanied by a spurious intel_prepare_page_flip().
10997 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010998 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010999 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000011000 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011001 spin_unlock_irqrestore(&dev->event_lock, flags);
11002}
11003
Robin Schroereba905b2014-05-18 02:24:50 +020011004static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011005{
11006 /* Ensure that the work item is consistent when activating it ... */
11007 smp_wmb();
11008 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
11009 /* and that it is marked active as soon as the irq could fire. */
11010 smp_wmb();
11011}
11012
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011013static int intel_gen2_queue_flip(struct drm_device *dev,
11014 struct drm_crtc *crtc,
11015 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011016 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011017 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011018 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011019{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011020 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011021 u32 flip_mask;
11022 int ret;
11023
Daniel Vetter6d90c952012-04-26 23:28:05 +020011024 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011025 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011026 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011027
11028 /* Can't queue multiple flips, so wait for the previous
11029 * one to finish before executing the next.
11030 */
11031 if (intel_crtc->plane)
11032 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11033 else
11034 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011035 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11036 intel_ring_emit(ring, MI_NOOP);
11037 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11038 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11039 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011040 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011041 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000011042
11043 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010011044 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010011045 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011046}
11047
11048static int intel_gen3_queue_flip(struct drm_device *dev,
11049 struct drm_crtc *crtc,
11050 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011051 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011052 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011053 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011054{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011055 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011056 u32 flip_mask;
11057 int ret;
11058
Daniel Vetter6d90c952012-04-26 23:28:05 +020011059 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011060 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011061 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011062
11063 if (intel_crtc->plane)
11064 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11065 else
11066 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011067 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11068 intel_ring_emit(ring, MI_NOOP);
11069 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11070 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11071 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011072 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011073 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011074
Chris Wilsone7d841c2012-12-03 11:36:30 +000011075 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010011076 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010011077 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011078}
11079
11080static int intel_gen4_queue_flip(struct drm_device *dev,
11081 struct drm_crtc *crtc,
11082 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011083 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011084 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011085 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011086{
11087 struct drm_i915_private *dev_priv = dev->dev_private;
11088 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11089 uint32_t pf, pipesrc;
11090 int ret;
11091
Daniel Vetter6d90c952012-04-26 23:28:05 +020011092 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011093 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011094 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011095
11096 /* i965+ uses the linear or tiled offsets from the
11097 * Display Registers (which do not change across a page-flip)
11098 * so we need only reprogram the base address.
11099 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020011100 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11101 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11102 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011103 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011104 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011105
11106 /* XXX Enabling the panel-fitter across page-flip is so far
11107 * untested on non-native modes, so ignore it for now.
11108 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11109 */
11110 pf = 0;
11111 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011112 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011113
11114 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010011115 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010011116 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011117}
11118
11119static int intel_gen6_queue_flip(struct drm_device *dev,
11120 struct drm_crtc *crtc,
11121 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011122 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011123 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011124 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011125{
11126 struct drm_i915_private *dev_priv = dev->dev_private;
11127 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11128 uint32_t pf, pipesrc;
11129 int ret;
11130
Daniel Vetter6d90c952012-04-26 23:28:05 +020011131 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011132 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011133 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011134
Daniel Vetter6d90c952012-04-26 23:28:05 +020011135 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11136 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11137 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011138 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011139
Chris Wilson99d9acd2012-04-17 20:37:00 +010011140 /* Contrary to the suggestions in the documentation,
11141 * "Enable Panel Fitter" does not seem to be required when page
11142 * flipping with a non-native mode, and worse causes a normal
11143 * modeset to fail.
11144 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11145 */
11146 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011147 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011148 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011149
11150 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010011151 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010011152 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011153}
11154
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011155static int intel_gen7_queue_flip(struct drm_device *dev,
11156 struct drm_crtc *crtc,
11157 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011158 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011159 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011160 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011161{
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011162 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011163 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011164 int len, ret;
11165
Robin Schroereba905b2014-05-18 02:24:50 +020011166 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011167 case PLANE_A:
11168 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11169 break;
11170 case PLANE_B:
11171 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11172 break;
11173 case PLANE_C:
11174 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11175 break;
11176 default:
11177 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011178 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011179 }
11180
Chris Wilsonffe74d72013-08-26 20:58:12 +010011181 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011182 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011183 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011184 /*
11185 * On Gen 8, SRM is now taking an extra dword to accommodate
11186 * 48bits addresses, and we need a NOOP for the batch size to
11187 * stay even.
11188 */
11189 if (IS_GEN8(dev))
11190 len += 2;
11191 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011192
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011193 /*
11194 * BSpec MI_DISPLAY_FLIP for IVB:
11195 * "The full packet must be contained within the same cache line."
11196 *
11197 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11198 * cacheline, if we ever start emitting more commands before
11199 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11200 * then do the cacheline alignment, and finally emit the
11201 * MI_DISPLAY_FLIP.
11202 */
11203 ret = intel_ring_cacheline_align(ring);
11204 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011205 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011206
Chris Wilsonffe74d72013-08-26 20:58:12 +010011207 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011208 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011209 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011210
Chris Wilsonffe74d72013-08-26 20:58:12 +010011211 /* Unmask the flip-done completion message. Note that the bspec says that
11212 * we should do this for both the BCS and RCS, and that we must not unmask
11213 * more than one flip event at any time (or ensure that one flip message
11214 * can be sent by waiting for flip-done prior to queueing new flips).
11215 * Experimentation says that BCS works despite DERRMR masking all
11216 * flip-done completion events and that unmasking all planes at once
11217 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11218 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11219 */
11220 if (ring->id == RCS) {
11221 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11222 intel_ring_emit(ring, DERRMR);
11223 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11224 DERRMR_PIPEB_PRI_FLIP_DONE |
11225 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011226 if (IS_GEN8(dev))
11227 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
11228 MI_SRM_LRM_GLOBAL_GTT);
11229 else
11230 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
11231 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011232 intel_ring_emit(ring, DERRMR);
11233 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011234 if (IS_GEN8(dev)) {
11235 intel_ring_emit(ring, 0);
11236 intel_ring_emit(ring, MI_NOOP);
11237 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011238 }
11239
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011240 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011241 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011242 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011243 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011244
11245 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010011246 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010011247 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011248}
11249
Sourab Gupta84c33a62014-06-02 16:47:17 +053011250static bool use_mmio_flip(struct intel_engine_cs *ring,
11251 struct drm_i915_gem_object *obj)
11252{
11253 /*
11254 * This is not being used for older platforms, because
11255 * non-availability of flip done interrupt forces us to use
11256 * CS flips. Older platforms derive flip done using some clever
11257 * tricks involving the flip_pending status bits and vblank irqs.
11258 * So using MMIO flips there would disrupt this mechanism.
11259 */
11260
Chris Wilson8e09bf82014-07-08 10:40:30 +010011261 if (ring == NULL)
11262 return true;
11263
Sourab Gupta84c33a62014-06-02 16:47:17 +053011264 if (INTEL_INFO(ring->dev)->gen < 5)
11265 return false;
11266
11267 if (i915.use_mmio_flip < 0)
11268 return false;
11269 else if (i915.use_mmio_flip > 0)
11270 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011271 else if (i915.enable_execlists)
11272 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011273 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011274 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011275}
11276
Damien Lespiauff944562014-11-20 14:58:16 +000011277static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
11278{
11279 struct drm_device *dev = intel_crtc->base.dev;
11280 struct drm_i915_private *dev_priv = dev->dev_private;
11281 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011282 const enum pipe pipe = intel_crtc->pipe;
11283 u32 ctl, stride;
11284
11285 ctl = I915_READ(PLANE_CTL(pipe, 0));
11286 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011287 switch (fb->modifier[0]) {
11288 case DRM_FORMAT_MOD_NONE:
11289 break;
11290 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011291 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011292 break;
11293 case I915_FORMAT_MOD_Y_TILED:
11294 ctl |= PLANE_CTL_TILED_Y;
11295 break;
11296 case I915_FORMAT_MOD_Yf_TILED:
11297 ctl |= PLANE_CTL_TILED_YF;
11298 break;
11299 default:
11300 MISSING_CASE(fb->modifier[0]);
11301 }
Damien Lespiauff944562014-11-20 14:58:16 +000011302
11303 /*
11304 * The stride is either expressed as a multiple of 64 bytes chunks for
11305 * linear buffers or in number of tiles for tiled buffers.
11306 */
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011307 stride = fb->pitches[0] /
11308 intel_fb_stride_alignment(dev, fb->modifier[0],
11309 fb->pixel_format);
Damien Lespiauff944562014-11-20 14:58:16 +000011310
11311 /*
11312 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11313 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11314 */
11315 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11316 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11317
11318 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
11319 POSTING_READ(PLANE_SURF(pipe, 0));
11320}
11321
11322static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011323{
11324 struct drm_device *dev = intel_crtc->base.dev;
11325 struct drm_i915_private *dev_priv = dev->dev_private;
11326 struct intel_framebuffer *intel_fb =
11327 to_intel_framebuffer(intel_crtc->base.primary->fb);
11328 struct drm_i915_gem_object *obj = intel_fb->obj;
11329 u32 dspcntr;
11330 u32 reg;
11331
Sourab Gupta84c33a62014-06-02 16:47:17 +053011332 reg = DSPCNTR(intel_crtc->plane);
11333 dspcntr = I915_READ(reg);
11334
Damien Lespiauc5d97472014-10-25 00:11:11 +010011335 if (obj->tiling_mode != I915_TILING_NONE)
11336 dspcntr |= DISPPLANE_TILED;
11337 else
11338 dspcntr &= ~DISPPLANE_TILED;
11339
Sourab Gupta84c33a62014-06-02 16:47:17 +053011340 I915_WRITE(reg, dspcntr);
11341
11342 I915_WRITE(DSPSURF(intel_crtc->plane),
11343 intel_crtc->unpin_work->gtt_offset);
11344 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011345
Damien Lespiauff944562014-11-20 14:58:16 +000011346}
11347
11348/*
11349 * XXX: This is the temporary way to update the plane registers until we get
11350 * around to using the usual plane update functions for MMIO flips
11351 */
11352static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
11353{
11354 struct drm_device *dev = intel_crtc->base.dev;
11355 bool atomic_update;
11356 u32 start_vbl_count;
11357
11358 intel_mark_page_flip_active(intel_crtc);
11359
11360 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
11361
11362 if (INTEL_INFO(dev)->gen >= 9)
11363 skl_do_mmio_flip(intel_crtc);
11364 else
11365 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11366 ilk_do_mmio_flip(intel_crtc);
11367
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011368 if (atomic_update)
11369 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011370}
11371
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011372static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011373{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011374 struct intel_mmio_flip *mmio_flip =
11375 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011376
Daniel Vettereed29a52015-05-21 14:21:25 +020011377 if (mmio_flip->req)
11378 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011379 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011380 false, NULL,
11381 &mmio_flip->i915->rps.mmioflips));
Sourab Gupta84c33a62014-06-02 16:47:17 +053011382
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011383 intel_do_mmio_flip(mmio_flip->crtc);
11384
Daniel Vettereed29a52015-05-21 14:21:25 +020011385 i915_gem_request_unreference__unlocked(mmio_flip->req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011386 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011387}
11388
11389static int intel_queue_mmio_flip(struct drm_device *dev,
11390 struct drm_crtc *crtc,
11391 struct drm_framebuffer *fb,
11392 struct drm_i915_gem_object *obj,
11393 struct intel_engine_cs *ring,
11394 uint32_t flags)
11395{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011396 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011397
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011398 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11399 if (mmio_flip == NULL)
11400 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011401
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011402 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011403 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011404 mmio_flip->crtc = to_intel_crtc(crtc);
11405
11406 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11407 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011408
Sourab Gupta84c33a62014-06-02 16:47:17 +053011409 return 0;
11410}
11411
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011412static int intel_default_queue_flip(struct drm_device *dev,
11413 struct drm_crtc *crtc,
11414 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011415 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011416 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011417 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011418{
11419 return -ENODEV;
11420}
11421
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011422static bool __intel_pageflip_stall_check(struct drm_device *dev,
11423 struct drm_crtc *crtc)
11424{
11425 struct drm_i915_private *dev_priv = dev->dev_private;
11426 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11427 struct intel_unpin_work *work = intel_crtc->unpin_work;
11428 u32 addr;
11429
11430 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11431 return true;
11432
11433 if (!work->enable_stall_check)
11434 return false;
11435
11436 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011437 if (work->flip_queued_req &&
11438 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011439 return false;
11440
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011441 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011442 }
11443
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011444 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011445 return false;
11446
11447 /* Potential stall - if we see that the flip has happened,
11448 * assume a missed interrupt. */
11449 if (INTEL_INFO(dev)->gen >= 4)
11450 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11451 else
11452 addr = I915_READ(DSPADDR(intel_crtc->plane));
11453
11454 /* There is a potential issue here with a false positive after a flip
11455 * to the same address. We could address this by checking for a
11456 * non-incrementing frame counter.
11457 */
11458 return addr == work->gtt_offset;
11459}
11460
11461void intel_check_page_flip(struct drm_device *dev, int pipe)
11462{
11463 struct drm_i915_private *dev_priv = dev->dev_private;
11464 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11465 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011466 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011467
Dave Gordon6c51d462015-03-06 15:34:26 +000011468 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011469
11470 if (crtc == NULL)
11471 return;
11472
Daniel Vetterf3260382014-09-15 14:55:23 +020011473 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011474 work = intel_crtc->unpin_work;
11475 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011476 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011477 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011478 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011479 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011480 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011481 if (work != NULL &&
11482 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11483 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011484 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011485}
11486
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011487static int intel_crtc_page_flip(struct drm_crtc *crtc,
11488 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011489 struct drm_pending_vblank_event *event,
11490 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011491{
11492 struct drm_device *dev = crtc->dev;
11493 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011494 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011495 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011496 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011497 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011498 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011499 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011500 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011501 bool mmio_flip;
Chris Wilson52e68632010-08-08 10:15:59 +010011502 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011503
Matt Roper2ff8fde2014-07-08 07:50:07 -070011504 /*
11505 * drm_mode_page_flip_ioctl() should already catch this, but double
11506 * check to be safe. In the future we may enable pageflipping from
11507 * a disabled primary plane.
11508 */
11509 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11510 return -EBUSY;
11511
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011512 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011513 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011514 return -EINVAL;
11515
11516 /*
11517 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11518 * Note that pitch changes could also affect these register.
11519 */
11520 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011521 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11522 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011523 return -EINVAL;
11524
Chris Wilsonf900db42014-02-20 09:26:13 +000011525 if (i915_terminally_wedged(&dev_priv->gpu_error))
11526 goto out_hang;
11527
Daniel Vetterb14c5672013-09-19 12:18:32 +020011528 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011529 if (work == NULL)
11530 return -ENOMEM;
11531
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011532 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011533 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011534 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011535 INIT_WORK(&work->work, intel_unpin_work_fn);
11536
Daniel Vetter87b6b102014-05-15 15:33:46 +020011537 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011538 if (ret)
11539 goto free_work;
11540
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011541 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011542 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011543 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011544 /* Before declaring the flip queue wedged, check if
11545 * the hardware completed the operation behind our backs.
11546 */
11547 if (__intel_pageflip_stall_check(dev, crtc)) {
11548 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11549 page_flip_completed(intel_crtc);
11550 } else {
11551 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011552 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011553
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011554 drm_crtc_vblank_put(crtc);
11555 kfree(work);
11556 return -EBUSY;
11557 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011558 }
11559 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011560 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011561
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011562 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11563 flush_workqueue(dev_priv->wq);
11564
Jesse Barnes75dfca82010-02-10 15:09:44 -080011565 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011566 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011567 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011568
Matt Roperf4510a22014-04-01 15:22:40 -070011569 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011570 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011571
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011572 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011573
Chris Wilson89ed88b2015-02-16 14:31:49 +000011574 ret = i915_mutex_lock_interruptible(dev);
11575 if (ret)
11576 goto cleanup;
11577
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011578 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011579 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011580
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011581 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020011582 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011583
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011584 if (IS_VALLEYVIEW(dev)) {
11585 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011586 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011587 /* vlv: DISPLAY_FLIP fails to change tiling */
11588 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011589 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011590 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011591 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011592 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011593 if (ring == NULL || ring->id != RCS)
11594 ring = &dev_priv->ring[BCS];
11595 } else {
11596 ring = &dev_priv->ring[RCS];
11597 }
11598
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011599 mmio_flip = use_mmio_flip(ring, obj);
11600
11601 /* When using CS flips, we want to emit semaphores between rings.
11602 * However, when using mmio flips we will create a task to do the
11603 * synchronisation, so all we want here is to pin the framebuffer
11604 * into the display plane and skip any waits.
11605 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011606 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011607 crtc->primary->state,
Chris Wilsonb4716182015-04-27 13:41:17 +010011608 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011609 if (ret)
11610 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011611
Tvrtko Ursulin121920f2015-03-23 11:10:37 +000011612 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
11613 + intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011614
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011615 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053011616 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11617 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011618 if (ret)
11619 goto cleanup_unpin;
11620
John Harrisonf06cc1b2014-11-24 18:49:37 +000011621 i915_gem_request_assign(&work->flip_queued_req,
11622 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011623 } else {
Chris Wilsond94b5032015-04-27 13:41:15 +010011624 if (obj->last_write_req) {
11625 ret = i915_gem_check_olr(obj->last_write_req);
11626 if (ret)
11627 goto cleanup_unpin;
11628 }
11629
Sourab Gupta84c33a62014-06-02 16:47:17 +053011630 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011631 page_flip_flags);
11632 if (ret)
11633 goto cleanup_unpin;
11634
John Harrisonf06cc1b2014-11-24 18:49:37 +000011635 i915_gem_request_assign(&work->flip_queued_req,
11636 intel_ring_get_request(ring));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011637 }
11638
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011639 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011640 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011641
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011642 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Daniel Vettera071fa02014-06-18 23:28:09 +020011643 INTEL_FRONTBUFFER_PRIMARY(pipe));
11644
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020011645 intel_fbc_disable(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +020011646 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011647 mutex_unlock(&dev->struct_mutex);
11648
Jesse Barnese5510fa2010-07-01 16:48:37 -070011649 trace_i915_flip_request(intel_crtc->plane, obj);
11650
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011651 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011652
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011653cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011654 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011655cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011656 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011657 mutex_unlock(&dev->struct_mutex);
11658cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011659 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011660 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011661
Chris Wilson89ed88b2015-02-16 14:31:49 +000011662 drm_gem_object_unreference_unlocked(&obj->base);
11663 drm_framebuffer_unreference(work->old_fb);
11664
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011665 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011666 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011667 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011668
Daniel Vetter87b6b102014-05-15 15:33:46 +020011669 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011670free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011671 kfree(work);
11672
Chris Wilsonf900db42014-02-20 09:26:13 +000011673 if (ret == -EIO) {
11674out_hang:
Matt Roper53a366b2014-12-23 10:41:53 -080011675 ret = intel_plane_restore(primary);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011676 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011677 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011678 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011679 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011680 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011681 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011682 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011683}
11684
Jani Nikula65b38e02015-04-13 11:26:56 +030011685static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011686 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11687 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011688 .atomic_begin = intel_begin_crtc_commit,
11689 .atomic_flush = intel_finish_crtc_commit,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011690};
11691
Daniel Vetter9a935852012-07-05 22:34:27 +020011692/**
11693 * intel_modeset_update_staged_output_state
11694 *
11695 * Updates the staged output configuration state, e.g. after we've read out the
11696 * current hw state.
11697 */
11698static void intel_modeset_update_staged_output_state(struct drm_device *dev)
11699{
Ville Syrjälä76688512014-01-10 11:28:06 +020011700 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011701 struct intel_encoder *encoder;
11702 struct intel_connector *connector;
11703
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011704 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011705 connector->new_encoder =
11706 to_intel_encoder(connector->base.encoder);
11707 }
11708
Damien Lespiaub2784e12014-08-05 11:29:37 +010011709 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011710 encoder->new_crtc =
11711 to_intel_crtc(encoder->base.crtc);
11712 }
Ville Syrjälä76688512014-01-10 11:28:06 +020011713
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011714 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011715 crtc->new_enabled = crtc->base.state->enable;
Ville Syrjälä76688512014-01-10 11:28:06 +020011716 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011717}
11718
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011719/* Transitional helper to copy current connector/encoder state to
11720 * connector->state. This is needed so that code that is partially
11721 * converted to atomic does the right thing.
11722 */
11723static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11724{
11725 struct intel_connector *connector;
11726
11727 for_each_intel_connector(dev, connector) {
11728 if (connector->base.encoder) {
11729 connector->base.state->best_encoder =
11730 connector->base.encoder;
11731 connector->base.state->crtc =
11732 connector->base.encoder->crtc;
11733 } else {
11734 connector->base.state->best_encoder = NULL;
11735 connector->base.state->crtc = NULL;
11736 }
11737 }
11738}
11739
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011740static void
Robin Schroereba905b2014-05-18 02:24:50 +020011741connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011742 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011743{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011744 int bpp = pipe_config->pipe_bpp;
11745
11746 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11747 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011748 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011749
11750 /* Don't use an invalid EDID bpc value */
11751 if (connector->base.display_info.bpc &&
11752 connector->base.display_info.bpc * 3 < bpp) {
11753 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11754 bpp, connector->base.display_info.bpc*3);
11755 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11756 }
11757
11758 /* Clamp bpp to 8 on screens without EDID 1.4 */
11759 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11760 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11761 bpp);
11762 pipe_config->pipe_bpp = 24;
11763 }
11764}
11765
11766static int
11767compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011768 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011769{
11770 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011771 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011772 struct drm_connector *connector;
11773 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011774 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011775
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011776 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011777 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011778 else if (INTEL_INFO(dev)->gen >= 5)
11779 bpp = 12*3;
11780 else
11781 bpp = 8*3;
11782
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011783
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011784 pipe_config->pipe_bpp = bpp;
11785
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011786 state = pipe_config->base.state;
11787
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011788 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011789 for_each_connector_in_state(state, connector, connector_state, i) {
11790 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011791 continue;
11792
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011793 connected_sink_compute_bpp(to_intel_connector(connector),
11794 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011795 }
11796
11797 return bpp;
11798}
11799
Daniel Vetter644db712013-09-19 14:53:58 +020011800static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11801{
11802 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11803 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011804 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011805 mode->crtc_hdisplay, mode->crtc_hsync_start,
11806 mode->crtc_hsync_end, mode->crtc_htotal,
11807 mode->crtc_vdisplay, mode->crtc_vsync_start,
11808 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11809}
11810
Daniel Vetterc0b03412013-05-28 12:05:54 +020011811static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011812 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011813 const char *context)
11814{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011815 struct drm_device *dev = crtc->base.dev;
11816 struct drm_plane *plane;
11817 struct intel_plane *intel_plane;
11818 struct intel_plane_state *state;
11819 struct drm_framebuffer *fb;
11820
11821 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11822 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011823
11824 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11825 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11826 pipe_config->pipe_bpp, pipe_config->dither);
11827 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11828 pipe_config->has_pch_encoder,
11829 pipe_config->fdi_lanes,
11830 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11831 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11832 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011833 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11834 pipe_config->has_dp_encoder,
11835 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11836 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11837 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011838
11839 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
11840 pipe_config->has_dp_encoder,
11841 pipe_config->dp_m2_n2.gmch_m,
11842 pipe_config->dp_m2_n2.gmch_n,
11843 pipe_config->dp_m2_n2.link_m,
11844 pipe_config->dp_m2_n2.link_n,
11845 pipe_config->dp_m2_n2.tu);
11846
Daniel Vetter55072d12014-11-20 16:10:28 +010011847 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11848 pipe_config->has_audio,
11849 pipe_config->has_infoframe);
11850
Daniel Vetterc0b03412013-05-28 12:05:54 +020011851 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011852 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011853 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011854 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11855 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030011856 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011857 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11858 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010011859 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11860 crtc->num_scalers,
11861 pipe_config->scaler_state.scaler_users,
11862 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011863 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11864 pipe_config->gmch_pfit.control,
11865 pipe_config->gmch_pfit.pgm_ratios,
11866 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011867 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020011868 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011869 pipe_config->pch_pfit.size,
11870 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011871 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030011872 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011873
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011874 if (IS_BROXTON(dev)) {
11875 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, "
11876 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
11877 "pll6: 0x%x, pll8: 0x%x, pcsdw12: 0x%x\n",
11878 pipe_config->ddi_pll_sel,
11879 pipe_config->dpll_hw_state.ebb0,
11880 pipe_config->dpll_hw_state.pll0,
11881 pipe_config->dpll_hw_state.pll1,
11882 pipe_config->dpll_hw_state.pll2,
11883 pipe_config->dpll_hw_state.pll3,
11884 pipe_config->dpll_hw_state.pll6,
11885 pipe_config->dpll_hw_state.pll8,
11886 pipe_config->dpll_hw_state.pcsdw12);
11887 } else if (IS_SKYLAKE(dev)) {
11888 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
11889 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
11890 pipe_config->ddi_pll_sel,
11891 pipe_config->dpll_hw_state.ctrl1,
11892 pipe_config->dpll_hw_state.cfgcr1,
11893 pipe_config->dpll_hw_state.cfgcr2);
11894 } else if (HAS_DDI(dev)) {
11895 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
11896 pipe_config->ddi_pll_sel,
11897 pipe_config->dpll_hw_state.wrpll);
11898 } else {
11899 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
11900 "fp0: 0x%x, fp1: 0x%x\n",
11901 pipe_config->dpll_hw_state.dpll,
11902 pipe_config->dpll_hw_state.dpll_md,
11903 pipe_config->dpll_hw_state.fp0,
11904 pipe_config->dpll_hw_state.fp1);
11905 }
11906
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011907 DRM_DEBUG_KMS("planes on this crtc\n");
11908 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
11909 intel_plane = to_intel_plane(plane);
11910 if (intel_plane->pipe != crtc->pipe)
11911 continue;
11912
11913 state = to_intel_plane_state(plane->state);
11914 fb = state->base.fb;
11915 if (!fb) {
11916 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
11917 "disabled, scaler_id = %d\n",
11918 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11919 plane->base.id, intel_plane->pipe,
11920 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
11921 drm_plane_index(plane), state->scaler_id);
11922 continue;
11923 }
11924
11925 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
11926 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11927 plane->base.id, intel_plane->pipe,
11928 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
11929 drm_plane_index(plane));
11930 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
11931 fb->base.id, fb->width, fb->height, fb->pixel_format);
11932 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
11933 state->scaler_id,
11934 state->src.x1 >> 16, state->src.y1 >> 16,
11935 drm_rect_width(&state->src) >> 16,
11936 drm_rect_height(&state->src) >> 16,
11937 state->dst.x1, state->dst.y1,
11938 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
11939 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020011940}
11941
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011942static bool encoders_cloneable(const struct intel_encoder *a,
11943 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011944{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011945 /* masks could be asymmetric, so check both ways */
11946 return a == b || (a->cloneable & (1 << b->type) &&
11947 b->cloneable & (1 << a->type));
11948}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011949
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011950static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11951 struct intel_crtc *crtc,
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011952 struct intel_encoder *encoder)
11953{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011954 struct intel_encoder *source_encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011955 struct drm_connector *connector;
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011956 struct drm_connector_state *connector_state;
11957 int i;
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011958
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011959 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011960 if (connector_state->crtc != &crtc->base)
11961 continue;
11962
11963 source_encoder =
11964 to_intel_encoder(connector_state->best_encoder);
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011965 if (!encoders_cloneable(encoder, source_encoder))
11966 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011967 }
11968
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011969 return true;
11970}
11971
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011972static bool check_encoder_cloning(struct drm_atomic_state *state,
11973 struct intel_crtc *crtc)
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011974{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011975 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011976 struct drm_connector *connector;
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011977 struct drm_connector_state *connector_state;
11978 int i;
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011979
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011980 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011981 if (connector_state->crtc != &crtc->base)
11982 continue;
11983
11984 encoder = to_intel_encoder(connector_state->best_encoder);
11985 if (!check_single_encoder_cloning(state, crtc, encoder))
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011986 return false;
11987 }
11988
11989 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011990}
11991
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011992static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011993{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011994 struct drm_device *dev = state->dev;
11995 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011996 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011997 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011998 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011999 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012000
12001 /*
12002 * Walk the connector list instead of the encoder
12003 * list to detect the problem on ddi platforms
12004 * where there's just one encoder per digital port.
12005 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012006 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012007 if (!connector_state->best_encoder)
12008 continue;
12009
12010 encoder = to_intel_encoder(connector_state->best_encoder);
12011
12012 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012013
12014 switch (encoder->type) {
12015 unsigned int port_mask;
12016 case INTEL_OUTPUT_UNKNOWN:
12017 if (WARN_ON(!HAS_DDI(dev)))
12018 break;
12019 case INTEL_OUTPUT_DISPLAYPORT:
12020 case INTEL_OUTPUT_HDMI:
12021 case INTEL_OUTPUT_EDP:
12022 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12023
12024 /* the same port mustn't appear more than once */
12025 if (used_ports & port_mask)
12026 return false;
12027
12028 used_ports |= port_mask;
12029 default:
12030 break;
12031 }
12032 }
12033
12034 return true;
12035}
12036
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012037static void
12038clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12039{
12040 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012041 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012042 struct intel_dpll_hw_state dpll_hw_state;
12043 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012044 uint32_t ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012045
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012046 /* FIXME: before the switch to atomic started, a new pipe_config was
12047 * kzalloc'd. Code that depends on any field being zero should be
12048 * fixed, so that the crtc_state can be safely duplicated. For now,
12049 * only fields that are know to not cause problems are preserved. */
12050
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012051 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012052 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012053 shared_dpll = crtc_state->shared_dpll;
12054 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012055 ddi_pll_sel = crtc_state->ddi_pll_sel;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012056
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012057 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012058
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012059 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012060 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012061 crtc_state->shared_dpll = shared_dpll;
12062 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012063 crtc_state->ddi_pll_sel = ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012064}
12065
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012066static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012067intel_modeset_pipe_config(struct drm_crtc *crtc,
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012068 struct drm_atomic_state *state,
12069 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012070{
Daniel Vetter7758a112012-07-08 19:40:39 +020012071 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012072 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012073 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012074 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012075 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012076 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012077
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030012078 if (!check_encoder_cloning(state, to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020012079 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012080 return -EINVAL;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020012081 }
12082
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012083 if (!check_digital_port_conflicts(state)) {
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012084 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012085 return -EINVAL;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012086 }
12087
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012088 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012089
Daniel Vettere143a212013-07-04 12:01:15 +020012090 pipe_config->cpu_transcoder =
12091 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012092
Imre Deak2960bc92013-07-30 13:36:32 +030012093 /*
12094 * Sanitize sync polarity flags based on requested ones. If neither
12095 * positive or negative polarity is requested, treat this as meaning
12096 * negative polarity.
12097 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012098 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012099 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012100 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012101
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012102 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012103 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012104 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012105
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012106 /* Compute a starting value for pipe_config->pipe_bpp taking the source
12107 * plane pixel format and any sink constraints into account. Returns the
12108 * source plane bpp so that dithering can be selected on mismatches
12109 * after encoders and crtc also have had their say. */
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012110 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12111 pipe_config);
12112 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012113 goto fail;
12114
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012115 /*
12116 * Determine the real pipe dimensions. Note that stereo modes can
12117 * increase the actual pipe size due to the frame doubling and
12118 * insertion of additional space for blanks between the frame. This
12119 * is stored in the crtc timings. We use the requested mode to do this
12120 * computation to clearly distinguish it from the adjusted mode, which
12121 * can be changed by the connectors in the below retry loop.
12122 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012123 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012124 &pipe_config->pipe_src_w,
12125 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012126
Daniel Vettere29c22c2013-02-21 00:00:16 +010012127encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012128 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012129 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012130 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012131
Daniel Vetter135c81b2013-07-21 21:37:09 +020012132 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012133 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12134 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012135
Daniel Vetter7758a112012-07-08 19:40:39 +020012136 /* Pass our mode to the connectors and the CRTC to give them a chance to
12137 * adjust it according to limitations or connector properties, and also
12138 * a chance to reject the mode entirely.
12139 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012140 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012141 if (connector_state->crtc != crtc)
12142 continue;
12143
12144 encoder = to_intel_encoder(connector_state->best_encoder);
12145
Daniel Vetterefea6e82013-07-21 21:36:59 +020012146 if (!(encoder->compute_config(encoder, pipe_config))) {
12147 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012148 goto fail;
12149 }
12150 }
12151
Daniel Vetterff9a6752013-06-01 17:16:21 +020012152 /* Set default port clock if not overwritten by the encoder. Needs to be
12153 * done afterwards in case the encoder adjusts the mode. */
12154 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012155 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012156 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012157
Daniel Vettera43f6e02013-06-07 23:10:32 +020012158 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012159 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012160 DRM_DEBUG_KMS("CRTC fixup failed\n");
12161 goto fail;
12162 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012163
12164 if (ret == RETRY) {
12165 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12166 ret = -EINVAL;
12167 goto fail;
12168 }
12169
12170 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12171 retry = false;
12172 goto encoder_retry;
12173 }
12174
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012175 pipe_config->dither = pipe_config->pipe_bpp != base_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012176 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012177 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012178
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012179 return 0;
Daniel Vetter7758a112012-07-08 19:40:39 +020012180fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012181 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012182}
12183
Daniel Vetterea9d7582012-07-10 10:42:52 +020012184static bool intel_crtc_in_use(struct drm_crtc *crtc)
12185{
12186 struct drm_encoder *encoder;
12187 struct drm_device *dev = crtc->dev;
12188
12189 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
12190 if (encoder->crtc == crtc)
12191 return true;
12192
12193 return false;
12194}
12195
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012196static bool
12197needs_modeset(struct drm_crtc_state *state)
Daniel Vetterea9d7582012-07-10 10:42:52 +020012198{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012199 return state->mode_changed || state->active_changed;
12200}
12201
12202static void
12203intel_modeset_update_state(struct drm_atomic_state *state)
12204{
12205 struct drm_device *dev = state->dev;
Daniel Vetterba41c0de2014-11-03 15:04:55 +010012206 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012207 struct intel_encoder *intel_encoder;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012208 struct drm_crtc *crtc;
12209 struct drm_crtc_state *crtc_state;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012210 struct drm_connector *connector;
12211
Daniel Vetterba41c0de2014-11-03 15:04:55 +010012212 intel_shared_dpll_commit(dev_priv);
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012213 drm_atomic_helper_swap_state(state->dev, state);
Daniel Vetterba41c0de2014-11-03 15:04:55 +010012214
Damien Lespiaub2784e12014-08-05 11:29:37 +010012215 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020012216 if (!intel_encoder->base.crtc)
12217 continue;
12218
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012219 crtc = intel_encoder->base.crtc;
12220 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12221 if (!crtc_state || !needs_modeset(crtc->state))
12222 continue;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012223
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012224 intel_encoder->connectors_active = false;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012225 }
12226
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012227 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
12228 intel_modeset_update_staged_output_state(state->dev);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012229
Ville Syrjälä76688512014-01-10 11:28:06 +020012230 /* Double check state. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012231 for_each_crtc(dev, crtc) {
12232 WARN_ON(crtc->state->enable != intel_crtc_in_use(crtc));
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012233
12234 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012235 }
12236
12237 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
12238 if (!connector->encoder || !connector->encoder->crtc)
12239 continue;
12240
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012241 crtc = connector->encoder->crtc;
12242 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12243 if (!crtc_state || !needs_modeset(crtc->state))
12244 continue;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012245
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012246 if (crtc->state->enable) {
12247 struct drm_property *dpms_property =
12248 dev->mode_config.dpms_property;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012249
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012250 connector->dpms = DRM_MODE_DPMS_ON;
12251 drm_object_property_set_value(&connector->base, dpms_property, DRM_MODE_DPMS_ON);
Daniel Vetter68d34722012-09-06 22:08:35 +020012252
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012253 intel_encoder = to_intel_encoder(connector->encoder);
12254 intel_encoder->connectors_active = true;
12255 } else
12256 connector->dpms = DRM_MODE_DPMS_OFF;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012257 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012258}
12259
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012260static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012261{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012262 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012263
12264 if (clock1 == clock2)
12265 return true;
12266
12267 if (!clock1 || !clock2)
12268 return false;
12269
12270 diff = abs(clock1 - clock2);
12271
12272 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12273 return true;
12274
12275 return false;
12276}
12277
Daniel Vetter25c5b262012-07-08 22:08:04 +020012278#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12279 list_for_each_entry((intel_crtc), \
12280 &(dev)->mode_config.crtc_list, \
12281 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012282 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012283
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012284static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012285intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012286 struct intel_crtc_state *current_config,
12287 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012288{
Daniel Vetter66e985c2013-06-05 13:34:20 +020012289#define PIPE_CONF_CHECK_X(name) \
12290 if (current_config->name != pipe_config->name) { \
12291 DRM_ERROR("mismatch in " #name " " \
12292 "(expected 0x%08x, found 0x%08x)\n", \
12293 current_config->name, \
12294 pipe_config->name); \
12295 return false; \
12296 }
12297
Daniel Vetter08a24032013-04-19 11:25:34 +020012298#define PIPE_CONF_CHECK_I(name) \
12299 if (current_config->name != pipe_config->name) { \
12300 DRM_ERROR("mismatch in " #name " " \
12301 "(expected %i, found %i)\n", \
12302 current_config->name, \
12303 pipe_config->name); \
12304 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012305 }
12306
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012307/* This is required for BDW+ where there is only one set of registers for
12308 * switching between high and low RR.
12309 * This macro can be used whenever a comparison has to be made between one
12310 * hw state and multiple sw state variables.
12311 */
12312#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12313 if ((current_config->name != pipe_config->name) && \
12314 (current_config->alt_name != pipe_config->name)) { \
12315 DRM_ERROR("mismatch in " #name " " \
12316 "(expected %i or %i, found %i)\n", \
12317 current_config->name, \
12318 current_config->alt_name, \
12319 pipe_config->name); \
12320 return false; \
12321 }
12322
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012323#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12324 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070012325 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012326 "(expected %i, found %i)\n", \
12327 current_config->name & (mask), \
12328 pipe_config->name & (mask)); \
12329 return false; \
12330 }
12331
Ville Syrjälä5e550652013-09-06 23:29:07 +030012332#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12333 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
12334 DRM_ERROR("mismatch in " #name " " \
12335 "(expected %i, found %i)\n", \
12336 current_config->name, \
12337 pipe_config->name); \
12338 return false; \
12339 }
12340
Daniel Vetterbb760062013-06-06 14:55:52 +020012341#define PIPE_CONF_QUIRK(quirk) \
12342 ((current_config->quirks | pipe_config->quirks) & (quirk))
12343
Daniel Vettereccb1402013-05-22 00:50:22 +020012344 PIPE_CONF_CHECK_I(cpu_transcoder);
12345
Daniel Vetter08a24032013-04-19 11:25:34 +020012346 PIPE_CONF_CHECK_I(has_pch_encoder);
12347 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020012348 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
12349 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
12350 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
12351 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
12352 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020012353
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012354 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012355
12356 if (INTEL_INFO(dev)->gen < 8) {
12357 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
12358 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
12359 PIPE_CONF_CHECK_I(dp_m_n.link_m);
12360 PIPE_CONF_CHECK_I(dp_m_n.link_n);
12361 PIPE_CONF_CHECK_I(dp_m_n.tu);
12362
12363 if (current_config->has_drrs) {
12364 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
12365 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
12366 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
12367 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
12368 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
12369 }
12370 } else {
12371 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
12372 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
12373 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
12374 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
12375 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
12376 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012377
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012378 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12379 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12380 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12381 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12382 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12383 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012384
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012385 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12386 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12387 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12388 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12389 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12390 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012391
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012392 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012393 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012394 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12395 IS_VALLEYVIEW(dev))
12396 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012397 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012398
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012399 PIPE_CONF_CHECK_I(has_audio);
12400
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012401 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012402 DRM_MODE_FLAG_INTERLACE);
12403
Daniel Vetterbb760062013-06-06 14:55:52 +020012404 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012405 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012406 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012407 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012408 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012409 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012410 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012411 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012412 DRM_MODE_FLAG_NVSYNC);
12413 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012414
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012415 PIPE_CONF_CHECK_I(pipe_src_w);
12416 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012417
Daniel Vetter99535992014-04-13 12:00:33 +020012418 /*
12419 * FIXME: BIOS likes to set up a cloned config with lvds+external
12420 * screen. Since we don't yet re-compute the pipe config when moving
12421 * just the lvds port away to another pipe the sw tracking won't match.
12422 *
12423 * Proper atomic modesets with recomputed global state will fix this.
12424 * Until then just don't check gmch state for inherited modes.
12425 */
12426 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
12427 PIPE_CONF_CHECK_I(gmch_pfit.control);
12428 /* pfit ratios are autocomputed by the hw on gen4+ */
12429 if (INTEL_INFO(dev)->gen < 4)
12430 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
12431 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
12432 }
12433
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012434 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12435 if (current_config->pch_pfit.enabled) {
12436 PIPE_CONF_CHECK_I(pch_pfit.pos);
12437 PIPE_CONF_CHECK_I(pch_pfit.size);
12438 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012439
Chandra Kondurua1b22782015-04-07 15:28:45 -070012440 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12441
Jesse Barnese59150d2014-01-07 13:30:45 -080012442 /* BDW+ don't expose a synchronous way to read the state */
12443 if (IS_HASWELL(dev))
12444 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012445
Ville Syrjälä282740f2013-09-04 18:30:03 +030012446 PIPE_CONF_CHECK_I(double_wide);
12447
Daniel Vetter26804af2014-06-25 22:01:55 +030012448 PIPE_CONF_CHECK_X(ddi_pll_sel);
12449
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012450 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012451 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012452 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012453 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12454 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012455 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012456 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12457 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12458 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012459
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012460 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12461 PIPE_CONF_CHECK_I(pipe_bpp);
12462
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012463 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012464 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012465
Daniel Vetter66e985c2013-06-05 13:34:20 +020012466#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012467#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012468#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012469#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012470#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012471#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012472
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012473 return true;
12474}
12475
Damien Lespiau08db6652014-11-04 17:06:52 +000012476static void check_wm_state(struct drm_device *dev)
12477{
12478 struct drm_i915_private *dev_priv = dev->dev_private;
12479 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12480 struct intel_crtc *intel_crtc;
12481 int plane;
12482
12483 if (INTEL_INFO(dev)->gen < 9)
12484 return;
12485
12486 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12487 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12488
12489 for_each_intel_crtc(dev, intel_crtc) {
12490 struct skl_ddb_entry *hw_entry, *sw_entry;
12491 const enum pipe pipe = intel_crtc->pipe;
12492
12493 if (!intel_crtc->active)
12494 continue;
12495
12496 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012497 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012498 hw_entry = &hw_ddb.plane[pipe][plane];
12499 sw_entry = &sw_ddb->plane[pipe][plane];
12500
12501 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12502 continue;
12503
12504 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12505 "(expected (%u,%u), found (%u,%u))\n",
12506 pipe_name(pipe), plane + 1,
12507 sw_entry->start, sw_entry->end,
12508 hw_entry->start, hw_entry->end);
12509 }
12510
12511 /* cursor */
12512 hw_entry = &hw_ddb.cursor[pipe];
12513 sw_entry = &sw_ddb->cursor[pipe];
12514
12515 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12516 continue;
12517
12518 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12519 "(expected (%u,%u), found (%u,%u))\n",
12520 pipe_name(pipe),
12521 sw_entry->start, sw_entry->end,
12522 hw_entry->start, hw_entry->end);
12523 }
12524}
12525
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012526static void
12527check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012528{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012529 struct intel_connector *connector;
12530
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012531 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012532 /* This also checks the encoder/connector hw state with the
12533 * ->get_hw_state callbacks. */
12534 intel_connector_check_state(connector);
12535
Rob Clarke2c719b2014-12-15 13:56:32 -050012536 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012537 "connector's staged encoder doesn't match current encoder\n");
12538 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012539}
12540
12541static void
12542check_encoder_state(struct drm_device *dev)
12543{
12544 struct intel_encoder *encoder;
12545 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012546
Damien Lespiaub2784e12014-08-05 11:29:37 +010012547 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012548 bool enabled = false;
12549 bool active = false;
12550 enum pipe pipe, tracked_pipe;
12551
12552 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12553 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012554 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012555
Rob Clarke2c719b2014-12-15 13:56:32 -050012556 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012557 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012558 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012559 "encoder's active_connectors set, but no crtc\n");
12560
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012561 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012562 if (connector->base.encoder != &encoder->base)
12563 continue;
12564 enabled = true;
12565 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
12566 active = true;
12567 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012568 /*
12569 * for MST connectors if we unplug the connector is gone
12570 * away but the encoder is still connected to a crtc
12571 * until a modeset happens in response to the hotplug.
12572 */
12573 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
12574 continue;
12575
Rob Clarke2c719b2014-12-15 13:56:32 -050012576 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012577 "encoder's enabled state mismatch "
12578 "(expected %i, found %i)\n",
12579 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050012580 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012581 "active encoder with no crtc\n");
12582
Rob Clarke2c719b2014-12-15 13:56:32 -050012583 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012584 "encoder's computed active state doesn't match tracked active state "
12585 "(expected %i, found %i)\n", active, encoder->connectors_active);
12586
12587 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050012588 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012589 "encoder's hw state doesn't match sw tracking "
12590 "(expected %i, found %i)\n",
12591 encoder->connectors_active, active);
12592
12593 if (!encoder->base.crtc)
12594 continue;
12595
12596 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050012597 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012598 "active encoder's pipe doesn't match"
12599 "(expected %i, found %i)\n",
12600 tracked_pipe, pipe);
12601
12602 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012603}
12604
12605static void
12606check_crtc_state(struct drm_device *dev)
12607{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012608 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012609 struct intel_crtc *crtc;
12610 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012611 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012612
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012613 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012614 bool enabled = false;
12615 bool active = false;
12616
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012617 memset(&pipe_config, 0, sizeof(pipe_config));
12618
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012619 DRM_DEBUG_KMS("[CRTC:%d]\n",
12620 crtc->base.base.id);
12621
Matt Roper83d65732015-02-25 13:12:16 -080012622 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012623 "active crtc, but not enabled in sw tracking\n");
12624
Damien Lespiaub2784e12014-08-05 11:29:37 +010012625 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012626 if (encoder->base.crtc != &crtc->base)
12627 continue;
12628 enabled = true;
12629 if (encoder->connectors_active)
12630 active = true;
12631 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020012632
Rob Clarke2c719b2014-12-15 13:56:32 -050012633 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012634 "crtc's computed active state doesn't match tracked active state "
12635 "(expected %i, found %i)\n", active, crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080012636 I915_STATE_WARN(enabled != crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012637 "crtc's computed enabled state doesn't match tracked enabled state "
Matt Roper83d65732015-02-25 13:12:16 -080012638 "(expected %i, found %i)\n", enabled,
12639 crtc->base.state->enable);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012640
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012641 active = dev_priv->display.get_pipe_config(crtc,
12642 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020012643
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012644 /* hw state is inconsistent with the pipe quirk */
12645 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12646 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020012647 active = crtc->active;
12648
Damien Lespiaub2784e12014-08-05 11:29:37 +010012649 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030012650 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020012651 if (encoder->base.crtc != &crtc->base)
12652 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010012653 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020012654 encoder->get_config(encoder, &pipe_config);
12655 }
12656
Rob Clarke2c719b2014-12-15 13:56:32 -050012657 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012658 "crtc active state doesn't match with hw state "
12659 "(expected %i, found %i)\n", crtc->active, active);
12660
Daniel Vetterc0b03412013-05-28 12:05:54 +020012661 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012662 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012663 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020012664 intel_dump_pipe_config(crtc, &pipe_config,
12665 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012666 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012667 "[sw state]");
12668 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012669 }
12670}
12671
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012672static void
12673check_shared_dpll_state(struct drm_device *dev)
12674{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012675 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012676 struct intel_crtc *crtc;
12677 struct intel_dpll_hw_state dpll_hw_state;
12678 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012679
12680 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12681 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12682 int enabled_crtcs = 0, active_crtcs = 0;
12683 bool active;
12684
12685 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12686
12687 DRM_DEBUG_KMS("%s\n", pll->name);
12688
12689 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12690
Rob Clarke2c719b2014-12-15 13:56:32 -050012691 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012692 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012693 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012694 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012695 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012696 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012697 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012698 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012699 "pll on state mismatch (expected %i, found %i)\n",
12700 pll->on, active);
12701
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012702 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012703 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012704 enabled_crtcs++;
12705 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12706 active_crtcs++;
12707 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012708 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012709 "pll active crtcs mismatch (expected %i, found %i)\n",
12710 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012711 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012712 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012713 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012714
Rob Clarke2c719b2014-12-15 13:56:32 -050012715 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012716 sizeof(dpll_hw_state)),
12717 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012718 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012719}
12720
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012721void
12722intel_modeset_check_state(struct drm_device *dev)
12723{
Damien Lespiau08db6652014-11-04 17:06:52 +000012724 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012725 check_connector_state(dev);
12726 check_encoder_state(dev);
12727 check_crtc_state(dev);
12728 check_shared_dpll_state(dev);
12729}
12730
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012731void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012732 int dotclock)
12733{
12734 /*
12735 * FDI already provided one idea for the dotclock.
12736 * Yell if the encoder disagrees.
12737 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012738 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012739 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012740 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012741}
12742
Ville Syrjälä80715b22014-05-15 20:23:23 +030012743static void update_scanline_offset(struct intel_crtc *crtc)
12744{
12745 struct drm_device *dev = crtc->base.dev;
12746
12747 /*
12748 * The scanline counter increments at the leading edge of hsync.
12749 *
12750 * On most platforms it starts counting from vtotal-1 on the
12751 * first active line. That means the scanline counter value is
12752 * always one less than what we would expect. Ie. just after
12753 * start of vblank, which also occurs at start of hsync (on the
12754 * last active line), the scanline counter will read vblank_start-1.
12755 *
12756 * On gen2 the scanline counter starts counting from 1 instead
12757 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12758 * to keep the value positive), instead of adding one.
12759 *
12760 * On HSW+ the behaviour of the scanline counter depends on the output
12761 * type. For DP ports it behaves like most other platforms, but on HDMI
12762 * there's an extra 1 line difference. So we need to add two instead of
12763 * one to the value.
12764 */
12765 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012766 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012767 int vtotal;
12768
12769 vtotal = mode->crtc_vtotal;
12770 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12771 vtotal /= 2;
12772
12773 crtc->scanline_offset = vtotal - 1;
12774 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012775 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012776 crtc->scanline_offset = 2;
12777 } else
12778 crtc->scanline_offset = 1;
12779}
12780
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012781static struct intel_crtc_state *
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012782intel_modeset_compute_config(struct drm_crtc *crtc,
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012783 struct drm_atomic_state *state)
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012784{
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012785 struct intel_crtc_state *pipe_config;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012786 int ret = 0;
12787
12788 ret = drm_atomic_add_affected_connectors(state, crtc);
12789 if (ret)
12790 return ERR_PTR(ret);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012791
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012792 ret = drm_atomic_helper_check_modeset(state->dev, state);
12793 if (ret)
12794 return ERR_PTR(ret);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012795
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012796 /*
12797 * Note this needs changes when we start tracking multiple modes
12798 * and crtcs. At that point we'll need to compute the whole config
12799 * (i.e. one pipe_config for each crtc) rather than just the one
12800 * for this crtc.
12801 */
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012802 pipe_config = intel_atomic_get_crtc_state(state, to_intel_crtc(crtc));
12803 if (IS_ERR(pipe_config))
12804 return pipe_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012805
Ander Conselvan de Oliveira4fed33f2015-04-21 17:13:03 +030012806 if (!pipe_config->base.enable)
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012807 return pipe_config;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012808
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012809 ret = intel_modeset_pipe_config(crtc, state, pipe_config);
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012810 if (ret)
12811 return ERR_PTR(ret);
Ander Conselvan de Oliveiradb7542d2015-03-20 16:18:04 +020012812
Ander Conselvan de Oliveira8d8c9b52015-04-21 17:13:11 +030012813 /* Check things that can only be changed through modeset */
12814 if (pipe_config->has_audio !=
12815 to_intel_crtc(crtc)->config->has_audio)
12816 pipe_config->base.mode_changed = true;
12817
12818 /*
12819 * Note we have an issue here with infoframes: current code
12820 * only updates them on the full mode set path per hw
12821 * requirements. So here we should be checking for any
12822 * required changes and forcing a mode set.
12823 */
12824
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012825 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,"[modeset]");
12826
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012827 ret = drm_atomic_helper_check_planes(state->dev, state);
12828 if (ret)
12829 return ERR_PTR(ret);
12830
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012831 return pipe_config;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012832}
12833
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012834static int __intel_set_mode_setup_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012835{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012836 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012837 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012838 unsigned clear_pipes = 0;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012839 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012840 struct intel_crtc_state *intel_crtc_state;
12841 struct drm_crtc *crtc;
12842 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012843 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012844 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012845
12846 if (!dev_priv->display.crtc_compute_clock)
12847 return 0;
12848
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012849 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12850 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012851 intel_crtc_state = to_intel_crtc_state(crtc_state);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012852
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012853 if (needs_modeset(crtc_state)) {
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012854 clear_pipes |= 1 << intel_crtc->pipe;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012855 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012856 }
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012857 }
12858
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012859 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
12860 if (ret)
12861 goto done;
12862
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012863 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12864 if (!needs_modeset(crtc_state) || !crtc_state->enable)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012865 continue;
12866
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012867 intel_crtc = to_intel_crtc(crtc);
12868 intel_crtc_state = to_intel_crtc_state(crtc_state);
12869
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012870 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012871 intel_crtc_state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012872 if (ret) {
12873 intel_shared_dpll_abort_config(dev_priv);
12874 goto done;
12875 }
12876 }
12877
12878done:
12879 return ret;
12880}
12881
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012882/* Code that should eventually be part of atomic_check() */
12883static int __intel_set_mode_checks(struct drm_atomic_state *state)
12884{
12885 struct drm_device *dev = state->dev;
12886 int ret;
12887
12888 /*
12889 * See if the config requires any additional preparation, e.g.
12890 * to adjust global state with pipes off. We need to do this
12891 * here so we can get the modeset_pipe updated config for the new
12892 * mode set on this crtc. For other crtcs we need to use the
12893 * adjusted_mode bits in the crtc directly.
12894 */
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030012895 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev) || IS_BROADWELL(dev)) {
12896 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev))
12897 ret = valleyview_modeset_global_pipes(state);
12898 else
12899 ret = broadwell_modeset_global_pipes(state);
12900
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012901 if (ret)
12902 return ret;
12903 }
12904
12905 ret = __intel_set_mode_setup_plls(state);
12906 if (ret)
12907 return ret;
12908
12909 return 0;
12910}
12911
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012912static int __intel_set_mode(struct drm_crtc *modeset_crtc,
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012913 struct intel_crtc_state *pipe_config)
Daniel Vettera6778b32012-07-02 09:56:42 +020012914{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012915 struct drm_device *dev = modeset_crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030012916 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +030012917 struct drm_atomic_state *state = pipe_config->base.state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012918 struct drm_crtc *crtc;
12919 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000012920 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012921 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012922
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012923 ret = __intel_set_mode_checks(state);
12924 if (ret < 0)
12925 return ret;
12926
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030012927 ret = drm_atomic_helper_prepare_planes(dev, state);
12928 if (ret)
12929 return ret;
12930
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012931 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12932 if (!needs_modeset(crtc_state))
12933 continue;
Daniel Vetter460da9162013-03-27 00:44:51 +010012934
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012935 intel_crtc_disable_planes(crtc);
12936 dev_priv->display.crtc_disable(crtc);
12937 if (!crtc_state->enable)
12938 drm_plane_helper_disable(crtc->primary);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012939 }
Daniel Vettera6778b32012-07-02 09:56:42 +020012940
Daniel Vetterea9d7582012-07-10 10:42:52 +020012941 /* Only after disabling all output pipelines that will be changed can we
12942 * update the the output configuration. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012943 intel_modeset_update_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012944
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030012945 /* The state has been swaped above, so state actually contains the
12946 * old state now. */
12947
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +030012948 modeset_update_crtc_power_domains(state);
Daniel Vetter47fab732012-10-26 10:58:18 +020012949
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030012950 drm_atomic_helper_commit_planes(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012951
12952 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012953 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030012954 if (!needs_modeset(crtc->state) || !crtc->state->enable)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012955 continue;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012956
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012957 update_scanline_offset(to_intel_crtc(crtc));
12958
12959 dev_priv->display.crtc_enable(crtc);
12960 intel_crtc_enable_planes(crtc);
Ville Syrjälä80715b22014-05-15 20:23:23 +030012961 }
Daniel Vettera6778b32012-07-02 09:56:42 +020012962
Daniel Vettera6778b32012-07-02 09:56:42 +020012963 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012964
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030012965 drm_atomic_helper_cleanup_planes(dev, state);
12966
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030012967 drm_atomic_state_free(state);
12968
Ander Conselvan de Oliveira9eb45f22015-04-21 17:13:07 +030012969 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020012970}
12971
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012972static int intel_set_mode_with_config(struct drm_crtc *crtc,
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012973 struct intel_crtc_state *pipe_config)
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012974{
12975 int ret;
12976
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012977 ret = __intel_set_mode(crtc, pipe_config);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012978
12979 if (ret == 0)
12980 intel_modeset_check_state(crtc->dev);
12981
12982 return ret;
12983}
12984
Damien Lespiaue7457a92013-08-08 22:28:59 +010012985static int intel_set_mode(struct drm_crtc *crtc,
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012986 struct drm_atomic_state *state)
Daniel Vetterf30da182013-04-11 20:22:50 +020012987{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012988 struct intel_crtc_state *pipe_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012989 int ret = 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020012990
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012991 pipe_config = intel_modeset_compute_config(crtc, state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012992 if (IS_ERR(pipe_config)) {
12993 ret = PTR_ERR(pipe_config);
12994 goto out;
12995 }
Daniel Vetterf30da182013-04-11 20:22:50 +020012996
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012997 ret = intel_set_mode_with_config(crtc, pipe_config);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012998 if (ret)
12999 goto out;
13000
13001out:
13002 return ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020013003}
13004
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013005void intel_crtc_restore_mode(struct drm_crtc *crtc)
13006{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013007 struct drm_device *dev = crtc->dev;
13008 struct drm_atomic_state *state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013009 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013010 struct intel_encoder *encoder;
13011 struct intel_connector *connector;
13012 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013013 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013014 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013015
13016 state = drm_atomic_state_alloc(dev);
13017 if (!state) {
13018 DRM_DEBUG_KMS("[CRTC:%d] mode restore failed, out of memory",
13019 crtc->base.id);
13020 return;
13021 }
13022
13023 state->acquire_ctx = dev->mode_config.acquire_ctx;
13024
13025 /* The force restore path in the HW readout code relies on the staged
13026 * config still keeping the user requested config while the actual
13027 * state has been overwritten by the configuration read from HW. We
13028 * need to copy the staged config to the atomic state, otherwise the
13029 * mode set will just reapply the state the HW is already in. */
13030 for_each_intel_encoder(dev, encoder) {
13031 if (&encoder->new_crtc->base != crtc)
13032 continue;
13033
13034 for_each_intel_connector(dev, connector) {
13035 if (connector->new_encoder != encoder)
13036 continue;
13037
13038 connector_state = drm_atomic_get_connector_state(state, &connector->base);
13039 if (IS_ERR(connector_state)) {
13040 DRM_DEBUG_KMS("Failed to add [CONNECTOR:%d:%s] to state: %ld\n",
13041 connector->base.base.id,
13042 connector->base.name,
13043 PTR_ERR(connector_state));
13044 continue;
13045 }
13046
13047 connector_state->crtc = crtc;
13048 connector_state->best_encoder = &encoder->base;
13049 }
13050 }
13051
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013052 for_each_intel_crtc(dev, intel_crtc) {
13053 if (intel_crtc->new_enabled == intel_crtc->base.enabled)
13054 continue;
13055
13056 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
13057 if (IS_ERR(crtc_state)) {
13058 DRM_DEBUG_KMS("Failed to add [CRTC:%d] to state: %ld\n",
13059 intel_crtc->base.base.id,
13060 PTR_ERR(crtc_state));
13061 continue;
13062 }
13063
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020013064 crtc_state->base.active = crtc_state->base.enable =
13065 intel_crtc->new_enabled;
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013066
13067 if (&intel_crtc->base == crtc)
13068 drm_mode_copy(&crtc_state->base.mode, &crtc->mode);
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013069 }
13070
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030013071 intel_modeset_setup_plane_state(state, crtc, &crtc->mode,
13072 crtc->primary->fb, crtc->x, crtc->y);
13073
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013074 ret = intel_set_mode(crtc, state);
13075 if (ret)
13076 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013077}
13078
Daniel Vetter25c5b262012-07-08 22:08:04 +020013079#undef for_each_intel_crtc_masked
13080
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013081static bool intel_connector_in_mode_set(struct intel_connector *connector,
13082 struct drm_mode_set *set)
13083{
13084 int ro;
13085
13086 for (ro = 0; ro < set->num_connectors; ro++)
13087 if (set->connectors[ro] == &connector->base)
13088 return true;
13089
13090 return false;
13091}
13092
Daniel Vetter2e431052012-07-04 22:42:15 +020013093static int
Daniel Vetter9a935852012-07-05 22:34:27 +020013094intel_modeset_stage_output_state(struct drm_device *dev,
13095 struct drm_mode_set *set,
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013096 struct drm_atomic_state *state)
Daniel Vetter50f56112012-07-02 09:35:43 +020013097{
Daniel Vetter9a935852012-07-05 22:34:27 +020013098 struct intel_connector *connector;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013099 struct drm_connector *drm_connector;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013100 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013101 struct drm_crtc *crtc;
13102 struct drm_crtc_state *crtc_state;
13103 int i, ret;
Daniel Vetter50f56112012-07-02 09:35:43 +020013104
Damien Lespiau9abdda72013-02-13 13:29:23 +000013105 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020013106 * of connectors. For paranoia, double-check this. */
13107 WARN_ON(!set->fb && (set->num_connectors != 0));
13108 WARN_ON(set->fb && (set->num_connectors == 0));
13109
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013110 for_each_intel_connector(dev, connector) {
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013111 bool in_mode_set = intel_connector_in_mode_set(connector, set);
13112
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013113 if (!in_mode_set && connector->base.state->crtc != set->crtc)
13114 continue;
13115
13116 connector_state =
13117 drm_atomic_get_connector_state(state, &connector->base);
13118 if (IS_ERR(connector_state))
13119 return PTR_ERR(connector_state);
13120
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013121 if (in_mode_set) {
13122 int pipe = to_intel_crtc(set->crtc)->pipe;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013123 connector_state->best_encoder =
13124 &intel_find_encoder(connector, pipe)->base;
Daniel Vetter50f56112012-07-02 09:35:43 +020013125 }
13126
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013127 if (connector->base.state->crtc != set->crtc)
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013128 continue;
13129
Daniel Vetter9a935852012-07-05 22:34:27 +020013130 /* If we disable the crtc, disable all its connectors. Also, if
13131 * the connector is on the changing crtc but not on the new
13132 * connector list, disable it. */
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013133 if (!set->fb || !in_mode_set) {
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013134 connector_state->best_encoder = NULL;
Daniel Vetter9a935852012-07-05 22:34:27 +020013135
13136 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
13137 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013138 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020013139 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013140 }
13141 /* connector->new_encoder is now updated for all connectors. */
13142
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013143 for_each_connector_in_state(state, drm_connector, connector_state, i) {
13144 connector = to_intel_connector(drm_connector);
Ville Syrjälä76688512014-01-10 11:28:06 +020013145
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013146 if (!connector_state->best_encoder) {
13147 ret = drm_atomic_set_crtc_for_connector(connector_state,
13148 NULL);
13149 if (ret)
13150 return ret;
13151
Daniel Vetter50f56112012-07-02 09:35:43 +020013152 continue;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013153 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013154
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013155 if (intel_connector_in_mode_set(connector, set)) {
13156 struct drm_crtc *crtc = connector->base.state->crtc;
13157
13158 /* If this connector was in a previous crtc, add it
13159 * to the state. We might need to disable it. */
13160 if (crtc) {
13161 crtc_state =
13162 drm_atomic_get_crtc_state(state, crtc);
13163 if (IS_ERR(crtc_state))
13164 return PTR_ERR(crtc_state);
13165 }
13166
13167 ret = drm_atomic_set_crtc_for_connector(connector_state,
13168 set->crtc);
13169 if (ret)
13170 return ret;
13171 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013172
13173 /* Make sure the new CRTC will work with the encoder */
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013174 if (!drm_encoder_crtc_ok(connector_state->best_encoder,
13175 connector_state->crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020013176 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020013177 }
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013178
Daniel Vetter9a935852012-07-05 22:34:27 +020013179 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
13180 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013181 connector->base.name,
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013182 connector_state->crtc->base.id);
13183
13184 if (connector_state->best_encoder != &connector->encoder->base)
13185 connector->encoder =
13186 to_intel_encoder(connector_state->best_encoder);
Daniel Vetter9a935852012-07-05 22:34:27 +020013187 }
13188
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013189 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020013190 bool has_connectors;
13191
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013192 ret = drm_atomic_add_affected_connectors(state, crtc);
13193 if (ret)
13194 return ret;
Paulo Zanoni5a65f352014-01-07 14:55:53 -020013195
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020013196 has_connectors = !!drm_atomic_connectors_for_crtc(state, crtc);
13197 if (has_connectors != crtc_state->enable)
13198 crtc_state->enable =
13199 crtc_state->active = has_connectors;
Ville Syrjälä76688512014-01-10 11:28:06 +020013200 }
13201
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013202 ret = intel_modeset_setup_plane_state(state, set->crtc, set->mode,
13203 set->fb, set->x, set->y);
13204 if (ret)
13205 return ret;
13206
13207 crtc_state = drm_atomic_get_crtc_state(state, set->crtc);
13208 if (IS_ERR(crtc_state))
13209 return PTR_ERR(crtc_state);
13210
13211 if (set->mode)
13212 drm_mode_copy(&crtc_state->mode, set->mode);
13213
13214 if (set->num_connectors)
13215 crtc_state->active = true;
13216
Daniel Vetter2e431052012-07-04 22:42:15 +020013217 return 0;
13218}
13219
Ander Conselvan de Oliveirabb546622015-04-21 17:13:13 +030013220static bool primary_plane_visible(struct drm_crtc *crtc)
13221{
13222 struct intel_plane_state *plane_state =
13223 to_intel_plane_state(crtc->primary->state);
13224
13225 return plane_state->visible;
13226}
13227
Daniel Vetter2e431052012-07-04 22:42:15 +020013228static int intel_crtc_set_config(struct drm_mode_set *set)
13229{
13230 struct drm_device *dev;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013231 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020013232 struct intel_crtc_state *pipe_config;
Ander Conselvan de Oliveirabb546622015-04-21 17:13:13 +030013233 bool primary_plane_was_visible;
Daniel Vetter2e431052012-07-04 22:42:15 +020013234 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020013235
Daniel Vetter8d3e3752012-07-05 16:09:09 +020013236 BUG_ON(!set);
13237 BUG_ON(!set->crtc);
13238 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020013239
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010013240 /* Enforce sane interface api - has been abused by the fb helper. */
13241 BUG_ON(!set->mode && set->fb);
13242 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020013243
Daniel Vetter2e431052012-07-04 22:42:15 +020013244 if (set->fb) {
13245 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
13246 set->crtc->base.id, set->fb->base.id,
13247 (int)set->num_connectors, set->x, set->y);
13248 } else {
13249 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020013250 }
13251
13252 dev = set->crtc->dev;
13253
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013254 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013255 if (!state)
13256 return -ENOMEM;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013257
13258 state->acquire_ctx = dev->mode_config.acquire_ctx;
13259
Ander Conselvan de Oliveira462a4252015-04-21 17:13:00 +030013260 ret = intel_modeset_stage_output_state(dev, set, state);
Daniel Vetter2e431052012-07-04 22:42:15 +020013261 if (ret)
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013262 goto out;
Daniel Vetter2e431052012-07-04 22:42:15 +020013263
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013264 pipe_config = intel_modeset_compute_config(set->crtc, state);
Jesse Barnes20664592014-11-05 14:26:09 -080013265 if (IS_ERR(pipe_config)) {
Matt Roper6ac04832014-11-17 09:59:28 -080013266 ret = PTR_ERR(pipe_config);
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013267 goto out;
Jesse Barnes20664592014-11-05 14:26:09 -080013268 }
Jesse Barnes50f52752014-11-07 13:11:00 -080013269
Jesse Barnes1f9954d2014-11-05 14:26:10 -080013270 intel_update_pipe_size(to_intel_crtc(set->crtc));
13271
Ander Conselvan de Oliveirabb546622015-04-21 17:13:13 +030013272 primary_plane_was_visible = primary_plane_visible(set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070013273
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013274 ret = intel_set_mode_with_config(set->crtc, pipe_config);
Ander Conselvan de Oliveirabb546622015-04-21 17:13:13 +030013275
13276 if (ret == 0 &&
13277 pipe_config->base.enable &&
13278 pipe_config->base.planes_changed &&
13279 !needs_modeset(&pipe_config->base)) {
13280 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070013281
13282 /*
13283 * We need to make sure the primary plane is re-enabled if it
13284 * has previously been turned off.
13285 */
Ander Conselvan de Oliveirabb546622015-04-21 17:13:13 +030013286 if (ret == 0 && !primary_plane_was_visible &&
13287 primary_plane_visible(set->crtc)) {
Matt Roper3b150f02014-05-29 08:06:53 -070013288 WARN_ON(!intel_crtc->active);
Maarten Lankhorst87d43002015-04-21 17:12:54 +030013289 intel_post_enable_primary(set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070013290 }
13291
Jesse Barnes7ca51a32014-01-07 13:50:49 -080013292 /*
13293 * In the fastboot case this may be our only check of the
13294 * state after boot. It would be better to only do it on
13295 * the first update, but we don't have a nice way of doing that
13296 * (and really, set_config isn't used much for high freq page
13297 * flipping, so increasing its cost here shouldn't be a big
13298 * deal).
13299 */
Jani Nikulad330a952014-01-21 11:24:25 +020013300 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080013301 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020013302 }
13303
Chris Wilson2d05eae2013-05-03 17:36:25 +010013304 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020013305 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
13306 set->crtc->base.id, ret);
Chris Wilson2d05eae2013-05-03 17:36:25 +010013307 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013308
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013309out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013310 if (ret)
13311 drm_atomic_state_free(state);
Daniel Vetter50f56112012-07-02 09:35:43 +020013312 return ret;
13313}
13314
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013315static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013316 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020013317 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013318 .destroy = intel_crtc_destroy,
13319 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013320 .atomic_duplicate_state = intel_crtc_duplicate_state,
13321 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013322};
13323
Daniel Vetter53589012013-06-05 13:34:16 +020013324static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13325 struct intel_shared_dpll *pll,
13326 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013327{
Daniel Vetter53589012013-06-05 13:34:16 +020013328 uint32_t val;
13329
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013330 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013331 return false;
13332
Daniel Vetter53589012013-06-05 13:34:16 +020013333 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013334 hw_state->dpll = val;
13335 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13336 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013337
13338 return val & DPLL_VCO_ENABLE;
13339}
13340
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013341static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13342 struct intel_shared_dpll *pll)
13343{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013344 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13345 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013346}
13347
Daniel Vettere7b903d2013-06-05 13:34:14 +020013348static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13349 struct intel_shared_dpll *pll)
13350{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013351 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013352 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013353
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013354 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013355
13356 /* Wait for the clocks to stabilize. */
13357 POSTING_READ(PCH_DPLL(pll->id));
13358 udelay(150);
13359
13360 /* The pixel multiplier can only be updated once the
13361 * DPLL is enabled and the clocks are stable.
13362 *
13363 * So write it again.
13364 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013365 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013366 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013367 udelay(200);
13368}
13369
13370static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13371 struct intel_shared_dpll *pll)
13372{
13373 struct drm_device *dev = dev_priv->dev;
13374 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013375
13376 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013377 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013378 if (intel_crtc_to_shared_dpll(crtc) == pll)
13379 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13380 }
13381
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013382 I915_WRITE(PCH_DPLL(pll->id), 0);
13383 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013384 udelay(200);
13385}
13386
Daniel Vetter46edb022013-06-05 13:34:12 +020013387static char *ibx_pch_dpll_names[] = {
13388 "PCH DPLL A",
13389 "PCH DPLL B",
13390};
13391
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013392static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013393{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013394 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013395 int i;
13396
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013397 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013398
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013399 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013400 dev_priv->shared_dplls[i].id = i;
13401 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013402 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013403 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13404 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013405 dev_priv->shared_dplls[i].get_hw_state =
13406 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013407 }
13408}
13409
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013410static void intel_shared_dpll_init(struct drm_device *dev)
13411{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013412 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013413
Ville Syrjäläb6283052015-06-03 15:45:07 +030013414 intel_update_cdclk(dev);
13415
Daniel Vetter9cd86932014-06-25 22:01:57 +030013416 if (HAS_DDI(dev))
13417 intel_ddi_pll_init(dev);
13418 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013419 ibx_pch_dpll_init(dev);
13420 else
13421 dev_priv->num_shared_dpll = 0;
13422
13423 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013424}
13425
Matt Roper6beb8c232014-12-01 15:40:14 -080013426/**
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +000013427 * intel_wm_need_update - Check whether watermarks need updating
13428 * @plane: drm plane
13429 * @state: new plane state
13430 *
13431 * Check current plane state versus the new one to determine whether
13432 * watermarks need to be recalculated.
13433 *
13434 * Returns true or false.
13435 */
13436bool intel_wm_need_update(struct drm_plane *plane,
13437 struct drm_plane_state *state)
13438{
13439 /* Update watermarks on tiling changes. */
13440 if (!plane->state->fb || !state->fb ||
13441 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
13442 plane->state->rotation != state->rotation)
13443 return true;
13444
13445 return false;
13446}
13447
13448/**
Matt Roper6beb8c232014-12-01 15:40:14 -080013449 * intel_prepare_plane_fb - Prepare fb for usage on plane
13450 * @plane: drm plane to prepare for
13451 * @fb: framebuffer to prepare for presentation
13452 *
13453 * Prepares a framebuffer for usage on a display plane. Generally this
13454 * involves pinning the underlying object and updating the frontbuffer tracking
13455 * bits. Some older platforms need special physical address handling for
13456 * cursor planes.
13457 *
13458 * Returns 0 on success, negative error code on failure.
13459 */
13460int
13461intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013462 struct drm_framebuffer *fb,
13463 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013464{
13465 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080013466 struct intel_plane *intel_plane = to_intel_plane(plane);
13467 enum pipe pipe = intel_plane->pipe;
13468 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13469 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
13470 unsigned frontbuffer_bits = 0;
13471 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013472
Matt Roperea2c67b2014-12-23 10:41:52 -080013473 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070013474 return 0;
13475
Matt Roper6beb8c232014-12-01 15:40:14 -080013476 switch (plane->type) {
13477 case DRM_PLANE_TYPE_PRIMARY:
13478 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
13479 break;
13480 case DRM_PLANE_TYPE_CURSOR:
13481 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
13482 break;
13483 case DRM_PLANE_TYPE_OVERLAY:
13484 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
13485 break;
13486 }
Matt Roper465c1202014-05-29 08:06:54 -070013487
Matt Roper4c345742014-07-09 16:22:10 -070013488 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013489
Matt Roper6beb8c232014-12-01 15:40:14 -080013490 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13491 INTEL_INFO(dev)->cursor_needs_physical) {
13492 int align = IS_I830(dev) ? 16 * 1024 : 256;
13493 ret = i915_gem_object_attach_phys(obj, align);
13494 if (ret)
13495 DRM_DEBUG_KMS("failed to attach phys object\n");
13496 } else {
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013497 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080013498 }
13499
13500 if (ret == 0)
13501 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
13502
13503 mutex_unlock(&dev->struct_mutex);
13504
13505 return ret;
13506}
13507
Matt Roper38f3ce32014-12-02 07:45:25 -080013508/**
13509 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13510 * @plane: drm plane to clean up for
13511 * @fb: old framebuffer that was on plane
13512 *
13513 * Cleans up a framebuffer that has just been removed from a plane.
13514 */
13515void
13516intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013517 struct drm_framebuffer *fb,
13518 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013519{
13520 struct drm_device *dev = plane->dev;
13521 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13522
13523 if (WARN_ON(!obj))
13524 return;
13525
13526 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13527 !INTEL_INFO(dev)->cursor_needs_physical) {
13528 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013529 intel_unpin_fb_obj(fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080013530 mutex_unlock(&dev->struct_mutex);
13531 }
Matt Roper465c1202014-05-29 08:06:54 -070013532}
13533
Chandra Konduru6156a452015-04-27 13:48:39 -070013534int
13535skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13536{
13537 int max_scale;
13538 struct drm_device *dev;
13539 struct drm_i915_private *dev_priv;
13540 int crtc_clock, cdclk;
13541
13542 if (!intel_crtc || !crtc_state)
13543 return DRM_PLANE_HELPER_NO_SCALING;
13544
13545 dev = intel_crtc->base.dev;
13546 dev_priv = dev->dev_private;
13547 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
13548 cdclk = dev_priv->display.get_display_clock_speed(dev);
13549
13550 if (!crtc_clock || !cdclk)
13551 return DRM_PLANE_HELPER_NO_SCALING;
13552
13553 /*
13554 * skl max scale is lower of:
13555 * close to 3 but not 3, -1 is for that purpose
13556 * or
13557 * cdclk/crtc_clock
13558 */
13559 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13560
13561 return max_scale;
13562}
13563
Matt Roper465c1202014-05-29 08:06:54 -070013564static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013565intel_check_primary_plane(struct drm_plane *plane,
13566 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013567{
Matt Roper32b7eee2014-12-24 07:59:06 -080013568 struct drm_device *dev = plane->dev;
13569 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2b875c22014-12-01 15:40:13 -080013570 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013571 struct intel_crtc *intel_crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070013572 struct intel_crtc_state *crtc_state;
Matt Roper2b875c22014-12-01 15:40:13 -080013573 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013574 struct drm_rect *dest = &state->dst;
13575 struct drm_rect *src = &state->src;
13576 const struct drm_rect *clip = &state->clip;
Sonika Jindald8106362015-04-10 14:37:28 +053013577 bool can_position = false;
Chandra Konduru6156a452015-04-27 13:48:39 -070013578 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13579 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013580 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013581
Matt Roperea2c67b2014-12-23 10:41:52 -080013582 crtc = crtc ? crtc : plane->crtc;
13583 intel_crtc = to_intel_crtc(crtc);
Chandra Konduru6156a452015-04-27 13:48:39 -070013584 crtc_state = state->base.state ?
13585 intel_atomic_get_crtc_state(state->base.state, intel_crtc) : NULL;
Matt Roperea2c67b2014-12-23 10:41:52 -080013586
Chandra Konduru6156a452015-04-27 13:48:39 -070013587 if (INTEL_INFO(dev)->gen >= 9) {
Chandra Konduru225c2282015-05-18 16:18:44 -070013588 /* use scaler when colorkey is not required */
13589 if (to_intel_plane(plane)->ckey.flags == I915_SET_COLORKEY_NONE) {
13590 min_scale = 1;
13591 max_scale = skl_max_scale(intel_crtc, crtc_state);
13592 }
Sonika Jindald8106362015-04-10 14:37:28 +053013593 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013594 }
Sonika Jindald8106362015-04-10 14:37:28 +053013595
Matt Roperc59cb172014-12-01 15:40:16 -080013596 ret = drm_plane_helper_check_update(plane, crtc, fb,
13597 src, dest, clip,
Chandra Konduru6156a452015-04-27 13:48:39 -070013598 min_scale,
13599 max_scale,
Sonika Jindald8106362015-04-10 14:37:28 +053013600 can_position, true,
13601 &state->visible);
Matt Roperc59cb172014-12-01 15:40:16 -080013602 if (ret)
13603 return ret;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013604
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013605 if (intel_crtc->active) {
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013606 struct intel_plane_state *old_state =
13607 to_intel_plane_state(plane->state);
13608
Matt Roper32b7eee2014-12-24 07:59:06 -080013609 intel_crtc->atomic.wait_for_flips = true;
13610
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013611 /*
13612 * FBC does not work on some platforms for rotated
13613 * planes, so disable it when rotation is not 0 and
13614 * update it when rotation is set back to 0.
13615 *
13616 * FIXME: This is redundant with the fbc update done in
13617 * the primary plane enable function except that that
13618 * one is done too late. We eventually need to unify
13619 * this.
13620 */
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013621 if (state->visible &&
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013622 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
Paulo Zanonie35fef22015-02-09 14:46:29 -020013623 dev_priv->fbc.crtc == intel_crtc &&
Matt Roper8e7d6882015-01-21 16:35:41 -080013624 state->base.rotation != BIT(DRM_ROTATE_0)) {
Matt Roper32b7eee2014-12-24 07:59:06 -080013625 intel_crtc->atomic.disable_fbc = true;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013626 }
13627
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013628 if (state->visible && !old_state->visible) {
Matt Roper32b7eee2014-12-24 07:59:06 -080013629 /*
13630 * BDW signals flip done immediately if the plane
13631 * is disabled, even if the plane enable is already
13632 * armed to occur at the next vblank :(
13633 */
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013634 if (IS_BROADWELL(dev))
Matt Roper32b7eee2014-12-24 07:59:06 -080013635 intel_crtc->atomic.wait_vblank = true;
13636 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013637
Matt Roper32b7eee2014-12-24 07:59:06 -080013638 intel_crtc->atomic.fb_bits |=
13639 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
13640
13641 intel_crtc->atomic.update_fbc = true;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +000013642
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +000013643 if (intel_wm_need_update(plane, &state->base))
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +000013644 intel_crtc->atomic.update_wm = true;
Matt Roperc59cb172014-12-01 15:40:16 -080013645 }
13646
Chandra Konduru6156a452015-04-27 13:48:39 -070013647 if (INTEL_INFO(dev)->gen >= 9) {
13648 ret = skl_update_scaler_users(intel_crtc, crtc_state,
13649 to_intel_plane(plane), state, 0);
13650 if (ret)
13651 return ret;
13652 }
13653
Matt Roperc59cb172014-12-01 15:40:16 -080013654 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070013655}
13656
Sonika Jindal48404c12014-08-22 14:06:04 +053013657static void
13658intel_commit_primary_plane(struct drm_plane *plane,
13659 struct intel_plane_state *state)
13660{
Matt Roper2b875c22014-12-01 15:40:13 -080013661 struct drm_crtc *crtc = state->base.crtc;
13662 struct drm_framebuffer *fb = state->base.fb;
13663 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013664 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080013665 struct intel_crtc *intel_crtc;
Sonika Jindalce54d852014-08-21 11:44:39 +053013666 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013667
Matt Roperea2c67b2014-12-23 10:41:52 -080013668 crtc = crtc ? crtc : plane->crtc;
13669 intel_crtc = to_intel_crtc(crtc);
13670
Matt Ropercf4c7c12014-12-04 10:27:42 -080013671 plane->fb = fb;
Sonika Jindalce54d852014-08-21 11:44:39 +053013672 crtc->x = src->x1 >> 16;
Matt Roper465c1202014-05-29 08:06:54 -070013673 crtc->y = src->y1 >> 16;
13674
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013675 if (intel_crtc->active) {
Maarten Lankhorst27321ae2015-04-21 17:12:52 +030013676 if (state->visible)
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013677 /* FIXME: kill this fastboot hack */
13678 intel_update_pipe_size(intel_crtc);
13679
Maarten Lankhorst27321ae2015-04-21 17:12:52 +030013680 dev_priv->display.update_primary_plane(crtc, plane->fb,
13681 crtc->x, crtc->y);
Matt Roper32b7eee2014-12-24 07:59:06 -080013682 }
13683}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013684
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013685static void
13686intel_disable_primary_plane(struct drm_plane *plane,
13687 struct drm_crtc *crtc,
13688 bool force)
13689{
13690 struct drm_device *dev = plane->dev;
13691 struct drm_i915_private *dev_priv = dev->dev_private;
13692
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013693 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13694}
13695
Matt Roper32b7eee2014-12-24 07:59:06 -080013696static void intel_begin_crtc_commit(struct drm_crtc *crtc)
13697{
13698 struct drm_device *dev = crtc->dev;
13699 struct drm_i915_private *dev_priv = dev->dev_private;
13700 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080013701 struct intel_plane *intel_plane;
13702 struct drm_plane *p;
13703 unsigned fb_bits = 0;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013704
Matt Roperea2c67b2014-12-23 10:41:52 -080013705 /* Track fb's for any planes being disabled */
13706 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
13707 intel_plane = to_intel_plane(p);
13708
13709 if (intel_crtc->atomic.disabled_planes &
13710 (1 << drm_plane_index(p))) {
13711 switch (p->type) {
13712 case DRM_PLANE_TYPE_PRIMARY:
13713 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
13714 break;
13715 case DRM_PLANE_TYPE_CURSOR:
13716 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
13717 break;
13718 case DRM_PLANE_TYPE_OVERLAY:
13719 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
13720 break;
13721 }
13722
13723 mutex_lock(&dev->struct_mutex);
13724 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
13725 mutex_unlock(&dev->struct_mutex);
13726 }
13727 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013728
Matt Roper32b7eee2014-12-24 07:59:06 -080013729 if (intel_crtc->atomic.wait_for_flips)
13730 intel_crtc_wait_for_pending_flips(crtc);
13731
13732 if (intel_crtc->atomic.disable_fbc)
13733 intel_fbc_disable(dev);
13734
13735 if (intel_crtc->atomic.pre_disable_primary)
13736 intel_pre_disable_primary(crtc);
13737
13738 if (intel_crtc->atomic.update_wm)
13739 intel_update_watermarks(crtc);
13740
13741 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080013742
13743 /* Perform vblank evasion around commit operation */
13744 if (intel_crtc->active)
13745 intel_crtc->atomic.evade =
13746 intel_pipe_update_start(intel_crtc,
13747 &intel_crtc->atomic.start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -080013748}
13749
13750static void intel_finish_crtc_commit(struct drm_crtc *crtc)
13751{
13752 struct drm_device *dev = crtc->dev;
13753 struct drm_i915_private *dev_priv = dev->dev_private;
13754 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13755 struct drm_plane *p;
13756
Matt Roperc34c9ee2014-12-23 10:41:50 -080013757 if (intel_crtc->atomic.evade)
13758 intel_pipe_update_end(intel_crtc,
13759 intel_crtc->atomic.start_vbl_count);
13760
Matt Roper32b7eee2014-12-24 07:59:06 -080013761 intel_runtime_pm_put(dev_priv);
13762
13763 if (intel_crtc->atomic.wait_vblank)
13764 intel_wait_for_vblank(dev, intel_crtc->pipe);
13765
13766 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
13767
13768 if (intel_crtc->atomic.update_fbc) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013769 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013770 intel_fbc_update(dev);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013771 mutex_unlock(&dev->struct_mutex);
13772 }
Matt Roper465c1202014-05-29 08:06:54 -070013773
Matt Roper32b7eee2014-12-24 07:59:06 -080013774 if (intel_crtc->atomic.post_enable_primary)
13775 intel_post_enable_primary(crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013776
Matt Roper32b7eee2014-12-24 07:59:06 -080013777 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
13778 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
13779 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
13780 false, false);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013781
Matt Roper32b7eee2014-12-24 07:59:06 -080013782 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013783}
13784
Matt Ropercf4c7c12014-12-04 10:27:42 -080013785/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013786 * intel_plane_destroy - destroy a plane
13787 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013788 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013789 * Common destruction function for all types of planes (primary, cursor,
13790 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013791 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013792void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013793{
13794 struct intel_plane *intel_plane = to_intel_plane(plane);
13795 drm_plane_cleanup(plane);
13796 kfree(intel_plane);
13797}
13798
Matt Roper65a3fea2015-01-21 16:35:42 -080013799const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013800 .update_plane = drm_atomic_helper_update_plane,
13801 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013802 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013803 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013804 .atomic_get_property = intel_plane_atomic_get_property,
13805 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013806 .atomic_duplicate_state = intel_plane_duplicate_state,
13807 .atomic_destroy_state = intel_plane_destroy_state,
13808
Matt Roper465c1202014-05-29 08:06:54 -070013809};
13810
13811static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13812 int pipe)
13813{
13814 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013815 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013816 const uint32_t *intel_primary_formats;
13817 int num_formats;
13818
13819 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13820 if (primary == NULL)
13821 return NULL;
13822
Matt Roper8e7d6882015-01-21 16:35:41 -080013823 state = intel_create_plane_state(&primary->base);
13824 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013825 kfree(primary);
13826 return NULL;
13827 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013828 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013829
Matt Roper465c1202014-05-29 08:06:54 -070013830 primary->can_scale = false;
13831 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013832 if (INTEL_INFO(dev)->gen >= 9) {
13833 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013834 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013835 }
Matt Roper465c1202014-05-29 08:06:54 -070013836 primary->pipe = pipe;
13837 primary->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080013838 primary->check_plane = intel_check_primary_plane;
13839 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013840 primary->disable_plane = intel_disable_primary_plane;
Chandra Konduru08e221f2015-04-07 15:28:37 -070013841 primary->ckey.flags = I915_SET_COLORKEY_NONE;
Matt Roper465c1202014-05-29 08:06:54 -070013842 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13843 primary->plane = !pipe;
13844
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013845 if (INTEL_INFO(dev)->gen >= 9) {
13846 intel_primary_formats = skl_primary_formats;
13847 num_formats = ARRAY_SIZE(skl_primary_formats);
13848 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013849 intel_primary_formats = i965_primary_formats;
13850 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013851 } else {
13852 intel_primary_formats = i8xx_primary_formats;
13853 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013854 }
13855
13856 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013857 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013858 intel_primary_formats, num_formats,
13859 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013860
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013861 if (INTEL_INFO(dev)->gen >= 4)
13862 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013863
Matt Roperea2c67b2014-12-23 10:41:52 -080013864 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13865
Matt Roper465c1202014-05-29 08:06:54 -070013866 return &primary->base;
13867}
13868
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013869void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13870{
13871 if (!dev->mode_config.rotation_property) {
13872 unsigned long flags = BIT(DRM_ROTATE_0) |
13873 BIT(DRM_ROTATE_180);
13874
13875 if (INTEL_INFO(dev)->gen >= 9)
13876 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13877
13878 dev->mode_config.rotation_property =
13879 drm_mode_create_rotation_property(dev, flags);
13880 }
13881 if (dev->mode_config.rotation_property)
13882 drm_object_attach_property(&plane->base.base,
13883 dev->mode_config.rotation_property,
13884 plane->base.state->rotation);
13885}
13886
Matt Roper3d7d6512014-06-10 08:28:13 -070013887static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013888intel_check_cursor_plane(struct drm_plane *plane,
13889 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013890{
Matt Roper2b875c22014-12-01 15:40:13 -080013891 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013892 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080013893 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013894 struct drm_rect *dest = &state->dst;
13895 struct drm_rect *src = &state->src;
13896 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013897 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Matt Roperea2c67b2014-12-23 10:41:52 -080013898 struct intel_crtc *intel_crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013899 unsigned stride;
13900 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013901
Matt Roperea2c67b2014-12-23 10:41:52 -080013902 crtc = crtc ? crtc : plane->crtc;
13903 intel_crtc = to_intel_crtc(crtc);
13904
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013905 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013906 src, dest, clip,
13907 DRM_PLANE_HELPER_NO_SCALING,
13908 DRM_PLANE_HELPER_NO_SCALING,
13909 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013910 if (ret)
13911 return ret;
13912
13913
13914 /* if we want to turn off the cursor ignore width and height */
13915 if (!obj)
Matt Roper32b7eee2014-12-24 07:59:06 -080013916 goto finish;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013917
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013918 /* Check for which cursor types we support */
Matt Roperea2c67b2014-12-23 10:41:52 -080013919 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
13920 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13921 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013922 return -EINVAL;
13923 }
13924
Matt Roperea2c67b2014-12-23 10:41:52 -080013925 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13926 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013927 DRM_DEBUG_KMS("buffer is too small\n");
13928 return -ENOMEM;
13929 }
13930
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013931 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013932 DRM_DEBUG_KMS("cursor cannot be tiled\n");
13933 ret = -EINVAL;
13934 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013935
Matt Roper32b7eee2014-12-24 07:59:06 -080013936finish:
13937 if (intel_crtc->active) {
Ville Syrjälä3749f462015-03-10 13:15:22 +020013938 if (plane->state->crtc_w != state->base.crtc_w)
Matt Roper32b7eee2014-12-24 07:59:06 -080013939 intel_crtc->atomic.update_wm = true;
13940
13941 intel_crtc->atomic.fb_bits |=
13942 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
13943 }
13944
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013945 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013946}
13947
Matt Roperf4a2cf22014-12-01 15:40:12 -080013948static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013949intel_disable_cursor_plane(struct drm_plane *plane,
13950 struct drm_crtc *crtc,
13951 bool force)
13952{
13953 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13954
13955 if (!force) {
13956 plane->fb = NULL;
13957 intel_crtc->cursor_bo = NULL;
13958 intel_crtc->cursor_addr = 0;
13959 }
13960
13961 intel_crtc_update_cursor(crtc, false);
13962}
13963
13964static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013965intel_commit_cursor_plane(struct drm_plane *plane,
13966 struct intel_plane_state *state)
13967{
Matt Roper2b875c22014-12-01 15:40:13 -080013968 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013969 struct drm_device *dev = plane->dev;
13970 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013971 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013972 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013973
Matt Roperea2c67b2014-12-23 10:41:52 -080013974 crtc = crtc ? crtc : plane->crtc;
13975 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013976
Matt Roperea2c67b2014-12-23 10:41:52 -080013977 plane->fb = state->base.fb;
13978 crtc->cursor_x = state->base.crtc_x;
13979 crtc->cursor_y = state->base.crtc_y;
13980
Gustavo Padovana912f122014-12-01 15:40:10 -080013981 if (intel_crtc->cursor_bo == obj)
13982 goto update;
13983
Matt Roperf4a2cf22014-12-01 15:40:12 -080013984 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013985 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013986 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013987 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013988 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013989 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013990
Gustavo Padovana912f122014-12-01 15:40:10 -080013991 intel_crtc->cursor_addr = addr;
13992 intel_crtc->cursor_bo = obj;
13993update:
Gustavo Padovana912f122014-12-01 15:40:10 -080013994
Matt Roper32b7eee2014-12-24 07:59:06 -080013995 if (intel_crtc->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013996 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013997}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013998
Matt Roper3d7d6512014-06-10 08:28:13 -070013999static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14000 int pipe)
14001{
14002 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080014003 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070014004
14005 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14006 if (cursor == NULL)
14007 return NULL;
14008
Matt Roper8e7d6882015-01-21 16:35:41 -080014009 state = intel_create_plane_state(&cursor->base);
14010 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014011 kfree(cursor);
14012 return NULL;
14013 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014014 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014015
Matt Roper3d7d6512014-06-10 08:28:13 -070014016 cursor->can_scale = false;
14017 cursor->max_downscale = 1;
14018 cursor->pipe = pipe;
14019 cursor->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080014020 cursor->check_plane = intel_check_cursor_plane;
14021 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014022 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014023
14024 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014025 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070014026 intel_cursor_formats,
14027 ARRAY_SIZE(intel_cursor_formats),
14028 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014029
14030 if (INTEL_INFO(dev)->gen >= 4) {
14031 if (!dev->mode_config.rotation_property)
14032 dev->mode_config.rotation_property =
14033 drm_mode_create_rotation_property(dev,
14034 BIT(DRM_ROTATE_0) |
14035 BIT(DRM_ROTATE_180));
14036 if (dev->mode_config.rotation_property)
14037 drm_object_attach_property(&cursor->base.base,
14038 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014039 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014040 }
14041
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014042 if (INTEL_INFO(dev)->gen >=9)
14043 state->scaler_id = -1;
14044
Matt Roperea2c67b2014-12-23 10:41:52 -080014045 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14046
Matt Roper3d7d6512014-06-10 08:28:13 -070014047 return &cursor->base;
14048}
14049
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014050static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14051 struct intel_crtc_state *crtc_state)
14052{
14053 int i;
14054 struct intel_scaler *intel_scaler;
14055 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14056
14057 for (i = 0; i < intel_crtc->num_scalers; i++) {
14058 intel_scaler = &scaler_state->scalers[i];
14059 intel_scaler->in_use = 0;
14060 intel_scaler->id = i;
14061
14062 intel_scaler->mode = PS_SCALER_MODE_DYN;
14063 }
14064
14065 scaler_state->scaler_id = -1;
14066}
14067
Hannes Ederb358d0a2008-12-18 21:18:47 +010014068static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014069{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014070 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014071 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014072 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014073 struct drm_plane *primary = NULL;
14074 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014075 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014076
Daniel Vetter955382f2013-09-19 14:05:45 +020014077 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014078 if (intel_crtc == NULL)
14079 return;
14080
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014081 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14082 if (!crtc_state)
14083 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014084 intel_crtc->config = crtc_state;
14085 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014086 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014087
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014088 /* initialize shared scalers */
14089 if (INTEL_INFO(dev)->gen >= 9) {
14090 if (pipe == PIPE_C)
14091 intel_crtc->num_scalers = 1;
14092 else
14093 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14094
14095 skl_init_scalers(dev, intel_crtc, crtc_state);
14096 }
14097
Matt Roper465c1202014-05-29 08:06:54 -070014098 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014099 if (!primary)
14100 goto fail;
14101
14102 cursor = intel_cursor_plane_create(dev, pipe);
14103 if (!cursor)
14104 goto fail;
14105
Matt Roper465c1202014-05-29 08:06:54 -070014106 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070014107 cursor, &intel_crtc_funcs);
14108 if (ret)
14109 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014110
14111 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014112 for (i = 0; i < 256; i++) {
14113 intel_crtc->lut_r[i] = i;
14114 intel_crtc->lut_g[i] = i;
14115 intel_crtc->lut_b[i] = i;
14116 }
14117
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014118 /*
14119 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014120 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014121 */
Jesse Barnes80824002009-09-10 15:28:06 -070014122 intel_crtc->pipe = pipe;
14123 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014124 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014125 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014126 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014127 }
14128
Chris Wilson4b0e3332014-05-30 16:35:26 +030014129 intel_crtc->cursor_base = ~0;
14130 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014131 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014132
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014133 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14134 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14135 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14136 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14137
Jesse Barnes79e53942008-11-07 14:24:08 -080014138 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014139
14140 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014141 return;
14142
14143fail:
14144 if (primary)
14145 drm_plane_cleanup(primary);
14146 if (cursor)
14147 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014148 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014149 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014150}
14151
Jesse Barnes752aa882013-10-31 18:55:49 +020014152enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14153{
14154 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014155 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014156
Rob Clark51fd3712013-11-19 12:10:12 -050014157 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014158
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014159 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014160 return INVALID_PIPE;
14161
14162 return to_intel_crtc(encoder->crtc)->pipe;
14163}
14164
Carl Worth08d7b3d2009-04-29 14:43:54 -070014165int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014166 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014167{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014168 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014169 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014170 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014171
Rob Clark7707e652014-07-17 23:30:04 -040014172 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014173
Rob Clark7707e652014-07-17 23:30:04 -040014174 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014175 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014176 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014177 }
14178
Rob Clark7707e652014-07-17 23:30:04 -040014179 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014180 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014181
Daniel Vetterc05422d2009-08-11 16:05:30 +020014182 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014183}
14184
Daniel Vetter66a92782012-07-12 20:08:18 +020014185static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014186{
Daniel Vetter66a92782012-07-12 20:08:18 +020014187 struct drm_device *dev = encoder->base.dev;
14188 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014189 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014190 int entry = 0;
14191
Damien Lespiaub2784e12014-08-05 11:29:37 +010014192 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014193 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014194 index_mask |= (1 << entry);
14195
Jesse Barnes79e53942008-11-07 14:24:08 -080014196 entry++;
14197 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014198
Jesse Barnes79e53942008-11-07 14:24:08 -080014199 return index_mask;
14200}
14201
Chris Wilson4d302442010-12-14 19:21:29 +000014202static bool has_edp_a(struct drm_device *dev)
14203{
14204 struct drm_i915_private *dev_priv = dev->dev_private;
14205
14206 if (!IS_MOBILE(dev))
14207 return false;
14208
14209 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14210 return false;
14211
Damien Lespiaue3589902014-02-07 19:12:50 +000014212 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014213 return false;
14214
14215 return true;
14216}
14217
Jesse Barnes84b4e042014-06-25 08:24:29 -070014218static bool intel_crt_present(struct drm_device *dev)
14219{
14220 struct drm_i915_private *dev_priv = dev->dev_private;
14221
Damien Lespiau884497e2013-12-03 13:56:23 +000014222 if (INTEL_INFO(dev)->gen >= 9)
14223 return false;
14224
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014225 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014226 return false;
14227
14228 if (IS_CHERRYVIEW(dev))
14229 return false;
14230
14231 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
14232 return false;
14233
14234 return true;
14235}
14236
Jesse Barnes79e53942008-11-07 14:24:08 -080014237static void intel_setup_outputs(struct drm_device *dev)
14238{
Eric Anholt725e30a2009-01-22 13:01:02 -080014239 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014240 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014241 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014242
Daniel Vetterc9093352013-06-06 22:22:47 +020014243 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014244
Jesse Barnes84b4e042014-06-25 08:24:29 -070014245 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014246 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014247
Vandana Kannanc776eb22014-08-19 12:05:01 +053014248 if (IS_BROXTON(dev)) {
14249 /*
14250 * FIXME: Broxton doesn't support port detection via the
14251 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14252 * detect the ports.
14253 */
14254 intel_ddi_init(dev, PORT_A);
14255 intel_ddi_init(dev, PORT_B);
14256 intel_ddi_init(dev, PORT_C);
14257 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014258 int found;
14259
Jesse Barnesde31fac2015-03-06 15:53:32 -080014260 /*
14261 * Haswell uses DDI functions to detect digital outputs.
14262 * On SKL pre-D0 the strap isn't connected, so we assume
14263 * it's there.
14264 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014265 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014266 /* WaIgnoreDDIAStrap: skl */
14267 if (found ||
14268 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014269 intel_ddi_init(dev, PORT_A);
14270
14271 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14272 * register */
14273 found = I915_READ(SFUSE_STRAP);
14274
14275 if (found & SFUSE_STRAP_DDIB_DETECTED)
14276 intel_ddi_init(dev, PORT_B);
14277 if (found & SFUSE_STRAP_DDIC_DETECTED)
14278 intel_ddi_init(dev, PORT_C);
14279 if (found & SFUSE_STRAP_DDID_DETECTED)
14280 intel_ddi_init(dev, PORT_D);
14281 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014282 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014283 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014284
14285 if (has_edp_a(dev))
14286 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014287
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014288 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014289 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010014290 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014291 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014292 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014293 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014294 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014295 }
14296
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014297 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014298 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014299
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014300 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014301 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014302
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014303 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014304 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014305
Daniel Vetter270b3042012-10-27 15:52:05 +020014306 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014307 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014308 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014309 /*
14310 * The DP_DETECTED bit is the latched state of the DDC
14311 * SDA pin at boot. However since eDP doesn't require DDC
14312 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14313 * eDP ports may have been muxed to an alternate function.
14314 * Thus we can't rely on the DP_DETECTED bit alone to detect
14315 * eDP ports. Consult the VBT as well as DP_DETECTED to
14316 * detect eDP ports.
14317 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014318 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
14319 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014320 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
14321 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014322 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
14323 intel_dp_is_edp(dev, PORT_B))
14324 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014325
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014326 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
14327 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070014328 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
14329 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014330 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
14331 intel_dp_is_edp(dev, PORT_C))
14332 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014333
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014334 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014335 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014336 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
14337 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014338 /* eDP not supported on port D, so don't check VBT */
14339 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
14340 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014341 }
14342
Jani Nikula3cfca972013-08-27 15:12:26 +030014343 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080014344 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014345 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014346
Paulo Zanonie2debe92013-02-18 19:00:27 -030014347 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014348 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014349 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014350 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
14351 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014352 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014353 }
Ma Ling27185ae2009-08-24 13:50:23 +080014354
Imre Deake7281ea2013-05-08 13:14:08 +030014355 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014356 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014357 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014358
14359 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014360
Paulo Zanonie2debe92013-02-18 19:00:27 -030014361 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014362 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014363 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014364 }
Ma Ling27185ae2009-08-24 13:50:23 +080014365
Paulo Zanonie2debe92013-02-18 19:00:27 -030014366 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014367
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014368 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
14369 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014370 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014371 }
Imre Deake7281ea2013-05-08 13:14:08 +030014372 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014373 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014374 }
Ma Ling27185ae2009-08-24 13:50:23 +080014375
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014376 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014377 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014378 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014379 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014380 intel_dvo_init(dev);
14381
Zhenyu Wang103a1962009-11-27 11:44:36 +080014382 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014383 intel_tv_init(dev);
14384
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014385 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014386
Damien Lespiaub2784e12014-08-05 11:29:37 +010014387 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014388 encoder->base.possible_crtcs = encoder->crtc_mask;
14389 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014390 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014391 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014392
Paulo Zanonidde86e22012-12-01 12:04:25 -020014393 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014394
14395 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014396}
14397
14398static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14399{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014400 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014401 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014402
Daniel Vetteref2d6332014-02-10 18:00:38 +010014403 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014404 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014405 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014406 drm_gem_object_unreference(&intel_fb->obj->base);
14407 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014408 kfree(intel_fb);
14409}
14410
14411static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014412 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014413 unsigned int *handle)
14414{
14415 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014416 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014417
Chris Wilson05394f32010-11-08 19:18:58 +000014418 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014419}
14420
14421static const struct drm_framebuffer_funcs intel_fb_funcs = {
14422 .destroy = intel_user_framebuffer_destroy,
14423 .create_handle = intel_user_framebuffer_create_handle,
14424};
14425
Damien Lespiaub3218032015-02-27 11:15:18 +000014426static
14427u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14428 uint32_t pixel_format)
14429{
14430 u32 gen = INTEL_INFO(dev)->gen;
14431
14432 if (gen >= 9) {
14433 /* "The stride in bytes must not exceed the of the size of 8K
14434 * pixels and 32K bytes."
14435 */
14436 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14437 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14438 return 32*1024;
14439 } else if (gen >= 4) {
14440 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14441 return 16*1024;
14442 else
14443 return 32*1024;
14444 } else if (gen >= 3) {
14445 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14446 return 8*1024;
14447 else
14448 return 16*1024;
14449 } else {
14450 /* XXX DSPC is limited to 4k tiled */
14451 return 8*1024;
14452 }
14453}
14454
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014455static int intel_framebuffer_init(struct drm_device *dev,
14456 struct intel_framebuffer *intel_fb,
14457 struct drm_mode_fb_cmd2 *mode_cmd,
14458 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014459{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014460 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014461 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014462 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014463
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014464 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14465
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014466 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14467 /* Enforce that fb modifier and tiling mode match, but only for
14468 * X-tiled. This is needed for FBC. */
14469 if (!!(obj->tiling_mode == I915_TILING_X) !=
14470 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14471 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14472 return -EINVAL;
14473 }
14474 } else {
14475 if (obj->tiling_mode == I915_TILING_X)
14476 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14477 else if (obj->tiling_mode == I915_TILING_Y) {
14478 DRM_DEBUG("No Y tiling for legacy addfb\n");
14479 return -EINVAL;
14480 }
14481 }
14482
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014483 /* Passed in modifier sanity checking. */
14484 switch (mode_cmd->modifier[0]) {
14485 case I915_FORMAT_MOD_Y_TILED:
14486 case I915_FORMAT_MOD_Yf_TILED:
14487 if (INTEL_INFO(dev)->gen < 9) {
14488 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14489 mode_cmd->modifier[0]);
14490 return -EINVAL;
14491 }
14492 case DRM_FORMAT_MOD_NONE:
14493 case I915_FORMAT_MOD_X_TILED:
14494 break;
14495 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014496 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14497 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014498 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014499 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014500
Damien Lespiaub3218032015-02-27 11:15:18 +000014501 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14502 mode_cmd->pixel_format);
14503 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14504 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14505 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014506 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014507 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014508
Damien Lespiaub3218032015-02-27 11:15:18 +000014509 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14510 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014511 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014512 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14513 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014514 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014515 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014516 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014517 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014518
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014519 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014520 mode_cmd->pitches[0] != obj->stride) {
14521 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14522 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014523 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014524 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014525
Ville Syrjälä57779d02012-10-31 17:50:14 +020014526 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014527 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014528 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014529 case DRM_FORMAT_RGB565:
14530 case DRM_FORMAT_XRGB8888:
14531 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014532 break;
14533 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014534 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014535 DRM_DEBUG("unsupported pixel format: %s\n",
14536 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014537 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014538 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014539 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014540 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014541 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14542 DRM_DEBUG("unsupported pixel format: %s\n",
14543 drm_get_format_name(mode_cmd->pixel_format));
14544 return -EINVAL;
14545 }
14546 break;
14547 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014548 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014549 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014550 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014551 DRM_DEBUG("unsupported pixel format: %s\n",
14552 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014553 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014554 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014555 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014556 case DRM_FORMAT_ABGR2101010:
14557 if (!IS_VALLEYVIEW(dev)) {
14558 DRM_DEBUG("unsupported pixel format: %s\n",
14559 drm_get_format_name(mode_cmd->pixel_format));
14560 return -EINVAL;
14561 }
14562 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014563 case DRM_FORMAT_YUYV:
14564 case DRM_FORMAT_UYVY:
14565 case DRM_FORMAT_YVYU:
14566 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014567 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014568 DRM_DEBUG("unsupported pixel format: %s\n",
14569 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014570 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014571 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014572 break;
14573 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014574 DRM_DEBUG("unsupported pixel format: %s\n",
14575 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014576 return -EINVAL;
14577 }
14578
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014579 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14580 if (mode_cmd->offsets[0] != 0)
14581 return -EINVAL;
14582
Damien Lespiauec2c9812015-01-20 12:51:45 +000014583 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014584 mode_cmd->pixel_format,
14585 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014586 /* FIXME drm helper for size checks (especially planar formats)? */
14587 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14588 return -EINVAL;
14589
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014590 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14591 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014592 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014593
Jesse Barnes79e53942008-11-07 14:24:08 -080014594 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14595 if (ret) {
14596 DRM_ERROR("framebuffer init failed %d\n", ret);
14597 return ret;
14598 }
14599
Jesse Barnes79e53942008-11-07 14:24:08 -080014600 return 0;
14601}
14602
Jesse Barnes79e53942008-11-07 14:24:08 -080014603static struct drm_framebuffer *
14604intel_user_framebuffer_create(struct drm_device *dev,
14605 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014606 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014607{
Chris Wilson05394f32010-11-08 19:18:58 +000014608 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014609
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014610 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14611 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014612 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014613 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014614
Chris Wilsond2dff872011-04-19 08:36:26 +010014615 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014616}
14617
Daniel Vetter4520f532013-10-09 09:18:51 +020014618#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020014619static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014620{
14621}
14622#endif
14623
Jesse Barnes79e53942008-11-07 14:24:08 -080014624static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014625 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014626 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014627 .atomic_check = intel_atomic_check,
14628 .atomic_commit = intel_atomic_commit,
Jesse Barnes79e53942008-11-07 14:24:08 -080014629};
14630
Jesse Barnese70236a2009-09-21 10:42:27 -070014631/* Set up chip specific display functions */
14632static void intel_init_display(struct drm_device *dev)
14633{
14634 struct drm_i915_private *dev_priv = dev->dev_private;
14635
Daniel Vetteree9300b2013-06-03 22:40:22 +020014636 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14637 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014638 else if (IS_CHERRYVIEW(dev))
14639 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014640 else if (IS_VALLEYVIEW(dev))
14641 dev_priv->display.find_dpll = vlv_find_best_dpll;
14642 else if (IS_PINEVIEW(dev))
14643 dev_priv->display.find_dpll = pnv_find_best_dpll;
14644 else
14645 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14646
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014647 if (INTEL_INFO(dev)->gen >= 9) {
14648 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014649 dev_priv->display.get_initial_plane_config =
14650 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014651 dev_priv->display.crtc_compute_clock =
14652 haswell_crtc_compute_clock;
14653 dev_priv->display.crtc_enable = haswell_crtc_enable;
14654 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014655 dev_priv->display.update_primary_plane =
14656 skylake_update_primary_plane;
14657 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014658 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014659 dev_priv->display.get_initial_plane_config =
14660 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014661 dev_priv->display.crtc_compute_clock =
14662 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014663 dev_priv->display.crtc_enable = haswell_crtc_enable;
14664 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014665 dev_priv->display.update_primary_plane =
14666 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014667 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014668 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014669 dev_priv->display.get_initial_plane_config =
14670 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014671 dev_priv->display.crtc_compute_clock =
14672 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014673 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14674 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014675 dev_priv->display.update_primary_plane =
14676 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014677 } else if (IS_VALLEYVIEW(dev)) {
14678 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014679 dev_priv->display.get_initial_plane_config =
14680 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014681 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014682 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14683 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014684 dev_priv->display.update_primary_plane =
14685 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014686 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014687 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014688 dev_priv->display.get_initial_plane_config =
14689 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014690 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014691 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14692 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014693 dev_priv->display.update_primary_plane =
14694 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014695 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014696
Jesse Barnese70236a2009-09-21 10:42:27 -070014697 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030014698 if (IS_SKYLAKE(dev))
14699 dev_priv->display.get_display_clock_speed =
14700 skylake_get_display_clock_speed;
14701 else if (IS_BROADWELL(dev))
14702 dev_priv->display.get_display_clock_speed =
14703 broadwell_get_display_clock_speed;
14704 else if (IS_HASWELL(dev))
14705 dev_priv->display.get_display_clock_speed =
14706 haswell_get_display_clock_speed;
14707 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014708 dev_priv->display.get_display_clock_speed =
14709 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014710 else if (IS_GEN5(dev))
14711 dev_priv->display.get_display_clock_speed =
14712 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014713 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014714 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014715 dev_priv->display.get_display_clock_speed =
14716 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014717 else if (IS_GM45(dev))
14718 dev_priv->display.get_display_clock_speed =
14719 gm45_get_display_clock_speed;
14720 else if (IS_CRESTLINE(dev))
14721 dev_priv->display.get_display_clock_speed =
14722 i965gm_get_display_clock_speed;
14723 else if (IS_PINEVIEW(dev))
14724 dev_priv->display.get_display_clock_speed =
14725 pnv_get_display_clock_speed;
14726 else if (IS_G33(dev) || IS_G4X(dev))
14727 dev_priv->display.get_display_clock_speed =
14728 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014729 else if (IS_I915G(dev))
14730 dev_priv->display.get_display_clock_speed =
14731 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014732 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014733 dev_priv->display.get_display_clock_speed =
14734 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014735 else if (IS_PINEVIEW(dev))
14736 dev_priv->display.get_display_clock_speed =
14737 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014738 else if (IS_I915GM(dev))
14739 dev_priv->display.get_display_clock_speed =
14740 i915gm_get_display_clock_speed;
14741 else if (IS_I865G(dev))
14742 dev_priv->display.get_display_clock_speed =
14743 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014744 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014745 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014746 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014747 else { /* 830 */
14748 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014749 dev_priv->display.get_display_clock_speed =
14750 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014751 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014752
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014753 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014754 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014755 } else if (IS_GEN6(dev)) {
14756 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014757 } else if (IS_IVYBRIDGE(dev)) {
14758 /* FIXME: detect B0+ stepping and use auto training */
14759 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014760 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014761 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030014762 if (IS_BROADWELL(dev))
14763 dev_priv->display.modeset_global_resources =
14764 broadwell_modeset_global_resources;
Jesse Barnes30a970c2013-11-04 13:48:12 -080014765 } else if (IS_VALLEYVIEW(dev)) {
14766 dev_priv->display.modeset_global_resources =
14767 valleyview_modeset_global_resources;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014768 } else if (IS_BROXTON(dev)) {
14769 dev_priv->display.modeset_global_resources =
14770 broxton_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070014771 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014772
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014773 switch (INTEL_INFO(dev)->gen) {
14774 case 2:
14775 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14776 break;
14777
14778 case 3:
14779 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14780 break;
14781
14782 case 4:
14783 case 5:
14784 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14785 break;
14786
14787 case 6:
14788 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14789 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014790 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014791 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014792 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14793 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014794 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014795 /* Drop through - unsupported since execlist only. */
14796 default:
14797 /* Default just returns -ENODEV to indicate unsupported */
14798 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014799 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014800
14801 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014802
14803 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014804}
14805
Jesse Barnesb690e962010-07-19 13:53:12 -070014806/*
14807 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14808 * resume, or other times. This quirk makes sure that's the case for
14809 * affected systems.
14810 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014811static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014812{
14813 struct drm_i915_private *dev_priv = dev->dev_private;
14814
14815 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014816 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014817}
14818
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014819static void quirk_pipeb_force(struct drm_device *dev)
14820{
14821 struct drm_i915_private *dev_priv = dev->dev_private;
14822
14823 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14824 DRM_INFO("applying pipe b force quirk\n");
14825}
14826
Keith Packard435793d2011-07-12 14:56:22 -070014827/*
14828 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14829 */
14830static void quirk_ssc_force_disable(struct drm_device *dev)
14831{
14832 struct drm_i915_private *dev_priv = dev->dev_private;
14833 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014834 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014835}
14836
Carsten Emde4dca20e2012-03-15 15:56:26 +010014837/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014838 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14839 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014840 */
14841static void quirk_invert_brightness(struct drm_device *dev)
14842{
14843 struct drm_i915_private *dev_priv = dev->dev_private;
14844 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014845 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014846}
14847
Scot Doyle9c72cc62014-07-03 23:27:50 +000014848/* Some VBT's incorrectly indicate no backlight is present */
14849static void quirk_backlight_present(struct drm_device *dev)
14850{
14851 struct drm_i915_private *dev_priv = dev->dev_private;
14852 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14853 DRM_INFO("applying backlight present quirk\n");
14854}
14855
Jesse Barnesb690e962010-07-19 13:53:12 -070014856struct intel_quirk {
14857 int device;
14858 int subsystem_vendor;
14859 int subsystem_device;
14860 void (*hook)(struct drm_device *dev);
14861};
14862
Egbert Eich5f85f172012-10-14 15:46:38 +020014863/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14864struct intel_dmi_quirk {
14865 void (*hook)(struct drm_device *dev);
14866 const struct dmi_system_id (*dmi_id_list)[];
14867};
14868
14869static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14870{
14871 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14872 return 1;
14873}
14874
14875static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14876 {
14877 .dmi_id_list = &(const struct dmi_system_id[]) {
14878 {
14879 .callback = intel_dmi_reverse_brightness,
14880 .ident = "NCR Corporation",
14881 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14882 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14883 },
14884 },
14885 { } /* terminating entry */
14886 },
14887 .hook = quirk_invert_brightness,
14888 },
14889};
14890
Ben Widawskyc43b5632012-04-16 14:07:40 -070014891static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014892 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14893 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14894
Jesse Barnesb690e962010-07-19 13:53:12 -070014895 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14896 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14897
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014898 /* 830 needs to leave pipe A & dpll A up */
14899 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14900
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014901 /* 830 needs to leave pipe B & dpll B up */
14902 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14903
Keith Packard435793d2011-07-12 14:56:22 -070014904 /* Lenovo U160 cannot use SSC on LVDS */
14905 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014906
14907 /* Sony Vaio Y cannot use SSC on LVDS */
14908 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014909
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014910 /* Acer Aspire 5734Z must invert backlight brightness */
14911 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14912
14913 /* Acer/eMachines G725 */
14914 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14915
14916 /* Acer/eMachines e725 */
14917 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14918
14919 /* Acer/Packard Bell NCL20 */
14920 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14921
14922 /* Acer Aspire 4736Z */
14923 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014924
14925 /* Acer Aspire 5336 */
14926 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014927
14928 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14929 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014930
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014931 /* Acer C720 Chromebook (Core i3 4005U) */
14932 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14933
jens steinb2a96012014-10-28 20:25:53 +010014934 /* Apple Macbook 2,1 (Core 2 T7400) */
14935 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14936
Scot Doyled4967d82014-07-03 23:27:52 +000014937 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14938 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014939
14940 /* HP Chromebook 14 (Celeron 2955U) */
14941 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014942
14943 /* Dell Chromebook 11 */
14944 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014945};
14946
14947static void intel_init_quirks(struct drm_device *dev)
14948{
14949 struct pci_dev *d = dev->pdev;
14950 int i;
14951
14952 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14953 struct intel_quirk *q = &intel_quirks[i];
14954
14955 if (d->device == q->device &&
14956 (d->subsystem_vendor == q->subsystem_vendor ||
14957 q->subsystem_vendor == PCI_ANY_ID) &&
14958 (d->subsystem_device == q->subsystem_device ||
14959 q->subsystem_device == PCI_ANY_ID))
14960 q->hook(dev);
14961 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014962 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14963 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14964 intel_dmi_quirks[i].hook(dev);
14965 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014966}
14967
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014968/* Disable the VGA plane that we never use */
14969static void i915_disable_vga(struct drm_device *dev)
14970{
14971 struct drm_i915_private *dev_priv = dev->dev_private;
14972 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014973 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014974
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014975 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014976 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014977 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014978 sr1 = inb(VGA_SR_DATA);
14979 outb(sr1 | 1<<5, VGA_SR_DATA);
14980 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14981 udelay(300);
14982
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014983 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014984 POSTING_READ(vga_reg);
14985}
14986
Daniel Vetterf8175862012-04-10 15:50:11 +020014987void intel_modeset_init_hw(struct drm_device *dev)
14988{
Ville Syrjäläb6283052015-06-03 15:45:07 +030014989 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030014990 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014991 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020014992 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014993}
14994
Jesse Barnes79e53942008-11-07 14:24:08 -080014995void intel_modeset_init(struct drm_device *dev)
14996{
Jesse Barnes652c3932009-08-17 13:31:43 -070014997 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014998 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014999 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015000 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015001
15002 drm_mode_config_init(dev);
15003
15004 dev->mode_config.min_width = 0;
15005 dev->mode_config.min_height = 0;
15006
Dave Airlie019d96c2011-09-29 16:20:42 +010015007 dev->mode_config.preferred_depth = 24;
15008 dev->mode_config.prefer_shadow = 1;
15009
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015010 dev->mode_config.allow_fb_modifiers = true;
15011
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015012 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015013
Jesse Barnesb690e962010-07-19 13:53:12 -070015014 intel_init_quirks(dev);
15015
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015016 intel_init_pm(dev);
15017
Ben Widawskye3c74752013-04-05 13:12:39 -070015018 if (INTEL_INFO(dev)->num_pipes == 0)
15019 return;
15020
Jesse Barnese70236a2009-09-21 10:42:27 -070015021 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015022 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015023
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015024 if (IS_GEN2(dev)) {
15025 dev->mode_config.max_width = 2048;
15026 dev->mode_config.max_height = 2048;
15027 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015028 dev->mode_config.max_width = 4096;
15029 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015030 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015031 dev->mode_config.max_width = 8192;
15032 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015033 }
Damien Lespiau068be562014-03-28 14:17:49 +000015034
Ville Syrjälädc41c152014-08-13 11:57:05 +030015035 if (IS_845G(dev) || IS_I865G(dev)) {
15036 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15037 dev->mode_config.cursor_height = 1023;
15038 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015039 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15040 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15041 } else {
15042 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15043 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15044 }
15045
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015046 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015047
Zhao Yakui28c97732009-10-09 11:39:41 +080015048 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015049 INTEL_INFO(dev)->num_pipes,
15050 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015051
Damien Lespiau055e3932014-08-18 13:49:10 +010015052 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015053 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015054 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015055 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015056 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015057 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015058 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015059 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015060 }
15061
Jesse Barnesf42bb702013-12-16 16:34:23 -080015062 intel_init_dpio(dev);
15063
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015064 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015065
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015066 /* Just disable it once at startup */
15067 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015068 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015069
15070 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020015071 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080015072
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015073 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080015074 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015075 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015076
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015077 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080015078 if (!crtc->active)
15079 continue;
15080
Jesse Barnes46f297f2014-03-07 08:57:48 -080015081 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015082 * Note that reserving the BIOS fb up front prevents us
15083 * from stuffing other stolen allocations like the ring
15084 * on top. This prevents some ugliness at boot time, and
15085 * can even allow for smooth boot transitions if the BIOS
15086 * fb is large enough for the active pipe configuration.
15087 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015088 if (dev_priv->display.get_initial_plane_config) {
15089 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080015090 &crtc->plane_config);
15091 /*
15092 * If the fb is shared between multiple heads, we'll
15093 * just get the first one.
15094 */
Daniel Vetterf6936e22015-03-26 12:17:05 +010015095 intel_find_initial_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015096 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080015097 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015098}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015099
Daniel Vetter7fad7982012-07-04 17:51:47 +020015100static void intel_enable_pipe_a(struct drm_device *dev)
15101{
15102 struct intel_connector *connector;
15103 struct drm_connector *crt = NULL;
15104 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015105 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015106
15107 /* We can't just switch on the pipe A, we need to set things up with a
15108 * proper mode and output configuration. As a gross hack, enable pipe A
15109 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015110 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015111 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15112 crt = &connector->base;
15113 break;
15114 }
15115 }
15116
15117 if (!crt)
15118 return;
15119
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015120 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015121 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015122}
15123
Daniel Vetterfa555832012-10-10 23:14:00 +020015124static bool
15125intel_check_plane_mapping(struct intel_crtc *crtc)
15126{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015127 struct drm_device *dev = crtc->base.dev;
15128 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020015129 u32 reg, val;
15130
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015131 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015132 return true;
15133
15134 reg = DSPCNTR(!crtc->plane);
15135 val = I915_READ(reg);
15136
15137 if ((val & DISPLAY_PLANE_ENABLE) &&
15138 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15139 return false;
15140
15141 return true;
15142}
15143
Daniel Vetter24929352012-07-02 20:28:59 +020015144static void intel_sanitize_crtc(struct intel_crtc *crtc)
15145{
15146 struct drm_device *dev = crtc->base.dev;
15147 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020015148 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020015149
Daniel Vetter24929352012-07-02 20:28:59 +020015150 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015151 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015152 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15153
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015154 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015155 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015156 if (crtc->active) {
15157 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010015158 drm_crtc_vblank_on(&crtc->base);
15159 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015160
Daniel Vetter24929352012-07-02 20:28:59 +020015161 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015162 * disable the crtc (and hence change the state) if it is wrong. Note
15163 * that gen4+ has a fixed plane -> pipe mapping. */
15164 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015165 struct intel_connector *connector;
15166 bool plane;
15167
Daniel Vetter24929352012-07-02 20:28:59 +020015168 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15169 crtc->base.base.id);
15170
15171 /* Pipe has the wrong plane attached and the plane is active.
15172 * Temporarily change the plane mapping and disable everything
15173 * ... */
15174 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015175 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015176 crtc->plane = !plane;
Maarten Lankhorst1b509252015-06-01 12:49:48 +020015177 intel_crtc_control(&crtc->base, false);
Daniel Vetter24929352012-07-02 20:28:59 +020015178 crtc->plane = plane;
15179
15180 /* ... and break all links. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015181 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015182 if (connector->encoder->base.crtc != &crtc->base)
15183 continue;
15184
Egbert Eich7f1950f2014-04-25 10:56:22 +020015185 connector->base.dpms = DRM_MODE_DPMS_OFF;
15186 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015187 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015188 /* multiple connectors may have the same encoder:
15189 * handle them and break crtc link separately */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015190 for_each_intel_connector(dev, connector)
Egbert Eich7f1950f2014-04-25 10:56:22 +020015191 if (connector->encoder->base.crtc == &crtc->base) {
15192 connector->encoder->base.crtc = NULL;
15193 connector->encoder->connectors_active = false;
15194 }
Daniel Vetter24929352012-07-02 20:28:59 +020015195
15196 WARN_ON(crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080015197 crtc->base.state->enable = false;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015198 crtc->base.state->active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015199 crtc->base.enabled = false;
15200 }
Daniel Vetter24929352012-07-02 20:28:59 +020015201
Daniel Vetter7fad7982012-07-04 17:51:47 +020015202 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15203 crtc->pipe == PIPE_A && !crtc->active) {
15204 /* BIOS forgot to enable pipe A, this mostly happens after
15205 * resume. Force-enable the pipe to fix this, the update_dpms
15206 * call below we restore the pipe to the right state, but leave
15207 * the required bits on. */
15208 intel_enable_pipe_a(dev);
15209 }
15210
Daniel Vetter24929352012-07-02 20:28:59 +020015211 /* Adjust the state of the output pipe according to whether we
15212 * have active connectors/encoders. */
15213 intel_crtc_update_dpms(&crtc->base);
15214
Matt Roper83d65732015-02-25 13:12:16 -080015215 if (crtc->active != crtc->base.state->enable) {
Daniel Vetter24929352012-07-02 20:28:59 +020015216 struct intel_encoder *encoder;
15217
15218 /* This can happen either due to bugs in the get_hw_state
15219 * functions or because the pipe is force-enabled due to the
15220 * pipe A quirk. */
15221 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15222 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015223 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015224 crtc->active ? "enabled" : "disabled");
15225
Matt Roper83d65732015-02-25 13:12:16 -080015226 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015227 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015228 crtc->base.enabled = crtc->active;
15229
15230 /* Because we only establish the connector -> encoder ->
15231 * crtc links if something is active, this means the
15232 * crtc is now deactivated. Break the links. connector
15233 * -> encoder links are only establish when things are
15234 * actually up, hence no need to break them. */
15235 WARN_ON(crtc->active);
15236
15237 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
15238 WARN_ON(encoder->connectors_active);
15239 encoder->base.crtc = NULL;
15240 }
15241 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015242
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015243 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015244 /*
15245 * We start out with underrun reporting disabled to avoid races.
15246 * For correct bookkeeping mark this on active crtcs.
15247 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015248 * Also on gmch platforms we dont have any hardware bits to
15249 * disable the underrun reporting. Which means we need to start
15250 * out with underrun reporting disabled also on inactive pipes,
15251 * since otherwise we'll complain about the garbage we read when
15252 * e.g. coming up after runtime pm.
15253 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015254 * No protection against concurrent access is required - at
15255 * worst a fifo underrun happens which also sets this to false.
15256 */
15257 crtc->cpu_fifo_underrun_disabled = true;
15258 crtc->pch_fifo_underrun_disabled = true;
15259 }
Daniel Vetter24929352012-07-02 20:28:59 +020015260}
15261
15262static void intel_sanitize_encoder(struct intel_encoder *encoder)
15263{
15264 struct intel_connector *connector;
15265 struct drm_device *dev = encoder->base.dev;
15266
15267 /* We need to check both for a crtc link (meaning that the
15268 * encoder is active and trying to read from a pipe) and the
15269 * pipe itself being active. */
15270 bool has_active_crtc = encoder->base.crtc &&
15271 to_intel_crtc(encoder->base.crtc)->active;
15272
15273 if (encoder->connectors_active && !has_active_crtc) {
15274 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15275 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015276 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015277
15278 /* Connector is active, but has no active pipe. This is
15279 * fallout from our resume register restoring. Disable
15280 * the encoder manually again. */
15281 if (encoder->base.crtc) {
15282 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15283 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015284 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015285 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015286 if (encoder->post_disable)
15287 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015288 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015289 encoder->base.crtc = NULL;
15290 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015291
15292 /* Inconsistent output/port/pipe state happens presumably due to
15293 * a bug in one of the get_hw_state functions. Or someplace else
15294 * in our code, like the register restore mess on resume. Clamp
15295 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015296 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015297 if (connector->encoder != encoder)
15298 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015299 connector->base.dpms = DRM_MODE_DPMS_OFF;
15300 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015301 }
15302 }
15303 /* Enabled encoders without active connectors will be fixed in
15304 * the crtc fixup. */
15305}
15306
Imre Deak04098752014-02-18 00:02:16 +020015307void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015308{
15309 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015310 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015311
Imre Deak04098752014-02-18 00:02:16 +020015312 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15313 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15314 i915_disable_vga(dev);
15315 }
15316}
15317
15318void i915_redisable_vga(struct drm_device *dev)
15319{
15320 struct drm_i915_private *dev_priv = dev->dev_private;
15321
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015322 /* This function can be called both from intel_modeset_setup_hw_state or
15323 * at a very early point in our resume sequence, where the power well
15324 * structures are not yet restored. Since this function is at a very
15325 * paranoid "someone might have enabled VGA while we were not looking"
15326 * level, just check if the power well is enabled instead of trying to
15327 * follow the "don't touch the power well if we don't need it" policy
15328 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015329 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015330 return;
15331
Imre Deak04098752014-02-18 00:02:16 +020015332 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015333}
15334
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015335static bool primary_get_hw_state(struct intel_crtc *crtc)
15336{
15337 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
15338
15339 if (!crtc->active)
15340 return false;
15341
15342 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
15343}
15344
Daniel Vetter30e984d2013-06-05 13:34:17 +020015345static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015346{
15347 struct drm_i915_private *dev_priv = dev->dev_private;
15348 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015349 struct intel_crtc *crtc;
15350 struct intel_encoder *encoder;
15351 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015352 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015353
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015354 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015355 struct drm_plane *primary = crtc->base.primary;
15356 struct intel_plane_state *plane_state;
15357
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015358 memset(crtc->config, 0, sizeof(*crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020015359
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015360 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020015361
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015362 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015363 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015364
Matt Roper83d65732015-02-25 13:12:16 -080015365 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015366 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015367 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015368
15369 plane_state = to_intel_plane_state(primary->state);
15370 plane_state->visible = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015371
15372 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15373 crtc->base.base.id,
15374 crtc->active ? "enabled" : "disabled");
15375 }
15376
Daniel Vetter53589012013-06-05 13:34:16 +020015377 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15378 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15379
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015380 pll->on = pll->get_hw_state(dev_priv, pll,
15381 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015382 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015383 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015384 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015385 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015386 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015387 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015388 }
Daniel Vetter53589012013-06-05 13:34:16 +020015389 }
Daniel Vetter53589012013-06-05 13:34:16 +020015390
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015391 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015392 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015393
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015394 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015395 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015396 }
15397
Damien Lespiaub2784e12014-08-05 11:29:37 +010015398 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015399 pipe = 0;
15400
15401 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015402 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15403 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015404 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015405 } else {
15406 encoder->base.crtc = NULL;
15407 }
15408
15409 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015410 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015411 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015412 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015413 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015414 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015415 }
15416
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015417 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015418 if (connector->get_hw_state(connector)) {
15419 connector->base.dpms = DRM_MODE_DPMS_ON;
15420 connector->encoder->connectors_active = true;
15421 connector->base.encoder = &connector->encoder->base;
15422 } else {
15423 connector->base.dpms = DRM_MODE_DPMS_OFF;
15424 connector->base.encoder = NULL;
15425 }
15426 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15427 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015428 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015429 connector->base.encoder ? "enabled" : "disabled");
15430 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015431}
15432
15433/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
15434 * and i915 state tracking structures. */
15435void intel_modeset_setup_hw_state(struct drm_device *dev,
15436 bool force_restore)
15437{
15438 struct drm_i915_private *dev_priv = dev->dev_private;
15439 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015440 struct intel_crtc *crtc;
15441 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015442 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015443
15444 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015445
Jesse Barnesbabea612013-06-26 18:57:38 +030015446 /*
15447 * Now that we have the config, copy it to each CRTC struct
15448 * Note that this could go away if we move to using crtc_config
15449 * checking everywhere.
15450 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015451 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020015452 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015453 intel_mode_from_pipe_config(&crtc->base.mode,
15454 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030015455 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
15456 crtc->base.base.id);
15457 drm_mode_debug_printmodeline(&crtc->base.mode);
15458 }
15459 }
15460
Daniel Vetter24929352012-07-02 20:28:59 +020015461 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015462 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015463 intel_sanitize_encoder(encoder);
15464 }
15465
Damien Lespiau055e3932014-08-18 13:49:10 +010015466 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015467 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15468 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015469 intel_dump_pipe_config(crtc, crtc->config,
15470 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015471 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015472
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015473 intel_modeset_update_connector_atomic_state(dev);
15474
Daniel Vetter35c95372013-07-17 06:55:04 +020015475 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15476 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15477
15478 if (!pll->on || pll->active)
15479 continue;
15480
15481 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15482
15483 pll->disable(dev_priv, pll);
15484 pll->on = false;
15485 }
15486
Pradeep Bhat30789992014-11-04 17:06:45 +000015487 if (IS_GEN9(dev))
15488 skl_wm_get_hw_state(dev);
15489 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015490 ilk_wm_get_hw_state(dev);
15491
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015492 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015493 i915_redisable_vga(dev);
15494
Daniel Vetterf30da182013-04-11 20:22:50 +020015495 /*
15496 * We need to use raw interfaces for restoring state to avoid
15497 * checking (bogus) intermediate states.
15498 */
Damien Lespiau055e3932014-08-18 13:49:10 +010015499 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070015500 struct drm_crtc *crtc =
15501 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020015502
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020015503 intel_crtc_restore_mode(crtc);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015504 }
15505 } else {
15506 intel_modeset_update_staged_output_state(dev);
15507 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015508
15509 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015510}
15511
15512void intel_modeset_gem_init(struct drm_device *dev)
15513{
Jesse Barnes92122782014-10-09 12:57:42 -070015514 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015515 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015516 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015517 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015518
Imre Deakae484342014-03-31 15:10:44 +030015519 mutex_lock(&dev->struct_mutex);
15520 intel_init_gt_powersave(dev);
15521 mutex_unlock(&dev->struct_mutex);
15522
Jesse Barnes92122782014-10-09 12:57:42 -070015523 /*
15524 * There may be no VBT; and if the BIOS enabled SSC we can
15525 * just keep using it to avoid unnecessary flicker. Whereas if the
15526 * BIOS isn't using it, don't assume it will work even if the VBT
15527 * indicates as much.
15528 */
15529 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
15530 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15531 DREF_SSC1_ENABLE);
15532
Chris Wilson1833b132012-05-09 11:56:28 +010015533 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015534
15535 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015536
15537 /*
15538 * Make sure any fbs we allocated at startup are properly
15539 * pinned & fenced. When we do the allocation it's too early
15540 * for this.
15541 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015542 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015543 obj = intel_fb_obj(c->primary->fb);
15544 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015545 continue;
15546
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015547 mutex_lock(&dev->struct_mutex);
15548 ret = intel_pin_and_fence_fb_obj(c->primary,
15549 c->primary->fb,
15550 c->primary->state,
15551 NULL);
15552 mutex_unlock(&dev->struct_mutex);
15553 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015554 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15555 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015556 drm_framebuffer_unreference(c->primary->fb);
15557 c->primary->fb = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015558 update_state_fb(c->primary);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015559 }
15560 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015561
15562 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015563}
15564
Imre Deak4932e2c2014-02-11 17:12:48 +020015565void intel_connector_unregister(struct intel_connector *intel_connector)
15566{
15567 struct drm_connector *connector = &intel_connector->base;
15568
15569 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015570 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015571}
15572
Jesse Barnes79e53942008-11-07 14:24:08 -080015573void intel_modeset_cleanup(struct drm_device *dev)
15574{
Jesse Barnes652c3932009-08-17 13:31:43 -070015575 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015576 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015577
Imre Deak2eb52522014-11-19 15:30:05 +020015578 intel_disable_gt_powersave(dev);
15579
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015580 intel_backlight_unregister(dev);
15581
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015582 /*
15583 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015584 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015585 * experience fancy races otherwise.
15586 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015587 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015588
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015589 /*
15590 * Due to the hpd irq storm handling the hotplug work can re-arm the
15591 * poll handlers. Hence disable polling after hpd handling is shut down.
15592 */
Keith Packardf87ea762010-10-03 19:36:26 -070015593 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015594
Jesse Barnes652c3932009-08-17 13:31:43 -070015595 mutex_lock(&dev->struct_mutex);
15596
Jesse Barnes723bfd72010-10-07 16:01:13 -070015597 intel_unregister_dsm_handler();
15598
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020015599 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015600
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015601 mutex_unlock(&dev->struct_mutex);
15602
Chris Wilson1630fe72011-07-08 12:22:42 +010015603 /* flush any delayed tasks or pending work */
15604 flush_scheduled_work();
15605
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015606 /* destroy the backlight and sysfs files before encoders/connectors */
15607 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015608 struct intel_connector *intel_connector;
15609
15610 intel_connector = to_intel_connector(connector);
15611 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015612 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015613
Jesse Barnes79e53942008-11-07 14:24:08 -080015614 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015615
15616 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015617
15618 mutex_lock(&dev->struct_mutex);
15619 intel_cleanup_gt_powersave(dev);
15620 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015621}
15622
Dave Airlie28d52042009-09-21 14:33:58 +100015623/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015624 * Return which encoder is currently attached for connector.
15625 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015626struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015627{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015628 return &intel_attached_encoder(connector)->base;
15629}
Jesse Barnes79e53942008-11-07 14:24:08 -080015630
Chris Wilsondf0e9242010-09-09 16:20:55 +010015631void intel_connector_attach_encoder(struct intel_connector *connector,
15632 struct intel_encoder *encoder)
15633{
15634 connector->encoder = encoder;
15635 drm_mode_connector_attach_encoder(&connector->base,
15636 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015637}
Dave Airlie28d52042009-09-21 14:33:58 +100015638
15639/*
15640 * set vga decode state - true == enable VGA decode
15641 */
15642int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15643{
15644 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015645 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015646 u16 gmch_ctrl;
15647
Chris Wilson75fa0412014-02-07 18:37:02 -020015648 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15649 DRM_ERROR("failed to read control word\n");
15650 return -EIO;
15651 }
15652
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015653 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15654 return 0;
15655
Dave Airlie28d52042009-09-21 14:33:58 +100015656 if (state)
15657 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15658 else
15659 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015660
15661 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15662 DRM_ERROR("failed to write control word\n");
15663 return -EIO;
15664 }
15665
Dave Airlie28d52042009-09-21 14:33:58 +100015666 return 0;
15667}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015668
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015669struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015670
15671 u32 power_well_driver;
15672
Chris Wilson63b66e52013-08-08 15:12:06 +020015673 int num_transcoders;
15674
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015675 struct intel_cursor_error_state {
15676 u32 control;
15677 u32 position;
15678 u32 base;
15679 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015680 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015681
15682 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015683 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015684 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015685 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015686 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015687
15688 struct intel_plane_error_state {
15689 u32 control;
15690 u32 stride;
15691 u32 size;
15692 u32 pos;
15693 u32 addr;
15694 u32 surface;
15695 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015696 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015697
15698 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015699 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015700 enum transcoder cpu_transcoder;
15701
15702 u32 conf;
15703
15704 u32 htotal;
15705 u32 hblank;
15706 u32 hsync;
15707 u32 vtotal;
15708 u32 vblank;
15709 u32 vsync;
15710 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015711};
15712
15713struct intel_display_error_state *
15714intel_display_capture_error_state(struct drm_device *dev)
15715{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015716 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015717 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015718 int transcoders[] = {
15719 TRANSCODER_A,
15720 TRANSCODER_B,
15721 TRANSCODER_C,
15722 TRANSCODER_EDP,
15723 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015724 int i;
15725
Chris Wilson63b66e52013-08-08 15:12:06 +020015726 if (INTEL_INFO(dev)->num_pipes == 0)
15727 return NULL;
15728
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015729 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015730 if (error == NULL)
15731 return NULL;
15732
Imre Deak190be112013-11-25 17:15:31 +020015733 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015734 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15735
Damien Lespiau055e3932014-08-18 13:49:10 +010015736 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015737 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015738 __intel_display_power_is_enabled(dev_priv,
15739 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015740 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015741 continue;
15742
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015743 error->cursor[i].control = I915_READ(CURCNTR(i));
15744 error->cursor[i].position = I915_READ(CURPOS(i));
15745 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015746
15747 error->plane[i].control = I915_READ(DSPCNTR(i));
15748 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015749 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015750 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015751 error->plane[i].pos = I915_READ(DSPPOS(i));
15752 }
Paulo Zanonica291362013-03-06 20:03:14 -030015753 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15754 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015755 if (INTEL_INFO(dev)->gen >= 4) {
15756 error->plane[i].surface = I915_READ(DSPSURF(i));
15757 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15758 }
15759
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015760 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015761
Sonika Jindal3abfce72014-07-21 15:23:43 +053015762 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030015763 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015764 }
15765
15766 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15767 if (HAS_DDI(dev_priv->dev))
15768 error->num_transcoders++; /* Account for eDP. */
15769
15770 for (i = 0; i < error->num_transcoders; i++) {
15771 enum transcoder cpu_transcoder = transcoders[i];
15772
Imre Deakddf9c532013-11-27 22:02:02 +020015773 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015774 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015775 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015776 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015777 continue;
15778
Chris Wilson63b66e52013-08-08 15:12:06 +020015779 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15780
15781 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15782 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15783 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15784 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15785 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15786 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15787 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015788 }
15789
15790 return error;
15791}
15792
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015793#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15794
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015795void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015796intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015797 struct drm_device *dev,
15798 struct intel_display_error_state *error)
15799{
Damien Lespiau055e3932014-08-18 13:49:10 +010015800 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015801 int i;
15802
Chris Wilson63b66e52013-08-08 15:12:06 +020015803 if (!error)
15804 return;
15805
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015806 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015807 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015808 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015809 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015810 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015811 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015812 err_printf(m, " Power: %s\n",
15813 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015814 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015815 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015816
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015817 err_printf(m, "Plane [%d]:\n", i);
15818 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15819 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015820 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015821 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15822 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015823 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015824 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015825 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015826 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015827 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15828 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015829 }
15830
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015831 err_printf(m, "Cursor [%d]:\n", i);
15832 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15833 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15834 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015835 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015836
15837 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015838 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015839 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015840 err_printf(m, " Power: %s\n",
15841 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015842 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15843 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15844 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15845 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15846 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15847 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15848 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15849 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015850}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015851
15852void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15853{
15854 struct intel_crtc *crtc;
15855
15856 for_each_intel_crtc(dev, crtc) {
15857 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015858
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015859 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015860
15861 work = crtc->unpin_work;
15862
15863 if (work && work->event &&
15864 work->event->base.file_priv == file) {
15865 kfree(work->event);
15866 work->event = NULL;
15867 }
15868
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015869 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015870 }
15871}