blob: 9a7e34aa7b8a7349faca329a6051838a7200e3a2 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
33 // The GPR register class that can hold the write mask. Use GR8 for fewer
34 // than 8 elements. Use shift-right and equal to work around the lack of
35 // !lt in tablegen.
36 RegisterClass MRC =
37 !cast<RegisterClass>("GR" #
38 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
39
40 // Suffix used in the instruction mnemonic.
41 string Suffix = suffix;
42
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000043 // VTName is a string name for vector VT. For vector types it will be
44 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
45 // It is a little bit complex for scalar types, where NumElts = 1.
46 // In this case we build v4f32 or v2f64
47 string VTName = "v" # !if (!eq (NumElts, 1),
48 !if (!eq (EltVT.Size, 32), 4,
49 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000050
Adam Nemet5ed17da2014-08-21 19:50:07 +000051 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000053
54 string EltTypeName = !cast<string>(EltVT);
55 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
57 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000058
59 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000061
62 // Size of RC in bits, e.g. 512 for VR512.
63 int Size = VT.Size;
64
65 // The corresponding memory operand, e.g. i512mem for VR512.
66 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
68
69 // Load patterns
70 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
71 // due to load promotion during legalization
72 PatFrag LdFrag = !cast<PatFrag>("load" #
73 !if (!eq (TypeVariantName, "i"),
74 !if (!eq (Size, 128), "v2i64",
75 !if (!eq (Size, 256), "v4i64",
76 VTName)), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
79 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
Michael Liao66233b72015-08-06 09:06:20 +000082 !if (!eq (Size, 512),
Elena Demikhovsky2689d782015-03-02 12:46:21 +000083 !if (!eq (EltSize, 64), "v8i64", "v16i32"),
84 VTName))), VTName));
85
Robert Khasanov2ea081d2014-08-25 14:49:34 +000086 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000087
88 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000089 // Note: For EltSize < 32, FloatVT is illegal and TableGen
90 // fails to compile, so we choose FloatVT = VT
91 ValueType FloatVT = !cast<ValueType>(
92 !if (!eq (!srl(EltSize,5),0),
93 VTName,
94 !if (!eq(TypeVariantName, "i"),
95 "v" # NumElts # "f" # EltSize,
96 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000097
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000098 ValueType IntVT = !cast<ValueType>(
99 !if (!eq (!srl(EltSize,5),0),
100 VTName,
101 !if (!eq(TypeVariantName, "f"),
102 "v" # NumElts # "i" # EltSize,
103 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000104 // The string to specify embedded broadcast in assembly.
105 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000106
Adam Nemet449b3f02014-10-15 23:42:09 +0000107 // 8-bit compressed displacement tuple/subvector format. This is only
108 // defined for NumElts <= 8.
109 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
110 !cast<CD8VForm>("CD8VT" # NumElts), ?);
111
Adam Nemet55536c62014-09-25 23:48:45 +0000112 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
113 !if (!eq (Size, 256), sub_ymm, ?));
114
115 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
116 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
117 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000118
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000119 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
120
Adam Nemet09377232014-10-08 23:25:31 +0000121 // A vector type of the same width with element type i32. This is used to
122 // create the canonical constant zero node ImmAllZerosV.
123 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
124 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000125
126 string ZSuffix = !if (!eq (Size, 128), "Z128",
127 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000128}
129
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000130def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
131def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000132def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
133def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000134def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
135def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000137// "x" in v32i8x_info means RC = VR256X
138def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
139def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
140def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
141def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000142def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
143def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000144
145def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
146def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
147def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
148def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000149def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
150def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000151
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000152// We map scalar types to the smallest (128-bit) vector type
153// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000154def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
155def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000156def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
157def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
158
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000159class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
160 X86VectorVTInfo i128> {
161 X86VectorVTInfo info512 = i512;
162 X86VectorVTInfo info256 = i256;
163 X86VectorVTInfo info128 = i128;
164}
165
166def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
167 v16i8x_info>;
168def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
169 v8i16x_info>;
170def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
171 v4i32x_info>;
172def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
173 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000174def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
175 v4f32x_info>;
176def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
177 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000178
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000179// This multiclass generates the masking variants from the non-masking
180// variant. It only provides the assembly pieces for the masking variants.
181// It assumes custom ISel patterns for masking which can be provided as
182// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000183multiclass AVX512_maskable_custom<bits<8> O, Format F,
184 dag Outs,
185 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
186 string OpcodeStr,
187 string AttSrcAsm, string IntelSrcAsm,
188 list<dag> Pattern,
189 list<dag> MaskingPattern,
190 list<dag> ZeroMaskingPattern,
191 string MaskingConstraint = "",
192 InstrItinClass itin = NoItinerary,
193 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000194 let isCommutable = IsCommutable in
195 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000196 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000197 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000198 Pattern, itin>;
199
200 // Prefer over VMOV*rrk Pat<>
201 let AddedComplexity = 20 in
202 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000203 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
204 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000205 MaskingPattern, itin>,
206 EVEX_K {
207 // In case of the 3src subclass this is overridden with a let.
208 string Constraints = MaskingConstraint;
209 }
210 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
211 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000212 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
213 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000214 ZeroMaskingPattern,
215 itin>,
216 EVEX_KZ;
217}
218
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000219
Adam Nemet34801422014-10-08 23:25:39 +0000220// Common base class of AVX512_maskable and AVX512_maskable_3src.
221multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
222 dag Outs,
223 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
224 string OpcodeStr,
225 string AttSrcAsm, string IntelSrcAsm,
226 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000227 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000228 string MaskingConstraint = "",
229 InstrItinClass itin = NoItinerary,
230 bit IsCommutable = 0> :
231 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
232 AttSrcAsm, IntelSrcAsm,
233 [(set _.RC:$dst, RHS)],
234 [(set _.RC:$dst, MaskingRHS)],
235 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000236 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000237 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000238
Adam Nemet2e91ee52014-08-14 17:13:19 +0000239// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000240// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000241// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000242multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
243 dag Outs, dag Ins, string OpcodeStr,
244 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000245 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000246 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000247 bit IsCommutable = 0> :
248 AVX512_maskable_common<O, F, _, Outs, Ins,
249 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
250 !con((ins _.KRCWM:$mask), Ins),
251 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000252 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000253 "$src0 = $dst", itin, IsCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000254
255// This multiclass generates the unconditional/non-masking, the masking and
256// the zero-masking variant of the scalar instruction.
257multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
258 dag Outs, dag Ins, string OpcodeStr,
259 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000260 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000261 InstrItinClass itin = NoItinerary,
262 bit IsCommutable = 0> :
263 AVX512_maskable_common<O, F, _, Outs, Ins,
264 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
265 !con((ins _.KRCWM:$mask), Ins),
266 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
267 (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000268 "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000269
Adam Nemet34801422014-10-08 23:25:39 +0000270// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000271// ($src1) is already tied to $dst so we just use that for the preserved
272// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
273// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000274multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
275 dag Outs, dag NonTiedIns, string OpcodeStr,
276 string AttSrcAsm, string IntelSrcAsm,
277 dag RHS> :
278 AVX512_maskable_common<O, F, _, Outs,
279 !con((ins _.RC:$src1), NonTiedIns),
280 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
281 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
282 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
283 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000284
Craig Topperaad5f112015-11-30 00:13:24 +0000285// Similar to AVX512_maskable_3rc but in this case the input VT for the tied
286// operand differs from the output VT. This requires a bitconvert on
287// the preserved vector going into the vselect.
288multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
289 X86VectorVTInfo InVT,
290 dag Outs, dag NonTiedIns, string OpcodeStr,
291 string AttSrcAsm, string IntelSrcAsm,
292 dag RHS> :
293 AVX512_maskable_common<O, F, OutVT, Outs,
294 !con((ins InVT.RC:$src1), NonTiedIns),
295 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
296 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
297 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
298 (vselect InVT.KRCWM:$mask, RHS,
299 (bitconvert InVT.RC:$src1))>;
300
Igor Breger15820b02015-07-01 13:24:28 +0000301multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
302 dag Outs, dag NonTiedIns, string OpcodeStr,
303 string AttSrcAsm, string IntelSrcAsm,
304 dag RHS> :
305 AVX512_maskable_common<O, F, _, Outs,
306 !con((ins _.RC:$src1), NonTiedIns),
307 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
308 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
309 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000310 (X86select _.KRCWM:$mask, RHS, _.RC:$src1), X86select>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000311
Adam Nemet34801422014-10-08 23:25:39 +0000312multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
313 dag Outs, dag Ins,
314 string OpcodeStr,
315 string AttSrcAsm, string IntelSrcAsm,
316 list<dag> Pattern> :
317 AVX512_maskable_custom<O, F, Outs, Ins,
318 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
319 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000320 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000321 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000322
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000323
324// Instruction with mask that puts result in mask register,
325// like "compare" and "vptest"
326multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
327 dag Outs,
328 dag Ins, dag MaskingIns,
329 string OpcodeStr,
330 string AttSrcAsm, string IntelSrcAsm,
331 list<dag> Pattern,
Craig Topper156622a2016-01-11 00:44:56 +0000332 list<dag> MaskingPattern> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000333 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000334 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
335 "$dst, "#IntelSrcAsm#"}",
336 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000337
338 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000339 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
340 "$dst {${mask}}, "#IntelSrcAsm#"}",
341 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000342}
343
344multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
345 dag Outs,
346 dag Ins, dag MaskingIns,
347 string OpcodeStr,
348 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000349 dag RHS, dag MaskingRHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000350 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
351 AttSrcAsm, IntelSrcAsm,
352 [(set _.KRC:$dst, RHS)],
Craig Topper156622a2016-01-11 00:44:56 +0000353 [(set _.KRC:$dst, MaskingRHS)]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000354
355multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
356 dag Outs, dag Ins, string OpcodeStr,
357 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000358 dag RHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000359 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
360 !con((ins _.KRCWM:$mask), Ins),
361 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper156622a2016-01-11 00:44:56 +0000362 (and _.KRCWM:$mask, RHS)>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000363
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000364multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
365 dag Outs, dag Ins, string OpcodeStr,
366 string AttSrcAsm, string IntelSrcAsm> :
367 AVX512_maskable_custom_cmp<O, F, Outs,
368 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000369 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000370
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000371// Bitcasts between 512-bit vector types. Return the original type since
372// no instruction is needed for the conversion
373let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000374 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000375 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000376 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
377 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
378 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000379 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000380 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
381 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
382 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000383 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000384 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000385 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
386 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000387 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000388 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
389 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000390 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000391 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
392 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000393 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000394 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
395 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
396 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
397 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
398 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
399 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
400 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
401 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
402 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
403 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
404 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000405
406 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
407 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
408 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
409 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
410 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
411 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
412 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
413 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
414 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
415 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
416 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
417 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
418 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
419 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
420 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
421 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
422 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
423 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
424 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
425 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
426 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
427 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
428 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
429 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
430 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
431 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
432 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
433 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
434 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
435 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
436
437// Bitcasts between 256-bit vector types. Return the original type since
438// no instruction is needed for the conversion
439 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
440 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
441 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
442 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
443 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
444 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
445 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
446 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
447 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
448 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
449 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
450 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
451 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
452 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
453 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
454 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
455 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
456 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
457 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
458 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
459 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
460 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
461 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
462 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
463 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
464 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
465 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
466 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
467 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
468 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
469}
470
471//
472// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
473//
474
475let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
476 isPseudo = 1, Predicates = [HasAVX512] in {
477def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
478 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
479}
480
Craig Topperfb1746b2014-01-30 06:03:19 +0000481let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000482def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
483def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
484def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000485}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000486
487//===----------------------------------------------------------------------===//
488// AVX-512 - VECTOR INSERT
489//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000490multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
491 PatFrag vinsert_insert> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000492 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000493 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
494 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
495 "vinsert" # From.EltTypeName # "x" # From.NumElts,
496 "$src3, $src2, $src1", "$src1, $src2, $src3",
497 (vinsert_insert:$src3 (To.VT To.RC:$src1),
498 (From.VT From.RC:$src2),
499 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000500
Igor Breger0ede3cb2015-09-20 06:52:42 +0000501 let mayLoad = 1 in
502 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
503 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
504 "vinsert" # From.EltTypeName # "x" # From.NumElts,
505 "$src3, $src2, $src1", "$src1, $src2, $src3",
506 (vinsert_insert:$src3 (To.VT To.RC:$src1),
507 (From.VT (bitconvert (From.LdFrag addr:$src2))),
508 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
509 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000510 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000511}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000512
Igor Breger0ede3cb2015-09-20 06:52:42 +0000513multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
514 X86VectorVTInfo To, PatFrag vinsert_insert,
515 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
516 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000517 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000518 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
519 (To.VT (!cast<Instruction>(InstrStr#"rr")
520 To.RC:$src1, From.RC:$src2,
521 (INSERT_get_vinsert_imm To.RC:$ins)))>;
522
523 def : Pat<(vinsert_insert:$ins
524 (To.VT To.RC:$src1),
525 (From.VT (bitconvert (From.LdFrag addr:$src2))),
526 (iPTR imm)),
527 (To.VT (!cast<Instruction>(InstrStr#"rm")
528 To.RC:$src1, addr:$src2,
529 (INSERT_get_vinsert_imm To.RC:$ins)))>;
530 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000531}
532
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000533multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
534 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000535
536 let Predicates = [HasVLX] in
537 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
538 X86VectorVTInfo< 4, EltVT32, VR128X>,
539 X86VectorVTInfo< 8, EltVT32, VR256X>,
540 vinsert128_insert>, EVEX_V256;
541
542 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000543 X86VectorVTInfo< 4, EltVT32, VR128X>,
544 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000545 vinsert128_insert>, EVEX_V512;
546
547 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000548 X86VectorVTInfo< 4, EltVT64, VR256X>,
549 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000550 vinsert256_insert>, VEX_W, EVEX_V512;
551
552 let Predicates = [HasVLX, HasDQI] in
553 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
554 X86VectorVTInfo< 2, EltVT64, VR128X>,
555 X86VectorVTInfo< 4, EltVT64, VR256X>,
556 vinsert128_insert>, VEX_W, EVEX_V256;
557
558 let Predicates = [HasDQI] in {
559 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
560 X86VectorVTInfo< 2, EltVT64, VR128X>,
561 X86VectorVTInfo< 8, EltVT64, VR512>,
562 vinsert128_insert>, VEX_W, EVEX_V512;
563
564 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
565 X86VectorVTInfo< 8, EltVT32, VR256X>,
566 X86VectorVTInfo<16, EltVT32, VR512>,
567 vinsert256_insert>, EVEX_V512;
568 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000569}
570
Adam Nemet4e2ef472014-10-02 23:18:28 +0000571defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
572defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000573
Igor Breger0ede3cb2015-09-20 06:52:42 +0000574// Codegen pattern with the alternative types,
575// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
576defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
577 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
578defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
579 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
580
581defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
582 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
583defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
584 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
585
586defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
587 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
588defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
589 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
590
591// Codegen pattern with the alternative types insert VEC128 into VEC256
592defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
593 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
594defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
595 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
596// Codegen pattern with the alternative types insert VEC128 into VEC512
597defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
598 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
599defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
600 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
601// Codegen pattern with the alternative types insert VEC256 into VEC512
602defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
603 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
604defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
605 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
606
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000607// vinsertps - insert f32 to XMM
608def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000609 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000610 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000611 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000612 EVEX_4V;
613def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000614 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000615 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000616 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000617 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
618 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
619
620//===----------------------------------------------------------------------===//
621// AVX-512 VECTOR EXTRACT
622//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000623
Igor Breger7f69a992015-09-10 12:54:54 +0000624multiclass vextract_for_size_first_position_lowering<X86VectorVTInfo From,
625 X86VectorVTInfo To> {
626 // A subvector extract from the first vector position is
Renato Golindb7ea862015-09-09 19:44:40 +0000627 // a subregister copy that needs no instruction.
Igor Breger7f69a992015-09-10 12:54:54 +0000628 def NAME # To.NumElts:
629 Pat<(To.VT (extract_subvector (From.VT From.RC:$src),(iPTR 0))),
630 (To.VT (EXTRACT_SUBREG (From.VT From.RC:$src), To.SubRegIdx))>;
631}
Renato Golindb7ea862015-09-09 19:44:40 +0000632
Igor Breger7f69a992015-09-10 12:54:54 +0000633multiclass vextract_for_size<int Opcode,
634 X86VectorVTInfo From, X86VectorVTInfo To,
635 PatFrag vextract_extract> :
636 vextract_for_size_first_position_lowering<From, To> {
637
638 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
639 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
640 // vextract_extract), we interesting only in patterns without mask,
641 // intrinsics pattern match generated bellow.
642 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
643 (ins From.RC:$src1, i32u8imm:$idx),
644 "vextract" # To.EltTypeName # "x" # To.NumElts,
645 "$idx, $src1", "$src1, $idx",
646 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
647 (iPTR imm)))]>,
648 AVX512AIi8Base, EVEX;
649 let mayStore = 1 in {
650 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
651 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$src2),
652 "vextract" # To.EltTypeName # "x" # To.NumElts #
653 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
654 []>, EVEX;
655
656 def rmk : AVX512AIi8<Opcode, MRMDestMem, (outs),
657 (ins To.MemOp:$dst, To.KRCWM:$mask,
658 From.RC:$src1, i32u8imm:$src2),
659 "vextract" # To.EltTypeName # "x" # To.NumElts #
660 "\t{$src2, $src1, $dst {${mask}}|"
661 "$dst {${mask}}, $src1, $src2}",
662 []>, EVEX_K, EVEX;
663 }//mayStore = 1
664 }
Renato Golindb7ea862015-09-09 19:44:40 +0000665
666 // Intrinsic call with masking.
667 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000668 "x" # To.NumElts # "_" # From.Size)
669 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
670 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
671 From.ZSuffix # "rrk")
672 To.RC:$src0,
673 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
674 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000675
676 // Intrinsic call with zero-masking.
677 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000678 "x" # To.NumElts # "_" # From.Size)
679 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
680 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
681 From.ZSuffix # "rrkz")
682 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
683 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000684
685 // Intrinsic call without masking.
686 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000687 "x" # To.NumElts # "_" # From.Size)
688 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
689 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
690 From.ZSuffix # "rr")
691 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000692}
693
Igor Bregerdefab3c2015-10-08 12:55:01 +0000694// Codegen pattern for the alternative types
695multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
696 X86VectorVTInfo To, PatFrag vextract_extract,
697 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> :
698 vextract_for_size_first_position_lowering<From, To> {
Igor Breger7f69a992015-09-10 12:54:54 +0000699
Igor Bregerdefab3c2015-10-08 12:55:01 +0000700 let Predicates = p in
701 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
702 (To.VT (!cast<Instruction>(InstrStr#"rr")
703 From.RC:$src1,
704 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Igor Breger7f69a992015-09-10 12:54:54 +0000705}
706
707multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000708 ValueType EltVT64, int Opcode256> {
709 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000710 X86VectorVTInfo<16, EltVT32, VR512>,
711 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000712 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000713 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000714 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000715 X86VectorVTInfo< 8, EltVT64, VR512>,
716 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000717 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000718 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
719 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000720 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000721 X86VectorVTInfo< 8, EltVT32, VR256X>,
722 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000723 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000724 EVEX_V256, EVEX_CD8<32, CD8VT4>;
725 let Predicates = [HasVLX, HasDQI] in
726 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
727 X86VectorVTInfo< 4, EltVT64, VR256X>,
728 X86VectorVTInfo< 2, EltVT64, VR128X>,
729 vextract128_extract>,
730 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
731 let Predicates = [HasDQI] in {
732 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
733 X86VectorVTInfo< 8, EltVT64, VR512>,
734 X86VectorVTInfo< 2, EltVT64, VR128X>,
735 vextract128_extract>,
736 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
737 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
738 X86VectorVTInfo<16, EltVT32, VR512>,
739 X86VectorVTInfo< 8, EltVT32, VR256X>,
740 vextract256_extract>,
741 EVEX_V512, EVEX_CD8<32, CD8VT8>;
742 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000743}
744
Adam Nemet55536c62014-09-25 23:48:45 +0000745defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
746defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000747
Igor Bregerdefab3c2015-10-08 12:55:01 +0000748// extract_subvector codegen patterns with the alternative types.
749// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
750defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
751 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
752defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
753 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
754
755defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000756 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000757defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
758 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
759
760defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
761 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
762defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
763 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
764
765// Codegen pattern with the alternative types extract VEC128 from VEC512
766defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
767 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
768defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
769 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
770// Codegen pattern with the alternative types extract VEC256 from VEC512
771defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
772 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
773defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
774 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
775
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000776// A 128-bit subvector insert to the first 512-bit vector position
777// is a subregister copy that needs no instruction.
778def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
779 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
780 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
781 sub_ymm)>;
782def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
783 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
784 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
785 sub_ymm)>;
786def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
787 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
788 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
789 sub_ymm)>;
790def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
791 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
792 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
793 sub_ymm)>;
794
795def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
796 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
797def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
798 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
799def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
800 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
801def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
802 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregercbb95502015-10-18 09:56:39 +0000803def : Pat<(insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0)),
804 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
805def : Pat<(insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0)),
806 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000807
808// vextractps - extract 32 bits from XMM
809def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000810 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000811 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000812 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
813 EVEX;
814
815def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000816 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000817 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000818 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000819 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000820
821//===---------------------------------------------------------------------===//
822// AVX-512 BROADCAST
823//---
Robert Khasanovaf318f72014-10-30 14:21:47 +0000824
Igor Breger21296d22015-10-20 11:56:42 +0000825multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
826 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
827
828 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
829 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
830 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
831 T8PD, EVEX;
832 let mayLoad = 1 in
833 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
834 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
835 (DestInfo.VT (X86VBroadcast
836 (SrcInfo.ScalarLdFrag addr:$src)))>,
837 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000838}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000839
Igor Breger21296d22015-10-20 11:56:42 +0000840multiclass avx512_fp_broadcast_vl<bits<8> opc, string OpcodeStr,
841 AVX512VLVectorVTInfo _> {
842 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
Robert Khasanovaf318f72014-10-30 14:21:47 +0000843 EVEX_V512;
844
845 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000846 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
847 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000848 }
849}
850
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000851let ExeDomain = SSEPackedSingle in {
Igor Breger21296d22015-10-20 11:56:42 +0000852 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, "vbroadcastss",
853 avx512vl_f32_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000854 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000855 defm VBROADCASTSSZ128 : avx512_broadcast_rm<0x18, "vbroadcastss",
856 v4f32x_info, v4f32x_info>, EVEX_V128;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000857 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000858}
859
860let ExeDomain = SSEPackedDouble in {
Igor Breger21296d22015-10-20 11:56:42 +0000861 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, "vbroadcastsd",
862 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000863}
864
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000865// avx512_broadcast_pat introduces patterns for broadcast with a scalar argument.
Michael Liao66233b72015-08-06 09:06:20 +0000866// Later, we can canonize broadcast instructions before ISel phase and
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000867// eliminate additional patterns on ISel.
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000868// SrcRC_v and SrcRC_s are RegisterClasses for vector and scalar
869// representations of source
870multiclass avx512_broadcast_pat<string InstName, SDNode OpNode,
871 X86VectorVTInfo _, RegisterClass SrcRC_v,
872 RegisterClass SrcRC_s> {
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000873 def : Pat<(_.VT (OpNode (_.EltVT SrcRC_s:$src))),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000874 (!cast<Instruction>(InstName##"r")
875 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
876
877 let AddedComplexity = 30 in {
878 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000879 (OpNode (_.EltVT SrcRC_s:$src)), _.RC:$src0)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000880 (!cast<Instruction>(InstName##"rk") _.RC:$src0, _.KRCWM:$mask,
881 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
882
883 def : Pat<(_.VT(vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000884 (OpNode (_.EltVT SrcRC_s:$src)), _.ImmAllZerosV)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000885 (!cast<Instruction>(InstName##"rkz") _.KRCWM:$mask,
886 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
887 }
888}
889
890defm : avx512_broadcast_pat<"VBROADCASTSSZ", X86VBroadcast, v16f32_info,
891 VR128X, FR32X>;
892defm : avx512_broadcast_pat<"VBROADCASTSDZ", X86VBroadcast, v8f64_info,
893 VR128X, FR64X>;
894
895let Predicates = [HasVLX] in {
896 defm : avx512_broadcast_pat<"VBROADCASTSSZ256", X86VBroadcast,
897 v8f32x_info, VR128X, FR32X>;
898 defm : avx512_broadcast_pat<"VBROADCASTSSZ128", X86VBroadcast,
899 v4f32x_info, VR128X, FR32X>;
900 defm : avx512_broadcast_pat<"VBROADCASTSDZ256", X86VBroadcast,
901 v4f64x_info, VR128X, FR64X>;
902}
903
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000904def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000905 (VBROADCASTSSZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000906def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000907 (VBROADCASTSDZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000908
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000909def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000910 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000911def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000912 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000913
Robert Khasanovcbc57032014-12-09 16:38:41 +0000914multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
915 RegisterClass SrcRC> {
916 defm r : AVX512_maskable_in_asm<opc, MRMSrcReg, _, (outs _.RC:$dst),
917 (ins SrcRC:$src), "vpbroadcast"##_.Suffix,
918 "$src", "$src", []>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000919}
920
Robert Khasanovcbc57032014-12-09 16:38:41 +0000921multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
922 RegisterClass SrcRC, Predicate prd> {
923 let Predicates = [prd] in
924 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
925 let Predicates = [prd, HasVLX] in {
926 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
927 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
928 }
929}
930
931defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR32,
932 HasBWI>;
933defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR32,
934 HasBWI>;
935defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
936 HasAVX512>;
937defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
938 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000939
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000940def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000941 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000942
943def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000944 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000945
946def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000947 (VPBROADCASTDrZr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000948def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000949 (VPBROADCASTQrZr GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000950
Cameron McInally394d5572013-10-31 13:56:31 +0000951def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000952 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000953def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000954 (VPBROADCASTQrZr GR64:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000955
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000956def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
957 (v16i32 immAllZerosV), (i16 GR16:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000958 (VPBROADCASTDrZrkz (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000959def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
960 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000961 (VPBROADCASTQrZrkz (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000962
Igor Breger21296d22015-10-20 11:56:42 +0000963// Provide aliases for broadcast from the same register class that
964// automatically does the extract.
965multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
966 X86VectorVTInfo SrcInfo> {
967 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
968 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
969 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
970}
971
972multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
973 AVX512VLVectorVTInfo _, Predicate prd> {
974 let Predicates = [prd] in {
975 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
976 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
977 EVEX_V512;
978 // Defined separately to avoid redefinition.
979 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
980 }
981 let Predicates = [prd, HasVLX] in {
982 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
983 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
984 EVEX_V256;
985 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
986 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000987 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000988}
989
Igor Breger21296d22015-10-20 11:56:42 +0000990defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
991 avx512vl_i8_info, HasBWI>;
992defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
993 avx512vl_i16_info, HasBWI>;
994defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
995 avx512vl_i32_info, HasAVX512>;
996defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
997 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000998
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000999multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1000 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Asaf Badouhb0d91fa2015-12-27 12:14:34 +00001001 let mayLoad = 1 in
1002 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1003 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1004 (_Dst.VT (X86SubVBroadcast
1005 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
1006 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001007}
1008
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001009defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1010 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001011 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001012defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1013 v16f32_info, v4f32x_info>,
1014 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1015defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1016 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001017 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001018defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1019 v8f64_info, v4f64x_info>, VEX_W,
1020 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1021
1022let Predicates = [HasVLX] in {
1023defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1024 v8i32x_info, v4i32x_info>,
1025 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1026defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1027 v8f32x_info, v4f32x_info>,
1028 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1029}
1030let Predicates = [HasVLX, HasDQI] in {
1031defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1032 v4i64x_info, v2i64x_info>, VEX_W,
1033 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1034defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1035 v4f64x_info, v2f64x_info>, VEX_W,
1036 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1037}
1038let Predicates = [HasDQI] in {
1039defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1040 v8i64_info, v2i64x_info>, VEX_W,
1041 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1042defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1043 v16i32_info, v8i32x_info>,
1044 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1045defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1046 v8f64_info, v2f64x_info>, VEX_W,
1047 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1048defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1049 v16f32_info, v8f32x_info>,
1050 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1051}
Adam Nemet73f72e12014-06-27 00:43:38 +00001052
Igor Bregerfa798a92015-11-02 07:39:36 +00001053multiclass avx512_broadcast_32x2<bits<8> opc, string OpcodeStr,
1054 X86VectorVTInfo _Dst, X86VectorVTInfo _Src,
1055 SDNode OpNode = X86SubVBroadcast> {
1056
1057 defm r : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
1058 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
1059 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src)))>,
1060 T8PD, EVEX;
1061 let mayLoad = 1 in
1062 defm m : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1063 (ins _Src.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
1064 (_Dst.VT (OpNode
1065 (_Src.VT (scalar_to_vector(loadi64 addr:$src)))))>,
1066 T8PD, EVEX, EVEX_CD8<_Src.EltSize, CD8VT2>;
1067}
1068
1069multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
1070 AVX512VLVectorVTInfo _> {
1071 let Predicates = [HasDQI] in
1072 defm Z : avx512_broadcast_32x2<opc, OpcodeStr, _.info512, _.info128>,
1073 EVEX_V512;
1074 let Predicates = [HasDQI, HasVLX] in
1075 defm Z256 : avx512_broadcast_32x2<opc, OpcodeStr, _.info256, _.info128>,
1076 EVEX_V256;
1077}
1078
1079multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
1080 AVX512VLVectorVTInfo _> :
1081 avx512_common_broadcast_32x2<opc, OpcodeStr, _> {
1082
1083 let Predicates = [HasDQI, HasVLX] in
1084 defm Z128 : avx512_broadcast_32x2<opc, OpcodeStr, _.info128, _.info128,
1085 X86SubV32x2Broadcast>, EVEX_V128;
1086}
1087
1088defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1089 avx512vl_i32_info>;
1090defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1091 avx512vl_f32_info>;
1092
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001093def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001094 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001095def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1096 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1097
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001098def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001099 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001100def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1101 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001102
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001103// Provide fallback in case the load node that is used in the patterns above
1104// is used by additional users, which prevents the pattern selection.
1105def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001106 (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001107def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001108 (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001109
1110
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001111//===----------------------------------------------------------------------===//
1112// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1113//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001114multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1115 X86VectorVTInfo _, RegisterClass KRC> {
1116 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001117 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001118 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001119}
1120
Asaf Badouh0d957b82015-11-18 09:42:45 +00001121multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
1122 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1123 let Predicates = [HasCDI] in
1124 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1125 let Predicates = [HasCDI, HasVLX] in {
1126 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1127 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1128 }
1129}
1130
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001131defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001132 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001133defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001134 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001135
1136//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001137// -- VPERMI2 - 3 source operands form --
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001138multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001139 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001140let Constraints = "$src1 = $dst" in {
Craig Topperaad5f112015-11-30 00:13:24 +00001141 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001142 (ins _.RC:$src2, _.RC:$src3),
1143 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001144 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001145 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001146
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001147 let mayLoad = 1 in
Craig Topperaad5f112015-11-30 00:13:24 +00001148 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001149 (ins _.RC:$src2, _.MemOp:$src3),
1150 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001151 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001152 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1153 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001154 }
1155}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001156multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001157 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001158 let mayLoad = 1, Constraints = "$src1 = $dst" in
Craig Topperaad5f112015-11-30 00:13:24 +00001159 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001160 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1161 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1162 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperaad5f112015-11-30 00:13:24 +00001163 (_.VT (X86VPermi2X IdxVT.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001164 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001165 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001166}
1167
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001168multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001169 AVX512VLVectorVTInfo VTInfo,
1170 AVX512VLVectorVTInfo ShuffleMask> {
1171 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1172 ShuffleMask.info512>,
1173 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512,
1174 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001175 let Predicates = [HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001176 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1177 ShuffleMask.info128>,
1178 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128,
1179 ShuffleMask.info128>, EVEX_V128;
1180 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1181 ShuffleMask.info256>,
1182 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256,
1183 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001184 }
1185}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001186
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001187multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001188 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001189 AVX512VLVectorVTInfo Idx,
1190 Predicate Prd> {
1191 let Predicates = [Prd] in
Craig Topperaad5f112015-11-30 00:13:24 +00001192 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1193 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001194 let Predicates = [Prd, HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001195 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1196 Idx.info128>, EVEX_V128;
1197 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1198 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001199 }
1200}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001201
Craig Topperaad5f112015-11-30 00:13:24 +00001202defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
1203 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1204defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
1205 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001206defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
1207 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1208 VEX_W, EVEX_CD8<16, CD8VF>;
1209defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
1210 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1211 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001212defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
1213 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1214defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
1215 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001216
Craig Topperaad5f112015-11-30 00:13:24 +00001217// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001218multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001219 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001220let Constraints = "$src1 = $dst" in {
1221 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1222 (ins IdxVT.RC:$src2, _.RC:$src3),
1223 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001224 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001225 AVX5128IBase;
1226
1227 let mayLoad = 1 in
1228 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1229 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1230 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001231 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001232 (bitconvert (_.LdFrag addr:$src3))))>,
1233 EVEX_4V, AVX5128IBase;
1234 }
1235}
1236multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001237 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001238 let mayLoad = 1, Constraints = "$src1 = $dst" in
1239 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1240 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1241 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1242 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001243 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001244 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1245 AVX5128IBase, EVEX_4V, EVEX_B;
1246}
1247
1248multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001249 AVX512VLVectorVTInfo VTInfo,
1250 AVX512VLVectorVTInfo ShuffleMask> {
1251 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001252 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001253 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001254 ShuffleMask.info512>, EVEX_V512;
1255 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001256 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001257 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001258 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001259 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001260 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001261 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001262 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1263 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001264 }
1265}
1266
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001267multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001268 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001269 AVX512VLVectorVTInfo Idx,
1270 Predicate Prd> {
1271 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001272 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1273 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001274 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001275 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1276 Idx.info128>, EVEX_V128;
1277 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1278 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001279 }
1280}
1281
Craig Toppera47576f2015-11-26 20:21:29 +00001282defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001283 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001284defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001285 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001286defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1287 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1288 VEX_W, EVEX_CD8<16, CD8VF>;
1289defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1290 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1291 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001292defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001293 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001294defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001295 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001296
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001297//===----------------------------------------------------------------------===//
1298// AVX-512 - BLEND using mask
1299//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001300multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1301 let ExeDomain = _.ExeDomain in {
1302 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1303 (ins _.RC:$src1, _.RC:$src2),
1304 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001305 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001306 []>, EVEX_4V;
1307 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1308 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001309 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001310 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001311 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1312 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1313 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1314 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1315 !strconcat(OpcodeStr,
1316 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1317 []>, EVEX_4V, EVEX_KZ;
1318 let mayLoad = 1 in {
1319 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1320 (ins _.RC:$src1, _.MemOp:$src2),
1321 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001322 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001323 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1324 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1325 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001326 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001327 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001328 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1329 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1330 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1331 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1332 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1333 !strconcat(OpcodeStr,
1334 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1335 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1336 }
1337 }
1338}
1339multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1340
1341 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1342 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1343 !strconcat(OpcodeStr,
1344 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1345 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1346 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1347 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001348 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001349
1350 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1351 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1352 !strconcat(OpcodeStr,
1353 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1354 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001355 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001356
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001357}
1358
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001359multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1360 AVX512VLVectorVTInfo VTInfo> {
1361 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1362 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001363
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001364 let Predicates = [HasVLX] in {
1365 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1366 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1367 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1368 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1369 }
1370}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001371
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001372multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1373 AVX512VLVectorVTInfo VTInfo> {
1374 let Predicates = [HasBWI] in
1375 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001376
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001377 let Predicates = [HasBWI, HasVLX] in {
1378 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1379 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1380 }
1381}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001382
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001383
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001384defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1385defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1386defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1387defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1388defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1389defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001390
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001391
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001392let Predicates = [HasAVX512] in {
1393def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1394 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001395 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001396 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001397 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1398 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1399
1400def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1401 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001402 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001403 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001404 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1405 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1406}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001407//===----------------------------------------------------------------------===//
1408// Compare Instructions
1409//===----------------------------------------------------------------------===//
1410
1411// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001412
1413multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1414
1415 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1416 (outs _.KRC:$dst),
1417 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1418 "vcmp${cc}"#_.Suffix,
1419 "$src2, $src1", "$src1, $src2",
1420 (OpNode (_.VT _.RC:$src1),
1421 (_.VT _.RC:$src2),
1422 imm:$cc)>, EVEX_4V;
1423 let mayLoad = 1 in
1424 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1425 (outs _.KRC:$dst),
1426 (ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1427 "vcmp${cc}"#_.Suffix,
1428 "$src2, $src1", "$src1, $src2",
1429 (OpNode (_.VT _.RC:$src1),
1430 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1431 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1432
1433 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1434 (outs _.KRC:$dst),
1435 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1436 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001437 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001438 (OpNodeRnd (_.VT _.RC:$src1),
1439 (_.VT _.RC:$src2),
1440 imm:$cc,
1441 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1442 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001443 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001444 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1445 (outs VK1:$dst),
1446 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1447 "vcmp"#_.Suffix,
1448 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1449 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1450 (outs _.KRC:$dst),
1451 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1452 "vcmp"#_.Suffix,
1453 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1454 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1455
1456 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1457 (outs _.KRC:$dst),
1458 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1459 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001460 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001461 EVEX_4V, EVEX_B;
1462 }// let isAsmParserOnly = 1, hasSideEffects = 0
1463
1464 let isCodeGenOnly = 1 in {
1465 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1466 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1467 !strconcat("vcmp${cc}", _.Suffix,
1468 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1469 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1470 _.FRC:$src2,
1471 imm:$cc))],
1472 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001473 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001474 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1475 (outs _.KRC:$dst),
1476 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1477 !strconcat("vcmp${cc}", _.Suffix,
1478 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1479 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1480 (_.ScalarLdFrag addr:$src2),
1481 imm:$cc))],
1482 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001483 }
1484}
1485
1486let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001487 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1488 AVX512XSIi8Base;
1489 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1490 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001491}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001492
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001493multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1494 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001495 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001496 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1497 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1498 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001499 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001500 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001501 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001502 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1503 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1504 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1505 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001506 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001507 def rrk : AVX512BI<opc, MRMSrcReg,
1508 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1509 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1510 "$dst {${mask}}, $src1, $src2}"),
1511 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1512 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1513 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1514 let mayLoad = 1 in
1515 def rmk : AVX512BI<opc, MRMSrcMem,
1516 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1517 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1518 "$dst {${mask}}, $src1, $src2}"),
1519 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1520 (OpNode (_.VT _.RC:$src1),
1521 (_.VT (bitconvert
1522 (_.LdFrag addr:$src2))))))],
1523 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001524}
1525
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001526multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001527 X86VectorVTInfo _> :
1528 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001529 let mayLoad = 1 in {
1530 def rmb : AVX512BI<opc, MRMSrcMem,
1531 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1532 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1533 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1534 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1535 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1536 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1537 def rmbk : AVX512BI<opc, MRMSrcMem,
1538 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1539 _.ScalarMemOp:$src2),
1540 !strconcat(OpcodeStr,
1541 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1542 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1543 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1544 (OpNode (_.VT _.RC:$src1),
1545 (X86VBroadcast
1546 (_.ScalarLdFrag addr:$src2)))))],
1547 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1548 }
1549}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001550
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001551multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1552 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1553 let Predicates = [prd] in
1554 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1555 EVEX_V512;
1556
1557 let Predicates = [prd, HasVLX] in {
1558 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1559 EVEX_V256;
1560 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1561 EVEX_V128;
1562 }
1563}
1564
1565multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1566 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1567 Predicate prd> {
1568 let Predicates = [prd] in
1569 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1570 EVEX_V512;
1571
1572 let Predicates = [prd, HasVLX] in {
1573 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1574 EVEX_V256;
1575 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1576 EVEX_V128;
1577 }
1578}
1579
1580defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1581 avx512vl_i8_info, HasBWI>,
1582 EVEX_CD8<8, CD8VF>;
1583
1584defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1585 avx512vl_i16_info, HasBWI>,
1586 EVEX_CD8<16, CD8VF>;
1587
Robert Khasanovf70f7982014-09-18 14:06:55 +00001588defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001589 avx512vl_i32_info, HasAVX512>,
1590 EVEX_CD8<32, CD8VF>;
1591
Robert Khasanovf70f7982014-09-18 14:06:55 +00001592defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001593 avx512vl_i64_info, HasAVX512>,
1594 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1595
1596defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1597 avx512vl_i8_info, HasBWI>,
1598 EVEX_CD8<8, CD8VF>;
1599
1600defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1601 avx512vl_i16_info, HasBWI>,
1602 EVEX_CD8<16, CD8VF>;
1603
Robert Khasanovf70f7982014-09-18 14:06:55 +00001604defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001605 avx512vl_i32_info, HasAVX512>,
1606 EVEX_CD8<32, CD8VF>;
1607
Robert Khasanovf70f7982014-09-18 14:06:55 +00001608defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001609 avx512vl_i64_info, HasAVX512>,
1610 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001611
1612def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001613 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001614 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1615 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1616
1617def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001618 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001619 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1620 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1621
Robert Khasanov29e3b962014-08-27 09:34:37 +00001622multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1623 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001624 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001625 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001626 !strconcat("vpcmp${cc}", Suffix,
1627 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001628 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1629 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001630 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001631 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001632 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001633 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001634 !strconcat("vpcmp${cc}", Suffix,
1635 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001636 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1637 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001638 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001639 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1640 def rrik : AVX512AIi8<opc, MRMSrcReg,
1641 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001642 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001643 !strconcat("vpcmp${cc}", Suffix,
1644 "\t{$src2, $src1, $dst {${mask}}|",
1645 "$dst {${mask}}, $src1, $src2}"),
1646 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1647 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001648 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001649 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1650 let mayLoad = 1 in
1651 def rmik : AVX512AIi8<opc, MRMSrcMem,
1652 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001653 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001654 !strconcat("vpcmp${cc}", Suffix,
1655 "\t{$src2, $src1, $dst {${mask}}|",
1656 "$dst {${mask}}, $src1, $src2}"),
1657 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1658 (OpNode (_.VT _.RC:$src1),
1659 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001660 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001661 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1662
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001663 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001664 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001665 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001666 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001667 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1668 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001669 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001670 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001671 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001672 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001673 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1674 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001675 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001676 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1677 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001678 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001679 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001680 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1681 "$dst {${mask}}, $src1, $src2, $cc}"),
1682 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001683 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001684 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1685 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001686 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001687 !strconcat("vpcmp", Suffix,
1688 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1689 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001690 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001691 }
1692}
1693
Robert Khasanov29e3b962014-08-27 09:34:37 +00001694multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001695 X86VectorVTInfo _> :
1696 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001697 def rmib : AVX512AIi8<opc, MRMSrcMem,
1698 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001699 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001700 !strconcat("vpcmp${cc}", Suffix,
1701 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1702 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1703 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1704 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001705 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001706 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1707 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1708 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001709 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001710 !strconcat("vpcmp${cc}", Suffix,
1711 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1712 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1713 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1714 (OpNode (_.VT _.RC:$src1),
1715 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001716 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001717 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001718
Robert Khasanov29e3b962014-08-27 09:34:37 +00001719 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001720 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001721 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1722 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001723 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001724 !strconcat("vpcmp", Suffix,
1725 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1726 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1727 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1728 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1729 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001730 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001731 !strconcat("vpcmp", Suffix,
1732 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1733 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1734 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1735 }
1736}
1737
1738multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1739 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1740 let Predicates = [prd] in
1741 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1742
1743 let Predicates = [prd, HasVLX] in {
1744 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1745 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1746 }
1747}
1748
1749multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1750 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1751 let Predicates = [prd] in
1752 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1753 EVEX_V512;
1754
1755 let Predicates = [prd, HasVLX] in {
1756 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1757 EVEX_V256;
1758 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1759 EVEX_V128;
1760 }
1761}
1762
1763defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1764 HasBWI>, EVEX_CD8<8, CD8VF>;
1765defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1766 HasBWI>, EVEX_CD8<8, CD8VF>;
1767
1768defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1769 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1770defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1771 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1772
Robert Khasanovf70f7982014-09-18 14:06:55 +00001773defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001774 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001775defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001776 HasAVX512>, EVEX_CD8<32, CD8VF>;
1777
Robert Khasanovf70f7982014-09-18 14:06:55 +00001778defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001779 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001780defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001781 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001782
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001783multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001784
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001785 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1786 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1787 "vcmp${cc}"#_.Suffix,
1788 "$src2, $src1", "$src1, $src2",
1789 (X86cmpm (_.VT _.RC:$src1),
1790 (_.VT _.RC:$src2),
1791 imm:$cc)>;
1792
1793 let mayLoad = 1 in {
1794 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1795 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1796 "vcmp${cc}"#_.Suffix,
1797 "$src2, $src1", "$src1, $src2",
1798 (X86cmpm (_.VT _.RC:$src1),
1799 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1800 imm:$cc)>;
1801
1802 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1803 (outs _.KRC:$dst),
1804 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1805 "vcmp${cc}"#_.Suffix,
1806 "${src2}"##_.BroadcastStr##", $src1",
1807 "$src1, ${src2}"##_.BroadcastStr,
1808 (X86cmpm (_.VT _.RC:$src1),
1809 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1810 imm:$cc)>,EVEX_B;
1811 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001812 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001813 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001814 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1815 (outs _.KRC:$dst),
1816 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1817 "vcmp"#_.Suffix,
1818 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1819
1820 let mayLoad = 1 in {
1821 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1822 (outs _.KRC:$dst),
1823 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1824 "vcmp"#_.Suffix,
1825 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1826
1827 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1828 (outs _.KRC:$dst),
1829 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1830 "vcmp"#_.Suffix,
1831 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1832 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1833 }
1834 }
1835}
1836
1837multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1838 // comparison code form (VCMP[EQ/LT/LE/...]
1839 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1840 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1841 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001842 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001843 (X86cmpmRnd (_.VT _.RC:$src1),
1844 (_.VT _.RC:$src2),
1845 imm:$cc,
1846 (i32 FROUND_NO_EXC))>, EVEX_B;
1847
1848 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1849 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1850 (outs _.KRC:$dst),
1851 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1852 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001853 "$cc, {sae}, $src2, $src1",
1854 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001855 }
1856}
1857
1858multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1859 let Predicates = [HasAVX512] in {
1860 defm Z : avx512_vcmp_common<_.info512>,
1861 avx512_vcmp_sae<_.info512>, EVEX_V512;
1862
1863 }
1864 let Predicates = [HasAVX512,HasVLX] in {
1865 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1866 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001867 }
1868}
1869
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001870defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1871 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1872defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1873 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001874
1875def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1876 (COPY_TO_REGCLASS (VCMPPSZrri
1877 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1878 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1879 imm:$cc), VK8)>;
1880def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1881 (COPY_TO_REGCLASS (VPCMPDZrri
1882 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1883 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1884 imm:$cc), VK8)>;
1885def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1886 (COPY_TO_REGCLASS (VPCMPUDZrri
1887 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1888 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1889 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001890
Asaf Badouh572bbce2015-09-20 08:46:07 +00001891// ----------------------------------------------------------------
1892// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001893//handle fpclass instruction mask = op(reg_scalar,imm)
1894// op(mem_scalar,imm)
1895multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1896 X86VectorVTInfo _, Predicate prd> {
1897 let Predicates = [prd] in {
1898 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1899 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001900 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001901 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1902 (i32 imm:$src2)))], NoItinerary>;
1903 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1904 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1905 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001906 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001907 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1908 (OpNode (_.VT _.RC:$src1),
1909 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1910 let mayLoad = 1, AddedComplexity = 20 in {
1911 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1912 (ins _.MemOp:$src1, i32u8imm:$src2),
1913 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001914 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001915 [(set _.KRC:$dst,
1916 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1917 (i32 imm:$src2)))], NoItinerary>;
1918 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1919 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1920 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001921 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001922 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1923 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1924 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1925 }
1926 }
1927}
1928
Asaf Badouh572bbce2015-09-20 08:46:07 +00001929//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1930// fpclass(reg_vec, mem_vec, imm)
1931// fpclass(reg_vec, broadcast(eltVt), imm)
1932multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1933 X86VectorVTInfo _, string mem, string broadcast>{
1934 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1935 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001936 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001937 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1938 (i32 imm:$src2)))], NoItinerary>;
1939 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1940 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1941 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001942 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001943 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1944 (OpNode (_.VT _.RC:$src1),
1945 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1946 let mayLoad = 1 in {
1947 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1948 (ins _.MemOp:$src1, i32u8imm:$src2),
1949 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001950 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001951 [(set _.KRC:$dst,(OpNode
1952 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1953 (i32 imm:$src2)))], NoItinerary>;
1954 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1955 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1956 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001957 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001958 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
1959 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1960 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1961 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1962 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
1963 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001964 _.BroadcastStr##", $dst|$dst, ${src1}"
Asaf Badouh572bbce2015-09-20 08:46:07 +00001965 ##_.BroadcastStr##", $src2}",
1966 [(set _.KRC:$dst,(OpNode
1967 (_.VT (X86VBroadcast
1968 (_.ScalarLdFrag addr:$src1))),
1969 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
1970 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1971 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
1972 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001973 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
Asaf Badouh572bbce2015-09-20 08:46:07 +00001974 _.BroadcastStr##", $src2}",
1975 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
1976 (_.VT (X86VBroadcast
1977 (_.ScalarLdFrag addr:$src1))),
1978 (i32 imm:$src2))))], NoItinerary>,
1979 EVEX_B, EVEX_K;
1980 }
1981}
1982
Asaf Badouh572bbce2015-09-20 08:46:07 +00001983multiclass avx512_vector_fpclass_all<string OpcodeStr,
1984 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
1985 string broadcast>{
1986 let Predicates = [prd] in {
1987 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
1988 broadcast>, EVEX_V512;
1989 }
1990 let Predicates = [prd, HasVLX] in {
1991 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
1992 broadcast>, EVEX_V128;
1993 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
1994 broadcast>, EVEX_V256;
1995 }
1996}
1997
1998multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001999 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Asaf Badouh572bbce2015-09-20 08:46:07 +00002000 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002001 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002002 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002003 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2004 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2005 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2006 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2007 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002008}
2009
Asaf Badouh696e8e02015-10-18 11:04:38 +00002010defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2011 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002012
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002013//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002014// Mask register copy, including
2015// - copy between mask registers
2016// - load/store mask registers
2017// - copy from GPR to mask register and vice versa
2018//
2019multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2020 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002021 ValueType vvt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002022 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002023 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002024 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002025 let mayLoad = 1 in
2026 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002027 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyba846722015-02-17 09:20:12 +00002028 [(set KRC:$dst, (vvt (load addr:$src)))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002029 let mayStore = 1 in
2030 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002031 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2032 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002033 }
2034}
2035
2036multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2037 string OpcodeStr,
2038 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002039 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002040 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002041 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002042 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002043 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002044 }
2045}
2046
Robert Khasanov74acbb72014-07-23 14:49:42 +00002047let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002048 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002049 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2050 VEX, PD;
2051
2052let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002053 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002054 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002055 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002056
2057let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002058 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2059 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002060 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2061 VEX, XD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002062}
2063
Robert Khasanov74acbb72014-07-23 14:49:42 +00002064let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002065 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2066 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002067 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2068 VEX, XD, VEX_W;
2069}
2070
2071// GR from/to mask register
2072let Predicates = [HasDQI] in {
2073 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2074 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
2075 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2076 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
2077}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002078let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002079 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2080 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
2081 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2082 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002083}
2084let Predicates = [HasBWI] in {
2085 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
2086 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
2087}
2088let Predicates = [HasBWI] in {
2089 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
2090 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
2091}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002092
Robert Khasanov74acbb72014-07-23 14:49:42 +00002093// Load/store kreg
2094let Predicates = [HasDQI] in {
2095 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2096 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002097 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2098 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002099
2100 def : Pat<(store VK4:$src, addr:$dst),
2101 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2102 def : Pat<(store VK2:$src, addr:$dst),
2103 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002104}
2105let Predicates = [HasAVX512, NoDQI] in {
2106 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2107 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
2108 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2109 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002110}
2111let Predicates = [HasAVX512] in {
2112 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002113 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002114 def : Pat<(i1 (load addr:$src)),
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002115 (COPY_TO_REGCLASS (AND16ri (i16 (SUBREG_TO_REG (i32 0),
2116 (MOV8rm addr:$src), sub_8bit)),
2117 (i16 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002118 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2119 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002120}
2121let Predicates = [HasBWI] in {
2122 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2123 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002124 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2125 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002126}
2127let Predicates = [HasBWI] in {
2128 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2129 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002130 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2131 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002132}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002133
Robert Khasanov74acbb72014-07-23 14:49:42 +00002134let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002135 def : Pat<(i1 (trunc (i64 GR64:$src))),
2136 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
2137 (i32 1))), VK1)>;
2138
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002139 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002140 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002141
2142 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002143 (COPY_TO_REGCLASS
2144 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
2145 VK1)>;
2146 def : Pat<(i1 (trunc (i16 GR16:$src))),
2147 (COPY_TO_REGCLASS
2148 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
2149 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002150
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002151 def : Pat<(i32 (zext VK1:$src)),
2152 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002153 def : Pat<(i32 (anyext VK1:$src)),
2154 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002155
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002156 def : Pat<(i8 (zext VK1:$src)),
2157 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002158 (AND32ri (KMOVWrk
2159 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002160 def : Pat<(i8 (anyext VK1:$src)),
2161 (EXTRACT_SUBREG
2162 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_8bit)>;
2163
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002164 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002165 (AND64ri8 (SUBREG_TO_REG (i64 0),
2166 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002167 def : Pat<(i16 (zext VK1:$src)),
2168 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002169 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2170 sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002171}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002172def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2173 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2174def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2175 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2176def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2177 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2178def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2179 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2180def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2181 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2182def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2183 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002184
2185
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002186// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002187let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002188 // GR from/to 8-bit mask without native support
2189 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2190 (COPY_TO_REGCLASS
Igor Bregerdd6522c2016-01-18 12:02:45 +00002191 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002192 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2193 (EXTRACT_SUBREG
2194 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2195 sub_8bit)>;
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002196}
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002197
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002198let Predicates = [HasAVX512] in {
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002199 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002200 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002201 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002202 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002203}
2204let Predicates = [HasBWI] in {
2205 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
2206 (COPY_TO_REGCLASS VK32:$src, VK1)>;
2207 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
2208 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002209}
2210
2211// Mask unary operation
2212// - KNOT
2213multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002214 RegisterClass KRC, SDPatternOperator OpNode,
2215 Predicate prd> {
2216 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002217 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002218 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002219 [(set KRC:$dst, (OpNode KRC:$src))]>;
2220}
2221
Robert Khasanov74acbb72014-07-23 14:49:42 +00002222multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2223 SDPatternOperator OpNode> {
2224 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2225 HasDQI>, VEX, PD;
2226 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2227 HasAVX512>, VEX, PS;
2228 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2229 HasBWI>, VEX, PD, VEX_W;
2230 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2231 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002232}
2233
Robert Khasanov74acbb72014-07-23 14:49:42 +00002234defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002235
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002236multiclass avx512_mask_unop_int<string IntName, string InstName> {
2237 let Predicates = [HasAVX512] in
2238 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2239 (i16 GR16:$src)),
2240 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2241 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2242}
2243defm : avx512_mask_unop_int<"knot", "KNOT">;
2244
Robert Khasanov74acbb72014-07-23 14:49:42 +00002245let Predicates = [HasDQI] in
2246def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2247let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002248def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002249let Predicates = [HasBWI] in
2250def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2251let Predicates = [HasBWI] in
2252def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2253
2254// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002255let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002256def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2257 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002258def : Pat<(not VK8:$src),
2259 (COPY_TO_REGCLASS
2260 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002261}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002262def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2263 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2264def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2265 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002266
2267// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002268// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002269multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002270 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002271 Predicate prd, bit IsCommutable> {
2272 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002273 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2274 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002275 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002276 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2277}
2278
Robert Khasanov595683d2014-07-28 13:46:45 +00002279multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002280 SDPatternOperator OpNode, bit IsCommutable,
2281 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002282 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002283 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002284 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002285 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002286 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002287 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002288 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002289 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002290}
2291
2292def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2293def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2294
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002295defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2296defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2297defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2298defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2299defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002300defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002301
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002302multiclass avx512_mask_binop_int<string IntName, string InstName> {
2303 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002304 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2305 (i16 GR16:$src1), (i16 GR16:$src2)),
2306 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2307 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2308 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002309}
2310
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002311defm : avx512_mask_binop_int<"kand", "KAND">;
2312defm : avx512_mask_binop_int<"kandn", "KANDN">;
2313defm : avx512_mask_binop_int<"kor", "KOR">;
2314defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2315defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002316
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002317multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002318 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2319 // for the DQI set, this type is legal and KxxxB instruction is used
2320 let Predicates = [NoDQI] in
2321 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2322 (COPY_TO_REGCLASS
2323 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2324 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2325
2326 // All types smaller than 8 bits require conversion anyway
2327 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2328 (COPY_TO_REGCLASS (Inst
2329 (COPY_TO_REGCLASS VK1:$src1, VK16),
2330 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2331 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2332 (COPY_TO_REGCLASS (Inst
2333 (COPY_TO_REGCLASS VK2:$src1, VK16),
2334 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2335 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2336 (COPY_TO_REGCLASS (Inst
2337 (COPY_TO_REGCLASS VK4:$src1, VK16),
2338 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002339}
2340
2341defm : avx512_binop_pat<and, KANDWrr>;
2342defm : avx512_binop_pat<andn, KANDNWrr>;
2343defm : avx512_binop_pat<or, KORWrr>;
2344defm : avx512_binop_pat<xnor, KXNORWrr>;
2345defm : avx512_binop_pat<xor, KXORWrr>;
2346
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002347def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2348 (KXNORWrr VK16:$src1, VK16:$src2)>;
2349def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002350 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002351def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002352 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002353def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002354 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002355
2356let Predicates = [NoDQI] in
2357def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2358 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2359 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2360
2361def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2362 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2363 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2364
2365def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2366 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2367 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2368
2369def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2370 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2371 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2372
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002373// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002374multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2375 RegisterClass KRCSrc, Predicate prd> {
2376 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002377 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002378 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2379 (ins KRC:$src1, KRC:$src2),
2380 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2381 VEX_4V, VEX_L;
2382
2383 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2384 (!cast<Instruction>(NAME##rr)
2385 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2386 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2387 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002388}
2389
Igor Bregera54a1a82015-09-08 13:10:00 +00002390defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2391defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2392defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002393
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002394// Mask bit testing
2395multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002396 SDNode OpNode, Predicate prd> {
2397 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002398 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002399 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002400 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2401}
2402
Igor Breger5ea0a6812015-08-31 13:30:19 +00002403multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2404 Predicate prdW = HasAVX512> {
2405 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2406 VEX, PD;
2407 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2408 VEX, PS;
2409 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2410 VEX, PS, VEX_W;
2411 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2412 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002413}
2414
2415defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002416defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002417
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002418// Mask shift
2419multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2420 SDNode OpNode> {
2421 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002422 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002423 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002424 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002425 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2426}
2427
2428multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2429 SDNode OpNode> {
2430 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002431 VEX, TAPD, VEX_W;
2432 let Predicates = [HasDQI] in
2433 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2434 VEX, TAPD;
2435 let Predicates = [HasBWI] in {
2436 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2437 VEX, TAPD, VEX_W;
2438 let Predicates = [HasDQI] in
2439 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2440 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002441 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002442}
2443
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002444defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2445defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002446
2447// Mask setting all 0s or 1s
2448multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2449 let Predicates = [HasAVX512] in
2450 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2451 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2452 [(set KRC:$dst, (VT Val))]>;
2453}
2454
2455multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002456 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002457 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002458 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2459 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002460}
2461
2462defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2463defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2464
2465// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2466let Predicates = [HasAVX512] in {
2467 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2468 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002469 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2470 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002471 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002472 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2473 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002474}
2475def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
2476 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
2477
2478def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
2479 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
2480
2481def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2482 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
2483
Igor Breger3ab6f172015-12-07 13:25:18 +00002484def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 0))),
2485 (v16i1 (COPY_TO_REGCLASS VK32:$src, VK16))>;
2486
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002487def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2488 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
2489
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002490def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 0))),
2491 (v32i1 (COPY_TO_REGCLASS VK64:$src, VK32))>;
2492
2493def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2494 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2495
Elena Demikhovsky0fd11522015-11-22 13:57:38 +00002496def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2497 (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002498
Elena Demikhovsky0fd11522015-11-22 13:57:38 +00002499def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2500 (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>;
2501
2502def : Pat<(v4i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2503 (v4i1 (COPY_TO_REGCLASS VK2:$src, VK4))>;
2504
2505def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))),
2506 (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>;
2507def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2508 (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>;
2509
2510def : Pat<(v32i1 (insert_subvector undef, VK2:$src, (iPTR 0))),
2511 (v32i1 (COPY_TO_REGCLASS VK2:$src, VK32))>;
2512def : Pat<(v32i1 (insert_subvector undef, VK4:$src, (iPTR 0))),
2513 (v32i1 (COPY_TO_REGCLASS VK4:$src, VK32))>;
2514def : Pat<(v32i1 (insert_subvector undef, VK8:$src, (iPTR 0))),
2515 (v32i1 (COPY_TO_REGCLASS VK8:$src, VK32))>;
2516def : Pat<(v32i1 (insert_subvector undef, VK16:$src, (iPTR 0))),
2517 (v32i1 (COPY_TO_REGCLASS VK16:$src, VK32))>;
2518
2519def : Pat<(v64i1 (insert_subvector undef, VK2:$src, (iPTR 0))),
2520 (v64i1 (COPY_TO_REGCLASS VK2:$src, VK64))>;
2521def : Pat<(v64i1 (insert_subvector undef, VK4:$src, (iPTR 0))),
2522 (v64i1 (COPY_TO_REGCLASS VK4:$src, VK64))>;
2523def : Pat<(v64i1 (insert_subvector undef, VK8:$src, (iPTR 0))),
2524 (v64i1 (COPY_TO_REGCLASS VK8:$src, VK64))>;
2525def : Pat<(v64i1 (insert_subvector undef, VK16:$src, (iPTR 0))),
2526 (v64i1 (COPY_TO_REGCLASS VK16:$src, VK64))>;
2527def : Pat<(v64i1 (insert_subvector undef, VK32:$src, (iPTR 0))),
2528 (v64i1 (COPY_TO_REGCLASS VK32:$src, VK64))>;
2529
Robert Khasanov5aa44452014-09-30 11:41:54 +00002530
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002531def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002532 (v8i1 (COPY_TO_REGCLASS
2533 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2534 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002535
2536def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002537 (v8i1 (COPY_TO_REGCLASS
2538 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16),
2539 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002540
2541def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2542 (v4i1 (COPY_TO_REGCLASS
2543 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2544 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2545
2546def : Pat<(v4i1 (X86vsrli VK4:$src, (i8 imm:$imm))),
2547 (v4i1 (COPY_TO_REGCLASS
2548 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16),
2549 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2550
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002551//===----------------------------------------------------------------------===//
2552// AVX-512 - Aligned and unaligned load and store
2553//
2554
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002555
2556multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002557 PatFrag ld_frag, PatFrag mload,
2558 bit IsReMaterializable = 1> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002559 let hasSideEffects = 0 in {
2560 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002561 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002562 _.ExeDomain>, EVEX;
2563 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2564 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002565 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Igor Breger7a000f52016-01-21 14:18:11 +00002566 "${dst} {${mask}} {z}, $src}"),
2567 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2568 (_.VT _.RC:$src),
2569 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002570 EVEX, EVEX_KZ;
2571
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002572 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2573 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002574 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002575 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002576 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2577 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002578
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002579 let Constraints = "$src0 = $dst" in {
2580 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2581 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2582 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2583 "${dst} {${mask}}, $src1}"),
2584 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2585 (_.VT _.RC:$src1),
2586 (_.VT _.RC:$src0))))], _.ExeDomain>,
2587 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002588 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002589 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2590 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002591 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2592 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002593 [(set _.RC:$dst, (_.VT
2594 (vselect _.KRCWM:$mask,
2595 (_.VT (bitconvert (ld_frag addr:$src1))),
2596 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002597 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002598 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002599 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2600 (ins _.KRCWM:$mask, _.MemOp:$src),
2601 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2602 "${dst} {${mask}} {z}, $src}",
2603 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2604 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2605 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002606 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002607 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2608 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2609
2610 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2611 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2612
2613 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2614 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2615 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002616}
2617
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002618multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2619 AVX512VLVectorVTInfo _,
2620 Predicate prd,
2621 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002622 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002623 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002624 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002625
2626 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002627 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002628 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002629 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002630 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002631 }
2632}
2633
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002634multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2635 AVX512VLVectorVTInfo _,
2636 Predicate prd,
2637 bit IsReMaterializable = 1> {
2638 let Predicates = [prd] in
2639 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002640 masked_load_unaligned, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002641
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002642 let Predicates = [prd, HasVLX] in {
2643 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002644 masked_load_unaligned, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002645 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002646 masked_load_unaligned, IsReMaterializable>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002647 }
2648}
2649
2650multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002651 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002652
2653 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2654 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2655 [], _.ExeDomain>, EVEX;
2656 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2657 (ins _.KRCWM:$mask, _.RC:$src),
2658 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2659 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002660 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002661 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002662 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002663 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002664 "${dst} {${mask}} {z}, $src}",
2665 [], _.ExeDomain>, EVEX, EVEX_KZ;
Igor Breger81b79de2015-11-19 07:43:43 +00002666
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002667 let mayStore = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002668 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002669 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002670 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002671 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002672 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2673 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2674 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002675 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002676
2677 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2678 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2679 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002680}
2681
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002682
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002683multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2684 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002685 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002686 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2687 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002688
2689 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002690 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2691 masked_store_unaligned>, EVEX_V256;
2692 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2693 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002694 }
2695}
2696
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002697multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2698 AVX512VLVectorVTInfo _, Predicate prd> {
2699 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002700 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2701 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002702
2703 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002704 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2705 masked_store_aligned256>, EVEX_V256;
2706 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2707 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002708 }
2709}
2710
2711defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2712 HasAVX512>,
2713 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2714 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2715
2716defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2717 HasAVX512>,
2718 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2719 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2720
2721defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512>,
2722 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002723 PS, EVEX_CD8<32, CD8VF>;
2724
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002725defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0>,
2726 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2727 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002728
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002729defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2730 HasAVX512>,
2731 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2732 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002733
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002734defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2735 HasAVX512>,
2736 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2737 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002738
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002739defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2740 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002741 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2742
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002743defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2744 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002745 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2746
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002747defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512>,
2748 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002749 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2750
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002751defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512>,
2752 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002753 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002754
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002755let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002756def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002757 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002758 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002759 VK8), VR512:$src)>;
2760
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002761def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002762 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002763 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002764}
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002765
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002766// Move Int Doubleword to Packed Double Int
2767//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002768def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002769 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002770 [(set VR128X:$dst,
2771 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002772 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002773def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002774 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002775 [(set VR128X:$dst,
2776 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00002777 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002778def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002779 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002780 [(set VR128X:$dst,
2781 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002782 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00002783let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
2784def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
2785 (ins i64mem:$src),
2786 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00002787 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002788let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00002789def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002790 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002791 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002792 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002793def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002794 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002795 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002796 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002797def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002798 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002799 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002800 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2801 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00002802}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002803
2804// Move Int Doubleword to Single Scalar
2805//
Craig Topper88adf2a2013-10-12 05:41:08 +00002806let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002807def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002808 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002809 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002810 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002811
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002812def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002813 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002814 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002815 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002816}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002817
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002818// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002819//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002820def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002821 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002822 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002823 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00002824 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002825def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002826 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002827 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002828 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002829 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002830 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002831
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002832// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002833//
2834def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002835 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002836 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2837 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00002838 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002839 Requires<[HasAVX512, In64BitMode]>;
2840
Craig Topperc648c9b2015-12-28 06:11:42 +00002841let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
2842def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
2843 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00002844 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00002845 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002846
Craig Topperc648c9b2015-12-28 06:11:42 +00002847def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
2848 (ins i64mem:$dst, VR128X:$src),
2849 "vmovq\t{$src, $dst|$dst, $src}",
2850 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2851 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002852 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002853 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2854
2855let hasSideEffects = 0 in
2856def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
2857 (ins VR128X:$src),
2858 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00002859 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00002860
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002861// Move Scalar Single to Double Int
2862//
Craig Topper88adf2a2013-10-12 05:41:08 +00002863let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002864def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002865 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002866 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002867 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002868 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002869def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002870 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002871 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002872 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00002873 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002874}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002875
2876// Move Quadword Int to Packed Quadword Int
2877//
Craig Topperc648c9b2015-12-28 06:11:42 +00002878def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002879 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002880 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002881 [(set VR128X:$dst,
2882 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002883 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002884
2885//===----------------------------------------------------------------------===//
2886// AVX-512 MOVSS, MOVSD
2887//===----------------------------------------------------------------------===//
2888
Asaf Badouh41ecf462015-12-06 13:26:56 +00002889multiclass avx512_move_scalar <string asm, SDNode OpNode,
2890 X86VectorVTInfo _> {
2891 defm rr_Int : AVX512_maskable_scalar<0x10, MRMSrcReg, _, (outs _.RC:$dst),
2892 (ins _.RC:$src1, _.RC:$src2),
2893 asm, "$src2, $src1","$src1, $src2",
2894 (_.VT (OpNode (_.VT _.RC:$src1),
2895 (_.VT _.RC:$src2))),
2896 IIC_SSE_MOV_S_RR>, EVEX_4V;
2897 let Constraints = "$src1 = $dst" , mayLoad = 1 in
2898 defm rm_Int : AVX512_maskable_3src_scalar<0x10, MRMSrcMem, _,
2899 (outs _.RC:$dst),
2900 (ins _.ScalarMemOp:$src),
2901 asm,"$src","$src",
2902 (_.VT (OpNode (_.VT _.RC:$src1),
2903 (_.VT (scalar_to_vector
2904 (_.ScalarLdFrag addr:$src)))))>, EVEX;
2905 let isCodeGenOnly = 1 in {
2906 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
2907 (ins _.RC:$src1, _.FRC:$src2),
2908 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2909 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
2910 (scalar_to_vector _.FRC:$src2))))],
2911 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
2912 let mayLoad = 1 in
2913 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
2914 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2915 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
2916 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
2917 }
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002918 let mayStore = 1 in {
Asaf Badouh41ecf462015-12-06 13:26:56 +00002919 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
2920 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2921 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
2922 EVEX;
2923 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
2924 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
2925 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
2926 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002927 } // mayStore
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002928}
2929
Asaf Badouh41ecf462015-12-06 13:26:56 +00002930defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
2931 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002932
Asaf Badouh41ecf462015-12-06 13:26:56 +00002933defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
2934 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002935
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002936def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002937 (COPY_TO_REGCLASS (VMOVSSZrr_Intk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2938 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002939
2940def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002941 (COPY_TO_REGCLASS (VMOVSDZrr_Intk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2942 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002943
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002944def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2945 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2946 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2947
Igor Breger4424aaa2015-11-19 07:58:33 +00002948defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
2949 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
2950 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
2951 XS, EVEX_4V, VEX_LIG;
2952
2953defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
2954 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
2955 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
2956 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002957
2958let Predicates = [HasAVX512] in {
2959 let AddedComplexity = 15 in {
2960 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2961 // MOVS{S,D} to the lower bits.
2962 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2963 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2964 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2965 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2966 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2967 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2968 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2969 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2970
2971 // Move low f32 and clear high bits.
2972 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2973 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00002974 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002975 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2976 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2977 (SUBREG_TO_REG (i32 0),
2978 (VMOVSSZrr (v4i32 (V_SET0)),
2979 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2980 }
2981
2982 let AddedComplexity = 20 in {
2983 // MOVSSrm zeros the high parts of the register; represent this
2984 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2985 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
2986 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2987 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
2988 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2989 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
2990 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2991
2992 // MOVSDrm zeros the high parts of the register; represent this
2993 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2994 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
2995 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2996 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
2997 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2998 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2999 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3000 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3001 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3002 def : Pat<(v2f64 (X86vzload addr:$src)),
3003 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3004
3005 // Represent the same patterns above but in the form they appear for
3006 // 256-bit types
3007 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3008 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003009 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003010 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3011 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3012 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3013 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3014 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3015 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
3016 }
3017 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3018 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3019 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3020 FR32X:$src)), sub_xmm)>;
3021 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3022 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3023 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3024 FR64X:$src)), sub_xmm)>;
3025 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3026 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003027 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003028
3029 // Move low f64 and clear high bits.
3030 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3031 (SUBREG_TO_REG (i32 0),
3032 (VMOVSDZrr (v2f64 (V_SET0)),
3033 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
3034
3035 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3036 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3037 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
3038
3039 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003040 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003041 addr:$dst),
3042 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003043 def : Pat<(store (f64 (extractelt (v2f64 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003044 addr:$dst),
3045 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
3046
3047 // Shuffle with VMOVSS
3048 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3049 (VMOVSSZrr (v4i32 VR128X:$src1),
3050 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3051 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3052 (VMOVSSZrr (v4f32 VR128X:$src1),
3053 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3054
3055 // 256-bit variants
3056 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3057 (SUBREG_TO_REG (i32 0),
3058 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3059 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3060 sub_xmm)>;
3061 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3062 (SUBREG_TO_REG (i32 0),
3063 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3064 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3065 sub_xmm)>;
3066
3067 // Shuffle with VMOVSD
3068 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3069 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3070 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3071 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3072 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3073 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3074 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3075 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3076
3077 // 256-bit variants
3078 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3079 (SUBREG_TO_REG (i32 0),
3080 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3081 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3082 sub_xmm)>;
3083 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3084 (SUBREG_TO_REG (i32 0),
3085 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3086 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3087 sub_xmm)>;
3088
3089 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3090 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3091 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3092 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3093 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3094 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3095 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3096 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3097}
3098
3099let AddedComplexity = 15 in
3100def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3101 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003102 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003103 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003104 (v2i64 VR128X:$src))))],
3105 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3106
Igor Breger4ec5abf2015-11-03 07:30:17 +00003107let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003108def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3109 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003110 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003111 [(set VR128X:$dst, (v2i64 (X86vzmovl
3112 (loadv2i64 addr:$src))))],
3113 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3114 EVEX_CD8<8, CD8VT8>;
3115
3116let Predicates = [HasAVX512] in {
3117 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3118 let AddedComplexity = 20 in {
3119 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3120 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003121 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3122 (VMOV64toPQIZrr GR64:$src)>;
3123 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3124 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00003125
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003126 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3127 (VMOVDI2PDIZrm addr:$src)>;
3128 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3129 (VMOVDI2PDIZrm addr:$src)>;
3130 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
3131 (VMOVZPQILo2PQIZrm addr:$src)>;
3132 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
3133 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003134 def : Pat<(v2i64 (X86vzload addr:$src)),
3135 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003136 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003137
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003138 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3139 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3140 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3141 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3142 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3143 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3144 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
3145}
3146
3147def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3148 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3149
3150def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3151 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3152
3153def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3154 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3155
3156def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3157 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3158
3159//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003160// AVX-512 - Non-temporals
3161//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003162let SchedRW = [WriteLoad] in {
3163 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3164 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3165 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3166 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3167 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003168
Robert Khasanoved882972014-08-13 10:46:00 +00003169 let Predicates = [HasAVX512, HasVLX] in {
3170 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
3171 (ins i256mem:$src),
3172 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3173 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3174 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003175
Robert Khasanoved882972014-08-13 10:46:00 +00003176 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
3177 (ins i128mem:$src),
3178 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3179 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3180 EVEX_CD8<64, CD8VF>;
3181 }
Adam Nemetefd07852014-06-18 16:51:10 +00003182}
3183
Igor Bregerd3341f52016-01-20 13:11:47 +00003184multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3185 PatFrag st_frag = alignednontemporalstore,
3186 InstrItinClass itin = IIC_SSE_MOVNT> {
Robert Khasanoved882972014-08-13 10:46:00 +00003187 let SchedRW = [WriteStore], mayStore = 1,
3188 AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003189 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003190 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003191 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3192 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003193}
3194
Igor Bregerd3341f52016-01-20 13:11:47 +00003195multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3196 AVX512VLVectorVTInfo VTInfo> {
3197 let Predicates = [HasAVX512] in
3198 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003199
Igor Bregerd3341f52016-01-20 13:11:47 +00003200 let Predicates = [HasAVX512, HasVLX] in {
3201 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3202 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003203 }
3204}
3205
Igor Bregerd3341f52016-01-20 13:11:47 +00003206defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3207defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3208defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003209
Adam Nemet7f62b232014-06-10 16:39:53 +00003210//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003211// AVX-512 - Integer arithmetic
3212//
3213multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003214 X86VectorVTInfo _, OpndItins itins,
3215 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003216 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003217 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003218 "$src2, $src1", "$src1, $src2",
3219 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003220 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003221 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003222
Robert Khasanov545d1b72014-10-14 14:36:19 +00003223 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003224 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003225 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003226 "$src2, $src1", "$src1, $src2",
3227 (_.VT (OpNode _.RC:$src1,
3228 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003229 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003230 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003231}
3232
3233multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3234 X86VectorVTInfo _, OpndItins itins,
3235 bit IsCommutable = 0> :
3236 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3237 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003238 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003239 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003240 "${src2}"##_.BroadcastStr##", $src1",
3241 "$src1, ${src2}"##_.BroadcastStr,
3242 (_.VT (OpNode _.RC:$src1,
3243 (X86VBroadcast
3244 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003245 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003246 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003247}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003248
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003249multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3250 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3251 Predicate prd, bit IsCommutable = 0> {
3252 let Predicates = [prd] in
3253 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3254 IsCommutable>, EVEX_V512;
3255
3256 let Predicates = [prd, HasVLX] in {
3257 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3258 IsCommutable>, EVEX_V256;
3259 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3260 IsCommutable>, EVEX_V128;
3261 }
3262}
3263
Robert Khasanov545d1b72014-10-14 14:36:19 +00003264multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3265 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3266 Predicate prd, bit IsCommutable = 0> {
3267 let Predicates = [prd] in
3268 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3269 IsCommutable>, EVEX_V512;
3270
3271 let Predicates = [prd, HasVLX] in {
3272 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3273 IsCommutable>, EVEX_V256;
3274 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3275 IsCommutable>, EVEX_V128;
3276 }
3277}
3278
3279multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3280 OpndItins itins, Predicate prd,
3281 bit IsCommutable = 0> {
3282 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3283 itins, prd, IsCommutable>,
3284 VEX_W, EVEX_CD8<64, CD8VF>;
3285}
3286
3287multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3288 OpndItins itins, Predicate prd,
3289 bit IsCommutable = 0> {
3290 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3291 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3292}
3293
3294multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3295 OpndItins itins, Predicate prd,
3296 bit IsCommutable = 0> {
3297 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3298 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3299}
3300
3301multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3302 OpndItins itins, Predicate prd,
3303 bit IsCommutable = 0> {
3304 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3305 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3306}
3307
3308multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3309 SDNode OpNode, OpndItins itins, Predicate prd,
3310 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003311 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003312 IsCommutable>;
3313
Igor Bregerf2460112015-07-26 14:41:44 +00003314 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003315 IsCommutable>;
3316}
3317
3318multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3319 SDNode OpNode, OpndItins itins, Predicate prd,
3320 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003321 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003322 IsCommutable>;
3323
Igor Bregerf2460112015-07-26 14:41:44 +00003324 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003325 IsCommutable>;
3326}
3327
3328multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3329 bits<8> opc_d, bits<8> opc_q,
3330 string OpcodeStr, SDNode OpNode,
3331 OpndItins itins, bit IsCommutable = 0> {
3332 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3333 itins, HasAVX512, IsCommutable>,
3334 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3335 itins, HasBWI, IsCommutable>;
3336}
3337
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003338multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003339 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003340 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003341 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003342 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003343 "$src2, $src1","$src1, $src2",
3344 (_Dst.VT (OpNode
3345 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003346 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003347 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003348 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003349 let mayLoad = 1 in {
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003350 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3351 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3352 "$src2, $src1", "$src1, $src2",
3353 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3354 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003355 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003356 AVX512BIBase, EVEX_4V;
3357
3358 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003359 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003360 OpcodeStr,
3361 "${src2}"##_Dst.BroadcastStr##", $src1",
3362 "$src1, ${src2}"##_Dst.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003363 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3364 (_Dst.VT (X86VBroadcast
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003365 (_Dst.ScalarLdFrag addr:$src2)))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003366 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003367 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003368 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003369}
3370
Robert Khasanov545d1b72014-10-14 14:36:19 +00003371defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3372 SSE_INTALU_ITINS_P, 1>;
3373defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3374 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003375defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3376 SSE_INTALU_ITINS_P, HasBWI, 1>;
3377defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3378 SSE_INTALU_ITINS_P, HasBWI, 0>;
3379defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003380 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003381defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003382 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003383defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003384 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003385defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003386 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003387defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003388 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003389defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003390 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003391defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003392 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003393defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003394 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003395defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003396 SSE_INTALU_ITINS_P, HasBWI, 1>;
3397
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003398multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
3399 SDNode OpNode, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003400
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003401 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3402 v16i32_info, v8i64_info, IsCommutable>,
3403 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3404 let Predicates = [HasVLX] in {
3405 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3406 v8i32x_info, v4i64x_info, IsCommutable>,
3407 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
3408 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3409 v4i32x_info, v2i64x_info, IsCommutable>,
3410 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3411 }
Michael Liao66233b72015-08-06 09:06:20 +00003412}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003413
3414defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
3415 X86pmuldq, 1>,T8PD;
3416defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
3417 X86pmuludq, 1>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003418
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003419multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3420 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
3421 let mayLoad = 1 in {
3422 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003423 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003424 OpcodeStr,
3425 "${src2}"##_Src.BroadcastStr##", $src1",
3426 "$src1, ${src2}"##_Src.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003427 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3428 (_Src.VT (X86VBroadcast
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003429 (_Src.ScalarLdFrag addr:$src2))))))>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003430 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
3431 }
3432}
3433
Michael Liao66233b72015-08-06 09:06:20 +00003434multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3435 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003436 X86VectorVTInfo _Dst> {
Michael Liao66233b72015-08-06 09:06:20 +00003437 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003438 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003439 "$src2, $src1","$src1, $src2",
3440 (_Dst.VT (OpNode
3441 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003442 (_Src.VT _Src.RC:$src2)))>,
3443 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003444 let mayLoad = 1 in {
3445 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3446 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3447 "$src2, $src1", "$src1, $src2",
3448 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003449 (bitconvert (_Src.LdFrag addr:$src2))))>,
3450 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003451 }
3452}
3453
3454multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3455 SDNode OpNode> {
3456 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3457 v32i16_info>,
3458 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3459 v32i16_info>, EVEX_V512;
3460 let Predicates = [HasVLX] in {
3461 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3462 v16i16x_info>,
3463 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3464 v16i16x_info>, EVEX_V256;
3465 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3466 v8i16x_info>,
3467 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3468 v8i16x_info>, EVEX_V128;
3469 }
3470}
3471multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3472 SDNode OpNode> {
3473 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3474 v64i8_info>, EVEX_V512;
3475 let Predicates = [HasVLX] in {
3476 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3477 v32i8x_info>, EVEX_V256;
3478 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3479 v16i8x_info>, EVEX_V128;
3480 }
3481}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003482
3483multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3484 SDNode OpNode, AVX512VLVectorVTInfo _Src,
3485 AVX512VLVectorVTInfo _Dst> {
3486 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
3487 _Dst.info512>, EVEX_V512;
3488 let Predicates = [HasVLX] in {
3489 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
3490 _Dst.info256>, EVEX_V256;
3491 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
3492 _Dst.info128>, EVEX_V128;
3493 }
3494}
3495
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003496let Predicates = [HasBWI] in {
3497 defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, PD;
3498 defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, T8PD;
3499 defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase, VEX_W;
3500 defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase, VEX_W;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003501
3502 defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3503 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3504 defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
3505 avx512vl_i16_info, avx512vl_i32_info>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003506}
3507
Igor Bregerf2460112015-07-26 14:41:44 +00003508defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003509 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003510defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003511 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003512defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003513 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003514
Igor Bregerf2460112015-07-26 14:41:44 +00003515defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003516 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003517defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003518 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003519defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003520 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003521
Igor Bregerf2460112015-07-26 14:41:44 +00003522defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003523 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003524defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003525 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003526defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003527 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003528
Igor Bregerf2460112015-07-26 14:41:44 +00003529defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003530 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003531defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003532 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003533defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003534 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003535//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003536// AVX-512 Logical Instructions
3537//===----------------------------------------------------------------------===//
3538
Robert Khasanov545d1b72014-10-14 14:36:19 +00003539defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3540 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3541defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3542 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3543defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3544 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3545defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003546 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003547
3548//===----------------------------------------------------------------------===//
3549// AVX-512 FP arithmetic
3550//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003551multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3552 SDNode OpNode, SDNode VecNode, OpndItins itins,
3553 bit IsCommutable> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003554
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003555 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3556 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3557 "$src2, $src1", "$src1, $src2",
3558 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3559 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003560 itins.rr, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003561
3562 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
3563 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3564 "$src2, $src1", "$src1, $src2",
3565 (VecNode (_.VT _.RC:$src1),
3566 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3567 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003568 itins.rm, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003569 let isCodeGenOnly = 1, isCommutable = IsCommutable,
3570 Predicates = [HasAVX512] in {
3571 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003572 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003573 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3574 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
3575 itins.rr>;
3576 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003577 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003578 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3579 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3580 (_.ScalarLdFrag addr:$src2)))], itins.rr>;
3581 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003582}
3583
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003584multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003585 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003586
3587 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3588 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3589 "$rc, $src2, $src1", "$src1, $src2, $rc",
3590 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003591 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003592 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003593}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003594multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3595 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3596
3597 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3598 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003599 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003600 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003601 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003602}
3603
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003604multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3605 SDNode VecNode,
3606 SizeItins itins, bit IsCommutable> {
3607 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3608 itins.s, IsCommutable>,
3609 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3610 itins.s, IsCommutable>,
3611 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3612 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3613 itins.d, IsCommutable>,
3614 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3615 itins.d, IsCommutable>,
3616 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3617}
3618
3619multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3620 SDNode VecNode,
3621 SizeItins itins, bit IsCommutable> {
3622 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3623 itins.s, IsCommutable>,
3624 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3625 itins.s, IsCommutable>,
3626 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3627 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3628 itins.d, IsCommutable>,
3629 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3630 itins.d, IsCommutable>,
3631 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3632}
3633defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3634defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3635defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3636defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
3637defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>;
3638defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>;
3639
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003640multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003641 X86VectorVTInfo _, bit IsCommutable> {
3642 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3643 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3644 "$src2, $src1", "$src1, $src2",
3645 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003646 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003647 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3648 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3649 "$src2, $src1", "$src1, $src2",
3650 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3651 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3652 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3653 "${src2}"##_.BroadcastStr##", $src1",
3654 "$src1, ${src2}"##_.BroadcastStr,
3655 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3656 (_.ScalarLdFrag addr:$src2))))>,
3657 EVEX_4V, EVEX_B;
3658 }//let mayLoad = 1
3659}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003660
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003661multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003662 X86VectorVTInfo _> {
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003663 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3664 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3665 "$rc, $src2, $src1", "$src1, $src2, $rc",
3666 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3667 EVEX_4V, EVEX_B, EVEX_RC;
3668}
3669
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003670
3671multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003672 X86VectorVTInfo _> {
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003673 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3674 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3675 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
3676 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
3677 EVEX_4V, EVEX_B;
3678}
3679
Michael Liao66233b72015-08-06 09:06:20 +00003680multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003681 bit IsCommutable = 0> {
3682 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3683 IsCommutable>, EVEX_V512, PS,
3684 EVEX_CD8<32, CD8VF>;
3685 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3686 IsCommutable>, EVEX_V512, PD, VEX_W,
3687 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003688
Robert Khasanov595e5982014-10-29 15:43:02 +00003689 // Define only if AVX512VL feature is present.
3690 let Predicates = [HasVLX] in {
3691 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3692 IsCommutable>, EVEX_V128, PS,
3693 EVEX_CD8<32, CD8VF>;
3694 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3695 IsCommutable>, EVEX_V256, PS,
3696 EVEX_CD8<32, CD8VF>;
3697 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3698 IsCommutable>, EVEX_V128, PD, VEX_W,
3699 EVEX_CD8<64, CD8VF>;
3700 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3701 IsCommutable>, EVEX_V256, PD, VEX_W,
3702 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003703 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003704}
3705
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003706multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003707 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003708 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003709 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003710 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3711}
3712
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003713multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003714 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003715 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003716 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003717 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3718}
3719
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003720defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>,
3721 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
3722defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>,
3723 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Michael Liao66233b72015-08-06 09:06:20 +00003724defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003725 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
3726defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>,
3727 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003728defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>,
3729 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
3730defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>,
3731 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003732let Predicates = [HasDQI] in {
3733 defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, 1>;
3734 defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, 0>;
3735 defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, 1>;
3736 defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, 1>;
3737}
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003738
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003739multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3740 X86VectorVTInfo _> {
3741 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3742 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3743 "$src2, $src1", "$src1, $src2",
3744 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
3745 let mayLoad = 1 in {
3746 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3747 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3748 "$src2, $src1", "$src1, $src2",
3749 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
3750 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3751 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3752 "${src2}"##_.BroadcastStr##", $src1",
3753 "$src1, ${src2}"##_.BroadcastStr,
3754 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3755 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
3756 EVEX_4V, EVEX_B;
3757 }//let mayLoad = 1
3758}
3759
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003760multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
3761 X86VectorVTInfo _> {
3762 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3763 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3764 "$src2, $src1", "$src1, $src2",
3765 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
3766 let mayLoad = 1 in {
3767 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
3768 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3769 "$src2, $src1", "$src1, $src2",
3770 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>;
3771 }//let mayLoad = 1
3772}
3773
3774multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode> {
Michael Liao66233b72015-08-06 09:06:20 +00003775 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003776 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
3777 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00003778 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003779 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
3780 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003781 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f32x_info>,
3782 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNode, SSE_ALU_ITINS_S.s>,
3783 EVEX_4V,EVEX_CD8<32, CD8VT1>;
3784 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f64x_info>,
3785 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNode, SSE_ALU_ITINS_S.d>,
3786 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
3787
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003788 // Define only if AVX512VL feature is present.
3789 let Predicates = [HasVLX] in {
3790 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
3791 EVEX_V128, EVEX_CD8<32, CD8VF>;
3792 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
3793 EVEX_V256, EVEX_CD8<32, CD8VF>;
3794 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
3795 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
3796 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
3797 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
3798 }
3799}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003800defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003801
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003802//===----------------------------------------------------------------------===//
3803// AVX-512 VPTESTM instructions
3804//===----------------------------------------------------------------------===//
3805
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003806multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
3807 X86VectorVTInfo _> {
3808 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
3809 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3810 "$src2, $src1", "$src1, $src2",
3811 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
3812 EVEX_4V;
3813 let mayLoad = 1 in
3814 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3815 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3816 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00003817 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003818 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
3819 EVEX_4V,
3820 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003821}
3822
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003823multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3824 X86VectorVTInfo _> {
3825 let mayLoad = 1 in
3826 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3827 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3828 "${src2}"##_.BroadcastStr##", $src1",
3829 "$src1, ${src2}"##_.BroadcastStr,
3830 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
3831 (_.ScalarLdFrag addr:$src2))))>,
3832 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003833}
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003834multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3835 AVX512VLVectorVTInfo _> {
3836 let Predicates = [HasAVX512] in
3837 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
3838 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3839
3840 let Predicates = [HasAVX512, HasVLX] in {
3841 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
3842 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3843 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
3844 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3845 }
3846}
3847
3848multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
3849 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
3850 avx512vl_i32_info>;
3851 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
3852 avx512vl_i64_info>, VEX_W;
3853}
3854
3855multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
3856 SDNode OpNode> {
3857 let Predicates = [HasBWI] in {
3858 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
3859 EVEX_V512, VEX_W;
3860 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
3861 EVEX_V512;
3862 }
3863 let Predicates = [HasVLX, HasBWI] in {
3864
3865 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
3866 EVEX_V256, VEX_W;
3867 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
3868 EVEX_V128, VEX_W;
3869 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
3870 EVEX_V256;
3871 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
3872 EVEX_V128;
3873 }
3874}
3875
3876multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
3877 SDNode OpNode> :
3878 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
3879 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
3880
3881defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
3882defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003883
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003884def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
3885 (v16i32 VR512:$src2), (i16 -1))),
3886 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
3887
3888def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
3889 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003890 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003891
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003892//===----------------------------------------------------------------------===//
3893// AVX-512 Shift instructions
3894//===----------------------------------------------------------------------===//
3895multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003896 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003897 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003898 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003899 "$src2, $src1", "$src1, $src2",
3900 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003901 SSE_INTSHIFT_ITINS_P.rr>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003902 let mayLoad = 1 in
Cameron McInally04400442014-11-14 15:43:00 +00003903 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003904 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003905 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003906 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
3907 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003908 SSE_INTSHIFT_ITINS_P.rm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003909}
3910
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003911multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
3912 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
3913 let mayLoad = 1 in
3914 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
3915 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
3916 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
3917 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003918 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003919}
3920
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003921multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003922 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003923 // src2 is always 128-bit
3924 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3925 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
3926 "$src2, $src1", "$src1, $src2",
3927 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003928 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003929 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3930 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
3931 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003932 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003933 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003934 EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003935}
3936
Cameron McInally5fb084e2014-12-11 17:13:05 +00003937multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003938 ValueType SrcVT, PatFrag bc_frag,
3939 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
3940 let Predicates = [prd] in
3941 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3942 VTInfo.info512>, EVEX_V512,
3943 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
3944 let Predicates = [prd, HasVLX] in {
3945 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3946 VTInfo.info256>, EVEX_V256,
3947 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
3948 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3949 VTInfo.info128>, EVEX_V128,
3950 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
3951 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003952}
3953
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003954multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
3955 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00003956 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003957 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003958 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003959 avx512vl_i64_info, HasAVX512>, VEX_W;
3960 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
3961 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003962}
3963
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003964multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
3965 string OpcodeStr, SDNode OpNode,
3966 AVX512VLVectorVTInfo VTInfo> {
3967 let Predicates = [HasAVX512] in
3968 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3969 VTInfo.info512>,
3970 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3971 VTInfo.info512>, EVEX_V512;
3972 let Predicates = [HasAVX512, HasVLX] in {
3973 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3974 VTInfo.info256>,
3975 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3976 VTInfo.info256>, EVEX_V256;
3977 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3978 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00003979 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003980 VTInfo.info128>, EVEX_V128;
3981 }
3982}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003983
Michael Liao66233b72015-08-06 09:06:20 +00003984multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003985 Format ImmFormR, Format ImmFormM,
3986 string OpcodeStr, SDNode OpNode> {
3987 let Predicates = [HasBWI] in
3988 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3989 v32i16_info>, EVEX_V512;
3990 let Predicates = [HasVLX, HasBWI] in {
3991 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3992 v16i16x_info>, EVEX_V256;
3993 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3994 v8i16x_info>, EVEX_V128;
3995 }
3996}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003997
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003998multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
3999 Format ImmFormR, Format ImmFormM,
4000 string OpcodeStr, SDNode OpNode> {
4001 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4002 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4003 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4004 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4005}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004006
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004007defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004008 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004009
4010defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004011 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004012
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004013defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004014 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004015
Michael Zuckerman298a6802016-01-13 12:39:33 +00004016defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004017defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004018
4019defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4020defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4021defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004022
4023//===-------------------------------------------------------------------===//
4024// Variable Bit Shifts
4025//===-------------------------------------------------------------------===//
4026multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004027 X86VectorVTInfo _> {
4028 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4029 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4030 "$src2, $src1", "$src1, $src2",
4031 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004032 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004033 let mayLoad = 1 in
Cameron McInally5fb084e2014-12-11 17:13:05 +00004034 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4035 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4036 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004037 (_.VT (OpNode _.RC:$src1,
4038 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004039 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004040 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004041}
4042
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004043multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4044 X86VectorVTInfo _> {
4045 let mayLoad = 1 in
4046 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4047 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4048 "${src2}"##_.BroadcastStr##", $src1",
4049 "$src1, ${src2}"##_.BroadcastStr,
4050 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4051 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004052 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004053 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4054}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004055multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4056 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004057 let Predicates = [HasAVX512] in
4058 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4059 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4060
4061 let Predicates = [HasAVX512, HasVLX] in {
4062 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4063 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4064 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4065 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4066 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004067}
4068
4069multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4070 SDNode OpNode> {
4071 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004072 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004073 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004074 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004075}
4076
Igor Breger7b46b4e2015-12-23 08:06:50 +00004077// Use 512bit version to implement 128/256 bit in case NoVLX.
4078multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4079 let Predicates = [HasBWI, NoVLX] in {
4080 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
4081 (_.info256.VT _.info256.RC:$src2))),
4082 (EXTRACT_SUBREG
4083 (!cast<Instruction>(NAME#"WZrr")
4084 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4085 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4086 sub_ymm)>;
4087
4088 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
4089 (_.info128.VT _.info128.RC:$src2))),
4090 (EXTRACT_SUBREG
4091 (!cast<Instruction>(NAME#"WZrr")
4092 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4093 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4094 sub_xmm)>;
4095 }
4096}
4097
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004098multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4099 SDNode OpNode> {
4100 let Predicates = [HasBWI] in
4101 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4102 EVEX_V512, VEX_W;
4103 let Predicates = [HasVLX, HasBWI] in {
4104
4105 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4106 EVEX_V256, VEX_W;
4107 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4108 EVEX_V128, VEX_W;
4109 }
4110}
4111
4112defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004113 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4114 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004115defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004116 avx512_var_shift_w<0x11, "vpsravw", sra>,
4117 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004118defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004119 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4120 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004121defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4122defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004123
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004124//===-------------------------------------------------------------------===//
4125// 1-src variable permutation VPERMW/D/Q
4126//===-------------------------------------------------------------------===//
4127multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4128 AVX512VLVectorVTInfo _> {
4129 let Predicates = [HasAVX512] in
4130 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4131 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4132
4133 let Predicates = [HasAVX512, HasVLX] in
4134 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4135 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4136}
4137
4138multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4139 string OpcodeStr, SDNode OpNode,
4140 AVX512VLVectorVTInfo VTInfo> {
4141 let Predicates = [HasAVX512] in
4142 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4143 VTInfo.info512>,
4144 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4145 VTInfo.info512>, EVEX_V512;
4146 let Predicates = [HasAVX512, HasVLX] in
4147 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4148 VTInfo.info256>,
4149 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4150 VTInfo.info256>, EVEX_V256;
4151}
4152
Michael Zuckermand9cac592016-01-19 17:07:43 +00004153multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4154 Predicate prd, SDNode OpNode,
4155 AVX512VLVectorVTInfo _> {
4156 let Predicates = [prd] in
4157 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4158 EVEX_V512 ;
4159 let Predicates = [HasVLX, prd] in {
4160 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4161 EVEX_V256 ;
4162 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4163 EVEX_V128 ;
4164 }
4165}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004166
Michael Zuckermand9cac592016-01-19 17:07:43 +00004167defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4168 avx512vl_i16_info>, VEX_W;
4169defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4170 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004171
4172defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4173 avx512vl_i32_info>;
4174defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4175 avx512vl_i64_info>, VEX_W;
4176defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4177 avx512vl_f32_info>;
4178defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4179 avx512vl_f64_info>, VEX_W;
4180
4181defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4182 X86VPermi, avx512vl_i64_info>,
4183 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4184defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4185 X86VPermi, avx512vl_f64_info>,
4186 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004187//===----------------------------------------------------------------------===//
4188// AVX-512 - VPERMIL
4189//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004190
Igor Breger78741a12015-10-04 07:20:41 +00004191multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4192 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4193 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4194 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4195 "$src2, $src1", "$src1, $src2",
4196 (_.VT (OpNode _.RC:$src1,
4197 (Ctrl.VT Ctrl.RC:$src2)))>,
4198 T8PD, EVEX_4V;
4199 let mayLoad = 1 in {
4200 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4201 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4202 "$src2, $src1", "$src1, $src2",
4203 (_.VT (OpNode
4204 _.RC:$src1,
4205 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4206 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4207 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4208 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4209 "${src2}"##_.BroadcastStr##", $src1",
4210 "$src1, ${src2}"##_.BroadcastStr,
4211 (_.VT (OpNode
4212 _.RC:$src1,
4213 (Ctrl.VT (X86VBroadcast
4214 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4215 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
4216 }//let mayLoad = 1
4217}
4218
4219multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4220 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4221 let Predicates = [HasAVX512] in {
4222 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4223 Ctrl.info512>, EVEX_V512;
4224 }
4225 let Predicates = [HasAVX512, HasVLX] in {
4226 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4227 Ctrl.info128>, EVEX_V128;
4228 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4229 Ctrl.info256>, EVEX_V256;
4230 }
4231}
4232
4233multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4234 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4235
4236 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4237 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4238 X86VPermilpi, _>,
4239 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004240}
4241
4242defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4243 avx512vl_i32_info>;
4244defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4245 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004246//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004247// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4248//===----------------------------------------------------------------------===//
4249
4250defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004251 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004252 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4253defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004254 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004255defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004256 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004257
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004258multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4259 let Predicates = [HasBWI] in
4260 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4261
4262 let Predicates = [HasVLX, HasBWI] in {
4263 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4264 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4265 }
4266}
4267
4268defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4269
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004270//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004271// Move Low to High and High to Low packed FP Instructions
4272//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004273def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4274 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004275 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004276 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4277 IIC_SSE_MOV_LH>, EVEX_4V;
4278def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4279 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004280 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004281 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4282 IIC_SSE_MOV_LH>, EVEX_4V;
4283
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004284let Predicates = [HasAVX512] in {
4285 // MOVLHPS patterns
4286 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4287 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4288 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4289 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004290
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004291 // MOVHLPS patterns
4292 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4293 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4294}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004295
4296//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004297// VMOVHPS/PD VMOVLPS Instructions
4298// All patterns was taken from SSS implementation.
4299//===----------------------------------------------------------------------===//
4300multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4301 X86VectorVTInfo _> {
4302 let mayLoad = 1 in
4303 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4304 (ins _.RC:$src1, f64mem:$src2),
4305 !strconcat(OpcodeStr,
4306 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4307 [(set _.RC:$dst,
4308 (OpNode _.RC:$src1,
4309 (_.VT (bitconvert
4310 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4311 IIC_SSE_MOV_LH>, EVEX_4V;
4312}
4313
4314defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4315 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4316defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
4317 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4318defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
4319 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4320defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
4321 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4322
4323let Predicates = [HasAVX512] in {
4324 // VMOVHPS patterns
4325 def : Pat<(X86Movlhps VR128X:$src1,
4326 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
4327 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4328 def : Pat<(X86Movlhps VR128X:$src1,
4329 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
4330 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4331 // VMOVHPD patterns
4332 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4333 (scalar_to_vector (loadf64 addr:$src2)))),
4334 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4335 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4336 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
4337 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4338 // VMOVLPS patterns
4339 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4340 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4341 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4342 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4343 // VMOVLPD patterns
4344 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4345 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4346 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4347 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4348 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
4349 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
4350 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4351}
4352
4353let mayStore = 1 in {
4354def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
4355 (ins f64mem:$dst, VR128X:$src),
4356 "vmovhps\t{$src, $dst|$dst, $src}",
4357 [(store (f64 (vector_extract
4358 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
4359 (bc_v2f64 (v4f32 VR128X:$src))),
4360 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4361 EVEX, EVEX_CD8<32, CD8VT2>;
4362def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
4363 (ins f64mem:$dst, VR128X:$src),
4364 "vmovhpd\t{$src, $dst|$dst, $src}",
4365 [(store (f64 (vector_extract
4366 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
4367 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4368 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4369def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
4370 (ins f64mem:$dst, VR128X:$src),
4371 "vmovlps\t{$src, $dst|$dst, $src}",
4372 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128X:$src)),
4373 (iPTR 0))), addr:$dst)],
4374 IIC_SSE_MOV_LH>,
4375 EVEX, EVEX_CD8<32, CD8VT2>;
4376def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
4377 (ins f64mem:$dst, VR128X:$src),
4378 "vmovlpd\t{$src, $dst|$dst, $src}",
4379 [(store (f64 (vector_extract (v2f64 VR128X:$src),
4380 (iPTR 0))), addr:$dst)],
4381 IIC_SSE_MOV_LH>,
4382 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4383}
4384let Predicates = [HasAVX512] in {
4385 // VMOVHPD patterns
4386 def : Pat<(store (f64 (vector_extract
4387 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
4388 (iPTR 0))), addr:$dst),
4389 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
4390 // VMOVLPS patterns
4391 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
4392 addr:$src1),
4393 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4394 def : Pat<(store (v4i32 (X86Movlps
4395 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
4396 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4397 // VMOVLPD patterns
4398 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4399 addr:$src1),
4400 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4401 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4402 addr:$src1),
4403 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4404}
4405//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004406// FMA - Fused Multiply Operations
4407//
Adam Nemet26371ce2014-10-24 00:02:55 +00004408
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004409let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004410multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4411 X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00004412 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004413 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00004414 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004415 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00004416 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004417
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004418 let mayLoad = 1 in {
4419 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004420 (ins _.RC:$src2, _.MemOp:$src3),
4421 OpcodeStr, "$src3, $src2", "$src2, $src3",
4422 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
Michael Liao66233b72015-08-06 09:06:20 +00004423 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004424
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004425 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004426 (ins _.RC:$src2, _.ScalarMemOp:$src3),
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004427 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4428 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4429 (OpNode _.RC:$src1,
Simon Pilgrim8b756592015-07-06 20:30:47 +00004430 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004431 AVX512FMA3Base, EVEX_B;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004432 }
4433}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004434
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004435multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4436 X86VectorVTInfo _> {
4437 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004438 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4439 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4440 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4441 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004442}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004443} // Constraints = "$src1 = $dst"
4444
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004445multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4446 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4447 let Predicates = [HasAVX512] in {
4448 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512>,
4449 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4450 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004451 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004452 let Predicates = [HasVLX, HasAVX512] in {
4453 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256>,
4454 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4455 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128>,
4456 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004457 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004458}
4459
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004460multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4461 SDNode OpNodeRnd > {
4462 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4463 avx512vl_f32_info>;
4464 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4465 avx512vl_f64_info>, VEX_W;
4466}
4467
4468defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
4469defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
4470defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
4471defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
4472defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
4473defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
4474
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004475
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004476let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004477multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4478 X86VectorVTInfo _> {
4479 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4480 (ins _.RC:$src2, _.RC:$src3),
4481 OpcodeStr, "$src3, $src2", "$src2, $src3",
4482 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1))>,
4483 AVX512FMA3Base;
4484
4485 let mayLoad = 1 in {
4486 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4487 (ins _.RC:$src2, _.MemOp:$src3),
4488 OpcodeStr, "$src3, $src2", "$src2, $src3",
4489 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
4490 AVX512FMA3Base;
4491
4492 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4493 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4494 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
4495 "$src2, ${src3}"##_.BroadcastStr,
4496 (_.VT (OpNode _.RC:$src2,
4497 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
4498 _.RC:$src1))>, AVX512FMA3Base, EVEX_B;
4499 }
4500}
4501
4502multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4503 X86VectorVTInfo _> {
4504 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4505 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4506 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4507 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc)))>,
4508 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004509}
4510} // Constraints = "$src1 = $dst"
4511
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004512multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4513 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4514 let Predicates = [HasAVX512] in {
4515 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512>,
4516 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4517 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004518 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004519 let Predicates = [HasVLX, HasAVX512] in {
4520 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256>,
4521 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4522 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128>,
4523 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004524 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004525}
4526
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004527multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4528 SDNode OpNodeRnd > {
4529 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4530 avx512vl_f32_info>;
4531 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4532 avx512vl_f64_info>, VEX_W;
4533}
4534
4535defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
4536defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
4537defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
4538defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
4539defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
4540defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
4541
4542let Constraints = "$src1 = $dst" in {
4543multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4544 X86VectorVTInfo _> {
4545 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4546 (ins _.RC:$src3, _.RC:$src2),
4547 OpcodeStr, "$src2, $src3", "$src3, $src2",
4548 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4549 AVX512FMA3Base;
4550
4551 let mayLoad = 1 in {
4552 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4553 (ins _.RC:$src3, _.MemOp:$src2),
4554 OpcodeStr, "$src2, $src3", "$src3, $src2",
4555 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2), _.RC:$src3))>,
4556 AVX512FMA3Base;
4557
4558 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4559 (ins _.RC:$src3, _.ScalarMemOp:$src2),
4560 OpcodeStr, "${src2}"##_.BroadcastStr##", $src3",
4561 "$src3, ${src2}"##_.BroadcastStr,
4562 (_.VT (OpNode _.RC:$src1,
4563 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
4564 _.RC:$src3))>, AVX512FMA3Base, EVEX_B;
4565 }
4566}
4567
4568multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4569 X86VectorVTInfo _> {
4570 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4571 (ins _.RC:$src3, _.RC:$src2, AVX512RC:$rc),
4572 OpcodeStr, "$rc, $src2, $src3", "$src3, $src2, $rc",
4573 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4574 AVX512FMA3Base, EVEX_B, EVEX_RC;
4575}
4576} // Constraints = "$src1 = $dst"
4577
4578multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4579 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4580 let Predicates = [HasAVX512] in {
4581 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512>,
4582 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4583 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4584 }
4585 let Predicates = [HasVLX, HasAVX512] in {
4586 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256>,
4587 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4588 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128>,
4589 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4590 }
4591}
4592
4593multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4594 SDNode OpNodeRnd > {
4595 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4596 avx512vl_f32_info>;
4597 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4598 avx512vl_f64_info>, VEX_W;
4599}
4600
4601defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
4602defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
4603defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
4604defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
4605defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
4606defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004607
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004608// Scalar FMA
4609let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00004610multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4611 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
4612 dag RHS_r, dag RHS_m > {
4613 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4614 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
4615 "$src3, $src2", "$src2, $src3", RHS_VEC_r>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004616
Igor Breger15820b02015-07-01 13:24:28 +00004617 let mayLoad = 1 in
4618 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4619 (ins _.RC:$src2, _.MemOp:$src3), OpcodeStr,
4620 "$src3, $src2", "$src2, $src3", RHS_VEC_m>, AVX512FMA3Base;
4621
4622 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4623 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4624 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb>,
4625 AVX512FMA3Base, EVEX_B, EVEX_RC;
4626
4627 let isCodeGenOnly = 1 in {
4628 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
4629 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
4630 !strconcat(OpcodeStr,
4631 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4632 [RHS_r]>;
4633 let mayLoad = 1 in
4634 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
4635 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
4636 !strconcat(OpcodeStr,
4637 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4638 [RHS_m]>;
4639 }// isCodeGenOnly = 1
4640}
4641}// Constraints = "$src1 = $dst"
4642
4643multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4644 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
4645 string SUFF> {
4646
4647 defm NAME#213#SUFF: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
4648 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)),
4649 (_.VT (OpNode _.RC:$src2, _.RC:$src1,
4650 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))))),
4651 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
4652 (i32 imm:$rc))),
4653 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4654 _.FRC:$src3))),
4655 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4656 (_.ScalarLdFrag addr:$src3))))>;
4657
4658 defm NAME#231#SUFF: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
4659 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)),
4660 (_.VT (OpNode _.RC:$src2,
4661 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
4662 _.RC:$src1)),
4663 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
4664 (i32 imm:$rc))),
4665 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
4666 _.FRC:$src1))),
4667 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
4668 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
4669
4670 defm NAME#132#SUFF: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
4671 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)),
4672 (_.VT (OpNode _.RC:$src1,
4673 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
4674 _.RC:$src2)),
4675 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
4676 (i32 imm:$rc))),
4677 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
4678 _.FRC:$src2))),
4679 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
4680 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
4681}
4682
4683multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4684 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
4685 let Predicates = [HasAVX512] in {
4686 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4687 OpNodeRnd, f32x_info, "SS">,
4688 EVEX_CD8<32, CD8VT1>, VEX_LIG;
4689 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4690 OpNodeRnd, f64x_info, "SD">,
4691 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
4692 }
4693}
4694
4695defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
4696defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
4697defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
4698defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004699
4700//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00004701// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
4702//===----------------------------------------------------------------------===//
4703let Constraints = "$src1 = $dst" in {
4704multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4705 X86VectorVTInfo _> {
4706 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4707 (ins _.RC:$src2, _.RC:$src3),
4708 OpcodeStr, "$src3, $src2", "$src2, $src3",
4709 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4710 AVX512FMA3Base;
4711
4712 let mayLoad = 1 in {
4713 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4714 (ins _.RC:$src2, _.MemOp:$src3),
4715 OpcodeStr, "$src3, $src2", "$src2, $src3",
4716 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
4717 AVX512FMA3Base;
4718
4719 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4720 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4721 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4722 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4723 (OpNode _.RC:$src1,
4724 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
4725 AVX512FMA3Base, EVEX_B;
4726 }
4727}
4728} // Constraints = "$src1 = $dst"
4729
4730multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4731 AVX512VLVectorVTInfo _> {
4732 let Predicates = [HasIFMA] in {
4733 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
4734 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4735 }
4736 let Predicates = [HasVLX, HasIFMA] in {
4737 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
4738 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4739 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
4740 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4741 }
4742}
4743
4744defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
4745 avx512vl_i64_info>, VEX_W;
4746defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
4747 avx512vl_i64_info>, VEX_W;
4748
4749//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004750// AVX-512 Scalar convert from sign integer to float/double
4751//===----------------------------------------------------------------------===//
4752
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004753multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
4754 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4755 PatFrag ld_frag, string asm> {
4756 let hasSideEffects = 0 in {
4757 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
4758 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004759 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004760 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004761 let mayLoad = 1 in
4762 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
4763 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004764 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004765 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004766 } // hasSideEffects = 0
4767 let isCodeGenOnly = 1 in {
4768 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4769 (ins DstVT.RC:$src1, SrcRC:$src2),
4770 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4771 [(set DstVT.RC:$dst,
4772 (OpNode (DstVT.VT DstVT.RC:$src1),
4773 SrcRC:$src2,
4774 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4775
4776 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
4777 (ins DstVT.RC:$src1, x86memop:$src2),
4778 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4779 [(set DstVT.RC:$dst,
4780 (OpNode (DstVT.VT DstVT.RC:$src1),
4781 (ld_frag addr:$src2),
4782 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4783 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004784}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004785
Igor Bregerabe4a792015-06-14 12:44:55 +00004786multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004787 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00004788 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4789 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004790 !strconcat(asm,
4791 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00004792 [(set DstVT.RC:$dst,
4793 (OpNode (DstVT.VT DstVT.RC:$src1),
4794 SrcRC:$src2,
4795 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
4796}
4797
4798multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004799 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4800 PatFrag ld_frag, string asm> {
4801 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
4802 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
4803 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00004804}
4805
Andrew Trick15a47742013-10-09 05:11:10 +00004806let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00004807defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004808 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
4809 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004810defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004811 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
4812 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004813defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004814 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
4815 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004816defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004817 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
4818 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004819
4820def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
4821 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4822def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004823 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004824def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
4825 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4826def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004827 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004828
4829def : Pat<(f32 (sint_to_fp GR32:$src)),
4830 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4831def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004832 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004833def : Pat<(f64 (sint_to_fp GR32:$src)),
4834 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4835def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004836 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
4837
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004838defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004839 v4f32x_info, i32mem, loadi32,
4840 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004841defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004842 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
4843 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004844defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004845 i32mem, loadi32, "cvtusi2sd{l}">,
4846 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004847defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004848 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
4849 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004850
4851def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
4852 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4853def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
4854 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4855def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
4856 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4857def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
4858 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4859
4860def : Pat<(f32 (uint_to_fp GR32:$src)),
4861 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4862def : Pat<(f32 (uint_to_fp GR64:$src)),
4863 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
4864def : Pat<(f64 (uint_to_fp GR32:$src)),
4865 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4866def : Pat<(f64 (uint_to_fp GR64:$src)),
4867 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00004868}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004869
4870//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004871// AVX-512 Scalar convert from float/double to integer
4872//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00004873multiclass avx512_cvt_s_int_round<bits<8> opc, RegisterClass SrcRC,
4874 RegisterClass DstRC, Intrinsic Int,
4875 Operand memop, ComplexPattern mem_cpat, string asm> {
4876 let hasSideEffects = 0, Predicates = [HasAVX512] in {
4877 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
4878 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4879 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG;
4880 def rb : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
4881 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"), []>,
4882 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
4883 let mayLoad = 1 in
4884 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
4885 !strconcat(asm,"\t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG;
4886 } // hasSideEffects = 0, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004887}
Asaf Badouh2744d212015-09-20 14:31:19 +00004888
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004889// Convert float/double to signed/unsigned int 32/64
Asaf Badouh2744d212015-09-20 14:31:19 +00004890defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004891 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004892 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004893defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, VR128X, GR64,
4894 int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004895 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004896 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004897defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, VR128X, GR32,
4898 int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004899 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004900 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004901defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, VR128X, GR64,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004902 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004903 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004904 EVEX_CD8<32, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004905defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004906 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004907 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004908defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, VR128X, GR64,
4909 int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004910 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004911 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004912defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, VR128X, GR32,
4913 int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004914 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004915 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004916defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, VR128X, GR64,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004917 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004918 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004919 EVEX_CD8<64, CD8VT1>;
4920
Asaf Badouh2744d212015-09-20 14:31:19 +00004921let isCodeGenOnly = 1 , Predicates = [HasAVX512] in {
Craig Topper9dd48c82014-01-02 17:28:14 +00004922 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4923 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
4924 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
4925 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4926 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
4927 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
4928 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4929 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
4930 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
4931 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4932 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
4933 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004934
Craig Topper9dd48c82014-01-02 17:28:14 +00004935 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4936 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
4937 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
Asaf Badouh2744d212015-09-20 14:31:19 +00004938} // isCodeGenOnly = 1, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004939
4940// Convert float/double to signed/unsigned int 32/64 with truncation
Asaf Badouh2744d212015-09-20 14:31:19 +00004941multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
4942 X86VectorVTInfo _DstRC, SDNode OpNode,
4943 SDNode OpNodeRnd>{
4944let Predicates = [HasAVX512] in {
4945 def rr : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
4946 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4947 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
4948 def rb : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
4949 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
4950 []>, EVEX, EVEX_B;
4951 def rm : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.MemOp:$src),
4952 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4953 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
4954 EVEX;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004955
Asaf Badouh2744d212015-09-20 14:31:19 +00004956 let isCodeGenOnly = 1,hasSideEffects = 0 in {
4957 def rr_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
4958 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4959 [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src,
4960 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
4961 def rb_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
4962 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
4963 [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src,
4964 (i32 FROUND_NO_EXC)))]>,
4965 EVEX,VEX_LIG , EVEX_B;
4966 let mayLoad = 1 in
4967 def rm_Int : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
4968 (ins _SrcRC.MemOp:$src),
4969 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4970 []>, EVEX, VEX_LIG;
4971
4972 } // isCodeGenOnly = 1, hasSideEffects = 0
4973} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004974}
4975
Asaf Badouh2744d212015-09-20 14:31:19 +00004976
4977defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i32x_info,
4978 fp_to_sint,X86cvttss2IntRnd>,
4979 XS, EVEX_CD8<32, CD8VT1>;
4980defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i64x_info,
4981 fp_to_sint,X86cvttss2IntRnd>,
4982 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
4983defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i32x_info,
4984 fp_to_sint,X86cvttsd2IntRnd>,
4985 XD, EVEX_CD8<64, CD8VT1>;
4986defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i64x_info,
4987 fp_to_sint,X86cvttsd2IntRnd>,
4988 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
4989
4990defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i32x_info,
4991 fp_to_uint,X86cvttss2UIntRnd>,
4992 XS, EVEX_CD8<32, CD8VT1>;
4993defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i64x_info,
4994 fp_to_uint,X86cvttss2UIntRnd>,
4995 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
4996defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i32x_info,
4997 fp_to_uint,X86cvttsd2UIntRnd>,
4998 XD, EVEX_CD8<64, CD8VT1>;
4999defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i64x_info,
5000 fp_to_uint,X86cvttsd2UIntRnd>,
5001 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5002let Predicates = [HasAVX512] in {
5003 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
5004 (VCVTTSS2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5005 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
5006 (VCVTTSS2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5007 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
5008 (VCVTTSD2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5009 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
5010 (VCVTTSD2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5011
Elena Demikhovskycf088092013-12-11 14:31:04 +00005012} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005013//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005014// AVX-512 Convert form float to double and back
5015//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005016multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5017 X86VectorVTInfo _Src, SDNode OpNode> {
5018 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5019 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
5020 "$src2, $src1", "$src1, $src2",
5021 (_.VT (OpNode (_Src.VT _Src.RC:$src1),
5022 (_Src.VT _Src.RC:$src2)))>,
5023 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5024 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5025 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
5026 "$src2, $src1", "$src1, $src2",
5027 (_.VT (OpNode (_Src.VT _Src.RC:$src1),
5028 (_Src.VT (scalar_to_vector
5029 (_Src.ScalarLdFrag addr:$src2)))))>,
5030 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005031}
5032
Asaf Badouh2744d212015-09-20 14:31:19 +00005033// Scalar Coversion with SAE - suppress all exceptions
5034multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5035 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5036 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5037 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
5038 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
5039 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src1),
5040 (_Src.VT _Src.RC:$src2),
5041 (i32 FROUND_NO_EXC)))>,
5042 EVEX_4V, VEX_LIG, EVEX_B;
5043}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005044
Asaf Badouh2744d212015-09-20 14:31:19 +00005045// Scalar Conversion with rounding control (RC)
5046multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5047 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5048 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5049 (ins _Src.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
5050 "$rc, $src2, $src1", "$src1, $src2, $rc",
5051 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src1),
5052 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5053 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5054 EVEX_B, EVEX_RC;
5055}
5056multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode,
5057 SDNode OpNodeRnd, X86VectorVTInfo _src,
5058 X86VectorVTInfo _dst> {
5059 let Predicates = [HasAVX512] in {
5060 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5061 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5062 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5063 EVEX_V512, XD;
5064 }
5065}
5066
5067multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5068 SDNode OpNodeRnd, X86VectorVTInfo _src,
5069 X86VectorVTInfo _dst> {
5070 let Predicates = [HasAVX512] in {
5071 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5072 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
5073 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5074 }
5075}
5076defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround,
5077 X86froundRnd, f64x_info, f32x_info>;
5078defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext,
5079 X86fpextRnd,f32x_info, f64x_info >;
5080
5081def : Pat<(f64 (fextend FR32X:$src)),
5082 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
5083 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5084 Requires<[HasAVX512]>;
5085def : Pat<(f64 (fextend (loadf32 addr:$src))),
5086 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5087 Requires<[HasAVX512]>;
5088
5089def : Pat<(f64 (extloadf32 addr:$src)),
5090 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005091 Requires<[HasAVX512, OptForSize]>;
5092
Asaf Badouh2744d212015-09-20 14:31:19 +00005093def : Pat<(f64 (extloadf32 addr:$src)),
5094 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
5095 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5096 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005097
Asaf Badouh2744d212015-09-20 14:31:19 +00005098def : Pat<(f32 (fround FR64X:$src)),
5099 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
5100 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005101 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005102//===----------------------------------------------------------------------===//
5103// AVX-512 Vector convert from signed/unsigned integer to float/double
5104// and from float/double to signed/unsigned integer
5105//===----------------------------------------------------------------------===//
5106
5107multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5108 X86VectorVTInfo _Src, SDNode OpNode,
5109 string Broadcast = _.BroadcastStr,
5110 string Alias = ""> {
5111
5112 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5113 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5114 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5115
5116 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5117 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5118 (_.VT (OpNode (_Src.VT
5119 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5120
5121 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5122 (ins _Src.MemOp:$src), OpcodeStr,
5123 "${src}"##Broadcast, "${src}"##Broadcast,
5124 (_.VT (OpNode (_Src.VT
5125 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5126 ))>, EVEX, EVEX_B;
5127}
5128// Coversion with SAE - suppress all exceptions
5129multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5130 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5131 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5132 (ins _Src.RC:$src), OpcodeStr,
5133 "{sae}, $src", "$src, {sae}",
5134 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5135 (i32 FROUND_NO_EXC)))>,
5136 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005137}
5138
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005139// Conversion with rounding control (RC)
5140multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5141 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5142 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5143 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5144 "$rc, $src", "$src, $rc",
5145 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5146 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005147}
5148
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005149// Extend Float to Double
5150multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5151 let Predicates = [HasAVX512] in {
5152 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fextend>,
5153 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5154 X86vfpextRnd>, EVEX_V512;
5155 }
5156 let Predicates = [HasVLX] in {
5157 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5158 X86vfpext, "{1to2}">, EVEX_V128;
5159 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fextend>,
5160 EVEX_V256;
5161 }
5162}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005163
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005164// Truncate Double to Float
5165multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5166 let Predicates = [HasAVX512] in {
5167 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fround>,
5168 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5169 X86vfproundRnd>, EVEX_V512;
5170 }
5171 let Predicates = [HasVLX] in {
5172 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5173 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
5174 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fround,
5175 "{1to4}", "{y}">, EVEX_V256;
5176 }
5177}
5178
5179defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5180 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5181defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5182 PS, EVEX_CD8<32, CD8VH>;
5183
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005184def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5185 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005186
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005187let Predicates = [HasVLX] in {
5188 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5189 (VCVTPS2PDZ256rm addr:$src)>;
5190}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005191
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005192// Convert Signed/Unsigned Doubleword to Double
5193multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5194 SDNode OpNode128> {
5195 // No rounding in this op
5196 let Predicates = [HasAVX512] in
5197 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5198 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005199
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005200 let Predicates = [HasVLX] in {
5201 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5202 OpNode128, "{1to2}">, EVEX_V128;
5203 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5204 EVEX_V256;
5205 }
5206}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005207
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005208// Convert Signed/Unsigned Doubleword to Float
5209multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5210 SDNode OpNodeRnd> {
5211 let Predicates = [HasAVX512] in
5212 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5213 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5214 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005215
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005216 let Predicates = [HasVLX] in {
5217 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5218 EVEX_V128;
5219 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5220 EVEX_V256;
5221 }
5222}
5223
5224// Convert Float to Signed/Unsigned Doubleword with truncation
5225multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5226 SDNode OpNode, SDNode OpNodeRnd> {
5227 let Predicates = [HasAVX512] in {
5228 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5229 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5230 OpNodeRnd>, EVEX_V512;
5231 }
5232 let Predicates = [HasVLX] in {
5233 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5234 EVEX_V128;
5235 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5236 EVEX_V256;
5237 }
5238}
5239
5240// Convert Float to Signed/Unsigned Doubleword
5241multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5242 SDNode OpNode, SDNode OpNodeRnd> {
5243 let Predicates = [HasAVX512] in {
5244 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5245 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5246 OpNodeRnd>, EVEX_V512;
5247 }
5248 let Predicates = [HasVLX] in {
5249 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5250 EVEX_V128;
5251 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5252 EVEX_V256;
5253 }
5254}
5255
5256// Convert Double to Signed/Unsigned Doubleword with truncation
5257multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
5258 SDNode OpNode, SDNode OpNodeRnd> {
5259 let Predicates = [HasAVX512] in {
5260 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5261 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
5262 OpNodeRnd>, EVEX_V512;
5263 }
5264 let Predicates = [HasVLX] in {
5265 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5266 // memory forms of these instructions in Asm Parcer. They have the same
5267 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5268 // due to the same reason.
5269 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5270 "{1to2}", "{x}">, EVEX_V128;
5271 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5272 "{1to4}", "{y}">, EVEX_V256;
5273 }
5274}
5275
5276// Convert Double to Signed/Unsigned Doubleword
5277multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
5278 SDNode OpNode, SDNode OpNodeRnd> {
5279 let Predicates = [HasAVX512] in {
5280 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5281 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
5282 OpNodeRnd>, EVEX_V512;
5283 }
5284 let Predicates = [HasVLX] in {
5285 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5286 // memory forms of these instructions in Asm Parcer. They have the same
5287 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5288 // due to the same reason.
5289 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5290 "{1to2}", "{x}">, EVEX_V128;
5291 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5292 "{1to4}", "{y}">, EVEX_V256;
5293 }
5294}
5295
5296// Convert Double to Signed/Unsigned Quardword
5297multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
5298 SDNode OpNode, SDNode OpNodeRnd> {
5299 let Predicates = [HasDQI] in {
5300 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5301 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
5302 OpNodeRnd>, EVEX_V512;
5303 }
5304 let Predicates = [HasDQI, HasVLX] in {
5305 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5306 EVEX_V128;
5307 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5308 EVEX_V256;
5309 }
5310}
5311
5312// Convert Double to Signed/Unsigned Quardword with truncation
5313multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
5314 SDNode OpNode, SDNode OpNodeRnd> {
5315 let Predicates = [HasDQI] in {
5316 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5317 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
5318 OpNodeRnd>, EVEX_V512;
5319 }
5320 let Predicates = [HasDQI, HasVLX] in {
5321 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5322 EVEX_V128;
5323 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5324 EVEX_V256;
5325 }
5326}
5327
5328// Convert Signed/Unsigned Quardword to Double
5329multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
5330 SDNode OpNode, SDNode OpNodeRnd> {
5331 let Predicates = [HasDQI] in {
5332 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
5333 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
5334 OpNodeRnd>, EVEX_V512;
5335 }
5336 let Predicates = [HasDQI, HasVLX] in {
5337 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
5338 EVEX_V128;
5339 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
5340 EVEX_V256;
5341 }
5342}
5343
5344// Convert Float to Signed/Unsigned Quardword
5345multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
5346 SDNode OpNode, SDNode OpNodeRnd> {
5347 let Predicates = [HasDQI] in {
5348 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5349 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
5350 OpNodeRnd>, EVEX_V512;
5351 }
5352 let Predicates = [HasDQI, HasVLX] in {
5353 // Explicitly specified broadcast string, since we take only 2 elements
5354 // from v4f32x_info source
5355 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5356 "{1to2}">, EVEX_V128;
5357 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5358 EVEX_V256;
5359 }
5360}
5361
5362// Convert Float to Signed/Unsigned Quardword with truncation
5363multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
5364 SDNode OpNode, SDNode OpNodeRnd> {
5365 let Predicates = [HasDQI] in {
5366 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5367 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
5368 OpNodeRnd>, EVEX_V512;
5369 }
5370 let Predicates = [HasDQI, HasVLX] in {
5371 // Explicitly specified broadcast string, since we take only 2 elements
5372 // from v4f32x_info source
5373 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5374 "{1to2}">, EVEX_V128;
5375 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5376 EVEX_V256;
5377 }
5378}
5379
5380// Convert Signed/Unsigned Quardword to Float
5381multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
5382 SDNode OpNode, SDNode OpNodeRnd> {
5383 let Predicates = [HasDQI] in {
5384 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
5385 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
5386 OpNodeRnd>, EVEX_V512;
5387 }
5388 let Predicates = [HasDQI, HasVLX] in {
5389 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5390 // memory forms of these instructions in Asm Parcer. They have the same
5391 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5392 // due to the same reason.
5393 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
5394 "{1to2}", "{x}">, EVEX_V128;
5395 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
5396 "{1to4}", "{y}">, EVEX_V256;
5397 }
5398}
5399
5400defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005401 EVEX_CD8<32, CD8VH>;
5402
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005403defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
5404 X86VSintToFpRnd>,
5405 PS, EVEX_CD8<32, CD8VF>;
5406
5407defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
5408 X86VFpToSintRnd>,
5409 XS, EVEX_CD8<32, CD8VF>;
5410
5411defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
5412 X86VFpToSintRnd>,
5413 PD, VEX_W, EVEX_CD8<64, CD8VF>;
5414
5415defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
5416 X86VFpToUintRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005417 EVEX_CD8<32, CD8VF>;
5418
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005419defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
5420 X86VFpToUintRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005421 EVEX_CD8<64, CD8VF>;
5422
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005423defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
5424 XS, EVEX_CD8<32, CD8VH>;
5425
5426defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
5427 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005428 EVEX_CD8<32, CD8VF>;
5429
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005430defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtps2Int,
5431 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005432
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005433defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtpd2Int,
5434 X86cvtpd2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005435 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005436
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005437defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtps2UInt,
5438 X86cvtps2UIntRnd>,
5439 PS, EVEX_CD8<32, CD8VF>;
5440defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtpd2UInt,
5441 X86cvtpd2UIntRnd>, VEX_W,
5442 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005443
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005444defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtpd2Int,
5445 X86cvtpd2IntRnd>, VEX_W,
5446 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005447
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005448defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtps2Int,
5449 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005450
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005451defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtpd2UInt,
5452 X86cvtpd2UIntRnd>, VEX_W,
5453 PD, EVEX_CD8<64, CD8VF>;
5454
5455defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtps2UInt,
5456 X86cvtps2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
5457
5458defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
5459 X86VFpToSlongRnd>, VEX_W,
5460 PD, EVEX_CD8<64, CD8VF>;
5461
5462defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
5463 X86VFpToSlongRnd>, PD, EVEX_CD8<32, CD8VH>;
5464
5465defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
5466 X86VFpToUlongRnd>, VEX_W,
5467 PD, EVEX_CD8<64, CD8VF>;
5468
5469defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
5470 X86VFpToUlongRnd>, PD, EVEX_CD8<32, CD8VH>;
5471
5472defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
5473 X86VSlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
5474
5475defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
5476 X86VUlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
5477
5478defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
5479 X86VSlongToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
5480
5481defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
5482 X86VUlongToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
5483
Craig Toppere38c57a2015-11-27 05:44:02 +00005484let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005485def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00005486 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005487 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005488
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005489def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
5490 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
5491 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
5492
5493def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
5494 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5495 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005496
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005497def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
5498 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5499 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005500
Cameron McInallyf10a7c92014-06-18 14:04:37 +00005501def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
5502 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
5503 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005504}
5505
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005506let Predicates = [HasAVX512] in {
5507 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
5508 (VCVTPD2PSZrm addr:$src)>;
5509 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5510 (VCVTPS2PDZrm addr:$src)>;
5511}
5512
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005513//===----------------------------------------------------------------------===//
5514// Half precision conversion instructions
5515//===----------------------------------------------------------------------===//
Asaf Badouh7c522452015-10-22 14:01:16 +00005516multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
5517 X86MemOperand x86memop, PatFrag ld_frag> {
5518 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5519 "vcvtph2ps", "$src", "$src",
5520 (X86cvtph2ps (_src.VT _src.RC:$src),
5521 (i32 FROUND_CURRENT))>, T8PD;
5522 let hasSideEffects = 0, mayLoad = 1 in {
5523 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
5524 "vcvtph2ps", "$src", "$src",
5525 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
5526 (i32 FROUND_CURRENT))>, T8PD;
5527 }
5528}
5529
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005530multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00005531 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5532 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
5533 (X86cvtph2ps (_src.VT _src.RC:$src),
5534 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
5535
5536}
5537
5538let Predicates = [HasAVX512] in {
5539 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005540 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00005541 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5542 let Predicates = [HasVLX] in {
5543 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
5544 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5545 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
5546 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5547 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005548}
5549
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005550multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
5551 X86MemOperand x86memop> {
5552 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5553 (ins _src.RC:$src1, i32u8imm:$src2),
5554 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
5555 (X86cvtps2ph (_src.VT _src.RC:$src1),
5556 (i32 imm:$src2),
5557 (i32 FROUND_CURRENT))>, AVX512AIi8Base;
5558 let hasSideEffects = 0, mayStore = 1 in {
5559 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
5560 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
5561 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5562 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
5563 (i32 imm:$src2), (i32 FROUND_CURRENT) )),
5564 addr:$dst)]>;
5565 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
5566 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
5567 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
5568 []>, EVEX_K;
5569 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005570}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005571multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
5572 defm rb : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5573 (ins _src.RC:$src1, i32u8imm:$src2),
5574 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, $src2, {sae}",
5575 (X86cvtps2ph (_src.VT _src.RC:$src1),
5576 (i32 imm:$src2),
5577 (i32 FROUND_NO_EXC))>, EVEX_B, AVX512AIi8Base;
5578}
5579let Predicates = [HasAVX512] in {
5580 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
5581 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
5582 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5583 let Predicates = [HasVLX] in {
5584 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
5585 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5586 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
5587 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5588 }
5589}
Asaf Badouh2489f352015-12-02 08:17:51 +00005590
5591// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
5592multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, SDNode OpNode,
5593 string OpcodeStr> {
5594 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
5595 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
5596 [(set EFLAGS, (OpNode (_.VT _.RC:$src1), _.RC:$src2,
5597 (i32 FROUND_NO_EXC)))],
5598 IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
5599 Sched<[WriteFAdd]>;
5600}
5601
5602let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5603 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, X86ucomiSae, "vucomiss">,
5604 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5605 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, X86ucomiSae, "vucomisd">,
5606 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5607 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, X86comiSae, "vcomiss">,
5608 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5609 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, X86comiSae, "vcomisd">,
5610 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5611}
5612
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005613let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5614 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005615 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005616 EVEX_CD8<32, CD8VT1>;
5617 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005618 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005619 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5620 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005621 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005622 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005623 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005624 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005625 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005626 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5627 }
Craig Topper9dd48c82014-01-02 17:28:14 +00005628 let isCodeGenOnly = 1 in {
5629 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005630 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005631 EVEX_CD8<32, CD8VT1>;
5632 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005633 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005634 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005635
Craig Topper9dd48c82014-01-02 17:28:14 +00005636 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005637 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005638 EVEX_CD8<32, CD8VT1>;
5639 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005640 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005641 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5642 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005643}
Michael Liao5bf95782014-12-04 05:20:33 +00005644
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005645/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00005646multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
5647 X86VectorVTInfo _> {
5648 let hasSideEffects = 0, AddedComplexity = 20 , Predicates = [HasAVX512] in {
5649 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5650 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5651 "$src2, $src1", "$src1, $src2",
5652 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005653 let mayLoad = 1 in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00005654 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5655 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5656 "$src2, $src1", "$src1, $src2",
5657 (OpNode (_.VT _.RC:$src1),
5658 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005659 }
5660}
5661}
5662
Asaf Badouheaf2da12015-09-21 10:23:53 +00005663defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
5664 EVEX_CD8<32, CD8VT1>, T8PD;
5665defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
5666 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
5667defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
5668 EVEX_CD8<32, CD8VT1>, T8PD;
5669defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
5670 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005671
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005672/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
5673multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00005674 X86VectorVTInfo _> {
5675 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5676 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5677 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
5678 let mayLoad = 1 in {
5679 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5680 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5681 (OpNode (_.FloatVT
5682 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
5683 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5684 (ins _.ScalarMemOp:$src), OpcodeStr,
5685 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5686 (OpNode (_.FloatVT
5687 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5688 EVEX, T8PD, EVEX_B;
5689 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005690}
Robert Khasanov3e534c92014-10-28 16:37:13 +00005691
5692multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5693 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
5694 EVEX_V512, EVEX_CD8<32, CD8VF>;
5695 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
5696 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5697
5698 // Define only if AVX512VL feature is present.
5699 let Predicates = [HasVLX] in {
5700 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5701 OpNode, v4f32x_info>,
5702 EVEX_V128, EVEX_CD8<32, CD8VF>;
5703 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5704 OpNode, v8f32x_info>,
5705 EVEX_V256, EVEX_CD8<32, CD8VF>;
5706 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5707 OpNode, v2f64x_info>,
5708 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
5709 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5710 OpNode, v4f64x_info>,
5711 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5712 }
5713}
5714
5715defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
5716defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005717
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005718/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005719multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5720 SDNode OpNode> {
5721
5722 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5723 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5724 "$src2, $src1", "$src1, $src2",
5725 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
5726 (i32 FROUND_CURRENT))>;
5727
5728 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5729 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005730 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005731 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005732 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005733
5734 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5735 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5736 "$src2, $src1", "$src1, $src2",
5737 (OpNode (_.VT _.RC:$src1),
5738 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5739 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005740}
5741
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005742multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5743 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
5744 EVEX_CD8<32, CD8VT1>;
5745 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
5746 EVEX_CD8<64, CD8VT1>, VEX_W;
5747}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005748
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005749let hasSideEffects = 0, Predicates = [HasERI] in {
5750 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
5751 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
5752}
Igor Breger8352a0d2015-07-28 06:53:28 +00005753
5754defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005755/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005756
5757multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5758 SDNode OpNode> {
5759
5760 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5761 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5762 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
5763
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005764 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5765 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5766 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005767 (bitconvert (_.LdFrag addr:$src))),
5768 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005769
5770 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouh402ebb32015-06-03 13:41:48 +00005771 (ins _.MemOp:$src), OpcodeStr,
5772 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005773 (OpNode (_.FloatVT
5774 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
5775 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005776}
Asaf Badouh402ebb32015-06-03 13:41:48 +00005777multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5778 SDNode OpNode> {
5779 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5780 (ins _.RC:$src), OpcodeStr,
5781 "{sae}, $src", "$src, {sae}",
5782 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
5783}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005784
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005785multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5786 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005787 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
5788 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005789 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005790 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
5791 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005792}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005793
Asaf Badouh402ebb32015-06-03 13:41:48 +00005794multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
5795 SDNode OpNode> {
5796 // Define only if AVX512VL feature is present.
5797 let Predicates = [HasVLX] in {
5798 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
5799 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
5800 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
5801 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
5802 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
5803 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5804 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
5805 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5806 }
5807}
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005808let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00005809
Asaf Badouh402ebb32015-06-03 13:41:48 +00005810 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
5811 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
5812 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
5813}
5814defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
5815 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
5816
5817multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
5818 SDNode OpNodeRnd, X86VectorVTInfo _>{
5819 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5820 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
5821 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
5822 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005823}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005824
Robert Khasanoveb126392014-10-28 18:15:20 +00005825multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
5826 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005827 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005828 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5829 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
5830 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005831 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005832 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5833 (OpNode (_.FloatVT
5834 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005835
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005836 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005837 (ins _.ScalarMemOp:$src), OpcodeStr,
5838 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5839 (OpNode (_.FloatVT
5840 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5841 EVEX, EVEX_B;
5842 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005843}
5844
Robert Khasanoveb126392014-10-28 18:15:20 +00005845multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
5846 SDNode OpNode> {
5847 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
5848 v16f32_info>,
5849 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5850 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
5851 v8f64_info>,
5852 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5853 // Define only if AVX512VL feature is present.
5854 let Predicates = [HasVLX] in {
5855 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5856 OpNode, v4f32x_info>,
5857 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
5858 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5859 OpNode, v8f32x_info>,
5860 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
5861 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5862 OpNode, v2f64x_info>,
5863 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5864 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5865 OpNode, v4f64x_info>,
5866 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5867 }
5868}
5869
Asaf Badouh402ebb32015-06-03 13:41:48 +00005870multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
5871 SDNode OpNodeRnd> {
5872 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
5873 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5874 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
5875 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5876}
5877
Igor Breger4c4cd782015-09-20 09:13:41 +00005878multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5879 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
5880
5881 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5882 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5883 "$src2, $src1", "$src1, $src2",
5884 (OpNodeRnd (_.VT _.RC:$src1),
5885 (_.VT _.RC:$src2),
5886 (i32 FROUND_CURRENT))>;
5887 let mayLoad = 1 in
5888 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5889 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5890 "$src2, $src1", "$src1, $src2",
5891 (OpNodeRnd (_.VT _.RC:$src1),
5892 (_.VT (scalar_to_vector
5893 (_.ScalarLdFrag addr:$src2))),
5894 (i32 FROUND_CURRENT))>;
5895
5896 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5897 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
5898 "$rc, $src2, $src1", "$src1, $src2, $rc",
5899 (OpNodeRnd (_.VT _.RC:$src1),
5900 (_.VT _.RC:$src2),
5901 (i32 imm:$rc))>,
5902 EVEX_B, EVEX_RC;
5903
5904 let isCodeGenOnly = 1 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00005905 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00005906 (ins _.FRC:$src1, _.FRC:$src2),
5907 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
5908
5909 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00005910 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00005911 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5912 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
5913 }
5914
5915 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
5916 (!cast<Instruction>(NAME#SUFF#Zr)
5917 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
5918
5919 def : Pat<(_.EltVT (OpNode (load addr:$src))),
5920 (!cast<Instruction>(NAME#SUFF#Zm)
5921 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[OptForSize]>;
5922}
5923
5924multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
5925 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
5926 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
5927 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
5928 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
5929}
5930
Asaf Badouh402ebb32015-06-03 13:41:48 +00005931defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
5932 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005933
Igor Breger4c4cd782015-09-20 09:13:41 +00005934defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005935
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005936let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005937 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00005938 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005939 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00005940 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005941 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005942 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00005943 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005944 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00005945 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005946 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005947}
5948
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005949multiclass
5950avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005951
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005952 let ExeDomain = _.ExeDomain in {
5953 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5954 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
5955 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005956 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005957 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
5958
5959 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5960 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005961 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
5962 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005963 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005964
5965 let mayLoad = 1 in
5966 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5967 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), OpcodeStr,
5968 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005969 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005970 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5971 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
5972 }
5973 let Predicates = [HasAVX512] in {
5974 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
5975 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5976 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
5977 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
5978 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5979 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
5980 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
5981 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5982 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
5983 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
5984 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5985 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
5986 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
5987 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5988 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
5989
5990 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5991 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5992 addr:$src, (i32 0x1))), _.FRC)>;
5993 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5994 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5995 addr:$src, (i32 0x2))), _.FRC)>;
5996 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5997 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5998 addr:$src, (i32 0x3))), _.FRC)>;
5999 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6000 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6001 addr:$src, (i32 0x4))), _.FRC)>;
6002 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6003 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6004 addr:$src, (i32 0xc))), _.FRC)>;
6005 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006006}
6007
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006008defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6009 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006010
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006011defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6012 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006013
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006014//-------------------------------------------------
6015// Integer truncate and extend operations
6016//-------------------------------------------------
6017
Igor Breger074a64e2015-07-24 17:24:15 +00006018multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6019 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6020 X86MemOperand x86memop> {
6021
6022 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6023 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6024 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6025 EVEX, T8XS;
6026
6027 // for intrinsic patter match
6028 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6029 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6030 undef)),
6031 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6032 SrcInfo.RC:$src1)>;
6033
6034 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6035 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6036 DestInfo.ImmAllZerosV)),
6037 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6038 SrcInfo.RC:$src1)>;
6039
6040 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6041 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6042 DestInfo.RC:$src0)),
6043 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6044 DestInfo.KRCWM:$mask ,
6045 SrcInfo.RC:$src1)>;
6046
6047 let mayStore = 1 in {
6048 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6049 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006050 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006051 []>, EVEX;
6052
Igor Breger074a64e2015-07-24 17:24:15 +00006053 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6054 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006055 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006056 []>, EVEX, EVEX_K;
Igor Breger074a64e2015-07-24 17:24:15 +00006057 }//mayStore = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006058}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006059
Igor Breger074a64e2015-07-24 17:24:15 +00006060multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6061 X86VectorVTInfo DestInfo,
6062 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006063
Igor Breger074a64e2015-07-24 17:24:15 +00006064 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6065 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6066 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006067
Igor Breger074a64e2015-07-24 17:24:15 +00006068 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6069 (SrcInfo.VT SrcInfo.RC:$src)),
6070 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6071 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6072}
6073
6074multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6075 X86VectorVTInfo DestInfo, string sat > {
6076
6077 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6078 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6079 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6080 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6081 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6082 (SrcInfo.VT SrcInfo.RC:$src))>;
6083
6084 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6085 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6086 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6087 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6088 (SrcInfo.VT SrcInfo.RC:$src))>;
6089}
6090
6091multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6092 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6093 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6094 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6095 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6096 Predicate prd = HasAVX512>{
6097
6098 let Predicates = [HasVLX, prd] in {
6099 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6100 DestInfoZ128, x86memopZ128>,
6101 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6102 truncFrag, mtruncFrag>, EVEX_V128;
6103
6104 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6105 DestInfoZ256, x86memopZ256>,
6106 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6107 truncFrag, mtruncFrag>, EVEX_V256;
6108 }
6109 let Predicates = [prd] in
6110 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6111 DestInfoZ, x86memopZ>,
6112 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6113 truncFrag, mtruncFrag>, EVEX_V512;
6114}
6115
6116multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6117 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6118 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6119 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6120 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6121
6122 let Predicates = [HasVLX, prd] in {
6123 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6124 DestInfoZ128, x86memopZ128>,
6125 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6126 sat>, EVEX_V128;
6127
6128 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6129 DestInfoZ256, x86memopZ256>,
6130 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6131 sat>, EVEX_V256;
6132 }
6133 let Predicates = [prd] in
6134 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6135 DestInfoZ, x86memopZ>,
6136 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6137 sat>, EVEX_V512;
6138}
6139
6140multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6141 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6142 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6143 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6144}
6145multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6146 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6147 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6148 sat>, EVEX_CD8<8, CD8VO>;
6149}
6150
6151multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6152 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6153 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6154 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6155}
6156multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6157 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6158 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6159 sat>, EVEX_CD8<16, CD8VQ>;
6160}
6161
6162multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6163 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6164 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6165 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6166}
6167multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6168 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6169 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6170 sat>, EVEX_CD8<32, CD8VH>;
6171}
6172
6173multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6174 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6175 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6176 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6177}
6178multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6179 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6180 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6181 sat>, EVEX_CD8<8, CD8VQ>;
6182}
6183
6184multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6185 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6186 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6187 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6188}
6189multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6190 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6191 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6192 sat>, EVEX_CD8<16, CD8VH>;
6193}
6194
6195multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6196 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6197 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6198 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
6199}
6200multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
6201 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
6202 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6203 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
6204}
6205
6206defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
6207defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
6208defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
6209
6210defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
6211defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
6212defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
6213
6214defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
6215defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
6216defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
6217
6218defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
6219defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
6220defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
6221
6222defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
6223defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
6224defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
6225
6226defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
6227defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
6228defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006229
Elena Demikhovskydb738d92015-11-01 11:45:47 +00006230let Predicates = [HasAVX512, NoVLX] in {
6231def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
6232 (v8i16 (EXTRACT_SUBREG
6233 (v16i16 (VPMOVDWZrr (v16i32 (SUBREG_TO_REG (i32 0),
6234 VR256X:$src, sub_ymm)))), sub_xmm))>;
6235def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
6236 (v4i32 (EXTRACT_SUBREG
6237 (v8i32 (VPMOVQDZrr (v8i64 (SUBREG_TO_REG (i32 0),
6238 VR256X:$src, sub_ymm)))), sub_xmm))>;
6239}
6240
6241let Predicates = [HasBWI, NoVLX] in {
6242def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
6243 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (SUBREG_TO_REG (i32 0),
6244 VR256X:$src, sub_ymm))), sub_xmm))>;
6245}
6246
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006247multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
6248 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
6249 X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006250
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006251 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6252 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
6253 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
6254 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006255
6256 let mayLoad = 1 in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006257 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6258 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
6259 (DestInfo.VT (LdFrag addr:$src))>,
6260 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006261 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006262}
6263
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006264multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr, SDNode OpNode,
6265 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6266 let Predicates = [HasVLX, HasBWI] in {
6267 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
6268 v16i8x_info, i64mem, LdFrag, OpNode>,
6269 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006270
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006271 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
6272 v16i8x_info, i128mem, LdFrag, OpNode>,
6273 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
6274 }
6275 let Predicates = [HasBWI] in {
6276 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
6277 v32i8x_info, i256mem, LdFrag, OpNode>,
6278 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
6279 }
6280}
6281
6282multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr, SDNode OpNode,
6283 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6284 let Predicates = [HasVLX, HasAVX512] in {
6285 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6286 v16i8x_info, i32mem, LdFrag, OpNode>,
6287 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
6288
6289 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6290 v16i8x_info, i64mem, LdFrag, OpNode>,
6291 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
6292 }
6293 let Predicates = [HasAVX512] in {
6294 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6295 v16i8x_info, i128mem, LdFrag, OpNode>,
6296 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
6297 }
6298}
6299
6300multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6301 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6302 let Predicates = [HasVLX, HasAVX512] in {
6303 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6304 v16i8x_info, i16mem, LdFrag, OpNode>,
6305 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
6306
6307 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6308 v16i8x_info, i32mem, LdFrag, OpNode>,
6309 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
6310 }
6311 let Predicates = [HasAVX512] in {
6312 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6313 v16i8x_info, i64mem, LdFrag, OpNode>,
6314 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
6315 }
6316}
6317
6318multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr, SDNode OpNode,
6319 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6320 let Predicates = [HasVLX, HasAVX512] in {
6321 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6322 v8i16x_info, i64mem, LdFrag, OpNode>,
6323 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
6324
6325 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6326 v8i16x_info, i128mem, LdFrag, OpNode>,
6327 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
6328 }
6329 let Predicates = [HasAVX512] in {
6330 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6331 v16i16x_info, i256mem, LdFrag, OpNode>,
6332 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
6333 }
6334}
6335
6336multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6337 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6338 let Predicates = [HasVLX, HasAVX512] in {
6339 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6340 v8i16x_info, i32mem, LdFrag, OpNode>,
6341 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
6342
6343 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6344 v8i16x_info, i64mem, LdFrag, OpNode>,
6345 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
6346 }
6347 let Predicates = [HasAVX512] in {
6348 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6349 v8i16x_info, i128mem, LdFrag, OpNode>,
6350 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
6351 }
6352}
6353
6354multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6355 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
6356
6357 let Predicates = [HasVLX, HasAVX512] in {
6358 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6359 v4i32x_info, i64mem, LdFrag, OpNode>,
6360 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
6361
6362 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6363 v4i32x_info, i128mem, LdFrag, OpNode>,
6364 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
6365 }
6366 let Predicates = [HasAVX512] in {
6367 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6368 v8i32x_info, i256mem, LdFrag, OpNode>,
6369 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
6370 }
6371}
6372
6373defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
6374defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
6375defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
6376defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
6377defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
6378defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
6379
6380
6381defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
6382defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
6383defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
6384defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
6385defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
6386defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006387
6388//===----------------------------------------------------------------------===//
6389// GATHER - SCATTER Operations
6390
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006391multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6392 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006393 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
6394 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006395 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
6396 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006397 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00006398 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006399 [(set _.RC:$dst, _.KRCWM:$mask_wb,
6400 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
6401 vectoraddr:$src2))]>, EVEX, EVEX_K,
6402 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006403}
Cameron McInally45325962014-03-26 13:50:50 +00006404
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006405multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
6406 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6407 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
6408 vy32xmem, mgatherv8i32>, EVEX_V512, VEX_W;
6409 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
6410 vz64mem, mgatherv8i64>, EVEX_V512, VEX_W;
6411let Predicates = [HasVLX] in {
6412 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
6413 vx32xmem, mgatherv4i32>, EVEX_V256, VEX_W;
6414 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
6415 vy64xmem, mgatherv4i64>, EVEX_V256, VEX_W;
6416 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
6417 vx32xmem, mgatherv4i32>, EVEX_V128, VEX_W;
6418 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6419 vx64xmem, mgatherv2i64>, EVEX_V128, VEX_W;
6420}
Cameron McInally45325962014-03-26 13:50:50 +00006421}
6422
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006423multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
6424 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6425 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz32mem,
6426 mgatherv16i32>, EVEX_V512;
6427 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz64mem,
6428 mgatherv8i64>, EVEX_V512;
6429let Predicates = [HasVLX] in {
6430 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
6431 vy32xmem, mgatherv8i32>, EVEX_V256;
6432 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6433 vy64xmem, mgatherv4i64>, EVEX_V256;
6434 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
6435 vx32xmem, mgatherv4i32>, EVEX_V128;
6436 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6437 vx64xmem, mgatherv2i64>, EVEX_V128;
6438}
Cameron McInally45325962014-03-26 13:50:50 +00006439}
Michael Liao5bf95782014-12-04 05:20:33 +00006440
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006441
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006442defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
6443 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
6444
6445defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
6446 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006447
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006448multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6449 X86MemOperand memop, PatFrag ScatterNode> {
6450
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006451let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006452
6453 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
6454 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006455 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006456 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
6457 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
6458 _.KRCWM:$mask, vectoraddr:$dst))]>,
6459 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006460}
6461
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006462multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
6463 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6464 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
6465 vy32xmem, mscatterv8i32>, EVEX_V512, VEX_W;
6466 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
6467 vz64mem, mscatterv8i64>, EVEX_V512, VEX_W;
6468let Predicates = [HasVLX] in {
6469 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
6470 vx32xmem, mscatterv4i32>, EVEX_V256, VEX_W;
6471 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
6472 vy64xmem, mscatterv4i64>, EVEX_V256, VEX_W;
6473 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
6474 vx32xmem, mscatterv4i32>, EVEX_V128, VEX_W;
6475 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6476 vx64xmem, mscatterv2i64>, EVEX_V128, VEX_W;
6477}
Cameron McInally45325962014-03-26 13:50:50 +00006478}
6479
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006480multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
6481 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6482 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz32mem,
6483 mscatterv16i32>, EVEX_V512;
6484 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz64mem,
6485 mscatterv8i64>, EVEX_V512;
6486let Predicates = [HasVLX] in {
6487 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
6488 vy32xmem, mscatterv8i32>, EVEX_V256;
6489 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6490 vy64xmem, mscatterv4i64>, EVEX_V256;
6491 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
6492 vx32xmem, mscatterv4i32>, EVEX_V128;
6493 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6494 vx64xmem, mscatterv2i64>, EVEX_V128;
6495}
Cameron McInally45325962014-03-26 13:50:50 +00006496}
6497
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006498defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
6499 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006500
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006501defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
6502 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006503
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006504// prefetch
6505multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
6506 RegisterClass KRC, X86MemOperand memop> {
6507 let Predicates = [HasPFI], hasSideEffects = 1 in
6508 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006509 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006510 []>, EVEX, EVEX_K;
6511}
6512
6513defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
6514 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6515
6516defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
6517 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6518
6519defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
6520 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6521
6522defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
6523 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006524
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006525defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
6526 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6527
6528defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
6529 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6530
6531defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
6532 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6533
6534defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
6535 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
6536
6537defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
6538 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6539
6540defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
6541 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6542
6543defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
6544 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6545
6546defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
6547 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
6548
6549defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
6550 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6551
6552defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
6553 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6554
6555defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
6556 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6557
6558defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
6559 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006560
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00006561// Helper fragments to match sext vXi1 to vXiY.
6562def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
6563def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
6564
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00006565def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
6566def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
6567def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00006568
6569def : Pat<(store VK1:$src, addr:$dst),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00006570 (MOV8mr addr:$dst,
6571 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
6572 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
6573
6574def : Pat<(store VK8:$src, addr:$dst),
6575 (MOV8mr addr:$dst,
6576 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
6577 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00006578
6579def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
6580 (truncstore node:$val, node:$ptr), [{
6581 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
6582}]>;
6583
6584def : Pat<(truncstorei1 GR8:$src, addr:$dst),
6585 (MOV8mr addr:$dst, GR8:$src)>;
6586
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006587multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006588def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006589 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006590 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
6591}
Michael Liao5bf95782014-12-04 05:20:33 +00006592
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006593multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
6594 string OpcodeStr, Predicate prd> {
6595let Predicates = [prd] in
6596 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6597
6598 let Predicates = [prd, HasVLX] in {
6599 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6600 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6601 }
6602}
6603
6604multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
6605 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
6606 HasBWI>;
6607 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
6608 HasBWI>, VEX_W;
6609 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
6610 HasDQI>;
6611 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
6612 HasDQI>, VEX_W;
6613}
Michael Liao5bf95782014-12-04 05:20:33 +00006614
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006615defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006616
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006617multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
6618def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
6619 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Breger756c2892015-12-27 13:56:16 +00006620 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006621}
6622
6623multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
6624 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
6625let Predicates = [prd] in
6626 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
6627 EVEX_V512;
6628
6629 let Predicates = [prd, HasVLX] in {
6630 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
6631 EVEX_V256;
6632 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
6633 EVEX_V128;
6634 }
6635}
6636
6637defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
6638 avx512vl_i8_info, HasBWI>;
6639defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
6640 avx512vl_i16_info, HasBWI>, VEX_W;
6641defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
6642 avx512vl_i32_info, HasDQI>;
6643defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
6644 avx512vl_i64_info, HasDQI>, VEX_W;
6645
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006646//===----------------------------------------------------------------------===//
6647// AVX-512 - COMPRESS and EXPAND
6648//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006649
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006650multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6651 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006652 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006653 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006654 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006655
6656 let mayStore = 1 in {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006657 def mr : AVX5128I<opc, MRMDestMem, (outs),
6658 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006659 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006660 []>, EVEX_CD8<_.EltSize, CD8VT1>;
6661
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006662 def mrk : AVX5128I<opc, MRMDestMem, (outs),
6663 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006664 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Michael Liao66233b72015-08-06 09:06:20 +00006665 [(store (_.VT (vselect _.KRCWM:$mask,
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006666 (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)),
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006667 addr:$dst)]>,
6668 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
6669 }
6670}
6671
6672multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
6673 AVX512VLVectorVTInfo VTInfo> {
6674 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6675
6676 let Predicates = [HasVLX] in {
6677 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6678 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6679 }
6680}
6681
6682defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
6683 EVEX;
6684defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
6685 EVEX, VEX_W;
6686defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
6687 EVEX;
6688defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
6689 EVEX, VEX_W;
6690
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006691// expand
6692multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6693 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006694 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006695 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006696 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006697
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006698 let mayLoad = 1 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006699 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6700 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
6701 (_.VT (X86expand (_.VT (bitconvert
6702 (_.LdFrag addr:$src1)))))>,
6703 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006704}
6705
6706multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
6707 AVX512VLVectorVTInfo VTInfo> {
6708 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6709
6710 let Predicates = [HasVLX] in {
6711 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6712 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6713 }
6714}
6715
6716defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
6717 EVEX;
6718defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
6719 EVEX, VEX_W;
6720defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
6721 EVEX;
6722defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
6723 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006724
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006725//handle instruction reg_vec1 = op(reg_vec,imm)
6726// op(mem_vec,imm)
6727// op(broadcast(eltVt),imm)
6728//all instruction created with FROUND_CURRENT
6729multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6730 X86VectorVTInfo _>{
6731 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6732 (ins _.RC:$src1, i32u8imm:$src2),
6733 OpcodeStr##_.Suffix, "$src2, $src1", "$src2, $src2",
6734 (OpNode (_.VT _.RC:$src1),
6735 (i32 imm:$src2),
6736 (i32 FROUND_CURRENT))>;
6737 let mayLoad = 1 in {
6738 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6739 (ins _.MemOp:$src1, i32u8imm:$src2),
6740 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
6741 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
6742 (i32 imm:$src2),
6743 (i32 FROUND_CURRENT))>;
6744 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6745 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
6746 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
6747 "${src1}"##_.BroadcastStr##", $src2",
6748 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
6749 (i32 imm:$src2),
6750 (i32 FROUND_CURRENT))>, EVEX_B;
6751 }
6752}
6753
6754//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6755multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6756 SDNode OpNode, X86VectorVTInfo _>{
6757 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6758 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006759 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006760 "$src1, {sae}, $src2",
6761 (OpNode (_.VT _.RC:$src1),
6762 (i32 imm:$src2),
6763 (i32 FROUND_NO_EXC))>, EVEX_B;
6764}
6765
6766multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
6767 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
6768 let Predicates = [prd] in {
6769 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6770 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6771 EVEX_V512;
6772 }
6773 let Predicates = [prd, HasVLX] in {
6774 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
6775 EVEX_V128;
6776 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
6777 EVEX_V256;
6778 }
6779}
6780
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006781//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6782// op(reg_vec2,mem_vec,imm)
6783// op(reg_vec2,broadcast(eltVt),imm)
6784//all instruction created with FROUND_CURRENT
6785multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6786 X86VectorVTInfo _>{
6787 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006788 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006789 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6790 (OpNode (_.VT _.RC:$src1),
6791 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006792 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006793 (i32 FROUND_CURRENT))>;
6794 let mayLoad = 1 in {
6795 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006796 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006797 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6798 (OpNode (_.VT _.RC:$src1),
6799 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006800 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006801 (i32 FROUND_CURRENT))>;
6802 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006803 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006804 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6805 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6806 (OpNode (_.VT _.RC:$src1),
6807 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006808 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006809 (i32 FROUND_CURRENT))>, EVEX_B;
6810 }
6811}
6812
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006813//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6814// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00006815multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
6816 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
6817
6818 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6819 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
6820 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6821 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6822 (SrcInfo.VT SrcInfo.RC:$src2),
6823 (i8 imm:$src3)))>;
6824 let mayLoad = 1 in
6825 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6826 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
6827 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6828 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6829 (SrcInfo.VT (bitconvert
6830 (SrcInfo.LdFrag addr:$src2))),
6831 (i8 imm:$src3)))>;
6832}
6833
6834//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6835// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006836// op(reg_vec2,broadcast(eltVt),imm)
6837multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00006838 X86VectorVTInfo _>:
6839 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
6840
6841 let mayLoad = 1 in
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006842 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6843 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6844 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6845 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6846 (OpNode (_.VT _.RC:$src1),
6847 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
6848 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006849}
6850
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006851//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6852// op(reg_vec2,mem_scalar,imm)
6853//all instruction created with FROUND_CURRENT
6854multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6855 X86VectorVTInfo _> {
6856
6857 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006858 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006859 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6860 (OpNode (_.VT _.RC:$src1),
6861 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006862 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006863 (i32 FROUND_CURRENT))>;
6864 let mayLoad = 1 in {
6865 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006866 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006867 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6868 (OpNode (_.VT _.RC:$src1),
6869 (_.VT (scalar_to_vector
6870 (_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006871 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006872 (i32 FROUND_CURRENT))>;
6873
6874 let isAsmParserOnly = 1 in {
6875 defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst),
6876 (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6877 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6878 []>;
6879 }
6880 }
6881}
6882
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006883//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6884multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6885 SDNode OpNode, X86VectorVTInfo _>{
6886 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006887 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006888 OpcodeStr, "$src3, {sae}, $src2, $src1",
6889 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006890 (OpNode (_.VT _.RC:$src1),
6891 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006892 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006893 (i32 FROUND_NO_EXC))>, EVEX_B;
6894}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006895//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6896multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
6897 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006898 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6899 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006900 OpcodeStr, "$src3, {sae}, $src2, $src1",
6901 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006902 (OpNode (_.VT _.RC:$src1),
6903 (_.VT _.RC:$src2),
6904 (i32 imm:$src3),
6905 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006906}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006907
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006908multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
6909 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006910 let Predicates = [prd] in {
6911 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00006912 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006913 EVEX_V512;
6914
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006915 }
6916 let Predicates = [prd, HasVLX] in {
6917 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006918 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006919 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006920 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006921 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006922}
6923
Igor Breger2ae0fe32015-08-31 11:14:02 +00006924multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
6925 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
6926 let Predicates = [HasBWI] in {
6927 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
6928 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
6929 }
6930 let Predicates = [HasBWI, HasVLX] in {
6931 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
6932 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
6933 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
6934 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
6935 }
6936}
6937
Igor Breger00d9f842015-06-08 14:03:17 +00006938multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
6939 bits<8> opc, SDNode OpNode>{
6940 let Predicates = [HasAVX512] in {
6941 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
6942 }
6943 let Predicates = [HasAVX512, HasVLX] in {
6944 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
6945 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
6946 }
6947}
6948
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006949multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
6950 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
6951 let Predicates = [prd] in {
6952 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
6953 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006954 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006955}
6956
Igor Breger1e58e8a2015-09-02 11:18:55 +00006957multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
6958 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
6959 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
6960 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
6961 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
6962 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006963}
6964
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006965
Igor Breger1e58e8a2015-09-02 11:18:55 +00006966defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
6967 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
6968defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
6969 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
6970defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
6971 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
6972
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006973
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006974defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
6975 0x50, X86VRange, HasDQI>,
6976 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
6977defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
6978 0x50, X86VRange, HasDQI>,
6979 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
6980
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00006981defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
6982 0x51, X86VRange, HasDQI>,
6983 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
6984defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
6985 0x51, X86VRange, HasDQI>,
6986 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
6987
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006988defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
6989 0x57, X86Reduces, HasDQI>,
6990 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
6991defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
6992 0x57, X86Reduces, HasDQI>,
6993 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006994
Igor Breger1e58e8a2015-09-02 11:18:55 +00006995defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
6996 0x27, X86GetMants, HasAVX512>,
6997 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
6998defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
6999 0x27, X86GetMants, HasAVX512>,
7000 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7001
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007002multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
7003 bits<8> opc, SDNode OpNode = X86Shuf128>{
7004 let Predicates = [HasAVX512] in {
7005 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7006
7007 }
7008 let Predicates = [HasAVX512, HasVLX] in {
7009 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7010 }
7011}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007012let Predicates = [HasAVX512] in {
7013def : Pat<(v16f32 (ffloor VR512:$src)),
7014 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
7015def : Pat<(v16f32 (fnearbyint VR512:$src)),
7016 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
7017def : Pat<(v16f32 (fceil VR512:$src)),
7018 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
7019def : Pat<(v16f32 (frint VR512:$src)),
7020 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
7021def : Pat<(v16f32 (ftrunc VR512:$src)),
7022 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
7023
7024def : Pat<(v8f64 (ffloor VR512:$src)),
7025 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
7026def : Pat<(v8f64 (fnearbyint VR512:$src)),
7027 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
7028def : Pat<(v8f64 (fceil VR512:$src)),
7029 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
7030def : Pat<(v8f64 (frint VR512:$src)),
7031 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
7032def : Pat<(v8f64 (ftrunc VR512:$src)),
7033 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
7034}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007035
7036defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
7037 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7038defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
7039 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7040defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
7041 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7042defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
7043 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00007044
Craig Topperc48fa892015-12-27 19:45:21 +00007045multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00007046 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
7047 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00007048}
7049
Craig Topperc48fa892015-12-27 19:45:21 +00007050defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007051 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00007052defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007053 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007054
Igor Breger2ae0fe32015-08-31 11:14:02 +00007055multiclass avx512_vpalign_lowering<X86VectorVTInfo _ , list<Predicate> p>{
7056 let Predicates = p in
7057 def NAME#_.VTName#rri:
7058 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
7059 (!cast<Instruction>(NAME#_.ZSuffix#rri)
7060 _.RC:$src1, _.RC:$src2, imm:$imm)>;
7061}
7062
7063multiclass avx512_vpalign_lowering_common<AVX512VLVectorVTInfo _>:
7064 avx512_vpalign_lowering<_.info512, [HasBWI]>,
7065 avx512_vpalign_lowering<_.info128, [HasBWI, HasVLX]>,
7066 avx512_vpalign_lowering<_.info256, [HasBWI, HasVLX]>;
7067
7068defm VPALIGN: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
7069 avx512vl_i8_info, avx512vl_i8_info>,
7070 avx512_vpalign_lowering_common<avx512vl_i16_info>,
7071 avx512_vpalign_lowering_common<avx512vl_i32_info>,
7072 avx512_vpalign_lowering_common<avx512vl_f32_info>,
7073 avx512_vpalign_lowering_common<avx512vl_i64_info>,
7074 avx512_vpalign_lowering_common<avx512vl_f64_info>,
7075 EVEX_CD8<8, CD8VF>;
7076
Igor Bregerf3ded812015-08-31 13:09:30 +00007077defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
7078 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
7079
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007080multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7081 X86VectorVTInfo _> {
7082 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007083 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007084 "$src1", "$src1",
7085 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
7086
7087 let mayLoad = 1 in
7088 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007089 (ins _.MemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007090 "$src1", "$src1",
7091 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
7092 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
7093}
7094
7095multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7096 X86VectorVTInfo _> :
7097 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
7098 let mayLoad = 1 in
7099 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007100 (ins _.ScalarMemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007101 "${src1}"##_.BroadcastStr,
7102 "${src1}"##_.BroadcastStr,
7103 (_.VT (OpNode (X86VBroadcast
7104 (_.ScalarLdFrag addr:$src1))))>,
7105 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
7106}
7107
7108multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7109 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7110 let Predicates = [prd] in
7111 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7112
7113 let Predicates = [prd, HasVLX] in {
7114 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7115 EVEX_V256;
7116 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
7117 EVEX_V128;
7118 }
7119}
7120
7121multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7122 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7123 let Predicates = [prd] in
7124 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
7125 EVEX_V512;
7126
7127 let Predicates = [prd, HasVLX] in {
7128 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
7129 EVEX_V256;
7130 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
7131 EVEX_V128;
7132 }
7133}
7134
7135multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
7136 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007137 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007138 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00007139 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
7140 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007141}
7142
7143multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
7144 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007145 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
7146 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007147}
7148
7149multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
7150 bits<8> opc_d, bits<8> opc_q,
7151 string OpcodeStr, SDNode OpNode> {
7152 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
7153 HasAVX512>,
7154 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
7155 HasBWI>;
7156}
7157
7158defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
7159
7160def : Pat<(xor
7161 (bc_v16i32 (v16i1sextv16i32)),
7162 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
7163 (VPABSDZrr VR512:$src)>;
7164def : Pat<(xor
7165 (bc_v8i64 (v8i1sextv8i64)),
7166 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
7167 (VPABSQZrr VR512:$src)>;
Igor Bregerf2460112015-07-26 14:41:44 +00007168
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007169multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
7170
7171 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007172}
7173
7174defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
7175defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
7176
Igor Breger24cab0f2015-11-16 07:22:00 +00007177//===---------------------------------------------------------------------===//
7178// Replicate Single FP - MOVSHDUP and MOVSLDUP
7179//===---------------------------------------------------------------------===//
7180multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7181 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
7182 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00007183}
7184
7185defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
7186defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00007187
7188//===----------------------------------------------------------------------===//
7189// AVX-512 - MOVDDUP
7190//===----------------------------------------------------------------------===//
7191
7192multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
7193 X86VectorVTInfo _> {
7194 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7195 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7196 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
7197 let mayLoad = 1 in
7198 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7199 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
7200 (_.VT (OpNode (_.VT (scalar_to_vector
7201 (_.ScalarLdFrag addr:$src)))))>,
7202 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
7203}
7204
7205multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7206 AVX512VLVectorVTInfo VTInfo> {
7207
7208 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7209
7210 let Predicates = [HasAVX512, HasVLX] in {
7211 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7212 EVEX_V256;
7213 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
7214 EVEX_V128;
7215 }
7216}
7217
7218multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7219 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
7220 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00007221}
7222
7223defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
7224
7225def : Pat<(X86Movddup (loadv2f64 addr:$src)),
7226 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7227def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
7228 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7229
Igor Bregerf2460112015-07-26 14:41:44 +00007230//===----------------------------------------------------------------------===//
7231// AVX-512 - Unpack Instructions
7232//===----------------------------------------------------------------------===//
7233defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh>;
7234defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl>;
7235
7236defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
7237 SSE_INTALU_ITINS_P, HasBWI>;
7238defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
7239 SSE_INTALU_ITINS_P, HasBWI>;
7240defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
7241 SSE_INTALU_ITINS_P, HasBWI>;
7242defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
7243 SSE_INTALU_ITINS_P, HasBWI>;
7244
7245defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
7246 SSE_INTALU_ITINS_P, HasAVX512>;
7247defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
7248 SSE_INTALU_ITINS_P, HasAVX512>;
7249defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
7250 SSE_INTALU_ITINS_P, HasAVX512>;
7251defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
7252 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007253
7254//===----------------------------------------------------------------------===//
7255// AVX-512 - Extract & Insert Integer Instructions
7256//===----------------------------------------------------------------------===//
7257
7258multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7259 X86VectorVTInfo _> {
7260 let mayStore = 1 in
7261 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
7262 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7263 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7264 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
7265 imm:$src2)))),
7266 addr:$dst)]>,
7267 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
7268}
7269
7270multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
7271 let Predicates = [HasBWI] in {
7272 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
7273 (ins _.RC:$src1, u8imm:$src2),
7274 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7275 [(set GR32orGR64:$dst,
7276 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
7277 EVEX, TAPD;
7278
7279 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
7280 }
7281}
7282
7283multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
7284 let Predicates = [HasBWI] in {
7285 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
7286 (ins _.RC:$src1, u8imm:$src2),
7287 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7288 [(set GR32orGR64:$dst,
7289 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
7290 EVEX, PD;
7291
Igor Breger55747302015-11-18 08:46:16 +00007292 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
7293 (ins _.RC:$src1, u8imm:$src2),
7294 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
7295 EVEX, TAPD;
7296
Igor Bregerdefab3c2015-10-08 12:55:01 +00007297 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
7298 }
7299}
7300
7301multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
7302 RegisterClass GRC> {
7303 let Predicates = [HasDQI] in {
7304 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
7305 (ins _.RC:$src1, u8imm:$src2),
7306 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7307 [(set GRC:$dst,
7308 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
7309 EVEX, TAPD;
7310
7311 let mayStore = 1 in
7312 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
7313 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7314 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7315 [(store (extractelt (_.VT _.RC:$src1),
7316 imm:$src2),addr:$dst)]>,
7317 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
7318 }
7319}
7320
7321defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
7322defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
7323defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
7324defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
7325
7326multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7327 X86VectorVTInfo _, PatFrag LdFrag> {
7328 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
7329 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7330 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7331 [(set _.RC:$dst,
7332 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
7333 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
7334}
7335
7336multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7337 X86VectorVTInfo _, PatFrag LdFrag> {
7338 let Predicates = [HasBWI] in {
7339 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7340 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
7341 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7342 [(set _.RC:$dst,
7343 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
7344
7345 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
7346 }
7347}
7348
7349multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
7350 X86VectorVTInfo _, RegisterClass GRC> {
7351 let Predicates = [HasDQI] in {
7352 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7353 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
7354 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7355 [(set _.RC:$dst,
7356 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
7357 EVEX_4V, TAPD;
7358
7359 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
7360 _.ScalarLdFrag>, TAPD;
7361 }
7362}
7363
7364defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
7365 extloadi8>, TAPD;
7366defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
7367 extloadi16>, PD;
7368defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
7369defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00007370//===----------------------------------------------------------------------===//
7371// VSHUFPS - VSHUFPD Operations
7372//===----------------------------------------------------------------------===//
7373multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
7374 AVX512VLVectorVTInfo VTInfo_FP>{
7375 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
7376 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
7377 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00007378}
7379
7380defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
7381defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007382//===----------------------------------------------------------------------===//
7383// AVX-512 - Byte shift Left/Right
7384//===----------------------------------------------------------------------===//
7385
7386multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
7387 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
7388 def rr : AVX512<opc, MRMr,
7389 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
7390 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7391 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
7392 let mayLoad = 1 in
7393 def rm : AVX512<opc, MRMm,
7394 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
7395 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7396 [(set _.RC:$dst,(_.VT (OpNode
7397 (_.LdFrag addr:$src1), (i8 imm:$src2))))]>;
7398}
7399
7400multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
7401 Format MRMm, string OpcodeStr, Predicate prd>{
7402 let Predicates = [prd] in
7403 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
7404 OpcodeStr, v8i64_info>, EVEX_V512;
7405 let Predicates = [prd, HasVLX] in {
7406 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
7407 OpcodeStr, v4i64x_info>, EVEX_V256;
7408 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
7409 OpcodeStr, v2i64x_info>, EVEX_V128;
7410 }
7411}
7412defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
7413 HasBWI>, AVX512PDIi8Base, EVEX_4V;
7414defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
7415 HasBWI>, AVX512PDIi8Base, EVEX_4V;
7416
7417
7418multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00007419 string OpcodeStr, X86VectorVTInfo _dst,
7420 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00007421 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00007422 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007423 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007424 [(set _dst.RC:$dst,(_dst.VT
7425 (OpNode (_src.VT _src.RC:$src1),
7426 (_src.VT _src.RC:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007427 let mayLoad = 1 in
7428 def rm : AVX512BI<opc, MRMSrcMem,
Cong Houdb6220f2015-11-24 19:51:26 +00007429 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007430 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007431 [(set _dst.RC:$dst,(_dst.VT
7432 (OpNode (_src.VT _src.RC:$src1),
7433 (_src.VT (bitconvert
Asaf Badouhd2c35992015-09-02 14:21:54 +00007434 (_src.LdFrag addr:$src2))))))]>;
7435}
7436
7437multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
7438 string OpcodeStr, Predicate prd> {
7439 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00007440 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
7441 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007442 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00007443 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
7444 v32i8x_info>, EVEX_V256;
7445 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
7446 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007447 }
7448}
7449
7450defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
7451 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00007452
7453multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
7454 X86VectorVTInfo _>{
7455 let Constraints = "$src1 = $dst" in {
7456 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7457 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
7458 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src3",
7459 (OpNode (_.VT _.RC:$src1),
7460 (_.VT _.RC:$src2),
7461 (_.VT _.RC:$src3),
7462 (i8 imm:$src4))>, AVX512AIi8Base, EVEX_4V;
7463 let mayLoad = 1 in {
7464 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7465 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
7466 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src3",
7467 (OpNode (_.VT _.RC:$src1),
7468 (_.VT _.RC:$src2),
7469 (_.VT (bitconvert (_.LdFrag addr:$src3))),
7470 (i8 imm:$src4))>,
7471 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7472 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7473 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
7474 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7475 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7476 (OpNode (_.VT _.RC:$src1),
7477 (_.VT _.RC:$src2),
7478 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7479 (i8 imm:$src4))>, EVEX_B,
7480 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7481 }
7482 }// Constraints = "$src1 = $dst"
7483}
7484
7485multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
7486 let Predicates = [HasAVX512] in
7487 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
7488 let Predicates = [HasAVX512, HasVLX] in {
7489 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
7490 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
7491 }
7492}
7493
7494defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
7495defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
7496
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007497//===----------------------------------------------------------------------===//
7498// AVX-512 - FixupImm
7499//===----------------------------------------------------------------------===//
7500
7501multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
7502 X86VectorVTInfo _>{
7503 let Constraints = "$src1 = $dst" in {
7504 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7505 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7506 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7507 (OpNode (_.VT _.RC:$src1),
7508 (_.VT _.RC:$src2),
7509 (_.IntVT _.RC:$src3),
7510 (i32 imm:$src4),
7511 (i32 FROUND_CURRENT))>;
7512 let mayLoad = 1 in {
7513 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7514 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
7515 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src3",
7516 (OpNode (_.VT _.RC:$src1),
7517 (_.VT _.RC:$src2),
7518 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
7519 (i32 imm:$src4),
7520 (i32 FROUND_CURRENT))>;
7521 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7522 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7523 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7524 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7525 (OpNode (_.VT _.RC:$src1),
7526 (_.VT _.RC:$src2),
7527 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7528 (i32 imm:$src4),
7529 (i32 FROUND_CURRENT))>, EVEX_B;
7530 }
7531 } // Constraints = "$src1 = $dst"
7532}
7533
7534multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
7535 SDNode OpNode, X86VectorVTInfo _>{
7536let Constraints = "$src1 = $dst" in {
7537 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7538 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7539 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
7540 "$src2, $src3, {sae}, $src4",
7541 (OpNode (_.VT _.RC:$src1),
7542 (_.VT _.RC:$src2),
7543 (_.IntVT _.RC:$src3),
7544 (i32 imm:$src4),
7545 (i32 FROUND_NO_EXC))>, EVEX_B;
7546 }
7547}
7548
7549multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
7550 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
7551 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512] in {
7552 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7553 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7554 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7555 (OpNode (_.VT _.RC:$src1),
7556 (_.VT _.RC:$src2),
7557 (_src3VT.VT _src3VT.RC:$src3),
7558 (i32 imm:$src4),
7559 (i32 FROUND_CURRENT))>;
7560
7561 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7562 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7563 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
7564 "$src2, $src3, {sae}, $src4",
7565 (OpNode (_.VT _.RC:$src1),
7566 (_.VT _.RC:$src2),
7567 (_src3VT.VT _src3VT.RC:$src3),
7568 (i32 imm:$src4),
7569 (i32 FROUND_NO_EXC))>, EVEX_B;
7570 let mayLoad = 1 in
7571 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7572 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7573 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7574 (OpNode (_.VT _.RC:$src1),
7575 (_.VT _.RC:$src2),
7576 (_src3VT.VT (scalar_to_vector
7577 (_src3VT.ScalarLdFrag addr:$src3))),
7578 (i32 imm:$src4),
7579 (i32 FROUND_CURRENT))>;
7580 }
7581}
7582
7583multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
7584 let Predicates = [HasAVX512] in
7585 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7586 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7587 AVX512AIi8Base, EVEX_4V, EVEX_V512;
7588 let Predicates = [HasAVX512, HasVLX] in {
7589 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
7590 AVX512AIi8Base, EVEX_4V, EVEX_V128;
7591 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
7592 AVX512AIi8Base, EVEX_4V, EVEX_V256;
7593 }
7594}
7595
7596defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7597 f32x_info, v4i32x_info>,
7598 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7599defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7600 f64x_info, v2i64x_info>,
7601 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7602defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
7603 EVEX_CD8<32, CD8VF>;
7604defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
7605 EVEX_CD8<64, CD8VF>, VEX_W;