blob: 8e27dec3d966643edc6e4aca836450161b0760be [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
33 // The GPR register class that can hold the write mask. Use GR8 for fewer
34 // than 8 elements. Use shift-right and equal to work around the lack of
35 // !lt in tablegen.
36 RegisterClass MRC =
37 !cast<RegisterClass>("GR" #
38 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
39
40 // Suffix used in the instruction mnemonic.
41 string Suffix = suffix;
42
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000043 // VTName is a string name for vector VT. For vector types it will be
44 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
45 // It is a little bit complex for scalar types, where NumElts = 1.
46 // In this case we build v4f32 or v2f64
47 string VTName = "v" # !if (!eq (NumElts, 1),
48 !if (!eq (EltVT.Size, 32), 4,
49 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000050
Adam Nemet5ed17da2014-08-21 19:50:07 +000051 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000053
54 string EltTypeName = !cast<string>(EltVT);
55 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
57 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000058
59 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000061
62 // Size of RC in bits, e.g. 512 for VR512.
63 int Size = VT.Size;
64
65 // The corresponding memory operand, e.g. i512mem for VR512.
66 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
68
69 // Load patterns
70 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
71 // due to load promotion during legalization
72 PatFrag LdFrag = !cast<PatFrag>("load" #
73 !if (!eq (TypeVariantName, "i"),
74 !if (!eq (Size, 128), "v2i64",
75 !if (!eq (Size, 256), "v4i64",
76 VTName)), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
79 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
Michael Liao66233b72015-08-06 09:06:20 +000082 !if (!eq (Size, 512),
Elena Demikhovsky2689d782015-03-02 12:46:21 +000083 !if (!eq (EltSize, 64), "v8i64", "v16i32"),
84 VTName))), VTName));
85
Robert Khasanov2ea081d2014-08-25 14:49:34 +000086 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000087
88 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000089 // Note: For EltSize < 32, FloatVT is illegal and TableGen
90 // fails to compile, so we choose FloatVT = VT
91 ValueType FloatVT = !cast<ValueType>(
92 !if (!eq (!srl(EltSize,5),0),
93 VTName,
94 !if (!eq(TypeVariantName, "i"),
95 "v" # NumElts # "f" # EltSize,
96 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000097
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000098 ValueType IntVT = !cast<ValueType>(
99 !if (!eq (!srl(EltSize,5),0),
100 VTName,
101 !if (!eq(TypeVariantName, "f"),
102 "v" # NumElts # "i" # EltSize,
103 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000104 // The string to specify embedded broadcast in assembly.
105 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000106
Adam Nemet449b3f02014-10-15 23:42:09 +0000107 // 8-bit compressed displacement tuple/subvector format. This is only
108 // defined for NumElts <= 8.
109 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
110 !cast<CD8VForm>("CD8VT" # NumElts), ?);
111
Adam Nemet55536c62014-09-25 23:48:45 +0000112 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
113 !if (!eq (Size, 256), sub_ymm, ?));
114
115 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
116 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
117 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000118
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000119 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
120
Adam Nemet09377232014-10-08 23:25:31 +0000121 // A vector type of the same width with element type i32. This is used to
122 // create the canonical constant zero node ImmAllZerosV.
123 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
124 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000125
126 string ZSuffix = !if (!eq (Size, 128), "Z128",
127 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000128}
129
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000130def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
131def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000132def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
133def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000134def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
135def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000137// "x" in v32i8x_info means RC = VR256X
138def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
139def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
140def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
141def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000142def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
143def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000144
145def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
146def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
147def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
148def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000149def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
150def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000151
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000152// We map scalar types to the smallest (128-bit) vector type
153// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000154def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
155def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000156def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
157def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
158
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000159class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
160 X86VectorVTInfo i128> {
161 X86VectorVTInfo info512 = i512;
162 X86VectorVTInfo info256 = i256;
163 X86VectorVTInfo info128 = i128;
164}
165
166def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
167 v16i8x_info>;
168def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
169 v8i16x_info>;
170def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
171 v4i32x_info>;
172def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
173 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000174def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
175 v4f32x_info>;
176def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
177 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000178
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000179// This multiclass generates the masking variants from the non-masking
180// variant. It only provides the assembly pieces for the masking variants.
181// It assumes custom ISel patterns for masking which can be provided as
182// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000183multiclass AVX512_maskable_custom<bits<8> O, Format F,
184 dag Outs,
185 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
186 string OpcodeStr,
187 string AttSrcAsm, string IntelSrcAsm,
188 list<dag> Pattern,
189 list<dag> MaskingPattern,
190 list<dag> ZeroMaskingPattern,
191 string MaskingConstraint = "",
192 InstrItinClass itin = NoItinerary,
193 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000194 let isCommutable = IsCommutable in
195 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000196 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000197 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000198 Pattern, itin>;
199
200 // Prefer over VMOV*rrk Pat<>
201 let AddedComplexity = 20 in
202 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000203 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
204 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000205 MaskingPattern, itin>,
206 EVEX_K {
207 // In case of the 3src subclass this is overridden with a let.
208 string Constraints = MaskingConstraint;
209 }
210 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
211 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000212 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
213 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000214 ZeroMaskingPattern,
215 itin>,
216 EVEX_KZ;
217}
218
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000219
Adam Nemet34801422014-10-08 23:25:39 +0000220// Common base class of AVX512_maskable and AVX512_maskable_3src.
221multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
222 dag Outs,
223 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
224 string OpcodeStr,
225 string AttSrcAsm, string IntelSrcAsm,
226 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000227 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000228 string MaskingConstraint = "",
229 InstrItinClass itin = NoItinerary,
230 bit IsCommutable = 0> :
231 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
232 AttSrcAsm, IntelSrcAsm,
233 [(set _.RC:$dst, RHS)],
234 [(set _.RC:$dst, MaskingRHS)],
235 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000236 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000237 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000238
Adam Nemet2e91ee52014-08-14 17:13:19 +0000239// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000240// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000241// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000242multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
243 dag Outs, dag Ins, string OpcodeStr,
244 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000245 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000246 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000247 bit IsCommutable = 0> :
248 AVX512_maskable_common<O, F, _, Outs, Ins,
249 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
250 !con((ins _.KRCWM:$mask), Ins),
251 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000252 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000253 "$src0 = $dst", itin, IsCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000254
255// This multiclass generates the unconditional/non-masking, the masking and
256// the zero-masking variant of the scalar instruction.
257multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
258 dag Outs, dag Ins, string OpcodeStr,
259 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000260 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000261 InstrItinClass itin = NoItinerary,
262 bit IsCommutable = 0> :
263 AVX512_maskable_common<O, F, _, Outs, Ins,
264 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
265 !con((ins _.KRCWM:$mask), Ins),
266 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
267 (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000268 "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000269
Adam Nemet34801422014-10-08 23:25:39 +0000270// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000271// ($src1) is already tied to $dst so we just use that for the preserved
272// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
273// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000274multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
275 dag Outs, dag NonTiedIns, string OpcodeStr,
276 string AttSrcAsm, string IntelSrcAsm,
277 dag RHS> :
278 AVX512_maskable_common<O, F, _, Outs,
279 !con((ins _.RC:$src1), NonTiedIns),
280 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
281 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
282 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
283 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000284
Craig Topperaad5f112015-11-30 00:13:24 +0000285// Similar to AVX512_maskable_3rc but in this case the input VT for the tied
286// operand differs from the output VT. This requires a bitconvert on
287// the preserved vector going into the vselect.
288multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
289 X86VectorVTInfo InVT,
290 dag Outs, dag NonTiedIns, string OpcodeStr,
291 string AttSrcAsm, string IntelSrcAsm,
292 dag RHS> :
293 AVX512_maskable_common<O, F, OutVT, Outs,
294 !con((ins InVT.RC:$src1), NonTiedIns),
295 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
296 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
297 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
298 (vselect InVT.KRCWM:$mask, RHS,
299 (bitconvert InVT.RC:$src1))>;
300
Igor Breger15820b02015-07-01 13:24:28 +0000301multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
302 dag Outs, dag NonTiedIns, string OpcodeStr,
303 string AttSrcAsm, string IntelSrcAsm,
304 dag RHS> :
305 AVX512_maskable_common<O, F, _, Outs,
306 !con((ins _.RC:$src1), NonTiedIns),
307 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
308 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
309 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000310 (X86select _.KRCWM:$mask, RHS, _.RC:$src1), X86select>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000311
Adam Nemet34801422014-10-08 23:25:39 +0000312multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
313 dag Outs, dag Ins,
314 string OpcodeStr,
315 string AttSrcAsm, string IntelSrcAsm,
316 list<dag> Pattern> :
317 AVX512_maskable_custom<O, F, Outs, Ins,
318 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
319 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000320 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000321 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000322
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000323
324// Instruction with mask that puts result in mask register,
325// like "compare" and "vptest"
326multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
327 dag Outs,
328 dag Ins, dag MaskingIns,
329 string OpcodeStr,
330 string AttSrcAsm, string IntelSrcAsm,
331 list<dag> Pattern,
Craig Topper156622a2016-01-11 00:44:56 +0000332 list<dag> MaskingPattern> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000333 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000334 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
335 "$dst, "#IntelSrcAsm#"}",
336 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000337
338 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000339 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
340 "$dst {${mask}}, "#IntelSrcAsm#"}",
341 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000342}
343
344multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
345 dag Outs,
346 dag Ins, dag MaskingIns,
347 string OpcodeStr,
348 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000349 dag RHS, dag MaskingRHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000350 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
351 AttSrcAsm, IntelSrcAsm,
352 [(set _.KRC:$dst, RHS)],
Craig Topper156622a2016-01-11 00:44:56 +0000353 [(set _.KRC:$dst, MaskingRHS)]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000354
355multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
356 dag Outs, dag Ins, string OpcodeStr,
357 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000358 dag RHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000359 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
360 !con((ins _.KRCWM:$mask), Ins),
361 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper156622a2016-01-11 00:44:56 +0000362 (and _.KRCWM:$mask, RHS)>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000363
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000364multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
365 dag Outs, dag Ins, string OpcodeStr,
366 string AttSrcAsm, string IntelSrcAsm> :
367 AVX512_maskable_custom_cmp<O, F, Outs,
368 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000369 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000370
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000371// Bitcasts between 512-bit vector types. Return the original type since
372// no instruction is needed for the conversion
373let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000374 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000375 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000376 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
377 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
378 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000379 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000380 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
381 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
382 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000383 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000384 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000385 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
386 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000387 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000388 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
389 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000390 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000391 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
392 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000393 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000394 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
395 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
396 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
397 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
398 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
399 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
400 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
401 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
402 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
403 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
404 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000405
406 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
407 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
408 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
409 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
410 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
411 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
412 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
413 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
414 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
415 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
416 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
417 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
418 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
419 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
420 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
421 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
422 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
423 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
424 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
425 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
426 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
427 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
428 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
429 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
430 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
431 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
432 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
433 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
434 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
435 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
436
437// Bitcasts between 256-bit vector types. Return the original type since
438// no instruction is needed for the conversion
439 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
440 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
441 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
442 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
443 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
444 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
445 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
446 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
447 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
448 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
449 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
450 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
451 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
452 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
453 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
454 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
455 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
456 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
457 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
458 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
459 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
460 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
461 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
462 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
463 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
464 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
465 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
466 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
467 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
468 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
469}
470
471//
472// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
473//
474
475let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
476 isPseudo = 1, Predicates = [HasAVX512] in {
477def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
478 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
479}
480
Craig Topperfb1746b2014-01-30 06:03:19 +0000481let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000482def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
483def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
484def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000485}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000486
487//===----------------------------------------------------------------------===//
488// AVX-512 - VECTOR INSERT
489//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000490multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
491 PatFrag vinsert_insert> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000492 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000493 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
494 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
495 "vinsert" # From.EltTypeName # "x" # From.NumElts,
496 "$src3, $src2, $src1", "$src1, $src2, $src3",
497 (vinsert_insert:$src3 (To.VT To.RC:$src1),
498 (From.VT From.RC:$src2),
499 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000500
Igor Breger0ede3cb2015-09-20 06:52:42 +0000501 let mayLoad = 1 in
502 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
503 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
504 "vinsert" # From.EltTypeName # "x" # From.NumElts,
505 "$src3, $src2, $src1", "$src1, $src2, $src3",
506 (vinsert_insert:$src3 (To.VT To.RC:$src1),
507 (From.VT (bitconvert (From.LdFrag addr:$src2))),
508 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
509 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000510 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000511}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000512
Igor Breger0ede3cb2015-09-20 06:52:42 +0000513multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
514 X86VectorVTInfo To, PatFrag vinsert_insert,
515 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
516 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000517 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000518 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
519 (To.VT (!cast<Instruction>(InstrStr#"rr")
520 To.RC:$src1, From.RC:$src2,
521 (INSERT_get_vinsert_imm To.RC:$ins)))>;
522
523 def : Pat<(vinsert_insert:$ins
524 (To.VT To.RC:$src1),
525 (From.VT (bitconvert (From.LdFrag addr:$src2))),
526 (iPTR imm)),
527 (To.VT (!cast<Instruction>(InstrStr#"rm")
528 To.RC:$src1, addr:$src2,
529 (INSERT_get_vinsert_imm To.RC:$ins)))>;
530 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000531}
532
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000533multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
534 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000535
536 let Predicates = [HasVLX] in
537 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
538 X86VectorVTInfo< 4, EltVT32, VR128X>,
539 X86VectorVTInfo< 8, EltVT32, VR256X>,
540 vinsert128_insert>, EVEX_V256;
541
542 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000543 X86VectorVTInfo< 4, EltVT32, VR128X>,
544 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000545 vinsert128_insert>, EVEX_V512;
546
547 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000548 X86VectorVTInfo< 4, EltVT64, VR256X>,
549 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000550 vinsert256_insert>, VEX_W, EVEX_V512;
551
552 let Predicates = [HasVLX, HasDQI] in
553 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
554 X86VectorVTInfo< 2, EltVT64, VR128X>,
555 X86VectorVTInfo< 4, EltVT64, VR256X>,
556 vinsert128_insert>, VEX_W, EVEX_V256;
557
558 let Predicates = [HasDQI] in {
559 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
560 X86VectorVTInfo< 2, EltVT64, VR128X>,
561 X86VectorVTInfo< 8, EltVT64, VR512>,
562 vinsert128_insert>, VEX_W, EVEX_V512;
563
564 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
565 X86VectorVTInfo< 8, EltVT32, VR256X>,
566 X86VectorVTInfo<16, EltVT32, VR512>,
567 vinsert256_insert>, EVEX_V512;
568 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000569}
570
Adam Nemet4e2ef472014-10-02 23:18:28 +0000571defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
572defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000573
Igor Breger0ede3cb2015-09-20 06:52:42 +0000574// Codegen pattern with the alternative types,
575// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
576defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
577 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
578defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
579 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
580
581defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
582 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
583defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
584 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
585
586defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
587 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
588defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
589 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
590
591// Codegen pattern with the alternative types insert VEC128 into VEC256
592defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
593 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
594defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
595 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
596// Codegen pattern with the alternative types insert VEC128 into VEC512
597defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
598 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
599defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
600 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
601// Codegen pattern with the alternative types insert VEC256 into VEC512
602defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
603 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
604defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
605 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
606
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000607// vinsertps - insert f32 to XMM
608def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000609 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000610 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000611 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000612 EVEX_4V;
613def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000614 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000615 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000616 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000617 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
618 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
619
620//===----------------------------------------------------------------------===//
621// AVX-512 VECTOR EXTRACT
622//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000623
Igor Breger7f69a992015-09-10 12:54:54 +0000624multiclass vextract_for_size_first_position_lowering<X86VectorVTInfo From,
625 X86VectorVTInfo To> {
626 // A subvector extract from the first vector position is
Renato Golindb7ea862015-09-09 19:44:40 +0000627 // a subregister copy that needs no instruction.
Igor Breger7f69a992015-09-10 12:54:54 +0000628 def NAME # To.NumElts:
629 Pat<(To.VT (extract_subvector (From.VT From.RC:$src),(iPTR 0))),
630 (To.VT (EXTRACT_SUBREG (From.VT From.RC:$src), To.SubRegIdx))>;
631}
Renato Golindb7ea862015-09-09 19:44:40 +0000632
Igor Breger7f69a992015-09-10 12:54:54 +0000633multiclass vextract_for_size<int Opcode,
634 X86VectorVTInfo From, X86VectorVTInfo To,
635 PatFrag vextract_extract> :
636 vextract_for_size_first_position_lowering<From, To> {
637
638 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
639 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
640 // vextract_extract), we interesting only in patterns without mask,
641 // intrinsics pattern match generated bellow.
642 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
643 (ins From.RC:$src1, i32u8imm:$idx),
644 "vextract" # To.EltTypeName # "x" # To.NumElts,
645 "$idx, $src1", "$src1, $idx",
646 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
647 (iPTR imm)))]>,
648 AVX512AIi8Base, EVEX;
649 let mayStore = 1 in {
650 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
651 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$src2),
652 "vextract" # To.EltTypeName # "x" # To.NumElts #
653 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
654 []>, EVEX;
655
656 def rmk : AVX512AIi8<Opcode, MRMDestMem, (outs),
657 (ins To.MemOp:$dst, To.KRCWM:$mask,
658 From.RC:$src1, i32u8imm:$src2),
659 "vextract" # To.EltTypeName # "x" # To.NumElts #
660 "\t{$src2, $src1, $dst {${mask}}|"
661 "$dst {${mask}}, $src1, $src2}",
662 []>, EVEX_K, EVEX;
663 }//mayStore = 1
664 }
Renato Golindb7ea862015-09-09 19:44:40 +0000665
666 // Intrinsic call with masking.
667 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000668 "x" # To.NumElts # "_" # From.Size)
669 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
670 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
671 From.ZSuffix # "rrk")
672 To.RC:$src0,
673 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
674 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000675
676 // Intrinsic call with zero-masking.
677 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000678 "x" # To.NumElts # "_" # From.Size)
679 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
680 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
681 From.ZSuffix # "rrkz")
682 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
683 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000684
685 // Intrinsic call without masking.
686 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000687 "x" # To.NumElts # "_" # From.Size)
688 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
689 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
690 From.ZSuffix # "rr")
691 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000692}
693
Igor Bregerdefab3c2015-10-08 12:55:01 +0000694// Codegen pattern for the alternative types
695multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
696 X86VectorVTInfo To, PatFrag vextract_extract,
697 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> :
698 vextract_for_size_first_position_lowering<From, To> {
Igor Breger7f69a992015-09-10 12:54:54 +0000699
Igor Bregerdefab3c2015-10-08 12:55:01 +0000700 let Predicates = p in
701 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
702 (To.VT (!cast<Instruction>(InstrStr#"rr")
703 From.RC:$src1,
704 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Igor Breger7f69a992015-09-10 12:54:54 +0000705}
706
707multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000708 ValueType EltVT64, int Opcode256> {
709 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000710 X86VectorVTInfo<16, EltVT32, VR512>,
711 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000712 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000713 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000714 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000715 X86VectorVTInfo< 8, EltVT64, VR512>,
716 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000717 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000718 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
719 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000720 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000721 X86VectorVTInfo< 8, EltVT32, VR256X>,
722 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000723 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000724 EVEX_V256, EVEX_CD8<32, CD8VT4>;
725 let Predicates = [HasVLX, HasDQI] in
726 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
727 X86VectorVTInfo< 4, EltVT64, VR256X>,
728 X86VectorVTInfo< 2, EltVT64, VR128X>,
729 vextract128_extract>,
730 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
731 let Predicates = [HasDQI] in {
732 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
733 X86VectorVTInfo< 8, EltVT64, VR512>,
734 X86VectorVTInfo< 2, EltVT64, VR128X>,
735 vextract128_extract>,
736 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
737 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
738 X86VectorVTInfo<16, EltVT32, VR512>,
739 X86VectorVTInfo< 8, EltVT32, VR256X>,
740 vextract256_extract>,
741 EVEX_V512, EVEX_CD8<32, CD8VT8>;
742 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000743}
744
Adam Nemet55536c62014-09-25 23:48:45 +0000745defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
746defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000747
Igor Bregerdefab3c2015-10-08 12:55:01 +0000748// extract_subvector codegen patterns with the alternative types.
749// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
750defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
751 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
752defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
753 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
754
755defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000756 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000757defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
758 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
759
760defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
761 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
762defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
763 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
764
765// Codegen pattern with the alternative types extract VEC128 from VEC512
766defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
767 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
768defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
769 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
770// Codegen pattern with the alternative types extract VEC256 from VEC512
771defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
772 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
773defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
774 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
775
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000776// A 128-bit subvector insert to the first 512-bit vector position
777// is a subregister copy that needs no instruction.
778def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
779 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
780 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
781 sub_ymm)>;
782def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
783 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
784 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
785 sub_ymm)>;
786def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
787 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
788 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
789 sub_ymm)>;
790def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
791 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
792 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
793 sub_ymm)>;
794
795def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
796 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
797def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
798 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
799def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
800 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
801def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
802 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregercbb95502015-10-18 09:56:39 +0000803def : Pat<(insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0)),
804 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
805def : Pat<(insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0)),
806 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000807
808// vextractps - extract 32 bits from XMM
809def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000810 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000811 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000812 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
813 EVEX;
814
815def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000816 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000817 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000818 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000819 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000820
821//===---------------------------------------------------------------------===//
822// AVX-512 BROADCAST
823//---
Robert Khasanovaf318f72014-10-30 14:21:47 +0000824
Igor Breger21296d22015-10-20 11:56:42 +0000825multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
826 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
827
828 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
829 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
830 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
831 T8PD, EVEX;
832 let mayLoad = 1 in
833 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
834 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
835 (DestInfo.VT (X86VBroadcast
836 (SrcInfo.ScalarLdFrag addr:$src)))>,
837 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000838}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000839
Igor Breger21296d22015-10-20 11:56:42 +0000840multiclass avx512_fp_broadcast_vl<bits<8> opc, string OpcodeStr,
841 AVX512VLVectorVTInfo _> {
842 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
Robert Khasanovaf318f72014-10-30 14:21:47 +0000843 EVEX_V512;
844
845 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000846 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
847 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000848 }
849}
850
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000851let ExeDomain = SSEPackedSingle in {
Igor Breger21296d22015-10-20 11:56:42 +0000852 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, "vbroadcastss",
853 avx512vl_f32_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000854 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000855 defm VBROADCASTSSZ128 : avx512_broadcast_rm<0x18, "vbroadcastss",
856 v4f32x_info, v4f32x_info>, EVEX_V128;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000857 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000858}
859
860let ExeDomain = SSEPackedDouble in {
Igor Breger21296d22015-10-20 11:56:42 +0000861 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, "vbroadcastsd",
862 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000863}
864
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000865// avx512_broadcast_pat introduces patterns for broadcast with a scalar argument.
Michael Liao66233b72015-08-06 09:06:20 +0000866// Later, we can canonize broadcast instructions before ISel phase and
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000867// eliminate additional patterns on ISel.
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000868// SrcRC_v and SrcRC_s are RegisterClasses for vector and scalar
869// representations of source
870multiclass avx512_broadcast_pat<string InstName, SDNode OpNode,
871 X86VectorVTInfo _, RegisterClass SrcRC_v,
872 RegisterClass SrcRC_s> {
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000873 def : Pat<(_.VT (OpNode (_.EltVT SrcRC_s:$src))),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000874 (!cast<Instruction>(InstName##"r")
875 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
876
877 let AddedComplexity = 30 in {
878 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000879 (OpNode (_.EltVT SrcRC_s:$src)), _.RC:$src0)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000880 (!cast<Instruction>(InstName##"rk") _.RC:$src0, _.KRCWM:$mask,
881 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
882
883 def : Pat<(_.VT(vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000884 (OpNode (_.EltVT SrcRC_s:$src)), _.ImmAllZerosV)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000885 (!cast<Instruction>(InstName##"rkz") _.KRCWM:$mask,
886 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
887 }
888}
889
890defm : avx512_broadcast_pat<"VBROADCASTSSZ", X86VBroadcast, v16f32_info,
891 VR128X, FR32X>;
892defm : avx512_broadcast_pat<"VBROADCASTSDZ", X86VBroadcast, v8f64_info,
893 VR128X, FR64X>;
894
895let Predicates = [HasVLX] in {
896 defm : avx512_broadcast_pat<"VBROADCASTSSZ256", X86VBroadcast,
897 v8f32x_info, VR128X, FR32X>;
898 defm : avx512_broadcast_pat<"VBROADCASTSSZ128", X86VBroadcast,
899 v4f32x_info, VR128X, FR32X>;
900 defm : avx512_broadcast_pat<"VBROADCASTSDZ256", X86VBroadcast,
901 v4f64x_info, VR128X, FR64X>;
902}
903
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000904def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000905 (VBROADCASTSSZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000906def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000907 (VBROADCASTSDZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000908
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000909def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000910 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000911def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000912 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000913
Robert Khasanovcbc57032014-12-09 16:38:41 +0000914multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
915 RegisterClass SrcRC> {
916 defm r : AVX512_maskable_in_asm<opc, MRMSrcReg, _, (outs _.RC:$dst),
917 (ins SrcRC:$src), "vpbroadcast"##_.Suffix,
918 "$src", "$src", []>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000919}
920
Robert Khasanovcbc57032014-12-09 16:38:41 +0000921multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
922 RegisterClass SrcRC, Predicate prd> {
923 let Predicates = [prd] in
924 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
925 let Predicates = [prd, HasVLX] in {
926 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
927 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
928 }
929}
930
931defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR32,
932 HasBWI>;
933defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR32,
934 HasBWI>;
935defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
936 HasAVX512>;
937defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
938 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000939
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000940def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000941 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000942
943def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000944 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000945
946def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000947 (VPBROADCASTDrZr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000948def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000949 (VPBROADCASTQrZr GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000950
Cameron McInally394d5572013-10-31 13:56:31 +0000951def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000952 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000953def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000954 (VPBROADCASTQrZr GR64:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000955
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000956def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
957 (v16i32 immAllZerosV), (i16 GR16:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000958 (VPBROADCASTDrZrkz (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000959def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
960 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000961 (VPBROADCASTQrZrkz (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000962
Igor Breger21296d22015-10-20 11:56:42 +0000963// Provide aliases for broadcast from the same register class that
964// automatically does the extract.
965multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
966 X86VectorVTInfo SrcInfo> {
967 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
968 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
969 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
970}
971
972multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
973 AVX512VLVectorVTInfo _, Predicate prd> {
974 let Predicates = [prd] in {
975 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
976 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
977 EVEX_V512;
978 // Defined separately to avoid redefinition.
979 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
980 }
981 let Predicates = [prd, HasVLX] in {
982 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
983 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
984 EVEX_V256;
985 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
986 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000987 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000988}
989
Igor Breger21296d22015-10-20 11:56:42 +0000990defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
991 avx512vl_i8_info, HasBWI>;
992defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
993 avx512vl_i16_info, HasBWI>;
994defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
995 avx512vl_i32_info, HasAVX512>;
996defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
997 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000998
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000999multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1000 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Asaf Badouhb0d91fa2015-12-27 12:14:34 +00001001 let mayLoad = 1 in
1002 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1003 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1004 (_Dst.VT (X86SubVBroadcast
1005 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
1006 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001007}
1008
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001009defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1010 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001011 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001012defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1013 v16f32_info, v4f32x_info>,
1014 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1015defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1016 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001017 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001018defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1019 v8f64_info, v4f64x_info>, VEX_W,
1020 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1021
1022let Predicates = [HasVLX] in {
1023defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1024 v8i32x_info, v4i32x_info>,
1025 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1026defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1027 v8f32x_info, v4f32x_info>,
1028 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1029}
1030let Predicates = [HasVLX, HasDQI] in {
1031defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1032 v4i64x_info, v2i64x_info>, VEX_W,
1033 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1034defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1035 v4f64x_info, v2f64x_info>, VEX_W,
1036 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1037}
1038let Predicates = [HasDQI] in {
1039defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1040 v8i64_info, v2i64x_info>, VEX_W,
1041 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1042defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1043 v16i32_info, v8i32x_info>,
1044 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1045defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1046 v8f64_info, v2f64x_info>, VEX_W,
1047 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1048defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1049 v16f32_info, v8f32x_info>,
1050 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1051}
Adam Nemet73f72e12014-06-27 00:43:38 +00001052
Igor Bregerfa798a92015-11-02 07:39:36 +00001053multiclass avx512_broadcast_32x2<bits<8> opc, string OpcodeStr,
1054 X86VectorVTInfo _Dst, X86VectorVTInfo _Src,
1055 SDNode OpNode = X86SubVBroadcast> {
1056
1057 defm r : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
1058 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
1059 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src)))>,
1060 T8PD, EVEX;
1061 let mayLoad = 1 in
1062 defm m : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1063 (ins _Src.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
1064 (_Dst.VT (OpNode
1065 (_Src.VT (scalar_to_vector(loadi64 addr:$src)))))>,
1066 T8PD, EVEX, EVEX_CD8<_Src.EltSize, CD8VT2>;
1067}
1068
1069multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
1070 AVX512VLVectorVTInfo _> {
1071 let Predicates = [HasDQI] in
1072 defm Z : avx512_broadcast_32x2<opc, OpcodeStr, _.info512, _.info128>,
1073 EVEX_V512;
1074 let Predicates = [HasDQI, HasVLX] in
1075 defm Z256 : avx512_broadcast_32x2<opc, OpcodeStr, _.info256, _.info128>,
1076 EVEX_V256;
1077}
1078
1079multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
1080 AVX512VLVectorVTInfo _> :
1081 avx512_common_broadcast_32x2<opc, OpcodeStr, _> {
1082
1083 let Predicates = [HasDQI, HasVLX] in
1084 defm Z128 : avx512_broadcast_32x2<opc, OpcodeStr, _.info128, _.info128,
1085 X86SubV32x2Broadcast>, EVEX_V128;
1086}
1087
1088defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1089 avx512vl_i32_info>;
1090defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1091 avx512vl_f32_info>;
1092
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001093def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001094 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001095def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1096 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1097
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001098def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001099 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001100def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1101 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001102
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001103// Provide fallback in case the load node that is used in the patterns above
1104// is used by additional users, which prevents the pattern selection.
1105def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001106 (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001107def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001108 (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001109
1110
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001111//===----------------------------------------------------------------------===//
1112// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1113//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001114multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1115 X86VectorVTInfo _, RegisterClass KRC> {
1116 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001117 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001118 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001119}
1120
Asaf Badouh0d957b82015-11-18 09:42:45 +00001121multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
1122 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1123 let Predicates = [HasCDI] in
1124 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1125 let Predicates = [HasCDI, HasVLX] in {
1126 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1127 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1128 }
1129}
1130
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001131defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001132 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001133defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001134 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001135
1136//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001137// -- VPERMI2 - 3 source operands form --
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001138multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001139 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001140let Constraints = "$src1 = $dst" in {
Craig Topperaad5f112015-11-30 00:13:24 +00001141 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001142 (ins _.RC:$src2, _.RC:$src3),
1143 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001144 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001145 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001146
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001147 let mayLoad = 1 in
Craig Topperaad5f112015-11-30 00:13:24 +00001148 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001149 (ins _.RC:$src2, _.MemOp:$src3),
1150 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001151 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001152 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1153 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001154 }
1155}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001156multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001157 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001158 let mayLoad = 1, Constraints = "$src1 = $dst" in
Craig Topperaad5f112015-11-30 00:13:24 +00001159 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001160 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1161 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1162 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperaad5f112015-11-30 00:13:24 +00001163 (_.VT (X86VPermi2X IdxVT.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001164 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001165 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001166}
1167
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001168multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001169 AVX512VLVectorVTInfo VTInfo,
1170 AVX512VLVectorVTInfo ShuffleMask> {
1171 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1172 ShuffleMask.info512>,
1173 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512,
1174 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001175 let Predicates = [HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001176 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1177 ShuffleMask.info128>,
1178 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128,
1179 ShuffleMask.info128>, EVEX_V128;
1180 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1181 ShuffleMask.info256>,
1182 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256,
1183 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001184 }
1185}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001186
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001187multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001188 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001189 AVX512VLVectorVTInfo Idx,
1190 Predicate Prd> {
1191 let Predicates = [Prd] in
Craig Topperaad5f112015-11-30 00:13:24 +00001192 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1193 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001194 let Predicates = [Prd, HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001195 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1196 Idx.info128>, EVEX_V128;
1197 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1198 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001199 }
1200}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001201
Craig Topperaad5f112015-11-30 00:13:24 +00001202defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
1203 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1204defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
1205 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001206defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
1207 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1208 VEX_W, EVEX_CD8<16, CD8VF>;
1209defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
1210 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1211 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001212defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
1213 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1214defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
1215 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001216
Craig Topperaad5f112015-11-30 00:13:24 +00001217// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001218multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001219 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001220let Constraints = "$src1 = $dst" in {
1221 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1222 (ins IdxVT.RC:$src2, _.RC:$src3),
1223 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001224 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001225 AVX5128IBase;
1226
1227 let mayLoad = 1 in
1228 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1229 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1230 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001231 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001232 (bitconvert (_.LdFrag addr:$src3))))>,
1233 EVEX_4V, AVX5128IBase;
1234 }
1235}
1236multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001237 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001238 let mayLoad = 1, Constraints = "$src1 = $dst" in
1239 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1240 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1241 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1242 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001243 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001244 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1245 AVX5128IBase, EVEX_4V, EVEX_B;
1246}
1247
1248multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001249 AVX512VLVectorVTInfo VTInfo,
1250 AVX512VLVectorVTInfo ShuffleMask> {
1251 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001252 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001253 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001254 ShuffleMask.info512>, EVEX_V512;
1255 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001256 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001257 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001258 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001259 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001260 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001261 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001262 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1263 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001264 }
1265}
1266
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001267multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001268 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001269 AVX512VLVectorVTInfo Idx,
1270 Predicate Prd> {
1271 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001272 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1273 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001274 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001275 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1276 Idx.info128>, EVEX_V128;
1277 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1278 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001279 }
1280}
1281
Craig Toppera47576f2015-11-26 20:21:29 +00001282defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001283 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001284defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001285 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001286defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1287 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1288 VEX_W, EVEX_CD8<16, CD8VF>;
1289defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1290 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1291 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001292defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001293 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001294defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001295 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001296
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001297//===----------------------------------------------------------------------===//
1298// AVX-512 - BLEND using mask
1299//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001300multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1301 let ExeDomain = _.ExeDomain in {
1302 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1303 (ins _.RC:$src1, _.RC:$src2),
1304 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001305 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001306 []>, EVEX_4V;
1307 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1308 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001309 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001310 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001311 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1312 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1313 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1314 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1315 !strconcat(OpcodeStr,
1316 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1317 []>, EVEX_4V, EVEX_KZ;
1318 let mayLoad = 1 in {
1319 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1320 (ins _.RC:$src1, _.MemOp:$src2),
1321 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001322 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001323 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1324 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1325 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001326 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001327 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001328 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1329 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1330 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1331 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1332 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1333 !strconcat(OpcodeStr,
1334 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1335 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1336 }
1337 }
1338}
1339multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1340
1341 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1342 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1343 !strconcat(OpcodeStr,
1344 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1345 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1346 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1347 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001348 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001349
1350 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1351 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1352 !strconcat(OpcodeStr,
1353 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1354 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001355 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001356
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001357}
1358
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001359multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1360 AVX512VLVectorVTInfo VTInfo> {
1361 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1362 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001363
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001364 let Predicates = [HasVLX] in {
1365 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1366 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1367 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1368 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1369 }
1370}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001371
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001372multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1373 AVX512VLVectorVTInfo VTInfo> {
1374 let Predicates = [HasBWI] in
1375 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001376
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001377 let Predicates = [HasBWI, HasVLX] in {
1378 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1379 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1380 }
1381}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001382
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001383
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001384defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1385defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1386defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1387defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1388defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1389defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001390
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001391
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001392let Predicates = [HasAVX512] in {
1393def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1394 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001395 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001396 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001397 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1398 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1399
1400def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1401 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001402 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001403 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001404 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1405 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1406}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001407//===----------------------------------------------------------------------===//
1408// Compare Instructions
1409//===----------------------------------------------------------------------===//
1410
1411// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001412
1413multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1414
1415 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1416 (outs _.KRC:$dst),
1417 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1418 "vcmp${cc}"#_.Suffix,
1419 "$src2, $src1", "$src1, $src2",
1420 (OpNode (_.VT _.RC:$src1),
1421 (_.VT _.RC:$src2),
1422 imm:$cc)>, EVEX_4V;
1423 let mayLoad = 1 in
1424 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1425 (outs _.KRC:$dst),
1426 (ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1427 "vcmp${cc}"#_.Suffix,
1428 "$src2, $src1", "$src1, $src2",
1429 (OpNode (_.VT _.RC:$src1),
1430 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1431 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1432
1433 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1434 (outs _.KRC:$dst),
1435 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1436 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001437 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001438 (OpNodeRnd (_.VT _.RC:$src1),
1439 (_.VT _.RC:$src2),
1440 imm:$cc,
1441 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1442 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001443 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001444 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1445 (outs VK1:$dst),
1446 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1447 "vcmp"#_.Suffix,
1448 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1449 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1450 (outs _.KRC:$dst),
1451 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1452 "vcmp"#_.Suffix,
1453 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1454 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1455
1456 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1457 (outs _.KRC:$dst),
1458 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1459 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001460 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001461 EVEX_4V, EVEX_B;
1462 }// let isAsmParserOnly = 1, hasSideEffects = 0
1463
1464 let isCodeGenOnly = 1 in {
1465 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1466 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1467 !strconcat("vcmp${cc}", _.Suffix,
1468 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1469 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1470 _.FRC:$src2,
1471 imm:$cc))],
1472 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001473 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001474 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1475 (outs _.KRC:$dst),
1476 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1477 !strconcat("vcmp${cc}", _.Suffix,
1478 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1479 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1480 (_.ScalarLdFrag addr:$src2),
1481 imm:$cc))],
1482 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001483 }
1484}
1485
1486let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001487 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1488 AVX512XSIi8Base;
1489 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1490 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001491}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001492
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001493multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1494 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001495 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001496 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1497 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1498 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001499 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001500 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001501 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001502 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1503 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1504 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1505 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001506 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001507 def rrk : AVX512BI<opc, MRMSrcReg,
1508 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1509 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1510 "$dst {${mask}}, $src1, $src2}"),
1511 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1512 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1513 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1514 let mayLoad = 1 in
1515 def rmk : AVX512BI<opc, MRMSrcMem,
1516 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1517 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1518 "$dst {${mask}}, $src1, $src2}"),
1519 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1520 (OpNode (_.VT _.RC:$src1),
1521 (_.VT (bitconvert
1522 (_.LdFrag addr:$src2))))))],
1523 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001524}
1525
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001526multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001527 X86VectorVTInfo _> :
1528 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001529 let mayLoad = 1 in {
1530 def rmb : AVX512BI<opc, MRMSrcMem,
1531 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1532 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1533 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1534 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1535 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1536 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1537 def rmbk : AVX512BI<opc, MRMSrcMem,
1538 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1539 _.ScalarMemOp:$src2),
1540 !strconcat(OpcodeStr,
1541 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1542 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1543 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1544 (OpNode (_.VT _.RC:$src1),
1545 (X86VBroadcast
1546 (_.ScalarLdFrag addr:$src2)))))],
1547 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1548 }
1549}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001550
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001551multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1552 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1553 let Predicates = [prd] in
1554 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1555 EVEX_V512;
1556
1557 let Predicates = [prd, HasVLX] in {
1558 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1559 EVEX_V256;
1560 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1561 EVEX_V128;
1562 }
1563}
1564
1565multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1566 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1567 Predicate prd> {
1568 let Predicates = [prd] in
1569 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1570 EVEX_V512;
1571
1572 let Predicates = [prd, HasVLX] in {
1573 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1574 EVEX_V256;
1575 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1576 EVEX_V128;
1577 }
1578}
1579
1580defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1581 avx512vl_i8_info, HasBWI>,
1582 EVEX_CD8<8, CD8VF>;
1583
1584defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1585 avx512vl_i16_info, HasBWI>,
1586 EVEX_CD8<16, CD8VF>;
1587
Robert Khasanovf70f7982014-09-18 14:06:55 +00001588defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001589 avx512vl_i32_info, HasAVX512>,
1590 EVEX_CD8<32, CD8VF>;
1591
Robert Khasanovf70f7982014-09-18 14:06:55 +00001592defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001593 avx512vl_i64_info, HasAVX512>,
1594 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1595
1596defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1597 avx512vl_i8_info, HasBWI>,
1598 EVEX_CD8<8, CD8VF>;
1599
1600defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1601 avx512vl_i16_info, HasBWI>,
1602 EVEX_CD8<16, CD8VF>;
1603
Robert Khasanovf70f7982014-09-18 14:06:55 +00001604defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001605 avx512vl_i32_info, HasAVX512>,
1606 EVEX_CD8<32, CD8VF>;
1607
Robert Khasanovf70f7982014-09-18 14:06:55 +00001608defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001609 avx512vl_i64_info, HasAVX512>,
1610 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001611
1612def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001613 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001614 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1615 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1616
1617def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001618 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001619 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1620 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1621
Robert Khasanov29e3b962014-08-27 09:34:37 +00001622multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1623 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001624 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001625 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001626 !strconcat("vpcmp${cc}", Suffix,
1627 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001628 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1629 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001630 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001631 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001632 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001633 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001634 !strconcat("vpcmp${cc}", Suffix,
1635 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001636 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1637 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001638 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001639 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1640 def rrik : AVX512AIi8<opc, MRMSrcReg,
1641 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001642 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001643 !strconcat("vpcmp${cc}", Suffix,
1644 "\t{$src2, $src1, $dst {${mask}}|",
1645 "$dst {${mask}}, $src1, $src2}"),
1646 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1647 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001648 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001649 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1650 let mayLoad = 1 in
1651 def rmik : AVX512AIi8<opc, MRMSrcMem,
1652 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001653 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001654 !strconcat("vpcmp${cc}", Suffix,
1655 "\t{$src2, $src1, $dst {${mask}}|",
1656 "$dst {${mask}}, $src1, $src2}"),
1657 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1658 (OpNode (_.VT _.RC:$src1),
1659 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001660 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001661 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1662
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001663 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001664 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001665 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001666 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001667 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1668 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001669 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001670 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001671 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001672 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001673 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1674 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001675 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001676 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1677 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001678 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001679 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001680 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1681 "$dst {${mask}}, $src1, $src2, $cc}"),
1682 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001683 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001684 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1685 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001686 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001687 !strconcat("vpcmp", Suffix,
1688 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1689 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001690 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001691 }
1692}
1693
Robert Khasanov29e3b962014-08-27 09:34:37 +00001694multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001695 X86VectorVTInfo _> :
1696 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001697 def rmib : AVX512AIi8<opc, MRMSrcMem,
1698 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001699 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001700 !strconcat("vpcmp${cc}", Suffix,
1701 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1702 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1703 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1704 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001705 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001706 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1707 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1708 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001709 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001710 !strconcat("vpcmp${cc}", Suffix,
1711 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1712 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1713 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1714 (OpNode (_.VT _.RC:$src1),
1715 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001716 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001717 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001718
Robert Khasanov29e3b962014-08-27 09:34:37 +00001719 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001720 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001721 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1722 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001723 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001724 !strconcat("vpcmp", Suffix,
1725 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1726 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1727 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1728 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1729 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001730 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001731 !strconcat("vpcmp", Suffix,
1732 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1733 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1734 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1735 }
1736}
1737
1738multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1739 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1740 let Predicates = [prd] in
1741 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1742
1743 let Predicates = [prd, HasVLX] in {
1744 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1745 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1746 }
1747}
1748
1749multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1750 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1751 let Predicates = [prd] in
1752 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1753 EVEX_V512;
1754
1755 let Predicates = [prd, HasVLX] in {
1756 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1757 EVEX_V256;
1758 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1759 EVEX_V128;
1760 }
1761}
1762
1763defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1764 HasBWI>, EVEX_CD8<8, CD8VF>;
1765defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1766 HasBWI>, EVEX_CD8<8, CD8VF>;
1767
1768defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1769 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1770defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1771 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1772
Robert Khasanovf70f7982014-09-18 14:06:55 +00001773defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001774 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001775defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001776 HasAVX512>, EVEX_CD8<32, CD8VF>;
1777
Robert Khasanovf70f7982014-09-18 14:06:55 +00001778defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001779 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001780defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001781 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001782
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001783multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001784
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001785 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1786 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1787 "vcmp${cc}"#_.Suffix,
1788 "$src2, $src1", "$src1, $src2",
1789 (X86cmpm (_.VT _.RC:$src1),
1790 (_.VT _.RC:$src2),
1791 imm:$cc)>;
1792
1793 let mayLoad = 1 in {
1794 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1795 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1796 "vcmp${cc}"#_.Suffix,
1797 "$src2, $src1", "$src1, $src2",
1798 (X86cmpm (_.VT _.RC:$src1),
1799 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1800 imm:$cc)>;
1801
1802 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1803 (outs _.KRC:$dst),
1804 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1805 "vcmp${cc}"#_.Suffix,
1806 "${src2}"##_.BroadcastStr##", $src1",
1807 "$src1, ${src2}"##_.BroadcastStr,
1808 (X86cmpm (_.VT _.RC:$src1),
1809 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1810 imm:$cc)>,EVEX_B;
1811 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001812 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001813 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001814 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1815 (outs _.KRC:$dst),
1816 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1817 "vcmp"#_.Suffix,
1818 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1819
1820 let mayLoad = 1 in {
1821 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1822 (outs _.KRC:$dst),
1823 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1824 "vcmp"#_.Suffix,
1825 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1826
1827 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1828 (outs _.KRC:$dst),
1829 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1830 "vcmp"#_.Suffix,
1831 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1832 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1833 }
1834 }
1835}
1836
1837multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1838 // comparison code form (VCMP[EQ/LT/LE/...]
1839 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1840 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1841 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001842 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001843 (X86cmpmRnd (_.VT _.RC:$src1),
1844 (_.VT _.RC:$src2),
1845 imm:$cc,
1846 (i32 FROUND_NO_EXC))>, EVEX_B;
1847
1848 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1849 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1850 (outs _.KRC:$dst),
1851 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1852 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001853 "$cc, {sae}, $src2, $src1",
1854 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001855 }
1856}
1857
1858multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1859 let Predicates = [HasAVX512] in {
1860 defm Z : avx512_vcmp_common<_.info512>,
1861 avx512_vcmp_sae<_.info512>, EVEX_V512;
1862
1863 }
1864 let Predicates = [HasAVX512,HasVLX] in {
1865 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1866 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001867 }
1868}
1869
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001870defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1871 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1872defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1873 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001874
1875def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1876 (COPY_TO_REGCLASS (VCMPPSZrri
1877 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1878 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1879 imm:$cc), VK8)>;
1880def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1881 (COPY_TO_REGCLASS (VPCMPDZrri
1882 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1883 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1884 imm:$cc), VK8)>;
1885def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1886 (COPY_TO_REGCLASS (VPCMPUDZrri
1887 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1888 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1889 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001890
Asaf Badouh572bbce2015-09-20 08:46:07 +00001891// ----------------------------------------------------------------
1892// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001893//handle fpclass instruction mask = op(reg_scalar,imm)
1894// op(mem_scalar,imm)
1895multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1896 X86VectorVTInfo _, Predicate prd> {
1897 let Predicates = [prd] in {
1898 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1899 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001900 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001901 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1902 (i32 imm:$src2)))], NoItinerary>;
1903 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1904 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1905 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001906 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001907 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1908 (OpNode (_.VT _.RC:$src1),
1909 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1910 let mayLoad = 1, AddedComplexity = 20 in {
1911 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1912 (ins _.MemOp:$src1, i32u8imm:$src2),
1913 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001914 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001915 [(set _.KRC:$dst,
1916 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1917 (i32 imm:$src2)))], NoItinerary>;
1918 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1919 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1920 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001921 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001922 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1923 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1924 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1925 }
1926 }
1927}
1928
Asaf Badouh572bbce2015-09-20 08:46:07 +00001929//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1930// fpclass(reg_vec, mem_vec, imm)
1931// fpclass(reg_vec, broadcast(eltVt), imm)
1932multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1933 X86VectorVTInfo _, string mem, string broadcast>{
1934 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1935 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001936 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001937 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1938 (i32 imm:$src2)))], NoItinerary>;
1939 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1940 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1941 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001942 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001943 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1944 (OpNode (_.VT _.RC:$src1),
1945 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1946 let mayLoad = 1 in {
1947 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1948 (ins _.MemOp:$src1, i32u8imm:$src2),
1949 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001950 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001951 [(set _.KRC:$dst,(OpNode
1952 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1953 (i32 imm:$src2)))], NoItinerary>;
1954 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1955 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1956 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001957 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001958 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
1959 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1960 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1961 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1962 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
1963 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001964 _.BroadcastStr##", $dst|$dst, ${src1}"
Asaf Badouh572bbce2015-09-20 08:46:07 +00001965 ##_.BroadcastStr##", $src2}",
1966 [(set _.KRC:$dst,(OpNode
1967 (_.VT (X86VBroadcast
1968 (_.ScalarLdFrag addr:$src1))),
1969 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
1970 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1971 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
1972 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001973 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
Asaf Badouh572bbce2015-09-20 08:46:07 +00001974 _.BroadcastStr##", $src2}",
1975 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
1976 (_.VT (X86VBroadcast
1977 (_.ScalarLdFrag addr:$src1))),
1978 (i32 imm:$src2))))], NoItinerary>,
1979 EVEX_B, EVEX_K;
1980 }
1981}
1982
Asaf Badouh572bbce2015-09-20 08:46:07 +00001983multiclass avx512_vector_fpclass_all<string OpcodeStr,
1984 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
1985 string broadcast>{
1986 let Predicates = [prd] in {
1987 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
1988 broadcast>, EVEX_V512;
1989 }
1990 let Predicates = [prd, HasVLX] in {
1991 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
1992 broadcast>, EVEX_V128;
1993 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
1994 broadcast>, EVEX_V256;
1995 }
1996}
1997
1998multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001999 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Asaf Badouh572bbce2015-09-20 08:46:07 +00002000 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002001 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002002 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002003 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2004 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2005 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2006 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2007 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002008}
2009
Asaf Badouh696e8e02015-10-18 11:04:38 +00002010defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2011 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002012
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002013//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002014// Mask register copy, including
2015// - copy between mask registers
2016// - load/store mask registers
2017// - copy from GPR to mask register and vice versa
2018//
2019multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2020 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002021 ValueType vvt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002022 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002023 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002024 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002025 let mayLoad = 1 in
2026 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002027 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyba846722015-02-17 09:20:12 +00002028 [(set KRC:$dst, (vvt (load addr:$src)))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002029 let mayStore = 1 in
2030 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002031 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2032 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002033 }
2034}
2035
2036multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2037 string OpcodeStr,
2038 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002039 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002040 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002041 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002042 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002043 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002044 }
2045}
2046
Robert Khasanov74acbb72014-07-23 14:49:42 +00002047let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002048 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002049 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2050 VEX, PD;
2051
2052let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002053 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002054 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002055 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002056
2057let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002058 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2059 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002060 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2061 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002062 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2063 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002064 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2065 VEX, XD, VEX_W;
2066}
2067
2068// GR from/to mask register
2069let Predicates = [HasDQI] in {
2070 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2071 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
2072 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2073 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
2074}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002075let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002076 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2077 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
2078 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2079 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002080}
2081let Predicates = [HasBWI] in {
2082 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
2083 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
2084}
2085let Predicates = [HasBWI] in {
2086 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
2087 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
2088}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002089
Robert Khasanov74acbb72014-07-23 14:49:42 +00002090// Load/store kreg
2091let Predicates = [HasDQI] in {
2092 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2093 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002094 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2095 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002096
2097 def : Pat<(store VK4:$src, addr:$dst),
2098 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2099 def : Pat<(store VK2:$src, addr:$dst),
2100 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002101 def : Pat<(store VK1:$src, addr:$dst),
2102 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002103}
2104let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002105 def : Pat<(store VK1:$src, addr:$dst),
2106 (MOV8mr addr:$dst,
2107 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2108 sub_8bit))>;
2109 def : Pat<(store VK2:$src, addr:$dst),
2110 (MOV8mr addr:$dst,
2111 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2112 sub_8bit))>;
2113 def : Pat<(store VK4:$src, addr:$dst),
2114 (MOV8mr addr:$dst,
2115 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
2116 sub_8bit))>;
2117 def : Pat<(store VK8:$src, addr:$dst),
2118 (MOV8mr addr:$dst,
2119 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2120 sub_8bit))>;
2121
Elena Demikhovskyba846722015-02-17 09:20:12 +00002122 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2123 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
2124 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2125 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002126}
2127let Predicates = [HasAVX512] in {
2128 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002129 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002130 def : Pat<(i1 (load addr:$src)),
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002131 (COPY_TO_REGCLASS (AND16ri (i16 (SUBREG_TO_REG (i32 0),
2132 (MOV8rm addr:$src), sub_8bit)),
2133 (i16 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002134 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2135 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002136}
2137let Predicates = [HasBWI] in {
2138 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2139 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002140 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2141 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002142}
2143let Predicates = [HasBWI] in {
2144 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2145 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002146 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2147 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002148}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002149
Robert Khasanov74acbb72014-07-23 14:49:42 +00002150let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002151 def : Pat<(i1 (trunc (i64 GR64:$src))),
2152 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
2153 (i32 1))), VK1)>;
2154
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002155 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002156 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002157
2158 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002159 (COPY_TO_REGCLASS
2160 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
2161 VK1)>;
2162 def : Pat<(i1 (trunc (i16 GR16:$src))),
2163 (COPY_TO_REGCLASS
2164 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
2165 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002166
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002167 def : Pat<(i32 (zext VK1:$src)),
2168 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002169 def : Pat<(i32 (anyext VK1:$src)),
2170 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002171
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002172 def : Pat<(i8 (zext VK1:$src)),
2173 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002174 (AND32ri (KMOVWrk
2175 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002176 def : Pat<(i8 (anyext VK1:$src)),
2177 (EXTRACT_SUBREG
2178 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_8bit)>;
2179
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002180 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002181 (AND64ri8 (SUBREG_TO_REG (i64 0),
2182 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002183 def : Pat<(i16 (zext VK1:$src)),
2184 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002185 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2186 sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002187}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002188def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2189 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2190def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2191 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2192def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2193 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2194def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2195 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2196def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2197 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2198def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2199 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002200
Igor Bregerd6c187b2016-01-27 08:43:25 +00002201def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2202def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2203def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2204
2205def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
2206 (truncstore node:$val, node:$ptr), [{
2207 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
2208}]>;
2209
2210def : Pat<(truncstorei1 GR8:$src, addr:$dst),
2211 (MOV8mr addr:$dst, GR8:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002212
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002213// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002214let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002215 // GR from/to 8-bit mask without native support
2216 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2217 (COPY_TO_REGCLASS
Igor Bregerdd6522c2016-01-18 12:02:45 +00002218 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002219 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2220 (EXTRACT_SUBREG
2221 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2222 sub_8bit)>;
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002223}
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002224
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002225let Predicates = [HasAVX512] in {
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002226 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002227 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002228 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002229 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002230}
2231let Predicates = [HasBWI] in {
2232 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
2233 (COPY_TO_REGCLASS VK32:$src, VK1)>;
2234 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
2235 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002236}
2237
2238// Mask unary operation
2239// - KNOT
2240multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002241 RegisterClass KRC, SDPatternOperator OpNode,
2242 Predicate prd> {
2243 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002244 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002245 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002246 [(set KRC:$dst, (OpNode KRC:$src))]>;
2247}
2248
Robert Khasanov74acbb72014-07-23 14:49:42 +00002249multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2250 SDPatternOperator OpNode> {
2251 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2252 HasDQI>, VEX, PD;
2253 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2254 HasAVX512>, VEX, PS;
2255 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2256 HasBWI>, VEX, PD, VEX_W;
2257 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2258 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002259}
2260
Robert Khasanov74acbb72014-07-23 14:49:42 +00002261defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002262
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002263multiclass avx512_mask_unop_int<string IntName, string InstName> {
2264 let Predicates = [HasAVX512] in
2265 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2266 (i16 GR16:$src)),
2267 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2268 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2269}
2270defm : avx512_mask_unop_int<"knot", "KNOT">;
2271
Robert Khasanov74acbb72014-07-23 14:49:42 +00002272let Predicates = [HasDQI] in
2273def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2274let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002275def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002276let Predicates = [HasBWI] in
2277def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2278let Predicates = [HasBWI] in
2279def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2280
2281// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002282let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002283def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2284 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002285def : Pat<(not VK8:$src),
2286 (COPY_TO_REGCLASS
2287 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002288}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002289def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2290 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2291def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2292 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002293
2294// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002295// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002296multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002297 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002298 Predicate prd, bit IsCommutable> {
2299 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002300 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2301 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002302 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002303 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2304}
2305
Robert Khasanov595683d2014-07-28 13:46:45 +00002306multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002307 SDPatternOperator OpNode, bit IsCommutable,
2308 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002309 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002310 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002311 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002312 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002313 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002314 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002315 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002316 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002317}
2318
2319def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2320def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2321
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002322defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2323defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2324defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2325defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2326defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002327defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002328
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002329multiclass avx512_mask_binop_int<string IntName, string InstName> {
2330 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002331 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2332 (i16 GR16:$src1), (i16 GR16:$src2)),
2333 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2334 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2335 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002336}
2337
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002338defm : avx512_mask_binop_int<"kand", "KAND">;
2339defm : avx512_mask_binop_int<"kandn", "KANDN">;
2340defm : avx512_mask_binop_int<"kor", "KOR">;
2341defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2342defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002343
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002344multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002345 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2346 // for the DQI set, this type is legal and KxxxB instruction is used
2347 let Predicates = [NoDQI] in
2348 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2349 (COPY_TO_REGCLASS
2350 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2351 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2352
2353 // All types smaller than 8 bits require conversion anyway
2354 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2355 (COPY_TO_REGCLASS (Inst
2356 (COPY_TO_REGCLASS VK1:$src1, VK16),
2357 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2358 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2359 (COPY_TO_REGCLASS (Inst
2360 (COPY_TO_REGCLASS VK2:$src1, VK16),
2361 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2362 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2363 (COPY_TO_REGCLASS (Inst
2364 (COPY_TO_REGCLASS VK4:$src1, VK16),
2365 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002366}
2367
2368defm : avx512_binop_pat<and, KANDWrr>;
2369defm : avx512_binop_pat<andn, KANDNWrr>;
2370defm : avx512_binop_pat<or, KORWrr>;
2371defm : avx512_binop_pat<xnor, KXNORWrr>;
2372defm : avx512_binop_pat<xor, KXORWrr>;
2373
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002374def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2375 (KXNORWrr VK16:$src1, VK16:$src2)>;
2376def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002377 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002378def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002379 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002380def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002381 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002382
2383let Predicates = [NoDQI] in
2384def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2385 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2386 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2387
2388def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2389 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2390 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2391
2392def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2393 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2394 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2395
2396def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2397 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2398 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2399
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002400// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002401multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2402 RegisterClass KRCSrc, Predicate prd> {
2403 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002404 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002405 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2406 (ins KRC:$src1, KRC:$src2),
2407 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2408 VEX_4V, VEX_L;
2409
2410 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2411 (!cast<Instruction>(NAME##rr)
2412 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2413 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2414 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002415}
2416
Igor Bregera54a1a82015-09-08 13:10:00 +00002417defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2418defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2419defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002420
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002421// Mask bit testing
2422multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002423 SDNode OpNode, Predicate prd> {
2424 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002425 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002426 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002427 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2428}
2429
Igor Breger5ea0a6812015-08-31 13:30:19 +00002430multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2431 Predicate prdW = HasAVX512> {
2432 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2433 VEX, PD;
2434 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2435 VEX, PS;
2436 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2437 VEX, PS, VEX_W;
2438 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2439 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002440}
2441
2442defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002443defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002444
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002445// Mask shift
2446multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2447 SDNode OpNode> {
2448 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002449 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002450 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002451 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002452 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2453}
2454
2455multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2456 SDNode OpNode> {
2457 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002458 VEX, TAPD, VEX_W;
2459 let Predicates = [HasDQI] in
2460 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2461 VEX, TAPD;
2462 let Predicates = [HasBWI] in {
2463 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2464 VEX, TAPD, VEX_W;
2465 let Predicates = [HasDQI] in
2466 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2467 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002468 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002469}
2470
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002471defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2472defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002473
2474// Mask setting all 0s or 1s
2475multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2476 let Predicates = [HasAVX512] in
2477 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2478 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2479 [(set KRC:$dst, (VT Val))]>;
2480}
2481
2482multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002483 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002484 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002485 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2486 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002487}
2488
2489defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2490defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2491
2492// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2493let Predicates = [HasAVX512] in {
2494 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2495 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002496 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2497 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002498 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002499 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2500 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002501}
2502def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
2503 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
2504
2505def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
2506 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
2507
2508def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2509 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
2510
Igor Breger3ab6f172015-12-07 13:25:18 +00002511def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 0))),
2512 (v16i1 (COPY_TO_REGCLASS VK32:$src, VK16))>;
2513
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002514def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2515 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
2516
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002517def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 0))),
2518 (v32i1 (COPY_TO_REGCLASS VK64:$src, VK32))>;
2519
2520def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2521 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2522
Elena Demikhovsky0fd11522015-11-22 13:57:38 +00002523def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2524 (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002525
Elena Demikhovsky0fd11522015-11-22 13:57:38 +00002526def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2527 (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>;
2528
2529def : Pat<(v4i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2530 (v4i1 (COPY_TO_REGCLASS VK2:$src, VK4))>;
2531
2532def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))),
2533 (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>;
2534def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2535 (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>;
2536
2537def : Pat<(v32i1 (insert_subvector undef, VK2:$src, (iPTR 0))),
2538 (v32i1 (COPY_TO_REGCLASS VK2:$src, VK32))>;
2539def : Pat<(v32i1 (insert_subvector undef, VK4:$src, (iPTR 0))),
2540 (v32i1 (COPY_TO_REGCLASS VK4:$src, VK32))>;
2541def : Pat<(v32i1 (insert_subvector undef, VK8:$src, (iPTR 0))),
2542 (v32i1 (COPY_TO_REGCLASS VK8:$src, VK32))>;
2543def : Pat<(v32i1 (insert_subvector undef, VK16:$src, (iPTR 0))),
2544 (v32i1 (COPY_TO_REGCLASS VK16:$src, VK32))>;
2545
2546def : Pat<(v64i1 (insert_subvector undef, VK2:$src, (iPTR 0))),
2547 (v64i1 (COPY_TO_REGCLASS VK2:$src, VK64))>;
2548def : Pat<(v64i1 (insert_subvector undef, VK4:$src, (iPTR 0))),
2549 (v64i1 (COPY_TO_REGCLASS VK4:$src, VK64))>;
2550def : Pat<(v64i1 (insert_subvector undef, VK8:$src, (iPTR 0))),
2551 (v64i1 (COPY_TO_REGCLASS VK8:$src, VK64))>;
2552def : Pat<(v64i1 (insert_subvector undef, VK16:$src, (iPTR 0))),
2553 (v64i1 (COPY_TO_REGCLASS VK16:$src, VK64))>;
2554def : Pat<(v64i1 (insert_subvector undef, VK32:$src, (iPTR 0))),
2555 (v64i1 (COPY_TO_REGCLASS VK32:$src, VK64))>;
2556
Robert Khasanov5aa44452014-09-30 11:41:54 +00002557
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002558def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002559 (v8i1 (COPY_TO_REGCLASS
2560 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2561 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002562
2563def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002564 (v8i1 (COPY_TO_REGCLASS
2565 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16),
2566 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002567
2568def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2569 (v4i1 (COPY_TO_REGCLASS
2570 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2571 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2572
2573def : Pat<(v4i1 (X86vsrli VK4:$src, (i8 imm:$imm))),
2574 (v4i1 (COPY_TO_REGCLASS
2575 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16),
2576 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2577
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002578//===----------------------------------------------------------------------===//
2579// AVX-512 - Aligned and unaligned load and store
2580//
2581
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002582
2583multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002584 PatFrag ld_frag, PatFrag mload,
2585 bit IsReMaterializable = 1> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002586 let hasSideEffects = 0 in {
2587 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002588 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002589 _.ExeDomain>, EVEX;
2590 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2591 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002592 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Igor Breger7a000f52016-01-21 14:18:11 +00002593 "${dst} {${mask}} {z}, $src}"),
2594 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2595 (_.VT _.RC:$src),
2596 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002597 EVEX, EVEX_KZ;
2598
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002599 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2600 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002601 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002602 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002603 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2604 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002605
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002606 let Constraints = "$src0 = $dst" in {
2607 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2608 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2609 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2610 "${dst} {${mask}}, $src1}"),
2611 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2612 (_.VT _.RC:$src1),
2613 (_.VT _.RC:$src0))))], _.ExeDomain>,
2614 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002615 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002616 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2617 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002618 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2619 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002620 [(set _.RC:$dst, (_.VT
2621 (vselect _.KRCWM:$mask,
2622 (_.VT (bitconvert (ld_frag addr:$src1))),
2623 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002624 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002625 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002626 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2627 (ins _.KRCWM:$mask, _.MemOp:$src),
2628 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2629 "${dst} {${mask}} {z}, $src}",
2630 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2631 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2632 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002633 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002634 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2635 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2636
2637 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2638 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2639
2640 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2641 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2642 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002643}
2644
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002645multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2646 AVX512VLVectorVTInfo _,
2647 Predicate prd,
2648 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002649 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002650 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002651 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002652
2653 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002654 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002655 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002656 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002657 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002658 }
2659}
2660
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002661multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2662 AVX512VLVectorVTInfo _,
2663 Predicate prd,
2664 bit IsReMaterializable = 1> {
2665 let Predicates = [prd] in
2666 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002667 masked_load_unaligned, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002668
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002669 let Predicates = [prd, HasVLX] in {
2670 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002671 masked_load_unaligned, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002672 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002673 masked_load_unaligned, IsReMaterializable>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002674 }
2675}
2676
2677multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002678 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002679
2680 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2681 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2682 [], _.ExeDomain>, EVEX;
2683 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2684 (ins _.KRCWM:$mask, _.RC:$src),
2685 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2686 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002687 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002688 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002689 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002690 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002691 "${dst} {${mask}} {z}, $src}",
2692 [], _.ExeDomain>, EVEX, EVEX_KZ;
Igor Breger81b79de2015-11-19 07:43:43 +00002693
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002694 let mayStore = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002695 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002696 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002697 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002698 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002699 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2700 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2701 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002702 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002703
2704 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2705 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2706 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002707}
2708
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002709
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002710multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2711 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002712 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002713 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2714 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002715
2716 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002717 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2718 masked_store_unaligned>, EVEX_V256;
2719 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2720 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002721 }
2722}
2723
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002724multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2725 AVX512VLVectorVTInfo _, Predicate prd> {
2726 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002727 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2728 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002729
2730 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002731 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2732 masked_store_aligned256>, EVEX_V256;
2733 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2734 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002735 }
2736}
2737
2738defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2739 HasAVX512>,
2740 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2741 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2742
2743defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2744 HasAVX512>,
2745 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2746 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2747
2748defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512>,
2749 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002750 PS, EVEX_CD8<32, CD8VF>;
2751
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002752defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0>,
2753 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2754 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002755
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002756defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2757 HasAVX512>,
2758 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2759 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002760
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002761defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2762 HasAVX512>,
2763 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2764 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002765
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002766defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2767 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002768 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2769
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002770defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2771 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002772 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2773
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002774defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512>,
2775 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002776 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2777
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002778defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512>,
2779 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002780 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002781
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002782let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002783def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002784 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002785 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002786 VK8), VR512:$src)>;
2787
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002788def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002789 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002790 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002791}
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002792
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002793// Move Int Doubleword to Packed Double Int
2794//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002795def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002796 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002797 [(set VR128X:$dst,
2798 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002799 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002800def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002801 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002802 [(set VR128X:$dst,
2803 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00002804 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002805def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002806 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002807 [(set VR128X:$dst,
2808 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002809 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00002810let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
2811def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
2812 (ins i64mem:$src),
2813 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00002814 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002815let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00002816def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002817 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002818 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002819 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002820def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002821 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002822 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002823 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002824def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002825 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002826 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002827 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2828 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00002829}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002830
2831// Move Int Doubleword to Single Scalar
2832//
Craig Topper88adf2a2013-10-12 05:41:08 +00002833let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002834def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002835 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002836 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002837 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002838
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002839def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002840 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002841 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002842 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002843}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002844
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002845// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002846//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002847def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002848 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002849 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002850 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00002851 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002852def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002853 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002854 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002855 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002856 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002857 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002858
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002859// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002860//
2861def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002862 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002863 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2864 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00002865 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002866 Requires<[HasAVX512, In64BitMode]>;
2867
Craig Topperc648c9b2015-12-28 06:11:42 +00002868let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
2869def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
2870 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00002871 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00002872 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002873
Craig Topperc648c9b2015-12-28 06:11:42 +00002874def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
2875 (ins i64mem:$dst, VR128X:$src),
2876 "vmovq\t{$src, $dst|$dst, $src}",
2877 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2878 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002879 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002880 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2881
2882let hasSideEffects = 0 in
2883def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
2884 (ins VR128X:$src),
2885 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00002886 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00002887
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002888// Move Scalar Single to Double Int
2889//
Craig Topper88adf2a2013-10-12 05:41:08 +00002890let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002891def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002892 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002893 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002894 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002895 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002896def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002897 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002898 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002899 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00002900 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002901}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002902
2903// Move Quadword Int to Packed Quadword Int
2904//
Craig Topperc648c9b2015-12-28 06:11:42 +00002905def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002906 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002907 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002908 [(set VR128X:$dst,
2909 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002910 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002911
2912//===----------------------------------------------------------------------===//
2913// AVX-512 MOVSS, MOVSD
2914//===----------------------------------------------------------------------===//
2915
Asaf Badouh41ecf462015-12-06 13:26:56 +00002916multiclass avx512_move_scalar <string asm, SDNode OpNode,
2917 X86VectorVTInfo _> {
2918 defm rr_Int : AVX512_maskable_scalar<0x10, MRMSrcReg, _, (outs _.RC:$dst),
2919 (ins _.RC:$src1, _.RC:$src2),
2920 asm, "$src2, $src1","$src1, $src2",
2921 (_.VT (OpNode (_.VT _.RC:$src1),
2922 (_.VT _.RC:$src2))),
2923 IIC_SSE_MOV_S_RR>, EVEX_4V;
2924 let Constraints = "$src1 = $dst" , mayLoad = 1 in
2925 defm rm_Int : AVX512_maskable_3src_scalar<0x10, MRMSrcMem, _,
2926 (outs _.RC:$dst),
2927 (ins _.ScalarMemOp:$src),
2928 asm,"$src","$src",
2929 (_.VT (OpNode (_.VT _.RC:$src1),
2930 (_.VT (scalar_to_vector
2931 (_.ScalarLdFrag addr:$src)))))>, EVEX;
2932 let isCodeGenOnly = 1 in {
2933 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
2934 (ins _.RC:$src1, _.FRC:$src2),
2935 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2936 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
2937 (scalar_to_vector _.FRC:$src2))))],
2938 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
2939 let mayLoad = 1 in
2940 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
2941 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2942 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
2943 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
2944 }
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002945 let mayStore = 1 in {
Asaf Badouh41ecf462015-12-06 13:26:56 +00002946 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
2947 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2948 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
2949 EVEX;
2950 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
2951 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
2952 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
2953 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002954 } // mayStore
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002955}
2956
Asaf Badouh41ecf462015-12-06 13:26:56 +00002957defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
2958 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002959
Asaf Badouh41ecf462015-12-06 13:26:56 +00002960defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
2961 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002962
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002963def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002964 (COPY_TO_REGCLASS (VMOVSSZrr_Intk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2965 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002966
2967def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002968 (COPY_TO_REGCLASS (VMOVSDZrr_Intk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2969 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002970
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002971def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2972 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2973 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2974
Igor Breger4424aaa2015-11-19 07:58:33 +00002975defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
2976 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
2977 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
2978 XS, EVEX_4V, VEX_LIG;
2979
2980defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
2981 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
2982 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
2983 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002984
2985let Predicates = [HasAVX512] in {
2986 let AddedComplexity = 15 in {
2987 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2988 // MOVS{S,D} to the lower bits.
2989 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2990 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2991 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2992 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2993 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2994 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2995 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2996 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2997
2998 // Move low f32 and clear high bits.
2999 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3000 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003001 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003002 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3003 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3004 (SUBREG_TO_REG (i32 0),
3005 (VMOVSSZrr (v4i32 (V_SET0)),
3006 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
3007 }
3008
3009 let AddedComplexity = 20 in {
3010 // MOVSSrm zeros the high parts of the register; represent this
3011 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3012 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3013 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3014 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3015 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3016 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3017 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3018
3019 // MOVSDrm zeros the high parts of the register; represent this
3020 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3021 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3022 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3023 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3024 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3025 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3026 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3027 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3028 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3029 def : Pat<(v2f64 (X86vzload addr:$src)),
3030 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3031
3032 // Represent the same patterns above but in the form they appear for
3033 // 256-bit types
3034 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3035 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003036 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003037 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3038 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3039 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3040 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3041 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3042 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
3043 }
3044 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3045 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3046 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3047 FR32X:$src)), sub_xmm)>;
3048 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3049 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3050 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3051 FR64X:$src)), sub_xmm)>;
3052 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3053 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003054 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003055
3056 // Move low f64 and clear high bits.
3057 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3058 (SUBREG_TO_REG (i32 0),
3059 (VMOVSDZrr (v2f64 (V_SET0)),
3060 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
3061
3062 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3063 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3064 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
3065
3066 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003067 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003068 addr:$dst),
3069 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003070 def : Pat<(store (f64 (extractelt (v2f64 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003071 addr:$dst),
3072 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
3073
3074 // Shuffle with VMOVSS
3075 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3076 (VMOVSSZrr (v4i32 VR128X:$src1),
3077 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3078 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3079 (VMOVSSZrr (v4f32 VR128X:$src1),
3080 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3081
3082 // 256-bit variants
3083 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3084 (SUBREG_TO_REG (i32 0),
3085 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3086 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3087 sub_xmm)>;
3088 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3089 (SUBREG_TO_REG (i32 0),
3090 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3091 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3092 sub_xmm)>;
3093
3094 // Shuffle with VMOVSD
3095 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3096 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3097 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3098 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3099 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3100 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3101 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3102 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3103
3104 // 256-bit variants
3105 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3106 (SUBREG_TO_REG (i32 0),
3107 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3108 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3109 sub_xmm)>;
3110 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3111 (SUBREG_TO_REG (i32 0),
3112 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3113 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3114 sub_xmm)>;
3115
3116 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3117 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3118 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3119 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3120 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3121 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3122 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3123 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3124}
3125
3126let AddedComplexity = 15 in
3127def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3128 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003129 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003130 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003131 (v2i64 VR128X:$src))))],
3132 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3133
Igor Breger4ec5abf2015-11-03 07:30:17 +00003134let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003135def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3136 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003137 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003138 [(set VR128X:$dst, (v2i64 (X86vzmovl
3139 (loadv2i64 addr:$src))))],
3140 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3141 EVEX_CD8<8, CD8VT8>;
3142
3143let Predicates = [HasAVX512] in {
3144 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3145 let AddedComplexity = 20 in {
3146 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3147 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003148 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3149 (VMOV64toPQIZrr GR64:$src)>;
3150 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3151 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00003152
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003153 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3154 (VMOVDI2PDIZrm addr:$src)>;
3155 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3156 (VMOVDI2PDIZrm addr:$src)>;
3157 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
3158 (VMOVZPQILo2PQIZrm addr:$src)>;
3159 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
3160 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003161 def : Pat<(v2i64 (X86vzload addr:$src)),
3162 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003163 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003164
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003165 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3166 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3167 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3168 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3169 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3170 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3171 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
3172}
3173
3174def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3175 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3176
3177def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3178 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3179
3180def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3181 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3182
3183def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3184 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3185
3186//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003187// AVX-512 - Non-temporals
3188//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003189let SchedRW = [WriteLoad] in {
3190 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3191 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3192 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3193 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3194 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003195
Robert Khasanoved882972014-08-13 10:46:00 +00003196 let Predicates = [HasAVX512, HasVLX] in {
3197 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
3198 (ins i256mem:$src),
3199 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3200 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3201 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003202
Robert Khasanoved882972014-08-13 10:46:00 +00003203 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
3204 (ins i128mem:$src),
3205 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3206 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3207 EVEX_CD8<64, CD8VF>;
3208 }
Adam Nemetefd07852014-06-18 16:51:10 +00003209}
3210
Igor Bregerd3341f52016-01-20 13:11:47 +00003211multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3212 PatFrag st_frag = alignednontemporalstore,
3213 InstrItinClass itin = IIC_SSE_MOVNT> {
Robert Khasanoved882972014-08-13 10:46:00 +00003214 let SchedRW = [WriteStore], mayStore = 1,
3215 AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003216 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003217 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003218 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3219 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003220}
3221
Igor Bregerd3341f52016-01-20 13:11:47 +00003222multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3223 AVX512VLVectorVTInfo VTInfo> {
3224 let Predicates = [HasAVX512] in
3225 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003226
Igor Bregerd3341f52016-01-20 13:11:47 +00003227 let Predicates = [HasAVX512, HasVLX] in {
3228 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3229 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003230 }
3231}
3232
Igor Bregerd3341f52016-01-20 13:11:47 +00003233defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3234defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3235defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003236
Adam Nemet7f62b232014-06-10 16:39:53 +00003237//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003238// AVX-512 - Integer arithmetic
3239//
3240multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003241 X86VectorVTInfo _, OpndItins itins,
3242 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003243 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003244 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003245 "$src2, $src1", "$src1, $src2",
3246 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003247 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003248 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003249
Robert Khasanov545d1b72014-10-14 14:36:19 +00003250 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003251 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003252 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003253 "$src2, $src1", "$src1, $src2",
3254 (_.VT (OpNode _.RC:$src1,
3255 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003256 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003257 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003258}
3259
3260multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3261 X86VectorVTInfo _, OpndItins itins,
3262 bit IsCommutable = 0> :
3263 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3264 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003265 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003266 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003267 "${src2}"##_.BroadcastStr##", $src1",
3268 "$src1, ${src2}"##_.BroadcastStr,
3269 (_.VT (OpNode _.RC:$src1,
3270 (X86VBroadcast
3271 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003272 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003273 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003274}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003275
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003276multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3277 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3278 Predicate prd, bit IsCommutable = 0> {
3279 let Predicates = [prd] in
3280 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3281 IsCommutable>, EVEX_V512;
3282
3283 let Predicates = [prd, HasVLX] in {
3284 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3285 IsCommutable>, EVEX_V256;
3286 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3287 IsCommutable>, EVEX_V128;
3288 }
3289}
3290
Robert Khasanov545d1b72014-10-14 14:36:19 +00003291multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3292 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3293 Predicate prd, bit IsCommutable = 0> {
3294 let Predicates = [prd] in
3295 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3296 IsCommutable>, EVEX_V512;
3297
3298 let Predicates = [prd, HasVLX] in {
3299 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3300 IsCommutable>, EVEX_V256;
3301 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3302 IsCommutable>, EVEX_V128;
3303 }
3304}
3305
3306multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3307 OpndItins itins, Predicate prd,
3308 bit IsCommutable = 0> {
3309 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3310 itins, prd, IsCommutable>,
3311 VEX_W, EVEX_CD8<64, CD8VF>;
3312}
3313
3314multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3315 OpndItins itins, Predicate prd,
3316 bit IsCommutable = 0> {
3317 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3318 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3319}
3320
3321multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3322 OpndItins itins, Predicate prd,
3323 bit IsCommutable = 0> {
3324 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3325 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3326}
3327
3328multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3329 OpndItins itins, Predicate prd,
3330 bit IsCommutable = 0> {
3331 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3332 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3333}
3334
3335multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3336 SDNode OpNode, OpndItins itins, Predicate prd,
3337 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003338 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003339 IsCommutable>;
3340
Igor Bregerf2460112015-07-26 14:41:44 +00003341 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003342 IsCommutable>;
3343}
3344
3345multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3346 SDNode OpNode, OpndItins itins, Predicate prd,
3347 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003348 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003349 IsCommutable>;
3350
Igor Bregerf2460112015-07-26 14:41:44 +00003351 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003352 IsCommutable>;
3353}
3354
3355multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3356 bits<8> opc_d, bits<8> opc_q,
3357 string OpcodeStr, SDNode OpNode,
3358 OpndItins itins, bit IsCommutable = 0> {
3359 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3360 itins, HasAVX512, IsCommutable>,
3361 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3362 itins, HasBWI, IsCommutable>;
3363}
3364
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003365multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003366 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003367 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003368 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003369 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003370 "$src2, $src1","$src1, $src2",
3371 (_Dst.VT (OpNode
3372 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003373 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003374 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003375 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003376 let mayLoad = 1 in {
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003377 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3378 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3379 "$src2, $src1", "$src1, $src2",
3380 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3381 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003382 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003383 AVX512BIBase, EVEX_4V;
3384
3385 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003386 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003387 OpcodeStr,
3388 "${src2}"##_Dst.BroadcastStr##", $src1",
3389 "$src1, ${src2}"##_Dst.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003390 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3391 (_Dst.VT (X86VBroadcast
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003392 (_Dst.ScalarLdFrag addr:$src2)))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003393 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003394 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003395 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003396}
3397
Robert Khasanov545d1b72014-10-14 14:36:19 +00003398defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3399 SSE_INTALU_ITINS_P, 1>;
3400defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3401 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003402defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3403 SSE_INTALU_ITINS_P, HasBWI, 1>;
3404defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3405 SSE_INTALU_ITINS_P, HasBWI, 0>;
3406defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003407 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003408defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003409 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003410defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003411 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003412defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003413 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003414defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003415 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003416defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003417 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003418defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003419 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003420defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003421 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003422defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003423 SSE_INTALU_ITINS_P, HasBWI, 1>;
3424
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003425multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
3426 SDNode OpNode, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003427
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003428 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3429 v16i32_info, v8i64_info, IsCommutable>,
3430 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3431 let Predicates = [HasVLX] in {
3432 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3433 v8i32x_info, v4i64x_info, IsCommutable>,
3434 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
3435 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3436 v4i32x_info, v2i64x_info, IsCommutable>,
3437 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3438 }
Michael Liao66233b72015-08-06 09:06:20 +00003439}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003440
3441defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
3442 X86pmuldq, 1>,T8PD;
3443defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
3444 X86pmuludq, 1>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003445
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003446multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3447 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
3448 let mayLoad = 1 in {
3449 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003450 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003451 OpcodeStr,
3452 "${src2}"##_Src.BroadcastStr##", $src1",
3453 "$src1, ${src2}"##_Src.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003454 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3455 (_Src.VT (X86VBroadcast
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003456 (_Src.ScalarLdFrag addr:$src2))))))>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003457 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
3458 }
3459}
3460
Michael Liao66233b72015-08-06 09:06:20 +00003461multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3462 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003463 X86VectorVTInfo _Dst> {
Michael Liao66233b72015-08-06 09:06:20 +00003464 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003465 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003466 "$src2, $src1","$src1, $src2",
3467 (_Dst.VT (OpNode
3468 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003469 (_Src.VT _Src.RC:$src2)))>,
3470 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003471 let mayLoad = 1 in {
3472 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3473 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3474 "$src2, $src1", "$src1, $src2",
3475 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003476 (bitconvert (_Src.LdFrag addr:$src2))))>,
3477 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003478 }
3479}
3480
3481multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3482 SDNode OpNode> {
3483 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3484 v32i16_info>,
3485 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3486 v32i16_info>, EVEX_V512;
3487 let Predicates = [HasVLX] in {
3488 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3489 v16i16x_info>,
3490 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3491 v16i16x_info>, EVEX_V256;
3492 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3493 v8i16x_info>,
3494 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3495 v8i16x_info>, EVEX_V128;
3496 }
3497}
3498multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3499 SDNode OpNode> {
3500 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3501 v64i8_info>, EVEX_V512;
3502 let Predicates = [HasVLX] in {
3503 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3504 v32i8x_info>, EVEX_V256;
3505 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3506 v16i8x_info>, EVEX_V128;
3507 }
3508}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003509
3510multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3511 SDNode OpNode, AVX512VLVectorVTInfo _Src,
3512 AVX512VLVectorVTInfo _Dst> {
3513 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
3514 _Dst.info512>, EVEX_V512;
3515 let Predicates = [HasVLX] in {
3516 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
3517 _Dst.info256>, EVEX_V256;
3518 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
3519 _Dst.info128>, EVEX_V128;
3520 }
3521}
3522
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003523let Predicates = [HasBWI] in {
3524 defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, PD;
3525 defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, T8PD;
3526 defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase, VEX_W;
3527 defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase, VEX_W;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003528
3529 defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3530 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3531 defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
3532 avx512vl_i16_info, avx512vl_i32_info>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003533}
3534
Igor Bregerf2460112015-07-26 14:41:44 +00003535defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003536 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003537defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003538 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003539defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003540 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003541
Igor Bregerf2460112015-07-26 14:41:44 +00003542defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003543 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003544defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003545 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003546defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003547 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003548
Igor Bregerf2460112015-07-26 14:41:44 +00003549defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003550 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003551defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003552 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003553defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003554 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003555
Igor Bregerf2460112015-07-26 14:41:44 +00003556defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003557 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003558defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003559 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003560defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003561 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003562//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003563// AVX-512 Logical Instructions
3564//===----------------------------------------------------------------------===//
3565
Robert Khasanov545d1b72014-10-14 14:36:19 +00003566defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3567 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3568defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3569 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3570defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3571 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3572defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003573 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003574
3575//===----------------------------------------------------------------------===//
3576// AVX-512 FP arithmetic
3577//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003578multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3579 SDNode OpNode, SDNode VecNode, OpndItins itins,
3580 bit IsCommutable> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003581
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003582 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3583 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3584 "$src2, $src1", "$src1, $src2",
3585 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3586 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003587 itins.rr, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003588
3589 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
3590 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3591 "$src2, $src1", "$src1, $src2",
3592 (VecNode (_.VT _.RC:$src1),
3593 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3594 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003595 itins.rm, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003596 let isCodeGenOnly = 1, isCommutable = IsCommutable,
3597 Predicates = [HasAVX512] in {
3598 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003599 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003600 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3601 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
3602 itins.rr>;
3603 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003604 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003605 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3606 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3607 (_.ScalarLdFrag addr:$src2)))], itins.rr>;
3608 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003609}
3610
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003611multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003612 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003613
3614 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3615 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3616 "$rc, $src2, $src1", "$src1, $src2, $rc",
3617 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003618 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003619 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003620}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003621multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3622 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3623
3624 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3625 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003626 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003627 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003628 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003629}
3630
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003631multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3632 SDNode VecNode,
3633 SizeItins itins, bit IsCommutable> {
3634 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3635 itins.s, IsCommutable>,
3636 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3637 itins.s, IsCommutable>,
3638 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3639 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3640 itins.d, IsCommutable>,
3641 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3642 itins.d, IsCommutable>,
3643 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3644}
3645
3646multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3647 SDNode VecNode,
3648 SizeItins itins, bit IsCommutable> {
3649 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3650 itins.s, IsCommutable>,
3651 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3652 itins.s, IsCommutable>,
3653 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3654 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3655 itins.d, IsCommutable>,
3656 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3657 itins.d, IsCommutable>,
3658 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3659}
3660defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3661defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3662defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3663defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
3664defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>;
3665defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>;
3666
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003667multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003668 X86VectorVTInfo _, bit IsCommutable> {
3669 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3670 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3671 "$src2, $src1", "$src1, $src2",
3672 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003673 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003674 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3675 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3676 "$src2, $src1", "$src1, $src2",
3677 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3678 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3679 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3680 "${src2}"##_.BroadcastStr##", $src1",
3681 "$src1, ${src2}"##_.BroadcastStr,
3682 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3683 (_.ScalarLdFrag addr:$src2))))>,
3684 EVEX_4V, EVEX_B;
3685 }//let mayLoad = 1
3686}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003687
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003688multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003689 X86VectorVTInfo _> {
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003690 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3691 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3692 "$rc, $src2, $src1", "$src1, $src2, $rc",
3693 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3694 EVEX_4V, EVEX_B, EVEX_RC;
3695}
3696
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003697
3698multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003699 X86VectorVTInfo _> {
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003700 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3701 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3702 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
3703 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
3704 EVEX_4V, EVEX_B;
3705}
3706
Michael Liao66233b72015-08-06 09:06:20 +00003707multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003708 bit IsCommutable = 0> {
3709 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3710 IsCommutable>, EVEX_V512, PS,
3711 EVEX_CD8<32, CD8VF>;
3712 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3713 IsCommutable>, EVEX_V512, PD, VEX_W,
3714 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003715
Robert Khasanov595e5982014-10-29 15:43:02 +00003716 // Define only if AVX512VL feature is present.
3717 let Predicates = [HasVLX] in {
3718 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3719 IsCommutable>, EVEX_V128, PS,
3720 EVEX_CD8<32, CD8VF>;
3721 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3722 IsCommutable>, EVEX_V256, PS,
3723 EVEX_CD8<32, CD8VF>;
3724 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3725 IsCommutable>, EVEX_V128, PD, VEX_W,
3726 EVEX_CD8<64, CD8VF>;
3727 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3728 IsCommutable>, EVEX_V256, PD, VEX_W,
3729 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003730 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003731}
3732
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003733multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003734 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003735 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003736 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003737 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3738}
3739
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003740multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003741 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003742 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003743 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003744 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3745}
3746
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003747defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>,
3748 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
3749defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>,
3750 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Michael Liao66233b72015-08-06 09:06:20 +00003751defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003752 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
3753defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>,
3754 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003755defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>,
3756 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
3757defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>,
3758 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003759let Predicates = [HasDQI] in {
3760 defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, 1>;
3761 defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, 0>;
3762 defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, 1>;
3763 defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, 1>;
3764}
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003765
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003766multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3767 X86VectorVTInfo _> {
3768 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3769 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3770 "$src2, $src1", "$src1, $src2",
3771 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
3772 let mayLoad = 1 in {
3773 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3774 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3775 "$src2, $src1", "$src1, $src2",
3776 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
3777 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3778 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3779 "${src2}"##_.BroadcastStr##", $src1",
3780 "$src1, ${src2}"##_.BroadcastStr,
3781 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3782 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
3783 EVEX_4V, EVEX_B;
3784 }//let mayLoad = 1
3785}
3786
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003787multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
3788 X86VectorVTInfo _> {
3789 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3790 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3791 "$src2, $src1", "$src1, $src2",
3792 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
3793 let mayLoad = 1 in {
3794 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
3795 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3796 "$src2, $src1", "$src1, $src2",
3797 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>;
3798 }//let mayLoad = 1
3799}
3800
3801multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode> {
Michael Liao66233b72015-08-06 09:06:20 +00003802 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003803 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
3804 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00003805 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003806 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
3807 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003808 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f32x_info>,
3809 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNode, SSE_ALU_ITINS_S.s>,
3810 EVEX_4V,EVEX_CD8<32, CD8VT1>;
3811 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f64x_info>,
3812 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNode, SSE_ALU_ITINS_S.d>,
3813 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
3814
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003815 // Define only if AVX512VL feature is present.
3816 let Predicates = [HasVLX] in {
3817 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
3818 EVEX_V128, EVEX_CD8<32, CD8VF>;
3819 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
3820 EVEX_V256, EVEX_CD8<32, CD8VF>;
3821 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
3822 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
3823 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
3824 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
3825 }
3826}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003827defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003828
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003829//===----------------------------------------------------------------------===//
3830// AVX-512 VPTESTM instructions
3831//===----------------------------------------------------------------------===//
3832
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003833multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
3834 X86VectorVTInfo _> {
3835 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
3836 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3837 "$src2, $src1", "$src1, $src2",
3838 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
3839 EVEX_4V;
3840 let mayLoad = 1 in
3841 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3842 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3843 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00003844 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003845 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
3846 EVEX_4V,
3847 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003848}
3849
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003850multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3851 X86VectorVTInfo _> {
3852 let mayLoad = 1 in
3853 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3854 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3855 "${src2}"##_.BroadcastStr##", $src1",
3856 "$src1, ${src2}"##_.BroadcastStr,
3857 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
3858 (_.ScalarLdFrag addr:$src2))))>,
3859 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003860}
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003861multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3862 AVX512VLVectorVTInfo _> {
3863 let Predicates = [HasAVX512] in
3864 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
3865 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3866
3867 let Predicates = [HasAVX512, HasVLX] in {
3868 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
3869 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3870 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
3871 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3872 }
3873}
3874
3875multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
3876 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
3877 avx512vl_i32_info>;
3878 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
3879 avx512vl_i64_info>, VEX_W;
3880}
3881
3882multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
3883 SDNode OpNode> {
3884 let Predicates = [HasBWI] in {
3885 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
3886 EVEX_V512, VEX_W;
3887 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
3888 EVEX_V512;
3889 }
3890 let Predicates = [HasVLX, HasBWI] in {
3891
3892 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
3893 EVEX_V256, VEX_W;
3894 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
3895 EVEX_V128, VEX_W;
3896 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
3897 EVEX_V256;
3898 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
3899 EVEX_V128;
3900 }
3901}
3902
3903multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
3904 SDNode OpNode> :
3905 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
3906 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
3907
3908defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
3909defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003910
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003911
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003912//===----------------------------------------------------------------------===//
3913// AVX-512 Shift instructions
3914//===----------------------------------------------------------------------===//
3915multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003916 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003917 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003918 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003919 "$src2, $src1", "$src1, $src2",
3920 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003921 SSE_INTSHIFT_ITINS_P.rr>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003922 let mayLoad = 1 in
Cameron McInally04400442014-11-14 15:43:00 +00003923 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003924 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003925 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003926 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
3927 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003928 SSE_INTSHIFT_ITINS_P.rm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003929}
3930
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003931multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
3932 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
3933 let mayLoad = 1 in
3934 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
3935 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
3936 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
3937 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003938 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003939}
3940
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003941multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003942 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003943 // src2 is always 128-bit
3944 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3945 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
3946 "$src2, $src1", "$src1, $src2",
3947 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003948 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003949 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3950 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
3951 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003952 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003953 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003954 EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003955}
3956
Cameron McInally5fb084e2014-12-11 17:13:05 +00003957multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003958 ValueType SrcVT, PatFrag bc_frag,
3959 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
3960 let Predicates = [prd] in
3961 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3962 VTInfo.info512>, EVEX_V512,
3963 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
3964 let Predicates = [prd, HasVLX] in {
3965 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3966 VTInfo.info256>, EVEX_V256,
3967 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
3968 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3969 VTInfo.info128>, EVEX_V128,
3970 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
3971 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003972}
3973
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003974multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
3975 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00003976 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003977 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003978 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003979 avx512vl_i64_info, HasAVX512>, VEX_W;
3980 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
3981 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003982}
3983
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003984multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
3985 string OpcodeStr, SDNode OpNode,
3986 AVX512VLVectorVTInfo VTInfo> {
3987 let Predicates = [HasAVX512] in
3988 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3989 VTInfo.info512>,
3990 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3991 VTInfo.info512>, EVEX_V512;
3992 let Predicates = [HasAVX512, HasVLX] in {
3993 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3994 VTInfo.info256>,
3995 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3996 VTInfo.info256>, EVEX_V256;
3997 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3998 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00003999 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004000 VTInfo.info128>, EVEX_V128;
4001 }
4002}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004003
Michael Liao66233b72015-08-06 09:06:20 +00004004multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004005 Format ImmFormR, Format ImmFormM,
4006 string OpcodeStr, SDNode OpNode> {
4007 let Predicates = [HasBWI] in
4008 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4009 v32i16_info>, EVEX_V512;
4010 let Predicates = [HasVLX, HasBWI] in {
4011 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4012 v16i16x_info>, EVEX_V256;
4013 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4014 v8i16x_info>, EVEX_V128;
4015 }
4016}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004017
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004018multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4019 Format ImmFormR, Format ImmFormM,
4020 string OpcodeStr, SDNode OpNode> {
4021 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4022 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4023 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4024 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4025}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004026
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004027defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004028 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004029
4030defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004031 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004032
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004033defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004034 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004035
Michael Zuckerman298a6802016-01-13 12:39:33 +00004036defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004037defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004038
4039defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4040defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4041defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004042
4043//===-------------------------------------------------------------------===//
4044// Variable Bit Shifts
4045//===-------------------------------------------------------------------===//
4046multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004047 X86VectorVTInfo _> {
4048 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4049 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4050 "$src2, $src1", "$src1, $src2",
4051 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004052 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004053 let mayLoad = 1 in
Cameron McInally5fb084e2014-12-11 17:13:05 +00004054 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4055 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4056 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004057 (_.VT (OpNode _.RC:$src1,
4058 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004059 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004060 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004061}
4062
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004063multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4064 X86VectorVTInfo _> {
4065 let mayLoad = 1 in
4066 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4067 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4068 "${src2}"##_.BroadcastStr##", $src1",
4069 "$src1, ${src2}"##_.BroadcastStr,
4070 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4071 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004072 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004073 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4074}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004075multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4076 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004077 let Predicates = [HasAVX512] in
4078 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4079 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4080
4081 let Predicates = [HasAVX512, HasVLX] in {
4082 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4083 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4084 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4085 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4086 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004087}
4088
4089multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4090 SDNode OpNode> {
4091 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004092 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004093 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004094 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004095}
4096
Igor Breger7b46b4e2015-12-23 08:06:50 +00004097// Use 512bit version to implement 128/256 bit in case NoVLX.
4098multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4099 let Predicates = [HasBWI, NoVLX] in {
4100 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
4101 (_.info256.VT _.info256.RC:$src2))),
4102 (EXTRACT_SUBREG
4103 (!cast<Instruction>(NAME#"WZrr")
4104 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4105 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4106 sub_ymm)>;
4107
4108 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
4109 (_.info128.VT _.info128.RC:$src2))),
4110 (EXTRACT_SUBREG
4111 (!cast<Instruction>(NAME#"WZrr")
4112 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4113 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4114 sub_xmm)>;
4115 }
4116}
4117
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004118multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4119 SDNode OpNode> {
4120 let Predicates = [HasBWI] in
4121 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4122 EVEX_V512, VEX_W;
4123 let Predicates = [HasVLX, HasBWI] in {
4124
4125 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4126 EVEX_V256, VEX_W;
4127 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4128 EVEX_V128, VEX_W;
4129 }
4130}
4131
4132defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004133 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4134 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004135defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004136 avx512_var_shift_w<0x11, "vpsravw", sra>,
4137 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004138defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004139 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4140 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004141defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4142defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004143
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004144//===-------------------------------------------------------------------===//
4145// 1-src variable permutation VPERMW/D/Q
4146//===-------------------------------------------------------------------===//
4147multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4148 AVX512VLVectorVTInfo _> {
4149 let Predicates = [HasAVX512] in
4150 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4151 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4152
4153 let Predicates = [HasAVX512, HasVLX] in
4154 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4155 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4156}
4157
4158multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4159 string OpcodeStr, SDNode OpNode,
4160 AVX512VLVectorVTInfo VTInfo> {
4161 let Predicates = [HasAVX512] in
4162 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4163 VTInfo.info512>,
4164 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4165 VTInfo.info512>, EVEX_V512;
4166 let Predicates = [HasAVX512, HasVLX] in
4167 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4168 VTInfo.info256>,
4169 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4170 VTInfo.info256>, EVEX_V256;
4171}
4172
Michael Zuckermand9cac592016-01-19 17:07:43 +00004173multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4174 Predicate prd, SDNode OpNode,
4175 AVX512VLVectorVTInfo _> {
4176 let Predicates = [prd] in
4177 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4178 EVEX_V512 ;
4179 let Predicates = [HasVLX, prd] in {
4180 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4181 EVEX_V256 ;
4182 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4183 EVEX_V128 ;
4184 }
4185}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004186
Michael Zuckermand9cac592016-01-19 17:07:43 +00004187defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4188 avx512vl_i16_info>, VEX_W;
4189defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4190 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004191
4192defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4193 avx512vl_i32_info>;
4194defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4195 avx512vl_i64_info>, VEX_W;
4196defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4197 avx512vl_f32_info>;
4198defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4199 avx512vl_f64_info>, VEX_W;
4200
4201defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4202 X86VPermi, avx512vl_i64_info>,
4203 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4204defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4205 X86VPermi, avx512vl_f64_info>,
4206 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004207//===----------------------------------------------------------------------===//
4208// AVX-512 - VPERMIL
4209//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004210
Igor Breger78741a12015-10-04 07:20:41 +00004211multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4212 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4213 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4214 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4215 "$src2, $src1", "$src1, $src2",
4216 (_.VT (OpNode _.RC:$src1,
4217 (Ctrl.VT Ctrl.RC:$src2)))>,
4218 T8PD, EVEX_4V;
4219 let mayLoad = 1 in {
4220 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4221 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4222 "$src2, $src1", "$src1, $src2",
4223 (_.VT (OpNode
4224 _.RC:$src1,
4225 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4226 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4227 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4228 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4229 "${src2}"##_.BroadcastStr##", $src1",
4230 "$src1, ${src2}"##_.BroadcastStr,
4231 (_.VT (OpNode
4232 _.RC:$src1,
4233 (Ctrl.VT (X86VBroadcast
4234 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4235 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
4236 }//let mayLoad = 1
4237}
4238
4239multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4240 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4241 let Predicates = [HasAVX512] in {
4242 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4243 Ctrl.info512>, EVEX_V512;
4244 }
4245 let Predicates = [HasAVX512, HasVLX] in {
4246 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4247 Ctrl.info128>, EVEX_V128;
4248 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4249 Ctrl.info256>, EVEX_V256;
4250 }
4251}
4252
4253multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4254 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4255
4256 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4257 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4258 X86VPermilpi, _>,
4259 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004260}
4261
4262defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4263 avx512vl_i32_info>;
4264defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4265 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004266//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004267// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4268//===----------------------------------------------------------------------===//
4269
4270defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004271 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004272 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4273defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004274 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004275defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004276 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004277
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004278multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4279 let Predicates = [HasBWI] in
4280 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4281
4282 let Predicates = [HasVLX, HasBWI] in {
4283 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4284 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4285 }
4286}
4287
4288defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4289
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004290//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004291// Move Low to High and High to Low packed FP Instructions
4292//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004293def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4294 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004295 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004296 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4297 IIC_SSE_MOV_LH>, EVEX_4V;
4298def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4299 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004300 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004301 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4302 IIC_SSE_MOV_LH>, EVEX_4V;
4303
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004304let Predicates = [HasAVX512] in {
4305 // MOVLHPS patterns
4306 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4307 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4308 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4309 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004310
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004311 // MOVHLPS patterns
4312 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4313 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4314}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004315
4316//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004317// VMOVHPS/PD VMOVLPS Instructions
4318// All patterns was taken from SSS implementation.
4319//===----------------------------------------------------------------------===//
4320multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4321 X86VectorVTInfo _> {
4322 let mayLoad = 1 in
4323 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4324 (ins _.RC:$src1, f64mem:$src2),
4325 !strconcat(OpcodeStr,
4326 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4327 [(set _.RC:$dst,
4328 (OpNode _.RC:$src1,
4329 (_.VT (bitconvert
4330 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4331 IIC_SSE_MOV_LH>, EVEX_4V;
4332}
4333
4334defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4335 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4336defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
4337 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4338defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
4339 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4340defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
4341 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4342
4343let Predicates = [HasAVX512] in {
4344 // VMOVHPS patterns
4345 def : Pat<(X86Movlhps VR128X:$src1,
4346 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
4347 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4348 def : Pat<(X86Movlhps VR128X:$src1,
4349 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
4350 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4351 // VMOVHPD patterns
4352 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4353 (scalar_to_vector (loadf64 addr:$src2)))),
4354 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4355 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4356 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
4357 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4358 // VMOVLPS patterns
4359 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4360 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4361 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4362 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4363 // VMOVLPD patterns
4364 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4365 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4366 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4367 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4368 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
4369 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
4370 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4371}
4372
4373let mayStore = 1 in {
4374def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
4375 (ins f64mem:$dst, VR128X:$src),
4376 "vmovhps\t{$src, $dst|$dst, $src}",
4377 [(store (f64 (vector_extract
4378 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
4379 (bc_v2f64 (v4f32 VR128X:$src))),
4380 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4381 EVEX, EVEX_CD8<32, CD8VT2>;
4382def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
4383 (ins f64mem:$dst, VR128X:$src),
4384 "vmovhpd\t{$src, $dst|$dst, $src}",
4385 [(store (f64 (vector_extract
4386 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
4387 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4388 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4389def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
4390 (ins f64mem:$dst, VR128X:$src),
4391 "vmovlps\t{$src, $dst|$dst, $src}",
4392 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128X:$src)),
4393 (iPTR 0))), addr:$dst)],
4394 IIC_SSE_MOV_LH>,
4395 EVEX, EVEX_CD8<32, CD8VT2>;
4396def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
4397 (ins f64mem:$dst, VR128X:$src),
4398 "vmovlpd\t{$src, $dst|$dst, $src}",
4399 [(store (f64 (vector_extract (v2f64 VR128X:$src),
4400 (iPTR 0))), addr:$dst)],
4401 IIC_SSE_MOV_LH>,
4402 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4403}
4404let Predicates = [HasAVX512] in {
4405 // VMOVHPD patterns
4406 def : Pat<(store (f64 (vector_extract
4407 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
4408 (iPTR 0))), addr:$dst),
4409 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
4410 // VMOVLPS patterns
4411 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
4412 addr:$src1),
4413 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4414 def : Pat<(store (v4i32 (X86Movlps
4415 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
4416 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4417 // VMOVLPD patterns
4418 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4419 addr:$src1),
4420 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4421 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4422 addr:$src1),
4423 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4424}
4425//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004426// FMA - Fused Multiply Operations
4427//
Adam Nemet26371ce2014-10-24 00:02:55 +00004428
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004429let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004430multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4431 X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00004432 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004433 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00004434 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004435 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00004436 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004437
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004438 let mayLoad = 1 in {
4439 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004440 (ins _.RC:$src2, _.MemOp:$src3),
4441 OpcodeStr, "$src3, $src2", "$src2, $src3",
4442 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
Michael Liao66233b72015-08-06 09:06:20 +00004443 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004444
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004445 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004446 (ins _.RC:$src2, _.ScalarMemOp:$src3),
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004447 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4448 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4449 (OpNode _.RC:$src1,
Simon Pilgrim8b756592015-07-06 20:30:47 +00004450 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004451 AVX512FMA3Base, EVEX_B;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004452 }
4453}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004454
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004455multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4456 X86VectorVTInfo _> {
4457 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004458 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4459 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4460 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4461 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004462}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004463} // Constraints = "$src1 = $dst"
4464
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004465multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4466 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4467 let Predicates = [HasAVX512] in {
4468 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512>,
4469 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4470 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004471 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004472 let Predicates = [HasVLX, HasAVX512] in {
4473 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256>,
4474 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4475 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128>,
4476 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004477 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004478}
4479
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004480multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4481 SDNode OpNodeRnd > {
4482 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4483 avx512vl_f32_info>;
4484 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4485 avx512vl_f64_info>, VEX_W;
4486}
4487
4488defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
4489defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
4490defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
4491defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
4492defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
4493defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
4494
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004495
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004496let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004497multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4498 X86VectorVTInfo _> {
4499 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4500 (ins _.RC:$src2, _.RC:$src3),
4501 OpcodeStr, "$src3, $src2", "$src2, $src3",
4502 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1))>,
4503 AVX512FMA3Base;
4504
4505 let mayLoad = 1 in {
4506 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4507 (ins _.RC:$src2, _.MemOp:$src3),
4508 OpcodeStr, "$src3, $src2", "$src2, $src3",
4509 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
4510 AVX512FMA3Base;
4511
4512 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4513 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4514 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
4515 "$src2, ${src3}"##_.BroadcastStr,
4516 (_.VT (OpNode _.RC:$src2,
4517 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
4518 _.RC:$src1))>, AVX512FMA3Base, EVEX_B;
4519 }
4520}
4521
4522multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4523 X86VectorVTInfo _> {
4524 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4525 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4526 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4527 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc)))>,
4528 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004529}
4530} // Constraints = "$src1 = $dst"
4531
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004532multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4533 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4534 let Predicates = [HasAVX512] in {
4535 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512>,
4536 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4537 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004538 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004539 let Predicates = [HasVLX, HasAVX512] in {
4540 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256>,
4541 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4542 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128>,
4543 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004544 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004545}
4546
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004547multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4548 SDNode OpNodeRnd > {
4549 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4550 avx512vl_f32_info>;
4551 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4552 avx512vl_f64_info>, VEX_W;
4553}
4554
4555defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
4556defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
4557defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
4558defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
4559defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
4560defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
4561
4562let Constraints = "$src1 = $dst" in {
4563multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4564 X86VectorVTInfo _> {
4565 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4566 (ins _.RC:$src3, _.RC:$src2),
4567 OpcodeStr, "$src2, $src3", "$src3, $src2",
4568 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4569 AVX512FMA3Base;
4570
4571 let mayLoad = 1 in {
4572 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4573 (ins _.RC:$src3, _.MemOp:$src2),
4574 OpcodeStr, "$src2, $src3", "$src3, $src2",
4575 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2), _.RC:$src3))>,
4576 AVX512FMA3Base;
4577
4578 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4579 (ins _.RC:$src3, _.ScalarMemOp:$src2),
4580 OpcodeStr, "${src2}"##_.BroadcastStr##", $src3",
4581 "$src3, ${src2}"##_.BroadcastStr,
4582 (_.VT (OpNode _.RC:$src1,
4583 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
4584 _.RC:$src3))>, AVX512FMA3Base, EVEX_B;
4585 }
4586}
4587
4588multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4589 X86VectorVTInfo _> {
4590 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4591 (ins _.RC:$src3, _.RC:$src2, AVX512RC:$rc),
4592 OpcodeStr, "$rc, $src2, $src3", "$src3, $src2, $rc",
4593 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4594 AVX512FMA3Base, EVEX_B, EVEX_RC;
4595}
4596} // Constraints = "$src1 = $dst"
4597
4598multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4599 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4600 let Predicates = [HasAVX512] in {
4601 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512>,
4602 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4603 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4604 }
4605 let Predicates = [HasVLX, HasAVX512] in {
4606 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256>,
4607 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4608 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128>,
4609 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4610 }
4611}
4612
4613multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4614 SDNode OpNodeRnd > {
4615 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4616 avx512vl_f32_info>;
4617 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4618 avx512vl_f64_info>, VEX_W;
4619}
4620
4621defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
4622defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
4623defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
4624defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
4625defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
4626defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004627
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004628// Scalar FMA
4629let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00004630multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4631 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
4632 dag RHS_r, dag RHS_m > {
4633 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4634 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
4635 "$src3, $src2", "$src2, $src3", RHS_VEC_r>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004636
Igor Breger15820b02015-07-01 13:24:28 +00004637 let mayLoad = 1 in
4638 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4639 (ins _.RC:$src2, _.MemOp:$src3), OpcodeStr,
4640 "$src3, $src2", "$src2, $src3", RHS_VEC_m>, AVX512FMA3Base;
4641
4642 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4643 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4644 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb>,
4645 AVX512FMA3Base, EVEX_B, EVEX_RC;
4646
4647 let isCodeGenOnly = 1 in {
4648 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
4649 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
4650 !strconcat(OpcodeStr,
4651 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4652 [RHS_r]>;
4653 let mayLoad = 1 in
4654 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
4655 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
4656 !strconcat(OpcodeStr,
4657 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4658 [RHS_m]>;
4659 }// isCodeGenOnly = 1
4660}
4661}// Constraints = "$src1 = $dst"
4662
4663multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4664 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
4665 string SUFF> {
4666
4667 defm NAME#213#SUFF: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
4668 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)),
4669 (_.VT (OpNode _.RC:$src2, _.RC:$src1,
4670 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))))),
4671 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
4672 (i32 imm:$rc))),
4673 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4674 _.FRC:$src3))),
4675 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4676 (_.ScalarLdFrag addr:$src3))))>;
4677
4678 defm NAME#231#SUFF: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
4679 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)),
4680 (_.VT (OpNode _.RC:$src2,
4681 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
4682 _.RC:$src1)),
4683 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
4684 (i32 imm:$rc))),
4685 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
4686 _.FRC:$src1))),
4687 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
4688 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
4689
4690 defm NAME#132#SUFF: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
4691 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)),
4692 (_.VT (OpNode _.RC:$src1,
4693 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
4694 _.RC:$src2)),
4695 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
4696 (i32 imm:$rc))),
4697 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
4698 _.FRC:$src2))),
4699 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
4700 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
4701}
4702
4703multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4704 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
4705 let Predicates = [HasAVX512] in {
4706 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4707 OpNodeRnd, f32x_info, "SS">,
4708 EVEX_CD8<32, CD8VT1>, VEX_LIG;
4709 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4710 OpNodeRnd, f64x_info, "SD">,
4711 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
4712 }
4713}
4714
4715defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
4716defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
4717defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
4718defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004719
4720//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00004721// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
4722//===----------------------------------------------------------------------===//
4723let Constraints = "$src1 = $dst" in {
4724multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4725 X86VectorVTInfo _> {
4726 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4727 (ins _.RC:$src2, _.RC:$src3),
4728 OpcodeStr, "$src3, $src2", "$src2, $src3",
4729 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4730 AVX512FMA3Base;
4731
4732 let mayLoad = 1 in {
4733 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4734 (ins _.RC:$src2, _.MemOp:$src3),
4735 OpcodeStr, "$src3, $src2", "$src2, $src3",
4736 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
4737 AVX512FMA3Base;
4738
4739 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4740 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4741 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4742 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4743 (OpNode _.RC:$src1,
4744 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
4745 AVX512FMA3Base, EVEX_B;
4746 }
4747}
4748} // Constraints = "$src1 = $dst"
4749
4750multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4751 AVX512VLVectorVTInfo _> {
4752 let Predicates = [HasIFMA] in {
4753 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
4754 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4755 }
4756 let Predicates = [HasVLX, HasIFMA] in {
4757 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
4758 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4759 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
4760 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4761 }
4762}
4763
4764defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
4765 avx512vl_i64_info>, VEX_W;
4766defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
4767 avx512vl_i64_info>, VEX_W;
4768
4769//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004770// AVX-512 Scalar convert from sign integer to float/double
4771//===----------------------------------------------------------------------===//
4772
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004773multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
4774 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4775 PatFrag ld_frag, string asm> {
4776 let hasSideEffects = 0 in {
4777 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
4778 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004779 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004780 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004781 let mayLoad = 1 in
4782 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
4783 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004784 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004785 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004786 } // hasSideEffects = 0
4787 let isCodeGenOnly = 1 in {
4788 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4789 (ins DstVT.RC:$src1, SrcRC:$src2),
4790 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4791 [(set DstVT.RC:$dst,
4792 (OpNode (DstVT.VT DstVT.RC:$src1),
4793 SrcRC:$src2,
4794 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4795
4796 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
4797 (ins DstVT.RC:$src1, x86memop:$src2),
4798 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4799 [(set DstVT.RC:$dst,
4800 (OpNode (DstVT.VT DstVT.RC:$src1),
4801 (ld_frag addr:$src2),
4802 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4803 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004804}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004805
Igor Bregerabe4a792015-06-14 12:44:55 +00004806multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004807 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00004808 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4809 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004810 !strconcat(asm,
4811 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00004812 [(set DstVT.RC:$dst,
4813 (OpNode (DstVT.VT DstVT.RC:$src1),
4814 SrcRC:$src2,
4815 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
4816}
4817
4818multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004819 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4820 PatFrag ld_frag, string asm> {
4821 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
4822 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
4823 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00004824}
4825
Andrew Trick15a47742013-10-09 05:11:10 +00004826let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00004827defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004828 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
4829 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004830defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004831 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
4832 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004833defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004834 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
4835 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004836defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004837 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
4838 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004839
4840def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
4841 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4842def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004843 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004844def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
4845 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4846def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004847 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004848
4849def : Pat<(f32 (sint_to_fp GR32:$src)),
4850 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4851def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004852 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004853def : Pat<(f64 (sint_to_fp GR32:$src)),
4854 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4855def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004856 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
4857
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004858defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004859 v4f32x_info, i32mem, loadi32,
4860 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004861defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004862 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
4863 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004864defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004865 i32mem, loadi32, "cvtusi2sd{l}">,
4866 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004867defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004868 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
4869 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004870
4871def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
4872 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4873def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
4874 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4875def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
4876 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4877def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
4878 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4879
4880def : Pat<(f32 (uint_to_fp GR32:$src)),
4881 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4882def : Pat<(f32 (uint_to_fp GR64:$src)),
4883 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
4884def : Pat<(f64 (uint_to_fp GR32:$src)),
4885 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4886def : Pat<(f64 (uint_to_fp GR64:$src)),
4887 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00004888}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004889
4890//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004891// AVX-512 Scalar convert from float/double to integer
4892//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00004893multiclass avx512_cvt_s_int_round<bits<8> opc, RegisterClass SrcRC,
4894 RegisterClass DstRC, Intrinsic Int,
4895 Operand memop, ComplexPattern mem_cpat, string asm> {
4896 let hasSideEffects = 0, Predicates = [HasAVX512] in {
4897 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
4898 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4899 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG;
4900 def rb : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
4901 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"), []>,
4902 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
4903 let mayLoad = 1 in
4904 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
4905 !strconcat(asm,"\t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG;
4906 } // hasSideEffects = 0, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004907}
Asaf Badouh2744d212015-09-20 14:31:19 +00004908
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004909// Convert float/double to signed/unsigned int 32/64
Asaf Badouh2744d212015-09-20 14:31:19 +00004910defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004911 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004912 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004913defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, VR128X, GR64,
4914 int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004915 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004916 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004917defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, VR128X, GR32,
4918 int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004919 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004920 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004921defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, VR128X, GR64,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004922 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004923 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004924 EVEX_CD8<32, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004925defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004926 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004927 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004928defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, VR128X, GR64,
4929 int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004930 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004931 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004932defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, VR128X, GR32,
4933 int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004934 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004935 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouh2744d212015-09-20 14:31:19 +00004936defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, VR128X, GR64,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004937 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004938 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004939 EVEX_CD8<64, CD8VT1>;
4940
Asaf Badouh2744d212015-09-20 14:31:19 +00004941let isCodeGenOnly = 1 , Predicates = [HasAVX512] in {
Craig Topper9dd48c82014-01-02 17:28:14 +00004942 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4943 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
4944 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
4945 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4946 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
4947 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
4948 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4949 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
4950 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
4951 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4952 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
4953 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004954
Craig Topper9dd48c82014-01-02 17:28:14 +00004955 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4956 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
4957 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
Asaf Badouh2744d212015-09-20 14:31:19 +00004958} // isCodeGenOnly = 1, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004959
4960// Convert float/double to signed/unsigned int 32/64 with truncation
Asaf Badouh2744d212015-09-20 14:31:19 +00004961multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
4962 X86VectorVTInfo _DstRC, SDNode OpNode,
4963 SDNode OpNodeRnd>{
4964let Predicates = [HasAVX512] in {
4965 def rr : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
4966 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4967 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
4968 def rb : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
4969 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
4970 []>, EVEX, EVEX_B;
4971 def rm : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.MemOp:$src),
4972 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4973 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
4974 EVEX;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004975
Asaf Badouh2744d212015-09-20 14:31:19 +00004976 let isCodeGenOnly = 1,hasSideEffects = 0 in {
4977 def rr_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
4978 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4979 [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src,
4980 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
4981 def rb_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
4982 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
4983 [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src,
4984 (i32 FROUND_NO_EXC)))]>,
4985 EVEX,VEX_LIG , EVEX_B;
4986 let mayLoad = 1 in
4987 def rm_Int : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
4988 (ins _SrcRC.MemOp:$src),
4989 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4990 []>, EVEX, VEX_LIG;
4991
4992 } // isCodeGenOnly = 1, hasSideEffects = 0
4993} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004994}
4995
Asaf Badouh2744d212015-09-20 14:31:19 +00004996
4997defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i32x_info,
4998 fp_to_sint,X86cvttss2IntRnd>,
4999 XS, EVEX_CD8<32, CD8VT1>;
5000defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i64x_info,
5001 fp_to_sint,X86cvttss2IntRnd>,
5002 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
5003defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i32x_info,
5004 fp_to_sint,X86cvttsd2IntRnd>,
5005 XD, EVEX_CD8<64, CD8VT1>;
5006defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i64x_info,
5007 fp_to_sint,X86cvttsd2IntRnd>,
5008 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5009
5010defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i32x_info,
5011 fp_to_uint,X86cvttss2UIntRnd>,
5012 XS, EVEX_CD8<32, CD8VT1>;
5013defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i64x_info,
5014 fp_to_uint,X86cvttss2UIntRnd>,
5015 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
5016defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i32x_info,
5017 fp_to_uint,X86cvttsd2UIntRnd>,
5018 XD, EVEX_CD8<64, CD8VT1>;
5019defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i64x_info,
5020 fp_to_uint,X86cvttsd2UIntRnd>,
5021 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5022let Predicates = [HasAVX512] in {
5023 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
5024 (VCVTTSS2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5025 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
5026 (VCVTTSS2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5027 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
5028 (VCVTTSD2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5029 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
5030 (VCVTTSD2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5031
Elena Demikhovskycf088092013-12-11 14:31:04 +00005032} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005033//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005034// AVX-512 Convert form float to double and back
5035//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005036multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5037 X86VectorVTInfo _Src, SDNode OpNode> {
5038 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5039 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
5040 "$src2, $src1", "$src1, $src2",
5041 (_.VT (OpNode (_Src.VT _Src.RC:$src1),
5042 (_Src.VT _Src.RC:$src2)))>,
5043 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5044 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5045 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
5046 "$src2, $src1", "$src1, $src2",
5047 (_.VT (OpNode (_Src.VT _Src.RC:$src1),
5048 (_Src.VT (scalar_to_vector
5049 (_Src.ScalarLdFrag addr:$src2)))))>,
5050 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005051}
5052
Asaf Badouh2744d212015-09-20 14:31:19 +00005053// Scalar Coversion with SAE - suppress all exceptions
5054multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5055 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5056 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5057 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
5058 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
5059 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src1),
5060 (_Src.VT _Src.RC:$src2),
5061 (i32 FROUND_NO_EXC)))>,
5062 EVEX_4V, VEX_LIG, EVEX_B;
5063}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005064
Asaf Badouh2744d212015-09-20 14:31:19 +00005065// Scalar Conversion with rounding control (RC)
5066multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5067 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5068 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5069 (ins _Src.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
5070 "$rc, $src2, $src1", "$src1, $src2, $rc",
5071 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src1),
5072 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5073 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5074 EVEX_B, EVEX_RC;
5075}
5076multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode,
5077 SDNode OpNodeRnd, X86VectorVTInfo _src,
5078 X86VectorVTInfo _dst> {
5079 let Predicates = [HasAVX512] in {
5080 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5081 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5082 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5083 EVEX_V512, XD;
5084 }
5085}
5086
5087multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5088 SDNode OpNodeRnd, X86VectorVTInfo _src,
5089 X86VectorVTInfo _dst> {
5090 let Predicates = [HasAVX512] in {
5091 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5092 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
5093 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5094 }
5095}
5096defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround,
5097 X86froundRnd, f64x_info, f32x_info>;
5098defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext,
5099 X86fpextRnd,f32x_info, f64x_info >;
5100
5101def : Pat<(f64 (fextend FR32X:$src)),
5102 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
5103 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5104 Requires<[HasAVX512]>;
5105def : Pat<(f64 (fextend (loadf32 addr:$src))),
5106 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5107 Requires<[HasAVX512]>;
5108
5109def : Pat<(f64 (extloadf32 addr:$src)),
5110 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005111 Requires<[HasAVX512, OptForSize]>;
5112
Asaf Badouh2744d212015-09-20 14:31:19 +00005113def : Pat<(f64 (extloadf32 addr:$src)),
5114 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
5115 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5116 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005117
Asaf Badouh2744d212015-09-20 14:31:19 +00005118def : Pat<(f32 (fround FR64X:$src)),
5119 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
5120 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005121 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005122//===----------------------------------------------------------------------===//
5123// AVX-512 Vector convert from signed/unsigned integer to float/double
5124// and from float/double to signed/unsigned integer
5125//===----------------------------------------------------------------------===//
5126
5127multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5128 X86VectorVTInfo _Src, SDNode OpNode,
5129 string Broadcast = _.BroadcastStr,
5130 string Alias = ""> {
5131
5132 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5133 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5134 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5135
5136 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5137 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5138 (_.VT (OpNode (_Src.VT
5139 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5140
5141 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5142 (ins _Src.MemOp:$src), OpcodeStr,
5143 "${src}"##Broadcast, "${src}"##Broadcast,
5144 (_.VT (OpNode (_Src.VT
5145 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5146 ))>, EVEX, EVEX_B;
5147}
5148// Coversion with SAE - suppress all exceptions
5149multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5150 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5151 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5152 (ins _Src.RC:$src), OpcodeStr,
5153 "{sae}, $src", "$src, {sae}",
5154 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5155 (i32 FROUND_NO_EXC)))>,
5156 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005157}
5158
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005159// Conversion with rounding control (RC)
5160multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5161 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5162 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5163 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5164 "$rc, $src", "$src, $rc",
5165 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5166 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005167}
5168
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005169// Extend Float to Double
5170multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5171 let Predicates = [HasAVX512] in {
5172 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fextend>,
5173 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5174 X86vfpextRnd>, EVEX_V512;
5175 }
5176 let Predicates = [HasVLX] in {
5177 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5178 X86vfpext, "{1to2}">, EVEX_V128;
5179 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fextend>,
5180 EVEX_V256;
5181 }
5182}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005183
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005184// Truncate Double to Float
5185multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5186 let Predicates = [HasAVX512] in {
5187 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fround>,
5188 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5189 X86vfproundRnd>, EVEX_V512;
5190 }
5191 let Predicates = [HasVLX] in {
5192 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5193 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
5194 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fround,
5195 "{1to4}", "{y}">, EVEX_V256;
5196 }
5197}
5198
5199defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5200 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5201defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5202 PS, EVEX_CD8<32, CD8VH>;
5203
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005204def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5205 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005206
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005207let Predicates = [HasVLX] in {
5208 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5209 (VCVTPS2PDZ256rm addr:$src)>;
5210}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005211
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005212// Convert Signed/Unsigned Doubleword to Double
5213multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5214 SDNode OpNode128> {
5215 // No rounding in this op
5216 let Predicates = [HasAVX512] in
5217 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5218 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005219
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005220 let Predicates = [HasVLX] in {
5221 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5222 OpNode128, "{1to2}">, EVEX_V128;
5223 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5224 EVEX_V256;
5225 }
5226}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005227
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005228// Convert Signed/Unsigned Doubleword to Float
5229multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5230 SDNode OpNodeRnd> {
5231 let Predicates = [HasAVX512] in
5232 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5233 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5234 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005235
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005236 let Predicates = [HasVLX] in {
5237 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5238 EVEX_V128;
5239 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5240 EVEX_V256;
5241 }
5242}
5243
5244// Convert Float to Signed/Unsigned Doubleword with truncation
5245multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5246 SDNode OpNode, SDNode OpNodeRnd> {
5247 let Predicates = [HasAVX512] in {
5248 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5249 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5250 OpNodeRnd>, EVEX_V512;
5251 }
5252 let Predicates = [HasVLX] in {
5253 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5254 EVEX_V128;
5255 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5256 EVEX_V256;
5257 }
5258}
5259
5260// Convert Float to Signed/Unsigned Doubleword
5261multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5262 SDNode OpNode, SDNode OpNodeRnd> {
5263 let Predicates = [HasAVX512] in {
5264 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5265 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5266 OpNodeRnd>, EVEX_V512;
5267 }
5268 let Predicates = [HasVLX] in {
5269 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5270 EVEX_V128;
5271 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5272 EVEX_V256;
5273 }
5274}
5275
5276// Convert Double to Signed/Unsigned Doubleword with truncation
5277multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
5278 SDNode OpNode, SDNode OpNodeRnd> {
5279 let Predicates = [HasAVX512] in {
5280 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5281 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
5282 OpNodeRnd>, EVEX_V512;
5283 }
5284 let Predicates = [HasVLX] in {
5285 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5286 // memory forms of these instructions in Asm Parcer. They have the same
5287 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5288 // due to the same reason.
5289 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5290 "{1to2}", "{x}">, EVEX_V128;
5291 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5292 "{1to4}", "{y}">, EVEX_V256;
5293 }
5294}
5295
5296// Convert Double to Signed/Unsigned Doubleword
5297multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
5298 SDNode OpNode, SDNode OpNodeRnd> {
5299 let Predicates = [HasAVX512] in {
5300 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5301 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
5302 OpNodeRnd>, EVEX_V512;
5303 }
5304 let Predicates = [HasVLX] in {
5305 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5306 // memory forms of these instructions in Asm Parcer. They have the same
5307 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5308 // due to the same reason.
5309 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5310 "{1to2}", "{x}">, EVEX_V128;
5311 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5312 "{1to4}", "{y}">, EVEX_V256;
5313 }
5314}
5315
5316// Convert Double to Signed/Unsigned Quardword
5317multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
5318 SDNode OpNode, SDNode OpNodeRnd> {
5319 let Predicates = [HasDQI] in {
5320 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5321 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
5322 OpNodeRnd>, EVEX_V512;
5323 }
5324 let Predicates = [HasDQI, HasVLX] in {
5325 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5326 EVEX_V128;
5327 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5328 EVEX_V256;
5329 }
5330}
5331
5332// Convert Double to Signed/Unsigned Quardword with truncation
5333multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
5334 SDNode OpNode, SDNode OpNodeRnd> {
5335 let Predicates = [HasDQI] in {
5336 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5337 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
5338 OpNodeRnd>, EVEX_V512;
5339 }
5340 let Predicates = [HasDQI, HasVLX] in {
5341 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5342 EVEX_V128;
5343 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5344 EVEX_V256;
5345 }
5346}
5347
5348// Convert Signed/Unsigned Quardword to Double
5349multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
5350 SDNode OpNode, SDNode OpNodeRnd> {
5351 let Predicates = [HasDQI] in {
5352 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
5353 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
5354 OpNodeRnd>, EVEX_V512;
5355 }
5356 let Predicates = [HasDQI, HasVLX] in {
5357 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
5358 EVEX_V128;
5359 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
5360 EVEX_V256;
5361 }
5362}
5363
5364// Convert Float to Signed/Unsigned Quardword
5365multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
5366 SDNode OpNode, SDNode OpNodeRnd> {
5367 let Predicates = [HasDQI] in {
5368 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5369 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
5370 OpNodeRnd>, EVEX_V512;
5371 }
5372 let Predicates = [HasDQI, HasVLX] in {
5373 // Explicitly specified broadcast string, since we take only 2 elements
5374 // from v4f32x_info source
5375 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5376 "{1to2}">, EVEX_V128;
5377 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5378 EVEX_V256;
5379 }
5380}
5381
5382// Convert Float to Signed/Unsigned Quardword with truncation
5383multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
5384 SDNode OpNode, SDNode OpNodeRnd> {
5385 let Predicates = [HasDQI] in {
5386 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5387 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
5388 OpNodeRnd>, EVEX_V512;
5389 }
5390 let Predicates = [HasDQI, HasVLX] in {
5391 // Explicitly specified broadcast string, since we take only 2 elements
5392 // from v4f32x_info source
5393 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5394 "{1to2}">, EVEX_V128;
5395 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5396 EVEX_V256;
5397 }
5398}
5399
5400// Convert Signed/Unsigned Quardword to Float
5401multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
5402 SDNode OpNode, SDNode OpNodeRnd> {
5403 let Predicates = [HasDQI] in {
5404 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
5405 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
5406 OpNodeRnd>, EVEX_V512;
5407 }
5408 let Predicates = [HasDQI, HasVLX] in {
5409 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5410 // memory forms of these instructions in Asm Parcer. They have the same
5411 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5412 // due to the same reason.
5413 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
5414 "{1to2}", "{x}">, EVEX_V128;
5415 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
5416 "{1to4}", "{y}">, EVEX_V256;
5417 }
5418}
5419
5420defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005421 EVEX_CD8<32, CD8VH>;
5422
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005423defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
5424 X86VSintToFpRnd>,
5425 PS, EVEX_CD8<32, CD8VF>;
5426
5427defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
5428 X86VFpToSintRnd>,
5429 XS, EVEX_CD8<32, CD8VF>;
5430
5431defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
5432 X86VFpToSintRnd>,
5433 PD, VEX_W, EVEX_CD8<64, CD8VF>;
5434
5435defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
5436 X86VFpToUintRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005437 EVEX_CD8<32, CD8VF>;
5438
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005439defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
5440 X86VFpToUintRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005441 EVEX_CD8<64, CD8VF>;
5442
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005443defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
5444 XS, EVEX_CD8<32, CD8VH>;
5445
5446defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
5447 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005448 EVEX_CD8<32, CD8VF>;
5449
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005450defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtps2Int,
5451 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005452
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005453defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtpd2Int,
5454 X86cvtpd2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005455 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005456
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005457defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtps2UInt,
5458 X86cvtps2UIntRnd>,
5459 PS, EVEX_CD8<32, CD8VF>;
5460defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtpd2UInt,
5461 X86cvtpd2UIntRnd>, VEX_W,
5462 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005463
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005464defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtpd2Int,
5465 X86cvtpd2IntRnd>, VEX_W,
5466 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005467
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005468defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtps2Int,
5469 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005470
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005471defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtpd2UInt,
5472 X86cvtpd2UIntRnd>, VEX_W,
5473 PD, EVEX_CD8<64, CD8VF>;
5474
5475defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtps2UInt,
5476 X86cvtps2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
5477
5478defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
5479 X86VFpToSlongRnd>, VEX_W,
5480 PD, EVEX_CD8<64, CD8VF>;
5481
5482defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
5483 X86VFpToSlongRnd>, PD, EVEX_CD8<32, CD8VH>;
5484
5485defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
5486 X86VFpToUlongRnd>, VEX_W,
5487 PD, EVEX_CD8<64, CD8VF>;
5488
5489defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
5490 X86VFpToUlongRnd>, PD, EVEX_CD8<32, CD8VH>;
5491
5492defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
5493 X86VSlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
5494
5495defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
5496 X86VUlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
5497
5498defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
5499 X86VSlongToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
5500
5501defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
5502 X86VUlongToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
5503
Craig Toppere38c57a2015-11-27 05:44:02 +00005504let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005505def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00005506 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005507 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005508
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005509def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
5510 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
5511 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
5512
5513def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
5514 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5515 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005516
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005517def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
5518 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5519 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005520
Cameron McInallyf10a7c92014-06-18 14:04:37 +00005521def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
5522 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
5523 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005524}
5525
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005526let Predicates = [HasAVX512] in {
5527 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
5528 (VCVTPD2PSZrm addr:$src)>;
5529 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5530 (VCVTPS2PDZrm addr:$src)>;
5531}
5532
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005533//===----------------------------------------------------------------------===//
5534// Half precision conversion instructions
5535//===----------------------------------------------------------------------===//
Asaf Badouh7c522452015-10-22 14:01:16 +00005536multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
5537 X86MemOperand x86memop, PatFrag ld_frag> {
5538 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5539 "vcvtph2ps", "$src", "$src",
5540 (X86cvtph2ps (_src.VT _src.RC:$src),
5541 (i32 FROUND_CURRENT))>, T8PD;
5542 let hasSideEffects = 0, mayLoad = 1 in {
5543 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
5544 "vcvtph2ps", "$src", "$src",
5545 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
5546 (i32 FROUND_CURRENT))>, T8PD;
5547 }
5548}
5549
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005550multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00005551 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5552 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
5553 (X86cvtph2ps (_src.VT _src.RC:$src),
5554 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
5555
5556}
5557
5558let Predicates = [HasAVX512] in {
5559 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005560 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00005561 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5562 let Predicates = [HasVLX] in {
5563 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
5564 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5565 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
5566 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5567 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005568}
5569
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005570multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
5571 X86MemOperand x86memop> {
5572 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5573 (ins _src.RC:$src1, i32u8imm:$src2),
5574 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
5575 (X86cvtps2ph (_src.VT _src.RC:$src1),
5576 (i32 imm:$src2),
5577 (i32 FROUND_CURRENT))>, AVX512AIi8Base;
5578 let hasSideEffects = 0, mayStore = 1 in {
5579 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
5580 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
5581 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5582 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
5583 (i32 imm:$src2), (i32 FROUND_CURRENT) )),
5584 addr:$dst)]>;
5585 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
5586 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
5587 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
5588 []>, EVEX_K;
5589 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005590}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005591multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
5592 defm rb : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5593 (ins _src.RC:$src1, i32u8imm:$src2),
5594 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, $src2, {sae}",
5595 (X86cvtps2ph (_src.VT _src.RC:$src1),
5596 (i32 imm:$src2),
5597 (i32 FROUND_NO_EXC))>, EVEX_B, AVX512AIi8Base;
5598}
5599let Predicates = [HasAVX512] in {
5600 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
5601 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
5602 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5603 let Predicates = [HasVLX] in {
5604 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
5605 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5606 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
5607 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5608 }
5609}
Asaf Badouh2489f352015-12-02 08:17:51 +00005610
5611// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
5612multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, SDNode OpNode,
5613 string OpcodeStr> {
5614 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
5615 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
5616 [(set EFLAGS, (OpNode (_.VT _.RC:$src1), _.RC:$src2,
5617 (i32 FROUND_NO_EXC)))],
5618 IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
5619 Sched<[WriteFAdd]>;
5620}
5621
5622let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5623 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, X86ucomiSae, "vucomiss">,
5624 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5625 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, X86ucomiSae, "vucomisd">,
5626 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5627 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, X86comiSae, "vcomiss">,
5628 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5629 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, X86comiSae, "vcomisd">,
5630 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5631}
5632
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005633let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5634 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005635 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005636 EVEX_CD8<32, CD8VT1>;
5637 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005638 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005639 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5640 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005641 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005642 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005643 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005644 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005645 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005646 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5647 }
Craig Topper9dd48c82014-01-02 17:28:14 +00005648 let isCodeGenOnly = 1 in {
5649 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005650 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005651 EVEX_CD8<32, CD8VT1>;
5652 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005653 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005654 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005655
Craig Topper9dd48c82014-01-02 17:28:14 +00005656 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005657 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005658 EVEX_CD8<32, CD8VT1>;
5659 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005660 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005661 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5662 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005663}
Michael Liao5bf95782014-12-04 05:20:33 +00005664
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005665/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00005666multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
5667 X86VectorVTInfo _> {
5668 let hasSideEffects = 0, AddedComplexity = 20 , Predicates = [HasAVX512] in {
5669 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5670 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5671 "$src2, $src1", "$src1, $src2",
5672 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005673 let mayLoad = 1 in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00005674 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5675 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5676 "$src2, $src1", "$src1, $src2",
5677 (OpNode (_.VT _.RC:$src1),
5678 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005679 }
5680}
5681}
5682
Asaf Badouheaf2da12015-09-21 10:23:53 +00005683defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
5684 EVEX_CD8<32, CD8VT1>, T8PD;
5685defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
5686 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
5687defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
5688 EVEX_CD8<32, CD8VT1>, T8PD;
5689defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
5690 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005691
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005692/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
5693multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00005694 X86VectorVTInfo _> {
5695 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5696 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5697 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
5698 let mayLoad = 1 in {
5699 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5700 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5701 (OpNode (_.FloatVT
5702 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
5703 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5704 (ins _.ScalarMemOp:$src), OpcodeStr,
5705 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5706 (OpNode (_.FloatVT
5707 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5708 EVEX, T8PD, EVEX_B;
5709 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005710}
Robert Khasanov3e534c92014-10-28 16:37:13 +00005711
5712multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5713 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
5714 EVEX_V512, EVEX_CD8<32, CD8VF>;
5715 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
5716 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5717
5718 // Define only if AVX512VL feature is present.
5719 let Predicates = [HasVLX] in {
5720 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5721 OpNode, v4f32x_info>,
5722 EVEX_V128, EVEX_CD8<32, CD8VF>;
5723 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5724 OpNode, v8f32x_info>,
5725 EVEX_V256, EVEX_CD8<32, CD8VF>;
5726 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5727 OpNode, v2f64x_info>,
5728 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
5729 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5730 OpNode, v4f64x_info>,
5731 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5732 }
5733}
5734
5735defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
5736defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005737
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005738/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005739multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5740 SDNode OpNode> {
5741
5742 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5743 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5744 "$src2, $src1", "$src1, $src2",
5745 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
5746 (i32 FROUND_CURRENT))>;
5747
5748 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5749 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005750 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005751 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005752 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005753
5754 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5755 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5756 "$src2, $src1", "$src1, $src2",
5757 (OpNode (_.VT _.RC:$src1),
5758 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5759 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005760}
5761
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005762multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5763 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
5764 EVEX_CD8<32, CD8VT1>;
5765 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
5766 EVEX_CD8<64, CD8VT1>, VEX_W;
5767}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005768
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005769let hasSideEffects = 0, Predicates = [HasERI] in {
5770 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
5771 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
5772}
Igor Breger8352a0d2015-07-28 06:53:28 +00005773
5774defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005775/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005776
5777multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5778 SDNode OpNode> {
5779
5780 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5781 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5782 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
5783
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005784 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5785 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5786 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005787 (bitconvert (_.LdFrag addr:$src))),
5788 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005789
5790 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouh402ebb32015-06-03 13:41:48 +00005791 (ins _.MemOp:$src), OpcodeStr,
5792 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005793 (OpNode (_.FloatVT
5794 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
5795 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005796}
Asaf Badouh402ebb32015-06-03 13:41:48 +00005797multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5798 SDNode OpNode> {
5799 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5800 (ins _.RC:$src), OpcodeStr,
5801 "{sae}, $src", "$src, {sae}",
5802 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
5803}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005804
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005805multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5806 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005807 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
5808 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005809 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005810 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
5811 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005812}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005813
Asaf Badouh402ebb32015-06-03 13:41:48 +00005814multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
5815 SDNode OpNode> {
5816 // Define only if AVX512VL feature is present.
5817 let Predicates = [HasVLX] in {
5818 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
5819 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
5820 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
5821 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
5822 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
5823 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5824 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
5825 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5826 }
5827}
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005828let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00005829
Asaf Badouh402ebb32015-06-03 13:41:48 +00005830 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
5831 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
5832 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
5833}
5834defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
5835 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
5836
5837multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
5838 SDNode OpNodeRnd, X86VectorVTInfo _>{
5839 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5840 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
5841 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
5842 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005843}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005844
Robert Khasanoveb126392014-10-28 18:15:20 +00005845multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
5846 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005847 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005848 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5849 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
5850 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005851 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005852 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5853 (OpNode (_.FloatVT
5854 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005855
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005856 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005857 (ins _.ScalarMemOp:$src), OpcodeStr,
5858 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5859 (OpNode (_.FloatVT
5860 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5861 EVEX, EVEX_B;
5862 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005863}
5864
Robert Khasanoveb126392014-10-28 18:15:20 +00005865multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
5866 SDNode OpNode> {
5867 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
5868 v16f32_info>,
5869 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5870 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
5871 v8f64_info>,
5872 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5873 // Define only if AVX512VL feature is present.
5874 let Predicates = [HasVLX] in {
5875 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5876 OpNode, v4f32x_info>,
5877 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
5878 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5879 OpNode, v8f32x_info>,
5880 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
5881 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5882 OpNode, v2f64x_info>,
5883 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5884 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5885 OpNode, v4f64x_info>,
5886 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5887 }
5888}
5889
Asaf Badouh402ebb32015-06-03 13:41:48 +00005890multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
5891 SDNode OpNodeRnd> {
5892 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
5893 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5894 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
5895 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5896}
5897
Igor Breger4c4cd782015-09-20 09:13:41 +00005898multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5899 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
5900
5901 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5902 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5903 "$src2, $src1", "$src1, $src2",
5904 (OpNodeRnd (_.VT _.RC:$src1),
5905 (_.VT _.RC:$src2),
5906 (i32 FROUND_CURRENT))>;
5907 let mayLoad = 1 in
5908 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5909 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5910 "$src2, $src1", "$src1, $src2",
5911 (OpNodeRnd (_.VT _.RC:$src1),
5912 (_.VT (scalar_to_vector
5913 (_.ScalarLdFrag addr:$src2))),
5914 (i32 FROUND_CURRENT))>;
5915
5916 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5917 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
5918 "$rc, $src2, $src1", "$src1, $src2, $rc",
5919 (OpNodeRnd (_.VT _.RC:$src1),
5920 (_.VT _.RC:$src2),
5921 (i32 imm:$rc))>,
5922 EVEX_B, EVEX_RC;
5923
5924 let isCodeGenOnly = 1 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00005925 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00005926 (ins _.FRC:$src1, _.FRC:$src2),
5927 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
5928
5929 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00005930 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00005931 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5932 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
5933 }
5934
5935 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
5936 (!cast<Instruction>(NAME#SUFF#Zr)
5937 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
5938
5939 def : Pat<(_.EltVT (OpNode (load addr:$src))),
5940 (!cast<Instruction>(NAME#SUFF#Zm)
5941 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[OptForSize]>;
5942}
5943
5944multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
5945 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
5946 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
5947 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
5948 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
5949}
5950
Asaf Badouh402ebb32015-06-03 13:41:48 +00005951defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
5952 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005953
Igor Breger4c4cd782015-09-20 09:13:41 +00005954defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005955
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005956let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005957 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00005958 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005959 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00005960 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005961 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005962 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00005963 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005964 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00005965 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005966 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005967}
5968
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005969multiclass
5970avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005971
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005972 let ExeDomain = _.ExeDomain in {
5973 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5974 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
5975 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005976 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005977 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
5978
5979 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5980 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005981 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
5982 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005983 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005984
5985 let mayLoad = 1 in
5986 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5987 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), OpcodeStr,
5988 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005989 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005990 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5991 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
5992 }
5993 let Predicates = [HasAVX512] in {
5994 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
5995 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5996 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
5997 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
5998 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5999 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6000 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6001 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6002 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6003 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6004 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6005 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6006 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6007 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6008 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6009
6010 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6011 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6012 addr:$src, (i32 0x1))), _.FRC)>;
6013 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6014 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6015 addr:$src, (i32 0x2))), _.FRC)>;
6016 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6017 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6018 addr:$src, (i32 0x3))), _.FRC)>;
6019 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6020 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6021 addr:$src, (i32 0x4))), _.FRC)>;
6022 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6023 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6024 addr:$src, (i32 0xc))), _.FRC)>;
6025 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006026}
6027
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006028defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6029 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006030
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006031defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6032 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006033
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006034//-------------------------------------------------
6035// Integer truncate and extend operations
6036//-------------------------------------------------
6037
Igor Breger074a64e2015-07-24 17:24:15 +00006038multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6039 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6040 X86MemOperand x86memop> {
6041
6042 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6043 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6044 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6045 EVEX, T8XS;
6046
6047 // for intrinsic patter match
6048 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6049 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6050 undef)),
6051 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6052 SrcInfo.RC:$src1)>;
6053
6054 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6055 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6056 DestInfo.ImmAllZerosV)),
6057 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6058 SrcInfo.RC:$src1)>;
6059
6060 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6061 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6062 DestInfo.RC:$src0)),
6063 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6064 DestInfo.KRCWM:$mask ,
6065 SrcInfo.RC:$src1)>;
6066
6067 let mayStore = 1 in {
6068 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6069 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006070 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006071 []>, EVEX;
6072
Igor Breger074a64e2015-07-24 17:24:15 +00006073 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6074 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006075 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006076 []>, EVEX, EVEX_K;
Igor Breger074a64e2015-07-24 17:24:15 +00006077 }//mayStore = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006078}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006079
Igor Breger074a64e2015-07-24 17:24:15 +00006080multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6081 X86VectorVTInfo DestInfo,
6082 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006083
Igor Breger074a64e2015-07-24 17:24:15 +00006084 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6085 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6086 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006087
Igor Breger074a64e2015-07-24 17:24:15 +00006088 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6089 (SrcInfo.VT SrcInfo.RC:$src)),
6090 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6091 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6092}
6093
6094multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6095 X86VectorVTInfo DestInfo, string sat > {
6096
6097 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6098 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6099 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6100 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6101 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6102 (SrcInfo.VT SrcInfo.RC:$src))>;
6103
6104 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6105 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6106 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6107 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6108 (SrcInfo.VT SrcInfo.RC:$src))>;
6109}
6110
6111multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6112 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6113 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6114 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6115 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6116 Predicate prd = HasAVX512>{
6117
6118 let Predicates = [HasVLX, prd] in {
6119 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6120 DestInfoZ128, x86memopZ128>,
6121 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6122 truncFrag, mtruncFrag>, EVEX_V128;
6123
6124 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6125 DestInfoZ256, x86memopZ256>,
6126 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6127 truncFrag, mtruncFrag>, EVEX_V256;
6128 }
6129 let Predicates = [prd] in
6130 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6131 DestInfoZ, x86memopZ>,
6132 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6133 truncFrag, mtruncFrag>, EVEX_V512;
6134}
6135
6136multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6137 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6138 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6139 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6140 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6141
6142 let Predicates = [HasVLX, prd] in {
6143 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6144 DestInfoZ128, x86memopZ128>,
6145 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6146 sat>, EVEX_V128;
6147
6148 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6149 DestInfoZ256, x86memopZ256>,
6150 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6151 sat>, EVEX_V256;
6152 }
6153 let Predicates = [prd] in
6154 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6155 DestInfoZ, x86memopZ>,
6156 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6157 sat>, EVEX_V512;
6158}
6159
6160multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6161 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6162 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6163 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6164}
6165multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6166 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6167 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6168 sat>, EVEX_CD8<8, CD8VO>;
6169}
6170
6171multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6172 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6173 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6174 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6175}
6176multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6177 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6178 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6179 sat>, EVEX_CD8<16, CD8VQ>;
6180}
6181
6182multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6183 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6184 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6185 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6186}
6187multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6188 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6189 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6190 sat>, EVEX_CD8<32, CD8VH>;
6191}
6192
6193multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6194 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6195 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6196 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6197}
6198multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6199 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6200 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6201 sat>, EVEX_CD8<8, CD8VQ>;
6202}
6203
6204multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6205 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6206 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6207 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6208}
6209multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6210 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6211 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6212 sat>, EVEX_CD8<16, CD8VH>;
6213}
6214
6215multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6216 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6217 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6218 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
6219}
6220multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
6221 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
6222 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6223 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
6224}
6225
6226defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
6227defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
6228defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
6229
6230defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
6231defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
6232defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
6233
6234defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
6235defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
6236defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
6237
6238defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
6239defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
6240defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
6241
6242defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
6243defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
6244defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
6245
6246defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
6247defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
6248defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006249
Elena Demikhovskydb738d92015-11-01 11:45:47 +00006250let Predicates = [HasAVX512, NoVLX] in {
6251def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
6252 (v8i16 (EXTRACT_SUBREG
6253 (v16i16 (VPMOVDWZrr (v16i32 (SUBREG_TO_REG (i32 0),
6254 VR256X:$src, sub_ymm)))), sub_xmm))>;
6255def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
6256 (v4i32 (EXTRACT_SUBREG
6257 (v8i32 (VPMOVQDZrr (v8i64 (SUBREG_TO_REG (i32 0),
6258 VR256X:$src, sub_ymm)))), sub_xmm))>;
6259}
6260
6261let Predicates = [HasBWI, NoVLX] in {
6262def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
6263 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (SUBREG_TO_REG (i32 0),
6264 VR256X:$src, sub_ymm))), sub_xmm))>;
6265}
6266
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006267multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
6268 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
6269 X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006270
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006271 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6272 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
6273 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
6274 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006275
6276 let mayLoad = 1 in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006277 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6278 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
6279 (DestInfo.VT (LdFrag addr:$src))>,
6280 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006281 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006282}
6283
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006284multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr, SDNode OpNode,
6285 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6286 let Predicates = [HasVLX, HasBWI] in {
6287 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
6288 v16i8x_info, i64mem, LdFrag, OpNode>,
6289 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006290
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006291 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
6292 v16i8x_info, i128mem, LdFrag, OpNode>,
6293 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
6294 }
6295 let Predicates = [HasBWI] in {
6296 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
6297 v32i8x_info, i256mem, LdFrag, OpNode>,
6298 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
6299 }
6300}
6301
6302multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr, SDNode OpNode,
6303 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6304 let Predicates = [HasVLX, HasAVX512] in {
6305 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6306 v16i8x_info, i32mem, LdFrag, OpNode>,
6307 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
6308
6309 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6310 v16i8x_info, i64mem, LdFrag, OpNode>,
6311 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
6312 }
6313 let Predicates = [HasAVX512] in {
6314 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6315 v16i8x_info, i128mem, LdFrag, OpNode>,
6316 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
6317 }
6318}
6319
6320multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6321 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6322 let Predicates = [HasVLX, HasAVX512] in {
6323 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6324 v16i8x_info, i16mem, LdFrag, OpNode>,
6325 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
6326
6327 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6328 v16i8x_info, i32mem, LdFrag, OpNode>,
6329 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
6330 }
6331 let Predicates = [HasAVX512] in {
6332 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6333 v16i8x_info, i64mem, LdFrag, OpNode>,
6334 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
6335 }
6336}
6337
6338multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr, SDNode OpNode,
6339 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6340 let Predicates = [HasVLX, HasAVX512] in {
6341 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6342 v8i16x_info, i64mem, LdFrag, OpNode>,
6343 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
6344
6345 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6346 v8i16x_info, i128mem, LdFrag, OpNode>,
6347 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
6348 }
6349 let Predicates = [HasAVX512] in {
6350 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6351 v16i16x_info, i256mem, LdFrag, OpNode>,
6352 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
6353 }
6354}
6355
6356multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6357 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6358 let Predicates = [HasVLX, HasAVX512] in {
6359 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6360 v8i16x_info, i32mem, LdFrag, OpNode>,
6361 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
6362
6363 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6364 v8i16x_info, i64mem, LdFrag, OpNode>,
6365 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
6366 }
6367 let Predicates = [HasAVX512] in {
6368 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6369 v8i16x_info, i128mem, LdFrag, OpNode>,
6370 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
6371 }
6372}
6373
6374multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6375 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
6376
6377 let Predicates = [HasVLX, HasAVX512] in {
6378 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6379 v4i32x_info, i64mem, LdFrag, OpNode>,
6380 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
6381
6382 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6383 v4i32x_info, i128mem, LdFrag, OpNode>,
6384 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
6385 }
6386 let Predicates = [HasAVX512] in {
6387 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6388 v8i32x_info, i256mem, LdFrag, OpNode>,
6389 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
6390 }
6391}
6392
6393defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
6394defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
6395defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
6396defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
6397defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
6398defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
6399
6400
6401defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
6402defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
6403defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
6404defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
6405defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
6406defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006407
6408//===----------------------------------------------------------------------===//
6409// GATHER - SCATTER Operations
6410
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006411multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6412 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006413 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
6414 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006415 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
6416 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006417 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00006418 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006419 [(set _.RC:$dst, _.KRCWM:$mask_wb,
6420 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
6421 vectoraddr:$src2))]>, EVEX, EVEX_K,
6422 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006423}
Cameron McInally45325962014-03-26 13:50:50 +00006424
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006425multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
6426 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6427 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
6428 vy32xmem, mgatherv8i32>, EVEX_V512, VEX_W;
6429 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
6430 vz64mem, mgatherv8i64>, EVEX_V512, VEX_W;
6431let Predicates = [HasVLX] in {
6432 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
6433 vx32xmem, mgatherv4i32>, EVEX_V256, VEX_W;
6434 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
6435 vy64xmem, mgatherv4i64>, EVEX_V256, VEX_W;
6436 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
6437 vx32xmem, mgatherv4i32>, EVEX_V128, VEX_W;
6438 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6439 vx64xmem, mgatherv2i64>, EVEX_V128, VEX_W;
6440}
Cameron McInally45325962014-03-26 13:50:50 +00006441}
6442
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006443multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
6444 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6445 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz32mem,
6446 mgatherv16i32>, EVEX_V512;
6447 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz64mem,
6448 mgatherv8i64>, EVEX_V512;
6449let Predicates = [HasVLX] in {
6450 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
6451 vy32xmem, mgatherv8i32>, EVEX_V256;
6452 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6453 vy64xmem, mgatherv4i64>, EVEX_V256;
6454 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
6455 vx32xmem, mgatherv4i32>, EVEX_V128;
6456 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6457 vx64xmem, mgatherv2i64>, EVEX_V128;
6458}
Cameron McInally45325962014-03-26 13:50:50 +00006459}
Michael Liao5bf95782014-12-04 05:20:33 +00006460
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006461
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006462defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
6463 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
6464
6465defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
6466 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006467
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006468multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6469 X86MemOperand memop, PatFrag ScatterNode> {
6470
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006471let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006472
6473 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
6474 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006475 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006476 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
6477 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
6478 _.KRCWM:$mask, vectoraddr:$dst))]>,
6479 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006480}
6481
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006482multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
6483 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6484 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
6485 vy32xmem, mscatterv8i32>, EVEX_V512, VEX_W;
6486 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
6487 vz64mem, mscatterv8i64>, EVEX_V512, VEX_W;
6488let Predicates = [HasVLX] in {
6489 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
6490 vx32xmem, mscatterv4i32>, EVEX_V256, VEX_W;
6491 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
6492 vy64xmem, mscatterv4i64>, EVEX_V256, VEX_W;
6493 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
6494 vx32xmem, mscatterv4i32>, EVEX_V128, VEX_W;
6495 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6496 vx64xmem, mscatterv2i64>, EVEX_V128, VEX_W;
6497}
Cameron McInally45325962014-03-26 13:50:50 +00006498}
6499
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006500multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
6501 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6502 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz32mem,
6503 mscatterv16i32>, EVEX_V512;
6504 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz64mem,
6505 mscatterv8i64>, EVEX_V512;
6506let Predicates = [HasVLX] in {
6507 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
6508 vy32xmem, mscatterv8i32>, EVEX_V256;
6509 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6510 vy64xmem, mscatterv4i64>, EVEX_V256;
6511 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
6512 vx32xmem, mscatterv4i32>, EVEX_V128;
6513 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6514 vx64xmem, mscatterv2i64>, EVEX_V128;
6515}
Cameron McInally45325962014-03-26 13:50:50 +00006516}
6517
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006518defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
6519 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006520
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006521defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
6522 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006523
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006524// prefetch
6525multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
6526 RegisterClass KRC, X86MemOperand memop> {
6527 let Predicates = [HasPFI], hasSideEffects = 1 in
6528 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006529 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006530 []>, EVEX, EVEX_K;
6531}
6532
6533defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
6534 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6535
6536defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
6537 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6538
6539defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
6540 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6541
6542defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
6543 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006544
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006545defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
6546 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6547
6548defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
6549 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6550
6551defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
6552 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6553
6554defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
6555 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
6556
6557defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
6558 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6559
6560defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
6561 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6562
6563defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
6564 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6565
6566defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
6567 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
6568
6569defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
6570 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6571
6572defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
6573 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6574
6575defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
6576 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6577
6578defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
6579 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006580
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00006581// Helper fragments to match sext vXi1 to vXiY.
6582def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
6583def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
6584
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006585multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006586def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006587 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006588 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
6589}
Michael Liao5bf95782014-12-04 05:20:33 +00006590
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006591multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
6592 string OpcodeStr, Predicate prd> {
6593let Predicates = [prd] in
6594 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6595
6596 let Predicates = [prd, HasVLX] in {
6597 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6598 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6599 }
6600}
6601
6602multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
6603 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
6604 HasBWI>;
6605 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
6606 HasBWI>, VEX_W;
6607 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
6608 HasDQI>;
6609 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
6610 HasDQI>, VEX_W;
6611}
Michael Liao5bf95782014-12-04 05:20:33 +00006612
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006613defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006614
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006615multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
6616def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
6617 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Breger756c2892015-12-27 13:56:16 +00006618 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006619}
6620
6621multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
6622 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
6623let Predicates = [prd] in
6624 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
6625 EVEX_V512;
6626
6627 let Predicates = [prd, HasVLX] in {
6628 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
6629 EVEX_V256;
6630 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
6631 EVEX_V128;
6632 }
6633}
6634
6635defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
6636 avx512vl_i8_info, HasBWI>;
6637defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
6638 avx512vl_i16_info, HasBWI>, VEX_W;
6639defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
6640 avx512vl_i32_info, HasDQI>;
6641defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
6642 avx512vl_i64_info, HasDQI>, VEX_W;
6643
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006644//===----------------------------------------------------------------------===//
6645// AVX-512 - COMPRESS and EXPAND
6646//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006647
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006648multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6649 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006650 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006651 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006652 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006653
6654 let mayStore = 1 in {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006655 def mr : AVX5128I<opc, MRMDestMem, (outs),
6656 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006657 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006658 []>, EVEX_CD8<_.EltSize, CD8VT1>;
6659
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006660 def mrk : AVX5128I<opc, MRMDestMem, (outs),
6661 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006662 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Michael Liao66233b72015-08-06 09:06:20 +00006663 [(store (_.VT (vselect _.KRCWM:$mask,
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006664 (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)),
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006665 addr:$dst)]>,
6666 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
6667 }
6668}
6669
6670multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
6671 AVX512VLVectorVTInfo VTInfo> {
6672 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6673
6674 let Predicates = [HasVLX] in {
6675 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6676 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6677 }
6678}
6679
6680defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
6681 EVEX;
6682defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
6683 EVEX, VEX_W;
6684defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
6685 EVEX;
6686defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
6687 EVEX, VEX_W;
6688
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006689// expand
6690multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6691 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006692 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006693 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006694 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006695
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006696 let mayLoad = 1 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006697 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6698 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
6699 (_.VT (X86expand (_.VT (bitconvert
6700 (_.LdFrag addr:$src1)))))>,
6701 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006702}
6703
6704multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
6705 AVX512VLVectorVTInfo VTInfo> {
6706 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6707
6708 let Predicates = [HasVLX] in {
6709 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6710 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6711 }
6712}
6713
6714defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
6715 EVEX;
6716defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
6717 EVEX, VEX_W;
6718defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
6719 EVEX;
6720defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
6721 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006722
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006723//handle instruction reg_vec1 = op(reg_vec,imm)
6724// op(mem_vec,imm)
6725// op(broadcast(eltVt),imm)
6726//all instruction created with FROUND_CURRENT
6727multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6728 X86VectorVTInfo _>{
6729 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6730 (ins _.RC:$src1, i32u8imm:$src2),
6731 OpcodeStr##_.Suffix, "$src2, $src1", "$src2, $src2",
6732 (OpNode (_.VT _.RC:$src1),
6733 (i32 imm:$src2),
6734 (i32 FROUND_CURRENT))>;
6735 let mayLoad = 1 in {
6736 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6737 (ins _.MemOp:$src1, i32u8imm:$src2),
6738 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
6739 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
6740 (i32 imm:$src2),
6741 (i32 FROUND_CURRENT))>;
6742 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6743 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
6744 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
6745 "${src1}"##_.BroadcastStr##", $src2",
6746 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
6747 (i32 imm:$src2),
6748 (i32 FROUND_CURRENT))>, EVEX_B;
6749 }
6750}
6751
6752//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6753multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6754 SDNode OpNode, X86VectorVTInfo _>{
6755 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6756 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006757 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006758 "$src1, {sae}, $src2",
6759 (OpNode (_.VT _.RC:$src1),
6760 (i32 imm:$src2),
6761 (i32 FROUND_NO_EXC))>, EVEX_B;
6762}
6763
6764multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
6765 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
6766 let Predicates = [prd] in {
6767 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6768 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6769 EVEX_V512;
6770 }
6771 let Predicates = [prd, HasVLX] in {
6772 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
6773 EVEX_V128;
6774 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
6775 EVEX_V256;
6776 }
6777}
6778
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006779//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6780// op(reg_vec2,mem_vec,imm)
6781// op(reg_vec2,broadcast(eltVt),imm)
6782//all instruction created with FROUND_CURRENT
6783multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6784 X86VectorVTInfo _>{
6785 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006786 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006787 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6788 (OpNode (_.VT _.RC:$src1),
6789 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006790 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006791 (i32 FROUND_CURRENT))>;
6792 let mayLoad = 1 in {
6793 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006794 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006795 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6796 (OpNode (_.VT _.RC:$src1),
6797 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006798 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006799 (i32 FROUND_CURRENT))>;
6800 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006801 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006802 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6803 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6804 (OpNode (_.VT _.RC:$src1),
6805 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006806 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006807 (i32 FROUND_CURRENT))>, EVEX_B;
6808 }
6809}
6810
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006811//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6812// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00006813multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
6814 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
6815
6816 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6817 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
6818 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6819 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6820 (SrcInfo.VT SrcInfo.RC:$src2),
6821 (i8 imm:$src3)))>;
6822 let mayLoad = 1 in
6823 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6824 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
6825 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6826 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6827 (SrcInfo.VT (bitconvert
6828 (SrcInfo.LdFrag addr:$src2))),
6829 (i8 imm:$src3)))>;
6830}
6831
6832//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6833// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006834// op(reg_vec2,broadcast(eltVt),imm)
6835multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00006836 X86VectorVTInfo _>:
6837 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
6838
6839 let mayLoad = 1 in
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006840 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6841 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6842 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6843 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6844 (OpNode (_.VT _.RC:$src1),
6845 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
6846 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006847}
6848
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006849//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6850// op(reg_vec2,mem_scalar,imm)
6851//all instruction created with FROUND_CURRENT
6852multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6853 X86VectorVTInfo _> {
6854
6855 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006856 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006857 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6858 (OpNode (_.VT _.RC:$src1),
6859 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006860 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006861 (i32 FROUND_CURRENT))>;
6862 let mayLoad = 1 in {
6863 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006864 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006865 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6866 (OpNode (_.VT _.RC:$src1),
6867 (_.VT (scalar_to_vector
6868 (_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006869 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006870 (i32 FROUND_CURRENT))>;
6871
6872 let isAsmParserOnly = 1 in {
6873 defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst),
6874 (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6875 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6876 []>;
6877 }
6878 }
6879}
6880
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006881//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6882multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6883 SDNode OpNode, X86VectorVTInfo _>{
6884 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006885 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006886 OpcodeStr, "$src3, {sae}, $src2, $src1",
6887 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006888 (OpNode (_.VT _.RC:$src1),
6889 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006890 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006891 (i32 FROUND_NO_EXC))>, EVEX_B;
6892}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006893//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6894multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
6895 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006896 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6897 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006898 OpcodeStr, "$src3, {sae}, $src2, $src1",
6899 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006900 (OpNode (_.VT _.RC:$src1),
6901 (_.VT _.RC:$src2),
6902 (i32 imm:$src3),
6903 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006904}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006905
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006906multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
6907 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006908 let Predicates = [prd] in {
6909 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00006910 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006911 EVEX_V512;
6912
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006913 }
6914 let Predicates = [prd, HasVLX] in {
6915 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006916 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006917 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006918 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006919 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006920}
6921
Igor Breger2ae0fe32015-08-31 11:14:02 +00006922multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
6923 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
6924 let Predicates = [HasBWI] in {
6925 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
6926 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
6927 }
6928 let Predicates = [HasBWI, HasVLX] in {
6929 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
6930 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
6931 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
6932 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
6933 }
6934}
6935
Igor Breger00d9f842015-06-08 14:03:17 +00006936multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
6937 bits<8> opc, SDNode OpNode>{
6938 let Predicates = [HasAVX512] in {
6939 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
6940 }
6941 let Predicates = [HasAVX512, HasVLX] in {
6942 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
6943 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
6944 }
6945}
6946
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006947multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
6948 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
6949 let Predicates = [prd] in {
6950 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
6951 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006952 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006953}
6954
Igor Breger1e58e8a2015-09-02 11:18:55 +00006955multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
6956 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
6957 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
6958 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
6959 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
6960 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006961}
6962
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006963
Igor Breger1e58e8a2015-09-02 11:18:55 +00006964defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
6965 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
6966defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
6967 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
6968defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
6969 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
6970
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006971
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006972defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
6973 0x50, X86VRange, HasDQI>,
6974 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
6975defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
6976 0x50, X86VRange, HasDQI>,
6977 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
6978
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00006979defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
6980 0x51, X86VRange, HasDQI>,
6981 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
6982defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
6983 0x51, X86VRange, HasDQI>,
6984 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
6985
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006986defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
6987 0x57, X86Reduces, HasDQI>,
6988 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
6989defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
6990 0x57, X86Reduces, HasDQI>,
6991 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006992
Igor Breger1e58e8a2015-09-02 11:18:55 +00006993defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
6994 0x27, X86GetMants, HasAVX512>,
6995 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
6996defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
6997 0x27, X86GetMants, HasAVX512>,
6998 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
6999
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007000multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
7001 bits<8> opc, SDNode OpNode = X86Shuf128>{
7002 let Predicates = [HasAVX512] in {
7003 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7004
7005 }
7006 let Predicates = [HasAVX512, HasVLX] in {
7007 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7008 }
7009}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007010let Predicates = [HasAVX512] in {
7011def : Pat<(v16f32 (ffloor VR512:$src)),
7012 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
7013def : Pat<(v16f32 (fnearbyint VR512:$src)),
7014 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
7015def : Pat<(v16f32 (fceil VR512:$src)),
7016 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
7017def : Pat<(v16f32 (frint VR512:$src)),
7018 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
7019def : Pat<(v16f32 (ftrunc VR512:$src)),
7020 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
7021
7022def : Pat<(v8f64 (ffloor VR512:$src)),
7023 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
7024def : Pat<(v8f64 (fnearbyint VR512:$src)),
7025 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
7026def : Pat<(v8f64 (fceil VR512:$src)),
7027 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
7028def : Pat<(v8f64 (frint VR512:$src)),
7029 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
7030def : Pat<(v8f64 (ftrunc VR512:$src)),
7031 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
7032}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007033
7034defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
7035 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7036defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
7037 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7038defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
7039 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7040defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
7041 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00007042
Craig Topperc48fa892015-12-27 19:45:21 +00007043multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00007044 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
7045 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00007046}
7047
Craig Topperc48fa892015-12-27 19:45:21 +00007048defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007049 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00007050defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007051 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007052
Igor Breger2ae0fe32015-08-31 11:14:02 +00007053multiclass avx512_vpalign_lowering<X86VectorVTInfo _ , list<Predicate> p>{
7054 let Predicates = p in
7055 def NAME#_.VTName#rri:
7056 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
7057 (!cast<Instruction>(NAME#_.ZSuffix#rri)
7058 _.RC:$src1, _.RC:$src2, imm:$imm)>;
7059}
7060
7061multiclass avx512_vpalign_lowering_common<AVX512VLVectorVTInfo _>:
7062 avx512_vpalign_lowering<_.info512, [HasBWI]>,
7063 avx512_vpalign_lowering<_.info128, [HasBWI, HasVLX]>,
7064 avx512_vpalign_lowering<_.info256, [HasBWI, HasVLX]>;
7065
7066defm VPALIGN: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
7067 avx512vl_i8_info, avx512vl_i8_info>,
7068 avx512_vpalign_lowering_common<avx512vl_i16_info>,
7069 avx512_vpalign_lowering_common<avx512vl_i32_info>,
7070 avx512_vpalign_lowering_common<avx512vl_f32_info>,
7071 avx512_vpalign_lowering_common<avx512vl_i64_info>,
7072 avx512_vpalign_lowering_common<avx512vl_f64_info>,
7073 EVEX_CD8<8, CD8VF>;
7074
Igor Bregerf3ded812015-08-31 13:09:30 +00007075defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
7076 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
7077
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007078multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7079 X86VectorVTInfo _> {
7080 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007081 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007082 "$src1", "$src1",
7083 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
7084
7085 let mayLoad = 1 in
7086 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007087 (ins _.MemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007088 "$src1", "$src1",
7089 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
7090 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
7091}
7092
7093multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7094 X86VectorVTInfo _> :
7095 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
7096 let mayLoad = 1 in
7097 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007098 (ins _.ScalarMemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007099 "${src1}"##_.BroadcastStr,
7100 "${src1}"##_.BroadcastStr,
7101 (_.VT (OpNode (X86VBroadcast
7102 (_.ScalarLdFrag addr:$src1))))>,
7103 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
7104}
7105
7106multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7107 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7108 let Predicates = [prd] in
7109 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7110
7111 let Predicates = [prd, HasVLX] in {
7112 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7113 EVEX_V256;
7114 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
7115 EVEX_V128;
7116 }
7117}
7118
7119multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7120 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7121 let Predicates = [prd] in
7122 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
7123 EVEX_V512;
7124
7125 let Predicates = [prd, HasVLX] in {
7126 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
7127 EVEX_V256;
7128 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
7129 EVEX_V128;
7130 }
7131}
7132
7133multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
7134 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007135 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007136 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00007137 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
7138 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007139}
7140
7141multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
7142 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007143 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
7144 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007145}
7146
7147multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
7148 bits<8> opc_d, bits<8> opc_q,
7149 string OpcodeStr, SDNode OpNode> {
7150 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
7151 HasAVX512>,
7152 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
7153 HasBWI>;
7154}
7155
7156defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
7157
7158def : Pat<(xor
7159 (bc_v16i32 (v16i1sextv16i32)),
7160 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
7161 (VPABSDZrr VR512:$src)>;
7162def : Pat<(xor
7163 (bc_v8i64 (v8i1sextv8i64)),
7164 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
7165 (VPABSQZrr VR512:$src)>;
Igor Bregerf2460112015-07-26 14:41:44 +00007166
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007167multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
7168
7169 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007170}
7171
7172defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
7173defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
7174
Igor Breger24cab0f2015-11-16 07:22:00 +00007175//===---------------------------------------------------------------------===//
7176// Replicate Single FP - MOVSHDUP and MOVSLDUP
7177//===---------------------------------------------------------------------===//
7178multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7179 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
7180 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00007181}
7182
7183defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
7184defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00007185
7186//===----------------------------------------------------------------------===//
7187// AVX-512 - MOVDDUP
7188//===----------------------------------------------------------------------===//
7189
7190multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
7191 X86VectorVTInfo _> {
7192 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7193 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7194 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
7195 let mayLoad = 1 in
7196 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7197 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
7198 (_.VT (OpNode (_.VT (scalar_to_vector
7199 (_.ScalarLdFrag addr:$src)))))>,
7200 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
7201}
7202
7203multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7204 AVX512VLVectorVTInfo VTInfo> {
7205
7206 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7207
7208 let Predicates = [HasAVX512, HasVLX] in {
7209 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7210 EVEX_V256;
7211 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
7212 EVEX_V128;
7213 }
7214}
7215
7216multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7217 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
7218 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00007219}
7220
7221defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
7222
7223def : Pat<(X86Movddup (loadv2f64 addr:$src)),
7224 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7225def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
7226 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7227
Igor Bregerf2460112015-07-26 14:41:44 +00007228//===----------------------------------------------------------------------===//
7229// AVX-512 - Unpack Instructions
7230//===----------------------------------------------------------------------===//
7231defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh>;
7232defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl>;
7233
7234defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
7235 SSE_INTALU_ITINS_P, HasBWI>;
7236defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
7237 SSE_INTALU_ITINS_P, HasBWI>;
7238defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
7239 SSE_INTALU_ITINS_P, HasBWI>;
7240defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
7241 SSE_INTALU_ITINS_P, HasBWI>;
7242
7243defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
7244 SSE_INTALU_ITINS_P, HasAVX512>;
7245defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
7246 SSE_INTALU_ITINS_P, HasAVX512>;
7247defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
7248 SSE_INTALU_ITINS_P, HasAVX512>;
7249defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
7250 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007251
7252//===----------------------------------------------------------------------===//
7253// AVX-512 - Extract & Insert Integer Instructions
7254//===----------------------------------------------------------------------===//
7255
7256multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7257 X86VectorVTInfo _> {
7258 let mayStore = 1 in
7259 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
7260 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7261 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7262 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
7263 imm:$src2)))),
7264 addr:$dst)]>,
7265 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
7266}
7267
7268multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
7269 let Predicates = [HasBWI] in {
7270 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
7271 (ins _.RC:$src1, u8imm:$src2),
7272 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7273 [(set GR32orGR64:$dst,
7274 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
7275 EVEX, TAPD;
7276
7277 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
7278 }
7279}
7280
7281multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
7282 let Predicates = [HasBWI] in {
7283 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
7284 (ins _.RC:$src1, u8imm:$src2),
7285 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7286 [(set GR32orGR64:$dst,
7287 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
7288 EVEX, PD;
7289
Igor Breger55747302015-11-18 08:46:16 +00007290 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
7291 (ins _.RC:$src1, u8imm:$src2),
7292 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
7293 EVEX, TAPD;
7294
Igor Bregerdefab3c2015-10-08 12:55:01 +00007295 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
7296 }
7297}
7298
7299multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
7300 RegisterClass GRC> {
7301 let Predicates = [HasDQI] in {
7302 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
7303 (ins _.RC:$src1, u8imm:$src2),
7304 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7305 [(set GRC:$dst,
7306 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
7307 EVEX, TAPD;
7308
7309 let mayStore = 1 in
7310 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
7311 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7312 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7313 [(store (extractelt (_.VT _.RC:$src1),
7314 imm:$src2),addr:$dst)]>,
7315 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
7316 }
7317}
7318
7319defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
7320defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
7321defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
7322defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
7323
7324multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7325 X86VectorVTInfo _, PatFrag LdFrag> {
7326 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
7327 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7328 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7329 [(set _.RC:$dst,
7330 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
7331 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
7332}
7333
7334multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7335 X86VectorVTInfo _, PatFrag LdFrag> {
7336 let Predicates = [HasBWI] in {
7337 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7338 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
7339 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7340 [(set _.RC:$dst,
7341 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
7342
7343 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
7344 }
7345}
7346
7347multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
7348 X86VectorVTInfo _, RegisterClass GRC> {
7349 let Predicates = [HasDQI] in {
7350 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7351 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
7352 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7353 [(set _.RC:$dst,
7354 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
7355 EVEX_4V, TAPD;
7356
7357 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
7358 _.ScalarLdFrag>, TAPD;
7359 }
7360}
7361
7362defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
7363 extloadi8>, TAPD;
7364defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
7365 extloadi16>, PD;
7366defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
7367defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00007368//===----------------------------------------------------------------------===//
7369// VSHUFPS - VSHUFPD Operations
7370//===----------------------------------------------------------------------===//
7371multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
7372 AVX512VLVectorVTInfo VTInfo_FP>{
7373 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
7374 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
7375 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00007376}
7377
7378defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
7379defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007380//===----------------------------------------------------------------------===//
7381// AVX-512 - Byte shift Left/Right
7382//===----------------------------------------------------------------------===//
7383
7384multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
7385 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
7386 def rr : AVX512<opc, MRMr,
7387 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
7388 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7389 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
7390 let mayLoad = 1 in
7391 def rm : AVX512<opc, MRMm,
7392 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
7393 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7394 [(set _.RC:$dst,(_.VT (OpNode
7395 (_.LdFrag addr:$src1), (i8 imm:$src2))))]>;
7396}
7397
7398multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
7399 Format MRMm, string OpcodeStr, Predicate prd>{
7400 let Predicates = [prd] in
7401 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
7402 OpcodeStr, v8i64_info>, EVEX_V512;
7403 let Predicates = [prd, HasVLX] in {
7404 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
7405 OpcodeStr, v4i64x_info>, EVEX_V256;
7406 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
7407 OpcodeStr, v2i64x_info>, EVEX_V128;
7408 }
7409}
7410defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
7411 HasBWI>, AVX512PDIi8Base, EVEX_4V;
7412defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
7413 HasBWI>, AVX512PDIi8Base, EVEX_4V;
7414
7415
7416multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00007417 string OpcodeStr, X86VectorVTInfo _dst,
7418 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00007419 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00007420 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007421 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007422 [(set _dst.RC:$dst,(_dst.VT
7423 (OpNode (_src.VT _src.RC:$src1),
7424 (_src.VT _src.RC:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007425 let mayLoad = 1 in
7426 def rm : AVX512BI<opc, MRMSrcMem,
Cong Houdb6220f2015-11-24 19:51:26 +00007427 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007428 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007429 [(set _dst.RC:$dst,(_dst.VT
7430 (OpNode (_src.VT _src.RC:$src1),
7431 (_src.VT (bitconvert
Asaf Badouhd2c35992015-09-02 14:21:54 +00007432 (_src.LdFrag addr:$src2))))))]>;
7433}
7434
7435multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
7436 string OpcodeStr, Predicate prd> {
7437 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00007438 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
7439 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007440 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00007441 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
7442 v32i8x_info>, EVEX_V256;
7443 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
7444 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007445 }
7446}
7447
7448defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
7449 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00007450
7451multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
7452 X86VectorVTInfo _>{
7453 let Constraints = "$src1 = $dst" in {
7454 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7455 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
7456 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src3",
7457 (OpNode (_.VT _.RC:$src1),
7458 (_.VT _.RC:$src2),
7459 (_.VT _.RC:$src3),
7460 (i8 imm:$src4))>, AVX512AIi8Base, EVEX_4V;
7461 let mayLoad = 1 in {
7462 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7463 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
7464 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src3",
7465 (OpNode (_.VT _.RC:$src1),
7466 (_.VT _.RC:$src2),
7467 (_.VT (bitconvert (_.LdFrag addr:$src3))),
7468 (i8 imm:$src4))>,
7469 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7470 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7471 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
7472 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7473 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7474 (OpNode (_.VT _.RC:$src1),
7475 (_.VT _.RC:$src2),
7476 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7477 (i8 imm:$src4))>, EVEX_B,
7478 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7479 }
7480 }// Constraints = "$src1 = $dst"
7481}
7482
7483multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
7484 let Predicates = [HasAVX512] in
7485 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
7486 let Predicates = [HasAVX512, HasVLX] in {
7487 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
7488 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
7489 }
7490}
7491
7492defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
7493defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
7494
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007495//===----------------------------------------------------------------------===//
7496// AVX-512 - FixupImm
7497//===----------------------------------------------------------------------===//
7498
7499multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
7500 X86VectorVTInfo _>{
7501 let Constraints = "$src1 = $dst" in {
7502 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7503 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7504 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7505 (OpNode (_.VT _.RC:$src1),
7506 (_.VT _.RC:$src2),
7507 (_.IntVT _.RC:$src3),
7508 (i32 imm:$src4),
7509 (i32 FROUND_CURRENT))>;
7510 let mayLoad = 1 in {
7511 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7512 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
7513 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src3",
7514 (OpNode (_.VT _.RC:$src1),
7515 (_.VT _.RC:$src2),
7516 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
7517 (i32 imm:$src4),
7518 (i32 FROUND_CURRENT))>;
7519 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7520 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7521 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7522 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7523 (OpNode (_.VT _.RC:$src1),
7524 (_.VT _.RC:$src2),
7525 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7526 (i32 imm:$src4),
7527 (i32 FROUND_CURRENT))>, EVEX_B;
7528 }
7529 } // Constraints = "$src1 = $dst"
7530}
7531
7532multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
7533 SDNode OpNode, X86VectorVTInfo _>{
7534let Constraints = "$src1 = $dst" in {
7535 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7536 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7537 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
7538 "$src2, $src3, {sae}, $src4",
7539 (OpNode (_.VT _.RC:$src1),
7540 (_.VT _.RC:$src2),
7541 (_.IntVT _.RC:$src3),
7542 (i32 imm:$src4),
7543 (i32 FROUND_NO_EXC))>, EVEX_B;
7544 }
7545}
7546
7547multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
7548 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
7549 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512] in {
7550 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7551 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7552 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7553 (OpNode (_.VT _.RC:$src1),
7554 (_.VT _.RC:$src2),
7555 (_src3VT.VT _src3VT.RC:$src3),
7556 (i32 imm:$src4),
7557 (i32 FROUND_CURRENT))>;
7558
7559 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7560 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7561 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
7562 "$src2, $src3, {sae}, $src4",
7563 (OpNode (_.VT _.RC:$src1),
7564 (_.VT _.RC:$src2),
7565 (_src3VT.VT _src3VT.RC:$src3),
7566 (i32 imm:$src4),
7567 (i32 FROUND_NO_EXC))>, EVEX_B;
7568 let mayLoad = 1 in
7569 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7570 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7571 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7572 (OpNode (_.VT _.RC:$src1),
7573 (_.VT _.RC:$src2),
7574 (_src3VT.VT (scalar_to_vector
7575 (_src3VT.ScalarLdFrag addr:$src3))),
7576 (i32 imm:$src4),
7577 (i32 FROUND_CURRENT))>;
7578 }
7579}
7580
7581multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
7582 let Predicates = [HasAVX512] in
7583 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7584 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7585 AVX512AIi8Base, EVEX_4V, EVEX_V512;
7586 let Predicates = [HasAVX512, HasVLX] in {
7587 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
7588 AVX512AIi8Base, EVEX_4V, EVEX_V128;
7589 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
7590 AVX512AIi8Base, EVEX_4V, EVEX_V256;
7591 }
7592}
7593
7594defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7595 f32x_info, v4i32x_info>,
7596 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7597defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7598 f64x_info, v2i64x_info>,
7599 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7600defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
7601 EVEX_CD8<32, CD8VF>;
7602defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
7603 EVEX_CD8<64, CD8VF>, VEX_W;