blob: 39d66ad9aff5ce46ae7656242bc6061950ab33b5 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
20#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000022#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "ARMRegisterInfo.h"
24#include "ARMSubtarget.h"
25#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000026#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Bob Wilson65ffec42010-09-21 17:56:22 +000032#include "llvm/Instructions.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000033#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000034#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000036#include "llvm/CodeGen/MachineBasicBlock.h"
37#include "llvm/CodeGen/MachineFrameInfo.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000040#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000041#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000043#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000044#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000045#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000046#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000047#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000048#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000049#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000050#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000051#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000052using namespace llvm;
53
Dale Johannesen51e28e62010-06-03 21:09:53 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Bob Wilson703af3a2010-08-13 22:43:33 +000056// This option should go away when tail calls fully work.
57static cl::opt<bool>
58EnableARMTailCalls("arm-tail-calls", cl::Hidden,
59 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
60 cl::init(false));
61
Jim Grosbache7b52522010-04-14 22:28:31 +000062static cl::opt<bool>
63EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000064 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000065 cl::init(false));
66
Evan Cheng46df4eb2010-06-16 07:35:02 +000067static cl::opt<bool>
68ARMInterworking("arm-interworking", cl::Hidden,
69 cl::desc("Enable / disable ARM interworking (for debugging only)"),
70 cl::init(true));
71
Owen Andersone50ed302009-08-10 22:56:29 +000072void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
73 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000074 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000075 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000076 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
77 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000078
Owen Anderson70671842009-08-10 20:18:46 +000079 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000080 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000081 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000082 }
83
Owen Andersone50ed302009-08-10 22:56:29 +000084 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000085 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000086 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000087 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000088 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000089 if (ElemTy != MVT::i32) {
90 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
91 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
92 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
93 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
94 }
Owen Anderson70671842009-08-10 20:18:46 +000095 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
96 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +000097 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +000098 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +000099 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
100 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000101 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000102 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
103 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
104 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000105 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
106 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000107 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000108 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000109
110 // Promote all bit-wise operations.
111 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000112 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000113 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
114 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000115 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000116 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000117 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000118 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000119 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000120 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000121 }
Bob Wilson16330762009-09-16 00:17:28 +0000122
123 // Neon does not support vector divide/remainder operations.
124 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
125 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
126 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
127 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
128 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
129 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000130}
131
Owen Andersone50ed302009-08-10 22:56:29 +0000132void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000133 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000135}
136
Owen Andersone50ed302009-08-10 22:56:29 +0000137void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000138 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000140}
141
Chris Lattnerf0144122009-07-28 03:13:23 +0000142static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
143 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000144 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000145
Chris Lattner80ec2792009-08-02 00:34:36 +0000146 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000147}
148
Evan Chenga8e29892007-01-19 07:51:42 +0000149ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000150 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000151 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000152 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000153 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000154
Evan Chengb1df8f22007-04-27 08:15:43 +0000155 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000156 // Uses VFP for Thumb libfuncs if available.
157 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
158 // Single-precision floating-point arithmetic.
159 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
160 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
161 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
162 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000163
Evan Chengb1df8f22007-04-27 08:15:43 +0000164 // Double-precision floating-point arithmetic.
165 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
166 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
167 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
168 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000169
Evan Chengb1df8f22007-04-27 08:15:43 +0000170 // Single-precision comparisons.
171 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
172 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
173 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
174 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
175 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
176 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
177 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
178 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000179
Evan Chengb1df8f22007-04-27 08:15:43 +0000180 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
181 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
182 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
183 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
184 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
185 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
186 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
187 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000188
Evan Chengb1df8f22007-04-27 08:15:43 +0000189 // Double-precision comparisons.
190 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
191 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
192 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
193 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
194 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
195 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
196 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
197 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000198
Evan Chengb1df8f22007-04-27 08:15:43 +0000199 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
200 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
201 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
202 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
203 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
204 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
205 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
206 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000207
Evan Chengb1df8f22007-04-27 08:15:43 +0000208 // Floating-point to integer conversions.
209 // i64 conversions are done via library routines even when generating VFP
210 // instructions, so use the same ones.
211 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
212 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
213 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
214 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000215
Evan Chengb1df8f22007-04-27 08:15:43 +0000216 // Conversions between floating types.
217 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
218 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
219
220 // Integer to floating-point conversions.
221 // i64 conversions are done via library routines even when generating VFP
222 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000223 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
224 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000225 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
226 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
227 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
228 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
229 }
Evan Chenga8e29892007-01-19 07:51:42 +0000230 }
231
Bob Wilson2f954612009-05-22 17:38:41 +0000232 // These libcalls are not available in 32-bit.
233 setLibcallName(RTLIB::SHL_I128, 0);
234 setLibcallName(RTLIB::SRL_I128, 0);
235 setLibcallName(RTLIB::SRA_I128, 0);
236
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000237 if (Subtarget->isAAPCS_ABI()) {
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000238 // Double-precision floating-point arithmetic helper functions
239 // RTABI chapter 4.1.2, Table 2
240 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
241 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
242 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
243 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
244 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
245 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
246 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
247 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
248
249 // Double-precision floating-point comparison helper functions
250 // RTABI chapter 4.1.2, Table 3
251 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
252 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
253 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
254 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
255 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
256 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
257 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
258 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
259 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
260 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
261 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
262 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
263 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
264 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
265 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
266 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
267 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
268 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
269 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
270 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
271 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
272 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
273 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
274 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
275
276 // Single-precision floating-point arithmetic helper functions
277 // RTABI chapter 4.1.2, Table 4
278 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
279 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
280 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
281 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
282 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
283 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
284 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
285 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
286
287 // Single-precision floating-point comparison helper functions
288 // RTABI chapter 4.1.2, Table 5
289 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
290 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
291 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
292 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
293 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
294 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
295 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
296 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
297 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
298 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
299 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
300 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
301 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
302 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
303 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
304 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
305 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
306 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
307 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
308 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
309 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
310 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
311 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
312 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
313
314 // Floating-point to integer conversions.
315 // RTABI chapter 4.1.2, Table 6
316 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
317 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
318 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
319 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
320 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
321 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
322 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
323 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
324 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
325 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
326 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
327 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
328 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
329 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
330 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
331 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
332
333 // Conversions between floating types.
334 // RTABI chapter 4.1.2, Table 7
335 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
336 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
337 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
338 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
339
340 // Integer to floating-point conversions.
341 // RTABI chapter 4.1.2, Table 8
342 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
343 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
344 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
345 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
346 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
347 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
348 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
349 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
350 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
351 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
352 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
353 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
354 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
355 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
356 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
357 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
358
359 // Long long helper functions
360 // RTABI chapter 4.2, Table 9
361 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
362 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
363 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
364 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
365 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
366 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
367 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
368 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
369 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
370 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
371 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
372 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
373
374 // Integer division functions
375 // RTABI chapter 4.3.1
376 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
377 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
378 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
379 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
380 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
381 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
382 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
383 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
384 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
385 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
386 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
387 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000388 }
389
David Goodwinf1daf7d2009-07-08 23:10:31 +0000390 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000392 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000394 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000396 if (!Subtarget->isFPOnlySP())
397 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000400 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000401
402 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 addDRTypeForNEON(MVT::v2f32);
404 addDRTypeForNEON(MVT::v8i8);
405 addDRTypeForNEON(MVT::v4i16);
406 addDRTypeForNEON(MVT::v2i32);
407 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000408
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 addQRTypeForNEON(MVT::v4f32);
410 addQRTypeForNEON(MVT::v2f64);
411 addQRTypeForNEON(MVT::v16i8);
412 addQRTypeForNEON(MVT::v8i16);
413 addQRTypeForNEON(MVT::v4i32);
414 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000415
Bob Wilson74dc72e2009-09-15 23:55:57 +0000416 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
417 // neither Neon nor VFP support any arithmetic operations on it.
418 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
419 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
420 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
421 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
422 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
423 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
424 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
425 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
426 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
427 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
428 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
429 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
430 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
431 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
432 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
433 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
434 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
435 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
436 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
437 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
438 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
439 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
440 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
441 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
442
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000443 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
444
Bob Wilson642b3292009-09-16 00:32:15 +0000445 // Neon does not support some operations on v1i64 and v2i64 types.
446 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000447 // Custom handling for some quad-vector types to detect VMULL.
448 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
449 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
450 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000451 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
452 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
453
Bob Wilson5bafff32009-06-22 23:27:02 +0000454 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
455 setTargetDAGCombine(ISD::SHL);
456 setTargetDAGCombine(ISD::SRL);
457 setTargetDAGCombine(ISD::SRA);
458 setTargetDAGCombine(ISD::SIGN_EXTEND);
459 setTargetDAGCombine(ISD::ZERO_EXTEND);
460 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000461 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000462 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilson5bafff32009-06-22 23:27:02 +0000463 }
464
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000465 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000466
467 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000469
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000470 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000471 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000472
Evan Chenga8e29892007-01-19 07:51:42 +0000473 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000474 if (!Subtarget->isThumb1Only()) {
475 for (unsigned im = (unsigned)ISD::PRE_INC;
476 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000477 setIndexedLoadAction(im, MVT::i1, Legal);
478 setIndexedLoadAction(im, MVT::i8, Legal);
479 setIndexedLoadAction(im, MVT::i16, Legal);
480 setIndexedLoadAction(im, MVT::i32, Legal);
481 setIndexedStoreAction(im, MVT::i1, Legal);
482 setIndexedStoreAction(im, MVT::i8, Legal);
483 setIndexedStoreAction(im, MVT::i16, Legal);
484 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000485 }
Evan Chenga8e29892007-01-19 07:51:42 +0000486 }
487
488 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000489 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::MUL, MVT::i64, Expand);
491 setOperationAction(ISD::MULHU, MVT::i32, Expand);
492 setOperationAction(ISD::MULHS, MVT::i32, Expand);
493 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
494 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000495 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 setOperationAction(ISD::MUL, MVT::i64, Expand);
497 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000498 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000500 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000501 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000502 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000503 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000504 setOperationAction(ISD::SRL, MVT::i64, Custom);
505 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000506
507 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000509 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000511 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000513
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000514 // Only ARMv6 has BSWAP.
515 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000516 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000517
Evan Chenga8e29892007-01-19 07:51:42 +0000518 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000519 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000520 // v7M has a hardware divider
521 setOperationAction(ISD::SDIV, MVT::i32, Expand);
522 setOperationAction(ISD::UDIV, MVT::i32, Expand);
523 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 setOperationAction(ISD::SREM, MVT::i32, Expand);
525 setOperationAction(ISD::UREM, MVT::i32, Expand);
526 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
527 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000528
Owen Anderson825b72b2009-08-11 20:47:22 +0000529 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
530 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
531 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
532 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000533 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000534
Evan Chengfb3611d2010-05-11 07:26:32 +0000535 setOperationAction(ISD::TRAP, MVT::Other, Legal);
536
Evan Chenga8e29892007-01-19 07:51:42 +0000537 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::VASTART, MVT::Other, Custom);
539 setOperationAction(ISD::VAARG, MVT::Other, Expand);
540 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
541 setOperationAction(ISD::VAEND, MVT::Other, Expand);
542 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
543 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000544 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
545 // FIXME: Shouldn't need this, since no register is used, but the legalizer
546 // doesn't yet know how to not do that for SjLj.
547 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000548 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000549 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
550 // the default expansion.
551 if (Subtarget->hasDataBarrier() ||
552 (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000553 // membarrier needs custom lowering; the rest are legal and handled
554 // normally.
555 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
556 } else {
557 // Set them all for expansion, which will force libcalls.
558 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
559 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
560 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
561 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000562 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
563 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
564 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000565 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
566 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
567 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
568 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
569 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
570 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
571 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
572 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
573 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
574 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
575 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
576 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
577 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
578 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
579 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
580 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
581 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
582 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000583 // Since the libcalls include locking, fold in the fences
584 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000585 }
586 // 64-bit versions are always libcalls (for now)
587 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000588 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000589 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
590 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
591 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
592 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
593 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
594 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000595
Eli Friedmana2c6f452010-06-26 04:36:50 +0000596 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
597 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000598 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
599 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000600 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000601 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000602
Nate Begemand1fb5832010-08-03 21:31:55 +0000603 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000604 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
605 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000607 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
608 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000609
610 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000611 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000612 if (Subtarget->isTargetDarwin()) {
613 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
614 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000615 setOperationAction(ISD::EH_SJLJ_DISPATCHSETUP, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000616 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000617
Owen Anderson825b72b2009-08-11 20:47:22 +0000618 setOperationAction(ISD::SETCC, MVT::i32, Expand);
619 setOperationAction(ISD::SETCC, MVT::f32, Expand);
620 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000621 setOperationAction(ISD::SELECT, MVT::i32, Custom);
622 setOperationAction(ISD::SELECT, MVT::f32, Custom);
623 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
625 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
626 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000627
Owen Anderson825b72b2009-08-11 20:47:22 +0000628 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
629 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
630 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
631 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
632 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000633
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000634 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 setOperationAction(ISD::FSIN, MVT::f64, Expand);
636 setOperationAction(ISD::FSIN, MVT::f32, Expand);
637 setOperationAction(ISD::FCOS, MVT::f32, Expand);
638 setOperationAction(ISD::FCOS, MVT::f64, Expand);
639 setOperationAction(ISD::FREM, MVT::f64, Expand);
640 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000641 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
643 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000644 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000645 setOperationAction(ISD::FPOW, MVT::f64, Expand);
646 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000647
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000648 // Various VFP goodness
649 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000650 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
651 if (Subtarget->hasVFP2()) {
652 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
653 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
654 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
655 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
656 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000657 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000658 if (!Subtarget->hasFP16()) {
659 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
660 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000661 }
Evan Cheng110cf482008-04-01 01:50:16 +0000662 }
Evan Chenga8e29892007-01-19 07:51:42 +0000663
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000664 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000665 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000666 setTargetDAGCombine(ISD::ADD);
667 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000668 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000669
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000670 if (Subtarget->hasV6T2Ops())
671 setTargetDAGCombine(ISD::OR);
672
Evan Chenga8e29892007-01-19 07:51:42 +0000673 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000674
Evan Chengf7d87ee2010-05-21 00:43:17 +0000675 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
676 setSchedulingPreference(Sched::RegPressure);
677 else
678 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000679
680 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000681
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000682 // On ARM arguments smaller than 4 bytes are extended, so all arguments
683 // are at least 4 bytes aligned.
684 setMinStackArgumentAlignment(4);
685
Evan Chengfff606d2010-09-24 19:07:23 +0000686 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000687}
688
Evan Cheng4f6b4672010-07-21 06:09:07 +0000689std::pair<const TargetRegisterClass*, uint8_t>
690ARMTargetLowering::findRepresentativeClass(EVT VT) const{
691 const TargetRegisterClass *RRC = 0;
692 uint8_t Cost = 1;
693 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000694 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000695 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000696 // Use DPR as representative register class for all floating point
697 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
698 // the cost is 1 for both f32 and f64.
699 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000700 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000701 RRC = ARM::DPRRegisterClass;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000702 break;
703 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
704 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000705 RRC = ARM::DPRRegisterClass;
706 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000707 break;
708 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000709 RRC = ARM::DPRRegisterClass;
710 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000711 break;
712 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000713 RRC = ARM::DPRRegisterClass;
714 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000715 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000716 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000717 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000718}
719
Evan Chenga8e29892007-01-19 07:51:42 +0000720const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
721 switch (Opcode) {
722 default: return 0;
723 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000724 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
725 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000726 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000727 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
728 case ARMISD::tCALL: return "ARMISD::tCALL";
729 case ARMISD::BRCOND: return "ARMISD::BRCOND";
730 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000731 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000732 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
733 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
734 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000735 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000736 case ARMISD::CMPFP: return "ARMISD::CMPFP";
737 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000738 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000739 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
740 case ARMISD::CMOV: return "ARMISD::CMOV";
741 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000742
Jim Grosbach3482c802010-01-18 19:58:49 +0000743 case ARMISD::RBIT: return "ARMISD::RBIT";
744
Bob Wilson76a312b2010-03-19 22:51:32 +0000745 case ARMISD::FTOSI: return "ARMISD::FTOSI";
746 case ARMISD::FTOUI: return "ARMISD::FTOUI";
747 case ARMISD::SITOF: return "ARMISD::SITOF";
748 case ARMISD::UITOF: return "ARMISD::UITOF";
749
Evan Chenga8e29892007-01-19 07:51:42 +0000750 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
751 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
752 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000753
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000754 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
755 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000756
Evan Chengc5942082009-10-28 06:55:03 +0000757 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
758 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
Jim Grosbache4ad3872010-10-19 23:27:08 +0000759 case ARMISD::EH_SJLJ_DISPATCHSETUP:return "ARMISD::EH_SJLJ_DISPATCHSETUP";
Evan Chengc5942082009-10-28 06:55:03 +0000760
Dale Johannesen51e28e62010-06-03 21:09:53 +0000761 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000762
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000763 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000764
Evan Cheng86198642009-08-07 00:34:42 +0000765 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
766
Jim Grosbach3728e962009-12-10 00:11:09 +0000767 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
768 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
769
Bob Wilson5bafff32009-06-22 23:27:02 +0000770 case ARMISD::VCEQ: return "ARMISD::VCEQ";
771 case ARMISD::VCGE: return "ARMISD::VCGE";
772 case ARMISD::VCGEU: return "ARMISD::VCGEU";
773 case ARMISD::VCGT: return "ARMISD::VCGT";
774 case ARMISD::VCGTU: return "ARMISD::VCGTU";
775 case ARMISD::VTST: return "ARMISD::VTST";
776
777 case ARMISD::VSHL: return "ARMISD::VSHL";
778 case ARMISD::VSHRs: return "ARMISD::VSHRs";
779 case ARMISD::VSHRu: return "ARMISD::VSHRu";
780 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
781 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
782 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
783 case ARMISD::VSHRN: return "ARMISD::VSHRN";
784 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
785 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
786 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
787 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
788 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
789 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
790 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
791 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
792 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
793 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
794 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
795 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
796 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
797 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000798 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000799 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000800 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000801 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000802 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000803 case ARMISD::VREV64: return "ARMISD::VREV64";
804 case ARMISD::VREV32: return "ARMISD::VREV32";
805 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000806 case ARMISD::VZIP: return "ARMISD::VZIP";
807 case ARMISD::VUZP: return "ARMISD::VUZP";
808 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000809 case ARMISD::VMULLs: return "ARMISD::VMULLs";
810 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000811 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000812 case ARMISD::FMAX: return "ARMISD::FMAX";
813 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000814 case ARMISD::BFI: return "ARMISD::BFI";
Evan Chenga8e29892007-01-19 07:51:42 +0000815 }
816}
817
Evan Cheng06b666c2010-05-15 02:18:07 +0000818/// getRegClassFor - Return the register class that should be used for the
819/// specified value type.
820TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
821 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
822 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
823 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000824 if (Subtarget->hasNEON()) {
825 if (VT == MVT::v4i64)
826 return ARM::QQPRRegisterClass;
827 else if (VT == MVT::v8i64)
828 return ARM::QQQQPRRegisterClass;
829 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000830 return TargetLowering::getRegClassFor(VT);
831}
832
Eric Christopherab695882010-07-21 22:26:11 +0000833// Create a fast isel object.
834FastISel *
835ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
836 return ARM::createFastISel(funcInfo);
837}
838
Bill Wendlingb4202b82009-07-01 18:50:55 +0000839/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000840unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000841 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000842}
843
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000844/// getMaximalGlobalOffset - Returns the maximal possible offset which can
845/// be used for loads / stores from the global.
846unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
847 return (Subtarget->isThumb1Only() ? 127 : 4095);
848}
849
Evan Cheng1cc39842010-05-20 23:26:43 +0000850Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000851 unsigned NumVals = N->getNumValues();
852 if (!NumVals)
853 return Sched::RegPressure;
854
855 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000856 EVT VT = N->getValueType(i);
857 if (VT.isFloatingPoint() || VT.isVector())
858 return Sched::Latency;
859 }
Evan Chengc10f5432010-05-28 23:25:23 +0000860
861 if (!N->isMachineOpcode())
862 return Sched::RegPressure;
863
864 // Load are scheduled for latency even if there instruction itinerary
865 // is not available.
866 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
867 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
868 if (TID.mayLoad())
869 return Sched::Latency;
870
Evan Cheng3ef1c872010-09-10 01:29:16 +0000871 if (!Itins->isEmpty() && Itins->getStageLatency(TID.getSchedClass()) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +0000872 return Sched::Latency;
Evan Cheng1cc39842010-05-20 23:26:43 +0000873 return Sched::RegPressure;
874}
875
Evan Cheng31446872010-07-23 22:39:59 +0000876unsigned
877ARMTargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
878 MachineFunction &MF) const {
Evan Cheng31446872010-07-23 22:39:59 +0000879 switch (RC->getID()) {
880 default:
881 return 0;
882 case ARM::tGPRRegClassID:
Evan Chengac096802010-08-10 19:30:19 +0000883 return RegInfo->hasFP(MF) ? 4 : 5;
884 case ARM::GPRRegClassID: {
885 unsigned FP = RegInfo->hasFP(MF) ? 1 : 0;
886 return 10 - FP - (Subtarget->isR9Reserved() ? 1 : 0);
887 }
Evan Cheng31446872010-07-23 22:39:59 +0000888 case ARM::SPRRegClassID: // Currently not used as 'rep' register class.
889 case ARM::DPRRegClassID:
890 return 32 - 10;
891 }
892}
893
Evan Chenga8e29892007-01-19 07:51:42 +0000894//===----------------------------------------------------------------------===//
895// Lowering Code
896//===----------------------------------------------------------------------===//
897
Evan Chenga8e29892007-01-19 07:51:42 +0000898/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
899static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
900 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000901 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000902 case ISD::SETNE: return ARMCC::NE;
903 case ISD::SETEQ: return ARMCC::EQ;
904 case ISD::SETGT: return ARMCC::GT;
905 case ISD::SETGE: return ARMCC::GE;
906 case ISD::SETLT: return ARMCC::LT;
907 case ISD::SETLE: return ARMCC::LE;
908 case ISD::SETUGT: return ARMCC::HI;
909 case ISD::SETUGE: return ARMCC::HS;
910 case ISD::SETULT: return ARMCC::LO;
911 case ISD::SETULE: return ARMCC::LS;
912 }
913}
914
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000915/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
916static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000917 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000918 CondCode2 = ARMCC::AL;
919 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000920 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000921 case ISD::SETEQ:
922 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
923 case ISD::SETGT:
924 case ISD::SETOGT: CondCode = ARMCC::GT; break;
925 case ISD::SETGE:
926 case ISD::SETOGE: CondCode = ARMCC::GE; break;
927 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000928 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000929 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
930 case ISD::SETO: CondCode = ARMCC::VC; break;
931 case ISD::SETUO: CondCode = ARMCC::VS; break;
932 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
933 case ISD::SETUGT: CondCode = ARMCC::HI; break;
934 case ISD::SETUGE: CondCode = ARMCC::PL; break;
935 case ISD::SETLT:
936 case ISD::SETULT: CondCode = ARMCC::LT; break;
937 case ISD::SETLE:
938 case ISD::SETULE: CondCode = ARMCC::LE; break;
939 case ISD::SETNE:
940 case ISD::SETUNE: CondCode = ARMCC::NE; break;
941 }
Evan Chenga8e29892007-01-19 07:51:42 +0000942}
943
Bob Wilson1f595bb2009-04-17 19:07:39 +0000944//===----------------------------------------------------------------------===//
945// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000946//===----------------------------------------------------------------------===//
947
948#include "ARMGenCallingConv.inc"
949
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000950/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
951/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000952CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000953 bool Return,
954 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000955 switch (CC) {
956 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000957 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000958 case CallingConv::C:
959 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000960 // Use target triple & subtarget features to do actual dispatch.
961 if (Subtarget->isAAPCS_ABI()) {
962 if (Subtarget->hasVFP2() &&
963 FloatABIType == FloatABI::Hard && !isVarArg)
964 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
965 else
966 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
967 } else
968 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000969 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000970 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000971 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000972 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000973 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000974 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000975 }
976}
977
Dan Gohman98ca4f22009-08-05 01:29:28 +0000978/// LowerCallResult - Lower the result values of a call into the
979/// appropriate copies out of appropriate physical registers.
980SDValue
981ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000982 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000983 const SmallVectorImpl<ISD::InputArg> &Ins,
984 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000985 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000986
Bob Wilson1f595bb2009-04-17 19:07:39 +0000987 // Assign locations to each value returned by this call.
988 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000989 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000990 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000991 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000992 CCAssignFnForNode(CallConv, /* Return*/ true,
993 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000994
995 // Copy all of the result registers out of their specified physreg.
996 for (unsigned i = 0; i != RVLocs.size(); ++i) {
997 CCValAssign VA = RVLocs[i];
998
Bob Wilson80915242009-04-25 00:33:20 +0000999 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001000 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001001 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001002 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001003 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001004 Chain = Lo.getValue(1);
1005 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001006 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001007 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001008 InFlag);
1009 Chain = Hi.getValue(1);
1010 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001011 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001012
Owen Anderson825b72b2009-08-11 20:47:22 +00001013 if (VA.getLocVT() == MVT::v2f64) {
1014 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1015 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1016 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001017
1018 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001019 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001020 Chain = Lo.getValue(1);
1021 InFlag = Lo.getValue(2);
1022 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001023 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001024 Chain = Hi.getValue(1);
1025 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001026 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001027 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1028 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001029 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001030 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001031 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1032 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001033 Chain = Val.getValue(1);
1034 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001035 }
Bob Wilson80915242009-04-25 00:33:20 +00001036
1037 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001038 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001039 case CCValAssign::Full: break;
1040 case CCValAssign::BCvt:
1041 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
1042 break;
1043 }
1044
Dan Gohman98ca4f22009-08-05 01:29:28 +00001045 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001046 }
1047
Dan Gohman98ca4f22009-08-05 01:29:28 +00001048 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001049}
1050
1051/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1052/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +00001053/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +00001054/// a byval function parameter.
1055/// Sometimes what we are copying is the end of a larger object, the part that
1056/// does not fit in registers.
1057static SDValue
1058CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
1059 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1060 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001061 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001062 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001063 /*isVolatile=*/false, /*AlwaysInline=*/false,
Chris Lattnere72f2022010-09-21 05:40:29 +00001064 MachinePointerInfo(0), MachinePointerInfo(0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001065}
1066
Bob Wilsondee46d72009-04-17 20:35:10 +00001067/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001068SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001069ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1070 SDValue StackPtr, SDValue Arg,
1071 DebugLoc dl, SelectionDAG &DAG,
1072 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001073 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001074 unsigned LocMemOffset = VA.getLocMemOffset();
1075 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1076 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001077 if (Flags.isByVal())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001078 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001079
Bob Wilson1f595bb2009-04-17 19:07:39 +00001080 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001081 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +00001082 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001083}
1084
Dan Gohman98ca4f22009-08-05 01:29:28 +00001085void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001086 SDValue Chain, SDValue &Arg,
1087 RegsToPassVector &RegsToPass,
1088 CCValAssign &VA, CCValAssign &NextVA,
1089 SDValue &StackPtr,
1090 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001091 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001092
Jim Grosbache5165492009-11-09 00:11:35 +00001093 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001094 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001095 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1096
1097 if (NextVA.isRegLoc())
1098 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1099 else {
1100 assert(NextVA.isMemLoc());
1101 if (StackPtr.getNode() == 0)
1102 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1103
Dan Gohman98ca4f22009-08-05 01:29:28 +00001104 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1105 dl, DAG, NextVA,
1106 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001107 }
1108}
1109
Dan Gohman98ca4f22009-08-05 01:29:28 +00001110/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001111/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1112/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001113SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001114ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001115 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001116 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001117 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001118 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001119 const SmallVectorImpl<ISD::InputArg> &Ins,
1120 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001121 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001122 MachineFunction &MF = DAG.getMachineFunction();
1123 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1124 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +00001125 // Temporarily disable tail calls so things don't break.
1126 if (!EnableARMTailCalls)
1127 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001128 if (isTailCall) {
1129 // Check if it's really possible to do a tail call.
1130 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1131 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001132 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001133 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1134 // detected sibcalls.
1135 if (isTailCall) {
1136 ++NumTailCalls;
1137 IsSibCall = true;
1138 }
1139 }
Evan Chenga8e29892007-01-19 07:51:42 +00001140
Bob Wilson1f595bb2009-04-17 19:07:39 +00001141 // Analyze operands of the call, assigning locations to each operand.
1142 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001143 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1144 *DAG.getContext());
1145 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001146 CCAssignFnForNode(CallConv, /* Return*/ false,
1147 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001148
Bob Wilson1f595bb2009-04-17 19:07:39 +00001149 // Get a count of how many bytes are to be pushed on the stack.
1150 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001151
Dale Johannesen51e28e62010-06-03 21:09:53 +00001152 // For tail calls, memory operands are available in our caller's stack.
1153 if (IsSibCall)
1154 NumBytes = 0;
1155
Evan Chenga8e29892007-01-19 07:51:42 +00001156 // Adjust the stack pointer for the new arguments...
1157 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001158 if (!IsSibCall)
1159 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001160
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001161 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001162
Bob Wilson5bafff32009-06-22 23:27:02 +00001163 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001164 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001165
Bob Wilson1f595bb2009-04-17 19:07:39 +00001166 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001167 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001168 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1169 i != e;
1170 ++i, ++realArgIdx) {
1171 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001172 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001173 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001174
Bob Wilson1f595bb2009-04-17 19:07:39 +00001175 // Promote the value if needed.
1176 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001177 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001178 case CCValAssign::Full: break;
1179 case CCValAssign::SExt:
1180 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1181 break;
1182 case CCValAssign::ZExt:
1183 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1184 break;
1185 case CCValAssign::AExt:
1186 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1187 break;
1188 case CCValAssign::BCvt:
1189 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1190 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001191 }
1192
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001193 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001194 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001195 if (VA.getLocVT() == MVT::v2f64) {
1196 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1197 DAG.getConstant(0, MVT::i32));
1198 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1199 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001200
Dan Gohman98ca4f22009-08-05 01:29:28 +00001201 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001202 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1203
1204 VA = ArgLocs[++i]; // skip ahead to next loc
1205 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001206 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001207 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1208 } else {
1209 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001210
Dan Gohman98ca4f22009-08-05 01:29:28 +00001211 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1212 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001213 }
1214 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001215 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001216 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001217 }
1218 } else if (VA.isRegLoc()) {
1219 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001220 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001221 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001222
Dan Gohman98ca4f22009-08-05 01:29:28 +00001223 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1224 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001225 }
Evan Chenga8e29892007-01-19 07:51:42 +00001226 }
1227
1228 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001229 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001230 &MemOpChains[0], MemOpChains.size());
1231
1232 // Build a sequence of copy-to-reg nodes chained together with token chain
1233 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001234 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001235 // Tail call byval lowering might overwrite argument registers so in case of
1236 // tail call optimization the copies to registers are lowered later.
1237 if (!isTailCall)
1238 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1239 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1240 RegsToPass[i].second, InFlag);
1241 InFlag = Chain.getValue(1);
1242 }
Evan Chenga8e29892007-01-19 07:51:42 +00001243
Dale Johannesen51e28e62010-06-03 21:09:53 +00001244 // For tail calls lower the arguments to the 'real' stack slot.
1245 if (isTailCall) {
1246 // Force all the incoming stack arguments to be loaded from the stack
1247 // before any new outgoing arguments are stored to the stack, because the
1248 // outgoing stack slots may alias the incoming argument stack slots, and
1249 // the alias isn't otherwise explicit. This is slightly more conservative
1250 // than necessary, because it means that each store effectively depends
1251 // on every argument instead of just those arguments it would clobber.
1252
1253 // Do not flag preceeding copytoreg stuff together with the following stuff.
1254 InFlag = SDValue();
1255 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1256 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1257 RegsToPass[i].second, InFlag);
1258 InFlag = Chain.getValue(1);
1259 }
1260 InFlag =SDValue();
1261 }
1262
Bill Wendling056292f2008-09-16 21:48:12 +00001263 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1264 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1265 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001266 bool isDirect = false;
1267 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001268 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001269 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001270
1271 if (EnableARMLongCalls) {
1272 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1273 && "long-calls with non-static relocation model!");
1274 // Handle a global address or an external symbol. If it's not one of
1275 // those, the target's already in a register, so we don't need to do
1276 // anything extra.
1277 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001278 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001279 // Create a constant pool entry for the callee address
1280 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1281 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1282 ARMPCLabelIndex,
1283 ARMCP::CPValue, 0);
1284 // Get the address of the callee into a register
1285 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1286 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1287 Callee = DAG.getLoad(getPointerTy(), dl,
1288 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001289 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001290 false, false, 0);
1291 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1292 const char *Sym = S->getSymbol();
1293
1294 // Create a constant pool entry for the callee address
1295 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1296 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1297 Sym, ARMPCLabelIndex, 0);
1298 // Get the address of the callee into a register
1299 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1300 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1301 Callee = DAG.getLoad(getPointerTy(), dl,
1302 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001303 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001304 false, false, 0);
1305 }
1306 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001307 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001308 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001309 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001310 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001311 getTargetMachine().getRelocationModel() != Reloc::Static;
1312 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001313 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001314 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001315 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001316 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001317 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001318 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001319 ARMPCLabelIndex,
1320 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001321 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001322 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001323 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001324 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001325 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001326 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001327 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001328 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001329 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001330 } else {
1331 // On ELF targets for PIC code, direct calls should go through the PLT
1332 unsigned OpFlags = 0;
1333 if (Subtarget->isTargetELF() &&
1334 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1335 OpFlags = ARMII::MO_PLT;
1336 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1337 }
Bill Wendling056292f2008-09-16 21:48:12 +00001338 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001339 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001340 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001341 getTargetMachine().getRelocationModel() != Reloc::Static;
1342 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001343 // tBX takes a register source operand.
1344 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001345 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001346 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001347 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001348 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001349 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001350 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001351 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001352 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001353 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001354 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001355 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001356 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001357 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001358 } else {
1359 unsigned OpFlags = 0;
1360 // On ELF targets for PIC code, direct calls should go through the PLT
1361 if (Subtarget->isTargetELF() &&
1362 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1363 OpFlags = ARMII::MO_PLT;
1364 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1365 }
Evan Chenga8e29892007-01-19 07:51:42 +00001366 }
1367
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001368 // FIXME: handle tail calls differently.
1369 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001370 if (Subtarget->isThumb()) {
1371 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001372 CallOpc = ARMISD::CALL_NOLINK;
1373 else
1374 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1375 } else {
1376 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001377 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1378 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001379 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001380
Dan Gohman475871a2008-07-27 21:46:04 +00001381 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001382 Ops.push_back(Chain);
1383 Ops.push_back(Callee);
1384
1385 // Add argument registers to the end of the list so that they are known live
1386 // into the call.
1387 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1388 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1389 RegsToPass[i].second.getValueType()));
1390
Gabor Greifba36cb52008-08-28 21:40:38 +00001391 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001392 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001393
1394 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001395 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001396 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001397
Duncan Sands4bdcb612008-07-02 17:40:58 +00001398 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001399 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001400 InFlag = Chain.getValue(1);
1401
Chris Lattnere563bbc2008-10-11 22:08:30 +00001402 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1403 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001404 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001405 InFlag = Chain.getValue(1);
1406
Bob Wilson1f595bb2009-04-17 19:07:39 +00001407 // Handle result values, copying them out of physregs into vregs that we
1408 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001409 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1410 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001411}
1412
Dale Johannesen51e28e62010-06-03 21:09:53 +00001413/// MatchingStackOffset - Return true if the given stack call argument is
1414/// already available in the same position (relatively) of the caller's
1415/// incoming argument stack.
1416static
1417bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1418 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1419 const ARMInstrInfo *TII) {
1420 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1421 int FI = INT_MAX;
1422 if (Arg.getOpcode() == ISD::CopyFromReg) {
1423 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1424 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1425 return false;
1426 MachineInstr *Def = MRI->getVRegDef(VR);
1427 if (!Def)
1428 return false;
1429 if (!Flags.isByVal()) {
1430 if (!TII->isLoadFromStackSlot(Def, FI))
1431 return false;
1432 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001433 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001434 }
1435 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1436 if (Flags.isByVal())
1437 // ByVal argument is passed in as a pointer but it's now being
1438 // dereferenced. e.g.
1439 // define @foo(%struct.X* %A) {
1440 // tail call @bar(%struct.X* byval %A)
1441 // }
1442 return false;
1443 SDValue Ptr = Ld->getBasePtr();
1444 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1445 if (!FINode)
1446 return false;
1447 FI = FINode->getIndex();
1448 } else
1449 return false;
1450
1451 assert(FI != INT_MAX);
1452 if (!MFI->isFixedObjectIndex(FI))
1453 return false;
1454 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1455}
1456
1457/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1458/// for tail call optimization. Targets which want to do tail call
1459/// optimization should implement this function.
1460bool
1461ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1462 CallingConv::ID CalleeCC,
1463 bool isVarArg,
1464 bool isCalleeStructRet,
1465 bool isCallerStructRet,
1466 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001467 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001468 const SmallVectorImpl<ISD::InputArg> &Ins,
1469 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001470 const Function *CallerF = DAG.getMachineFunction().getFunction();
1471 CallingConv::ID CallerCC = CallerF->getCallingConv();
1472 bool CCMatch = CallerCC == CalleeCC;
1473
1474 // Look for obvious safe cases to perform tail call optimization that do not
1475 // require ABI changes. This is what gcc calls sibcall.
1476
Jim Grosbach7616b642010-06-16 23:45:49 +00001477 // Do not sibcall optimize vararg calls unless the call site is not passing
1478 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001479 if (isVarArg && !Outs.empty())
1480 return false;
1481
1482 // Also avoid sibcall optimization if either caller or callee uses struct
1483 // return semantics.
1484 if (isCalleeStructRet || isCallerStructRet)
1485 return false;
1486
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001487 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001488 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001489 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1490 // LR. This means if we need to reload LR, it takes an extra instructions,
1491 // which outweighs the value of the tail call; but here we don't know yet
1492 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001493 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001494 // emitEpilogue if LR is used.
Evan Cheng0110ac62010-06-19 01:01:32 +00001495 if (Subtarget->isThumb1Only())
1496 return false;
1497
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001498 // For the moment, we can only do this to functions defined in this
1499 // compilation, or to indirect calls. A Thumb B to an ARM function,
1500 // or vice versa, is not easily fixed up in the linker unlike BL.
1501 // (We could do this by loading the address of the callee into a register;
1502 // that is an extra instruction over the direct call and burns a register
1503 // as well, so is not likely to be a win.)
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001504
1505 // It might be safe to remove this restriction on non-Darwin.
1506
1507 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1508 // but we need to make sure there are enough registers; the only valid
1509 // registers are the 4 used for parameters. We don't currently do this
1510 // case.
Evan Cheng0110ac62010-06-19 01:01:32 +00001511 if (isa<ExternalSymbolSDNode>(Callee))
1512 return false;
1513
1514 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001515 const GlobalValue *GV = G->getGlobal();
1516 if (GV->isDeclaration() || GV->isWeakForLinker())
Evan Cheng0110ac62010-06-19 01:01:32 +00001517 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001518 }
1519
Dale Johannesen51e28e62010-06-03 21:09:53 +00001520 // If the calling conventions do not match, then we'd better make sure the
1521 // results are returned in the same way as what the caller expects.
1522 if (!CCMatch) {
1523 SmallVector<CCValAssign, 16> RVLocs1;
1524 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1525 RVLocs1, *DAG.getContext());
1526 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1527
1528 SmallVector<CCValAssign, 16> RVLocs2;
1529 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1530 RVLocs2, *DAG.getContext());
1531 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1532
1533 if (RVLocs1.size() != RVLocs2.size())
1534 return false;
1535 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1536 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1537 return false;
1538 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1539 return false;
1540 if (RVLocs1[i].isRegLoc()) {
1541 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1542 return false;
1543 } else {
1544 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1545 return false;
1546 }
1547 }
1548 }
1549
1550 // If the callee takes no arguments then go on to check the results of the
1551 // call.
1552 if (!Outs.empty()) {
1553 // Check if stack adjustment is needed. For now, do not do this if any
1554 // argument is passed on the stack.
1555 SmallVector<CCValAssign, 16> ArgLocs;
1556 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1557 ArgLocs, *DAG.getContext());
1558 CCInfo.AnalyzeCallOperands(Outs,
1559 CCAssignFnForNode(CalleeCC, false, isVarArg));
1560 if (CCInfo.getNextStackOffset()) {
1561 MachineFunction &MF = DAG.getMachineFunction();
1562
1563 // Check if the arguments are already laid out in the right way as
1564 // the caller's fixed stack objects.
1565 MachineFrameInfo *MFI = MF.getFrameInfo();
1566 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1567 const ARMInstrInfo *TII =
1568 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001569 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1570 i != e;
1571 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001572 CCValAssign &VA = ArgLocs[i];
1573 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001574 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001575 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001576 if (VA.getLocInfo() == CCValAssign::Indirect)
1577 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001578 if (VA.needsCustom()) {
1579 // f64 and vector types are split into multiple registers or
1580 // register/stack-slot combinations. The types will not match
1581 // the registers; give up on memory f64 refs until we figure
1582 // out what to do about this.
1583 if (!VA.isRegLoc())
1584 return false;
1585 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001586 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001587 if (RegVT == MVT::v2f64) {
1588 if (!ArgLocs[++i].isRegLoc())
1589 return false;
1590 if (!ArgLocs[++i].isRegLoc())
1591 return false;
1592 }
1593 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001594 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1595 MFI, MRI, TII))
1596 return false;
1597 }
1598 }
1599 }
1600 }
1601
1602 return true;
1603}
1604
Dan Gohman98ca4f22009-08-05 01:29:28 +00001605SDValue
1606ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001607 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001608 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001609 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001610 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001611
Bob Wilsondee46d72009-04-17 20:35:10 +00001612 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001613 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001614
Bob Wilsondee46d72009-04-17 20:35:10 +00001615 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001616 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1617 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001618
Dan Gohman98ca4f22009-08-05 01:29:28 +00001619 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001620 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1621 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001622
1623 // If this is the first return lowered for this function, add
1624 // the regs to the liveout set for the function.
1625 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1626 for (unsigned i = 0; i != RVLocs.size(); ++i)
1627 if (RVLocs[i].isRegLoc())
1628 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001629 }
1630
Bob Wilson1f595bb2009-04-17 19:07:39 +00001631 SDValue Flag;
1632
1633 // Copy the result values into the output registers.
1634 for (unsigned i = 0, realRVLocIdx = 0;
1635 i != RVLocs.size();
1636 ++i, ++realRVLocIdx) {
1637 CCValAssign &VA = RVLocs[i];
1638 assert(VA.isRegLoc() && "Can only return in registers!");
1639
Dan Gohmanc9403652010-07-07 15:54:55 +00001640 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001641
1642 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001643 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001644 case CCValAssign::Full: break;
1645 case CCValAssign::BCvt:
1646 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1647 break;
1648 }
1649
Bob Wilson1f595bb2009-04-17 19:07:39 +00001650 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001651 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001652 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001653 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1654 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001655 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001656 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001657
1658 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1659 Flag = Chain.getValue(1);
1660 VA = RVLocs[++i]; // skip ahead to next loc
1661 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1662 HalfGPRs.getValue(1), Flag);
1663 Flag = Chain.getValue(1);
1664 VA = RVLocs[++i]; // skip ahead to next loc
1665
1666 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001667 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1668 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001669 }
1670 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1671 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001672 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001673 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001674 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001675 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001676 VA = RVLocs[++i]; // skip ahead to next loc
1677 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1678 Flag);
1679 } else
1680 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1681
Bob Wilsondee46d72009-04-17 20:35:10 +00001682 // Guarantee that all emitted copies are
1683 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001684 Flag = Chain.getValue(1);
1685 }
1686
1687 SDValue result;
1688 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001689 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001690 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001691 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001692
1693 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001694}
1695
Bob Wilsonb62d2572009-11-03 00:02:05 +00001696// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1697// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1698// one of the above mentioned nodes. It has to be wrapped because otherwise
1699// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1700// be used to form addressing mode. These wrapped nodes will be selected
1701// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001702static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001703 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001704 // FIXME there is no actual debug info here
1705 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001706 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001707 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001708 if (CP->isMachineConstantPoolEntry())
1709 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1710 CP->getAlignment());
1711 else
1712 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1713 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001714 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001715}
1716
Jim Grosbache1102ca2010-07-19 17:20:38 +00001717unsigned ARMTargetLowering::getJumpTableEncoding() const {
1718 return MachineJumpTableInfo::EK_Inline;
1719}
1720
Dan Gohmand858e902010-04-17 15:26:15 +00001721SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1722 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001723 MachineFunction &MF = DAG.getMachineFunction();
1724 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1725 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001726 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001727 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001728 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001729 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1730 SDValue CPAddr;
1731 if (RelocM == Reloc::Static) {
1732 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1733 } else {
1734 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001735 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001736 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1737 ARMCP::CPBlockAddress,
1738 PCAdj);
1739 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1740 }
1741 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1742 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001743 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001744 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001745 if (RelocM == Reloc::Static)
1746 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001747 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001748 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001749}
1750
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001751// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001752SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001753ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001754 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001755 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001756 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001757 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001758 MachineFunction &MF = DAG.getMachineFunction();
1759 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1760 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001761 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001762 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001763 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001764 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001765 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001766 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001767 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001768 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001769 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001770
Evan Chenge7e0d622009-11-06 22:24:13 +00001771 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001772 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001773
1774 // call __tls_get_addr.
1775 ArgListTy Args;
1776 ArgListEntry Entry;
1777 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001778 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001779 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001780 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001781 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001782 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1783 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001784 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001785 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001786 return CallResult.first;
1787}
1788
1789// Lower ISD::GlobalTLSAddress using the "initial exec" or
1790// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001791SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001792ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001793 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001794 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001795 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001796 SDValue Offset;
1797 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001798 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001799 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001800 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001801
Chris Lattner4fb63d02009-07-15 04:12:33 +00001802 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001803 MachineFunction &MF = DAG.getMachineFunction();
1804 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1805 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1806 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001807 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1808 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001809 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001810 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001811 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001812 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001813 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001814 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001815 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001816 Chain = Offset.getValue(1);
1817
Evan Chenge7e0d622009-11-06 22:24:13 +00001818 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001819 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001820
Evan Cheng9eda6892009-10-31 03:39:36 +00001821 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001822 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001823 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001824 } else {
1825 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001826 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001827 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001828 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001829 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001830 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001831 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001832 }
1833
1834 // The address of the thread local variable is the add of the thread
1835 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001836 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001837}
1838
Dan Gohman475871a2008-07-27 21:46:04 +00001839SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001840ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001841 // TODO: implement the "local dynamic" model
1842 assert(Subtarget->isTargetELF() &&
1843 "TLS not implemented for non-ELF targets");
1844 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1845 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1846 // otherwise use the "Local Exec" TLS Model
1847 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1848 return LowerToTLSGeneralDynamicModel(GA, DAG);
1849 else
1850 return LowerToTLSExecModels(GA, DAG);
1851}
1852
Dan Gohman475871a2008-07-27 21:46:04 +00001853SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001854 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001855 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001856 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001857 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001858 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1859 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001860 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001861 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001862 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001863 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001864 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001865 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001866 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001867 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001868 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001869 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001870 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001871 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001872 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001873 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001874 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001875 return Result;
1876 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001877 // If we have T2 ops, we can materialize the address directly via movt/movw
1878 // pair. This is always cheaper.
1879 if (Subtarget->useMovt()) {
1880 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001881 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001882 } else {
1883 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1884 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1885 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001886 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001887 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001888 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001889 }
1890}
1891
Dan Gohman475871a2008-07-27 21:46:04 +00001892SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001893 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001894 MachineFunction &MF = DAG.getMachineFunction();
1895 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1896 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001897 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001898 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001899 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001900 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001901 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001902 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001903 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001904 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001905 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001906 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1907 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001908 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001909 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001910 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001911 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001912
Evan Cheng9eda6892009-10-31 03:39:36 +00001913 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001914 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001915 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001916 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001917
1918 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001919 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001920 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001921 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001922
Evan Cheng63476a82009-09-03 07:04:02 +00001923 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001924 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
David Greene1b58cab2010-02-15 16:55:24 +00001925 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001926
1927 return Result;
1928}
1929
Dan Gohman475871a2008-07-27 21:46:04 +00001930SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001931 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001932 assert(Subtarget->isTargetELF() &&
1933 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001934 MachineFunction &MF = DAG.getMachineFunction();
1935 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1936 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001937 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001938 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001939 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001940 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1941 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001942 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001943 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001944 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001945 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001946 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001947 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001948 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001949 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001950}
1951
Jim Grosbach0e0da732009-05-12 23:59:14 +00001952SDValue
Jim Grosbache4ad3872010-10-19 23:27:08 +00001953ARMTargetLowering::LowerEH_SJLJ_DISPATCHSETUP(SDValue Op, SelectionDAG &DAG)
1954 const {
1955 DebugLoc dl = Op.getDebugLoc();
1956 return DAG.getNode(ARMISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
1957 Op.getOperand(0), Op.getOperand(1));
1958}
1959
1960SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001961ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1962 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001963 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001964 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1965 Op.getOperand(1), Val);
1966}
1967
1968SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001969ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1970 DebugLoc dl = Op.getDebugLoc();
1971 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1972 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1973}
1974
1975SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001976ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001977 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001978 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001979 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001980 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001981 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001982 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001983 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001984 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1985 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001986 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001987 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001988 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1989 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001990 EVT PtrVT = getPointerTy();
1991 DebugLoc dl = Op.getDebugLoc();
1992 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1993 SDValue CPAddr;
1994 unsigned PCAdj = (RelocM != Reloc::PIC_)
1995 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001996 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001997 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1998 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001999 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002000 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002001 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00002002 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002003 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002004 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002005
2006 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002007 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002008 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2009 }
2010 return Result;
2011 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002012 }
2013}
2014
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002015static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002016 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00002017 DebugLoc dl = Op.getDebugLoc();
2018 SDValue Op5 = Op.getOperand(5);
Jim Grosbach3728e962009-12-10 00:11:09 +00002019 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
Evan Cheng11db0682010-08-11 06:22:01 +00002020 // Some subtargets which have dmb and dsb instructions can handle barriers
2021 // directly. Some ARMv6 cpus can support them with the help of mcr
2022 // instruction. Thumb1 and pre-v6 ARM mode use a libcall instead and should
Jim Grosbachc73993b2010-06-17 01:37:00 +00002023 // never get here.
2024 unsigned Opc = isDeviceBarrier ? ARMISD::SYNCBARRIER : ARMISD::MEMBARRIER;
Evan Cheng11db0682010-08-11 06:22:01 +00002025 if (Subtarget->hasDataBarrier())
Jim Grosbachc73993b2010-06-17 01:37:00 +00002026 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0));
Evan Cheng11db0682010-08-11 06:22:01 +00002027 else {
2028 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb1Only() &&
2029 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Jim Grosbachc73993b2010-06-17 01:37:00 +00002030 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0),
2031 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002032 }
Jim Grosbach3728e962009-12-10 00:11:09 +00002033}
2034
Dan Gohman1e93df62010-04-17 14:41:14 +00002035static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2036 MachineFunction &MF = DAG.getMachineFunction();
2037 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2038
Evan Chenga8e29892007-01-19 07:51:42 +00002039 // vastart just stores the address of the VarArgsFrameIndex slot into the
2040 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002041 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002042 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002043 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002044 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002045 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2046 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002047}
2048
Dan Gohman475871a2008-07-27 21:46:04 +00002049SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002050ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2051 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002052 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002053 MachineFunction &MF = DAG.getMachineFunction();
2054 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2055
2056 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002057 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002058 RC = ARM::tGPRRegisterClass;
2059 else
2060 RC = ARM::GPRRegisterClass;
2061
2062 // Transform the arguments stored in physical registers into virtual ones.
Jim Grosbach4725ca72010-09-08 03:54:02 +00002063 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002064 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002065
2066 SDValue ArgValue2;
2067 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002068 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002069 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002070
2071 // Create load node to retrieve arguments from the stack.
2072 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002073 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002074 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002075 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002076 } else {
2077 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002078 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002079 }
2080
Jim Grosbache5165492009-11-09 00:11:35 +00002081 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002082}
2083
2084SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002085ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002086 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002087 const SmallVectorImpl<ISD::InputArg>
2088 &Ins,
2089 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002090 SmallVectorImpl<SDValue> &InVals)
2091 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002092
Bob Wilson1f595bb2009-04-17 19:07:39 +00002093 MachineFunction &MF = DAG.getMachineFunction();
2094 MachineFrameInfo *MFI = MF.getFrameInfo();
2095
Bob Wilson1f595bb2009-04-17 19:07:39 +00002096 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2097
2098 // Assign locations to all of the incoming arguments.
2099 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002100 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2101 *DAG.getContext());
2102 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002103 CCAssignFnForNode(CallConv, /* Return*/ false,
2104 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002105
2106 SmallVector<SDValue, 16> ArgValues;
2107
2108 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2109 CCValAssign &VA = ArgLocs[i];
2110
Bob Wilsondee46d72009-04-17 20:35:10 +00002111 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002112 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002113 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002114
Bob Wilson5bafff32009-06-22 23:27:02 +00002115 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002116 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002117 // f64 and vector types are split up into multiple registers or
2118 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002119 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002120 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002121 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002122 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002123 SDValue ArgValue2;
2124 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002125 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002126 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2127 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002128 MachinePointerInfo::getFixedStack(FI),
Bob Wilson6a234f02010-04-13 22:03:22 +00002129 false, false, 0);
2130 } else {
2131 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2132 Chain, DAG, dl);
2133 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002134 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2135 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002136 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002137 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002138 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2139 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002140 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002141
Bob Wilson5bafff32009-06-22 23:27:02 +00002142 } else {
2143 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002144
Owen Anderson825b72b2009-08-11 20:47:22 +00002145 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002146 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002147 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002148 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002149 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002150 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002151 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002152 RC = (AFI->isThumb1OnlyFunction() ?
2153 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002154 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002155 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002156
2157 // Transform the arguments in physical registers into virtual ones.
2158 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002159 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002160 }
2161
2162 // If this is an 8 or 16-bit value, it is really passed promoted
2163 // to 32 bits. Insert an assert[sz]ext to capture this, then
2164 // truncate to the right size.
2165 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002166 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002167 case CCValAssign::Full: break;
2168 case CCValAssign::BCvt:
2169 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
2170 break;
2171 case CCValAssign::SExt:
2172 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2173 DAG.getValueType(VA.getValVT()));
2174 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2175 break;
2176 case CCValAssign::ZExt:
2177 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2178 DAG.getValueType(VA.getValVT()));
2179 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2180 break;
2181 }
2182
Dan Gohman98ca4f22009-08-05 01:29:28 +00002183 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002184
2185 } else { // VA.isRegLoc()
2186
2187 // sanity check
2188 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002189 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002190
2191 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002192 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002193
Bob Wilsondee46d72009-04-17 20:35:10 +00002194 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002195 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002196 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002197 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002198 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002199 }
2200 }
2201
2202 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002203 if (isVarArg) {
2204 static const unsigned GPRArgRegs[] = {
2205 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2206 };
2207
Bob Wilsondee46d72009-04-17 20:35:10 +00002208 unsigned NumGPRs = CCInfo.getFirstUnallocated
2209 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002210
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002211 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2212 unsigned VARegSize = (4 - NumGPRs) * 4;
2213 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002214 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002215 if (VARegSaveSize) {
2216 // If this function is vararg, store any remaining integer argument regs
2217 // to their spots on the stack so that they may be loaded by deferencing
2218 // the result of va_next.
2219 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002220 AFI->setVarArgsFrameIndex(
2221 MFI->CreateFixedObject(VARegSaveSize,
2222 ArgOffset + VARegSaveSize - VARegSize,
Jim Grosbachfd529062010-10-15 18:34:47 +00002223 false));
Dan Gohman1e93df62010-04-17 14:41:14 +00002224 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2225 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002226
Dan Gohman475871a2008-07-27 21:46:04 +00002227 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002228 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002229 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002230 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002231 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002232 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002233 RC = ARM::GPRRegisterClass;
2234
Bob Wilson998e1252009-04-20 18:36:57 +00002235 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002236 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002237 SDValue Store =
2238 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002239 MachinePointerInfo::getFixedStack(AFI->getVarArgsFrameIndex()),
2240 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002241 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002242 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002243 DAG.getConstant(4, getPointerTy()));
2244 }
2245 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002246 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002247 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002248 } else
2249 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002250 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002251 }
2252
Dan Gohman98ca4f22009-08-05 01:29:28 +00002253 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002254}
2255
2256/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002257static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002258 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002259 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002260 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002261 // Maybe this has already been legalized into the constant pool?
2262 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002263 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002264 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002265 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002266 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002267 }
2268 }
2269 return false;
2270}
2271
Evan Chenga8e29892007-01-19 07:51:42 +00002272/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2273/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002274SDValue
2275ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002276 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002277 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002278 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002279 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002280 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002281 // Constant does not fit, try adjusting it by one?
2282 switch (CC) {
2283 default: break;
2284 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002285 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002286 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002287 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002288 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002289 }
2290 break;
2291 case ISD::SETULT:
2292 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002293 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002294 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002295 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002296 }
2297 break;
2298 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002299 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002300 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002301 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002302 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002303 }
2304 break;
2305 case ISD::SETULE:
2306 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002307 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002308 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002309 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002310 }
2311 break;
2312 }
2313 }
2314 }
2315
2316 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002317 ARMISD::NodeType CompareType;
2318 switch (CondCode) {
2319 default:
2320 CompareType = ARMISD::CMP;
2321 break;
2322 case ARMCC::EQ:
2323 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002324 // Uses only Z Flag
2325 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002326 break;
2327 }
Evan Cheng218977b2010-07-13 19:27:42 +00002328 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002329 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002330}
2331
2332/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002333SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002334ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002335 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002336 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002337 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002338 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002339 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002340 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2341 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002342}
2343
Bill Wendlingde2b1512010-08-11 08:43:16 +00002344SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2345 SDValue Cond = Op.getOperand(0);
2346 SDValue SelectTrue = Op.getOperand(1);
2347 SDValue SelectFalse = Op.getOperand(2);
2348 DebugLoc dl = Op.getDebugLoc();
2349
2350 // Convert:
2351 //
2352 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2353 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2354 //
2355 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2356 const ConstantSDNode *CMOVTrue =
2357 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2358 const ConstantSDNode *CMOVFalse =
2359 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2360
2361 if (CMOVTrue && CMOVFalse) {
2362 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2363 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2364
2365 SDValue True;
2366 SDValue False;
2367 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2368 True = SelectTrue;
2369 False = SelectFalse;
2370 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2371 True = SelectFalse;
2372 False = SelectTrue;
2373 }
2374
2375 if (True.getNode() && False.getNode()) {
2376 EVT VT = Cond.getValueType();
2377 SDValue ARMcc = Cond.getOperand(2);
2378 SDValue CCR = Cond.getOperand(3);
2379 SDValue Cmp = Cond.getOperand(4);
2380 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
2381 }
2382 }
2383 }
2384
2385 return DAG.getSelectCC(dl, Cond,
2386 DAG.getConstant(0, Cond.getValueType()),
2387 SelectTrue, SelectFalse, ISD::SETNE);
2388}
2389
Dan Gohmand858e902010-04-17 15:26:15 +00002390SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002391 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002392 SDValue LHS = Op.getOperand(0);
2393 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002394 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002395 SDValue TrueVal = Op.getOperand(2);
2396 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002397 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002398
Owen Anderson825b72b2009-08-11 20:47:22 +00002399 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002400 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002401 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002402 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2403 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002404 }
2405
2406 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002407 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002408
Evan Cheng218977b2010-07-13 19:27:42 +00002409 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2410 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002411 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002412 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002413 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002414 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002415 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002416 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002417 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002418 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002419 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002420 }
2421 return Result;
2422}
2423
Evan Cheng218977b2010-07-13 19:27:42 +00002424/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2425/// to morph to an integer compare sequence.
2426static bool canChangeToInt(SDValue Op, bool &SeenZero,
2427 const ARMSubtarget *Subtarget) {
2428 SDNode *N = Op.getNode();
2429 if (!N->hasOneUse())
2430 // Otherwise it requires moving the value from fp to integer registers.
2431 return false;
2432 if (!N->getNumValues())
2433 return false;
2434 EVT VT = Op.getValueType();
2435 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2436 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2437 // vmrs are very slow, e.g. cortex-a8.
2438 return false;
2439
2440 if (isFloatingPointZero(Op)) {
2441 SeenZero = true;
2442 return true;
2443 }
2444 return ISD::isNormalLoad(N);
2445}
2446
2447static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2448 if (isFloatingPointZero(Op))
2449 return DAG.getConstant(0, MVT::i32);
2450
2451 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2452 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002453 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002454 Ld->isVolatile(), Ld->isNonTemporal(),
2455 Ld->getAlignment());
2456
2457 llvm_unreachable("Unknown VFP cmp argument!");
2458}
2459
2460static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2461 SDValue &RetVal1, SDValue &RetVal2) {
2462 if (isFloatingPointZero(Op)) {
2463 RetVal1 = DAG.getConstant(0, MVT::i32);
2464 RetVal2 = DAG.getConstant(0, MVT::i32);
2465 return;
2466 }
2467
2468 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2469 SDValue Ptr = Ld->getBasePtr();
2470 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2471 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002472 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002473 Ld->isVolatile(), Ld->isNonTemporal(),
2474 Ld->getAlignment());
2475
2476 EVT PtrType = Ptr.getValueType();
2477 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2478 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2479 PtrType, Ptr, DAG.getConstant(4, PtrType));
2480 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2481 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002482 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00002483 Ld->isVolatile(), Ld->isNonTemporal(),
2484 NewAlign);
2485 return;
2486 }
2487
2488 llvm_unreachable("Unknown VFP cmp argument!");
2489}
2490
2491/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2492/// f32 and even f64 comparisons to integer ones.
2493SDValue
2494ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2495 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002496 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002497 SDValue LHS = Op.getOperand(2);
2498 SDValue RHS = Op.getOperand(3);
2499 SDValue Dest = Op.getOperand(4);
2500 DebugLoc dl = Op.getDebugLoc();
2501
2502 bool SeenZero = false;
2503 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2504 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002505 // If one of the operand is zero, it's safe to ignore the NaN case since
2506 // we only care about equality comparisons.
2507 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002508 // If unsafe fp math optimization is enabled and there are no othter uses of
2509 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2510 // to an integer comparison.
2511 if (CC == ISD::SETOEQ)
2512 CC = ISD::SETEQ;
2513 else if (CC == ISD::SETUNE)
2514 CC = ISD::SETNE;
2515
2516 SDValue ARMcc;
2517 if (LHS.getValueType() == MVT::f32) {
2518 LHS = bitcastf32Toi32(LHS, DAG);
2519 RHS = bitcastf32Toi32(RHS, DAG);
2520 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2521 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2522 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2523 Chain, Dest, ARMcc, CCR, Cmp);
2524 }
2525
2526 SDValue LHS1, LHS2;
2527 SDValue RHS1, RHS2;
2528 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2529 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2530 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2531 ARMcc = DAG.getConstant(CondCode, MVT::i32);
2532 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
2533 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2534 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2535 }
2536
2537 return SDValue();
2538}
2539
2540SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2541 SDValue Chain = Op.getOperand(0);
2542 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2543 SDValue LHS = Op.getOperand(2);
2544 SDValue RHS = Op.getOperand(3);
2545 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002546 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002547
Owen Anderson825b72b2009-08-11 20:47:22 +00002548 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002549 SDValue ARMcc;
2550 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002551 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002552 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002553 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002554 }
2555
Owen Anderson825b72b2009-08-11 20:47:22 +00002556 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002557
2558 if (UnsafeFPMath &&
2559 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2560 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2561 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2562 if (Result.getNode())
2563 return Result;
2564 }
2565
Evan Chenga8e29892007-01-19 07:51:42 +00002566 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002567 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002568
Evan Cheng218977b2010-07-13 19:27:42 +00002569 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2570 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002571 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2572 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng218977b2010-07-13 19:27:42 +00002573 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002574 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002575 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002576 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2577 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002578 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002579 }
2580 return Res;
2581}
2582
Dan Gohmand858e902010-04-17 15:26:15 +00002583SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002584 SDValue Chain = Op.getOperand(0);
2585 SDValue Table = Op.getOperand(1);
2586 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002587 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002588
Owen Andersone50ed302009-08-10 22:56:29 +00002589 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002590 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2591 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002592 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002593 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002594 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002595 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2596 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002597 if (Subtarget->isThumb2()) {
2598 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2599 // which does another jump to the destination. This also makes it easier
2600 // to translate it to TBB / TBH later.
2601 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002602 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002603 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002604 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002605 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002606 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002607 MachinePointerInfo::getJumpTable(),
David Greene1b58cab2010-02-15 16:55:24 +00002608 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002609 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002610 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002611 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002612 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002613 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002614 MachinePointerInfo::getJumpTable(), false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002615 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002616 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002617 }
Evan Chenga8e29892007-01-19 07:51:42 +00002618}
2619
Bob Wilson76a312b2010-03-19 22:51:32 +00002620static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2621 DebugLoc dl = Op.getDebugLoc();
2622 unsigned Opc;
2623
2624 switch (Op.getOpcode()) {
2625 default:
2626 assert(0 && "Invalid opcode!");
2627 case ISD::FP_TO_SINT:
2628 Opc = ARMISD::FTOSI;
2629 break;
2630 case ISD::FP_TO_UINT:
2631 Opc = ARMISD::FTOUI;
2632 break;
2633 }
2634 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2635 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2636}
2637
2638static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2639 EVT VT = Op.getValueType();
2640 DebugLoc dl = Op.getDebugLoc();
2641 unsigned Opc;
2642
2643 switch (Op.getOpcode()) {
2644 default:
2645 assert(0 && "Invalid opcode!");
2646 case ISD::SINT_TO_FP:
2647 Opc = ARMISD::SITOF;
2648 break;
2649 case ISD::UINT_TO_FP:
2650 Opc = ARMISD::UITOF;
2651 break;
2652 }
2653
2654 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2655 return DAG.getNode(Opc, dl, VT, Op);
2656}
2657
Evan Cheng515fe3a2010-07-08 02:08:50 +00002658SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002659 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002660 SDValue Tmp0 = Op.getOperand(0);
2661 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002662 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002663 EVT VT = Op.getValueType();
2664 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002665 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Evan Cheng218977b2010-07-13 19:27:42 +00002666 SDValue ARMcc = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002667 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
Evan Cheng218977b2010-07-13 19:27:42 +00002668 SDValue Cmp = getVFPCmp(Tmp1, FP0, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002669 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002670 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002671}
2672
Evan Cheng2457f2c2010-05-22 01:47:14 +00002673SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2674 MachineFunction &MF = DAG.getMachineFunction();
2675 MachineFrameInfo *MFI = MF.getFrameInfo();
2676 MFI->setReturnAddressIsTaken(true);
2677
2678 EVT VT = Op.getValueType();
2679 DebugLoc dl = Op.getDebugLoc();
2680 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2681 if (Depth) {
2682 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2683 SDValue Offset = DAG.getConstant(4, MVT::i32);
2684 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2685 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002686 MachinePointerInfo(), false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002687 }
2688
2689 // Return LR, which contains the return address. Mark it an implicit live-in.
Jim Grosbachc2723a52010-07-23 23:50:35 +00002690 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00002691 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2692}
2693
Dan Gohmand858e902010-04-17 15:26:15 +00002694SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002695 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2696 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002697
Owen Andersone50ed302009-08-10 22:56:29 +00002698 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002699 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2700 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002701 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002702 ? ARM::R7 : ARM::R11;
2703 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2704 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002705 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
2706 MachinePointerInfo(),
David Greene1b58cab2010-02-15 16:55:24 +00002707 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002708 return FrameAddr;
2709}
2710
Bob Wilson9f3f0612010-04-17 05:30:19 +00002711/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2712/// expand a bit convert where either the source or destination type is i64 to
2713/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2714/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2715/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002716static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002717 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2718 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002719 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002720
Bob Wilson9f3f0612010-04-17 05:30:19 +00002721 // This function is only supposed to be called for i64 types, either as the
2722 // source or destination of the bit convert.
2723 EVT SrcVT = Op.getValueType();
2724 EVT DstVT = N->getValueType(0);
2725 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2726 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002727
Bob Wilson9f3f0612010-04-17 05:30:19 +00002728 // Turn i64->f64 into VMOVDRR.
2729 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002730 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2731 DAG.getConstant(0, MVT::i32));
2732 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2733 DAG.getConstant(1, MVT::i32));
Bob Wilson1114f562010-06-11 22:45:25 +00002734 return DAG.getNode(ISD::BIT_CONVERT, dl, DstVT,
2735 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002736 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002737
Jim Grosbache5165492009-11-09 00:11:35 +00002738 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002739 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2740 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2741 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2742 // Merge the pieces into a single i64 value.
2743 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2744 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002745
Bob Wilson9f3f0612010-04-17 05:30:19 +00002746 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002747}
2748
Bob Wilson5bafff32009-06-22 23:27:02 +00002749/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002750/// Zero vectors are used to represent vector negation and in those cases
2751/// will be implemented with the NEON VNEG instruction. However, VNEG does
2752/// not support i64 elements, so sometimes the zero vectors will need to be
2753/// explicitly constructed. Regardless, use a canonical VMOV to create the
2754/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002755static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002756 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00002757 // The canonical modified immediate encoding of a zero vector is....0!
2758 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
2759 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
2760 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
2761 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00002762}
2763
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002764/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2765/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002766SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2767 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002768 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2769 EVT VT = Op.getValueType();
2770 unsigned VTBits = VT.getSizeInBits();
2771 DebugLoc dl = Op.getDebugLoc();
2772 SDValue ShOpLo = Op.getOperand(0);
2773 SDValue ShOpHi = Op.getOperand(1);
2774 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002775 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002776 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002777
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002778 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2779
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002780 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2781 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2782 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2783 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2784 DAG.getConstant(VTBits, MVT::i32));
2785 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2786 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002787 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002788
2789 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2790 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002791 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002792 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002793 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002794 CCR, Cmp);
2795
2796 SDValue Ops[2] = { Lo, Hi };
2797 return DAG.getMergeValues(Ops, 2, dl);
2798}
2799
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002800/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2801/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002802SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2803 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002804 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2805 EVT VT = Op.getValueType();
2806 unsigned VTBits = VT.getSizeInBits();
2807 DebugLoc dl = Op.getDebugLoc();
2808 SDValue ShOpLo = Op.getOperand(0);
2809 SDValue ShOpHi = Op.getOperand(1);
2810 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002811 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002812
2813 assert(Op.getOpcode() == ISD::SHL_PARTS);
2814 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2815 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2816 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2817 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2818 DAG.getConstant(VTBits, MVT::i32));
2819 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2820 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2821
2822 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2823 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2824 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002825 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002826 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002827 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002828 CCR, Cmp);
2829
2830 SDValue Ops[2] = { Lo, Hi };
2831 return DAG.getMergeValues(Ops, 2, dl);
2832}
2833
Jim Grosbach4725ca72010-09-08 03:54:02 +00002834SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00002835 SelectionDAG &DAG) const {
2836 // The rounding mode is in bits 23:22 of the FPSCR.
2837 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
2838 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
2839 // so that the shift + and get folded into a bitfield extract.
2840 DebugLoc dl = Op.getDebugLoc();
2841 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
2842 DAG.getConstant(Intrinsic::arm_get_fpscr,
2843 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002844 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00002845 DAG.getConstant(1U << 22, MVT::i32));
2846 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
2847 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002848 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00002849 DAG.getConstant(3, MVT::i32));
2850}
2851
Jim Grosbach3482c802010-01-18 19:58:49 +00002852static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2853 const ARMSubtarget *ST) {
2854 EVT VT = N->getValueType(0);
2855 DebugLoc dl = N->getDebugLoc();
2856
2857 if (!ST->hasV6T2Ops())
2858 return SDValue();
2859
2860 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2861 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2862}
2863
Bob Wilson5bafff32009-06-22 23:27:02 +00002864static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2865 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002866 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002867 DebugLoc dl = N->getDebugLoc();
2868
2869 // Lower vector shifts on NEON to use VSHL.
2870 if (VT.isVector()) {
2871 assert(ST->hasNEON() && "unexpected vector shift");
2872
2873 // Left shifts translate directly to the vshiftu intrinsic.
2874 if (N->getOpcode() == ISD::SHL)
2875 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002876 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002877 N->getOperand(0), N->getOperand(1));
2878
2879 assert((N->getOpcode() == ISD::SRA ||
2880 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2881
2882 // NEON uses the same intrinsics for both left and right shifts. For
2883 // right shifts, the shift amounts are negative, so negate the vector of
2884 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002885 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002886 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2887 getZeroVector(ShiftVT, DAG, dl),
2888 N->getOperand(1));
2889 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2890 Intrinsic::arm_neon_vshifts :
2891 Intrinsic::arm_neon_vshiftu);
2892 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002893 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002894 N->getOperand(0), NegatedCount);
2895 }
2896
Eli Friedmance392eb2009-08-22 03:13:10 +00002897 // We can get here for a node like i32 = ISD::SHL i32, i64
2898 if (VT != MVT::i64)
2899 return SDValue();
2900
2901 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002902 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002903
Chris Lattner27a6c732007-11-24 07:07:01 +00002904 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2905 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002906 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002907 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002908
Chris Lattner27a6c732007-11-24 07:07:01 +00002909 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002910 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002911
Chris Lattner27a6c732007-11-24 07:07:01 +00002912 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002913 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002914 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002915 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002916 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002917
Chris Lattner27a6c732007-11-24 07:07:01 +00002918 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2919 // captures the result into a carry flag.
2920 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002921 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002922
Chris Lattner27a6c732007-11-24 07:07:01 +00002923 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002924 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002925
Chris Lattner27a6c732007-11-24 07:07:01 +00002926 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002927 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002928}
2929
Bob Wilson5bafff32009-06-22 23:27:02 +00002930static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2931 SDValue TmpOp0, TmpOp1;
2932 bool Invert = false;
2933 bool Swap = false;
2934 unsigned Opc = 0;
2935
2936 SDValue Op0 = Op.getOperand(0);
2937 SDValue Op1 = Op.getOperand(1);
2938 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002939 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002940 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2941 DebugLoc dl = Op.getDebugLoc();
2942
2943 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2944 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002945 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002946 case ISD::SETUNE:
2947 case ISD::SETNE: Invert = true; // Fallthrough
2948 case ISD::SETOEQ:
2949 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2950 case ISD::SETOLT:
2951 case ISD::SETLT: Swap = true; // Fallthrough
2952 case ISD::SETOGT:
2953 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2954 case ISD::SETOLE:
2955 case ISD::SETLE: Swap = true; // Fallthrough
2956 case ISD::SETOGE:
2957 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2958 case ISD::SETUGE: Swap = true; // Fallthrough
2959 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2960 case ISD::SETUGT: Swap = true; // Fallthrough
2961 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2962 case ISD::SETUEQ: Invert = true; // Fallthrough
2963 case ISD::SETONE:
2964 // Expand this to (OLT | OGT).
2965 TmpOp0 = Op0;
2966 TmpOp1 = Op1;
2967 Opc = ISD::OR;
2968 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2969 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2970 break;
2971 case ISD::SETUO: Invert = true; // Fallthrough
2972 case ISD::SETO:
2973 // Expand this to (OLT | OGE).
2974 TmpOp0 = Op0;
2975 TmpOp1 = Op1;
2976 Opc = ISD::OR;
2977 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2978 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2979 break;
2980 }
2981 } else {
2982 // Integer comparisons.
2983 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002984 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002985 case ISD::SETNE: Invert = true;
2986 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2987 case ISD::SETLT: Swap = true;
2988 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2989 case ISD::SETLE: Swap = true;
2990 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2991 case ISD::SETULT: Swap = true;
2992 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2993 case ISD::SETULE: Swap = true;
2994 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2995 }
2996
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002997 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002998 if (Opc == ARMISD::VCEQ) {
2999
3000 SDValue AndOp;
3001 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3002 AndOp = Op0;
3003 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
3004 AndOp = Op1;
3005
3006 // Ignore bitconvert.
3007 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
3008 AndOp = AndOp.getOperand(0);
3009
3010 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3011 Opc = ARMISD::VTST;
3012 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
3013 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
3014 Invert = !Invert;
3015 }
3016 }
3017 }
3018
3019 if (Swap)
3020 std::swap(Op0, Op1);
3021
3022 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3023
3024 if (Invert)
3025 Result = DAG.getNOT(dl, Result, VT);
3026
3027 return Result;
3028}
3029
Bob Wilsond3c42842010-06-14 22:19:57 +00003030/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3031/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003032/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003033static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3034 unsigned SplatBitSize, SelectionDAG &DAG,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003035 EVT &VT, bool is128Bits, bool isVMOV) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003036 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003037
Bob Wilson827b2102010-06-15 19:05:35 +00003038 // SplatBitSize is set to the smallest size that splats the vector, so a
3039 // zero vector will always have SplatBitSize == 8. However, NEON modified
3040 // immediate instructions others than VMOV do not support the 8-bit encoding
3041 // of a zero vector, and the default encoding of zero is supposed to be the
3042 // 32-bit version.
3043 if (SplatBits == 0)
3044 SplatBitSize = 32;
3045
Bob Wilson5bafff32009-06-22 23:27:02 +00003046 switch (SplatBitSize) {
3047 case 8:
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003048 if (!isVMOV)
3049 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003050 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003051 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003052 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003053 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003054 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003055 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003056
3057 case 16:
3058 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003059 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003060 if ((SplatBits & ~0xff) == 0) {
3061 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003062 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003063 Imm = SplatBits;
3064 break;
3065 }
3066 if ((SplatBits & ~0xff00) == 0) {
3067 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003068 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003069 Imm = SplatBits >> 8;
3070 break;
3071 }
3072 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003073
3074 case 32:
3075 // NEON's 32-bit VMOV supports splat values where:
3076 // * only one byte is nonzero, or
3077 // * the least significant byte is 0xff and the second byte is nonzero, or
3078 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003079 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003080 if ((SplatBits & ~0xff) == 0) {
3081 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003082 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003083 Imm = SplatBits;
3084 break;
3085 }
3086 if ((SplatBits & ~0xff00) == 0) {
3087 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003088 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003089 Imm = SplatBits >> 8;
3090 break;
3091 }
3092 if ((SplatBits & ~0xff0000) == 0) {
3093 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003094 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003095 Imm = SplatBits >> 16;
3096 break;
3097 }
3098 if ((SplatBits & ~0xff000000) == 0) {
3099 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003100 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003101 Imm = SplatBits >> 24;
3102 break;
3103 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003104
3105 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003106 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3107 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003108 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003109 Imm = SplatBits >> 8;
3110 SplatBits |= 0xff;
3111 break;
3112 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003113
3114 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003115 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3116 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003117 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003118 Imm = SplatBits >> 16;
3119 SplatBits |= 0xffff;
3120 break;
3121 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003122
3123 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3124 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3125 // VMOV.I32. A (very) minor optimization would be to replicate the value
3126 // and fall through here to test for a valid 64-bit splat. But, then the
3127 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003128 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003129
3130 case 64: {
Bob Wilson827b2102010-06-15 19:05:35 +00003131 if (!isVMOV)
3132 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003133 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003134 uint64_t BitMask = 0xff;
3135 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003136 unsigned ImmMask = 1;
3137 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003138 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003139 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003140 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003141 Imm |= ImmMask;
3142 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003143 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003144 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003145 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003146 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003147 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003148 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003149 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003150 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003151 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003152 break;
3153 }
3154
Bob Wilson1a913ed2010-06-11 21:34:50 +00003155 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003156 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003157 return SDValue();
3158 }
3159
Bob Wilsoncba270d2010-07-13 21:16:48 +00003160 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3161 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003162}
3163
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003164static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3165 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003166 unsigned NumElts = VT.getVectorNumElements();
3167 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003168
3169 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3170 if (M[0] < 0)
3171 return false;
3172
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003173 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003174
3175 // If this is a VEXT shuffle, the immediate value is the index of the first
3176 // element. The other shuffle indices must be the successive elements after
3177 // the first one.
3178 unsigned ExpectedElt = Imm;
3179 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003180 // Increment the expected index. If it wraps around, it may still be
3181 // a VEXT but the source vectors must be swapped.
3182 ExpectedElt += 1;
3183 if (ExpectedElt == NumElts * 2) {
3184 ExpectedElt = 0;
3185 ReverseVEXT = true;
3186 }
3187
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003188 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003189 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003190 return false;
3191 }
3192
3193 // Adjust the index value if the source operands will be swapped.
3194 if (ReverseVEXT)
3195 Imm -= NumElts;
3196
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003197 return true;
3198}
3199
Bob Wilson8bb9e482009-07-26 00:39:34 +00003200/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3201/// instruction with the specified blocksize. (The order of the elements
3202/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003203static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3204 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003205 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3206 "Only possible block sizes for VREV are: 16, 32, 64");
3207
Bob Wilson8bb9e482009-07-26 00:39:34 +00003208 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003209 if (EltSz == 64)
3210 return false;
3211
3212 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003213 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003214 // If the first shuffle index is UNDEF, be optimistic.
3215 if (M[0] < 0)
3216 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003217
3218 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3219 return false;
3220
3221 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003222 if (M[i] < 0) continue; // ignore UNDEF indices
3223 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003224 return false;
3225 }
3226
3227 return true;
3228}
3229
Bob Wilsonc692cb72009-08-21 20:54:19 +00003230static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3231 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003232 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3233 if (EltSz == 64)
3234 return false;
3235
Bob Wilsonc692cb72009-08-21 20:54:19 +00003236 unsigned NumElts = VT.getVectorNumElements();
3237 WhichResult = (M[0] == 0 ? 0 : 1);
3238 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003239 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3240 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003241 return false;
3242 }
3243 return true;
3244}
3245
Bob Wilson324f4f12009-12-03 06:40:55 +00003246/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3247/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3248/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3249static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3250 unsigned &WhichResult) {
3251 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3252 if (EltSz == 64)
3253 return false;
3254
3255 unsigned NumElts = VT.getVectorNumElements();
3256 WhichResult = (M[0] == 0 ? 0 : 1);
3257 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003258 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3259 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003260 return false;
3261 }
3262 return true;
3263}
3264
Bob Wilsonc692cb72009-08-21 20:54:19 +00003265static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3266 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003267 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3268 if (EltSz == 64)
3269 return false;
3270
Bob Wilsonc692cb72009-08-21 20:54:19 +00003271 unsigned NumElts = VT.getVectorNumElements();
3272 WhichResult = (M[0] == 0 ? 0 : 1);
3273 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003274 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003275 if ((unsigned) M[i] != 2 * i + WhichResult)
3276 return false;
3277 }
3278
3279 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003280 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003281 return false;
3282
3283 return true;
3284}
3285
Bob Wilson324f4f12009-12-03 06:40:55 +00003286/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3287/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3288/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3289static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3290 unsigned &WhichResult) {
3291 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3292 if (EltSz == 64)
3293 return false;
3294
3295 unsigned Half = VT.getVectorNumElements() / 2;
3296 WhichResult = (M[0] == 0 ? 0 : 1);
3297 for (unsigned j = 0; j != 2; ++j) {
3298 unsigned Idx = WhichResult;
3299 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003300 int MIdx = M[i + j * Half];
3301 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003302 return false;
3303 Idx += 2;
3304 }
3305 }
3306
3307 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3308 if (VT.is64BitVector() && EltSz == 32)
3309 return false;
3310
3311 return true;
3312}
3313
Bob Wilsonc692cb72009-08-21 20:54:19 +00003314static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3315 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003316 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3317 if (EltSz == 64)
3318 return false;
3319
Bob Wilsonc692cb72009-08-21 20:54:19 +00003320 unsigned NumElts = VT.getVectorNumElements();
3321 WhichResult = (M[0] == 0 ? 0 : 1);
3322 unsigned Idx = WhichResult * NumElts / 2;
3323 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003324 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3325 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003326 return false;
3327 Idx += 1;
3328 }
3329
3330 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003331 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003332 return false;
3333
3334 return true;
3335}
3336
Bob Wilson324f4f12009-12-03 06:40:55 +00003337/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3338/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3339/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3340static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3341 unsigned &WhichResult) {
3342 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3343 if (EltSz == 64)
3344 return false;
3345
3346 unsigned NumElts = VT.getVectorNumElements();
3347 WhichResult = (M[0] == 0 ? 0 : 1);
3348 unsigned Idx = WhichResult * NumElts / 2;
3349 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003350 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3351 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003352 return false;
3353 Idx += 1;
3354 }
3355
3356 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3357 if (VT.is64BitVector() && EltSz == 32)
3358 return false;
3359
3360 return true;
3361}
3362
Dale Johannesenf630c712010-07-29 20:10:08 +00003363// If N is an integer constant that can be moved into a register in one
3364// instruction, return an SDValue of such a constant (will become a MOV
3365// instruction). Otherwise return null.
3366static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3367 const ARMSubtarget *ST, DebugLoc dl) {
3368 uint64_t Val;
3369 if (!isa<ConstantSDNode>(N))
3370 return SDValue();
3371 Val = cast<ConstantSDNode>(N)->getZExtValue();
3372
3373 if (ST->isThumb1Only()) {
3374 if (Val <= 255 || ~Val <= 255)
3375 return DAG.getConstant(Val, MVT::i32);
3376 } else {
3377 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3378 return DAG.getConstant(Val, MVT::i32);
3379 }
3380 return SDValue();
3381}
3382
Bob Wilson5bafff32009-06-22 23:27:02 +00003383// If this is a case we can't handle, return null and let the default
3384// expansion code take care of it.
Jim Grosbach4725ca72010-09-08 03:54:02 +00003385static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
Dale Johannesenf630c712010-07-29 20:10:08 +00003386 const ARMSubtarget *ST) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003387 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003388 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003389 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003390
3391 APInt SplatBits, SplatUndef;
3392 unsigned SplatBitSize;
3393 bool HasAnyUndefs;
3394 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003395 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003396 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003397 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003398 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003399 SplatUndef.getZExtValue(), SplatBitSize,
3400 DAG, VmovVT, VT.is128BitVector(), true);
3401 if (Val.getNode()) {
3402 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
3403 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3404 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003405
3406 // Try an immediate VMVN.
3407 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3408 ((1LL << SplatBitSize) - 1));
3409 Val = isNEONModifiedImm(NegatedImm,
3410 SplatUndef.getZExtValue(), SplatBitSize,
3411 DAG, VmovVT, VT.is128BitVector(), false);
3412 if (Val.getNode()) {
3413 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
3414 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3415 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003416 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003417 }
3418
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003419 // Scan through the operands to see if only one value is used.
3420 unsigned NumElts = VT.getVectorNumElements();
3421 bool isOnlyLowElement = true;
3422 bool usesOnlyOneValue = true;
3423 bool isConstant = true;
3424 SDValue Value;
3425 for (unsigned i = 0; i < NumElts; ++i) {
3426 SDValue V = Op.getOperand(i);
3427 if (V.getOpcode() == ISD::UNDEF)
3428 continue;
3429 if (i > 0)
3430 isOnlyLowElement = false;
3431 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3432 isConstant = false;
3433
3434 if (!Value.getNode())
3435 Value = V;
3436 else if (V != Value)
3437 usesOnlyOneValue = false;
3438 }
3439
3440 if (!Value.getNode())
3441 return DAG.getUNDEF(VT);
3442
3443 if (isOnlyLowElement)
3444 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3445
Dale Johannesenf630c712010-07-29 20:10:08 +00003446 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3447
Dale Johannesen575cd142010-10-19 20:00:17 +00003448 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3449 // i32 and try again.
3450 if (usesOnlyOneValue && EltSize <= 32) {
3451 if (!isConstant)
3452 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3453 if (VT.getVectorElementType().isFloatingPoint()) {
3454 SmallVector<SDValue, 8> Ops;
3455 for (unsigned i = 0; i < NumElts; ++i)
3456 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
3457 Op.getOperand(i)));
3458 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &Ops[0],
3459 NumElts);
3460 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3461 LowerBUILD_VECTOR(Val, DAG, ST));
Dale Johannesenf630c712010-07-29 20:10:08 +00003462 }
Dale Johannesen575cd142010-10-19 20:00:17 +00003463 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3464 if (Val.getNode())
3465 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003466 }
3467
3468 // If all elements are constants and the case above didn't get hit, fall back
3469 // to the default expansion, which will generate a load from the constant
3470 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003471 if (isConstant)
3472 return SDValue();
3473
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003474 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003475 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3476 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003477 if (EltSize >= 32) {
3478 // Do the expansion with floating-point types, since that is what the VFP
3479 // registers are defined to use, and since i64 is not legal.
3480 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3481 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003482 SmallVector<SDValue, 8> Ops;
3483 for (unsigned i = 0; i < NumElts; ++i)
3484 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, EltVT, Op.getOperand(i)));
3485 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003486 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003487 }
3488
3489 return SDValue();
3490}
3491
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003492/// isShuffleMaskLegal - Targets can use this to indicate that they only
3493/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3494/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3495/// are assumed to be legal.
3496bool
3497ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3498 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003499 if (VT.getVectorNumElements() == 4 &&
3500 (VT.is128BitVector() || VT.is64BitVector())) {
3501 unsigned PFIndexes[4];
3502 for (unsigned i = 0; i != 4; ++i) {
3503 if (M[i] < 0)
3504 PFIndexes[i] = 8;
3505 else
3506 PFIndexes[i] = M[i];
3507 }
3508
3509 // Compute the index in the perfect shuffle table.
3510 unsigned PFTableIndex =
3511 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3512 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3513 unsigned Cost = (PFEntry >> 30);
3514
3515 if (Cost <= 4)
3516 return true;
3517 }
3518
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003519 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003520 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003521
Bob Wilson53dd2452010-06-07 23:53:38 +00003522 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3523 return (EltSize >= 32 ||
3524 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003525 isVREVMask(M, VT, 64) ||
3526 isVREVMask(M, VT, 32) ||
3527 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003528 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3529 isVTRNMask(M, VT, WhichResult) ||
3530 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003531 isVZIPMask(M, VT, WhichResult) ||
3532 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3533 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3534 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003535}
3536
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003537/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3538/// the specified operations to build the shuffle.
3539static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3540 SDValue RHS, SelectionDAG &DAG,
3541 DebugLoc dl) {
3542 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3543 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3544 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3545
3546 enum {
3547 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3548 OP_VREV,
3549 OP_VDUP0,
3550 OP_VDUP1,
3551 OP_VDUP2,
3552 OP_VDUP3,
3553 OP_VEXT1,
3554 OP_VEXT2,
3555 OP_VEXT3,
3556 OP_VUZPL, // VUZP, left result
3557 OP_VUZPR, // VUZP, right result
3558 OP_VZIPL, // VZIP, left result
3559 OP_VZIPR, // VZIP, right result
3560 OP_VTRNL, // VTRN, left result
3561 OP_VTRNR // VTRN, right result
3562 };
3563
3564 if (OpNum == OP_COPY) {
3565 if (LHSID == (1*9+2)*9+3) return LHS;
3566 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3567 return RHS;
3568 }
3569
3570 SDValue OpLHS, OpRHS;
3571 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3572 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3573 EVT VT = OpLHS.getValueType();
3574
3575 switch (OpNum) {
3576 default: llvm_unreachable("Unknown shuffle opcode!");
3577 case OP_VREV:
3578 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3579 case OP_VDUP0:
3580 case OP_VDUP1:
3581 case OP_VDUP2:
3582 case OP_VDUP3:
3583 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003584 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003585 case OP_VEXT1:
3586 case OP_VEXT2:
3587 case OP_VEXT3:
3588 return DAG.getNode(ARMISD::VEXT, dl, VT,
3589 OpLHS, OpRHS,
3590 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3591 case OP_VUZPL:
3592 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003593 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003594 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3595 case OP_VZIPL:
3596 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003597 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003598 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3599 case OP_VTRNL:
3600 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003601 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3602 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003603 }
3604}
3605
Bob Wilson5bafff32009-06-22 23:27:02 +00003606static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003607 SDValue V1 = Op.getOperand(0);
3608 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003609 DebugLoc dl = Op.getDebugLoc();
3610 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003611 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003612 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003613
Bob Wilson28865062009-08-13 02:13:04 +00003614 // Convert shuffles that are directly supported on NEON to target-specific
3615 // DAG nodes, instead of keeping them as shuffles and matching them again
3616 // during code selection. This is more efficient and avoids the possibility
3617 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003618 // FIXME: floating-point vectors should be canonicalized to integer vectors
3619 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003620 SVN->getMask(ShuffleMask);
3621
Bob Wilson53dd2452010-06-07 23:53:38 +00003622 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3623 if (EltSize <= 32) {
3624 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3625 int Lane = SVN->getSplatIndex();
3626 // If this is undef splat, generate it via "just" vdup, if possible.
3627 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003628
Bob Wilson53dd2452010-06-07 23:53:38 +00003629 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3630 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3631 }
3632 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3633 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003634 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003635
3636 bool ReverseVEXT;
3637 unsigned Imm;
3638 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3639 if (ReverseVEXT)
3640 std::swap(V1, V2);
3641 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3642 DAG.getConstant(Imm, MVT::i32));
3643 }
3644
3645 if (isVREVMask(ShuffleMask, VT, 64))
3646 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3647 if (isVREVMask(ShuffleMask, VT, 32))
3648 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3649 if (isVREVMask(ShuffleMask, VT, 16))
3650 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3651
3652 // Check for Neon shuffles that modify both input vectors in place.
3653 // If both results are used, i.e., if there are two shuffles with the same
3654 // source operands and with masks corresponding to both results of one of
3655 // these operations, DAG memoization will ensure that a single node is
3656 // used for both shuffles.
3657 unsigned WhichResult;
3658 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3659 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3660 V1, V2).getValue(WhichResult);
3661 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3662 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3663 V1, V2).getValue(WhichResult);
3664 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3665 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3666 V1, V2).getValue(WhichResult);
3667
3668 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3669 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3670 V1, V1).getValue(WhichResult);
3671 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3672 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3673 V1, V1).getValue(WhichResult);
3674 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3675 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3676 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003677 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003678
Bob Wilsonc692cb72009-08-21 20:54:19 +00003679 // If the shuffle is not directly supported and it has 4 elements, use
3680 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003681 unsigned NumElts = VT.getVectorNumElements();
3682 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003683 unsigned PFIndexes[4];
3684 for (unsigned i = 0; i != 4; ++i) {
3685 if (ShuffleMask[i] < 0)
3686 PFIndexes[i] = 8;
3687 else
3688 PFIndexes[i] = ShuffleMask[i];
3689 }
3690
3691 // Compute the index in the perfect shuffle table.
3692 unsigned PFTableIndex =
3693 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003694 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3695 unsigned Cost = (PFEntry >> 30);
3696
3697 if (Cost <= 4)
3698 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3699 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003700
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003701 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003702 if (EltSize >= 32) {
3703 // Do the expansion with floating-point types, since that is what the VFP
3704 // registers are defined to use, and since i64 is not legal.
3705 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3706 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
3707 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V1);
3708 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003709 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003710 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003711 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003712 Ops.push_back(DAG.getUNDEF(EltVT));
3713 else
3714 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3715 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3716 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3717 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003718 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003719 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilson63b88452010-05-20 18:39:53 +00003720 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
3721 }
3722
Bob Wilson22cac0d2009-08-14 05:16:33 +00003723 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003724}
3725
Bob Wilson5bafff32009-06-22 23:27:02 +00003726static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003727 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003728 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003729 SDValue Vec = Op.getOperand(0);
3730 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003731 assert(VT == MVT::i32 &&
3732 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3733 "unexpected type for custom-lowering vector extract");
3734 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003735}
3736
Bob Wilsona6d65862009-08-03 20:36:38 +00003737static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3738 // The only time a CONCAT_VECTORS operation can have legal types is when
3739 // two 64-bit vectors are concatenated to a 128-bit vector.
3740 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3741 "unexpected CONCAT_VECTORS");
3742 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003743 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003744 SDValue Op0 = Op.getOperand(0);
3745 SDValue Op1 = Op.getOperand(1);
3746 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003747 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3748 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003749 DAG.getIntPtrConstant(0));
3750 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003751 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3752 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003753 DAG.getIntPtrConstant(1));
3754 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003755}
3756
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003757/// SkipExtension - For a node that is either a SIGN_EXTEND, ZERO_EXTEND, or
3758/// an extending load, return the unextended value.
3759static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
3760 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
3761 return N->getOperand(0);
3762 LoadSDNode *LD = cast<LoadSDNode>(N);
3763 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003764 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003765 LD->isNonTemporal(), LD->getAlignment());
3766}
3767
3768static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
3769 // Multiplications are only custom-lowered for 128-bit vectors so that
3770 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
3771 EVT VT = Op.getValueType();
3772 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
3773 SDNode *N0 = Op.getOperand(0).getNode();
3774 SDNode *N1 = Op.getOperand(1).getNode();
3775 unsigned NewOpc = 0;
3776 if ((N0->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N0)) &&
3777 (N1->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N1))) {
3778 NewOpc = ARMISD::VMULLs;
3779 } else if ((N0->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N0)) &&
3780 (N1->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N1))) {
3781 NewOpc = ARMISD::VMULLu;
3782 } else if (VT.getSimpleVT().SimpleTy == MVT::v2i64) {
3783 // Fall through to expand this. It is not legal.
3784 return SDValue();
3785 } else {
3786 // Other vector multiplications are legal.
3787 return Op;
3788 }
3789
3790 // Legalize to a VMULL instruction.
3791 DebugLoc DL = Op.getDebugLoc();
3792 SDValue Op0 = SkipExtension(N0, DAG);
3793 SDValue Op1 = SkipExtension(N1, DAG);
3794
3795 assert(Op0.getValueType().is64BitVector() &&
3796 Op1.getValueType().is64BitVector() &&
3797 "unexpected types for extended operands to VMULL");
3798 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
3799}
3800
Dan Gohmand858e902010-04-17 15:26:15 +00003801SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003802 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003803 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003804 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003805 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003806 case ISD::GlobalAddress:
3807 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3808 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003809 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00003810 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003811 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3812 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003813 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003814 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003815 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003816 case ISD::SINT_TO_FP:
3817 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3818 case ISD::FP_TO_SINT:
3819 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003820 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003821 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003822 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003823 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00003824 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00003825 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbache4ad3872010-10-19 23:27:08 +00003826 case ISD::EH_SJLJ_DISPATCHSETUP: return LowerEH_SJLJ_DISPATCHSETUP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003827 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3828 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003829 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003830 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003831 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003832 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003833 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003834 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003835 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003836 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003837 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00003838 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003839 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003840 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003841 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00003842 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003843 case ISD::MUL: return LowerMUL(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003844 }
Dan Gohman475871a2008-07-27 21:46:04 +00003845 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003846}
3847
Duncan Sands1607f052008-12-01 11:39:25 +00003848/// ReplaceNodeResults - Replace the results of node with an illegal result
3849/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003850void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3851 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003852 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003853 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003854 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003855 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003856 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003857 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003858 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003859 Res = ExpandBIT_CONVERT(N, DAG);
3860 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003861 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003862 case ISD::SRA:
3863 Res = LowerShift(N, DAG, Subtarget);
3864 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003865 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003866 if (Res.getNode())
3867 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003868}
Chris Lattner27a6c732007-11-24 07:07:01 +00003869
Evan Chenga8e29892007-01-19 07:51:42 +00003870//===----------------------------------------------------------------------===//
3871// ARM Scheduler Hooks
3872//===----------------------------------------------------------------------===//
3873
3874MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003875ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3876 MachineBasicBlock *BB,
3877 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003878 unsigned dest = MI->getOperand(0).getReg();
3879 unsigned ptr = MI->getOperand(1).getReg();
3880 unsigned oldval = MI->getOperand(2).getReg();
3881 unsigned newval = MI->getOperand(3).getReg();
3882 unsigned scratch = BB->getParent()->getRegInfo()
3883 .createVirtualRegister(ARM::GPRRegisterClass);
3884 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3885 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003886 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003887
3888 unsigned ldrOpc, strOpc;
3889 switch (Size) {
3890 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003891 case 1:
3892 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3893 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3894 break;
3895 case 2:
3896 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3897 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3898 break;
3899 case 4:
3900 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3901 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3902 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003903 }
3904
3905 MachineFunction *MF = BB->getParent();
3906 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3907 MachineFunction::iterator It = BB;
3908 ++It; // insert the new blocks after the current block
3909
3910 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3911 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3912 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3913 MF->insert(It, loop1MBB);
3914 MF->insert(It, loop2MBB);
3915 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003916
3917 // Transfer the remainder of BB and its successor edges to exitMBB.
3918 exitMBB->splice(exitMBB->begin(), BB,
3919 llvm::next(MachineBasicBlock::iterator(MI)),
3920 BB->end());
3921 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003922
3923 // thisMBB:
3924 // ...
3925 // fallthrough --> loop1MBB
3926 BB->addSuccessor(loop1MBB);
3927
3928 // loop1MBB:
3929 // ldrex dest, [ptr]
3930 // cmp dest, oldval
3931 // bne exitMBB
3932 BB = loop1MBB;
3933 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003934 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003935 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003936 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3937 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003938 BB->addSuccessor(loop2MBB);
3939 BB->addSuccessor(exitMBB);
3940
3941 // loop2MBB:
3942 // strex scratch, newval, [ptr]
3943 // cmp scratch, #0
3944 // bne loop1MBB
3945 BB = loop2MBB;
3946 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3947 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003948 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003949 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003950 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3951 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003952 BB->addSuccessor(loop1MBB);
3953 BB->addSuccessor(exitMBB);
3954
3955 // exitMBB:
3956 // ...
3957 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003958
Dan Gohman14152b42010-07-06 20:24:04 +00003959 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00003960
Jim Grosbach5278eb82009-12-11 01:42:04 +00003961 return BB;
3962}
3963
3964MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003965ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3966 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003967 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3968 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3969
3970 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003971 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003972 MachineFunction::iterator It = BB;
3973 ++It;
3974
3975 unsigned dest = MI->getOperand(0).getReg();
3976 unsigned ptr = MI->getOperand(1).getReg();
3977 unsigned incr = MI->getOperand(2).getReg();
3978 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003979
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003980 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003981 unsigned ldrOpc, strOpc;
3982 switch (Size) {
3983 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003984 case 1:
3985 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003986 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003987 break;
3988 case 2:
3989 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3990 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3991 break;
3992 case 4:
3993 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3994 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3995 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003996 }
3997
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003998 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3999 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4000 MF->insert(It, loopMBB);
4001 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004002
4003 // Transfer the remainder of BB and its successor edges to exitMBB.
4004 exitMBB->splice(exitMBB->begin(), BB,
4005 llvm::next(MachineBasicBlock::iterator(MI)),
4006 BB->end());
4007 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004008
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004009 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004010 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4011 unsigned scratch2 = (!BinOpcode) ? incr :
4012 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4013
4014 // thisMBB:
4015 // ...
4016 // fallthrough --> loopMBB
4017 BB->addSuccessor(loopMBB);
4018
4019 // loopMBB:
4020 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004021 // <binop> scratch2, dest, incr
4022 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00004023 // cmp scratch, #0
4024 // bne- loopMBB
4025 // fallthrough --> exitMBB
4026 BB = loopMBB;
4027 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00004028 if (BinOpcode) {
4029 // operand order needs to go the other way for NAND
4030 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
4031 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4032 addReg(incr).addReg(dest)).addReg(0);
4033 else
4034 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4035 addReg(dest).addReg(incr)).addReg(0);
4036 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00004037
4038 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
4039 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004040 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00004041 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004042 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4043 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004044
4045 BB->addSuccessor(loopMBB);
4046 BB->addSuccessor(exitMBB);
4047
4048 // exitMBB:
4049 // ...
4050 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00004051
Dan Gohman14152b42010-07-06 20:24:04 +00004052 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00004053
Jim Grosbachc3c23542009-12-14 04:22:04 +00004054 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00004055}
4056
Evan Cheng218977b2010-07-13 19:27:42 +00004057static
4058MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
4059 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
4060 E = MBB->succ_end(); I != E; ++I)
4061 if (*I != Succ)
4062 return *I;
4063 llvm_unreachable("Expecting a BB with two successors!");
4064}
4065
Jim Grosbache801dc42009-12-12 01:40:06 +00004066MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004067ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004068 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004069 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00004070 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004071 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00004072 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00004073 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00004074 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00004075 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00004076
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004077 case ARM::ATOMIC_LOAD_ADD_I8:
4078 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4079 case ARM::ATOMIC_LOAD_ADD_I16:
4080 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4081 case ARM::ATOMIC_LOAD_ADD_I32:
4082 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004083
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004084 case ARM::ATOMIC_LOAD_AND_I8:
4085 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4086 case ARM::ATOMIC_LOAD_AND_I16:
4087 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4088 case ARM::ATOMIC_LOAD_AND_I32:
4089 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004090
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004091 case ARM::ATOMIC_LOAD_OR_I8:
4092 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4093 case ARM::ATOMIC_LOAD_OR_I16:
4094 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4095 case ARM::ATOMIC_LOAD_OR_I32:
4096 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004097
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004098 case ARM::ATOMIC_LOAD_XOR_I8:
4099 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4100 case ARM::ATOMIC_LOAD_XOR_I16:
4101 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4102 case ARM::ATOMIC_LOAD_XOR_I32:
4103 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004104
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004105 case ARM::ATOMIC_LOAD_NAND_I8:
4106 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4107 case ARM::ATOMIC_LOAD_NAND_I16:
4108 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4109 case ARM::ATOMIC_LOAD_NAND_I32:
4110 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004111
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004112 case ARM::ATOMIC_LOAD_SUB_I8:
4113 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4114 case ARM::ATOMIC_LOAD_SUB_I16:
4115 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4116 case ARM::ATOMIC_LOAD_SUB_I32:
4117 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004118
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004119 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
4120 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
4121 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00004122
4123 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
4124 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
4125 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004126
Evan Cheng007ea272009-08-12 05:17:19 +00004127 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00004128 // To "insert" a SELECT_CC instruction, we actually have to insert the
4129 // diamond control-flow pattern. The incoming instruction knows the
4130 // destination vreg to set, the condition code register to branch on, the
4131 // true/false values to select between, and a branch opcode to use.
4132 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004133 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00004134 ++It;
4135
4136 // thisMBB:
4137 // ...
4138 // TrueVal = ...
4139 // cmpTY ccX, r1, r2
4140 // bCC copy1MBB
4141 // fallthrough --> copy0MBB
4142 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004143 MachineFunction *F = BB->getParent();
4144 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4145 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00004146 F->insert(It, copy0MBB);
4147 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004148
4149 // Transfer the remainder of BB and its successor edges to sinkMBB.
4150 sinkMBB->splice(sinkMBB->begin(), BB,
4151 llvm::next(MachineBasicBlock::iterator(MI)),
4152 BB->end());
4153 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4154
Dan Gohman258c58c2010-07-06 15:49:48 +00004155 BB->addSuccessor(copy0MBB);
4156 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00004157
Dan Gohman14152b42010-07-06 20:24:04 +00004158 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
4159 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
4160
Evan Chenga8e29892007-01-19 07:51:42 +00004161 // copy0MBB:
4162 // %FalseValue = ...
4163 // # fallthrough to sinkMBB
4164 BB = copy0MBB;
4165
4166 // Update machine-CFG edges
4167 BB->addSuccessor(sinkMBB);
4168
4169 // sinkMBB:
4170 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4171 // ...
4172 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004173 BuildMI(*BB, BB->begin(), dl,
4174 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00004175 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4176 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4177
Dan Gohman14152b42010-07-06 20:24:04 +00004178 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00004179 return BB;
4180 }
Evan Cheng86198642009-08-07 00:34:42 +00004181
Evan Cheng218977b2010-07-13 19:27:42 +00004182 case ARM::BCCi64:
4183 case ARM::BCCZi64: {
4184 // Compare both parts that make up the double comparison separately for
4185 // equality.
4186 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
4187
4188 unsigned LHS1 = MI->getOperand(1).getReg();
4189 unsigned LHS2 = MI->getOperand(2).getReg();
4190 if (RHSisZero) {
4191 AddDefaultPred(BuildMI(BB, dl,
4192 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4193 .addReg(LHS1).addImm(0));
4194 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4195 .addReg(LHS2).addImm(0)
4196 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4197 } else {
4198 unsigned RHS1 = MI->getOperand(3).getReg();
4199 unsigned RHS2 = MI->getOperand(4).getReg();
4200 AddDefaultPred(BuildMI(BB, dl,
4201 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4202 .addReg(LHS1).addReg(RHS1));
4203 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4204 .addReg(LHS2).addReg(RHS2)
4205 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4206 }
4207
4208 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
4209 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
4210 if (MI->getOperand(0).getImm() == ARMCC::NE)
4211 std::swap(destMBB, exitMBB);
4212
4213 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4214 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4215 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4216 .addMBB(exitMBB);
4217
4218 MI->eraseFromParent(); // The pseudo instruction is gone now.
4219 return BB;
4220 }
Evan Chenga8e29892007-01-19 07:51:42 +00004221 }
4222}
4223
4224//===----------------------------------------------------------------------===//
4225// ARM Optimization Hooks
4226//===----------------------------------------------------------------------===//
4227
Chris Lattnerd1980a52009-03-12 06:52:53 +00004228static
4229SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4230 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004231 SelectionDAG &DAG = DCI.DAG;
4232 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004233 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004234 unsigned Opc = N->getOpcode();
4235 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4236 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4237 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4238 ISD::CondCode CC = ISD::SETCC_INVALID;
4239
4240 if (isSlctCC) {
4241 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4242 } else {
4243 SDValue CCOp = Slct.getOperand(0);
4244 if (CCOp.getOpcode() == ISD::SETCC)
4245 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4246 }
4247
4248 bool DoXform = false;
4249 bool InvCC = false;
4250 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4251 "Bad input!");
4252
4253 if (LHS.getOpcode() == ISD::Constant &&
4254 cast<ConstantSDNode>(LHS)->isNullValue()) {
4255 DoXform = true;
4256 } else if (CC != ISD::SETCC_INVALID &&
4257 RHS.getOpcode() == ISD::Constant &&
4258 cast<ConstantSDNode>(RHS)->isNullValue()) {
4259 std::swap(LHS, RHS);
4260 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004261 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004262 Op0.getOperand(0).getValueType();
4263 bool isInt = OpVT.isInteger();
4264 CC = ISD::getSetCCInverse(CC, isInt);
4265
4266 if (!TLI.isCondCodeLegal(CC, OpVT))
4267 return SDValue(); // Inverse operator isn't legal.
4268
4269 DoXform = true;
4270 InvCC = true;
4271 }
4272
4273 if (DoXform) {
4274 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4275 if (isSlctCC)
4276 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4277 Slct.getOperand(0), Slct.getOperand(1), CC);
4278 SDValue CCOp = Slct.getOperand(0);
4279 if (InvCC)
4280 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4281 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4282 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4283 CCOp, OtherOp, Result);
4284 }
4285 return SDValue();
4286}
4287
Bob Wilson3d5792a2010-07-29 20:34:14 +00004288/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
4289/// operands N0 and N1. This is a helper for PerformADDCombine that is
4290/// called with the default operands, and if that fails, with commuted
4291/// operands.
4292static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
4293 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004294 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4295 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4296 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4297 if (Result.getNode()) return Result;
4298 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00004299 return SDValue();
4300}
4301
Bob Wilson3d5792a2010-07-29 20:34:14 +00004302/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4303///
4304static SDValue PerformADDCombine(SDNode *N,
4305 TargetLowering::DAGCombinerInfo &DCI) {
4306 SDValue N0 = N->getOperand(0);
4307 SDValue N1 = N->getOperand(1);
4308
4309 // First try with the default operand order.
4310 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
4311 if (Result.getNode())
4312 return Result;
4313
4314 // If that didn't work, try again with the operands commuted.
4315 return PerformADDCombineWithOperands(N, N1, N0, DCI);
4316}
4317
Chris Lattnerd1980a52009-03-12 06:52:53 +00004318/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00004319///
Chris Lattnerd1980a52009-03-12 06:52:53 +00004320static SDValue PerformSUBCombine(SDNode *N,
4321 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00004322 SDValue N0 = N->getOperand(0);
4323 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004324
Chris Lattnerd1980a52009-03-12 06:52:53 +00004325 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4326 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4327 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4328 if (Result.getNode()) return Result;
4329 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004330
Chris Lattnerd1980a52009-03-12 06:52:53 +00004331 return SDValue();
4332}
4333
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004334static SDValue PerformMULCombine(SDNode *N,
4335 TargetLowering::DAGCombinerInfo &DCI,
4336 const ARMSubtarget *Subtarget) {
4337 SelectionDAG &DAG = DCI.DAG;
4338
4339 if (Subtarget->isThumb1Only())
4340 return SDValue();
4341
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004342 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4343 return SDValue();
4344
4345 EVT VT = N->getValueType(0);
4346 if (VT != MVT::i32)
4347 return SDValue();
4348
4349 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4350 if (!C)
4351 return SDValue();
4352
4353 uint64_t MulAmt = C->getZExtValue();
4354 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4355 ShiftAmt = ShiftAmt & (32 - 1);
4356 SDValue V = N->getOperand(0);
4357 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004358
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004359 SDValue Res;
4360 MulAmt >>= ShiftAmt;
4361 if (isPowerOf2_32(MulAmt - 1)) {
4362 // (mul x, 2^N + 1) => (add (shl x, N), x)
4363 Res = DAG.getNode(ISD::ADD, DL, VT,
4364 V, DAG.getNode(ISD::SHL, DL, VT,
4365 V, DAG.getConstant(Log2_32(MulAmt-1),
4366 MVT::i32)));
4367 } else if (isPowerOf2_32(MulAmt + 1)) {
4368 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4369 Res = DAG.getNode(ISD::SUB, DL, VT,
4370 DAG.getNode(ISD::SHL, DL, VT,
4371 V, DAG.getConstant(Log2_32(MulAmt+1),
4372 MVT::i32)),
4373 V);
4374 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004375 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004376
4377 if (ShiftAmt != 0)
4378 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4379 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004380
4381 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004382 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004383 return SDValue();
4384}
4385
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004386/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
4387static SDValue PerformORCombine(SDNode *N,
4388 TargetLowering::DAGCombinerInfo &DCI,
4389 const ARMSubtarget *Subtarget) {
Jim Grosbach54238562010-07-17 03:30:54 +00004390 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
4391 // reasonable.
4392
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004393 // BFI is only available on V6T2+
4394 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
4395 return SDValue();
4396
4397 SelectionDAG &DAG = DCI.DAG;
4398 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00004399 DebugLoc DL = N->getDebugLoc();
4400 // 1) or (and A, mask), val => ARMbfi A, val, mask
4401 // iff (val & mask) == val
4402 //
4403 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4404 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
4405 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4406 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
4407 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4408 // (i.e., copy a bitfield value into another bitfield of the same width)
4409 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004410 return SDValue();
4411
4412 EVT VT = N->getValueType(0);
4413 if (VT != MVT::i32)
4414 return SDValue();
4415
Jim Grosbach54238562010-07-17 03:30:54 +00004416
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004417 // The value and the mask need to be constants so we can verify this is
4418 // actually a bitfield set. If the mask is 0xffff, we can do better
4419 // via a movt instruction, so don't use BFI in that case.
4420 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
4421 if (!C)
4422 return SDValue();
4423 unsigned Mask = C->getZExtValue();
4424 if (Mask == 0xffff)
4425 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004426 SDValue Res;
4427 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
4428 if ((C = dyn_cast<ConstantSDNode>(N1))) {
4429 unsigned Val = C->getZExtValue();
4430 if (!ARM::isBitFieldInvertedMask(Mask) || (Val & ~Mask) != Val)
4431 return SDValue();
4432 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004433
Jim Grosbach54238562010-07-17 03:30:54 +00004434 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0),
4435 DAG.getConstant(Val, MVT::i32),
4436 DAG.getConstant(Mask, MVT::i32));
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004437
Jim Grosbach54238562010-07-17 03:30:54 +00004438 // Do not add new nodes to DAG combiner worklist.
4439 DCI.CombineTo(N, Res, false);
4440 } else if (N1.getOpcode() == ISD::AND) {
4441 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4442 C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
4443 if (!C)
4444 return SDValue();
4445 unsigned Mask2 = C->getZExtValue();
4446
4447 if (ARM::isBitFieldInvertedMask(Mask) &&
4448 ARM::isBitFieldInvertedMask(~Mask2) &&
4449 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
4450 // The pack halfword instruction works better for masks that fit it,
4451 // so use that when it's available.
4452 if (Subtarget->hasT2ExtractPack() &&
4453 (Mask == 0xffff || Mask == 0xffff0000))
4454 return SDValue();
4455 // 2a
4456 unsigned lsb = CountTrailingZeros_32(Mask2);
4457 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
4458 DAG.getConstant(lsb, MVT::i32));
4459 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0), Res,
4460 DAG.getConstant(Mask, MVT::i32));
4461 // Do not add new nodes to DAG combiner worklist.
4462 DCI.CombineTo(N, Res, false);
4463 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
4464 ARM::isBitFieldInvertedMask(Mask2) &&
4465 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
4466 // The pack halfword instruction works better for masks that fit it,
4467 // so use that when it's available.
4468 if (Subtarget->hasT2ExtractPack() &&
4469 (Mask2 == 0xffff || Mask2 == 0xffff0000))
4470 return SDValue();
4471 // 2b
4472 unsigned lsb = CountTrailingZeros_32(Mask);
4473 Res = DAG.getNode(ISD::SRL, DL, VT, N0.getOperand(0),
4474 DAG.getConstant(lsb, MVT::i32));
4475 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
4476 DAG.getConstant(Mask2, MVT::i32));
4477 // Do not add new nodes to DAG combiner worklist.
4478 DCI.CombineTo(N, Res, false);
4479 }
4480 }
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004481
4482 return SDValue();
4483}
4484
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004485/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4486/// ARMISD::VMOVRRD.
4487static SDValue PerformVMOVRRDCombine(SDNode *N,
4488 TargetLowering::DAGCombinerInfo &DCI) {
4489 // vmovrrd(vmovdrr x, y) -> x,y
4490 SDValue InDouble = N->getOperand(0);
4491 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
4492 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
4493 return SDValue();
4494}
4495
4496/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
4497/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
4498static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
4499 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
4500 SDValue Op0 = N->getOperand(0);
4501 SDValue Op1 = N->getOperand(1);
4502 if (Op0.getOpcode() == ISD::BIT_CONVERT)
4503 Op0 = Op0.getOperand(0);
4504 if (Op1.getOpcode() == ISD::BIT_CONVERT)
4505 Op1 = Op1.getOperand(0);
4506 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
4507 Op0.getNode() == Op1.getNode() &&
4508 Op0.getResNo() == 0 && Op1.getResNo() == 1)
4509 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(),
4510 N->getValueType(0), Op0.getOperand(0));
4511 return SDValue();
4512}
4513
Bob Wilson75f02882010-09-17 22:59:05 +00004514/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
4515/// ISD::BUILD_VECTOR.
4516static SDValue PerformBUILD_VECTORCombine(SDNode *N, SelectionDAG &DAG) {
4517 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
4518 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
4519 // into a pair of GPRs, which is fine when the value is used as a scalar,
4520 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004521 if (N->getNumOperands() == 2)
4522 return PerformVMOVDRRCombine(N, DAG);
Bob Wilson75f02882010-09-17 22:59:05 +00004523
4524 return SDValue();
4525}
4526
Bob Wilson9e82bf12010-07-14 01:22:12 +00004527/// PerformVDUPLANECombine - Target-specific dag combine xforms for
4528/// ARMISD::VDUPLANE.
Bob Wilsonb68987e2010-09-22 22:27:30 +00004529static SDValue PerformVDUPLANECombine(SDNode *N, SelectionDAG &DAG) {
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004530 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
4531 // redundant.
Bob Wilson9e82bf12010-07-14 01:22:12 +00004532 SDValue Op = N->getOperand(0);
4533 EVT VT = N->getValueType(0);
4534
4535 // Ignore bit_converts.
4536 while (Op.getOpcode() == ISD::BIT_CONVERT)
4537 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004538 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00004539 return SDValue();
4540
4541 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
4542 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
4543 // The canonical VMOV for a zero vector uses a 32-bit element size.
4544 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4545 unsigned EltBits;
4546 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
4547 EltSize = 8;
4548 if (EltSize > VT.getVectorElementType().getSizeInBits())
4549 return SDValue();
4550
Bob Wilsonb68987e2010-09-22 22:27:30 +00004551 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00004552}
4553
Bob Wilson5bafff32009-06-22 23:27:02 +00004554/// getVShiftImm - Check if this is a valid build_vector for the immediate
4555/// operand of a vector shift operation, where all the elements of the
4556/// build_vector must have the same constant integer value.
4557static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4558 // Ignore bit_converts.
4559 while (Op.getOpcode() == ISD::BIT_CONVERT)
4560 Op = Op.getOperand(0);
4561 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4562 APInt SplatBits, SplatUndef;
4563 unsigned SplatBitSize;
4564 bool HasAnyUndefs;
4565 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4566 HasAnyUndefs, ElementBits) ||
4567 SplatBitSize > ElementBits)
4568 return false;
4569 Cnt = SplatBits.getSExtValue();
4570 return true;
4571}
4572
4573/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4574/// operand of a vector shift left operation. That value must be in the range:
4575/// 0 <= Value < ElementBits for a left shift; or
4576/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004577static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004578 assert(VT.isVector() && "vector shift count is not a vector type");
4579 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4580 if (! getVShiftImm(Op, ElementBits, Cnt))
4581 return false;
4582 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4583}
4584
4585/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4586/// operand of a vector shift right operation. For a shift opcode, the value
4587/// is positive, but for an intrinsic the value count must be negative. The
4588/// absolute value must be in the range:
4589/// 1 <= |Value| <= ElementBits for a right shift; or
4590/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004591static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004592 int64_t &Cnt) {
4593 assert(VT.isVector() && "vector shift count is not a vector type");
4594 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4595 if (! getVShiftImm(Op, ElementBits, Cnt))
4596 return false;
4597 if (isIntrinsic)
4598 Cnt = -Cnt;
4599 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4600}
4601
4602/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4603static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4604 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4605 switch (IntNo) {
4606 default:
4607 // Don't do anything for most intrinsics.
4608 break;
4609
4610 // Vector shifts: check for immediate versions and lower them.
4611 // Note: This is done during DAG combining instead of DAG legalizing because
4612 // the build_vectors for 64-bit vector element shift counts are generally
4613 // not legal, and it is hard to see their values after they get legalized to
4614 // loads from a constant pool.
4615 case Intrinsic::arm_neon_vshifts:
4616 case Intrinsic::arm_neon_vshiftu:
4617 case Intrinsic::arm_neon_vshiftls:
4618 case Intrinsic::arm_neon_vshiftlu:
4619 case Intrinsic::arm_neon_vshiftn:
4620 case Intrinsic::arm_neon_vrshifts:
4621 case Intrinsic::arm_neon_vrshiftu:
4622 case Intrinsic::arm_neon_vrshiftn:
4623 case Intrinsic::arm_neon_vqshifts:
4624 case Intrinsic::arm_neon_vqshiftu:
4625 case Intrinsic::arm_neon_vqshiftsu:
4626 case Intrinsic::arm_neon_vqshiftns:
4627 case Intrinsic::arm_neon_vqshiftnu:
4628 case Intrinsic::arm_neon_vqshiftnsu:
4629 case Intrinsic::arm_neon_vqrshiftns:
4630 case Intrinsic::arm_neon_vqrshiftnu:
4631 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004632 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004633 int64_t Cnt;
4634 unsigned VShiftOpc = 0;
4635
4636 switch (IntNo) {
4637 case Intrinsic::arm_neon_vshifts:
4638 case Intrinsic::arm_neon_vshiftu:
4639 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4640 VShiftOpc = ARMISD::VSHL;
4641 break;
4642 }
4643 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4644 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4645 ARMISD::VSHRs : ARMISD::VSHRu);
4646 break;
4647 }
4648 return SDValue();
4649
4650 case Intrinsic::arm_neon_vshiftls:
4651 case Intrinsic::arm_neon_vshiftlu:
4652 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4653 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004654 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004655
4656 case Intrinsic::arm_neon_vrshifts:
4657 case Intrinsic::arm_neon_vrshiftu:
4658 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4659 break;
4660 return SDValue();
4661
4662 case Intrinsic::arm_neon_vqshifts:
4663 case Intrinsic::arm_neon_vqshiftu:
4664 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4665 break;
4666 return SDValue();
4667
4668 case Intrinsic::arm_neon_vqshiftsu:
4669 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4670 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004671 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004672
4673 case Intrinsic::arm_neon_vshiftn:
4674 case Intrinsic::arm_neon_vrshiftn:
4675 case Intrinsic::arm_neon_vqshiftns:
4676 case Intrinsic::arm_neon_vqshiftnu:
4677 case Intrinsic::arm_neon_vqshiftnsu:
4678 case Intrinsic::arm_neon_vqrshiftns:
4679 case Intrinsic::arm_neon_vqrshiftnu:
4680 case Intrinsic::arm_neon_vqrshiftnsu:
4681 // Narrowing shifts require an immediate right shift.
4682 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4683 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004684 llvm_unreachable("invalid shift count for narrowing vector shift "
4685 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004686
4687 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004688 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00004689 }
4690
4691 switch (IntNo) {
4692 case Intrinsic::arm_neon_vshifts:
4693 case Intrinsic::arm_neon_vshiftu:
4694 // Opcode already set above.
4695 break;
4696 case Intrinsic::arm_neon_vshiftls:
4697 case Intrinsic::arm_neon_vshiftlu:
4698 if (Cnt == VT.getVectorElementType().getSizeInBits())
4699 VShiftOpc = ARMISD::VSHLLi;
4700 else
4701 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
4702 ARMISD::VSHLLs : ARMISD::VSHLLu);
4703 break;
4704 case Intrinsic::arm_neon_vshiftn:
4705 VShiftOpc = ARMISD::VSHRN; break;
4706 case Intrinsic::arm_neon_vrshifts:
4707 VShiftOpc = ARMISD::VRSHRs; break;
4708 case Intrinsic::arm_neon_vrshiftu:
4709 VShiftOpc = ARMISD::VRSHRu; break;
4710 case Intrinsic::arm_neon_vrshiftn:
4711 VShiftOpc = ARMISD::VRSHRN; break;
4712 case Intrinsic::arm_neon_vqshifts:
4713 VShiftOpc = ARMISD::VQSHLs; break;
4714 case Intrinsic::arm_neon_vqshiftu:
4715 VShiftOpc = ARMISD::VQSHLu; break;
4716 case Intrinsic::arm_neon_vqshiftsu:
4717 VShiftOpc = ARMISD::VQSHLsu; break;
4718 case Intrinsic::arm_neon_vqshiftns:
4719 VShiftOpc = ARMISD::VQSHRNs; break;
4720 case Intrinsic::arm_neon_vqshiftnu:
4721 VShiftOpc = ARMISD::VQSHRNu; break;
4722 case Intrinsic::arm_neon_vqshiftnsu:
4723 VShiftOpc = ARMISD::VQSHRNsu; break;
4724 case Intrinsic::arm_neon_vqrshiftns:
4725 VShiftOpc = ARMISD::VQRSHRNs; break;
4726 case Intrinsic::arm_neon_vqrshiftnu:
4727 VShiftOpc = ARMISD::VQRSHRNu; break;
4728 case Intrinsic::arm_neon_vqrshiftnsu:
4729 VShiftOpc = ARMISD::VQRSHRNsu; break;
4730 }
4731
4732 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004733 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004734 }
4735
4736 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00004737 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004738 int64_t Cnt;
4739 unsigned VShiftOpc = 0;
4740
4741 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
4742 VShiftOpc = ARMISD::VSLI;
4743 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
4744 VShiftOpc = ARMISD::VSRI;
4745 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004746 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004747 }
4748
4749 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
4750 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004751 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004752 }
4753
4754 case Intrinsic::arm_neon_vqrshifts:
4755 case Intrinsic::arm_neon_vqrshiftu:
4756 // No immediate versions of these to check for.
4757 break;
4758 }
4759
4760 return SDValue();
4761}
4762
4763/// PerformShiftCombine - Checks for immediate versions of vector shifts and
4764/// lowers them. As with the vector shift intrinsics, this is done during DAG
4765/// combining instead of DAG legalizing because the build_vectors for 64-bit
4766/// vector element shift counts are generally not legal, and it is hard to see
4767/// their values after they get legalized to loads from a constant pool.
4768static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
4769 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00004770 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00004771
4772 // Nothing to be done for scalar shifts.
4773 if (! VT.isVector())
4774 return SDValue();
4775
4776 assert(ST->hasNEON() && "unexpected vector shift");
4777 int64_t Cnt;
4778
4779 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004780 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004781
4782 case ISD::SHL:
4783 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
4784 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004785 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004786 break;
4787
4788 case ISD::SRA:
4789 case ISD::SRL:
4790 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
4791 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
4792 ARMISD::VSHRs : ARMISD::VSHRu);
4793 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004794 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004795 }
4796 }
4797 return SDValue();
4798}
4799
4800/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
4801/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
4802static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
4803 const ARMSubtarget *ST) {
4804 SDValue N0 = N->getOperand(0);
4805
4806 // Check for sign- and zero-extensions of vector extract operations of 8-
4807 // and 16-bit vector elements. NEON supports these directly. They are
4808 // handled during DAG combining because type legalization will promote them
4809 // to 32-bit types and it is messy to recognize the operations after that.
4810 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
4811 SDValue Vec = N0.getOperand(0);
4812 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004813 EVT VT = N->getValueType(0);
4814 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004815 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4816
Owen Anderson825b72b2009-08-11 20:47:22 +00004817 if (VT == MVT::i32 &&
4818 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00004819 TLI.isTypeLegal(Vec.getValueType())) {
4820
4821 unsigned Opc = 0;
4822 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004823 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004824 case ISD::SIGN_EXTEND:
4825 Opc = ARMISD::VGETLANEs;
4826 break;
4827 case ISD::ZERO_EXTEND:
4828 case ISD::ANY_EXTEND:
4829 Opc = ARMISD::VGETLANEu;
4830 break;
4831 }
4832 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
4833 }
4834 }
4835
4836 return SDValue();
4837}
4838
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004839/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
4840/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
4841static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
4842 const ARMSubtarget *ST) {
4843 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00004844 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004845 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
4846 // a NaN; only do the transformation when it matches that behavior.
4847
4848 // For now only do this when using NEON for FP operations; if using VFP, it
4849 // is not obvious that the benefit outweighs the cost of switching to the
4850 // NEON pipeline.
4851 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
4852 N->getValueType(0) != MVT::f32)
4853 return SDValue();
4854
4855 SDValue CondLHS = N->getOperand(0);
4856 SDValue CondRHS = N->getOperand(1);
4857 SDValue LHS = N->getOperand(2);
4858 SDValue RHS = N->getOperand(3);
4859 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
4860
4861 unsigned Opcode = 0;
4862 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00004863 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004864 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00004865 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004866 IsReversed = true ; // x CC y ? y : x
4867 } else {
4868 return SDValue();
4869 }
4870
Bob Wilsone742bb52010-02-24 22:15:53 +00004871 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004872 switch (CC) {
4873 default: break;
4874 case ISD::SETOLT:
4875 case ISD::SETOLE:
4876 case ISD::SETLT:
4877 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004878 case ISD::SETULT:
4879 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004880 // If LHS is NaN, an ordered comparison will be false and the result will
4881 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4882 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4883 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4884 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4885 break;
4886 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4887 // will return -0, so vmin can only be used for unsafe math or if one of
4888 // the operands is known to be nonzero.
4889 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4890 !UnsafeFPMath &&
4891 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4892 break;
4893 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004894 break;
4895
4896 case ISD::SETOGT:
4897 case ISD::SETOGE:
4898 case ISD::SETGT:
4899 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004900 case ISD::SETUGT:
4901 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004902 // If LHS is NaN, an ordered comparison will be false and the result will
4903 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4904 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4905 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4906 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4907 break;
4908 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4909 // will return +0, so vmax can only be used for unsafe math or if one of
4910 // the operands is known to be nonzero.
4911 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4912 !UnsafeFPMath &&
4913 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4914 break;
4915 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004916 break;
4917 }
4918
4919 if (!Opcode)
4920 return SDValue();
4921 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4922}
4923
Dan Gohman475871a2008-07-27 21:46:04 +00004924SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004925 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004926 switch (N->getOpcode()) {
4927 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004928 case ISD::ADD: return PerformADDCombine(N, DCI);
4929 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004930 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004931 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Jim Grosbache5165492009-11-09 00:11:35 +00004932 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004933 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
4934 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI.DAG);
Bob Wilsonb68987e2010-09-22 22:27:30 +00004935 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI.DAG);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004936 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004937 case ISD::SHL:
4938 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004939 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004940 case ISD::SIGN_EXTEND:
4941 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004942 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4943 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004944 }
Dan Gohman475871a2008-07-27 21:46:04 +00004945 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004946}
4947
Bill Wendlingaf566342009-08-15 21:21:19 +00004948bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Bob Wilson02aba732010-09-28 04:09:35 +00004949 if (!Subtarget->allowsUnalignedMem())
Bob Wilson86fe66d2010-06-25 04:12:31 +00004950 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00004951
4952 switch (VT.getSimpleVT().SimpleTy) {
4953 default:
4954 return false;
4955 case MVT::i8:
4956 case MVT::i16:
4957 case MVT::i32:
4958 return true;
4959 // FIXME: VLD1 etc with standard alignment is legal.
4960 }
4961}
4962
Evan Chenge6c835f2009-08-14 20:09:37 +00004963static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4964 if (V < 0)
4965 return false;
4966
4967 unsigned Scale = 1;
4968 switch (VT.getSimpleVT().SimpleTy) {
4969 default: return false;
4970 case MVT::i1:
4971 case MVT::i8:
4972 // Scale == 1;
4973 break;
4974 case MVT::i16:
4975 // Scale == 2;
4976 Scale = 2;
4977 break;
4978 case MVT::i32:
4979 // Scale == 4;
4980 Scale = 4;
4981 break;
4982 }
4983
4984 if ((V & (Scale - 1)) != 0)
4985 return false;
4986 V /= Scale;
4987 return V == (V & ((1LL << 5) - 1));
4988}
4989
4990static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4991 const ARMSubtarget *Subtarget) {
4992 bool isNeg = false;
4993 if (V < 0) {
4994 isNeg = true;
4995 V = - V;
4996 }
4997
4998 switch (VT.getSimpleVT().SimpleTy) {
4999 default: return false;
5000 case MVT::i1:
5001 case MVT::i8:
5002 case MVT::i16:
5003 case MVT::i32:
5004 // + imm12 or - imm8
5005 if (isNeg)
5006 return V == (V & ((1LL << 8) - 1));
5007 return V == (V & ((1LL << 12) - 1));
5008 case MVT::f32:
5009 case MVT::f64:
5010 // Same as ARM mode. FIXME: NEON?
5011 if (!Subtarget->hasVFP2())
5012 return false;
5013 if ((V & 3) != 0)
5014 return false;
5015 V >>= 2;
5016 return V == (V & ((1LL << 8) - 1));
5017 }
5018}
5019
Evan Chengb01fad62007-03-12 23:30:29 +00005020/// isLegalAddressImmediate - Return true if the integer value can be used
5021/// as the offset of the target addressing mode for load / store of the
5022/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00005023static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005024 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00005025 if (V == 0)
5026 return true;
5027
Evan Cheng65011532009-03-09 19:15:00 +00005028 if (!VT.isSimple())
5029 return false;
5030
Evan Chenge6c835f2009-08-14 20:09:37 +00005031 if (Subtarget->isThumb1Only())
5032 return isLegalT1AddressImmediate(V, VT);
5033 else if (Subtarget->isThumb2())
5034 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00005035
Evan Chenge6c835f2009-08-14 20:09:37 +00005036 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00005037 if (V < 0)
5038 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00005039 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00005040 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005041 case MVT::i1:
5042 case MVT::i8:
5043 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00005044 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005045 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005046 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00005047 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005048 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005049 case MVT::f32:
5050 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00005051 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00005052 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00005053 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00005054 return false;
5055 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005056 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00005057 }
Evan Chenga8e29892007-01-19 07:51:42 +00005058}
5059
Evan Chenge6c835f2009-08-14 20:09:37 +00005060bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
5061 EVT VT) const {
5062 int Scale = AM.Scale;
5063 if (Scale < 0)
5064 return false;
5065
5066 switch (VT.getSimpleVT().SimpleTy) {
5067 default: return false;
5068 case MVT::i1:
5069 case MVT::i8:
5070 case MVT::i16:
5071 case MVT::i32:
5072 if (Scale == 1)
5073 return true;
5074 // r + r << imm
5075 Scale = Scale & ~1;
5076 return Scale == 2 || Scale == 4 || Scale == 8;
5077 case MVT::i64:
5078 // r + r
5079 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
5080 return true;
5081 return false;
5082 case MVT::isVoid:
5083 // Note, we allow "void" uses (basically, uses that aren't loads or
5084 // stores), because arm allows folding a scale into many arithmetic
5085 // operations. This should be made more precise and revisited later.
5086
5087 // Allow r << imm, but the imm has to be a multiple of two.
5088 if (Scale & 1) return false;
5089 return isPowerOf2_32(Scale);
5090 }
5091}
5092
Chris Lattner37caf8c2007-04-09 23:33:39 +00005093/// isLegalAddressingMode - Return true if the addressing mode represented
5094/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005095bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005096 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005097 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00005098 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00005099 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005100
Chris Lattner37caf8c2007-04-09 23:33:39 +00005101 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005102 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005103 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005104
Chris Lattner37caf8c2007-04-09 23:33:39 +00005105 switch (AM.Scale) {
5106 case 0: // no scale reg, must be "r+i" or "r", or "i".
5107 break;
5108 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00005109 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00005110 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005111 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00005112 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005113 // ARM doesn't support any R+R*scale+imm addr modes.
5114 if (AM.BaseOffs)
5115 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005116
Bob Wilson2c7dab12009-04-08 17:55:28 +00005117 if (!VT.isSimple())
5118 return false;
5119
Evan Chenge6c835f2009-08-14 20:09:37 +00005120 if (Subtarget->isThumb2())
5121 return isLegalT2ScaledAddressingMode(AM, VT);
5122
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005123 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00005124 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00005125 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005126 case MVT::i1:
5127 case MVT::i8:
5128 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005129 if (Scale < 0) Scale = -Scale;
5130 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005131 return true;
5132 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00005133 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00005134 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00005135 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005136 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005137 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005138 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00005139 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005140
Owen Anderson825b72b2009-08-11 20:47:22 +00005141 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005142 // Note, we allow "void" uses (basically, uses that aren't loads or
5143 // stores), because arm allows folding a scale into many arithmetic
5144 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005145
Chris Lattner37caf8c2007-04-09 23:33:39 +00005146 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00005147 if (Scale & 1) return false;
5148 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00005149 }
5150 break;
Evan Chengb01fad62007-03-12 23:30:29 +00005151 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00005152 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00005153}
5154
Evan Cheng77e47512009-11-11 19:05:52 +00005155/// isLegalICmpImmediate - Return true if the specified immediate is legal
5156/// icmp immediate, that is the target has icmp instructions which can compare
5157/// a register against the immediate without having to materialize the
5158/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00005159bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00005160 if (!Subtarget->isThumb())
5161 return ARM_AM::getSOImmVal(Imm) != -1;
5162 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00005163 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00005164 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00005165}
5166
Owen Andersone50ed302009-08-10 22:56:29 +00005167static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005168 bool isSEXTLoad, SDValue &Base,
5169 SDValue &Offset, bool &isInc,
5170 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00005171 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5172 return false;
5173
Owen Anderson825b72b2009-08-11 20:47:22 +00005174 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00005175 // AddressingMode 3
5176 Base = Ptr->getOperand(0);
5177 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005178 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005179 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005180 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005181 isInc = false;
5182 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5183 return true;
5184 }
5185 }
5186 isInc = (Ptr->getOpcode() == ISD::ADD);
5187 Offset = Ptr->getOperand(1);
5188 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00005189 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00005190 // AddressingMode 2
5191 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005192 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005193 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005194 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005195 isInc = false;
5196 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5197 Base = Ptr->getOperand(0);
5198 return true;
5199 }
5200 }
5201
5202 if (Ptr->getOpcode() == ISD::ADD) {
5203 isInc = true;
5204 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
5205 if (ShOpcVal != ARM_AM::no_shift) {
5206 Base = Ptr->getOperand(1);
5207 Offset = Ptr->getOperand(0);
5208 } else {
5209 Base = Ptr->getOperand(0);
5210 Offset = Ptr->getOperand(1);
5211 }
5212 return true;
5213 }
5214
5215 isInc = (Ptr->getOpcode() == ISD::ADD);
5216 Base = Ptr->getOperand(0);
5217 Offset = Ptr->getOperand(1);
5218 return true;
5219 }
5220
Jim Grosbache5165492009-11-09 00:11:35 +00005221 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00005222 return false;
5223}
5224
Owen Andersone50ed302009-08-10 22:56:29 +00005225static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005226 bool isSEXTLoad, SDValue &Base,
5227 SDValue &Offset, bool &isInc,
5228 SelectionDAG &DAG) {
5229 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5230 return false;
5231
5232 Base = Ptr->getOperand(0);
5233 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
5234 int RHSC = (int)RHS->getZExtValue();
5235 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
5236 assert(Ptr->getOpcode() == ISD::ADD);
5237 isInc = false;
5238 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5239 return true;
5240 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
5241 isInc = Ptr->getOpcode() == ISD::ADD;
5242 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
5243 return true;
5244 }
5245 }
5246
5247 return false;
5248}
5249
Evan Chenga8e29892007-01-19 07:51:42 +00005250/// getPreIndexedAddressParts - returns true by value, base pointer and
5251/// offset pointer and addressing mode by reference if the node's address
5252/// can be legally represented as pre-indexed load / store address.
5253bool
Dan Gohman475871a2008-07-27 21:46:04 +00005254ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
5255 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005256 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005257 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005258 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005259 return false;
5260
Owen Andersone50ed302009-08-10 22:56:29 +00005261 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005262 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005263 bool isSEXTLoad = false;
5264 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
5265 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005266 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005267 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5268 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
5269 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005270 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005271 } else
5272 return false;
5273
5274 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005275 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005276 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005277 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
5278 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005279 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005280 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00005281 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00005282 if (!isLegal)
5283 return false;
5284
5285 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
5286 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005287}
5288
5289/// getPostIndexedAddressParts - returns true by value, base pointer and
5290/// offset pointer and addressing mode by reference if this node can be
5291/// combined with a load / store to form a post-indexed load / store.
5292bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00005293 SDValue &Base,
5294 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005295 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005296 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005297 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005298 return false;
5299
Owen Andersone50ed302009-08-10 22:56:29 +00005300 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005301 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005302 bool isSEXTLoad = false;
5303 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005304 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005305 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005306 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5307 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005308 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005309 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005310 } else
5311 return false;
5312
5313 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005314 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005315 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005316 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00005317 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005318 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005319 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
5320 isInc, DAG);
5321 if (!isLegal)
5322 return false;
5323
Evan Cheng28dad2a2010-05-18 21:31:17 +00005324 if (Ptr != Base) {
5325 // Swap base ptr and offset to catch more post-index load / store when
5326 // it's legal. In Thumb2 mode, offset must be an immediate.
5327 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
5328 !Subtarget->isThumb2())
5329 std::swap(Base, Offset);
5330
5331 // Post-indexed load / store update the base pointer.
5332 if (Ptr != Base)
5333 return false;
5334 }
5335
Evan Chenge88d5ce2009-07-02 07:28:31 +00005336 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
5337 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005338}
5339
Dan Gohman475871a2008-07-27 21:46:04 +00005340void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005341 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005342 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005343 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005344 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00005345 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005346 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005347 switch (Op.getOpcode()) {
5348 default: break;
5349 case ARMISD::CMOV: {
5350 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00005351 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005352 if (KnownZero == 0 && KnownOne == 0) return;
5353
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005354 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00005355 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
5356 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005357 KnownZero &= KnownZeroRHS;
5358 KnownOne &= KnownOneRHS;
5359 return;
5360 }
5361 }
5362}
5363
5364//===----------------------------------------------------------------------===//
5365// ARM Inline Assembly Support
5366//===----------------------------------------------------------------------===//
5367
5368/// getConstraintType - Given a constraint letter, return the type of
5369/// constraint it is for this target.
5370ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005371ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
5372 if (Constraint.size() == 1) {
5373 switch (Constraint[0]) {
5374 default: break;
5375 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005376 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00005377 }
Evan Chenga8e29892007-01-19 07:51:42 +00005378 }
Chris Lattner4234f572007-03-25 02:14:49 +00005379 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00005380}
5381
Bob Wilson2dc4f542009-03-20 22:42:55 +00005382std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00005383ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005384 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005385 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005386 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00005387 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005388 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005389 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005390 return std::make_pair(0U, ARM::tGPRRegisterClass);
5391 else
5392 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005393 case 'r':
5394 return std::make_pair(0U, ARM::GPRRegisterClass);
5395 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005396 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005397 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00005398 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005399 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00005400 if (VT.getSizeInBits() == 128)
5401 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005402 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005403 }
5404 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005405 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00005406 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005407
Evan Chenga8e29892007-01-19 07:51:42 +00005408 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5409}
5410
5411std::vector<unsigned> ARMTargetLowering::
5412getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005413 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005414 if (Constraint.size() != 1)
5415 return std::vector<unsigned>();
5416
5417 switch (Constraint[0]) { // GCC ARM Constraint Letters
5418 default: break;
5419 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005420 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5421 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5422 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005423 case 'r':
5424 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5425 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5426 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5427 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005428 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005429 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005430 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5431 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5432 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5433 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5434 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5435 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5436 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5437 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005438 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005439 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5440 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5441 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5442 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005443 if (VT.getSizeInBits() == 128)
5444 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5445 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005446 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005447 }
5448
5449 return std::vector<unsigned>();
5450}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005451
5452/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5453/// vector. If it is invalid, don't add anything to Ops.
5454void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5455 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005456 std::vector<SDValue>&Ops,
5457 SelectionDAG &DAG) const {
5458 SDValue Result(0, 0);
5459
5460 switch (Constraint) {
5461 default: break;
5462 case 'I': case 'J': case 'K': case 'L':
5463 case 'M': case 'N': case 'O':
5464 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5465 if (!C)
5466 return;
5467
5468 int64_t CVal64 = C->getSExtValue();
5469 int CVal = (int) CVal64;
5470 // None of these constraints allow values larger than 32 bits. Check
5471 // that the value fits in an int.
5472 if (CVal != CVal64)
5473 return;
5474
5475 switch (Constraint) {
5476 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005477 if (Subtarget->isThumb1Only()) {
5478 // This must be a constant between 0 and 255, for ADD
5479 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005480 if (CVal >= 0 && CVal <= 255)
5481 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005482 } else if (Subtarget->isThumb2()) {
5483 // A constant that can be used as an immediate value in a
5484 // data-processing instruction.
5485 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5486 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005487 } else {
5488 // A constant that can be used as an immediate value in a
5489 // data-processing instruction.
5490 if (ARM_AM::getSOImmVal(CVal) != -1)
5491 break;
5492 }
5493 return;
5494
5495 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005496 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005497 // This must be a constant between -255 and -1, for negated ADD
5498 // immediates. This can be used in GCC with an "n" modifier that
5499 // prints the negated value, for use with SUB instructions. It is
5500 // not useful otherwise but is implemented for compatibility.
5501 if (CVal >= -255 && CVal <= -1)
5502 break;
5503 } else {
5504 // This must be a constant between -4095 and 4095. It is not clear
5505 // what this constraint is intended for. Implemented for
5506 // compatibility with GCC.
5507 if (CVal >= -4095 && CVal <= 4095)
5508 break;
5509 }
5510 return;
5511
5512 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005513 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005514 // A 32-bit value where only one byte has a nonzero value. Exclude
5515 // zero to match GCC. This constraint is used by GCC internally for
5516 // constants that can be loaded with a move/shift combination.
5517 // It is not useful otherwise but is implemented for compatibility.
5518 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5519 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005520 } else if (Subtarget->isThumb2()) {
5521 // A constant whose bitwise inverse can be used as an immediate
5522 // value in a data-processing instruction. This can be used in GCC
5523 // with a "B" modifier that prints the inverted value, for use with
5524 // BIC and MVN instructions. It is not useful otherwise but is
5525 // implemented for compatibility.
5526 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5527 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005528 } else {
5529 // A constant whose bitwise inverse can be used as an immediate
5530 // value in a data-processing instruction. This can be used in GCC
5531 // with a "B" modifier that prints the inverted value, for use with
5532 // BIC and MVN instructions. It is not useful otherwise but is
5533 // implemented for compatibility.
5534 if (ARM_AM::getSOImmVal(~CVal) != -1)
5535 break;
5536 }
5537 return;
5538
5539 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005540 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005541 // This must be a constant between -7 and 7,
5542 // for 3-operand ADD/SUB immediate instructions.
5543 if (CVal >= -7 && CVal < 7)
5544 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005545 } else if (Subtarget->isThumb2()) {
5546 // A constant whose negation can be used as an immediate value in a
5547 // data-processing instruction. This can be used in GCC with an "n"
5548 // modifier that prints the negated value, for use with SUB
5549 // instructions. It is not useful otherwise but is implemented for
5550 // compatibility.
5551 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5552 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005553 } else {
5554 // A constant whose negation can be used as an immediate value in a
5555 // data-processing instruction. This can be used in GCC with an "n"
5556 // modifier that prints the negated value, for use with SUB
5557 // instructions. It is not useful otherwise but is implemented for
5558 // compatibility.
5559 if (ARM_AM::getSOImmVal(-CVal) != -1)
5560 break;
5561 }
5562 return;
5563
5564 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005565 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005566 // This must be a multiple of 4 between 0 and 1020, for
5567 // ADD sp + immediate.
5568 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5569 break;
5570 } else {
5571 // A power of two or a constant between 0 and 32. This is used in
5572 // GCC for the shift amount on shifted register operands, but it is
5573 // useful in general for any shift amounts.
5574 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5575 break;
5576 }
5577 return;
5578
5579 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005580 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005581 // This must be a constant between 0 and 31, for shift amounts.
5582 if (CVal >= 0 && CVal <= 31)
5583 break;
5584 }
5585 return;
5586
5587 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005588 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005589 // This must be a multiple of 4 between -508 and 508, for
5590 // ADD/SUB sp = sp + immediate.
5591 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5592 break;
5593 }
5594 return;
5595 }
5596 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5597 break;
5598 }
5599
5600 if (Result.getNode()) {
5601 Ops.push_back(Result);
5602 return;
5603 }
Dale Johannesen1784d162010-06-25 21:55:36 +00005604 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005605}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005606
5607bool
5608ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5609 // The ARM target isn't yet aware of offsets.
5610 return false;
5611}
Evan Cheng39382422009-10-28 01:44:26 +00005612
5613int ARM::getVFPf32Imm(const APFloat &FPImm) {
5614 APInt Imm = FPImm.bitcastToAPInt();
5615 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5616 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5617 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5618
5619 // We can handle 4 bits of mantissa.
5620 // mantissa = (16+UInt(e:f:g:h))/16.
5621 if (Mantissa & 0x7ffff)
5622 return -1;
5623 Mantissa >>= 19;
5624 if ((Mantissa & 0xf) != Mantissa)
5625 return -1;
5626
5627 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5628 if (Exp < -3 || Exp > 4)
5629 return -1;
5630 Exp = ((Exp+3) & 0x7) ^ 4;
5631
5632 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5633}
5634
5635int ARM::getVFPf64Imm(const APFloat &FPImm) {
5636 APInt Imm = FPImm.bitcastToAPInt();
5637 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5638 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5639 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5640
5641 // We can handle 4 bits of mantissa.
5642 // mantissa = (16+UInt(e:f:g:h))/16.
5643 if (Mantissa & 0xffffffffffffLL)
5644 return -1;
5645 Mantissa >>= 48;
5646 if ((Mantissa & 0xf) != Mantissa)
5647 return -1;
5648
5649 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5650 if (Exp < -3 || Exp > 4)
5651 return -1;
5652 Exp = ((Exp+3) & 0x7) ^ 4;
5653
5654 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5655}
5656
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005657bool ARM::isBitFieldInvertedMask(unsigned v) {
5658 if (v == 0xffffffff)
5659 return 0;
5660 // there can be 1's on either or both "outsides", all the "inside"
5661 // bits must be 0's
5662 unsigned int lsb = 0, msb = 31;
5663 while (v & (1 << msb)) --msb;
5664 while (v & (1 << lsb)) ++lsb;
5665 for (unsigned int i = lsb; i <= msb; ++i) {
5666 if (v & (1 << i))
5667 return 0;
5668 }
5669 return 1;
5670}
5671
Evan Cheng39382422009-10-28 01:44:26 +00005672/// isFPImmLegal - Returns true if the target can instruction select the
5673/// specified FP immediate natively. If false, the legalizer will
5674/// materialize the FP immediate as a load from a constant pool.
5675bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
5676 if (!Subtarget->hasVFP3())
5677 return false;
5678 if (VT == MVT::f32)
5679 return ARM::getVFPf32Imm(Imm) != -1;
5680 if (VT == MVT::f64)
5681 return ARM::getVFPf64Imm(Imm) != -1;
5682 return false;
5683}
Bob Wilson65ffec42010-09-21 17:56:22 +00005684
5685/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
5686/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
5687/// specified in the intrinsic calls.
5688bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
5689 const CallInst &I,
5690 unsigned Intrinsic) const {
5691 switch (Intrinsic) {
5692 case Intrinsic::arm_neon_vld1:
5693 case Intrinsic::arm_neon_vld2:
5694 case Intrinsic::arm_neon_vld3:
5695 case Intrinsic::arm_neon_vld4:
5696 case Intrinsic::arm_neon_vld2lane:
5697 case Intrinsic::arm_neon_vld3lane:
5698 case Intrinsic::arm_neon_vld4lane: {
5699 Info.opc = ISD::INTRINSIC_W_CHAIN;
5700 // Conservatively set memVT to the entire set of vectors loaded.
5701 uint64_t NumElts = getTargetData()->getTypeAllocSize(I.getType()) / 8;
5702 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
5703 Info.ptrVal = I.getArgOperand(0);
5704 Info.offset = 0;
5705 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
5706 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
5707 Info.vol = false; // volatile loads with NEON intrinsics not supported
5708 Info.readMem = true;
5709 Info.writeMem = false;
5710 return true;
5711 }
5712 case Intrinsic::arm_neon_vst1:
5713 case Intrinsic::arm_neon_vst2:
5714 case Intrinsic::arm_neon_vst3:
5715 case Intrinsic::arm_neon_vst4:
5716 case Intrinsic::arm_neon_vst2lane:
5717 case Intrinsic::arm_neon_vst3lane:
5718 case Intrinsic::arm_neon_vst4lane: {
5719 Info.opc = ISD::INTRINSIC_VOID;
5720 // Conservatively set memVT to the entire set of vectors stored.
5721 unsigned NumElts = 0;
5722 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
5723 const Type *ArgTy = I.getArgOperand(ArgI)->getType();
5724 if (!ArgTy->isVectorTy())
5725 break;
5726 NumElts += getTargetData()->getTypeAllocSize(ArgTy) / 8;
5727 }
5728 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
5729 Info.ptrVal = I.getArgOperand(0);
5730 Info.offset = 0;
5731 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
5732 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
5733 Info.vol = false; // volatile stores with NEON intrinsics not supported
5734 Info.readMem = false;
5735 Info.writeMem = true;
5736 return true;
5737 }
5738 default:
5739 break;
5740 }
5741
5742 return false;
5743}