blob: 9bea53b41a90ec2a333fd290f07ddb0e374f47f6 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000042def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
43def nImmSplatI64 : Operand<i32> {
44 let PrintMethod = "printNEONModImmOperand";
45 let ParserMatchClass = nImmSplatI64AsmOperand;
46}
Jim Grosbach0e387b22011-10-17 22:26:03 +000047
Jim Grosbach460a9052011-10-07 23:56:00 +000048def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
49def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
50def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
51def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
52 return ((uint64_t)Imm) < 8;
53}]> {
54 let ParserMatchClass = VectorIndex8Operand;
55 let PrintMethod = "printVectorIndex";
56 let MIOperandInfo = (ops i32imm);
57}
58def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
59 return ((uint64_t)Imm) < 4;
60}]> {
61 let ParserMatchClass = VectorIndex16Operand;
62 let PrintMethod = "printVectorIndex";
63 let MIOperandInfo = (ops i32imm);
64}
65def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
66 return ((uint64_t)Imm) < 2;
67}]> {
68 let ParserMatchClass = VectorIndex32Operand;
69 let PrintMethod = "printVectorIndex";
70 let MIOperandInfo = (ops i32imm);
71}
72
Jim Grosbach862019c2011-10-18 23:02:30 +000073def VecListOneDAsmOperand : AsmOperandClass {
74 let Name = "VecListOneD";
75 let ParserMethod = "parseVectorList";
76}
77def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
78 let ParserMatchClass = VecListOneDAsmOperand;
79}
Jim Grosbach280dfad2011-10-21 18:54:25 +000080// Register list of two sequential D registers.
81def VecListTwoDAsmOperand : AsmOperandClass {
82 let Name = "VecListTwoD";
83 let ParserMethod = "parseVectorList";
84}
85def VecListTwoD : RegisterOperand<DPR, "printVectorListTwo"> {
86 let ParserMatchClass = VecListTwoDAsmOperand;
87}
Jim Grosbachcdcfa282011-10-21 20:02:19 +000088// Register list of three sequential D registers.
89def VecListThreeDAsmOperand : AsmOperandClass {
90 let Name = "VecListThreeD";
91 let ParserMethod = "parseVectorList";
92}
93def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
94 let ParserMatchClass = VecListThreeDAsmOperand;
95}
Jim Grosbachb6310312011-10-21 20:35:01 +000096// Register list of four sequential D registers.
97def VecListFourDAsmOperand : AsmOperandClass {
98 let Name = "VecListFourD";
99 let ParserMethod = "parseVectorList";
100}
101def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> {
102 let ParserMatchClass = VecListFourDAsmOperand;
103}
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000104// Register list of two D registers spaced by 2 (two sequential Q registers).
105def VecListTwoQAsmOperand : AsmOperandClass {
106 let Name = "VecListTwoQ";
107 let ParserMethod = "parseVectorList";
108}
109def VecListTwoQ : RegisterOperand<DPR, "printVectorListTwo"> {
110 let ParserMatchClass = VecListTwoQAsmOperand;
111}
Jim Grosbach862019c2011-10-18 23:02:30 +0000112
Bob Wilson5bafff32009-06-22 23:27:02 +0000113//===----------------------------------------------------------------------===//
114// NEON-specific DAG Nodes.
115//===----------------------------------------------------------------------===//
116
117def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000118def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000119
120def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000121def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000122def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000123def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
124def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000125def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
126def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000127def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
128def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000129def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
130def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
131
132// Types for vector shift by immediates. The "SHX" version is for long and
133// narrow operations where the source and destination vectors have different
134// types. The "SHINS" version is for shift and insert operations.
135def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
136 SDTCisVT<2, i32>]>;
137def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
138 SDTCisVT<2, i32>]>;
139def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
140 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
141
142def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
143def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
144def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
145def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
146def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
147def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
148def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
149
150def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
151def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
152def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
153
154def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
155def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
156def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
157def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
158def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
159def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
160
161def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
162def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
163def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
164
165def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
166def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
167
168def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
169 SDTCisVT<2, i32>]>;
170def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
171def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
172
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000173def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
174def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
175def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
176
Owen Andersond9668172010-11-03 22:44:51 +0000177def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
178 SDTCisVT<2, i32>]>;
179def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000180def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000181
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000182def NEONvbsl : SDNode<"ARMISD::VBSL",
183 SDTypeProfile<1, 3, [SDTCisVec<0>,
184 SDTCisSameAs<0, 1>,
185 SDTCisSameAs<0, 2>,
186 SDTCisSameAs<0, 3>]>>;
187
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000188def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
189
Bob Wilson0ce37102009-08-14 05:08:32 +0000190// VDUPLANE can produce a quad-register result from a double-register source,
191// so the result is not constrained to match the source.
192def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
193 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
194 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000195
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000196def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
197 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
198def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
199
Bob Wilsond8e17572009-08-12 22:31:50 +0000200def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
201def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
202def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
203def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
204
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000205def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000206 SDTCisSameAs<0, 2>,
207 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000208def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
209def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
210def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000211
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000212def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
213 SDTCisSameAs<1, 2>]>;
214def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
215def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
216
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000217def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
218 SDTCisSameAs<0, 2>]>;
219def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
220def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
221
Bob Wilsoncba270d2010-07-13 21:16:48 +0000222def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
223 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000224 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000225 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
226 return (EltBits == 32 && EltVal == 0);
227}]>;
228
229def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
230 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000231 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000232 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
233 return (EltBits == 8 && EltVal == 0xff);
234}]>;
235
Bob Wilson5bafff32009-06-22 23:27:02 +0000236//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000237// NEON load / store instructions
238//===----------------------------------------------------------------------===//
239
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000240// Use VLDM to load a Q register as a D register pair.
241// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000242def VLDMQIA
243 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
244 IIC_fpLoad_m, "",
245 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000246
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000247// Use VSTM to store a Q register as a D register pair.
248// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000249def VSTMQIA
250 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
251 IIC_fpStore_m, "",
252 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000253
Bob Wilsonffde0802010-09-02 16:00:54 +0000254// Classes for VLD* pseudo-instructions with multi-register operands.
255// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000256class VLDQPseudo<InstrItinClass itin>
257 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
258class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000259 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000260 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000261 "$addr.addr = $wb">;
Jim Grosbach10b90a92011-10-24 21:45:13 +0000262class VLDQWBfixedPseudo<InstrItinClass itin>
263 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
264 (ins addrmode6:$addr), itin,
265 "$addr.addr = $wb">;
266class VLDQWBregisterPseudo<InstrItinClass itin>
267 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
268 (ins addrmode6:$addr, rGPR:$offset), itin,
269 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000270class VLDQQPseudo<InstrItinClass itin>
271 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
272class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000273 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000274 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000275 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +0000276class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000277 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
278 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000279class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000280 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000281 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000282 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000283
Bob Wilson2a0e9742010-11-27 06:35:16 +0000284let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
285
Bob Wilson205a5ca2009-07-08 18:11:30 +0000286// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000287class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000288 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000289 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000290 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000291 let Rm = 0b1111;
292 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000293 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000294}
Bob Wilson621f1952010-03-23 05:25:43 +0000295class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach280dfad2011-10-21 18:54:25 +0000296 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000297 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000298 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000299 let Rm = 0b1111;
300 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000301 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000302}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000303
Owen Andersond9aa7d32010-11-02 00:05:05 +0000304def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
305def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
306def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
307def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000308
Owen Andersond9aa7d32010-11-02 00:05:05 +0000309def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
310def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
311def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
312def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000313
Evan Chengd2ca8132010-10-09 01:03:04 +0000314def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
315def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
316def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
317def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000318
Bob Wilson99493b22010-03-20 17:59:03 +0000319// ...with address register writeback:
Jim Grosbach10b90a92011-10-24 21:45:13 +0000320multiclass VLD1DWB<bits<4> op7_4, string Dt> {
321 def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
322 (ins addrmode6:$Rn), IIC_VLD1u,
323 "vld1", Dt, "$Vd, $Rn!",
324 "$Rn.addr = $wb", []> {
325 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
326 let Inst{4} = Rn{4};
327 let DecoderMethod = "DecodeVLDInstruction";
328 }
329 def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
330 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u,
331 "vld1", Dt, "$Vd, $Rn, $Rm",
332 "$Rn.addr = $wb", []> {
333 let Inst{4} = Rn{4};
334 let DecoderMethod = "DecodeVLDInstruction";
335 }
Owen Andersone85bd772010-11-02 00:24:52 +0000336}
Jim Grosbach10b90a92011-10-24 21:45:13 +0000337multiclass VLD1QWB<bits<4> op7_4, string Dt> {
338 def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
339 (ins addrmode6:$Rn), IIC_VLD1x2u,
340 "vld1", Dt, "$Vd, $Rn!",
341 "$Rn.addr = $wb", []> {
342 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
343 let Inst{5-4} = Rn{5-4};
344 let DecoderMethod = "DecodeVLDInstruction";
345 }
346 def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
347 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
348 "vld1", Dt, "$Vd, $Rn, $Rm",
349 "$Rn.addr = $wb", []> {
350 let Inst{5-4} = Rn{5-4};
351 let DecoderMethod = "DecodeVLDInstruction";
352 }
Owen Andersone85bd772010-11-02 00:24:52 +0000353}
Bob Wilson99493b22010-03-20 17:59:03 +0000354
Jim Grosbach10b90a92011-10-24 21:45:13 +0000355defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">;
356defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">;
357defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">;
358defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">;
359defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">;
360defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">;
361defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">;
362defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000363
Jim Grosbach10b90a92011-10-24 21:45:13 +0000364def VLD1q8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
365def VLD1q16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
366def VLD1q32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
367def VLD1q64PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
368def VLD1q8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
369def VLD1q16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
370def VLD1q32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
371def VLD1q64PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000372
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000373// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000374class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000375 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000376 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000377 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000378 let Rm = 0b1111;
379 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000380 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000381}
Bob Wilson99493b22010-03-20 17:59:03 +0000382class VLD1D3WB<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000383 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000384 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000385 "$Vd, $Rn$Rm", "$Rn.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000386 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000387 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000388}
Bob Wilson052ba452010-03-22 18:22:06 +0000389
Owen Andersone85bd772010-11-02 00:24:52 +0000390def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
391def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
392def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
393def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000394
Owen Andersone85bd772010-11-02 00:24:52 +0000395def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
396def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
397def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
398def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000399
Evan Chengd2ca8132010-10-09 01:03:04 +0000400def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
401def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000402
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000403// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000404class VLD1D4<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000405 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000406 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000407 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000408 let Rm = 0b1111;
409 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000410 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000411}
Bob Wilson99493b22010-03-20 17:59:03 +0000412class VLD1D4WB<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000413 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000414 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x4u, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000415 "$Vd, $Rn$Rm", "$Rn.addr = $wb",
Owen Andersone85bd772010-11-02 00:24:52 +0000416 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000417 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000418 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000419}
Johnny Chend7283d92010-02-23 20:51:23 +0000420
Owen Andersone85bd772010-11-02 00:24:52 +0000421def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
422def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
423def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
424def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000425
Owen Andersone85bd772010-11-02 00:24:52 +0000426def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
427def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
428def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
429def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000430
Evan Chengd2ca8132010-10-09 01:03:04 +0000431def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
432def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000433
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000434// VLD2 : Vector Load (multiple 2-element structures)
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000435class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy>
436 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000437 (ins addrmode6:$Rn), IIC_VLD2,
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000438 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000439 let Rm = 0b1111;
440 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000441 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000442}
Jim Grosbach224180e2011-10-21 23:58:57 +0000443class VLD2Q<bits<4> op7_4, string Dt, RegisterOperand VdTy>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000444 : NLdSt<0, 0b10, 0b0011, op7_4,
Jim Grosbach224180e2011-10-21 23:58:57 +0000445 (outs VdTy:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000446 (ins addrmode6:$Rn), IIC_VLD2x2,
Jim Grosbach224180e2011-10-21 23:58:57 +0000447 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000448 let Rm = 0b1111;
449 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000450 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000451}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000452
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000453def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8", VecListTwoD>;
454def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16", VecListTwoD>;
455def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000456
Jim Grosbach224180e2011-10-21 23:58:57 +0000457def VLD2q8 : VLD2Q<{0,0,?,?}, "8", VecListFourD>;
458def VLD2q16 : VLD2Q<{0,1,?,?}, "16", VecListFourD>;
459def VLD2q32 : VLD2Q<{1,0,?,?}, "32", VecListFourD>;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000460
Bob Wilson9d84fb32010-09-14 20:59:49 +0000461def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
462def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
463def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000464
Evan Chengd2ca8132010-10-09 01:03:04 +0000465def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
466def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
467def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000468
Bob Wilson92cb9322010-03-20 20:10:51 +0000469// ...with address register writeback:
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000470class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy>
471 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000472 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000473 "vld2", Dt, "$Vd, $Rn$Rm",
Owen Andersonf431eda2010-11-02 23:47:29 +0000474 "$Rn.addr = $wb", []> {
475 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000476 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000477}
Jim Grosbach224180e2011-10-21 23:58:57 +0000478class VLD2QWB<bits<4> op7_4, string Dt, RegisterOperand VdTy>
Bob Wilson92cb9322010-03-20 20:10:51 +0000479 : NLdSt<0, 0b10, 0b0011, op7_4,
Jim Grosbach224180e2011-10-21 23:58:57 +0000480 (outs VdTy:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000481 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
Jim Grosbach224180e2011-10-21 23:58:57 +0000482 "vld2", Dt, "$Vd, $Rn$Rm",
Owen Andersonf431eda2010-11-02 23:47:29 +0000483 "$Rn.addr = $wb", []> {
484 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000485 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000486}
Bob Wilson92cb9322010-03-20 20:10:51 +0000487
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000488def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8", VecListTwoD>;
489def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16", VecListTwoD>;
490def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000491
Jim Grosbach224180e2011-10-21 23:58:57 +0000492def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8", VecListFourD>;
493def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16", VecListFourD>;
494def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32", VecListFourD>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000495
Evan Chengd2ca8132010-10-09 01:03:04 +0000496def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
497def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
498def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000499
Evan Chengd2ca8132010-10-09 01:03:04 +0000500def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
501def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
502def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000503
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000504// ...with double-spaced registers
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000505def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
506def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
507def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
508def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
509def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
510def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
Johnny Chend7283d92010-02-23 20:51:23 +0000511
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000512// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000513class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000514 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000515 (ins addrmode6:$Rn), IIC_VLD3,
516 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
517 let Rm = 0b1111;
518 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000519 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000520}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000521
Owen Andersoncf667be2010-11-02 01:24:55 +0000522def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
523def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
524def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000525
Bob Wilson9d84fb32010-09-14 20:59:49 +0000526def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
527def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
528def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000529
Bob Wilson92cb9322010-03-20 20:10:51 +0000530// ...with address register writeback:
531class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
532 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000533 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000534 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
535 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
536 "$Rn.addr = $wb", []> {
537 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000538 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000539}
Bob Wilson92cb9322010-03-20 20:10:51 +0000540
Owen Andersoncf667be2010-11-02 01:24:55 +0000541def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
542def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
543def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000544
Evan Cheng84f69e82010-10-09 01:45:34 +0000545def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
546def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
547def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000548
Bob Wilson7de68142011-02-07 17:43:15 +0000549// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000550def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
551def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
552def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
553def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
554def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
555def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000556
Evan Cheng84f69e82010-10-09 01:45:34 +0000557def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
558def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
559def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000560
Bob Wilson92cb9322010-03-20 20:10:51 +0000561// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000562def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
563def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
564def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
565
Evan Cheng84f69e82010-10-09 01:45:34 +0000566def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
567def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
568def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000569
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000570// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000571class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
572 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000573 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000574 (ins addrmode6:$Rn), IIC_VLD4,
575 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
576 let Rm = 0b1111;
577 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000578 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000579}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000580
Owen Andersoncf667be2010-11-02 01:24:55 +0000581def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
582def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
583def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000584
Bob Wilson9d84fb32010-09-14 20:59:49 +0000585def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
586def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
587def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000588
Bob Wilson92cb9322010-03-20 20:10:51 +0000589// ...with address register writeback:
590class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
591 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000592 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000593 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000594 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
595 "$Rn.addr = $wb", []> {
596 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000597 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000598}
Bob Wilson92cb9322010-03-20 20:10:51 +0000599
Owen Andersoncf667be2010-11-02 01:24:55 +0000600def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
601def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
602def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000603
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000604def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
605def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
606def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000607
Bob Wilson7de68142011-02-07 17:43:15 +0000608// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000609def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
610def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
611def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
612def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
613def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
614def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000615
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000616def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
617def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
618def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000619
Bob Wilson92cb9322010-03-20 20:10:51 +0000620// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000621def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
622def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
623def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
624
625def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
626def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
627def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000628
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000629} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
630
Bob Wilson8466fa12010-09-13 23:01:35 +0000631// Classes for VLD*LN pseudo-instructions with multi-register operands.
632// These are expanded to real instructions after register allocation.
633class VLDQLNPseudo<InstrItinClass itin>
634 : PseudoNLdSt<(outs QPR:$dst),
635 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
636 itin, "$src = $dst">;
637class VLDQLNWBPseudo<InstrItinClass itin>
638 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
639 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
640 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
641class VLDQQLNPseudo<InstrItinClass itin>
642 : PseudoNLdSt<(outs QQPR:$dst),
643 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
644 itin, "$src = $dst">;
645class VLDQQLNWBPseudo<InstrItinClass itin>
646 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
647 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
648 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
649class VLDQQQQLNPseudo<InstrItinClass itin>
650 : PseudoNLdSt<(outs QQQQPR:$dst),
651 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
652 itin, "$src = $dst">;
653class VLDQQQQLNWBPseudo<InstrItinClass itin>
654 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
655 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
656 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
657
Bob Wilsonb07c1712009-10-07 21:53:04 +0000658// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000659class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
660 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000661 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000662 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
663 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000664 "$src = $Vd",
665 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000666 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000667 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000668 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000669 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000670}
Mon P Wang183c6272011-05-09 17:47:27 +0000671class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
672 PatFrag LoadOp>
673 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
674 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
675 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
676 "$src = $Vd",
677 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
678 (i32 (LoadOp addrmode6oneL32:$Rn)),
679 imm:$lane))]> {
680 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000681 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000682}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000683class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
684 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
685 (i32 (LoadOp addrmode6:$addr)),
686 imm:$lane))];
687}
688
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000689def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
690 let Inst{7-5} = lane{2-0};
691}
692def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
693 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000694 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000695}
Mon P Wang183c6272011-05-09 17:47:27 +0000696def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000697 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000698 let Inst{5} = Rn{4};
699 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000700}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000701
702def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
703def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
704def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
705
Bob Wilson746fa172010-12-10 22:13:32 +0000706def : Pat<(vector_insert (v2f32 DPR:$src),
707 (f32 (load addrmode6:$addr)), imm:$lane),
708 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
709def : Pat<(vector_insert (v4f32 QPR:$src),
710 (f32 (load addrmode6:$addr)), imm:$lane),
711 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
712
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000713let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
714
715// ...with address register writeback:
716class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000717 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000718 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000719 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000720 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000721 "$src = $Vd, $Rn.addr = $wb", []> {
722 let DecoderMethod = "DecodeVLD1LN";
723}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000724
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000725def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
726 let Inst{7-5} = lane{2-0};
727}
728def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
729 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000730 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000731}
732def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
733 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000734 let Inst{5} = Rn{4};
735 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000736}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000737
738def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
739def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
740def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000741
Bob Wilson243fcc52009-09-01 04:26:28 +0000742// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000743class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000744 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000745 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
746 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000747 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000748 let Rm = 0b1111;
749 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000750 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000751}
Bob Wilson243fcc52009-09-01 04:26:28 +0000752
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000753def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
754 let Inst{7-5} = lane{2-0};
755}
756def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
757 let Inst{7-6} = lane{1-0};
758}
759def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
760 let Inst{7} = lane{0};
761}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000762
Evan Chengd2ca8132010-10-09 01:03:04 +0000763def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
764def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
765def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000766
Bob Wilson41315282010-03-20 20:39:53 +0000767// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000768def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
769 let Inst{7-6} = lane{1-0};
770}
771def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
772 let Inst{7} = lane{0};
773}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000774
Evan Chengd2ca8132010-10-09 01:03:04 +0000775def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
776def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000777
Bob Wilsona1023642010-03-20 20:47:18 +0000778// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000779class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000780 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000781 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000782 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000783 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
784 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
785 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000786 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000787}
Bob Wilsona1023642010-03-20 20:47:18 +0000788
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000789def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
790 let Inst{7-5} = lane{2-0};
791}
792def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
793 let Inst{7-6} = lane{1-0};
794}
795def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
796 let Inst{7} = lane{0};
797}
Bob Wilsona1023642010-03-20 20:47:18 +0000798
Evan Chengd2ca8132010-10-09 01:03:04 +0000799def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
800def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
801def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000802
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000803def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
804 let Inst{7-6} = lane{1-0};
805}
806def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
807 let Inst{7} = lane{0};
808}
Bob Wilsona1023642010-03-20 20:47:18 +0000809
Evan Chengd2ca8132010-10-09 01:03:04 +0000810def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
811def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000812
Bob Wilson243fcc52009-09-01 04:26:28 +0000813// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000814class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000815 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000816 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000817 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000818 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000819 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000820 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000821 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000822}
Bob Wilson243fcc52009-09-01 04:26:28 +0000823
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000824def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
825 let Inst{7-5} = lane{2-0};
826}
827def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
828 let Inst{7-6} = lane{1-0};
829}
830def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
831 let Inst{7} = lane{0};
832}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000833
Evan Cheng84f69e82010-10-09 01:45:34 +0000834def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
835def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
836def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000837
Bob Wilson41315282010-03-20 20:39:53 +0000838// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000839def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
840 let Inst{7-6} = lane{1-0};
841}
842def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
843 let Inst{7} = lane{0};
844}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000845
Evan Cheng84f69e82010-10-09 01:45:34 +0000846def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
847def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000848
Bob Wilsona1023642010-03-20 20:47:18 +0000849// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000850class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000851 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000852 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000853 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000854 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000855 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000856 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
857 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000858 []> {
859 let DecoderMethod = "DecodeVLD3LN";
860}
Bob Wilsona1023642010-03-20 20:47:18 +0000861
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000862def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
863 let Inst{7-5} = lane{2-0};
864}
865def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
866 let Inst{7-6} = lane{1-0};
867}
868def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
869 let Inst{7} = lane{0};
870}
Bob Wilsona1023642010-03-20 20:47:18 +0000871
Evan Cheng84f69e82010-10-09 01:45:34 +0000872def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
873def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
874def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000875
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000876def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
877 let Inst{7-6} = lane{1-0};
878}
879def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
880 let Inst{7} = lane{0};
881}
Bob Wilsona1023642010-03-20 20:47:18 +0000882
Evan Cheng84f69e82010-10-09 01:45:34 +0000883def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
884def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000885
Bob Wilson243fcc52009-09-01 04:26:28 +0000886// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000887class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000888 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000889 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000890 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000891 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000892 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000893 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000894 let Rm = 0b1111;
895 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000896 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000897}
Bob Wilson243fcc52009-09-01 04:26:28 +0000898
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000899def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
900 let Inst{7-5} = lane{2-0};
901}
902def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
903 let Inst{7-6} = lane{1-0};
904}
905def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
906 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000907 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000908}
Bob Wilson62e053e2009-10-08 22:53:57 +0000909
Evan Cheng10dc63f2010-10-09 04:07:58 +0000910def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
911def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
912def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000913
Bob Wilson41315282010-03-20 20:39:53 +0000914// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000915def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
916 let Inst{7-6} = lane{1-0};
917}
918def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
919 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000920 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000921}
Bob Wilson62e053e2009-10-08 22:53:57 +0000922
Evan Cheng10dc63f2010-10-09 04:07:58 +0000923def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
924def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000925
Bob Wilsona1023642010-03-20 20:47:18 +0000926// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000927class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000928 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000929 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000930 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000931 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000932 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000933"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
934"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000935 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000936 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000937 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000938}
Bob Wilsona1023642010-03-20 20:47:18 +0000939
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000940def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
941 let Inst{7-5} = lane{2-0};
942}
943def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
944 let Inst{7-6} = lane{1-0};
945}
946def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
947 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000948 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000949}
Bob Wilsona1023642010-03-20 20:47:18 +0000950
Evan Cheng10dc63f2010-10-09 04:07:58 +0000951def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
952def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
953def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000954
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000955def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
956 let Inst{7-6} = lane{1-0};
957}
958def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
959 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000960 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000961}
Bob Wilsona1023642010-03-20 20:47:18 +0000962
Evan Cheng10dc63f2010-10-09 04:07:58 +0000963def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
964def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000965
Bob Wilson2a0e9742010-11-27 06:35:16 +0000966} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
967
Bob Wilsonb07c1712009-10-07 21:53:04 +0000968// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000969class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000970 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd), (ins addrmode6dup:$Rn),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000971 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000972 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +0000973 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000974 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000975 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +0000976}
977class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
978 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000979 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +0000980}
981
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000982def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
983def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
984def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000985
986def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
987def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
988def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
989
Bob Wilson746fa172010-12-10 22:13:32 +0000990def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
991 (VLD1DUPd32 addrmode6:$addr)>;
992def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
993 (VLD1DUPq32Pseudo addrmode6:$addr)>;
994
Bob Wilson2a0e9742010-11-27 06:35:16 +0000995let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
996
Bob Wilson20d55152010-12-10 22:13:24 +0000997class VLD1QDUP<bits<4> op7_4, string Dt>
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000998 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000999 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Bob Wilson2a0e9742010-11-27 06:35:16 +00001000 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
1001 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001002 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001003 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001004}
1005
Bob Wilson20d55152010-12-10 22:13:24 +00001006def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
1007def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
1008def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001009
1010// ...with address register writeback:
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001011class VLD1DUPWB<bits<4> op7_4, string Dt>
1012 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001013 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +00001014 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1015 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001016 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +00001017}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001018class VLD1QDUPWB<bits<4> op7_4, string Dt>
1019 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001020 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +00001021 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1022 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001023 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +00001024}
Bob Wilson2a0e9742010-11-27 06:35:16 +00001025
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001026def VLD1DUPd8_UPD : VLD1DUPWB<{0,0,0,0}, "8">;
1027def VLD1DUPd16_UPD : VLD1DUPWB<{0,1,0,?}, "16">;
1028def VLD1DUPd32_UPD : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001029
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001030def VLD1DUPq8_UPD : VLD1QDUPWB<{0,0,1,0}, "8">;
1031def VLD1DUPq16_UPD : VLD1QDUPWB<{0,1,1,?}, "16">;
1032def VLD1DUPq32_UPD : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001033
1034def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
1035def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
1036def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
1037
Bob Wilsonb07c1712009-10-07 21:53:04 +00001038// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001039class VLD2DUP<bits<4> op7_4, string Dt>
1040 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001041 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001042 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
1043 let Rm = 0b1111;
1044 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001045 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001046}
1047
1048def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
1049def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
1050def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
1051
1052def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
1053def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
1054def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
1055
1056// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001057def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
1058def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
1059def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001060
1061// ...with address register writeback:
1062class VLD2DUPWB<bits<4> op7_4, string Dt>
1063 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001064 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001065 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1066 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001067 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001068}
1069
1070def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
1071def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
1072def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
1073
Bob Wilson173fb142010-11-30 00:00:38 +00001074def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
1075def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
1076def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001077
1078def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1079def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1080def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1081
Bob Wilsonb07c1712009-10-07 21:53:04 +00001082// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001083class VLD3DUP<bits<4> op7_4, string Dt>
1084 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001085 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001086 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1087 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001088 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001089 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001090}
1091
1092def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1093def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1094def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1095
1096def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1097def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1098def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1099
1100// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001101def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1102def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1103def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001104
1105// ...with address register writeback:
1106class VLD3DUPWB<bits<4> op7_4, string Dt>
1107 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001108 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001109 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1110 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001111 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001112 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001113}
1114
1115def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1116def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1117def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1118
Bob Wilson173fb142010-11-30 00:00:38 +00001119def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1120def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1121def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001122
1123def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1124def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1125def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1126
Bob Wilsonb07c1712009-10-07 21:53:04 +00001127// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001128class VLD4DUP<bits<4> op7_4, string Dt>
1129 : NLdSt<1, 0b10, 0b1111, op7_4,
1130 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001131 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001132 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1133 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001134 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001135 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001136}
1137
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001138def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1139def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1140def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001141
1142def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1143def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1144def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1145
1146// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001147def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1148def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1149def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001150
1151// ...with address register writeback:
1152class VLD4DUPWB<bits<4> op7_4, string Dt>
1153 : NLdSt<1, 0b10, 0b1111, op7_4,
1154 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001155 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001156 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001157 "$Rn.addr = $wb", []> {
1158 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001159 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001160}
1161
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001162def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1163def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1164def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1165
1166def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1167def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1168def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001169
1170def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1171def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1172def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1173
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001174} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001175
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001176let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001177
Bob Wilson709d5922010-08-25 23:27:42 +00001178// Classes for VST* pseudo-instructions with multi-register operands.
1179// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001180class VSTQPseudo<InstrItinClass itin>
1181 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1182class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001183 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001184 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001185 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001186class VSTQQPseudo<InstrItinClass itin>
1187 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1188class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001189 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001190 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001191 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001192class VSTQQQQPseudo<InstrItinClass itin>
1193 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001194class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001195 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001196 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001197 "$addr.addr = $wb">;
1198
Bob Wilson11d98992010-03-23 06:20:33 +00001199// VST1 : Vector Store (multiple single elements)
1200class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001201 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1202 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001203 let Rm = 0b1111;
1204 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001205 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001206}
Bob Wilson11d98992010-03-23 06:20:33 +00001207class VST1Q<bits<4> op7_4, string Dt>
1208 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001209 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
1210 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1211 let Rm = 0b1111;
1212 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001213 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001214}
Bob Wilson11d98992010-03-23 06:20:33 +00001215
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001216def VST1d8 : VST1D<{0,0,0,?}, "8">;
1217def VST1d16 : VST1D<{0,1,0,?}, "16">;
1218def VST1d32 : VST1D<{1,0,0,?}, "32">;
1219def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001220
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001221def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1222def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1223def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1224def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001225
Evan Cheng60ff8792010-10-11 22:03:18 +00001226def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1227def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1228def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1229def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001230
Bob Wilson25eb5012010-03-20 20:54:36 +00001231// ...with address register writeback:
1232class VST1DWB<bits<4> op7_4, string Dt>
1233 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001234 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
1235 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1236 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001237 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001238}
Bob Wilson25eb5012010-03-20 20:54:36 +00001239class VST1QWB<bits<4> op7_4, string Dt>
1240 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001241 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1242 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1243 "$Rn.addr = $wb", []> {
1244 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001245 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001246}
Bob Wilson25eb5012010-03-20 20:54:36 +00001247
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001248def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
1249def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
1250def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
1251def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001252
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001253def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
1254def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
1255def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
1256def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001257
Evan Cheng60ff8792010-10-11 22:03:18 +00001258def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1259def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1260def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1261def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001262
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001263// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001264class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001265 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001266 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
1267 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1268 let Rm = 0b1111;
1269 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001270 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001271}
Bob Wilson25eb5012010-03-20 20:54:36 +00001272class VST1D3WB<bits<4> op7_4, string Dt>
1273 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001274 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001275 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001276 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1277 "$Rn.addr = $wb", []> {
1278 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001279 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001280}
Bob Wilson052ba452010-03-22 18:22:06 +00001281
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001282def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1283def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1284def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1285def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001286
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001287def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
1288def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
1289def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
1290def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001291
Evan Cheng60ff8792010-10-11 22:03:18 +00001292def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1293def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001294
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001295// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001296class VST1D4<bits<4> op7_4, string Dt>
1297 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001298 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1299 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001300 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001301 let Rm = 0b1111;
1302 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001303 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001304}
Bob Wilson25eb5012010-03-20 20:54:36 +00001305class VST1D4WB<bits<4> op7_4, string Dt>
1306 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001307 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001308 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001309 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1310 "$Rn.addr = $wb", []> {
1311 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001312 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001313}
Bob Wilson25eb5012010-03-20 20:54:36 +00001314
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001315def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1316def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1317def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1318def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001319
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001320def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
1321def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
1322def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
1323def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001324
Evan Cheng60ff8792010-10-11 22:03:18 +00001325def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1326def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001327
Bob Wilsonb36ec862009-08-06 18:47:44 +00001328// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001329class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1330 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001331 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1332 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1333 let Rm = 0b1111;
1334 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001335 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001336}
Bob Wilson95808322010-03-18 20:18:39 +00001337class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001338 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001339 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1340 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001341 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001342 let Rm = 0b1111;
1343 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001344 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001345}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001346
Owen Andersond2f37942010-11-02 21:16:58 +00001347def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1348def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1349def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001350
Owen Andersond2f37942010-11-02 21:16:58 +00001351def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1352def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1353def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001354
Evan Cheng60ff8792010-10-11 22:03:18 +00001355def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1356def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1357def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001358
Evan Cheng60ff8792010-10-11 22:03:18 +00001359def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1360def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1361def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001362
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001363// ...with address register writeback:
1364class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1365 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001366 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1367 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1368 "$Rn.addr = $wb", []> {
1369 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001370 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001371}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001372class VST2QWB<bits<4> op7_4, string Dt>
1373 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001374 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001375 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001376 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1377 "$Rn.addr = $wb", []> {
1378 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001379 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001380}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001381
Owen Andersond2f37942010-11-02 21:16:58 +00001382def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1383def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1384def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001385
Owen Andersond2f37942010-11-02 21:16:58 +00001386def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1387def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1388def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001389
Evan Cheng60ff8792010-10-11 22:03:18 +00001390def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1391def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1392def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001393
Evan Cheng60ff8792010-10-11 22:03:18 +00001394def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1395def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1396def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001397
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001398// ...with double-spaced registers
Owen Andersond2f37942010-11-02 21:16:58 +00001399def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1400def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1401def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1402def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1403def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1404def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001405
Bob Wilsonb36ec862009-08-06 18:47:44 +00001406// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001407class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1408 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001409 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1410 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1411 let Rm = 0b1111;
1412 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001413 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001414}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001415
Owen Andersona1a45fd2010-11-02 21:47:03 +00001416def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1417def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1418def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001419
Evan Cheng60ff8792010-10-11 22:03:18 +00001420def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1421def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1422def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001423
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001424// ...with address register writeback:
1425class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1426 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001427 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001428 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001429 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1430 "$Rn.addr = $wb", []> {
1431 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001432 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001433}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001434
Owen Andersona1a45fd2010-11-02 21:47:03 +00001435def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1436def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1437def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001438
Evan Cheng60ff8792010-10-11 22:03:18 +00001439def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1440def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1441def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001442
Bob Wilson7de68142011-02-07 17:43:15 +00001443// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001444def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1445def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1446def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1447def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1448def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1449def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001450
Evan Cheng60ff8792010-10-11 22:03:18 +00001451def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1452def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1453def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001454
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001455// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001456def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1457def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1458def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1459
Evan Cheng60ff8792010-10-11 22:03:18 +00001460def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1461def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1462def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001463
Bob Wilsonb36ec862009-08-06 18:47:44 +00001464// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001465class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1466 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001467 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1468 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001469 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001470 let Rm = 0b1111;
1471 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001472 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001473}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001474
Owen Andersona1a45fd2010-11-02 21:47:03 +00001475def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1476def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1477def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001478
Evan Cheng60ff8792010-10-11 22:03:18 +00001479def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1480def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1481def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001482
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001483// ...with address register writeback:
1484class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1485 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001486 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001487 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001488 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1489 "$Rn.addr = $wb", []> {
1490 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001491 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001492}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001493
Owen Andersona1a45fd2010-11-02 21:47:03 +00001494def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1495def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1496def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001497
Evan Cheng60ff8792010-10-11 22:03:18 +00001498def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1499def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1500def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001501
Bob Wilson7de68142011-02-07 17:43:15 +00001502// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001503def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1504def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1505def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1506def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1507def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1508def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001509
Evan Cheng60ff8792010-10-11 22:03:18 +00001510def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1511def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1512def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001513
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001514// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001515def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1516def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1517def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1518
Evan Cheng60ff8792010-10-11 22:03:18 +00001519def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1520def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1521def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001522
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001523} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1524
Bob Wilson8466fa12010-09-13 23:01:35 +00001525// Classes for VST*LN pseudo-instructions with multi-register operands.
1526// These are expanded to real instructions after register allocation.
1527class VSTQLNPseudo<InstrItinClass itin>
1528 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1529 itin, "">;
1530class VSTQLNWBPseudo<InstrItinClass itin>
1531 : PseudoNLdSt<(outs GPR:$wb),
1532 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1533 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1534class VSTQQLNPseudo<InstrItinClass itin>
1535 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1536 itin, "">;
1537class VSTQQLNWBPseudo<InstrItinClass itin>
1538 : PseudoNLdSt<(outs GPR:$wb),
1539 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1540 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1541class VSTQQQQLNPseudo<InstrItinClass itin>
1542 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1543 itin, "">;
1544class VSTQQQQLNWBPseudo<InstrItinClass itin>
1545 : PseudoNLdSt<(outs GPR:$wb),
1546 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1547 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1548
Bob Wilsonb07c1712009-10-07 21:53:04 +00001549// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001550class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1551 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001552 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001553 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001554 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1555 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001556 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001557 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001558}
Mon P Wang183c6272011-05-09 17:47:27 +00001559class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1560 PatFrag StoreOp, SDNode ExtractOp>
1561 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1562 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1563 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001564 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001565 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001566 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001567}
Bob Wilsond168cef2010-11-03 16:24:53 +00001568class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1569 : VSTQLNPseudo<IIC_VST1ln> {
1570 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1571 addrmode6:$addr)];
1572}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001573
Bob Wilsond168cef2010-11-03 16:24:53 +00001574def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1575 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001576 let Inst{7-5} = lane{2-0};
1577}
Bob Wilsond168cef2010-11-03 16:24:53 +00001578def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1579 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001580 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001581 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001582}
Mon P Wang183c6272011-05-09 17:47:27 +00001583
1584def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001585 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001586 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001587}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001588
Bob Wilsond168cef2010-11-03 16:24:53 +00001589def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1590def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1591def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001592
Bob Wilson746fa172010-12-10 22:13:32 +00001593def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1594 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1595def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1596 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1597
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001598// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001599class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1600 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001601 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001602 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001603 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001604 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001605 "$Rn.addr = $wb",
1606 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001607 addrmode6:$Rn, am6offset:$Rm))]> {
1608 let DecoderMethod = "DecodeVST1LN";
1609}
Bob Wilsonda525062011-02-25 06:42:42 +00001610class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1611 : VSTQLNWBPseudo<IIC_VST1lnu> {
1612 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1613 addrmode6:$addr, am6offset:$offset))];
1614}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001615
Bob Wilsonda525062011-02-25 06:42:42 +00001616def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1617 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001618 let Inst{7-5} = lane{2-0};
1619}
Bob Wilsonda525062011-02-25 06:42:42 +00001620def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1621 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001622 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001623 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001624}
Bob Wilsonda525062011-02-25 06:42:42 +00001625def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1626 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001627 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001628 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001629}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001630
Bob Wilsonda525062011-02-25 06:42:42 +00001631def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1632def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1633def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1634
1635let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001636
Bob Wilson8a3198b2009-09-01 18:51:56 +00001637// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001638class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001639 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001640 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1641 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001642 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001643 let Rm = 0b1111;
1644 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001645 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001646}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001647
Owen Andersonb20594f2010-11-02 22:18:18 +00001648def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1649 let Inst{7-5} = lane{2-0};
1650}
1651def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1652 let Inst{7-6} = lane{1-0};
1653}
1654def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1655 let Inst{7} = lane{0};
1656}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001657
Evan Cheng60ff8792010-10-11 22:03:18 +00001658def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1659def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1660def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001661
Bob Wilson41315282010-03-20 20:39:53 +00001662// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001663def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1664 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001665 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001666}
1667def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1668 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001669 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001670}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001671
Evan Cheng60ff8792010-10-11 22:03:18 +00001672def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1673def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001674
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001675// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001676class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001677 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001678 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001679 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001680 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001681 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001682 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001683 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001684}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001685
Owen Andersonb20594f2010-11-02 22:18:18 +00001686def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1687 let Inst{7-5} = lane{2-0};
1688}
1689def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1690 let Inst{7-6} = lane{1-0};
1691}
1692def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1693 let Inst{7} = lane{0};
1694}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001695
Evan Cheng60ff8792010-10-11 22:03:18 +00001696def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1697def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1698def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001699
Owen Andersonb20594f2010-11-02 22:18:18 +00001700def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1701 let Inst{7-6} = lane{1-0};
1702}
1703def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1704 let Inst{7} = lane{0};
1705}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001706
Evan Cheng60ff8792010-10-11 22:03:18 +00001707def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1708def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001709
Bob Wilson8a3198b2009-09-01 18:51:56 +00001710// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001711class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001712 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001713 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001714 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001715 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1716 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001717 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001718}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001719
Owen Andersonb20594f2010-11-02 22:18:18 +00001720def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1721 let Inst{7-5} = lane{2-0};
1722}
1723def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1724 let Inst{7-6} = lane{1-0};
1725}
1726def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1727 let Inst{7} = lane{0};
1728}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001729
Evan Cheng60ff8792010-10-11 22:03:18 +00001730def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1731def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1732def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001733
Bob Wilson41315282010-03-20 20:39:53 +00001734// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001735def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1736 let Inst{7-6} = lane{1-0};
1737}
1738def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1739 let Inst{7} = lane{0};
1740}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001741
Evan Cheng60ff8792010-10-11 22:03:18 +00001742def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1743def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001744
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001745// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001746class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001747 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001748 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001749 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001750 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001751 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001752 "$Rn.addr = $wb", []> {
1753 let DecoderMethod = "DecodeVST3LN";
1754}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001755
Owen Andersonb20594f2010-11-02 22:18:18 +00001756def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1757 let Inst{7-5} = lane{2-0};
1758}
1759def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1760 let Inst{7-6} = lane{1-0};
1761}
1762def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1763 let Inst{7} = lane{0};
1764}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001765
Evan Cheng60ff8792010-10-11 22:03:18 +00001766def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1767def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1768def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001769
Owen Andersonb20594f2010-11-02 22:18:18 +00001770def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1771 let Inst{7-6} = lane{1-0};
1772}
1773def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1774 let Inst{7} = lane{0};
1775}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001776
Evan Cheng60ff8792010-10-11 22:03:18 +00001777def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1778def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001779
Bob Wilson8a3198b2009-09-01 18:51:56 +00001780// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001781class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001782 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001783 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001784 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001785 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001786 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001787 let Rm = 0b1111;
1788 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001789 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001790}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001791
Owen Andersonb20594f2010-11-02 22:18:18 +00001792def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1793 let Inst{7-5} = lane{2-0};
1794}
1795def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1796 let Inst{7-6} = lane{1-0};
1797}
1798def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1799 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001800 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001801}
Bob Wilson56311392009-10-09 00:01:36 +00001802
Evan Cheng60ff8792010-10-11 22:03:18 +00001803def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1804def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1805def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001806
Bob Wilson41315282010-03-20 20:39:53 +00001807// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001808def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1809 let Inst{7-6} = lane{1-0};
1810}
1811def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1812 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001813 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001814}
Bob Wilson56311392009-10-09 00:01:36 +00001815
Evan Cheng60ff8792010-10-11 22:03:18 +00001816def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1817def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001818
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001819// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001820class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001821 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001822 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001823 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001824 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001825 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1826 "$Rn.addr = $wb", []> {
1827 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001828 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001829}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001830
Owen Andersonb20594f2010-11-02 22:18:18 +00001831def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1832 let Inst{7-5} = lane{2-0};
1833}
1834def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1835 let Inst{7-6} = lane{1-0};
1836}
1837def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1838 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001839 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001840}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001841
Evan Cheng60ff8792010-10-11 22:03:18 +00001842def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1843def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1844def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001845
Owen Andersonb20594f2010-11-02 22:18:18 +00001846def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1847 let Inst{7-6} = lane{1-0};
1848}
1849def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1850 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001851 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001852}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001853
Evan Cheng60ff8792010-10-11 22:03:18 +00001854def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1855def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001856
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001857} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001858
Bob Wilson205a5ca2009-07-08 18:11:30 +00001859
Bob Wilson5bafff32009-06-22 23:27:02 +00001860//===----------------------------------------------------------------------===//
1861// NEON pattern fragments
1862//===----------------------------------------------------------------------===//
1863
1864// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001865def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001866 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1867 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001868}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001869def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001870 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1871 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001872}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001873def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001874 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1875 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001876}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001877def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001878 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1879 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001880}]>;
1881
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001882// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001883def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001884 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1885 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001886}]>;
1887
Bob Wilson5bafff32009-06-22 23:27:02 +00001888// Translate lane numbers from Q registers to D subregs.
1889def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001890 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001891}]>;
1892def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001893 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001894}]>;
1895def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001896 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001897}]>;
1898
1899//===----------------------------------------------------------------------===//
1900// Instruction Classes
1901//===----------------------------------------------------------------------===//
1902
Bob Wilson4711d5c2010-12-13 23:02:37 +00001903// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001904class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001905 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1906 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001907 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1908 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
1909 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001910class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001911 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1912 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001913 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1914 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
1915 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001916
Bob Wilson69bfbd62010-02-17 22:42:54 +00001917// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001918class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001919 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001920 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001921 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001922 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1923 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1924 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001925class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001926 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001927 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001928 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001929 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1930 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1931 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001932
Bob Wilson973a0742010-08-30 20:02:30 +00001933// Narrow 2-register operations.
1934class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1935 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1936 InstrItinClass itin, string OpcodeStr, string Dt,
1937 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001938 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1939 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1940 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00001941
Bob Wilson5bafff32009-06-22 23:27:02 +00001942// Narrow 2-register intrinsics.
1943class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1944 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001945 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001946 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001947 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1948 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1949 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001950
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001951// Long 2-register operations (currently only used for VMOVL).
1952class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1953 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1954 InstrItinClass itin, string OpcodeStr, string Dt,
1955 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001956 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1957 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1958 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001959
Bob Wilson04063562010-12-15 22:14:12 +00001960// Long 2-register intrinsics.
1961class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1962 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1963 InstrItinClass itin, string OpcodeStr, string Dt,
1964 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
1965 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1966 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1967 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
1968
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001969// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001970class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001971 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001972 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00001973 OpcodeStr, Dt, "$Vd, $Vm",
1974 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001975class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001976 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001977 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
1978 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
1979 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001980
Bob Wilson4711d5c2010-12-13 23:02:37 +00001981// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001982class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001983 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001984 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001985 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001986 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1987 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1988 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001989 let isCommutable = Commutable;
1990}
1991// Same as N3VD but no data type.
1992class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1993 InstrItinClass itin, string OpcodeStr,
1994 ValueType ResTy, ValueType OpTy,
1995 SDNode OpNode, bit Commutable>
1996 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00001997 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1998 OpcodeStr, "$Vd, $Vn, $Vm", "",
1999 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002000 let isCommutable = Commutable;
2001}
Johnny Chen897dd0c2010-03-27 01:03:13 +00002002
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002003class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002004 InstrItinClass itin, string OpcodeStr, string Dt,
2005 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002006 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002007 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2008 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002009 [(set (Ty DPR:$Vd),
2010 (Ty (ShOp (Ty DPR:$Vn),
2011 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002012 let isCommutable = 0;
2013}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002014class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002015 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002016 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002017 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2018 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00002019 [(set (Ty DPR:$Vd),
2020 (Ty (ShOp (Ty DPR:$Vn),
2021 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002022 let isCommutable = 0;
2023}
2024
Bob Wilson5bafff32009-06-22 23:27:02 +00002025class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002026 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002027 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002028 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002029 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2030 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2031 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002032 let isCommutable = Commutable;
2033}
2034class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2035 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002036 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00002037 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002038 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2039 OpcodeStr, "$Vd, $Vn, $Vm", "",
2040 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002041 let isCommutable = Commutable;
2042}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002043class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002044 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002045 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002046 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002047 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2048 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002049 [(set (ResTy QPR:$Vd),
2050 (ResTy (ShOp (ResTy QPR:$Vn),
2051 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002052 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002053 let isCommutable = 0;
2054}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002055class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002056 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002057 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002058 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2059 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002060 [(set (ResTy QPR:$Vd),
2061 (ResTy (ShOp (ResTy QPR:$Vn),
2062 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002063 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002064 let isCommutable = 0;
2065}
Bob Wilson5bafff32009-06-22 23:27:02 +00002066
2067// Basic 3-register intrinsics, both double- and quad-register.
2068class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002069 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002070 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002071 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002072 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2073 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2074 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002075 let isCommutable = Commutable;
2076}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002077class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002078 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002079 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002080 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2081 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002082 [(set (Ty DPR:$Vd),
2083 (Ty (IntOp (Ty DPR:$Vn),
2084 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002085 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002086 let isCommutable = 0;
2087}
David Goodwin658ea602009-09-25 18:38:29 +00002088class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002089 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002090 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002091 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2092 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002093 [(set (Ty DPR:$Vd),
2094 (Ty (IntOp (Ty DPR:$Vn),
2095 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002096 let isCommutable = 0;
2097}
Owen Anderson3557d002010-10-26 20:56:57 +00002098class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2099 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002100 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002101 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2102 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2103 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2104 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002105 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002106}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002107
Bob Wilson5bafff32009-06-22 23:27:02 +00002108class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002109 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002110 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002111 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002112 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2113 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2114 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002115 let isCommutable = Commutable;
2116}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002117class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002118 string OpcodeStr, string Dt,
2119 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002120 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002121 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2122 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002123 [(set (ResTy QPR:$Vd),
2124 (ResTy (IntOp (ResTy QPR:$Vn),
2125 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002126 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002127 let isCommutable = 0;
2128}
David Goodwin658ea602009-09-25 18:38:29 +00002129class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002130 string OpcodeStr, string Dt,
2131 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002132 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002133 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2134 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002135 [(set (ResTy QPR:$Vd),
2136 (ResTy (IntOp (ResTy QPR:$Vn),
2137 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002138 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002139 let isCommutable = 0;
2140}
Owen Anderson3557d002010-10-26 20:56:57 +00002141class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2142 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002143 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002144 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2145 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2146 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2147 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002148 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002149}
Bob Wilson5bafff32009-06-22 23:27:02 +00002150
Bob Wilson4711d5c2010-12-13 23:02:37 +00002151// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002152class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002153 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002154 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002155 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002156 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2157 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2158 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2159 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2160
David Goodwin658ea602009-09-25 18:38:29 +00002161class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002162 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002163 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002164 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002165 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002166 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002167 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002168 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002169 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002170 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002171 (Ty (MulOp DPR:$Vn,
2172 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002173 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002174class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002175 string OpcodeStr, string Dt,
2176 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002177 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002178 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002179 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002180 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002181 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002182 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002183 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002184 (Ty (MulOp DPR:$Vn,
2185 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002186 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002187
Bob Wilson5bafff32009-06-22 23:27:02 +00002188class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002189 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002190 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002191 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002192 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2193 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2194 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2195 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002196class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002197 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002198 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002199 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002200 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002201 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002202 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002203 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002204 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002205 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002206 (ResTy (MulOp QPR:$Vn,
2207 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002208 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002209class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002210 string OpcodeStr, string Dt,
2211 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002212 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002213 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002214 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002215 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002216 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002217 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002218 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002219 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002220 (ResTy (MulOp QPR:$Vn,
2221 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002222 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002223
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002224// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2225class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2226 InstrItinClass itin, string OpcodeStr, string Dt,
2227 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2228 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002229 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2230 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2231 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2232 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002233class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2234 InstrItinClass itin, string OpcodeStr, string Dt,
2235 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2236 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002237 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2238 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2239 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2240 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002241
Bob Wilson5bafff32009-06-22 23:27:02 +00002242// Neon 3-argument intrinsics, both double- and quad-register.
2243// The destination register is also used as the first source operand register.
2244class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002245 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002246 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002247 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002248 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2249 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2250 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2251 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002252class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002253 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002254 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002255 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002256 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2257 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2258 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2259 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002260
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002261// Long Multiply-Add/Sub operations.
2262class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2263 InstrItinClass itin, string OpcodeStr, string Dt,
2264 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2265 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002266 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2267 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2268 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2269 (TyQ (MulOp (TyD DPR:$Vn),
2270 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002271class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2272 InstrItinClass itin, string OpcodeStr, string Dt,
2273 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002274 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002275 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002276 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002277 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002278 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002279 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002280 (TyQ (MulOp (TyD DPR:$Vn),
2281 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002282 imm:$lane))))))]>;
2283class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2284 InstrItinClass itin, string OpcodeStr, string Dt,
2285 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002286 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002287 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002288 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002289 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002290 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002291 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002292 (TyQ (MulOp (TyD DPR:$Vn),
2293 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002294 imm:$lane))))))]>;
2295
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002296// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2297class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2298 InstrItinClass itin, string OpcodeStr, string Dt,
2299 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2300 SDNode OpNode>
2301 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002302 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2303 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2304 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2305 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2306 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002307
Bob Wilson5bafff32009-06-22 23:27:02 +00002308// Neon Long 3-argument intrinsic. The destination register is
2309// a quad-register and is also used as the first source operand register.
2310class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002311 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002312 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002313 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002314 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2315 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2316 [(set QPR:$Vd,
2317 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002318class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002319 string OpcodeStr, string Dt,
2320 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002321 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002322 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002323 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002324 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002325 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002326 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002327 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002328 (OpTy DPR:$Vn),
2329 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002330 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002331class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2332 InstrItinClass itin, string OpcodeStr, string Dt,
2333 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002334 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002335 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002336 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002337 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002338 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002339 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002340 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002341 (OpTy DPR:$Vn),
2342 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002343 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002344
Bob Wilson5bafff32009-06-22 23:27:02 +00002345// Narrowing 3-register intrinsics.
2346class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002347 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002348 Intrinsic IntOp, bit Commutable>
2349 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002350 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2351 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2352 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002353 let isCommutable = Commutable;
2354}
2355
Bob Wilson04d6c282010-08-29 05:57:34 +00002356// Long 3-register operations.
2357class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2358 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002359 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2360 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002361 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2362 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2363 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002364 let isCommutable = Commutable;
2365}
2366class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2367 InstrItinClass itin, string OpcodeStr, string Dt,
2368 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002369 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002370 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2371 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002372 [(set QPR:$Vd,
2373 (TyQ (OpNode (TyD DPR:$Vn),
2374 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002375class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2376 InstrItinClass itin, string OpcodeStr, string Dt,
2377 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002378 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002379 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2380 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002381 [(set QPR:$Vd,
2382 (TyQ (OpNode (TyD DPR:$Vn),
2383 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002384
2385// Long 3-register operations with explicitly extended operands.
2386class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2387 InstrItinClass itin, string OpcodeStr, string Dt,
2388 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2389 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002390 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002391 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2392 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2393 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2394 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002395 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002396}
2397
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002398// Long 3-register intrinsics with explicit extend (VABDL).
2399class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2400 InstrItinClass itin, string OpcodeStr, string Dt,
2401 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2402 bit Commutable>
2403 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002404 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2405 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2406 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2407 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002408 let isCommutable = Commutable;
2409}
2410
Bob Wilson5bafff32009-06-22 23:27:02 +00002411// Long 3-register intrinsics.
2412class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002413 InstrItinClass itin, string OpcodeStr, string Dt,
2414 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002415 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002416 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2417 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2418 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002419 let isCommutable = Commutable;
2420}
David Goodwin658ea602009-09-25 18:38:29 +00002421class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002422 string OpcodeStr, string Dt,
2423 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002424 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002425 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2426 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002427 [(set (ResTy QPR:$Vd),
2428 (ResTy (IntOp (OpTy DPR:$Vn),
2429 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002430 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002431class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2432 InstrItinClass itin, string OpcodeStr, string Dt,
2433 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002434 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002435 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2436 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002437 [(set (ResTy QPR:$Vd),
2438 (ResTy (IntOp (OpTy DPR:$Vn),
2439 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002440 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002441
Bob Wilson04d6c282010-08-29 05:57:34 +00002442// Wide 3-register operations.
2443class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2444 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2445 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002446 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002447 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2448 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2449 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2450 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002451 let isCommutable = Commutable;
2452}
2453
2454// Pairwise long 2-register intrinsics, both double- and quad-register.
2455class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002456 bits<2> op17_16, bits<5> op11_7, bit op4,
2457 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002458 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002459 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2460 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2461 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002462class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002463 bits<2> op17_16, bits<5> op11_7, bit op4,
2464 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002465 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002466 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2467 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2468 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002469
2470// Pairwise long 2-register accumulate intrinsics,
2471// both double- and quad-register.
2472// The destination register is also used as the first source operand register.
2473class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002474 bits<2> op17_16, bits<5> op11_7, bit op4,
2475 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002476 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2477 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002478 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2479 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2480 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002481class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002482 bits<2> op17_16, bits<5> op11_7, bit op4,
2483 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002484 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2485 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002486 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2487 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2488 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002489
2490// Shift by immediate,
2491// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002492class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002493 Format f, InstrItinClass itin, Operand ImmTy,
2494 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002495 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002496 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002497 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2498 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002499class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002500 Format f, InstrItinClass itin, Operand ImmTy,
2501 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002502 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002503 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002504 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2505 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002506
Johnny Chen6c8648b2010-03-17 23:26:50 +00002507// Long shift by immediate.
2508class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2509 string OpcodeStr, string Dt,
2510 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2511 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002512 (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm,
2513 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2514 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002515 (i32 imm:$SIMM))))]>;
2516
Bob Wilson5bafff32009-06-22 23:27:02 +00002517// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002518class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002519 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002520 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002521 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002522 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002523 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2524 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002525 (i32 imm:$SIMM))))]>;
2526
2527// Shift right by immediate and accumulate,
2528// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002529class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002530 Operand ImmTy, string OpcodeStr, string Dt,
2531 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002532 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002533 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002534 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2535 [(set DPR:$Vd, (Ty (add DPR:$src1,
2536 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002537class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002538 Operand ImmTy, string OpcodeStr, string Dt,
2539 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002540 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002541 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002542 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2543 [(set QPR:$Vd, (Ty (add QPR:$src1,
2544 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002545
2546// Shift by immediate and insert,
2547// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002548class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002549 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2550 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002551 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002552 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002553 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2554 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002555class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002556 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2557 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002558 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002559 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002560 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2561 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002562
2563// Convert, with fractional bits immediate,
2564// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002565class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002566 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002567 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002568 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002569 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2570 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2571 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002572class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002573 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002574 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002575 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002576 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2577 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2578 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002579
2580//===----------------------------------------------------------------------===//
2581// Multiclasses
2582//===----------------------------------------------------------------------===//
2583
Bob Wilson916ac5b2009-10-03 04:44:16 +00002584// Abbreviations used in multiclass suffixes:
2585// Q = quarter int (8 bit) elements
2586// H = half int (16 bit) elements
2587// S = single int (32 bit) elements
2588// D = double int (64 bit) elements
2589
Bob Wilson094dd802010-12-18 00:42:58 +00002590// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002591
Bob Wilson094dd802010-12-18 00:42:58 +00002592// Neon 2-register comparisons.
2593// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002594multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2595 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002596 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002597 // 64-bit vector types.
2598 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002599 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002600 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002601 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002602 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002603 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002604 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002605 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002606 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002607 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002608 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002609 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002610 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002611 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002612 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002613 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002614 let Inst{10} = 1; // overwrite F = 1
2615 }
2616
2617 // 128-bit vector types.
2618 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002619 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002620 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002621 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002622 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002623 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002624 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002625 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002626 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002627 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002628 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002629 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002630 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002631 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002632 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002633 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002634 let Inst{10} = 1; // overwrite F = 1
2635 }
2636}
2637
Bob Wilson094dd802010-12-18 00:42:58 +00002638
2639// Neon 2-register vector intrinsics,
2640// element sizes of 8, 16 and 32 bits:
2641multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2642 bits<5> op11_7, bit op4,
2643 InstrItinClass itinD, InstrItinClass itinQ,
2644 string OpcodeStr, string Dt, Intrinsic IntOp> {
2645 // 64-bit vector types.
2646 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2647 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2648 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2649 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2650 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2651 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2652
2653 // 128-bit vector types.
2654 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2655 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2656 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2657 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2658 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2659 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2660}
2661
2662
2663// Neon Narrowing 2-register vector operations,
2664// source operand element sizes of 16, 32 and 64 bits:
2665multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2666 bits<5> op11_7, bit op6, bit op4,
2667 InstrItinClass itin, string OpcodeStr, string Dt,
2668 SDNode OpNode> {
2669 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2670 itin, OpcodeStr, !strconcat(Dt, "16"),
2671 v8i8, v8i16, OpNode>;
2672 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2673 itin, OpcodeStr, !strconcat(Dt, "32"),
2674 v4i16, v4i32, OpNode>;
2675 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2676 itin, OpcodeStr, !strconcat(Dt, "64"),
2677 v2i32, v2i64, OpNode>;
2678}
2679
2680// Neon Narrowing 2-register vector intrinsics,
2681// source operand element sizes of 16, 32 and 64 bits:
2682multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2683 bits<5> op11_7, bit op6, bit op4,
2684 InstrItinClass itin, string OpcodeStr, string Dt,
2685 Intrinsic IntOp> {
2686 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2687 itin, OpcodeStr, !strconcat(Dt, "16"),
2688 v8i8, v8i16, IntOp>;
2689 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2690 itin, OpcodeStr, !strconcat(Dt, "32"),
2691 v4i16, v4i32, IntOp>;
2692 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2693 itin, OpcodeStr, !strconcat(Dt, "64"),
2694 v2i32, v2i64, IntOp>;
2695}
2696
2697
2698// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2699// source operand element sizes of 16, 32 and 64 bits:
2700multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2701 string OpcodeStr, string Dt, SDNode OpNode> {
2702 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2703 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2704 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2705 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2706 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2707 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2708}
2709
2710
Bob Wilson5bafff32009-06-22 23:27:02 +00002711// Neon 3-register vector operations.
2712
2713// First with only element sizes of 8, 16 and 32 bits:
2714multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002715 InstrItinClass itinD16, InstrItinClass itinD32,
2716 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002717 string OpcodeStr, string Dt,
2718 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002719 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002720 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002721 OpcodeStr, !strconcat(Dt, "8"),
2722 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002723 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002724 OpcodeStr, !strconcat(Dt, "16"),
2725 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002726 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002727 OpcodeStr, !strconcat(Dt, "32"),
2728 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002729
2730 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002731 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002732 OpcodeStr, !strconcat(Dt, "8"),
2733 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002734 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002735 OpcodeStr, !strconcat(Dt, "16"),
2736 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002737 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002738 OpcodeStr, !strconcat(Dt, "32"),
2739 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002740}
2741
Evan Chengf81bf152009-11-23 21:57:23 +00002742multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2743 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2744 v4i16, ShOp>;
2745 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002746 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002747 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002748 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002749 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002750 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002751}
2752
Bob Wilson5bafff32009-06-22 23:27:02 +00002753// ....then also with element size 64 bits:
2754multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002755 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002756 string OpcodeStr, string Dt,
2757 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002758 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002759 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002760 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002761 OpcodeStr, !strconcat(Dt, "64"),
2762 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002763 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002764 OpcodeStr, !strconcat(Dt, "64"),
2765 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002766}
2767
2768
Bob Wilson5bafff32009-06-22 23:27:02 +00002769// Neon 3-register vector intrinsics.
2770
2771// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002772multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002773 InstrItinClass itinD16, InstrItinClass itinD32,
2774 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002775 string OpcodeStr, string Dt,
2776 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002777 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002778 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002779 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002780 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002781 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002782 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002783 v2i32, v2i32, IntOp, Commutable>;
2784
2785 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002786 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002787 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002788 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002789 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002790 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002791 v4i32, v4i32, IntOp, Commutable>;
2792}
Owen Anderson3557d002010-10-26 20:56:57 +00002793multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2794 InstrItinClass itinD16, InstrItinClass itinD32,
2795 InstrItinClass itinQ16, InstrItinClass itinQ32,
2796 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002797 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002798 // 64-bit vector types.
2799 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2800 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002801 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002802 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2803 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002804 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002805
2806 // 128-bit vector types.
2807 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2808 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002809 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002810 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2811 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002812 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002813}
Bob Wilson5bafff32009-06-22 23:27:02 +00002814
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002815multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002816 InstrItinClass itinD16, InstrItinClass itinD32,
2817 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002818 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002819 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002820 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002821 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002822 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002823 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002824 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002825 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002826 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002827}
2828
Bob Wilson5bafff32009-06-22 23:27:02 +00002829// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002830multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002831 InstrItinClass itinD16, InstrItinClass itinD32,
2832 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002833 string OpcodeStr, string Dt,
2834 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002835 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002836 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002837 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002838 OpcodeStr, !strconcat(Dt, "8"),
2839 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002840 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002841 OpcodeStr, !strconcat(Dt, "8"),
2842 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002843}
Owen Anderson3557d002010-10-26 20:56:57 +00002844multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2845 InstrItinClass itinD16, InstrItinClass itinD32,
2846 InstrItinClass itinQ16, InstrItinClass itinQ32,
2847 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002848 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002849 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002850 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002851 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2852 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002853 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002854 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2855 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002856 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002857}
2858
Bob Wilson5bafff32009-06-22 23:27:02 +00002859
2860// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002861multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002862 InstrItinClass itinD16, InstrItinClass itinD32,
2863 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002864 string OpcodeStr, string Dt,
2865 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002866 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002867 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002868 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002869 OpcodeStr, !strconcat(Dt, "64"),
2870 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002871 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002872 OpcodeStr, !strconcat(Dt, "64"),
2873 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002874}
Owen Anderson3557d002010-10-26 20:56:57 +00002875multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2876 InstrItinClass itinD16, InstrItinClass itinD32,
2877 InstrItinClass itinQ16, InstrItinClass itinQ32,
2878 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002879 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002880 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002881 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002882 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2883 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002884 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002885 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2886 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002887 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002888}
Bob Wilson5bafff32009-06-22 23:27:02 +00002889
Bob Wilson5bafff32009-06-22 23:27:02 +00002890// Neon Narrowing 3-register vector intrinsics,
2891// source operand element sizes of 16, 32 and 64 bits:
2892multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002893 string OpcodeStr, string Dt,
2894 Intrinsic IntOp, bit Commutable = 0> {
2895 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2896 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002897 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002898 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2899 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002900 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002901 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2902 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002903 v2i32, v2i64, IntOp, Commutable>;
2904}
2905
2906
Bob Wilson04d6c282010-08-29 05:57:34 +00002907// Neon Long 3-register vector operations.
2908
2909multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2910 InstrItinClass itin16, InstrItinClass itin32,
2911 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002912 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002913 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2914 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002915 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002916 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002917 OpcodeStr, !strconcat(Dt, "16"),
2918 v4i32, v4i16, OpNode, Commutable>;
2919 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2920 OpcodeStr, !strconcat(Dt, "32"),
2921 v2i64, v2i32, OpNode, Commutable>;
2922}
2923
2924multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2925 InstrItinClass itin, string OpcodeStr, string Dt,
2926 SDNode OpNode> {
2927 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2928 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2929 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2930 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2931}
2932
2933multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2934 InstrItinClass itin16, InstrItinClass itin32,
2935 string OpcodeStr, string Dt,
2936 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2937 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2938 OpcodeStr, !strconcat(Dt, "8"),
2939 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002940 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002941 OpcodeStr, !strconcat(Dt, "16"),
2942 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2943 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2944 OpcodeStr, !strconcat(Dt, "32"),
2945 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002946}
2947
Bob Wilson5bafff32009-06-22 23:27:02 +00002948// Neon Long 3-register vector intrinsics.
2949
2950// First with only element sizes of 16 and 32 bits:
2951multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002952 InstrItinClass itin16, InstrItinClass itin32,
2953 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002954 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002955 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002956 OpcodeStr, !strconcat(Dt, "16"),
2957 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002958 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002959 OpcodeStr, !strconcat(Dt, "32"),
2960 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002961}
2962
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002963multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002964 InstrItinClass itin, string OpcodeStr, string Dt,
2965 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002966 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002967 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002968 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002969 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002970}
2971
Bob Wilson5bafff32009-06-22 23:27:02 +00002972// ....then also with element size of 8 bits:
2973multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002974 InstrItinClass itin16, InstrItinClass itin32,
2975 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002976 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002977 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002978 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002979 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002980 OpcodeStr, !strconcat(Dt, "8"),
2981 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002982}
2983
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002984// ....with explicit extend (VABDL).
2985multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2986 InstrItinClass itin, string OpcodeStr, string Dt,
2987 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2988 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2989 OpcodeStr, !strconcat(Dt, "8"),
2990 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002991 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002992 OpcodeStr, !strconcat(Dt, "16"),
2993 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2994 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2995 OpcodeStr, !strconcat(Dt, "32"),
2996 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2997}
2998
Bob Wilson5bafff32009-06-22 23:27:02 +00002999
3000// Neon Wide 3-register vector intrinsics,
3001// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00003002multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3003 string OpcodeStr, string Dt,
3004 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3005 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
3006 OpcodeStr, !strconcat(Dt, "8"),
3007 v8i16, v8i8, OpNode, ExtOp, Commutable>;
3008 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
3009 OpcodeStr, !strconcat(Dt, "16"),
3010 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3011 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
3012 OpcodeStr, !strconcat(Dt, "32"),
3013 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003014}
3015
3016
3017// Neon Multiply-Op vector operations,
3018// element sizes of 8, 16 and 32 bits:
3019multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00003020 InstrItinClass itinD16, InstrItinClass itinD32,
3021 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003022 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003023 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003024 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003025 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003026 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003027 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003028 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003029 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003030
3031 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003032 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003033 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003034 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003035 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003036 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003037 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003038}
3039
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003040multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003041 InstrItinClass itinD16, InstrItinClass itinD32,
3042 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003043 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003044 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003045 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003046 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003047 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003048 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003049 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3050 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003051 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003052 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3053 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003054}
Bob Wilson5bafff32009-06-22 23:27:02 +00003055
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003056// Neon Intrinsic-Op vector operations,
3057// element sizes of 8, 16 and 32 bits:
3058multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3059 InstrItinClass itinD, InstrItinClass itinQ,
3060 string OpcodeStr, string Dt, Intrinsic IntOp,
3061 SDNode OpNode> {
3062 // 64-bit vector types.
3063 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3064 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3065 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3066 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3067 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3068 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3069
3070 // 128-bit vector types.
3071 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3072 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3073 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3074 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3075 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3076 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3077}
3078
Bob Wilson5bafff32009-06-22 23:27:02 +00003079// Neon 3-argument intrinsics,
3080// element sizes of 8, 16 and 32 bits:
3081multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003082 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003083 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003084 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003085 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003086 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003087 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003088 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003089 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003090 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003091
3092 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003093 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003094 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003095 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003096 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003097 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003098 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003099}
3100
3101
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003102// Neon Long Multiply-Op vector operations,
3103// element sizes of 8, 16 and 32 bits:
3104multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3105 InstrItinClass itin16, InstrItinClass itin32,
3106 string OpcodeStr, string Dt, SDNode MulOp,
3107 SDNode OpNode> {
3108 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3109 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3110 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3111 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3112 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3113 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3114}
3115
3116multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3117 string Dt, SDNode MulOp, SDNode OpNode> {
3118 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3119 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3120 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3121 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3122}
3123
3124
Bob Wilson5bafff32009-06-22 23:27:02 +00003125// Neon Long 3-argument intrinsics.
3126
3127// First with only element sizes of 16 and 32 bits:
3128multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003129 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003130 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003131 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003132 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003133 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003134 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003135}
3136
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003137multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003138 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003139 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003140 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003141 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003142 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003143}
3144
Bob Wilson5bafff32009-06-22 23:27:02 +00003145// ....then also with element size of 8 bits:
3146multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003147 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003148 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003149 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3150 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003151 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003152}
3153
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003154// ....with explicit extend (VABAL).
3155multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3156 InstrItinClass itin, string OpcodeStr, string Dt,
3157 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3158 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3159 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3160 IntOp, ExtOp, OpNode>;
3161 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3162 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3163 IntOp, ExtOp, OpNode>;
3164 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3165 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3166 IntOp, ExtOp, OpNode>;
3167}
3168
Bob Wilson5bafff32009-06-22 23:27:02 +00003169
Bob Wilson5bafff32009-06-22 23:27:02 +00003170// Neon Pairwise long 2-register intrinsics,
3171// element sizes of 8, 16 and 32 bits:
3172multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3173 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003174 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003175 // 64-bit vector types.
3176 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003177 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003178 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003179 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003180 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003181 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003182
3183 // 128-bit vector types.
3184 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003185 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003186 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003187 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003188 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003189 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003190}
3191
3192
3193// Neon Pairwise long 2-register accumulate intrinsics,
3194// element sizes of 8, 16 and 32 bits:
3195multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3196 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003197 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003198 // 64-bit vector types.
3199 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003200 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003201 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003202 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003203 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003204 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003205
3206 // 128-bit vector types.
3207 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003208 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003209 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003210 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003211 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003212 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003213}
3214
3215
3216// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003217// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003218// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003219multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3220 InstrItinClass itin, string OpcodeStr, string Dt,
3221 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003222 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003223 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003224 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003225 let Inst{21-19} = 0b001; // imm6 = 001xxx
3226 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003227 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003228 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003229 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3230 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003231 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003232 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003233 let Inst{21} = 0b1; // imm6 = 1xxxxx
3234 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003235 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003236 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003237 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003238
3239 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003240 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003241 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003242 let Inst{21-19} = 0b001; // imm6 = 001xxx
3243 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003244 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003245 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003246 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3247 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003248 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003249 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003250 let Inst{21} = 0b1; // imm6 = 1xxxxx
3251 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003252 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3253 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3254 // imm6 = xxxxxx
3255}
3256multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3257 InstrItinClass itin, string OpcodeStr, string Dt,
3258 SDNode OpNode> {
3259 // 64-bit vector types.
3260 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3261 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3262 let Inst{21-19} = 0b001; // imm6 = 001xxx
3263 }
3264 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3265 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3266 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3267 }
3268 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3269 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3270 let Inst{21} = 0b1; // imm6 = 1xxxxx
3271 }
3272 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3273 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3274 // imm6 = xxxxxx
3275
3276 // 128-bit vector types.
3277 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3278 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3279 let Inst{21-19} = 0b001; // imm6 = 001xxx
3280 }
3281 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3282 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3283 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3284 }
3285 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3286 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3287 let Inst{21} = 0b1; // imm6 = 1xxxxx
3288 }
3289 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003290 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003291 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003292}
3293
Bob Wilson5bafff32009-06-22 23:27:02 +00003294// Neon Shift-Accumulate vector operations,
3295// element sizes of 8, 16, 32 and 64 bits:
3296multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003297 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003298 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003299 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003300 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003301 let Inst{21-19} = 0b001; // imm6 = 001xxx
3302 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003303 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003304 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003305 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3306 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003307 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003308 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003309 let Inst{21} = 0b1; // imm6 = 1xxxxx
3310 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003311 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003312 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003313 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003314
3315 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003316 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003317 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003318 let Inst{21-19} = 0b001; // imm6 = 001xxx
3319 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003320 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003321 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003322 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3323 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003324 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003325 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003326 let Inst{21} = 0b1; // imm6 = 1xxxxx
3327 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003328 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003329 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003330 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003331}
3332
Bob Wilson5bafff32009-06-22 23:27:02 +00003333// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003334// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003335// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003336multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3337 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003338 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003339 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3340 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003341 let Inst{21-19} = 0b001; // imm6 = 001xxx
3342 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003343 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3344 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003345 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3346 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003347 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3348 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003349 let Inst{21} = 0b1; // imm6 = 1xxxxx
3350 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003351 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3352 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003353 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003354
3355 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003356 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3357 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003358 let Inst{21-19} = 0b001; // imm6 = 001xxx
3359 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003360 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3361 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003362 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3363 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003364 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3365 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003366 let Inst{21} = 0b1; // imm6 = 1xxxxx
3367 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003368 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3369 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3370 // imm6 = xxxxxx
3371}
3372multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3373 string OpcodeStr> {
3374 // 64-bit vector types.
3375 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3376 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3377 let Inst{21-19} = 0b001; // imm6 = 001xxx
3378 }
3379 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3380 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3381 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3382 }
3383 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3384 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3385 let Inst{21} = 0b1; // imm6 = 1xxxxx
3386 }
3387 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3388 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3389 // imm6 = xxxxxx
3390
3391 // 128-bit vector types.
3392 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3393 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3394 let Inst{21-19} = 0b001; // imm6 = 001xxx
3395 }
3396 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3397 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3398 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3399 }
3400 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3401 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3402 let Inst{21} = 0b1; // imm6 = 1xxxxx
3403 }
3404 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3405 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003406 // imm6 = xxxxxx
3407}
3408
3409// Neon Shift Long operations,
3410// element sizes of 8, 16, 32 bits:
3411multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003412 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003413 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003414 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003415 let Inst{21-19} = 0b001; // imm6 = 001xxx
3416 }
3417 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003418 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003419 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3420 }
3421 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003422 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003423 let Inst{21} = 0b1; // imm6 = 1xxxxx
3424 }
3425}
3426
3427// Neon Shift Narrow operations,
3428// element sizes of 16, 32, 64 bits:
3429multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003430 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003431 SDNode OpNode> {
3432 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003433 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003434 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003435 let Inst{21-19} = 0b001; // imm6 = 001xxx
3436 }
3437 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003438 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003439 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003440 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3441 }
3442 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003443 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003444 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003445 let Inst{21} = 0b1; // imm6 = 1xxxxx
3446 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003447}
3448
3449//===----------------------------------------------------------------------===//
3450// Instruction Definitions.
3451//===----------------------------------------------------------------------===//
3452
3453// Vector Add Operations.
3454
3455// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003456defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003457 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003458def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003459 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003460def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003461 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003462// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003463defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3464 "vaddl", "s", add, sext, 1>;
3465defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3466 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003467// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003468defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3469defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003470// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003471defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3472 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3473 "vhadd", "s", int_arm_neon_vhadds, 1>;
3474defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3475 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3476 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003477// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003478defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3479 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3480 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3481defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3482 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3483 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003484// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003485defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3486 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3487 "vqadd", "s", int_arm_neon_vqadds, 1>;
3488defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3489 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3490 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003491// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003492defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3493 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003494// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003495defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3496 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003497
3498// Vector Multiply Operations.
3499
3500// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003501defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003502 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003503def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3504 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3505def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3506 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003507def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003508 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003509def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003510 v4f32, v4f32, fmul, 1>;
3511defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3512def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3513def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3514 v2f32, fmul>;
3515
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003516def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3517 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3518 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3519 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003520 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003521 (SubReg_i16_lane imm:$lane)))>;
3522def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3523 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3524 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3525 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003526 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003527 (SubReg_i32_lane imm:$lane)))>;
3528def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3529 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3530 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3531 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003532 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003533 (SubReg_i32_lane imm:$lane)))>;
3534
Bob Wilson5bafff32009-06-22 23:27:02 +00003535// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003536defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003537 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003538 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003539defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3540 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003541 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003542def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003543 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3544 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003545 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3546 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003547 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003548 (SubReg_i16_lane imm:$lane)))>;
3549def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003550 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3551 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003552 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3553 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003554 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003555 (SubReg_i32_lane imm:$lane)))>;
3556
Bob Wilson5bafff32009-06-22 23:27:02 +00003557// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003558defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3559 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003560 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003561defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3562 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003563 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003564def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003565 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3566 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003567 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3568 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003569 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003570 (SubReg_i16_lane imm:$lane)))>;
3571def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003572 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3573 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003574 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3575 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003576 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003577 (SubReg_i32_lane imm:$lane)))>;
3578
Bob Wilson5bafff32009-06-22 23:27:02 +00003579// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003580defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3581 "vmull", "s", NEONvmulls, 1>;
3582defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3583 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003584def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003585 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003586defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3587defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003588
Bob Wilson5bafff32009-06-22 23:27:02 +00003589// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003590defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3591 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3592defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3593 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003594
3595// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3596
3597// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003598defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003599 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3600def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003601 v2f32, fmul_su, fadd_mlx>,
3602 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003603def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003604 v4f32, fmul_su, fadd_mlx>,
3605 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003606defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003607 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3608def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003609 v2f32, fmul_su, fadd_mlx>,
3610 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003611def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003612 v4f32, v2f32, fmul_su, fadd_mlx>,
3613 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003614
3615def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003616 (mul (v8i16 QPR:$src2),
3617 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3618 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003619 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003620 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003621 (SubReg_i16_lane imm:$lane)))>;
3622
3623def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003624 (mul (v4i32 QPR:$src2),
3625 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3626 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003627 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003628 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003629 (SubReg_i32_lane imm:$lane)))>;
3630
Evan Cheng48575f62010-12-05 22:04:16 +00003631def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3632 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003633 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003634 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3635 (v4f32 QPR:$src2),
3636 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003637 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003638 (SubReg_i32_lane imm:$lane)))>,
3639 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003640
Bob Wilson5bafff32009-06-22 23:27:02 +00003641// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003642defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3643 "vmlal", "s", NEONvmulls, add>;
3644defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3645 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003646
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003647defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3648defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003649
Bob Wilson5bafff32009-06-22 23:27:02 +00003650// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003651defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003652 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003653defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003654
Bob Wilson5bafff32009-06-22 23:27:02 +00003655// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003656defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003657 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3658def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003659 v2f32, fmul_su, fsub_mlx>,
3660 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003661def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003662 v4f32, fmul_su, fsub_mlx>,
3663 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003664defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003665 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3666def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003667 v2f32, fmul_su, fsub_mlx>,
3668 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003669def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003670 v4f32, v2f32, fmul_su, fsub_mlx>,
3671 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003672
3673def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003674 (mul (v8i16 QPR:$src2),
3675 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3676 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003677 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003678 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003679 (SubReg_i16_lane imm:$lane)))>;
3680
3681def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003682 (mul (v4i32 QPR:$src2),
3683 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3684 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003685 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003686 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003687 (SubReg_i32_lane imm:$lane)))>;
3688
Evan Cheng48575f62010-12-05 22:04:16 +00003689def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3690 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003691 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3692 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003693 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003694 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003695 (SubReg_i32_lane imm:$lane)))>,
3696 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003697
Bob Wilson5bafff32009-06-22 23:27:02 +00003698// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003699defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3700 "vmlsl", "s", NEONvmulls, sub>;
3701defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3702 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003703
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003704defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3705defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003706
Bob Wilson5bafff32009-06-22 23:27:02 +00003707// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003708defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003709 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003710defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003711
3712// Vector Subtract Operations.
3713
3714// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003715defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003716 "vsub", "i", sub, 0>;
3717def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003718 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003719def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003720 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003721// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003722defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3723 "vsubl", "s", sub, sext, 0>;
3724defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3725 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003726// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003727defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3728defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003729// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003730defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003731 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003732 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003733defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003734 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003735 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003736// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003737defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003738 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003739 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003740defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003741 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003742 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003743// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003744defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3745 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003746// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003747defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3748 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003749
3750// Vector Comparisons.
3751
3752// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003753defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3754 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003755def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003756 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003757def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003758 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003759
Johnny Chen363ac582010-02-23 01:42:58 +00003760defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003761 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003762
Bob Wilson5bafff32009-06-22 23:27:02 +00003763// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003764defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3765 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003766defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003767 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003768def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3769 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003770def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003771 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003772
Johnny Chen363ac582010-02-23 01:42:58 +00003773defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003774 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003775defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003776 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003777
Bob Wilson5bafff32009-06-22 23:27:02 +00003778// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003779defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3780 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3781defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3782 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003783def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003784 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003785def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003786 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003787
Johnny Chen363ac582010-02-23 01:42:58 +00003788defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003789 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003790defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003791 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003792
Bob Wilson5bafff32009-06-22 23:27:02 +00003793// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003794def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3795 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3796def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3797 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003798// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003799def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3800 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3801def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3802 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003803// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003804defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003805 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003806
3807// Vector Bitwise Operations.
3808
Bob Wilsoncba270d2010-07-13 21:16:48 +00003809def vnotd : PatFrag<(ops node:$in),
3810 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3811def vnotq : PatFrag<(ops node:$in),
3812 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003813
3814
Bob Wilson5bafff32009-06-22 23:27:02 +00003815// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003816def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3817 v2i32, v2i32, and, 1>;
3818def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3819 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003820
3821// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003822def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3823 v2i32, v2i32, xor, 1>;
3824def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3825 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003826
3827// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003828def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3829 v2i32, v2i32, or, 1>;
3830def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3831 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003832
Owen Andersond9668172010-11-03 22:44:51 +00003833def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003834 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003835 IIC_VMOVImm,
3836 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3837 [(set DPR:$Vd,
3838 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3839 let Inst{9} = SIMM{9};
3840}
3841
Owen Anderson080c0922010-11-05 19:27:46 +00003842def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003843 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003844 IIC_VMOVImm,
3845 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3846 [(set DPR:$Vd,
3847 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003848 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003849}
3850
3851def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003852 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003853 IIC_VMOVImm,
3854 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3855 [(set QPR:$Vd,
3856 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3857 let Inst{9} = SIMM{9};
3858}
3859
Owen Anderson080c0922010-11-05 19:27:46 +00003860def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003861 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003862 IIC_VMOVImm,
3863 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3864 [(set QPR:$Vd,
3865 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003866 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003867}
3868
3869
Bob Wilson5bafff32009-06-22 23:27:02 +00003870// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00003871def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3872 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3873 "vbic", "$Vd, $Vn, $Vm", "",
3874 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
3875 (vnotd DPR:$Vm))))]>;
3876def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3877 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3878 "vbic", "$Vd, $Vn, $Vm", "",
3879 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
3880 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003881
Owen Anderson080c0922010-11-05 19:27:46 +00003882def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003883 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003884 IIC_VMOVImm,
3885 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3886 [(set DPR:$Vd,
3887 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3888 let Inst{9} = SIMM{9};
3889}
3890
3891def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003892 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003893 IIC_VMOVImm,
3894 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3895 [(set DPR:$Vd,
3896 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3897 let Inst{10-9} = SIMM{10-9};
3898}
3899
3900def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003901 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003902 IIC_VMOVImm,
3903 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3904 [(set QPR:$Vd,
3905 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3906 let Inst{9} = SIMM{9};
3907}
3908
3909def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003910 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003911 IIC_VMOVImm,
3912 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3913 [(set QPR:$Vd,
3914 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3915 let Inst{10-9} = SIMM{10-9};
3916}
3917
Bob Wilson5bafff32009-06-22 23:27:02 +00003918// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00003919def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
3920 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3921 "vorn", "$Vd, $Vn, $Vm", "",
3922 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
3923 (vnotd DPR:$Vm))))]>;
3924def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
3925 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3926 "vorn", "$Vd, $Vn, $Vm", "",
3927 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
3928 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003929
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003930// VMVN : Vector Bitwise NOT (Immediate)
3931
3932let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003933
Owen Andersonca6945e2010-12-01 00:28:25 +00003934def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00003935 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003936 "vmvn", "i16", "$Vd, $SIMM", "",
3937 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003938 let Inst{9} = SIMM{9};
3939}
3940
Owen Andersonca6945e2010-12-01 00:28:25 +00003941def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00003942 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003943 "vmvn", "i16", "$Vd, $SIMM", "",
3944 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003945 let Inst{9} = SIMM{9};
3946}
3947
Owen Andersonca6945e2010-12-01 00:28:25 +00003948def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00003949 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003950 "vmvn", "i32", "$Vd, $SIMM", "",
3951 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003952 let Inst{11-8} = SIMM{11-8};
3953}
3954
Owen Andersonca6945e2010-12-01 00:28:25 +00003955def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00003956 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003957 "vmvn", "i32", "$Vd, $SIMM", "",
3958 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003959 let Inst{11-8} = SIMM{11-8};
3960}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003961}
3962
Bob Wilson5bafff32009-06-22 23:27:02 +00003963// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003964def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003965 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
3966 "vmvn", "$Vd, $Vm", "",
3967 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003968def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003969 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
3970 "vmvn", "$Vd, $Vm", "",
3971 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003972def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3973def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003974
3975// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003976def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3977 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003978 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003979 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003980 [(set DPR:$Vd,
3981 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00003982
3983def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
3984 (and DPR:$Vm, (vnotd DPR:$Vd)))),
3985 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
3986
Owen Anderson4110b432010-10-25 20:13:13 +00003987def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3988 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003989 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003990 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003991 [(set QPR:$Vd,
3992 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00003993
3994def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
3995 (and QPR:$Vm, (vnotq QPR:$Vd)))),
3996 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003997
3998// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003999// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004000// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004001def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004002 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004003 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004004 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004005 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004006def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004007 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004008 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004009 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004010 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004011
Bob Wilson5bafff32009-06-22 23:27:02 +00004012// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00004013// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004014// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004015def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004016 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004017 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004018 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004019 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004020def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004021 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004022 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004023 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004024 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004025
4026// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00004027// for equivalent operations with different register constraints; it just
4028// inserts copies.
4029
4030// Vector Absolute Differences.
4031
4032// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004033defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004034 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004035 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004036defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004037 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004038 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004039def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004040 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004041def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004042 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004043
4044// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004045defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4046 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4047defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4048 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004049
4050// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004051defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4052 "vaba", "s", int_arm_neon_vabds, add>;
4053defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4054 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004055
4056// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004057defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4058 "vabal", "s", int_arm_neon_vabds, zext, add>;
4059defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4060 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004061
4062// Vector Maximum and Minimum.
4063
4064// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004065defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004066 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004067 "vmax", "s", int_arm_neon_vmaxs, 1>;
4068defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004069 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004070 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004071def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4072 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004073 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004074def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4075 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004076 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4077
4078// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004079defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4080 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4081 "vmin", "s", int_arm_neon_vmins, 1>;
4082defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4083 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4084 "vmin", "u", int_arm_neon_vminu, 1>;
4085def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4086 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004087 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004088def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4089 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004090 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004091
4092// Vector Pairwise Operations.
4093
4094// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004095def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4096 "vpadd", "i8",
4097 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4098def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4099 "vpadd", "i16",
4100 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4101def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4102 "vpadd", "i32",
4103 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004104def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004105 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004106 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004107
4108// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004109defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004110 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004111defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004112 int_arm_neon_vpaddlu>;
4113
4114// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004115defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004116 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004117defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004118 int_arm_neon_vpadalu>;
4119
4120// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004121def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004122 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004123def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004124 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004125def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004126 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004127def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004128 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004129def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004130 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004131def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004132 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004133def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004134 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004135
4136// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004137def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004138 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004139def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004140 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004141def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004142 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004143def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004144 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004145def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004146 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004147def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004148 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004149def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004150 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004151
4152// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4153
4154// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004155def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004156 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004157 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004158def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004159 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004160 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004161def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004162 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004163 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004164def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004165 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004166 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004167
4168// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004169def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004170 IIC_VRECSD, "vrecps", "f32",
4171 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004172def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004173 IIC_VRECSQ, "vrecps", "f32",
4174 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004175
4176// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004177def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004178 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004179 v2i32, v2i32, int_arm_neon_vrsqrte>;
4180def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004181 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004182 v4i32, v4i32, int_arm_neon_vrsqrte>;
4183def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004184 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004185 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004186def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004187 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004188 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004189
4190// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004191def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004192 IIC_VRECSD, "vrsqrts", "f32",
4193 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004194def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004195 IIC_VRECSQ, "vrsqrts", "f32",
4196 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004197
4198// Vector Shifts.
4199
4200// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004201defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004202 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004203 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004204defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004205 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004206 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004207
Bob Wilson5bafff32009-06-22 23:27:02 +00004208// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004209defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4210
Bob Wilson5bafff32009-06-22 23:27:02 +00004211// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004212defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4213defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004214
4215// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004216defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4217defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004218
4219// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004220class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004221 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00004222 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004223 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
4224 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004225 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004226 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004227}
Evan Chengf81bf152009-11-23 21:57:23 +00004228def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00004229 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004230def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00004231 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004232def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00004233 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004234
4235// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004236defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004237 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004238
4239// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004240defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004241 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004242 "vrshl", "s", int_arm_neon_vrshifts>;
4243defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004244 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004245 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004246// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004247defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4248defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004249
4250// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004251defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004252 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004253
4254// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004255defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004256 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004257 "vqshl", "s", int_arm_neon_vqshifts>;
4258defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004259 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004260 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004261// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004262defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4263defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4264
Bob Wilson5bafff32009-06-22 23:27:02 +00004265// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004266defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004267
4268// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004269defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004270 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004271defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004272 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004273
4274// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004275defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004276 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004277
4278// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004279defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004280 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004281 "vqrshl", "s", int_arm_neon_vqrshifts>;
4282defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004283 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004284 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004285
4286// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004287defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004288 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004289defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004290 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004291
4292// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004293defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004294 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004295
4296// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004297defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4298defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004299// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004300defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4301defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004302
4303// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004304defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4305
Bob Wilson5bafff32009-06-22 23:27:02 +00004306// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004307defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004308
4309// Vector Absolute and Saturating Absolute.
4310
4311// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004312defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004313 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004314 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004315def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004316 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004317 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004318def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004319 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004320 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004321
4322// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004323defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004324 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004325 int_arm_neon_vqabs>;
4326
4327// Vector Negate.
4328
Bob Wilsoncba270d2010-07-13 21:16:48 +00004329def vnegd : PatFrag<(ops node:$in),
4330 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4331def vnegq : PatFrag<(ops node:$in),
4332 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004333
Evan Chengf81bf152009-11-23 21:57:23 +00004334class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004335 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4336 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4337 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004338class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004339 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4340 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4341 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004342
Chris Lattner0a00ed92010-03-28 08:39:10 +00004343// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004344def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4345def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4346def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4347def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4348def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4349def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004350
4351// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004352def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004353 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4354 "vneg", "f32", "$Vd, $Vm", "",
4355 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004356def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004357 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4358 "vneg", "f32", "$Vd, $Vm", "",
4359 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004360
Bob Wilsoncba270d2010-07-13 21:16:48 +00004361def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4362def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4363def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4364def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4365def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4366def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004367
4368// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004369defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004370 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004371 int_arm_neon_vqneg>;
4372
4373// Vector Bit Counting Operations.
4374
4375// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004376defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004377 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004378 int_arm_neon_vcls>;
4379// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004380defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004381 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004382 int_arm_neon_vclz>;
4383// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004384def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004385 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004386 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004387def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004388 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004389 v16i8, v16i8, int_arm_neon_vcnt>;
4390
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004391// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004392def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004393 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4394 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004395def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004396 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4397 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004398
Bob Wilson5bafff32009-06-22 23:27:02 +00004399// Vector Move Operations.
4400
4401// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004402def : InstAlias<"vmov${p} $Vd, $Vm",
4403 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4404def : InstAlias<"vmov${p} $Vd, $Vm",
4405 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004406
Bob Wilson5bafff32009-06-22 23:27:02 +00004407// VMOV : Vector Move (Immediate)
4408
Evan Cheng47006be2010-05-17 21:54:50 +00004409let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004410def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004411 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004412 "vmov", "i8", "$Vd, $SIMM", "",
4413 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4414def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004415 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004416 "vmov", "i8", "$Vd, $SIMM", "",
4417 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004418
Owen Andersonca6945e2010-12-01 00:28:25 +00004419def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004420 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004421 "vmov", "i16", "$Vd, $SIMM", "",
4422 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004423 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004424}
4425
Owen Andersonca6945e2010-12-01 00:28:25 +00004426def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004427 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004428 "vmov", "i16", "$Vd, $SIMM", "",
4429 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004430 let Inst{9} = SIMM{9};
4431}
Bob Wilson5bafff32009-06-22 23:27:02 +00004432
Owen Andersonca6945e2010-12-01 00:28:25 +00004433def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004434 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004435 "vmov", "i32", "$Vd, $SIMM", "",
4436 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004437 let Inst{11-8} = SIMM{11-8};
4438}
4439
Owen Andersonca6945e2010-12-01 00:28:25 +00004440def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004441 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004442 "vmov", "i32", "$Vd, $SIMM", "",
4443 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004444 let Inst{11-8} = SIMM{11-8};
4445}
Bob Wilson5bafff32009-06-22 23:27:02 +00004446
Owen Andersonca6945e2010-12-01 00:28:25 +00004447def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004448 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004449 "vmov", "i64", "$Vd, $SIMM", "",
4450 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4451def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004452 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004453 "vmov", "i64", "$Vd, $SIMM", "",
4454 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004455} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004456
4457// VMOV : Vector Get Lane (move scalar to ARM core register)
4458
Johnny Chen131c4a52009-11-23 17:48:17 +00004459def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004460 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4461 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004462 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4463 imm:$lane))]> {
4464 let Inst{21} = lane{2};
4465 let Inst{6-5} = lane{1-0};
4466}
Johnny Chen131c4a52009-11-23 17:48:17 +00004467def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004468 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4469 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004470 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4471 imm:$lane))]> {
4472 let Inst{21} = lane{1};
4473 let Inst{6} = lane{0};
4474}
Johnny Chen131c4a52009-11-23 17:48:17 +00004475def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004476 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4477 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004478 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4479 imm:$lane))]> {
4480 let Inst{21} = lane{2};
4481 let Inst{6-5} = lane{1-0};
4482}
Johnny Chen131c4a52009-11-23 17:48:17 +00004483def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004484 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4485 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004486 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4487 imm:$lane))]> {
4488 let Inst{21} = lane{1};
4489 let Inst{6} = lane{0};
4490}
Johnny Chen131c4a52009-11-23 17:48:17 +00004491def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004492 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4493 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004494 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4495 imm:$lane))]> {
4496 let Inst{21} = lane{0};
4497}
Bob Wilson5bafff32009-06-22 23:27:02 +00004498// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4499def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4500 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004501 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004502 (SubReg_i8_lane imm:$lane))>;
4503def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4504 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004505 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004506 (SubReg_i16_lane imm:$lane))>;
4507def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4508 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004509 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004510 (SubReg_i8_lane imm:$lane))>;
4511def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4512 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004513 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004514 (SubReg_i16_lane imm:$lane))>;
4515def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4516 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004517 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004518 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004519def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004520 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004521 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004522def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004523 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004524 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004525//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004526// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004527def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004528 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004529
4530
4531// VMOV : Vector Set Lane (move ARM core register to scalar)
4532
Owen Andersond2fbdb72010-10-27 21:28:09 +00004533let Constraints = "$src1 = $V" in {
4534def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004535 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
4536 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004537 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4538 GPR:$R, imm:$lane))]> {
4539 let Inst{21} = lane{2};
4540 let Inst{6-5} = lane{1-0};
4541}
4542def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004543 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
4544 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004545 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4546 GPR:$R, imm:$lane))]> {
4547 let Inst{21} = lane{1};
4548 let Inst{6} = lane{0};
4549}
4550def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004551 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
4552 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004553 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4554 GPR:$R, imm:$lane))]> {
4555 let Inst{21} = lane{0};
4556}
Bob Wilson5bafff32009-06-22 23:27:02 +00004557}
4558def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004559 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004560 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004561 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004562 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004563 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004564def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004565 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004566 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004567 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004568 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004569 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004570def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004571 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004572 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004573 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004574 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004575 (DSubReg_i32_reg imm:$lane)))>;
4576
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004577def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004578 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4579 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004580def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004581 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4582 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004583
4584//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004585// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004586def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004587 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004588
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004589def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004590 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004591def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004592 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004593def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004594 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004595
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004596def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4597 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4598def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4599 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4600def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4601 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4602
4603def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4604 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4605 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004606 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004607def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4608 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4609 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004610 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004611def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4612 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4613 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004614 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004615
Bob Wilson5bafff32009-06-22 23:27:02 +00004616// VDUP : Vector Duplicate (from ARM core register to all elements)
4617
Evan Chengf81bf152009-11-23 21:57:23 +00004618class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004619 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4620 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4621 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004622class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004623 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4624 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4625 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004626
Evan Chengf81bf152009-11-23 21:57:23 +00004627def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4628def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4629def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4630def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4631def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4632def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004633
Jim Grosbach958108a2011-03-11 20:44:08 +00004634def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4635def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004636
4637// VDUP : Vector Duplicate Lane (from scalar to all elements)
4638
Johnny Chene4614f72010-03-25 17:01:27 +00004639class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004640 ValueType Ty, Operand IdxTy>
4641 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4642 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004643 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004644
Johnny Chene4614f72010-03-25 17:01:27 +00004645class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004646 ValueType ResTy, ValueType OpTy, Operand IdxTy>
4647 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4648 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004649 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00004650 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004651
Bob Wilson507df402009-10-21 02:15:46 +00004652// Inst{19-16} is partially specified depending on the element size.
4653
Jim Grosbach460a9052011-10-07 23:56:00 +00004654def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
4655 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004656 let Inst{19-17} = lane{2-0};
4657}
Jim Grosbach460a9052011-10-07 23:56:00 +00004658def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
4659 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004660 let Inst{19-18} = lane{1-0};
4661}
Jim Grosbach460a9052011-10-07 23:56:00 +00004662def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
4663 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004664 let Inst{19} = lane{0};
4665}
Jim Grosbach460a9052011-10-07 23:56:00 +00004666def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
4667 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004668 let Inst{19-17} = lane{2-0};
4669}
Jim Grosbach460a9052011-10-07 23:56:00 +00004670def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
4671 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004672 let Inst{19-18} = lane{1-0};
4673}
Jim Grosbach460a9052011-10-07 23:56:00 +00004674def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
4675 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004676 let Inst{19} = lane{0};
4677}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004678
4679def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4680 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4681
4682def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4683 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004684
Bob Wilson0ce37102009-08-14 05:08:32 +00004685def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4686 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4687 (DSubReg_i8_reg imm:$lane))),
4688 (SubReg_i8_lane imm:$lane)))>;
4689def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4690 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4691 (DSubReg_i16_reg imm:$lane))),
4692 (SubReg_i16_lane imm:$lane)))>;
4693def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4694 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4695 (DSubReg_i32_reg imm:$lane))),
4696 (SubReg_i32_lane imm:$lane)))>;
4697def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004698 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004699 (DSubReg_i32_reg imm:$lane))),
4700 (SubReg_i32_lane imm:$lane)))>;
4701
Jim Grosbach65dc3032010-10-06 21:16:16 +00004702def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004703 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004704def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004705 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004706
Bob Wilson5bafff32009-06-22 23:27:02 +00004707// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004708defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004709 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004710// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004711defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4712 "vqmovn", "s", int_arm_neon_vqmovns>;
4713defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4714 "vqmovn", "u", int_arm_neon_vqmovnu>;
4715defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4716 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004717// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004718defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4719defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004720
4721// Vector Conversions.
4722
Johnny Chen9e088762010-03-17 17:52:21 +00004723// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004724def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4725 v2i32, v2f32, fp_to_sint>;
4726def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4727 v2i32, v2f32, fp_to_uint>;
4728def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4729 v2f32, v2i32, sint_to_fp>;
4730def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4731 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004732
Johnny Chen6c8648b2010-03-17 23:26:50 +00004733def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4734 v4i32, v4f32, fp_to_sint>;
4735def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4736 v4i32, v4f32, fp_to_uint>;
4737def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4738 v4f32, v4i32, sint_to_fp>;
4739def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4740 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004741
4742// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004743def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004744 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004745def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004746 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004747def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004748 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004749def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004750 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4751
Evan Chengf81bf152009-11-23 21:57:23 +00004752def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004753 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004754def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004755 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004756def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004757 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004758def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004759 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4760
Bob Wilson04063562010-12-15 22:14:12 +00004761// VCVT : Vector Convert Between Half-Precision and Single-Precision.
4762def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
4763 IIC_VUNAQ, "vcvt", "f16.f32",
4764 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
4765 Requires<[HasNEON, HasFP16]>;
4766def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
4767 IIC_VUNAQ, "vcvt", "f32.f16",
4768 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
4769 Requires<[HasNEON, HasFP16]>;
4770
Bob Wilsond8e17572009-08-12 22:31:50 +00004771// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004772
4773// VREV64 : Vector Reverse elements within 64-bit doublewords
4774
Evan Chengf81bf152009-11-23 21:57:23 +00004775class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004776 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4777 (ins DPR:$Vm), IIC_VMOVD,
4778 OpcodeStr, Dt, "$Vd, $Vm", "",
4779 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004780class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004781 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4782 (ins QPR:$Vm), IIC_VMOVQ,
4783 OpcodeStr, Dt, "$Vd, $Vm", "",
4784 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004785
Evan Chengf81bf152009-11-23 21:57:23 +00004786def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4787def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4788def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004789def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004790
Evan Chengf81bf152009-11-23 21:57:23 +00004791def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4792def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4793def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004794def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004795
4796// VREV32 : Vector Reverse elements within 32-bit words
4797
Evan Chengf81bf152009-11-23 21:57:23 +00004798class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004799 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4800 (ins DPR:$Vm), IIC_VMOVD,
4801 OpcodeStr, Dt, "$Vd, $Vm", "",
4802 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004803class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004804 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4805 (ins QPR:$Vm), IIC_VMOVQ,
4806 OpcodeStr, Dt, "$Vd, $Vm", "",
4807 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004808
Evan Chengf81bf152009-11-23 21:57:23 +00004809def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4810def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004811
Evan Chengf81bf152009-11-23 21:57:23 +00004812def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4813def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004814
4815// VREV16 : Vector Reverse elements within 16-bit halfwords
4816
Evan Chengf81bf152009-11-23 21:57:23 +00004817class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004818 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4819 (ins DPR:$Vm), IIC_VMOVD,
4820 OpcodeStr, Dt, "$Vd, $Vm", "",
4821 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004822class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004823 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4824 (ins QPR:$Vm), IIC_VMOVQ,
4825 OpcodeStr, Dt, "$Vd, $Vm", "",
4826 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004827
Evan Chengf81bf152009-11-23 21:57:23 +00004828def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4829def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004830
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004831// Other Vector Shuffles.
4832
Bob Wilson5e8b8332011-01-07 04:59:04 +00004833// Aligned extractions: really just dropping registers
4834
4835class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
4836 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
4837 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
4838
4839def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
4840
4841def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
4842
4843def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
4844
4845def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
4846
4847def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
4848
4849
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004850// VEXT : Vector Extract
4851
Evan Chengf81bf152009-11-23 21:57:23 +00004852class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004853 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4854 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4855 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4856 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4857 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004858 bits<4> index;
4859 let Inst{11-8} = index{3-0};
4860}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004861
Evan Chengf81bf152009-11-23 21:57:23 +00004862class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004863 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4864 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4865 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4866 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4867 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004868 bits<4> index;
4869 let Inst{11-8} = index{3-0};
4870}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004871
Owen Anderson7a258252010-11-03 18:16:27 +00004872def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4873 let Inst{11-8} = index{3-0};
4874}
4875def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4876 let Inst{11-9} = index{2-0};
4877 let Inst{8} = 0b0;
4878}
4879def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4880 let Inst{11-10} = index{1-0};
4881 let Inst{9-8} = 0b00;
4882}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004883def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
4884 (v2f32 DPR:$Vm),
4885 (i32 imm:$index))),
4886 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004887
Owen Anderson7a258252010-11-03 18:16:27 +00004888def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4889 let Inst{11-8} = index{3-0};
4890}
4891def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4892 let Inst{11-9} = index{2-0};
4893 let Inst{8} = 0b0;
4894}
4895def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4896 let Inst{11-10} = index{1-0};
4897 let Inst{9-8} = 0b00;
4898}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004899def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
4900 (v4f32 QPR:$Vm),
4901 (i32 imm:$index))),
4902 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004903
Bob Wilson64efd902009-08-08 05:53:00 +00004904// VTRN : Vector Transpose
4905
Evan Chengf81bf152009-11-23 21:57:23 +00004906def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4907def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4908def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004909
Evan Chengf81bf152009-11-23 21:57:23 +00004910def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4911def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4912def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004913
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004914// VUZP : Vector Unzip (Deinterleave)
4915
Evan Chengf81bf152009-11-23 21:57:23 +00004916def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4917def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4918def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004919
Evan Chengf81bf152009-11-23 21:57:23 +00004920def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4921def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4922def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004923
4924// VZIP : Vector Zip (Interleave)
4925
Evan Chengf81bf152009-11-23 21:57:23 +00004926def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4927def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4928def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004929
Evan Chengf81bf152009-11-23 21:57:23 +00004930def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4931def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4932def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004933
Bob Wilson114a2662009-08-12 20:51:55 +00004934// Vector Table Lookup and Table Extension.
4935
4936// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004937let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00004938def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004939 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00004940 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4941 "vtbl", "8", "$Vd, $Vn, $Vm", "",
4942 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004943let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004944def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004945 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4946 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4947 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004948def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004949 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4950 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4951 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004952def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004953 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4954 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004955 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004956 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004957} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004958
Bob Wilsonbd916c52010-09-13 23:55:10 +00004959def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004960 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004961def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004962 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004963def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004964 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004965
Bob Wilson114a2662009-08-12 20:51:55 +00004966// VTBX : Vector Table Extension
4967def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004968 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00004969 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4970 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004971 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00004972 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004973let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004974def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004975 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4976 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4977 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004978def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004979 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4980 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004981 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004982 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4983 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004984def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004985 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4986 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4987 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4988 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004989} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004990
Bob Wilsonbd916c52010-09-13 23:55:10 +00004991def VTBX2Pseudo
4992 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004993 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004994def VTBX3Pseudo
4995 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004996 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004997def VTBX4Pseudo
4998 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004999 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005000} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00005001
Bob Wilson5bafff32009-06-22 23:27:02 +00005002//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00005003// NEON instructions for single-precision FP math
5004//===----------------------------------------------------------------------===//
5005
Bob Wilson0e6d5402010-12-13 23:02:31 +00005006class N2VSPat<SDNode OpNode, NeonI Inst>
5007 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00005008 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00005009 (v2f32 (COPY_TO_REGCLASS (Inst
5010 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00005011 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5012 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005013
5014class N3VSPat<SDNode OpNode, NeonI Inst>
5015 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005016 (EXTRACT_SUBREG
5017 (v2f32 (COPY_TO_REGCLASS (Inst
5018 (INSERT_SUBREG
5019 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5020 SPR:$a, ssub_0),
5021 (INSERT_SUBREG
5022 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5023 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005024
5025class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
5026 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005027 (EXTRACT_SUBREG
5028 (v2f32 (COPY_TO_REGCLASS (Inst
5029 (INSERT_SUBREG
5030 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5031 SPR:$acc, ssub_0),
5032 (INSERT_SUBREG
5033 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5034 SPR:$a, ssub_0),
5035 (INSERT_SUBREG
5036 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5037 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005038
Bob Wilson4711d5c2010-12-13 23:02:37 +00005039def : N3VSPat<fadd, VADDfd>;
5040def : N3VSPat<fsub, VSUBfd>;
5041def : N3VSPat<fmul, VMULfd>;
5042def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005043 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005044def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005045 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005046def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005047def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005048def : N3VSPat<NEONfmax, VMAXfd>;
5049def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005050def : N2VSPat<arm_ftosi, VCVTf2sd>;
5051def : N2VSPat<arm_ftoui, VCVTf2ud>;
5052def : N2VSPat<arm_sitof, VCVTs2fd>;
5053def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005054
Evan Cheng1d2426c2009-08-07 19:30:41 +00005055//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005056// Non-Instruction Patterns
5057//===----------------------------------------------------------------------===//
5058
5059// bit_convert
5060def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5061def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5062def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5063def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5064def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5065def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5066def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5067def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5068def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5069def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5070def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5071def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5072def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5073def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5074def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5075def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5076def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5077def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5078def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5079def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5080def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5081def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5082def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5083def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5084def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5085def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5086def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5087def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5088def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5089def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5090
5091def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5092def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5093def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5094def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5095def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5096def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5097def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5098def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5099def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5100def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5101def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5102def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5103def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5104def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5105def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5106def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5107def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5108def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5109def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5110def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5111def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5112def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5113def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5114def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5115def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5116def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5117def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5118def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5119def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5120def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;