blob: ff1a09a9ce7fa560b5f88387731a656a36d690c3 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000042def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
43def nImmSplatI64 : Operand<i32> {
44 let PrintMethod = "printNEONModImmOperand";
45 let ParserMatchClass = nImmSplatI64AsmOperand;
46}
Jim Grosbach0e387b22011-10-17 22:26:03 +000047
Jim Grosbach460a9052011-10-07 23:56:00 +000048def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
49def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
50def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
51def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
52 return ((uint64_t)Imm) < 8;
53}]> {
54 let ParserMatchClass = VectorIndex8Operand;
55 let PrintMethod = "printVectorIndex";
56 let MIOperandInfo = (ops i32imm);
57}
58def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
59 return ((uint64_t)Imm) < 4;
60}]> {
61 let ParserMatchClass = VectorIndex16Operand;
62 let PrintMethod = "printVectorIndex";
63 let MIOperandInfo = (ops i32imm);
64}
65def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
66 return ((uint64_t)Imm) < 2;
67}]> {
68 let ParserMatchClass = VectorIndex32Operand;
69 let PrintMethod = "printVectorIndex";
70 let MIOperandInfo = (ops i32imm);
71}
72
Jim Grosbach862019c2011-10-18 23:02:30 +000073def VecListOneDAsmOperand : AsmOperandClass {
74 let Name = "VecListOneD";
75 let ParserMethod = "parseVectorList";
76}
77def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
78 let ParserMatchClass = VecListOneDAsmOperand;
79}
Jim Grosbach280dfad2011-10-21 18:54:25 +000080// Register list of two sequential D registers.
81def VecListTwoDAsmOperand : AsmOperandClass {
82 let Name = "VecListTwoD";
83 let ParserMethod = "parseVectorList";
84}
85def VecListTwoD : RegisterOperand<DPR, "printVectorListTwo"> {
86 let ParserMatchClass = VecListTwoDAsmOperand;
87}
Jim Grosbachcdcfa282011-10-21 20:02:19 +000088// Register list of three sequential D registers.
89def VecListThreeDAsmOperand : AsmOperandClass {
90 let Name = "VecListThreeD";
91 let ParserMethod = "parseVectorList";
92}
93def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
94 let ParserMatchClass = VecListThreeDAsmOperand;
95}
Jim Grosbachb6310312011-10-21 20:35:01 +000096// Register list of four sequential D registers.
97def VecListFourDAsmOperand : AsmOperandClass {
98 let Name = "VecListFourD";
99 let ParserMethod = "parseVectorList";
100}
101def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> {
102 let ParserMatchClass = VecListFourDAsmOperand;
103}
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000104// Register list of two D registers spaced by 2 (two sequential Q registers).
105def VecListTwoQAsmOperand : AsmOperandClass {
106 let Name = "VecListTwoQ";
107 let ParserMethod = "parseVectorList";
108}
109def VecListTwoQ : RegisterOperand<DPR, "printVectorListTwo"> {
110 let ParserMatchClass = VecListTwoQAsmOperand;
111}
Jim Grosbach862019c2011-10-18 23:02:30 +0000112
Bob Wilson5bafff32009-06-22 23:27:02 +0000113//===----------------------------------------------------------------------===//
114// NEON-specific DAG Nodes.
115//===----------------------------------------------------------------------===//
116
117def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000118def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000119
120def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000121def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000122def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000123def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
124def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000125def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
126def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000127def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
128def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000129def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
130def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
131
132// Types for vector shift by immediates. The "SHX" version is for long and
133// narrow operations where the source and destination vectors have different
134// types. The "SHINS" version is for shift and insert operations.
135def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
136 SDTCisVT<2, i32>]>;
137def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
138 SDTCisVT<2, i32>]>;
139def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
140 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
141
142def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
143def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
144def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
145def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
146def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
147def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
148def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
149
150def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
151def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
152def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
153
154def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
155def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
156def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
157def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
158def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
159def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
160
161def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
162def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
163def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
164
165def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
166def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
167
168def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
169 SDTCisVT<2, i32>]>;
170def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
171def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
172
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000173def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
174def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
175def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
176
Owen Andersond9668172010-11-03 22:44:51 +0000177def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
178 SDTCisVT<2, i32>]>;
179def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000180def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000181
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000182def NEONvbsl : SDNode<"ARMISD::VBSL",
183 SDTypeProfile<1, 3, [SDTCisVec<0>,
184 SDTCisSameAs<0, 1>,
185 SDTCisSameAs<0, 2>,
186 SDTCisSameAs<0, 3>]>>;
187
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000188def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
189
Bob Wilson0ce37102009-08-14 05:08:32 +0000190// VDUPLANE can produce a quad-register result from a double-register source,
191// so the result is not constrained to match the source.
192def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
193 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
194 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000195
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000196def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
197 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
198def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
199
Bob Wilsond8e17572009-08-12 22:31:50 +0000200def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
201def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
202def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
203def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
204
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000205def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000206 SDTCisSameAs<0, 2>,
207 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000208def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
209def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
210def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000211
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000212def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
213 SDTCisSameAs<1, 2>]>;
214def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
215def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
216
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000217def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
218 SDTCisSameAs<0, 2>]>;
219def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
220def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
221
Bob Wilsoncba270d2010-07-13 21:16:48 +0000222def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
223 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000224 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000225 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
226 return (EltBits == 32 && EltVal == 0);
227}]>;
228
229def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
230 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000231 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000232 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
233 return (EltBits == 8 && EltVal == 0xff);
234}]>;
235
Bob Wilson5bafff32009-06-22 23:27:02 +0000236//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000237// NEON load / store instructions
238//===----------------------------------------------------------------------===//
239
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000240// Use VLDM to load a Q register as a D register pair.
241// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000242def VLDMQIA
243 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
244 IIC_fpLoad_m, "",
245 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000246
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000247// Use VSTM to store a Q register as a D register pair.
248// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000249def VSTMQIA
250 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
251 IIC_fpStore_m, "",
252 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000253
Bob Wilsonffde0802010-09-02 16:00:54 +0000254// Classes for VLD* pseudo-instructions with multi-register operands.
255// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000256class VLDQPseudo<InstrItinClass itin>
257 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
258class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000259 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000260 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000261 "$addr.addr = $wb">;
Jim Grosbach10b90a92011-10-24 21:45:13 +0000262class VLDQWBfixedPseudo<InstrItinClass itin>
263 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
264 (ins addrmode6:$addr), itin,
265 "$addr.addr = $wb">;
266class VLDQWBregisterPseudo<InstrItinClass itin>
267 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
268 (ins addrmode6:$addr, rGPR:$offset), itin,
269 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000270class VLDQQPseudo<InstrItinClass itin>
271 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
272class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000273 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000274 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000275 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +0000276class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000277 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
278 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000279class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000280 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000281 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000282 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000283
Bob Wilson2a0e9742010-11-27 06:35:16 +0000284let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
285
Bob Wilson205a5ca2009-07-08 18:11:30 +0000286// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000287class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000288 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000289 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000290 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000291 let Rm = 0b1111;
292 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000293 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000294}
Bob Wilson621f1952010-03-23 05:25:43 +0000295class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach280dfad2011-10-21 18:54:25 +0000296 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000297 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000298 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000299 let Rm = 0b1111;
300 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000301 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000302}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000303
Owen Andersond9aa7d32010-11-02 00:05:05 +0000304def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
305def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
306def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
307def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000308
Owen Andersond9aa7d32010-11-02 00:05:05 +0000309def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
310def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
311def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
312def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000313
Evan Chengd2ca8132010-10-09 01:03:04 +0000314def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
315def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
316def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
317def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000318
Bob Wilson99493b22010-03-20 17:59:03 +0000319// ...with address register writeback:
Jim Grosbach10b90a92011-10-24 21:45:13 +0000320multiclass VLD1DWB<bits<4> op7_4, string Dt> {
321 def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
322 (ins addrmode6:$Rn), IIC_VLD1u,
323 "vld1", Dt, "$Vd, $Rn!",
324 "$Rn.addr = $wb", []> {
325 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
326 let Inst{4} = Rn{4};
327 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000328 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000329 }
330 def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
331 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u,
332 "vld1", Dt, "$Vd, $Rn, $Rm",
333 "$Rn.addr = $wb", []> {
334 let Inst{4} = Rn{4};
335 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000336 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000337 }
Owen Andersone85bd772010-11-02 00:24:52 +0000338}
Jim Grosbach10b90a92011-10-24 21:45:13 +0000339multiclass VLD1QWB<bits<4> op7_4, string Dt> {
340 def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
341 (ins addrmode6:$Rn), IIC_VLD1x2u,
342 "vld1", Dt, "$Vd, $Rn!",
343 "$Rn.addr = $wb", []> {
344 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
345 let Inst{5-4} = Rn{5-4};
346 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000347 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000348 }
349 def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
350 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
351 "vld1", Dt, "$Vd, $Rn, $Rm",
352 "$Rn.addr = $wb", []> {
353 let Inst{5-4} = Rn{5-4};
354 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000355 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000356 }
Owen Andersone85bd772010-11-02 00:24:52 +0000357}
Bob Wilson99493b22010-03-20 17:59:03 +0000358
Jim Grosbach10b90a92011-10-24 21:45:13 +0000359defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">;
360defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">;
361defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">;
362defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">;
363defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">;
364defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">;
365defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">;
366defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000367
Jim Grosbach10b90a92011-10-24 21:45:13 +0000368def VLD1q8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
369def VLD1q16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
370def VLD1q32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
371def VLD1q64PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
372def VLD1q8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
373def VLD1q16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
374def VLD1q32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
375def VLD1q64PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000376
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000377// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000378class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000379 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000380 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000381 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000382 let Rm = 0b1111;
383 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000384 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000385}
Bob Wilson99493b22010-03-20 17:59:03 +0000386class VLD1D3WB<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000387 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000388 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000389 "$Vd, $Rn$Rm", "$Rn.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000390 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000391 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000392}
Bob Wilson052ba452010-03-22 18:22:06 +0000393
Owen Andersone85bd772010-11-02 00:24:52 +0000394def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
395def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
396def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
397def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000398
Owen Andersone85bd772010-11-02 00:24:52 +0000399def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
400def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
401def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
402def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000403
Evan Chengd2ca8132010-10-09 01:03:04 +0000404def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
405def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000406
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000407// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000408class VLD1D4<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000409 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000410 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000411 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000412 let Rm = 0b1111;
413 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000414 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000415}
Bob Wilson99493b22010-03-20 17:59:03 +0000416class VLD1D4WB<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000417 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000418 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x4u, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000419 "$Vd, $Rn$Rm", "$Rn.addr = $wb",
Owen Andersone85bd772010-11-02 00:24:52 +0000420 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000421 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000422 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000423}
Johnny Chend7283d92010-02-23 20:51:23 +0000424
Owen Andersone85bd772010-11-02 00:24:52 +0000425def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
426def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
427def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
428def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000429
Owen Andersone85bd772010-11-02 00:24:52 +0000430def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
431def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
432def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
433def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000434
Evan Chengd2ca8132010-10-09 01:03:04 +0000435def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
436def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000437
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000438// VLD2 : Vector Load (multiple 2-element structures)
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000439class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy>
440 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000441 (ins addrmode6:$Rn), IIC_VLD2,
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000442 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000443 let Rm = 0b1111;
444 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000445 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000446}
Jim Grosbach224180e2011-10-21 23:58:57 +0000447class VLD2Q<bits<4> op7_4, string Dt, RegisterOperand VdTy>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000448 : NLdSt<0, 0b10, 0b0011, op7_4,
Jim Grosbach224180e2011-10-21 23:58:57 +0000449 (outs VdTy:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000450 (ins addrmode6:$Rn), IIC_VLD2x2,
Jim Grosbach224180e2011-10-21 23:58:57 +0000451 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000452 let Rm = 0b1111;
453 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000454 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000455}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000456
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000457def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8", VecListTwoD>;
458def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16", VecListTwoD>;
459def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000460
Jim Grosbach224180e2011-10-21 23:58:57 +0000461def VLD2q8 : VLD2Q<{0,0,?,?}, "8", VecListFourD>;
462def VLD2q16 : VLD2Q<{0,1,?,?}, "16", VecListFourD>;
463def VLD2q32 : VLD2Q<{1,0,?,?}, "32", VecListFourD>;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000464
Bob Wilson9d84fb32010-09-14 20:59:49 +0000465def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
466def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
467def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000468
Evan Chengd2ca8132010-10-09 01:03:04 +0000469def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
470def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
471def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000472
Bob Wilson92cb9322010-03-20 20:10:51 +0000473// ...with address register writeback:
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000474class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy>
475 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000476 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000477 "vld2", Dt, "$Vd, $Rn$Rm",
Owen Andersonf431eda2010-11-02 23:47:29 +0000478 "$Rn.addr = $wb", []> {
479 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000480 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000481}
Jim Grosbach224180e2011-10-21 23:58:57 +0000482class VLD2QWB<bits<4> op7_4, string Dt, RegisterOperand VdTy>
Bob Wilson92cb9322010-03-20 20:10:51 +0000483 : NLdSt<0, 0b10, 0b0011, op7_4,
Jim Grosbach224180e2011-10-21 23:58:57 +0000484 (outs VdTy:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000485 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
Jim Grosbach224180e2011-10-21 23:58:57 +0000486 "vld2", Dt, "$Vd, $Rn$Rm",
Owen Andersonf431eda2010-11-02 23:47:29 +0000487 "$Rn.addr = $wb", []> {
488 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000489 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000490}
Bob Wilson92cb9322010-03-20 20:10:51 +0000491
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000492def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8", VecListTwoD>;
493def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16", VecListTwoD>;
494def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000495
Jim Grosbach224180e2011-10-21 23:58:57 +0000496def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8", VecListFourD>;
497def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16", VecListFourD>;
498def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32", VecListFourD>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000499
Evan Chengd2ca8132010-10-09 01:03:04 +0000500def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
501def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
502def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000503
Evan Chengd2ca8132010-10-09 01:03:04 +0000504def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
505def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
506def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000507
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000508// ...with double-spaced registers
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000509def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
510def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
511def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
512def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
513def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
514def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
Johnny Chend7283d92010-02-23 20:51:23 +0000515
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000516// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000517class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000518 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000519 (ins addrmode6:$Rn), IIC_VLD3,
520 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
521 let Rm = 0b1111;
522 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000523 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000524}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000525
Owen Andersoncf667be2010-11-02 01:24:55 +0000526def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
527def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
528def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000529
Bob Wilson9d84fb32010-09-14 20:59:49 +0000530def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
531def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
532def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000533
Bob Wilson92cb9322010-03-20 20:10:51 +0000534// ...with address register writeback:
535class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
536 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000537 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000538 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
539 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
540 "$Rn.addr = $wb", []> {
541 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000542 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000543}
Bob Wilson92cb9322010-03-20 20:10:51 +0000544
Owen Andersoncf667be2010-11-02 01:24:55 +0000545def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
546def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
547def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000548
Evan Cheng84f69e82010-10-09 01:45:34 +0000549def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
550def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
551def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000552
Bob Wilson7de68142011-02-07 17:43:15 +0000553// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000554def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
555def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
556def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
557def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
558def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
559def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000560
Evan Cheng84f69e82010-10-09 01:45:34 +0000561def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
562def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
563def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000564
Bob Wilson92cb9322010-03-20 20:10:51 +0000565// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000566def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
567def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
568def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
569
Evan Cheng84f69e82010-10-09 01:45:34 +0000570def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
571def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
572def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000573
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000574// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000575class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
576 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000577 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000578 (ins addrmode6:$Rn), IIC_VLD4,
579 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
580 let Rm = 0b1111;
581 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000582 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000583}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000584
Owen Andersoncf667be2010-11-02 01:24:55 +0000585def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
586def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
587def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000588
Bob Wilson9d84fb32010-09-14 20:59:49 +0000589def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
590def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
591def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000592
Bob Wilson92cb9322010-03-20 20:10:51 +0000593// ...with address register writeback:
594class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
595 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000596 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000597 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000598 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
599 "$Rn.addr = $wb", []> {
600 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000601 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000602}
Bob Wilson92cb9322010-03-20 20:10:51 +0000603
Owen Andersoncf667be2010-11-02 01:24:55 +0000604def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
605def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
606def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000607
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000608def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
609def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
610def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000611
Bob Wilson7de68142011-02-07 17:43:15 +0000612// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000613def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
614def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
615def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
616def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
617def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
618def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000619
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000620def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
621def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
622def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000623
Bob Wilson92cb9322010-03-20 20:10:51 +0000624// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000625def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
626def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
627def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
628
629def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
630def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
631def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000632
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000633} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
634
Bob Wilson8466fa12010-09-13 23:01:35 +0000635// Classes for VLD*LN pseudo-instructions with multi-register operands.
636// These are expanded to real instructions after register allocation.
637class VLDQLNPseudo<InstrItinClass itin>
638 : PseudoNLdSt<(outs QPR:$dst),
639 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
640 itin, "$src = $dst">;
641class VLDQLNWBPseudo<InstrItinClass itin>
642 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
643 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
644 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
645class VLDQQLNPseudo<InstrItinClass itin>
646 : PseudoNLdSt<(outs QQPR:$dst),
647 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
648 itin, "$src = $dst">;
649class VLDQQLNWBPseudo<InstrItinClass itin>
650 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
651 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
652 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
653class VLDQQQQLNPseudo<InstrItinClass itin>
654 : PseudoNLdSt<(outs QQQQPR:$dst),
655 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
656 itin, "$src = $dst">;
657class VLDQQQQLNWBPseudo<InstrItinClass itin>
658 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
659 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
660 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
661
Bob Wilsonb07c1712009-10-07 21:53:04 +0000662// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000663class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
664 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000665 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000666 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
667 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000668 "$src = $Vd",
669 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000670 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000671 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000672 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000673 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000674}
Mon P Wang183c6272011-05-09 17:47:27 +0000675class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
676 PatFrag LoadOp>
677 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
678 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
679 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
680 "$src = $Vd",
681 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
682 (i32 (LoadOp addrmode6oneL32:$Rn)),
683 imm:$lane))]> {
684 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000685 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000686}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000687class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
688 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
689 (i32 (LoadOp addrmode6:$addr)),
690 imm:$lane))];
691}
692
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000693def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
694 let Inst{7-5} = lane{2-0};
695}
696def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
697 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000698 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000699}
Mon P Wang183c6272011-05-09 17:47:27 +0000700def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000701 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000702 let Inst{5} = Rn{4};
703 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000704}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000705
706def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
707def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
708def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
709
Bob Wilson746fa172010-12-10 22:13:32 +0000710def : Pat<(vector_insert (v2f32 DPR:$src),
711 (f32 (load addrmode6:$addr)), imm:$lane),
712 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
713def : Pat<(vector_insert (v4f32 QPR:$src),
714 (f32 (load addrmode6:$addr)), imm:$lane),
715 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
716
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000717let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
718
719// ...with address register writeback:
720class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000721 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000722 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000723 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000724 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000725 "$src = $Vd, $Rn.addr = $wb", []> {
726 let DecoderMethod = "DecodeVLD1LN";
727}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000728
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000729def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
730 let Inst{7-5} = lane{2-0};
731}
732def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
733 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000734 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000735}
736def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
737 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000738 let Inst{5} = Rn{4};
739 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000740}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000741
742def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
743def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
744def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000745
Bob Wilson243fcc52009-09-01 04:26:28 +0000746// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000747class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000748 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000749 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
750 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000751 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000752 let Rm = 0b1111;
753 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000754 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000755}
Bob Wilson243fcc52009-09-01 04:26:28 +0000756
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000757def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
758 let Inst{7-5} = lane{2-0};
759}
760def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
761 let Inst{7-6} = lane{1-0};
762}
763def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
764 let Inst{7} = lane{0};
765}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000766
Evan Chengd2ca8132010-10-09 01:03:04 +0000767def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
768def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
769def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000770
Bob Wilson41315282010-03-20 20:39:53 +0000771// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000772def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
773 let Inst{7-6} = lane{1-0};
774}
775def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
776 let Inst{7} = lane{0};
777}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000778
Evan Chengd2ca8132010-10-09 01:03:04 +0000779def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
780def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000781
Bob Wilsona1023642010-03-20 20:47:18 +0000782// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000783class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000784 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000785 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000786 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000787 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
788 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
789 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000790 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000791}
Bob Wilsona1023642010-03-20 20:47:18 +0000792
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000793def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
794 let Inst{7-5} = lane{2-0};
795}
796def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
797 let Inst{7-6} = lane{1-0};
798}
799def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
800 let Inst{7} = lane{0};
801}
Bob Wilsona1023642010-03-20 20:47:18 +0000802
Evan Chengd2ca8132010-10-09 01:03:04 +0000803def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
804def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
805def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000806
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000807def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
808 let Inst{7-6} = lane{1-0};
809}
810def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
811 let Inst{7} = lane{0};
812}
Bob Wilsona1023642010-03-20 20:47:18 +0000813
Evan Chengd2ca8132010-10-09 01:03:04 +0000814def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
815def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000816
Bob Wilson243fcc52009-09-01 04:26:28 +0000817// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000818class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000819 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000820 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000821 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000822 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000823 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000824 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000825 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000826}
Bob Wilson243fcc52009-09-01 04:26:28 +0000827
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000828def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
829 let Inst{7-5} = lane{2-0};
830}
831def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
832 let Inst{7-6} = lane{1-0};
833}
834def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
835 let Inst{7} = lane{0};
836}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000837
Evan Cheng84f69e82010-10-09 01:45:34 +0000838def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
839def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
840def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000841
Bob Wilson41315282010-03-20 20:39:53 +0000842// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000843def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
844 let Inst{7-6} = lane{1-0};
845}
846def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
847 let Inst{7} = lane{0};
848}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000849
Evan Cheng84f69e82010-10-09 01:45:34 +0000850def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
851def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000852
Bob Wilsona1023642010-03-20 20:47:18 +0000853// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000854class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000855 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000856 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000857 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000858 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000859 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000860 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
861 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000862 []> {
863 let DecoderMethod = "DecodeVLD3LN";
864}
Bob Wilsona1023642010-03-20 20:47:18 +0000865
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000866def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
867 let Inst{7-5} = lane{2-0};
868}
869def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
870 let Inst{7-6} = lane{1-0};
871}
872def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
873 let Inst{7} = lane{0};
874}
Bob Wilsona1023642010-03-20 20:47:18 +0000875
Evan Cheng84f69e82010-10-09 01:45:34 +0000876def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
877def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
878def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000879
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000880def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
881 let Inst{7-6} = lane{1-0};
882}
883def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
884 let Inst{7} = lane{0};
885}
Bob Wilsona1023642010-03-20 20:47:18 +0000886
Evan Cheng84f69e82010-10-09 01:45:34 +0000887def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
888def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000889
Bob Wilson243fcc52009-09-01 04:26:28 +0000890// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000891class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000892 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000893 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000894 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000895 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000896 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000897 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000898 let Rm = 0b1111;
899 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000900 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000901}
Bob Wilson243fcc52009-09-01 04:26:28 +0000902
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000903def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
904 let Inst{7-5} = lane{2-0};
905}
906def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
907 let Inst{7-6} = lane{1-0};
908}
909def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
910 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000911 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000912}
Bob Wilson62e053e2009-10-08 22:53:57 +0000913
Evan Cheng10dc63f2010-10-09 04:07:58 +0000914def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
915def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
916def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000917
Bob Wilson41315282010-03-20 20:39:53 +0000918// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000919def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
920 let Inst{7-6} = lane{1-0};
921}
922def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
923 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000924 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000925}
Bob Wilson62e053e2009-10-08 22:53:57 +0000926
Evan Cheng10dc63f2010-10-09 04:07:58 +0000927def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
928def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000929
Bob Wilsona1023642010-03-20 20:47:18 +0000930// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000931class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000932 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000933 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000934 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000935 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000936 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000937"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
938"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000939 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000940 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000941 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000942}
Bob Wilsona1023642010-03-20 20:47:18 +0000943
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000944def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
945 let Inst{7-5} = lane{2-0};
946}
947def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
948 let Inst{7-6} = lane{1-0};
949}
950def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
951 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000952 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000953}
Bob Wilsona1023642010-03-20 20:47:18 +0000954
Evan Cheng10dc63f2010-10-09 04:07:58 +0000955def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
956def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
957def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000958
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000959def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
960 let Inst{7-6} = lane{1-0};
961}
962def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
963 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000964 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000965}
Bob Wilsona1023642010-03-20 20:47:18 +0000966
Evan Cheng10dc63f2010-10-09 04:07:58 +0000967def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
968def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000969
Bob Wilson2a0e9742010-11-27 06:35:16 +0000970} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
971
Bob Wilsonb07c1712009-10-07 21:53:04 +0000972// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000973class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000974 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd), (ins addrmode6dup:$Rn),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000975 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000976 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +0000977 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000978 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000979 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +0000980}
981class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
982 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000983 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +0000984}
985
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000986def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
987def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
988def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000989
990def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
991def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
992def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
993
Bob Wilson746fa172010-12-10 22:13:32 +0000994def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
995 (VLD1DUPd32 addrmode6:$addr)>;
996def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
997 (VLD1DUPq32Pseudo addrmode6:$addr)>;
998
Bob Wilson2a0e9742010-11-27 06:35:16 +0000999let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
1000
Bob Wilson20d55152010-12-10 22:13:24 +00001001class VLD1QDUP<bits<4> op7_4, string Dt>
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001002 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001003 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Bob Wilson2a0e9742010-11-27 06:35:16 +00001004 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
1005 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001006 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001007 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001008}
1009
Bob Wilson20d55152010-12-10 22:13:24 +00001010def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
1011def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
1012def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001013
1014// ...with address register writeback:
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001015class VLD1DUPWB<bits<4> op7_4, string Dt>
1016 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001017 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +00001018 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1019 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001020 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +00001021}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001022class VLD1QDUPWB<bits<4> op7_4, string Dt>
1023 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001024 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +00001025 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1026 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001027 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +00001028}
Bob Wilson2a0e9742010-11-27 06:35:16 +00001029
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001030def VLD1DUPd8_UPD : VLD1DUPWB<{0,0,0,0}, "8">;
1031def VLD1DUPd16_UPD : VLD1DUPWB<{0,1,0,?}, "16">;
1032def VLD1DUPd32_UPD : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001033
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001034def VLD1DUPq8_UPD : VLD1QDUPWB<{0,0,1,0}, "8">;
1035def VLD1DUPq16_UPD : VLD1QDUPWB<{0,1,1,?}, "16">;
1036def VLD1DUPq32_UPD : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001037
1038def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
1039def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
1040def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
1041
Bob Wilsonb07c1712009-10-07 21:53:04 +00001042// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001043class VLD2DUP<bits<4> op7_4, string Dt>
1044 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001045 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001046 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
1047 let Rm = 0b1111;
1048 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001049 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001050}
1051
1052def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
1053def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
1054def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
1055
1056def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
1057def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
1058def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
1059
1060// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001061def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
1062def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
1063def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001064
1065// ...with address register writeback:
1066class VLD2DUPWB<bits<4> op7_4, string Dt>
1067 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001068 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001069 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1070 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001071 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001072}
1073
1074def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
1075def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
1076def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
1077
Bob Wilson173fb142010-11-30 00:00:38 +00001078def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
1079def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
1080def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001081
1082def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1083def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1084def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1085
Bob Wilsonb07c1712009-10-07 21:53:04 +00001086// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001087class VLD3DUP<bits<4> op7_4, string Dt>
1088 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001089 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001090 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1091 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001092 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001093 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001094}
1095
1096def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1097def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1098def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1099
1100def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1101def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1102def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1103
1104// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001105def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1106def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1107def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001108
1109// ...with address register writeback:
1110class VLD3DUPWB<bits<4> op7_4, string Dt>
1111 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001112 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001113 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1114 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001115 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001116 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001117}
1118
1119def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1120def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1121def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1122
Bob Wilson173fb142010-11-30 00:00:38 +00001123def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1124def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1125def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001126
1127def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1128def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1129def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1130
Bob Wilsonb07c1712009-10-07 21:53:04 +00001131// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001132class VLD4DUP<bits<4> op7_4, string Dt>
1133 : NLdSt<1, 0b10, 0b1111, op7_4,
1134 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001135 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001136 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1137 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001138 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001139 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001140}
1141
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001142def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1143def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1144def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001145
1146def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1147def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1148def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1149
1150// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001151def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1152def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1153def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001154
1155// ...with address register writeback:
1156class VLD4DUPWB<bits<4> op7_4, string Dt>
1157 : NLdSt<1, 0b10, 0b1111, op7_4,
1158 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001159 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001160 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001161 "$Rn.addr = $wb", []> {
1162 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001163 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001164}
1165
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001166def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1167def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1168def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1169
1170def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1171def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1172def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001173
1174def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1175def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1176def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1177
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001178} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001179
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001180let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001181
Bob Wilson709d5922010-08-25 23:27:42 +00001182// Classes for VST* pseudo-instructions with multi-register operands.
1183// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001184class VSTQPseudo<InstrItinClass itin>
1185 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1186class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001187 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001188 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001189 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001190class VSTQQPseudo<InstrItinClass itin>
1191 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1192class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001193 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001194 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001195 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001196class VSTQQQQPseudo<InstrItinClass itin>
1197 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001198class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001199 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001200 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001201 "$addr.addr = $wb">;
1202
Bob Wilson11d98992010-03-23 06:20:33 +00001203// VST1 : Vector Store (multiple single elements)
1204class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001205 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1206 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001207 let Rm = 0b1111;
1208 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001209 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001210}
Bob Wilson11d98992010-03-23 06:20:33 +00001211class VST1Q<bits<4> op7_4, string Dt>
1212 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001213 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
1214 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1215 let Rm = 0b1111;
1216 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001217 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001218}
Bob Wilson11d98992010-03-23 06:20:33 +00001219
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001220def VST1d8 : VST1D<{0,0,0,?}, "8">;
1221def VST1d16 : VST1D<{0,1,0,?}, "16">;
1222def VST1d32 : VST1D<{1,0,0,?}, "32">;
1223def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001224
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001225def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1226def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1227def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1228def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001229
Evan Cheng60ff8792010-10-11 22:03:18 +00001230def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1231def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1232def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1233def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001234
Bob Wilson25eb5012010-03-20 20:54:36 +00001235// ...with address register writeback:
1236class VST1DWB<bits<4> op7_4, string Dt>
1237 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001238 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
1239 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1240 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001241 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001242}
Bob Wilson25eb5012010-03-20 20:54:36 +00001243class VST1QWB<bits<4> op7_4, string Dt>
1244 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001245 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1246 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1247 "$Rn.addr = $wb", []> {
1248 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001249 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001250}
Bob Wilson25eb5012010-03-20 20:54:36 +00001251
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001252def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
1253def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
1254def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
1255def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001256
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001257def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
1258def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
1259def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
1260def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001261
Evan Cheng60ff8792010-10-11 22:03:18 +00001262def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1263def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1264def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1265def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001266
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001267// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001268class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001269 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001270 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
1271 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1272 let Rm = 0b1111;
1273 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001274 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001275}
Bob Wilson25eb5012010-03-20 20:54:36 +00001276class VST1D3WB<bits<4> op7_4, string Dt>
1277 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001278 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001279 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001280 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1281 "$Rn.addr = $wb", []> {
1282 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001283 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001284}
Bob Wilson052ba452010-03-22 18:22:06 +00001285
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001286def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1287def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1288def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1289def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001290
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001291def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
1292def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
1293def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
1294def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001295
Evan Cheng60ff8792010-10-11 22:03:18 +00001296def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1297def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001298
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001299// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001300class VST1D4<bits<4> op7_4, string Dt>
1301 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001302 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1303 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001304 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001305 let Rm = 0b1111;
1306 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001307 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001308}
Bob Wilson25eb5012010-03-20 20:54:36 +00001309class VST1D4WB<bits<4> op7_4, string Dt>
1310 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001311 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001312 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001313 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1314 "$Rn.addr = $wb", []> {
1315 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001316 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001317}
Bob Wilson25eb5012010-03-20 20:54:36 +00001318
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001319def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1320def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1321def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1322def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001323
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001324def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
1325def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
1326def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
1327def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001328
Evan Cheng60ff8792010-10-11 22:03:18 +00001329def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1330def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001331
Bob Wilsonb36ec862009-08-06 18:47:44 +00001332// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001333class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1334 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001335 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1336 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1337 let Rm = 0b1111;
1338 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001339 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001340}
Bob Wilson95808322010-03-18 20:18:39 +00001341class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001342 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001343 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1344 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001345 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001346 let Rm = 0b1111;
1347 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001348 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001349}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001350
Owen Andersond2f37942010-11-02 21:16:58 +00001351def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1352def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1353def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001354
Owen Andersond2f37942010-11-02 21:16:58 +00001355def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1356def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1357def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001358
Evan Cheng60ff8792010-10-11 22:03:18 +00001359def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1360def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1361def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001362
Evan Cheng60ff8792010-10-11 22:03:18 +00001363def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1364def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1365def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001366
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001367// ...with address register writeback:
1368class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1369 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001370 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1371 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1372 "$Rn.addr = $wb", []> {
1373 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001374 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001375}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001376class VST2QWB<bits<4> op7_4, string Dt>
1377 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001378 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001379 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001380 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1381 "$Rn.addr = $wb", []> {
1382 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001383 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001384}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001385
Owen Andersond2f37942010-11-02 21:16:58 +00001386def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1387def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1388def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001389
Owen Andersond2f37942010-11-02 21:16:58 +00001390def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1391def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1392def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001393
Evan Cheng60ff8792010-10-11 22:03:18 +00001394def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1395def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1396def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001397
Evan Cheng60ff8792010-10-11 22:03:18 +00001398def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1399def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1400def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001401
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001402// ...with double-spaced registers
Owen Andersond2f37942010-11-02 21:16:58 +00001403def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1404def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1405def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1406def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1407def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1408def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001409
Bob Wilsonb36ec862009-08-06 18:47:44 +00001410// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001411class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1412 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001413 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1414 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1415 let Rm = 0b1111;
1416 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001417 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001418}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001419
Owen Andersona1a45fd2010-11-02 21:47:03 +00001420def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1421def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1422def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001423
Evan Cheng60ff8792010-10-11 22:03:18 +00001424def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1425def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1426def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001427
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001428// ...with address register writeback:
1429class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1430 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001431 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001432 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001433 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1434 "$Rn.addr = $wb", []> {
1435 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001436 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001437}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001438
Owen Andersona1a45fd2010-11-02 21:47:03 +00001439def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1440def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1441def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001442
Evan Cheng60ff8792010-10-11 22:03:18 +00001443def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1444def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1445def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001446
Bob Wilson7de68142011-02-07 17:43:15 +00001447// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001448def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1449def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1450def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1451def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1452def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1453def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001454
Evan Cheng60ff8792010-10-11 22:03:18 +00001455def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1456def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1457def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001458
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001459// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001460def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1461def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1462def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1463
Evan Cheng60ff8792010-10-11 22:03:18 +00001464def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1465def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1466def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001467
Bob Wilsonb36ec862009-08-06 18:47:44 +00001468// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001469class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1470 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001471 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1472 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001473 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001474 let Rm = 0b1111;
1475 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001476 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001477}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001478
Owen Andersona1a45fd2010-11-02 21:47:03 +00001479def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1480def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1481def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001482
Evan Cheng60ff8792010-10-11 22:03:18 +00001483def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1484def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1485def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001486
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001487// ...with address register writeback:
1488class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1489 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001490 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001491 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001492 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1493 "$Rn.addr = $wb", []> {
1494 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001495 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001496}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001497
Owen Andersona1a45fd2010-11-02 21:47:03 +00001498def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1499def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1500def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001501
Evan Cheng60ff8792010-10-11 22:03:18 +00001502def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1503def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1504def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001505
Bob Wilson7de68142011-02-07 17:43:15 +00001506// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001507def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1508def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1509def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1510def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1511def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1512def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001513
Evan Cheng60ff8792010-10-11 22:03:18 +00001514def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1515def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1516def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001517
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001518// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001519def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1520def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1521def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1522
Evan Cheng60ff8792010-10-11 22:03:18 +00001523def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1524def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1525def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001526
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001527} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1528
Bob Wilson8466fa12010-09-13 23:01:35 +00001529// Classes for VST*LN pseudo-instructions with multi-register operands.
1530// These are expanded to real instructions after register allocation.
1531class VSTQLNPseudo<InstrItinClass itin>
1532 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1533 itin, "">;
1534class VSTQLNWBPseudo<InstrItinClass itin>
1535 : PseudoNLdSt<(outs GPR:$wb),
1536 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1537 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1538class VSTQQLNPseudo<InstrItinClass itin>
1539 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1540 itin, "">;
1541class VSTQQLNWBPseudo<InstrItinClass itin>
1542 : PseudoNLdSt<(outs GPR:$wb),
1543 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1544 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1545class VSTQQQQLNPseudo<InstrItinClass itin>
1546 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1547 itin, "">;
1548class VSTQQQQLNWBPseudo<InstrItinClass itin>
1549 : PseudoNLdSt<(outs GPR:$wb),
1550 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1551 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1552
Bob Wilsonb07c1712009-10-07 21:53:04 +00001553// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001554class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1555 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001556 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001557 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001558 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1559 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001560 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001561 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001562}
Mon P Wang183c6272011-05-09 17:47:27 +00001563class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1564 PatFrag StoreOp, SDNode ExtractOp>
1565 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1566 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1567 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001568 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001569 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001570 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001571}
Bob Wilsond168cef2010-11-03 16:24:53 +00001572class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1573 : VSTQLNPseudo<IIC_VST1ln> {
1574 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1575 addrmode6:$addr)];
1576}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001577
Bob Wilsond168cef2010-11-03 16:24:53 +00001578def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1579 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001580 let Inst{7-5} = lane{2-0};
1581}
Bob Wilsond168cef2010-11-03 16:24:53 +00001582def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1583 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001584 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001585 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001586}
Mon P Wang183c6272011-05-09 17:47:27 +00001587
1588def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001589 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001590 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001591}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001592
Bob Wilsond168cef2010-11-03 16:24:53 +00001593def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1594def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1595def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001596
Bob Wilson746fa172010-12-10 22:13:32 +00001597def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1598 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1599def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1600 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1601
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001602// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001603class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1604 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001605 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001606 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001607 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001608 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001609 "$Rn.addr = $wb",
1610 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001611 addrmode6:$Rn, am6offset:$Rm))]> {
1612 let DecoderMethod = "DecodeVST1LN";
1613}
Bob Wilsonda525062011-02-25 06:42:42 +00001614class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1615 : VSTQLNWBPseudo<IIC_VST1lnu> {
1616 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1617 addrmode6:$addr, am6offset:$offset))];
1618}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001619
Bob Wilsonda525062011-02-25 06:42:42 +00001620def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1621 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001622 let Inst{7-5} = lane{2-0};
1623}
Bob Wilsonda525062011-02-25 06:42:42 +00001624def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1625 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001626 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001627 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001628}
Bob Wilsonda525062011-02-25 06:42:42 +00001629def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1630 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001631 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001632 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001633}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001634
Bob Wilsonda525062011-02-25 06:42:42 +00001635def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1636def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1637def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1638
1639let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001640
Bob Wilson8a3198b2009-09-01 18:51:56 +00001641// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001642class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001643 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001644 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1645 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001646 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001647 let Rm = 0b1111;
1648 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001649 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001650}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001651
Owen Andersonb20594f2010-11-02 22:18:18 +00001652def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1653 let Inst{7-5} = lane{2-0};
1654}
1655def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1656 let Inst{7-6} = lane{1-0};
1657}
1658def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1659 let Inst{7} = lane{0};
1660}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001661
Evan Cheng60ff8792010-10-11 22:03:18 +00001662def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1663def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1664def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001665
Bob Wilson41315282010-03-20 20:39:53 +00001666// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001667def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1668 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001669 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001670}
1671def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1672 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001673 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001674}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001675
Evan Cheng60ff8792010-10-11 22:03:18 +00001676def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1677def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001678
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001679// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001680class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001681 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001682 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001683 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001684 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001685 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001686 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001687 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001688}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001689
Owen Andersonb20594f2010-11-02 22:18:18 +00001690def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1691 let Inst{7-5} = lane{2-0};
1692}
1693def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1694 let Inst{7-6} = lane{1-0};
1695}
1696def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1697 let Inst{7} = lane{0};
1698}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001699
Evan Cheng60ff8792010-10-11 22:03:18 +00001700def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1701def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1702def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001703
Owen Andersonb20594f2010-11-02 22:18:18 +00001704def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1705 let Inst{7-6} = lane{1-0};
1706}
1707def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1708 let Inst{7} = lane{0};
1709}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001710
Evan Cheng60ff8792010-10-11 22:03:18 +00001711def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1712def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001713
Bob Wilson8a3198b2009-09-01 18:51:56 +00001714// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001715class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001716 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001717 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001718 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001719 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1720 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001721 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001722}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001723
Owen Andersonb20594f2010-11-02 22:18:18 +00001724def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1725 let Inst{7-5} = lane{2-0};
1726}
1727def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1728 let Inst{7-6} = lane{1-0};
1729}
1730def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1731 let Inst{7} = lane{0};
1732}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001733
Evan Cheng60ff8792010-10-11 22:03:18 +00001734def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1735def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1736def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001737
Bob Wilson41315282010-03-20 20:39:53 +00001738// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001739def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1740 let Inst{7-6} = lane{1-0};
1741}
1742def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1743 let Inst{7} = lane{0};
1744}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001745
Evan Cheng60ff8792010-10-11 22:03:18 +00001746def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1747def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001748
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001749// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001750class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001751 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001752 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001753 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001754 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001755 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001756 "$Rn.addr = $wb", []> {
1757 let DecoderMethod = "DecodeVST3LN";
1758}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001759
Owen Andersonb20594f2010-11-02 22:18:18 +00001760def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1761 let Inst{7-5} = lane{2-0};
1762}
1763def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1764 let Inst{7-6} = lane{1-0};
1765}
1766def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1767 let Inst{7} = lane{0};
1768}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001769
Evan Cheng60ff8792010-10-11 22:03:18 +00001770def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1771def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1772def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001773
Owen Andersonb20594f2010-11-02 22:18:18 +00001774def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1775 let Inst{7-6} = lane{1-0};
1776}
1777def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1778 let Inst{7} = lane{0};
1779}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001780
Evan Cheng60ff8792010-10-11 22:03:18 +00001781def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1782def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001783
Bob Wilson8a3198b2009-09-01 18:51:56 +00001784// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001785class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001786 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001787 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001788 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001789 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001790 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001791 let Rm = 0b1111;
1792 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001793 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001794}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001795
Owen Andersonb20594f2010-11-02 22:18:18 +00001796def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1797 let Inst{7-5} = lane{2-0};
1798}
1799def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1800 let Inst{7-6} = lane{1-0};
1801}
1802def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1803 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001804 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001805}
Bob Wilson56311392009-10-09 00:01:36 +00001806
Evan Cheng60ff8792010-10-11 22:03:18 +00001807def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1808def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1809def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001810
Bob Wilson41315282010-03-20 20:39:53 +00001811// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001812def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1813 let Inst{7-6} = lane{1-0};
1814}
1815def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1816 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001817 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001818}
Bob Wilson56311392009-10-09 00:01:36 +00001819
Evan Cheng60ff8792010-10-11 22:03:18 +00001820def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1821def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001822
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001823// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001824class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001825 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001826 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001827 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001828 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001829 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1830 "$Rn.addr = $wb", []> {
1831 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001832 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001833}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001834
Owen Andersonb20594f2010-11-02 22:18:18 +00001835def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1836 let Inst{7-5} = lane{2-0};
1837}
1838def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1839 let Inst{7-6} = lane{1-0};
1840}
1841def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1842 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001843 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001844}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001845
Evan Cheng60ff8792010-10-11 22:03:18 +00001846def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1847def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1848def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001849
Owen Andersonb20594f2010-11-02 22:18:18 +00001850def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1851 let Inst{7-6} = lane{1-0};
1852}
1853def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1854 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001855 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001856}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001857
Evan Cheng60ff8792010-10-11 22:03:18 +00001858def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1859def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001860
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001861} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001862
Bob Wilson205a5ca2009-07-08 18:11:30 +00001863
Bob Wilson5bafff32009-06-22 23:27:02 +00001864//===----------------------------------------------------------------------===//
1865// NEON pattern fragments
1866//===----------------------------------------------------------------------===//
1867
1868// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001869def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001870 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1871 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001872}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001873def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001874 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1875 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001876}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001877def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001878 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1879 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001880}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001881def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001882 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1883 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001884}]>;
1885
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001886// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001887def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001888 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1889 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001890}]>;
1891
Bob Wilson5bafff32009-06-22 23:27:02 +00001892// Translate lane numbers from Q registers to D subregs.
1893def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001894 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001895}]>;
1896def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001897 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001898}]>;
1899def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001900 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001901}]>;
1902
1903//===----------------------------------------------------------------------===//
1904// Instruction Classes
1905//===----------------------------------------------------------------------===//
1906
Bob Wilson4711d5c2010-12-13 23:02:37 +00001907// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001908class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001909 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1910 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001911 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1912 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
1913 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001914class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001915 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1916 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001917 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1918 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
1919 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001920
Bob Wilson69bfbd62010-02-17 22:42:54 +00001921// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001922class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001923 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001924 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001925 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001926 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1927 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1928 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001929class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001930 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001931 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001932 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001933 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1934 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1935 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001936
Bob Wilson973a0742010-08-30 20:02:30 +00001937// Narrow 2-register operations.
1938class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1939 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1940 InstrItinClass itin, string OpcodeStr, string Dt,
1941 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001942 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1943 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1944 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00001945
Bob Wilson5bafff32009-06-22 23:27:02 +00001946// Narrow 2-register intrinsics.
1947class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1948 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001949 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001950 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001951 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1952 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1953 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001954
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001955// Long 2-register operations (currently only used for VMOVL).
1956class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1957 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1958 InstrItinClass itin, string OpcodeStr, string Dt,
1959 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001960 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1961 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1962 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001963
Bob Wilson04063562010-12-15 22:14:12 +00001964// Long 2-register intrinsics.
1965class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1966 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1967 InstrItinClass itin, string OpcodeStr, string Dt,
1968 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
1969 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1970 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1971 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
1972
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001973// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001974class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001975 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001976 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00001977 OpcodeStr, Dt, "$Vd, $Vm",
1978 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001979class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001980 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001981 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
1982 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
1983 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001984
Bob Wilson4711d5c2010-12-13 23:02:37 +00001985// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001986class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001987 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001988 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001989 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001990 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1991 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1992 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001993 let isCommutable = Commutable;
1994}
1995// Same as N3VD but no data type.
1996class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1997 InstrItinClass itin, string OpcodeStr,
1998 ValueType ResTy, ValueType OpTy,
1999 SDNode OpNode, bit Commutable>
2000 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00002001 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2002 OpcodeStr, "$Vd, $Vn, $Vm", "",
2003 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002004 let isCommutable = Commutable;
2005}
Johnny Chen897dd0c2010-03-27 01:03:13 +00002006
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002007class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002008 InstrItinClass itin, string OpcodeStr, string Dt,
2009 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002010 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002011 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2012 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002013 [(set (Ty DPR:$Vd),
2014 (Ty (ShOp (Ty DPR:$Vn),
2015 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002016 let isCommutable = 0;
2017}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002018class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002019 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002020 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002021 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2022 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00002023 [(set (Ty DPR:$Vd),
2024 (Ty (ShOp (Ty DPR:$Vn),
2025 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002026 let isCommutable = 0;
2027}
2028
Bob Wilson5bafff32009-06-22 23:27:02 +00002029class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002030 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002031 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002032 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002033 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2034 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2035 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002036 let isCommutable = Commutable;
2037}
2038class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2039 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002040 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00002041 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002042 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2043 OpcodeStr, "$Vd, $Vn, $Vm", "",
2044 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002045 let isCommutable = Commutable;
2046}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002047class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002048 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002049 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002050 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002051 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2052 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002053 [(set (ResTy QPR:$Vd),
2054 (ResTy (ShOp (ResTy QPR:$Vn),
2055 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002056 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002057 let isCommutable = 0;
2058}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002059class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002060 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002061 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002062 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2063 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002064 [(set (ResTy QPR:$Vd),
2065 (ResTy (ShOp (ResTy QPR:$Vn),
2066 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002067 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002068 let isCommutable = 0;
2069}
Bob Wilson5bafff32009-06-22 23:27:02 +00002070
2071// Basic 3-register intrinsics, both double- and quad-register.
2072class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002073 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002074 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002075 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002076 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2077 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2078 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002079 let isCommutable = Commutable;
2080}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002081class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002082 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002083 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002084 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2085 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002086 [(set (Ty DPR:$Vd),
2087 (Ty (IntOp (Ty DPR:$Vn),
2088 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002089 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002090 let isCommutable = 0;
2091}
David Goodwin658ea602009-09-25 18:38:29 +00002092class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002093 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002094 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002095 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2096 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002097 [(set (Ty DPR:$Vd),
2098 (Ty (IntOp (Ty DPR:$Vn),
2099 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002100 let isCommutable = 0;
2101}
Owen Anderson3557d002010-10-26 20:56:57 +00002102class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2103 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002104 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002105 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2106 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2107 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2108 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002109 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002110}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002111
Bob Wilson5bafff32009-06-22 23:27:02 +00002112class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002113 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002114 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002115 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002116 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2117 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2118 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002119 let isCommutable = Commutable;
2120}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002121class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002122 string OpcodeStr, string Dt,
2123 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002124 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002125 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2126 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002127 [(set (ResTy QPR:$Vd),
2128 (ResTy (IntOp (ResTy QPR:$Vn),
2129 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002130 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002131 let isCommutable = 0;
2132}
David Goodwin658ea602009-09-25 18:38:29 +00002133class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002134 string OpcodeStr, string Dt,
2135 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002136 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002137 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2138 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002139 [(set (ResTy QPR:$Vd),
2140 (ResTy (IntOp (ResTy QPR:$Vn),
2141 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002142 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002143 let isCommutable = 0;
2144}
Owen Anderson3557d002010-10-26 20:56:57 +00002145class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2146 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002147 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002148 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2149 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2150 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2151 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002152 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002153}
Bob Wilson5bafff32009-06-22 23:27:02 +00002154
Bob Wilson4711d5c2010-12-13 23:02:37 +00002155// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002156class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002157 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002158 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002159 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002160 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2161 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2162 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2163 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2164
David Goodwin658ea602009-09-25 18:38:29 +00002165class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002166 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002167 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002168 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002169 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002170 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002171 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002172 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002173 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002174 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002175 (Ty (MulOp DPR:$Vn,
2176 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002177 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002178class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002179 string OpcodeStr, string Dt,
2180 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002181 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002182 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002183 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002184 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002185 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002186 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002187 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002188 (Ty (MulOp DPR:$Vn,
2189 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002190 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002191
Bob Wilson5bafff32009-06-22 23:27:02 +00002192class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002193 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002194 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002195 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002196 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2197 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2198 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2199 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002200class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002201 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002202 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002203 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002204 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002205 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002206 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002207 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002208 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002209 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002210 (ResTy (MulOp QPR:$Vn,
2211 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002212 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002213class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002214 string OpcodeStr, string Dt,
2215 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002216 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002217 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002218 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002219 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002220 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002221 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002222 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002223 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002224 (ResTy (MulOp QPR:$Vn,
2225 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002226 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002227
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002228// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2229class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2230 InstrItinClass itin, string OpcodeStr, string Dt,
2231 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2232 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002233 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2234 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2235 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2236 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002237class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2238 InstrItinClass itin, string OpcodeStr, string Dt,
2239 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2240 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002241 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2242 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2243 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2244 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002245
Bob Wilson5bafff32009-06-22 23:27:02 +00002246// Neon 3-argument intrinsics, both double- and quad-register.
2247// The destination register is also used as the first source operand register.
2248class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002249 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002250 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002251 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002252 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2253 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2254 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2255 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002256class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002257 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002258 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002259 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002260 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2261 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2262 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2263 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002264
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002265// Long Multiply-Add/Sub operations.
2266class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2267 InstrItinClass itin, string OpcodeStr, string Dt,
2268 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2269 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002270 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2271 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2272 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2273 (TyQ (MulOp (TyD DPR:$Vn),
2274 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002275class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2276 InstrItinClass itin, string OpcodeStr, string Dt,
2277 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002278 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002279 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002280 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002281 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002282 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002283 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002284 (TyQ (MulOp (TyD DPR:$Vn),
2285 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002286 imm:$lane))))))]>;
2287class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2288 InstrItinClass itin, string OpcodeStr, string Dt,
2289 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002290 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002291 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002292 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002293 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002294 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002295 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002296 (TyQ (MulOp (TyD DPR:$Vn),
2297 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002298 imm:$lane))))))]>;
2299
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002300// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2301class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2302 InstrItinClass itin, string OpcodeStr, string Dt,
2303 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2304 SDNode OpNode>
2305 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002306 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2307 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2308 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2309 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2310 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002311
Bob Wilson5bafff32009-06-22 23:27:02 +00002312// Neon Long 3-argument intrinsic. The destination register is
2313// a quad-register and is also used as the first source operand register.
2314class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002315 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002316 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002317 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002318 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2319 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2320 [(set QPR:$Vd,
2321 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002322class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002323 string OpcodeStr, string Dt,
2324 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002325 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002326 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002327 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002328 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002329 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002330 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002331 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002332 (OpTy DPR:$Vn),
2333 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002334 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002335class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2336 InstrItinClass itin, string OpcodeStr, string Dt,
2337 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002338 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002339 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002340 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002341 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002342 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002343 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002344 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002345 (OpTy DPR:$Vn),
2346 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002347 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002348
Bob Wilson5bafff32009-06-22 23:27:02 +00002349// Narrowing 3-register intrinsics.
2350class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002351 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002352 Intrinsic IntOp, bit Commutable>
2353 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002354 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2355 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2356 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002357 let isCommutable = Commutable;
2358}
2359
Bob Wilson04d6c282010-08-29 05:57:34 +00002360// Long 3-register operations.
2361class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2362 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002363 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2364 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002365 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2366 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2367 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002368 let isCommutable = Commutable;
2369}
2370class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2371 InstrItinClass itin, string OpcodeStr, string Dt,
2372 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002373 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002374 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2375 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002376 [(set QPR:$Vd,
2377 (TyQ (OpNode (TyD DPR:$Vn),
2378 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002379class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2380 InstrItinClass itin, string OpcodeStr, string Dt,
2381 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002382 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002383 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2384 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002385 [(set QPR:$Vd,
2386 (TyQ (OpNode (TyD DPR:$Vn),
2387 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002388
2389// Long 3-register operations with explicitly extended operands.
2390class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2391 InstrItinClass itin, string OpcodeStr, string Dt,
2392 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2393 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002394 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002395 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2396 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2397 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2398 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002399 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002400}
2401
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002402// Long 3-register intrinsics with explicit extend (VABDL).
2403class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2404 InstrItinClass itin, string OpcodeStr, string Dt,
2405 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2406 bit Commutable>
2407 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002408 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2409 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2410 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2411 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002412 let isCommutable = Commutable;
2413}
2414
Bob Wilson5bafff32009-06-22 23:27:02 +00002415// Long 3-register intrinsics.
2416class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002417 InstrItinClass itin, string OpcodeStr, string Dt,
2418 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002419 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002420 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2421 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2422 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002423 let isCommutable = Commutable;
2424}
David Goodwin658ea602009-09-25 18:38:29 +00002425class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002426 string OpcodeStr, string Dt,
2427 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002428 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002429 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2430 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002431 [(set (ResTy QPR:$Vd),
2432 (ResTy (IntOp (OpTy DPR:$Vn),
2433 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002434 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002435class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2436 InstrItinClass itin, string OpcodeStr, string Dt,
2437 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002438 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002439 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2440 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002441 [(set (ResTy QPR:$Vd),
2442 (ResTy (IntOp (OpTy DPR:$Vn),
2443 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002444 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002445
Bob Wilson04d6c282010-08-29 05:57:34 +00002446// Wide 3-register operations.
2447class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2448 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2449 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002450 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002451 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2452 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2453 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2454 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002455 let isCommutable = Commutable;
2456}
2457
2458// Pairwise long 2-register intrinsics, both double- and quad-register.
2459class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002460 bits<2> op17_16, bits<5> op11_7, bit op4,
2461 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002462 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002463 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2464 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2465 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002466class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002467 bits<2> op17_16, bits<5> op11_7, bit op4,
2468 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002469 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002470 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2471 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2472 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002473
2474// Pairwise long 2-register accumulate intrinsics,
2475// both double- and quad-register.
2476// The destination register is also used as the first source operand register.
2477class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002478 bits<2> op17_16, bits<5> op11_7, bit op4,
2479 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002480 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2481 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002482 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2483 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2484 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002485class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002486 bits<2> op17_16, bits<5> op11_7, bit op4,
2487 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002488 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2489 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002490 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2491 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2492 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002493
2494// Shift by immediate,
2495// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002496class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002497 Format f, InstrItinClass itin, Operand ImmTy,
2498 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002499 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002500 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002501 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2502 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002503class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002504 Format f, InstrItinClass itin, Operand ImmTy,
2505 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002506 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002507 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002508 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2509 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002510
Johnny Chen6c8648b2010-03-17 23:26:50 +00002511// Long shift by immediate.
2512class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2513 string OpcodeStr, string Dt,
2514 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2515 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002516 (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm,
2517 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2518 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002519 (i32 imm:$SIMM))))]>;
2520
Bob Wilson5bafff32009-06-22 23:27:02 +00002521// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002522class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002523 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002524 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002525 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002526 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002527 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2528 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002529 (i32 imm:$SIMM))))]>;
2530
2531// Shift right by immediate and accumulate,
2532// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002533class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002534 Operand ImmTy, string OpcodeStr, string Dt,
2535 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002536 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002537 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002538 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2539 [(set DPR:$Vd, (Ty (add DPR:$src1,
2540 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002541class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002542 Operand ImmTy, string OpcodeStr, string Dt,
2543 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002544 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002545 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002546 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2547 [(set QPR:$Vd, (Ty (add QPR:$src1,
2548 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002549
2550// Shift by immediate and insert,
2551// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002552class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002553 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2554 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002555 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002556 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002557 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2558 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002559class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002560 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2561 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002562 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002563 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002564 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2565 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002566
2567// Convert, with fractional bits immediate,
2568// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002569class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002570 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002571 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002572 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002573 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2574 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2575 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002576class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002577 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002578 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002579 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002580 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2581 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2582 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002583
2584//===----------------------------------------------------------------------===//
2585// Multiclasses
2586//===----------------------------------------------------------------------===//
2587
Bob Wilson916ac5b2009-10-03 04:44:16 +00002588// Abbreviations used in multiclass suffixes:
2589// Q = quarter int (8 bit) elements
2590// H = half int (16 bit) elements
2591// S = single int (32 bit) elements
2592// D = double int (64 bit) elements
2593
Bob Wilson094dd802010-12-18 00:42:58 +00002594// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002595
Bob Wilson094dd802010-12-18 00:42:58 +00002596// Neon 2-register comparisons.
2597// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002598multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2599 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002600 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002601 // 64-bit vector types.
2602 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002603 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002604 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002605 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002606 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002607 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002608 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002609 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002610 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002611 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002612 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002613 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002614 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002615 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002616 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002617 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002618 let Inst{10} = 1; // overwrite F = 1
2619 }
2620
2621 // 128-bit vector types.
2622 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002623 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002624 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002625 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002626 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002627 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002628 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002629 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002630 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002631 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002632 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002633 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002634 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002635 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002636 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002637 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002638 let Inst{10} = 1; // overwrite F = 1
2639 }
2640}
2641
Bob Wilson094dd802010-12-18 00:42:58 +00002642
2643// Neon 2-register vector intrinsics,
2644// element sizes of 8, 16 and 32 bits:
2645multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2646 bits<5> op11_7, bit op4,
2647 InstrItinClass itinD, InstrItinClass itinQ,
2648 string OpcodeStr, string Dt, Intrinsic IntOp> {
2649 // 64-bit vector types.
2650 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2651 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2652 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2653 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2654 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2655 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2656
2657 // 128-bit vector types.
2658 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2659 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2660 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2661 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2662 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2663 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2664}
2665
2666
2667// Neon Narrowing 2-register vector operations,
2668// source operand element sizes of 16, 32 and 64 bits:
2669multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2670 bits<5> op11_7, bit op6, bit op4,
2671 InstrItinClass itin, string OpcodeStr, string Dt,
2672 SDNode OpNode> {
2673 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2674 itin, OpcodeStr, !strconcat(Dt, "16"),
2675 v8i8, v8i16, OpNode>;
2676 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2677 itin, OpcodeStr, !strconcat(Dt, "32"),
2678 v4i16, v4i32, OpNode>;
2679 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2680 itin, OpcodeStr, !strconcat(Dt, "64"),
2681 v2i32, v2i64, OpNode>;
2682}
2683
2684// Neon Narrowing 2-register vector intrinsics,
2685// source operand element sizes of 16, 32 and 64 bits:
2686multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2687 bits<5> op11_7, bit op6, bit op4,
2688 InstrItinClass itin, string OpcodeStr, string Dt,
2689 Intrinsic IntOp> {
2690 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2691 itin, OpcodeStr, !strconcat(Dt, "16"),
2692 v8i8, v8i16, IntOp>;
2693 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2694 itin, OpcodeStr, !strconcat(Dt, "32"),
2695 v4i16, v4i32, IntOp>;
2696 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2697 itin, OpcodeStr, !strconcat(Dt, "64"),
2698 v2i32, v2i64, IntOp>;
2699}
2700
2701
2702// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2703// source operand element sizes of 16, 32 and 64 bits:
2704multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2705 string OpcodeStr, string Dt, SDNode OpNode> {
2706 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2707 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2708 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2709 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2710 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2711 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2712}
2713
2714
Bob Wilson5bafff32009-06-22 23:27:02 +00002715// Neon 3-register vector operations.
2716
2717// First with only element sizes of 8, 16 and 32 bits:
2718multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002719 InstrItinClass itinD16, InstrItinClass itinD32,
2720 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002721 string OpcodeStr, string Dt,
2722 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002723 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002724 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002725 OpcodeStr, !strconcat(Dt, "8"),
2726 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002727 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002728 OpcodeStr, !strconcat(Dt, "16"),
2729 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002730 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002731 OpcodeStr, !strconcat(Dt, "32"),
2732 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002733
2734 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002735 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002736 OpcodeStr, !strconcat(Dt, "8"),
2737 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002738 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002739 OpcodeStr, !strconcat(Dt, "16"),
2740 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002741 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002742 OpcodeStr, !strconcat(Dt, "32"),
2743 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002744}
2745
Evan Chengf81bf152009-11-23 21:57:23 +00002746multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2747 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2748 v4i16, ShOp>;
2749 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002750 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002751 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002752 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002753 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002754 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002755}
2756
Bob Wilson5bafff32009-06-22 23:27:02 +00002757// ....then also with element size 64 bits:
2758multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002759 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002760 string OpcodeStr, string Dt,
2761 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002762 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002763 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002764 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002765 OpcodeStr, !strconcat(Dt, "64"),
2766 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002767 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002768 OpcodeStr, !strconcat(Dt, "64"),
2769 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002770}
2771
2772
Bob Wilson5bafff32009-06-22 23:27:02 +00002773// Neon 3-register vector intrinsics.
2774
2775// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002776multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002777 InstrItinClass itinD16, InstrItinClass itinD32,
2778 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002779 string OpcodeStr, string Dt,
2780 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002781 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002782 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002783 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002784 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002785 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002786 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002787 v2i32, v2i32, IntOp, Commutable>;
2788
2789 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002790 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002791 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002792 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002793 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002794 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002795 v4i32, v4i32, IntOp, Commutable>;
2796}
Owen Anderson3557d002010-10-26 20:56:57 +00002797multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2798 InstrItinClass itinD16, InstrItinClass itinD32,
2799 InstrItinClass itinQ16, InstrItinClass itinQ32,
2800 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002801 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002802 // 64-bit vector types.
2803 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2804 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002805 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002806 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2807 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002808 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002809
2810 // 128-bit vector types.
2811 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2812 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002813 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002814 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2815 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002816 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002817}
Bob Wilson5bafff32009-06-22 23:27:02 +00002818
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002819multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002820 InstrItinClass itinD16, InstrItinClass itinD32,
2821 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002822 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002823 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002824 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002825 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002826 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002827 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002828 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002829 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002830 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002831}
2832
Bob Wilson5bafff32009-06-22 23:27:02 +00002833// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002834multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002835 InstrItinClass itinD16, InstrItinClass itinD32,
2836 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002837 string OpcodeStr, string Dt,
2838 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002839 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002840 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002841 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002842 OpcodeStr, !strconcat(Dt, "8"),
2843 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002844 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002845 OpcodeStr, !strconcat(Dt, "8"),
2846 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002847}
Owen Anderson3557d002010-10-26 20:56:57 +00002848multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2849 InstrItinClass itinD16, InstrItinClass itinD32,
2850 InstrItinClass itinQ16, InstrItinClass itinQ32,
2851 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002852 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002853 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002854 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002855 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2856 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002857 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002858 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2859 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002860 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002861}
2862
Bob Wilson5bafff32009-06-22 23:27:02 +00002863
2864// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002865multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002866 InstrItinClass itinD16, InstrItinClass itinD32,
2867 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002868 string OpcodeStr, string Dt,
2869 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002870 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002871 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002872 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002873 OpcodeStr, !strconcat(Dt, "64"),
2874 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002875 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002876 OpcodeStr, !strconcat(Dt, "64"),
2877 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002878}
Owen Anderson3557d002010-10-26 20:56:57 +00002879multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2880 InstrItinClass itinD16, InstrItinClass itinD32,
2881 InstrItinClass itinQ16, InstrItinClass itinQ32,
2882 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002883 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002884 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002885 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002886 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2887 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002888 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002889 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2890 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002891 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002892}
Bob Wilson5bafff32009-06-22 23:27:02 +00002893
Bob Wilson5bafff32009-06-22 23:27:02 +00002894// Neon Narrowing 3-register vector intrinsics,
2895// source operand element sizes of 16, 32 and 64 bits:
2896multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002897 string OpcodeStr, string Dt,
2898 Intrinsic IntOp, bit Commutable = 0> {
2899 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2900 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002901 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002902 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2903 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002904 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002905 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2906 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002907 v2i32, v2i64, IntOp, Commutable>;
2908}
2909
2910
Bob Wilson04d6c282010-08-29 05:57:34 +00002911// Neon Long 3-register vector operations.
2912
2913multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2914 InstrItinClass itin16, InstrItinClass itin32,
2915 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002916 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002917 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2918 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002919 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002920 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002921 OpcodeStr, !strconcat(Dt, "16"),
2922 v4i32, v4i16, OpNode, Commutable>;
2923 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2924 OpcodeStr, !strconcat(Dt, "32"),
2925 v2i64, v2i32, OpNode, Commutable>;
2926}
2927
2928multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2929 InstrItinClass itin, string OpcodeStr, string Dt,
2930 SDNode OpNode> {
2931 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2932 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2933 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2934 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2935}
2936
2937multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2938 InstrItinClass itin16, InstrItinClass itin32,
2939 string OpcodeStr, string Dt,
2940 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2941 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2942 OpcodeStr, !strconcat(Dt, "8"),
2943 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002944 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002945 OpcodeStr, !strconcat(Dt, "16"),
2946 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2947 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2948 OpcodeStr, !strconcat(Dt, "32"),
2949 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002950}
2951
Bob Wilson5bafff32009-06-22 23:27:02 +00002952// Neon Long 3-register vector intrinsics.
2953
2954// First with only element sizes of 16 and 32 bits:
2955multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002956 InstrItinClass itin16, InstrItinClass itin32,
2957 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002958 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002959 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002960 OpcodeStr, !strconcat(Dt, "16"),
2961 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002962 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002963 OpcodeStr, !strconcat(Dt, "32"),
2964 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002965}
2966
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002967multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002968 InstrItinClass itin, string OpcodeStr, string Dt,
2969 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002970 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002971 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002972 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002973 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002974}
2975
Bob Wilson5bafff32009-06-22 23:27:02 +00002976// ....then also with element size of 8 bits:
2977multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002978 InstrItinClass itin16, InstrItinClass itin32,
2979 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002980 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002981 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002982 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002983 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002984 OpcodeStr, !strconcat(Dt, "8"),
2985 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002986}
2987
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002988// ....with explicit extend (VABDL).
2989multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2990 InstrItinClass itin, string OpcodeStr, string Dt,
2991 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2992 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2993 OpcodeStr, !strconcat(Dt, "8"),
2994 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002995 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002996 OpcodeStr, !strconcat(Dt, "16"),
2997 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2998 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2999 OpcodeStr, !strconcat(Dt, "32"),
3000 v2i64, v2i32, IntOp, ExtOp, Commutable>;
3001}
3002
Bob Wilson5bafff32009-06-22 23:27:02 +00003003
3004// Neon Wide 3-register vector intrinsics,
3005// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00003006multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3007 string OpcodeStr, string Dt,
3008 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3009 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
3010 OpcodeStr, !strconcat(Dt, "8"),
3011 v8i16, v8i8, OpNode, ExtOp, Commutable>;
3012 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
3013 OpcodeStr, !strconcat(Dt, "16"),
3014 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3015 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
3016 OpcodeStr, !strconcat(Dt, "32"),
3017 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003018}
3019
3020
3021// Neon Multiply-Op vector operations,
3022// element sizes of 8, 16 and 32 bits:
3023multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00003024 InstrItinClass itinD16, InstrItinClass itinD32,
3025 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003026 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003027 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003028 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003029 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003030 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003031 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003032 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003033 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003034
3035 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003036 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003037 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003038 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003039 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003040 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003041 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003042}
3043
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003044multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003045 InstrItinClass itinD16, InstrItinClass itinD32,
3046 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003047 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003048 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003049 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003050 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003051 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003052 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003053 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3054 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003055 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003056 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3057 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003058}
Bob Wilson5bafff32009-06-22 23:27:02 +00003059
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003060// Neon Intrinsic-Op vector operations,
3061// element sizes of 8, 16 and 32 bits:
3062multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3063 InstrItinClass itinD, InstrItinClass itinQ,
3064 string OpcodeStr, string Dt, Intrinsic IntOp,
3065 SDNode OpNode> {
3066 // 64-bit vector types.
3067 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3068 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3069 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3070 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3071 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3072 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3073
3074 // 128-bit vector types.
3075 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3076 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3077 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3078 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3079 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3080 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3081}
3082
Bob Wilson5bafff32009-06-22 23:27:02 +00003083// Neon 3-argument intrinsics,
3084// element sizes of 8, 16 and 32 bits:
3085multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003086 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003087 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003088 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003089 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003090 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003091 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003092 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003093 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003094 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003095
3096 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003097 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003098 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003099 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003100 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003101 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003102 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003103}
3104
3105
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003106// Neon Long Multiply-Op vector operations,
3107// element sizes of 8, 16 and 32 bits:
3108multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3109 InstrItinClass itin16, InstrItinClass itin32,
3110 string OpcodeStr, string Dt, SDNode MulOp,
3111 SDNode OpNode> {
3112 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3113 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3114 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3115 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3116 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3117 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3118}
3119
3120multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3121 string Dt, SDNode MulOp, SDNode OpNode> {
3122 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3123 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3124 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3125 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3126}
3127
3128
Bob Wilson5bafff32009-06-22 23:27:02 +00003129// Neon Long 3-argument intrinsics.
3130
3131// First with only element sizes of 16 and 32 bits:
3132multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003133 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003134 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003135 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003136 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003137 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003138 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003139}
3140
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003141multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003142 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003143 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003144 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003145 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003146 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003147}
3148
Bob Wilson5bafff32009-06-22 23:27:02 +00003149// ....then also with element size of 8 bits:
3150multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003151 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003152 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003153 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3154 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003155 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003156}
3157
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003158// ....with explicit extend (VABAL).
3159multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3160 InstrItinClass itin, string OpcodeStr, string Dt,
3161 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3162 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3163 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3164 IntOp, ExtOp, OpNode>;
3165 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3166 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3167 IntOp, ExtOp, OpNode>;
3168 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3169 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3170 IntOp, ExtOp, OpNode>;
3171}
3172
Bob Wilson5bafff32009-06-22 23:27:02 +00003173
Bob Wilson5bafff32009-06-22 23:27:02 +00003174// Neon Pairwise long 2-register intrinsics,
3175// element sizes of 8, 16 and 32 bits:
3176multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3177 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003178 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003179 // 64-bit vector types.
3180 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003181 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003182 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003183 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003184 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003185 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003186
3187 // 128-bit vector types.
3188 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003189 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003190 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003191 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003192 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003193 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003194}
3195
3196
3197// Neon Pairwise long 2-register accumulate intrinsics,
3198// element sizes of 8, 16 and 32 bits:
3199multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3200 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003201 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003202 // 64-bit vector types.
3203 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003204 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003205 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003206 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003207 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003208 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003209
3210 // 128-bit vector types.
3211 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003212 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003213 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003214 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003215 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003216 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003217}
3218
3219
3220// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003221// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003222// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003223multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3224 InstrItinClass itin, string OpcodeStr, string Dt,
3225 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003226 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003227 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003228 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003229 let Inst{21-19} = 0b001; // imm6 = 001xxx
3230 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003231 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003232 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003233 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3234 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003235 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003236 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003237 let Inst{21} = 0b1; // imm6 = 1xxxxx
3238 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003239 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003240 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003241 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003242
3243 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003244 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003245 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003246 let Inst{21-19} = 0b001; // imm6 = 001xxx
3247 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003248 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003249 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003250 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3251 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003252 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003253 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003254 let Inst{21} = 0b1; // imm6 = 1xxxxx
3255 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003256 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3257 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3258 // imm6 = xxxxxx
3259}
3260multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3261 InstrItinClass itin, string OpcodeStr, string Dt,
3262 SDNode OpNode> {
3263 // 64-bit vector types.
3264 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3265 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3266 let Inst{21-19} = 0b001; // imm6 = 001xxx
3267 }
3268 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3269 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3270 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3271 }
3272 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3273 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3274 let Inst{21} = 0b1; // imm6 = 1xxxxx
3275 }
3276 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3277 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3278 // imm6 = xxxxxx
3279
3280 // 128-bit vector types.
3281 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3282 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3283 let Inst{21-19} = 0b001; // imm6 = 001xxx
3284 }
3285 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3286 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3287 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3288 }
3289 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3290 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3291 let Inst{21} = 0b1; // imm6 = 1xxxxx
3292 }
3293 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003294 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003295 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003296}
3297
Bob Wilson5bafff32009-06-22 23:27:02 +00003298// Neon Shift-Accumulate vector operations,
3299// element sizes of 8, 16, 32 and 64 bits:
3300multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003301 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003302 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003303 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003304 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003305 let Inst{21-19} = 0b001; // imm6 = 001xxx
3306 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003307 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003308 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003309 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3310 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003311 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003312 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003313 let Inst{21} = 0b1; // imm6 = 1xxxxx
3314 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003315 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003316 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003317 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003318
3319 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003320 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003321 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003322 let Inst{21-19} = 0b001; // imm6 = 001xxx
3323 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003324 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003325 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003326 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3327 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003328 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003329 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003330 let Inst{21} = 0b1; // imm6 = 1xxxxx
3331 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003332 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003333 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003334 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003335}
3336
Bob Wilson5bafff32009-06-22 23:27:02 +00003337// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003338// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003339// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003340multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3341 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003342 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003343 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3344 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003345 let Inst{21-19} = 0b001; // imm6 = 001xxx
3346 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003347 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3348 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003349 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3350 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003351 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3352 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003353 let Inst{21} = 0b1; // imm6 = 1xxxxx
3354 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003355 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3356 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003357 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003358
3359 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003360 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3361 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003362 let Inst{21-19} = 0b001; // imm6 = 001xxx
3363 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003364 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3365 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003366 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3367 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003368 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3369 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003370 let Inst{21} = 0b1; // imm6 = 1xxxxx
3371 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003372 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3373 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3374 // imm6 = xxxxxx
3375}
3376multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3377 string OpcodeStr> {
3378 // 64-bit vector types.
3379 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3380 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3381 let Inst{21-19} = 0b001; // imm6 = 001xxx
3382 }
3383 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3384 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3385 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3386 }
3387 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3388 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3389 let Inst{21} = 0b1; // imm6 = 1xxxxx
3390 }
3391 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3392 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3393 // imm6 = xxxxxx
3394
3395 // 128-bit vector types.
3396 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3397 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3398 let Inst{21-19} = 0b001; // imm6 = 001xxx
3399 }
3400 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3401 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3402 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3403 }
3404 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3405 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3406 let Inst{21} = 0b1; // imm6 = 1xxxxx
3407 }
3408 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3409 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003410 // imm6 = xxxxxx
3411}
3412
3413// Neon Shift Long operations,
3414// element sizes of 8, 16, 32 bits:
3415multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003416 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003417 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003418 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003419 let Inst{21-19} = 0b001; // imm6 = 001xxx
3420 }
3421 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003422 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003423 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3424 }
3425 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003426 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003427 let Inst{21} = 0b1; // imm6 = 1xxxxx
3428 }
3429}
3430
3431// Neon Shift Narrow operations,
3432// element sizes of 16, 32, 64 bits:
3433multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003434 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003435 SDNode OpNode> {
3436 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003437 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003438 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003439 let Inst{21-19} = 0b001; // imm6 = 001xxx
3440 }
3441 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003442 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003443 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003444 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3445 }
3446 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003447 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003448 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003449 let Inst{21} = 0b1; // imm6 = 1xxxxx
3450 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003451}
3452
3453//===----------------------------------------------------------------------===//
3454// Instruction Definitions.
3455//===----------------------------------------------------------------------===//
3456
3457// Vector Add Operations.
3458
3459// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003460defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003461 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003462def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003463 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003464def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003465 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003466// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003467defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3468 "vaddl", "s", add, sext, 1>;
3469defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3470 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003471// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003472defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3473defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003474// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003475defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3476 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3477 "vhadd", "s", int_arm_neon_vhadds, 1>;
3478defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3479 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3480 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003481// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003482defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3483 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3484 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3485defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3486 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3487 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003488// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003489defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3490 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3491 "vqadd", "s", int_arm_neon_vqadds, 1>;
3492defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3493 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3494 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003495// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003496defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3497 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003498// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003499defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3500 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003501
3502// Vector Multiply Operations.
3503
3504// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003505defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003506 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003507def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3508 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3509def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3510 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003511def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003512 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003513def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003514 v4f32, v4f32, fmul, 1>;
3515defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3516def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3517def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3518 v2f32, fmul>;
3519
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003520def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3521 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3522 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3523 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003524 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003525 (SubReg_i16_lane imm:$lane)))>;
3526def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3527 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3528 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3529 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003530 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003531 (SubReg_i32_lane imm:$lane)))>;
3532def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3533 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3534 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3535 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003536 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003537 (SubReg_i32_lane imm:$lane)))>;
3538
Bob Wilson5bafff32009-06-22 23:27:02 +00003539// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003540defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003541 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003542 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003543defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3544 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003545 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003546def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003547 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3548 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003549 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3550 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003551 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003552 (SubReg_i16_lane imm:$lane)))>;
3553def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003554 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3555 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003556 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3557 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003558 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003559 (SubReg_i32_lane imm:$lane)))>;
3560
Bob Wilson5bafff32009-06-22 23:27:02 +00003561// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003562defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3563 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003564 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003565defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3566 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003567 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003568def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003569 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3570 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003571 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3572 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003573 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003574 (SubReg_i16_lane imm:$lane)))>;
3575def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003576 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3577 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003578 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3579 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003580 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003581 (SubReg_i32_lane imm:$lane)))>;
3582
Bob Wilson5bafff32009-06-22 23:27:02 +00003583// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003584defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3585 "vmull", "s", NEONvmulls, 1>;
3586defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3587 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003588def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003589 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003590defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3591defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003592
Bob Wilson5bafff32009-06-22 23:27:02 +00003593// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003594defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3595 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3596defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3597 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003598
3599// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3600
3601// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003602defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003603 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3604def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003605 v2f32, fmul_su, fadd_mlx>,
3606 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003607def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003608 v4f32, fmul_su, fadd_mlx>,
3609 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003610defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003611 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3612def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003613 v2f32, fmul_su, fadd_mlx>,
3614 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003615def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003616 v4f32, v2f32, fmul_su, fadd_mlx>,
3617 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003618
3619def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003620 (mul (v8i16 QPR:$src2),
3621 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3622 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003623 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003624 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003625 (SubReg_i16_lane imm:$lane)))>;
3626
3627def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003628 (mul (v4i32 QPR:$src2),
3629 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3630 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003631 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003632 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003633 (SubReg_i32_lane imm:$lane)))>;
3634
Evan Cheng48575f62010-12-05 22:04:16 +00003635def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3636 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003637 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003638 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3639 (v4f32 QPR:$src2),
3640 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003641 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003642 (SubReg_i32_lane imm:$lane)))>,
3643 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003644
Bob Wilson5bafff32009-06-22 23:27:02 +00003645// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003646defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3647 "vmlal", "s", NEONvmulls, add>;
3648defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3649 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003650
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003651defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3652defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003653
Bob Wilson5bafff32009-06-22 23:27:02 +00003654// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003655defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003656 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003657defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003658
Bob Wilson5bafff32009-06-22 23:27:02 +00003659// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003660defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003661 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3662def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003663 v2f32, fmul_su, fsub_mlx>,
3664 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003665def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003666 v4f32, fmul_su, fsub_mlx>,
3667 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003668defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003669 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3670def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003671 v2f32, fmul_su, fsub_mlx>,
3672 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003673def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003674 v4f32, v2f32, fmul_su, fsub_mlx>,
3675 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003676
3677def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003678 (mul (v8i16 QPR:$src2),
3679 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3680 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003681 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003682 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003683 (SubReg_i16_lane imm:$lane)))>;
3684
3685def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003686 (mul (v4i32 QPR:$src2),
3687 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3688 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003689 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003690 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003691 (SubReg_i32_lane imm:$lane)))>;
3692
Evan Cheng48575f62010-12-05 22:04:16 +00003693def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3694 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003695 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3696 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003697 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003698 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003699 (SubReg_i32_lane imm:$lane)))>,
3700 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003701
Bob Wilson5bafff32009-06-22 23:27:02 +00003702// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003703defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3704 "vmlsl", "s", NEONvmulls, sub>;
3705defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3706 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003707
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003708defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3709defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003710
Bob Wilson5bafff32009-06-22 23:27:02 +00003711// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003712defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003713 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003714defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003715
3716// Vector Subtract Operations.
3717
3718// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003719defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003720 "vsub", "i", sub, 0>;
3721def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003722 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003723def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003724 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003725// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003726defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3727 "vsubl", "s", sub, sext, 0>;
3728defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3729 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003730// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003731defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3732defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003733// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003734defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003735 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003736 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003737defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003738 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003739 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003740// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003741defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003742 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003743 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003744defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003745 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003746 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003747// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003748defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3749 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003750// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003751defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3752 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003753
3754// Vector Comparisons.
3755
3756// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003757defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3758 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003759def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003760 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003761def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003762 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003763
Johnny Chen363ac582010-02-23 01:42:58 +00003764defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003765 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003766
Bob Wilson5bafff32009-06-22 23:27:02 +00003767// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003768defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3769 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003770defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003771 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003772def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3773 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003774def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003775 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003776
Johnny Chen363ac582010-02-23 01:42:58 +00003777defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003778 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003779defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003780 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003781
Bob Wilson5bafff32009-06-22 23:27:02 +00003782// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003783defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3784 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3785defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3786 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003787def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003788 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003789def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003790 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003791
Johnny Chen363ac582010-02-23 01:42:58 +00003792defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003793 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003794defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003795 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003796
Bob Wilson5bafff32009-06-22 23:27:02 +00003797// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003798def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3799 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3800def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3801 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003802// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003803def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3804 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3805def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3806 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003807// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003808defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003809 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003810
3811// Vector Bitwise Operations.
3812
Bob Wilsoncba270d2010-07-13 21:16:48 +00003813def vnotd : PatFrag<(ops node:$in),
3814 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3815def vnotq : PatFrag<(ops node:$in),
3816 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003817
3818
Bob Wilson5bafff32009-06-22 23:27:02 +00003819// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003820def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3821 v2i32, v2i32, and, 1>;
3822def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3823 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003824
3825// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003826def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3827 v2i32, v2i32, xor, 1>;
3828def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3829 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003830
3831// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003832def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3833 v2i32, v2i32, or, 1>;
3834def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3835 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003836
Owen Andersond9668172010-11-03 22:44:51 +00003837def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003838 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003839 IIC_VMOVImm,
3840 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3841 [(set DPR:$Vd,
3842 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3843 let Inst{9} = SIMM{9};
3844}
3845
Owen Anderson080c0922010-11-05 19:27:46 +00003846def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003847 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003848 IIC_VMOVImm,
3849 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3850 [(set DPR:$Vd,
3851 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003852 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003853}
3854
3855def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003856 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003857 IIC_VMOVImm,
3858 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3859 [(set QPR:$Vd,
3860 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3861 let Inst{9} = SIMM{9};
3862}
3863
Owen Anderson080c0922010-11-05 19:27:46 +00003864def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003865 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003866 IIC_VMOVImm,
3867 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3868 [(set QPR:$Vd,
3869 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003870 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003871}
3872
3873
Bob Wilson5bafff32009-06-22 23:27:02 +00003874// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00003875def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3876 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3877 "vbic", "$Vd, $Vn, $Vm", "",
3878 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
3879 (vnotd DPR:$Vm))))]>;
3880def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3881 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3882 "vbic", "$Vd, $Vn, $Vm", "",
3883 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
3884 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003885
Owen Anderson080c0922010-11-05 19:27:46 +00003886def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003887 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003888 IIC_VMOVImm,
3889 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3890 [(set DPR:$Vd,
3891 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3892 let Inst{9} = SIMM{9};
3893}
3894
3895def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003896 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003897 IIC_VMOVImm,
3898 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3899 [(set DPR:$Vd,
3900 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3901 let Inst{10-9} = SIMM{10-9};
3902}
3903
3904def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003905 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003906 IIC_VMOVImm,
3907 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3908 [(set QPR:$Vd,
3909 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3910 let Inst{9} = SIMM{9};
3911}
3912
3913def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003914 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003915 IIC_VMOVImm,
3916 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3917 [(set QPR:$Vd,
3918 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3919 let Inst{10-9} = SIMM{10-9};
3920}
3921
Bob Wilson5bafff32009-06-22 23:27:02 +00003922// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00003923def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
3924 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3925 "vorn", "$Vd, $Vn, $Vm", "",
3926 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
3927 (vnotd DPR:$Vm))))]>;
3928def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
3929 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3930 "vorn", "$Vd, $Vn, $Vm", "",
3931 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
3932 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003933
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003934// VMVN : Vector Bitwise NOT (Immediate)
3935
3936let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003937
Owen Andersonca6945e2010-12-01 00:28:25 +00003938def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00003939 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003940 "vmvn", "i16", "$Vd, $SIMM", "",
3941 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003942 let Inst{9} = SIMM{9};
3943}
3944
Owen Andersonca6945e2010-12-01 00:28:25 +00003945def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00003946 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003947 "vmvn", "i16", "$Vd, $SIMM", "",
3948 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003949 let Inst{9} = SIMM{9};
3950}
3951
Owen Andersonca6945e2010-12-01 00:28:25 +00003952def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00003953 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003954 "vmvn", "i32", "$Vd, $SIMM", "",
3955 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003956 let Inst{11-8} = SIMM{11-8};
3957}
3958
Owen Andersonca6945e2010-12-01 00:28:25 +00003959def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00003960 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003961 "vmvn", "i32", "$Vd, $SIMM", "",
3962 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003963 let Inst{11-8} = SIMM{11-8};
3964}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003965}
3966
Bob Wilson5bafff32009-06-22 23:27:02 +00003967// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003968def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003969 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
3970 "vmvn", "$Vd, $Vm", "",
3971 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003972def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003973 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
3974 "vmvn", "$Vd, $Vm", "",
3975 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003976def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3977def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003978
3979// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003980def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3981 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003982 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003983 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003984 [(set DPR:$Vd,
3985 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00003986
3987def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
3988 (and DPR:$Vm, (vnotd DPR:$Vd)))),
3989 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
3990
Owen Anderson4110b432010-10-25 20:13:13 +00003991def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3992 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003993 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003994 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003995 [(set QPR:$Vd,
3996 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00003997
3998def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
3999 (and QPR:$Vm, (vnotq QPR:$Vd)))),
4000 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004001
4002// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00004003// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004004// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004005def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004006 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004007 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004008 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004009 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004010def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004011 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004012 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004013 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004014 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004015
Bob Wilson5bafff32009-06-22 23:27:02 +00004016// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00004017// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004018// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004019def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004020 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004021 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004022 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004023 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004024def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004025 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004026 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004027 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004028 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004029
4030// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00004031// for equivalent operations with different register constraints; it just
4032// inserts copies.
4033
4034// Vector Absolute Differences.
4035
4036// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004037defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004038 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004039 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004040defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004041 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004042 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004043def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004044 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004045def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004046 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004047
4048// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004049defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4050 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4051defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4052 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004053
4054// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004055defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4056 "vaba", "s", int_arm_neon_vabds, add>;
4057defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4058 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004059
4060// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004061defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4062 "vabal", "s", int_arm_neon_vabds, zext, add>;
4063defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4064 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004065
4066// Vector Maximum and Minimum.
4067
4068// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004069defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004070 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004071 "vmax", "s", int_arm_neon_vmaxs, 1>;
4072defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004073 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004074 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004075def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4076 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004077 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004078def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4079 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004080 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4081
4082// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004083defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4084 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4085 "vmin", "s", int_arm_neon_vmins, 1>;
4086defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4087 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4088 "vmin", "u", int_arm_neon_vminu, 1>;
4089def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4090 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004091 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004092def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4093 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004094 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004095
4096// Vector Pairwise Operations.
4097
4098// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004099def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4100 "vpadd", "i8",
4101 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4102def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4103 "vpadd", "i16",
4104 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4105def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4106 "vpadd", "i32",
4107 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004108def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004109 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004110 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004111
4112// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004113defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004114 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004115defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004116 int_arm_neon_vpaddlu>;
4117
4118// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004119defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004120 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004121defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004122 int_arm_neon_vpadalu>;
4123
4124// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004125def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004126 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004127def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004128 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004129def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004130 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004131def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004132 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004133def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004134 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004135def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004136 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004137def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004138 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004139
4140// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004141def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004142 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004143def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004144 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004145def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004146 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004147def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004148 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004149def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004150 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004151def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004152 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004153def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004154 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004155
4156// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4157
4158// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004159def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004160 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004161 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004162def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004163 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004164 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004165def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004166 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004167 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004168def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004169 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004170 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004171
4172// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004173def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004174 IIC_VRECSD, "vrecps", "f32",
4175 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004176def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004177 IIC_VRECSQ, "vrecps", "f32",
4178 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004179
4180// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004181def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004182 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004183 v2i32, v2i32, int_arm_neon_vrsqrte>;
4184def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004185 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004186 v4i32, v4i32, int_arm_neon_vrsqrte>;
4187def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004188 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004189 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004190def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004191 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004192 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004193
4194// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004195def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004196 IIC_VRECSD, "vrsqrts", "f32",
4197 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004198def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004199 IIC_VRECSQ, "vrsqrts", "f32",
4200 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004201
4202// Vector Shifts.
4203
4204// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004205defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004206 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004207 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004208defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004209 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004210 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004211
Bob Wilson5bafff32009-06-22 23:27:02 +00004212// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004213defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4214
Bob Wilson5bafff32009-06-22 23:27:02 +00004215// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004216defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4217defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004218
4219// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004220defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4221defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004222
4223// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004224class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004225 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00004226 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004227 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
4228 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004229 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004230 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004231}
Evan Chengf81bf152009-11-23 21:57:23 +00004232def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00004233 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004234def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00004235 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004236def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00004237 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004238
4239// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004240defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004241 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004242
4243// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004244defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004245 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004246 "vrshl", "s", int_arm_neon_vrshifts>;
4247defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004248 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004249 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004250// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004251defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4252defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004253
4254// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004255defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004256 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004257
4258// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004259defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004260 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004261 "vqshl", "s", int_arm_neon_vqshifts>;
4262defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004263 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004264 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004265// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004266defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4267defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4268
Bob Wilson5bafff32009-06-22 23:27:02 +00004269// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004270defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004271
4272// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004273defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004274 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004275defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004276 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004277
4278// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004279defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004280 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004281
4282// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004283defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004284 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004285 "vqrshl", "s", int_arm_neon_vqrshifts>;
4286defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004287 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004288 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004289
4290// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004291defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004292 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004293defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004294 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004295
4296// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004297defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004298 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004299
4300// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004301defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4302defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004303// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004304defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4305defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004306
4307// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004308defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4309
Bob Wilson5bafff32009-06-22 23:27:02 +00004310// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004311defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004312
4313// Vector Absolute and Saturating Absolute.
4314
4315// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004316defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004317 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004318 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004319def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004320 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004321 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004322def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004323 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004324 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004325
4326// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004327defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004328 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004329 int_arm_neon_vqabs>;
4330
4331// Vector Negate.
4332
Bob Wilsoncba270d2010-07-13 21:16:48 +00004333def vnegd : PatFrag<(ops node:$in),
4334 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4335def vnegq : PatFrag<(ops node:$in),
4336 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004337
Evan Chengf81bf152009-11-23 21:57:23 +00004338class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004339 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4340 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4341 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004342class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004343 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4344 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4345 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004346
Chris Lattner0a00ed92010-03-28 08:39:10 +00004347// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004348def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4349def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4350def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4351def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4352def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4353def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004354
4355// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004356def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004357 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4358 "vneg", "f32", "$Vd, $Vm", "",
4359 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004360def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004361 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4362 "vneg", "f32", "$Vd, $Vm", "",
4363 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004364
Bob Wilsoncba270d2010-07-13 21:16:48 +00004365def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4366def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4367def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4368def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4369def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4370def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004371
4372// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004373defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004374 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004375 int_arm_neon_vqneg>;
4376
4377// Vector Bit Counting Operations.
4378
4379// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004380defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004381 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004382 int_arm_neon_vcls>;
4383// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004384defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004385 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004386 int_arm_neon_vclz>;
4387// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004388def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004389 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004390 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004391def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004392 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004393 v16i8, v16i8, int_arm_neon_vcnt>;
4394
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004395// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004396def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004397 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4398 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004399def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004400 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4401 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004402
Bob Wilson5bafff32009-06-22 23:27:02 +00004403// Vector Move Operations.
4404
4405// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004406def : InstAlias<"vmov${p} $Vd, $Vm",
4407 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4408def : InstAlias<"vmov${p} $Vd, $Vm",
4409 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004410
Bob Wilson5bafff32009-06-22 23:27:02 +00004411// VMOV : Vector Move (Immediate)
4412
Evan Cheng47006be2010-05-17 21:54:50 +00004413let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004414def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004415 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004416 "vmov", "i8", "$Vd, $SIMM", "",
4417 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4418def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004419 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004420 "vmov", "i8", "$Vd, $SIMM", "",
4421 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004422
Owen Andersonca6945e2010-12-01 00:28:25 +00004423def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004424 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004425 "vmov", "i16", "$Vd, $SIMM", "",
4426 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004427 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004428}
4429
Owen Andersonca6945e2010-12-01 00:28:25 +00004430def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004431 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004432 "vmov", "i16", "$Vd, $SIMM", "",
4433 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004434 let Inst{9} = SIMM{9};
4435}
Bob Wilson5bafff32009-06-22 23:27:02 +00004436
Owen Andersonca6945e2010-12-01 00:28:25 +00004437def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004438 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004439 "vmov", "i32", "$Vd, $SIMM", "",
4440 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004441 let Inst{11-8} = SIMM{11-8};
4442}
4443
Owen Andersonca6945e2010-12-01 00:28:25 +00004444def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004445 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004446 "vmov", "i32", "$Vd, $SIMM", "",
4447 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004448 let Inst{11-8} = SIMM{11-8};
4449}
Bob Wilson5bafff32009-06-22 23:27:02 +00004450
Owen Andersonca6945e2010-12-01 00:28:25 +00004451def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004452 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004453 "vmov", "i64", "$Vd, $SIMM", "",
4454 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4455def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004456 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004457 "vmov", "i64", "$Vd, $SIMM", "",
4458 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004459} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004460
4461// VMOV : Vector Get Lane (move scalar to ARM core register)
4462
Johnny Chen131c4a52009-11-23 17:48:17 +00004463def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004464 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4465 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004466 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4467 imm:$lane))]> {
4468 let Inst{21} = lane{2};
4469 let Inst{6-5} = lane{1-0};
4470}
Johnny Chen131c4a52009-11-23 17:48:17 +00004471def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004472 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4473 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004474 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4475 imm:$lane))]> {
4476 let Inst{21} = lane{1};
4477 let Inst{6} = lane{0};
4478}
Johnny Chen131c4a52009-11-23 17:48:17 +00004479def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004480 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4481 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004482 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4483 imm:$lane))]> {
4484 let Inst{21} = lane{2};
4485 let Inst{6-5} = lane{1-0};
4486}
Johnny Chen131c4a52009-11-23 17:48:17 +00004487def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004488 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4489 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004490 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4491 imm:$lane))]> {
4492 let Inst{21} = lane{1};
4493 let Inst{6} = lane{0};
4494}
Johnny Chen131c4a52009-11-23 17:48:17 +00004495def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004496 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4497 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004498 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4499 imm:$lane))]> {
4500 let Inst{21} = lane{0};
4501}
Bob Wilson5bafff32009-06-22 23:27:02 +00004502// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4503def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4504 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004505 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004506 (SubReg_i8_lane imm:$lane))>;
4507def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4508 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004509 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004510 (SubReg_i16_lane imm:$lane))>;
4511def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4512 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004513 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004514 (SubReg_i8_lane imm:$lane))>;
4515def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4516 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004517 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004518 (SubReg_i16_lane imm:$lane))>;
4519def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4520 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004521 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004522 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004523def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004524 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004525 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004526def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004527 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004528 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004529//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004530// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004531def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004532 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004533
4534
4535// VMOV : Vector Set Lane (move ARM core register to scalar)
4536
Owen Andersond2fbdb72010-10-27 21:28:09 +00004537let Constraints = "$src1 = $V" in {
4538def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004539 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
4540 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004541 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4542 GPR:$R, imm:$lane))]> {
4543 let Inst{21} = lane{2};
4544 let Inst{6-5} = lane{1-0};
4545}
4546def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004547 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
4548 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004549 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4550 GPR:$R, imm:$lane))]> {
4551 let Inst{21} = lane{1};
4552 let Inst{6} = lane{0};
4553}
4554def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004555 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
4556 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004557 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4558 GPR:$R, imm:$lane))]> {
4559 let Inst{21} = lane{0};
4560}
Bob Wilson5bafff32009-06-22 23:27:02 +00004561}
4562def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004563 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004564 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004565 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004566 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004567 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004568def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004569 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004570 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004571 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004572 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004573 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004574def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004575 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004576 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004577 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004578 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004579 (DSubReg_i32_reg imm:$lane)))>;
4580
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004581def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004582 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4583 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004584def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004585 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4586 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004587
4588//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004589// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004590def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004591 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004592
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004593def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004594 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004595def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004596 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004597def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004598 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004599
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004600def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4601 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4602def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4603 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4604def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4605 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4606
4607def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4608 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4609 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004610 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004611def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4612 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4613 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004614 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004615def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4616 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4617 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004618 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004619
Bob Wilson5bafff32009-06-22 23:27:02 +00004620// VDUP : Vector Duplicate (from ARM core register to all elements)
4621
Evan Chengf81bf152009-11-23 21:57:23 +00004622class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004623 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4624 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4625 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004626class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004627 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4628 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4629 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004630
Evan Chengf81bf152009-11-23 21:57:23 +00004631def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4632def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4633def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4634def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4635def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4636def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004637
Jim Grosbach958108a2011-03-11 20:44:08 +00004638def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4639def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004640
4641// VDUP : Vector Duplicate Lane (from scalar to all elements)
4642
Johnny Chene4614f72010-03-25 17:01:27 +00004643class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004644 ValueType Ty, Operand IdxTy>
4645 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4646 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004647 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004648
Johnny Chene4614f72010-03-25 17:01:27 +00004649class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004650 ValueType ResTy, ValueType OpTy, Operand IdxTy>
4651 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4652 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004653 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00004654 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004655
Bob Wilson507df402009-10-21 02:15:46 +00004656// Inst{19-16} is partially specified depending on the element size.
4657
Jim Grosbach460a9052011-10-07 23:56:00 +00004658def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
4659 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004660 let Inst{19-17} = lane{2-0};
4661}
Jim Grosbach460a9052011-10-07 23:56:00 +00004662def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
4663 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004664 let Inst{19-18} = lane{1-0};
4665}
Jim Grosbach460a9052011-10-07 23:56:00 +00004666def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
4667 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004668 let Inst{19} = lane{0};
4669}
Jim Grosbach460a9052011-10-07 23:56:00 +00004670def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
4671 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004672 let Inst{19-17} = lane{2-0};
4673}
Jim Grosbach460a9052011-10-07 23:56:00 +00004674def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
4675 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004676 let Inst{19-18} = lane{1-0};
4677}
Jim Grosbach460a9052011-10-07 23:56:00 +00004678def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
4679 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004680 let Inst{19} = lane{0};
4681}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004682
4683def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4684 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4685
4686def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4687 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004688
Bob Wilson0ce37102009-08-14 05:08:32 +00004689def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4690 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4691 (DSubReg_i8_reg imm:$lane))),
4692 (SubReg_i8_lane imm:$lane)))>;
4693def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4694 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4695 (DSubReg_i16_reg imm:$lane))),
4696 (SubReg_i16_lane imm:$lane)))>;
4697def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4698 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4699 (DSubReg_i32_reg imm:$lane))),
4700 (SubReg_i32_lane imm:$lane)))>;
4701def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004702 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004703 (DSubReg_i32_reg imm:$lane))),
4704 (SubReg_i32_lane imm:$lane)))>;
4705
Jim Grosbach65dc3032010-10-06 21:16:16 +00004706def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004707 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004708def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004709 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004710
Bob Wilson5bafff32009-06-22 23:27:02 +00004711// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004712defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004713 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004714// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004715defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4716 "vqmovn", "s", int_arm_neon_vqmovns>;
4717defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4718 "vqmovn", "u", int_arm_neon_vqmovnu>;
4719defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4720 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004721// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004722defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4723defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004724
4725// Vector Conversions.
4726
Johnny Chen9e088762010-03-17 17:52:21 +00004727// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004728def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4729 v2i32, v2f32, fp_to_sint>;
4730def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4731 v2i32, v2f32, fp_to_uint>;
4732def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4733 v2f32, v2i32, sint_to_fp>;
4734def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4735 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004736
Johnny Chen6c8648b2010-03-17 23:26:50 +00004737def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4738 v4i32, v4f32, fp_to_sint>;
4739def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4740 v4i32, v4f32, fp_to_uint>;
4741def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4742 v4f32, v4i32, sint_to_fp>;
4743def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4744 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004745
4746// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004747def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004748 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004749def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004750 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004751def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004752 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004753def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004754 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4755
Evan Chengf81bf152009-11-23 21:57:23 +00004756def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004757 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004758def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004759 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004760def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004761 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004762def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004763 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4764
Bob Wilson04063562010-12-15 22:14:12 +00004765// VCVT : Vector Convert Between Half-Precision and Single-Precision.
4766def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
4767 IIC_VUNAQ, "vcvt", "f16.f32",
4768 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
4769 Requires<[HasNEON, HasFP16]>;
4770def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
4771 IIC_VUNAQ, "vcvt", "f32.f16",
4772 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
4773 Requires<[HasNEON, HasFP16]>;
4774
Bob Wilsond8e17572009-08-12 22:31:50 +00004775// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004776
4777// VREV64 : Vector Reverse elements within 64-bit doublewords
4778
Evan Chengf81bf152009-11-23 21:57:23 +00004779class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004780 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4781 (ins DPR:$Vm), IIC_VMOVD,
4782 OpcodeStr, Dt, "$Vd, $Vm", "",
4783 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004784class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004785 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4786 (ins QPR:$Vm), IIC_VMOVQ,
4787 OpcodeStr, Dt, "$Vd, $Vm", "",
4788 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004789
Evan Chengf81bf152009-11-23 21:57:23 +00004790def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4791def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4792def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004793def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004794
Evan Chengf81bf152009-11-23 21:57:23 +00004795def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4796def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4797def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004798def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004799
4800// VREV32 : Vector Reverse elements within 32-bit words
4801
Evan Chengf81bf152009-11-23 21:57:23 +00004802class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004803 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4804 (ins DPR:$Vm), IIC_VMOVD,
4805 OpcodeStr, Dt, "$Vd, $Vm", "",
4806 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004807class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004808 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4809 (ins QPR:$Vm), IIC_VMOVQ,
4810 OpcodeStr, Dt, "$Vd, $Vm", "",
4811 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004812
Evan Chengf81bf152009-11-23 21:57:23 +00004813def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4814def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004815
Evan Chengf81bf152009-11-23 21:57:23 +00004816def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4817def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004818
4819// VREV16 : Vector Reverse elements within 16-bit halfwords
4820
Evan Chengf81bf152009-11-23 21:57:23 +00004821class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004822 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4823 (ins DPR:$Vm), IIC_VMOVD,
4824 OpcodeStr, Dt, "$Vd, $Vm", "",
4825 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004826class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004827 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4828 (ins QPR:$Vm), IIC_VMOVQ,
4829 OpcodeStr, Dt, "$Vd, $Vm", "",
4830 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004831
Evan Chengf81bf152009-11-23 21:57:23 +00004832def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4833def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004834
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004835// Other Vector Shuffles.
4836
Bob Wilson5e8b8332011-01-07 04:59:04 +00004837// Aligned extractions: really just dropping registers
4838
4839class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
4840 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
4841 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
4842
4843def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
4844
4845def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
4846
4847def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
4848
4849def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
4850
4851def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
4852
4853
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004854// VEXT : Vector Extract
4855
Evan Chengf81bf152009-11-23 21:57:23 +00004856class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004857 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4858 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4859 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4860 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4861 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004862 bits<4> index;
4863 let Inst{11-8} = index{3-0};
4864}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004865
Evan Chengf81bf152009-11-23 21:57:23 +00004866class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004867 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4868 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4869 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4870 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4871 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004872 bits<4> index;
4873 let Inst{11-8} = index{3-0};
4874}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004875
Owen Anderson7a258252010-11-03 18:16:27 +00004876def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4877 let Inst{11-8} = index{3-0};
4878}
4879def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4880 let Inst{11-9} = index{2-0};
4881 let Inst{8} = 0b0;
4882}
4883def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4884 let Inst{11-10} = index{1-0};
4885 let Inst{9-8} = 0b00;
4886}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004887def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
4888 (v2f32 DPR:$Vm),
4889 (i32 imm:$index))),
4890 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004891
Owen Anderson7a258252010-11-03 18:16:27 +00004892def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4893 let Inst{11-8} = index{3-0};
4894}
4895def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4896 let Inst{11-9} = index{2-0};
4897 let Inst{8} = 0b0;
4898}
4899def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4900 let Inst{11-10} = index{1-0};
4901 let Inst{9-8} = 0b00;
4902}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004903def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
4904 (v4f32 QPR:$Vm),
4905 (i32 imm:$index))),
4906 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004907
Bob Wilson64efd902009-08-08 05:53:00 +00004908// VTRN : Vector Transpose
4909
Evan Chengf81bf152009-11-23 21:57:23 +00004910def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4911def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4912def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004913
Evan Chengf81bf152009-11-23 21:57:23 +00004914def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4915def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4916def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004917
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004918// VUZP : Vector Unzip (Deinterleave)
4919
Evan Chengf81bf152009-11-23 21:57:23 +00004920def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4921def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4922def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004923
Evan Chengf81bf152009-11-23 21:57:23 +00004924def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4925def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4926def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004927
4928// VZIP : Vector Zip (Interleave)
4929
Evan Chengf81bf152009-11-23 21:57:23 +00004930def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4931def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4932def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004933
Evan Chengf81bf152009-11-23 21:57:23 +00004934def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4935def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4936def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004937
Bob Wilson114a2662009-08-12 20:51:55 +00004938// Vector Table Lookup and Table Extension.
4939
4940// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004941let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00004942def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004943 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00004944 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4945 "vtbl", "8", "$Vd, $Vn, $Vm", "",
4946 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004947let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004948def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004949 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4950 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4951 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004952def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004953 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4954 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4955 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004956def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004957 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4958 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004959 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004960 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004961} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004962
Bob Wilsonbd916c52010-09-13 23:55:10 +00004963def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004964 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004965def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004966 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004967def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004968 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004969
Bob Wilson114a2662009-08-12 20:51:55 +00004970// VTBX : Vector Table Extension
4971def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004972 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00004973 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4974 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004975 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00004976 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004977let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004978def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004979 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4980 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4981 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004982def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004983 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4984 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004985 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004986 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4987 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004988def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004989 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4990 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4991 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4992 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004993} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004994
Bob Wilsonbd916c52010-09-13 23:55:10 +00004995def VTBX2Pseudo
4996 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004997 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004998def VTBX3Pseudo
4999 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005000 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005001def VTBX4Pseudo
5002 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005003 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005004} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00005005
Bob Wilson5bafff32009-06-22 23:27:02 +00005006//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00005007// NEON instructions for single-precision FP math
5008//===----------------------------------------------------------------------===//
5009
Bob Wilson0e6d5402010-12-13 23:02:31 +00005010class N2VSPat<SDNode OpNode, NeonI Inst>
5011 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00005012 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00005013 (v2f32 (COPY_TO_REGCLASS (Inst
5014 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00005015 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5016 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005017
5018class N3VSPat<SDNode OpNode, NeonI Inst>
5019 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005020 (EXTRACT_SUBREG
5021 (v2f32 (COPY_TO_REGCLASS (Inst
5022 (INSERT_SUBREG
5023 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5024 SPR:$a, ssub_0),
5025 (INSERT_SUBREG
5026 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5027 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005028
5029class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
5030 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005031 (EXTRACT_SUBREG
5032 (v2f32 (COPY_TO_REGCLASS (Inst
5033 (INSERT_SUBREG
5034 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5035 SPR:$acc, ssub_0),
5036 (INSERT_SUBREG
5037 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5038 SPR:$a, ssub_0),
5039 (INSERT_SUBREG
5040 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5041 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005042
Bob Wilson4711d5c2010-12-13 23:02:37 +00005043def : N3VSPat<fadd, VADDfd>;
5044def : N3VSPat<fsub, VSUBfd>;
5045def : N3VSPat<fmul, VMULfd>;
5046def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005047 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005048def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005049 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005050def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005051def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005052def : N3VSPat<NEONfmax, VMAXfd>;
5053def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005054def : N2VSPat<arm_ftosi, VCVTf2sd>;
5055def : N2VSPat<arm_ftoui, VCVTf2ud>;
5056def : N2VSPat<arm_sitof, VCVTs2fd>;
5057def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005058
Evan Cheng1d2426c2009-08-07 19:30:41 +00005059//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005060// Non-Instruction Patterns
5061//===----------------------------------------------------------------------===//
5062
5063// bit_convert
5064def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5065def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5066def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5067def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5068def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5069def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5070def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5071def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5072def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5073def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5074def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5075def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5076def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5077def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5078def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5079def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5080def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5081def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5082def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5083def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5084def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5085def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5086def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5087def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5088def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5089def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5090def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5091def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5092def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5093def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5094
5095def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5096def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5097def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5098def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5099def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5100def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5101def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5102def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5103def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5104def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5105def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5106def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5107def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5108def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5109def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5110def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5111def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5112def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5113def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5114def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5115def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5116def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5117def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5118def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5119def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5120def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5121def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5122def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5123def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5124def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;