blob: e31cefd6be2dff36d8a6b903cf9327ae7011b9db [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000017#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000028#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000029#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000030#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000031#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000032#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000033#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000034#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Jay Foad8d730fb2009-05-11 19:38:09 +000038#include "llvm/DerivedTypes.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000039using namespace llvm;
40
Duncan Sands1e96bab2010-11-04 10:49:57 +000041static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000042 CCValAssign::LocInfo &LocInfo,
43 ISD::ArgFlagsTy &ArgFlags,
44 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000045static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000046 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000047 CCValAssign::LocInfo &LocInfo,
48 ISD::ArgFlagsTy &ArgFlags,
49 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000050static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000051 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000052 CCValAssign::LocInfo &LocInfo,
53 ISD::ArgFlagsTy &ArgFlags,
54 CCState &State);
55
Scott Michelfdc40a02009-02-17 22:15:04 +000056static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000057cl::desc("enable preincrement load/store generation on PPC (experimental)"),
58 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000059
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000069
Nate Begeman405e3ec2005-10-21 00:02:42 +000070 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000071
Chris Lattnerd145a612005-09-27 22:18:25 +000072 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000073 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000075
Chris Lattner749dc722010-10-10 18:34:00 +000076 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
77 // arguments are at least 4/8 bytes aligned.
78 setMinStackArgumentAlignment(TM.getSubtarget<PPCSubtarget>().isPPC64() ? 8:4);
79
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +000081 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
82 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
83 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000084
Evan Chengc5484282006-10-04 00:56:09 +000085 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000086 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
87 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000088
Owen Anderson825b72b2009-08-11 20:47:22 +000089 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000090
Chris Lattner94e509c2006-11-10 23:58:45 +000091 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
94 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000102
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000103 // This is used in the ppcf128->int sequence. Note it has different semantics
104 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000106
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000107 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000108 setOperationAction(ISD::SREM, MVT::i32, Expand);
109 setOperationAction(ISD::UREM, MVT::i32, Expand);
110 setOperationAction(ISD::SREM, MVT::i64, Expand);
111 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000112
113 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
115 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
116 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
117 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
118 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
119 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
120 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
121 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000122
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000123 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setOperationAction(ISD::FSIN , MVT::f64, Expand);
125 setOperationAction(ISD::FCOS , MVT::f64, Expand);
126 setOperationAction(ISD::FREM , MVT::f64, Expand);
127 setOperationAction(ISD::FPOW , MVT::f64, Expand);
128 setOperationAction(ISD::FSIN , MVT::f32, Expand);
129 setOperationAction(ISD::FCOS , MVT::f32, Expand);
130 setOperationAction(ISD::FREM , MVT::f32, Expand);
131 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000132
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000134
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000135 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000136 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
138 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000139 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000140
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
142 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000143
Nate Begemand88fc032006-01-14 03:14:10 +0000144 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
146 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
147 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
148 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
149 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
150 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Nate Begeman35ef9132006-01-11 21:21:00 +0000152 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
154 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000155
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000156 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 setOperationAction(ISD::SELECT, MVT::i32, Expand);
158 setOperationAction(ISD::SELECT, MVT::i64, Expand);
159 setOperationAction(ISD::SELECT, MVT::f32, Expand);
160 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000161
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000162 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
164 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000165
Nate Begeman750ac1b2006-02-01 07:19:44 +0000166 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000168
Nate Begeman81e80972006-03-17 01:40:33 +0000169 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000171
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000173
Chris Lattnerf7605322005-08-31 21:09:52 +0000174 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000176
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000177 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
179 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000180
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
182 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
183 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
184 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000185
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000186 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000188
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
190 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
191 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
192 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000193
194
195 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000196 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
198 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000199 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
201 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
202 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
203 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000204 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
206 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000207
Nate Begeman1db3c922008-08-11 17:36:31 +0000208 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000210
211 // TRAMPOLINE is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000213
Nate Begemanacc398c2006-01-25 18:21:52 +0000214 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000216
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000217 // VAARG is custom lowered with the 32-bit SVR4 ABI.
218 if ( TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
219 && !TM.getSubtarget<PPCSubtarget>().isPPC64())
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Nicolas Geoffray01119992007-04-03 13:59:52 +0000221 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000223
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000224 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
226 setOperationAction(ISD::VAEND , MVT::Other, Expand);
227 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
228 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
229 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
230 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000231
Chris Lattner6d92cad2006-03-26 10:06:40 +0000232 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000234
Dale Johannesen53e4e442008-11-07 22:54:33 +0000235 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
237 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
238 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
239 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
240 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
241 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
242 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
243 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
244 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
245 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
246 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
247 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000248
Chris Lattnera7a58542006-06-16 17:34:12 +0000249 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000250 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
252 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
253 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
254 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000255 // This is just the low 32 bits of a (signed) fp->i64 conversion.
256 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000258
Chris Lattner7fbcef72006-03-24 07:53:47 +0000259 // FIXME: disable this lowered code. This generates 64-bit register values,
260 // and we don't model the fact that the top part is clobbered by calls. We
261 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000263 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000264 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000266 }
267
Chris Lattnera7a58542006-06-16 17:34:12 +0000268 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000269 // 64-bit PowerPC implementations can support i64 types directly
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000271 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000273 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
275 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
276 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000277 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000278 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
280 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
281 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000282 }
Evan Chengd30bf012006-03-01 01:11:20 +0000283
Nate Begeman425a9692005-11-29 08:17:20 +0000284 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000285 // First set operation action for all vector types to expand. Then we
286 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
288 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
289 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000290
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000291 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000292 setOperationAction(ISD::ADD , VT, Legal);
293 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000294
Chris Lattner7ff7e672006-04-04 17:25:31 +0000295 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000296 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000298
299 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000300 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000302 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000304 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000306 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000308 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000310 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000312
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000313 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000314 setOperationAction(ISD::MUL , VT, Expand);
315 setOperationAction(ISD::SDIV, VT, Expand);
316 setOperationAction(ISD::SREM, VT, Expand);
317 setOperationAction(ISD::UDIV, VT, Expand);
318 setOperationAction(ISD::UREM, VT, Expand);
319 setOperationAction(ISD::FDIV, VT, Expand);
320 setOperationAction(ISD::FNEG, VT, Expand);
321 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
322 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
323 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
324 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
325 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
326 setOperationAction(ISD::UDIVREM, VT, Expand);
327 setOperationAction(ISD::SDIVREM, VT, Expand);
328 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
329 setOperationAction(ISD::FPOW, VT, Expand);
330 setOperationAction(ISD::CTPOP, VT, Expand);
331 setOperationAction(ISD::CTLZ, VT, Expand);
332 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000333 }
334
Chris Lattner7ff7e672006-04-04 17:25:31 +0000335 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
336 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000338
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 setOperationAction(ISD::AND , MVT::v4i32, Legal);
340 setOperationAction(ISD::OR , MVT::v4i32, Legal);
341 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
342 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
343 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
344 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000345
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
347 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
348 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
349 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000350
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
352 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
353 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
354 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000355
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
357 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000358
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
360 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
361 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
362 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000363 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000364
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setShiftAmountType(MVT::i32);
Duncan Sands03228082008-11-23 15:47:28 +0000366 setBooleanContents(ZeroOrOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000367
Jim Laskey2ad9f172007-02-22 14:56:36 +0000368 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000369 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000370 setExceptionPointerRegister(PPC::X3);
371 setExceptionSelectorRegister(PPC::X4);
372 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000373 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000374 setExceptionPointerRegister(PPC::R3);
375 setExceptionSelectorRegister(PPC::R4);
376 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000377
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000378 // We have target-specific dag combine patterns for the following nodes:
379 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000380 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000381 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000382 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000383
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000384 // Darwin long double math library functions have $LDBL128 appended.
385 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000386 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000387 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
388 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000389 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
390 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000391 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
392 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
393 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
394 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
395 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000396 }
397
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000398 computeRegisterProperties();
399}
400
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000401/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
402/// function arguments in the caller parameter area.
403unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000404 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000405 // Darwin passes everything on 4 byte boundary.
406 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
407 return 4;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000408 // FIXME SVR4 TBD
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000409 return 4;
410}
411
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000412const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
413 switch (Opcode) {
414 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000415 case PPCISD::FSEL: return "PPCISD::FSEL";
416 case PPCISD::FCFID: return "PPCISD::FCFID";
417 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
418 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
419 case PPCISD::STFIWX: return "PPCISD::STFIWX";
420 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
421 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
422 case PPCISD::VPERM: return "PPCISD::VPERM";
423 case PPCISD::Hi: return "PPCISD::Hi";
424 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000425 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000426 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
427 case PPCISD::LOAD: return "PPCISD::LOAD";
428 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000429 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
430 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
431 case PPCISD::SRL: return "PPCISD::SRL";
432 case PPCISD::SRA: return "PPCISD::SRA";
433 case PPCISD::SHL: return "PPCISD::SHL";
434 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
435 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000436 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
437 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000438 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000439 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000440 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
441 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000442 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
443 case PPCISD::MFCR: return "PPCISD::MFCR";
444 case PPCISD::VCMP: return "PPCISD::VCMP";
445 case PPCISD::VCMPo: return "PPCISD::VCMPo";
446 case PPCISD::LBRX: return "PPCISD::LBRX";
447 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000448 case PPCISD::LARX: return "PPCISD::LARX";
449 case PPCISD::STCX: return "PPCISD::STCX";
450 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
451 case PPCISD::MFFS: return "PPCISD::MFFS";
452 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
453 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
454 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
455 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000456 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000457 }
458}
459
Owen Anderson825b72b2009-08-11 20:47:22 +0000460MVT::SimpleValueType PPCTargetLowering::getSetCCResultType(EVT VT) const {
461 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000462}
463
Bill Wendlingb4202b82009-07-01 18:50:55 +0000464/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000465unsigned PPCTargetLowering::getFunctionAlignment(const Function *F) const {
466 if (getTargetMachine().getSubtarget<PPCSubtarget>().isDarwin())
467 return F->hasFnAttr(Attribute::OptimizeForSize) ? 2 : 4;
468 else
469 return 2;
470}
Scott Michel5b8f82e2008-03-10 15:42:14 +0000471
Chris Lattner1a635d62006-04-14 06:01:58 +0000472//===----------------------------------------------------------------------===//
473// Node matching predicates, for use by the tblgen matching code.
474//===----------------------------------------------------------------------===//
475
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000476/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000477static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000478 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000479 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000480 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000481 // Maybe this has already been legalized into the constant pool?
482 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000483 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000484 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000485 }
486 return false;
487}
488
Chris Lattnerddb739e2006-04-06 17:23:16 +0000489/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
490/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000491static bool isConstantOrUndef(int Op, int Val) {
492 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000493}
494
495/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
496/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000497bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000498 if (!isUnary) {
499 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000500 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000501 return false;
502 } else {
503 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000504 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
505 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000506 return false;
507 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000508 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000509}
510
511/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
512/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000513bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000514 if (!isUnary) {
515 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000516 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
517 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000518 return false;
519 } else {
520 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000521 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
522 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
523 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
524 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000525 return false;
526 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000527 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000528}
529
Chris Lattnercaad1632006-04-06 22:02:42 +0000530/// isVMerge - Common function, used to match vmrg* shuffles.
531///
Nate Begeman9008ca62009-04-27 18:41:29 +0000532static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000533 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000535 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000536 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
537 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000538
Chris Lattner116cc482006-04-06 21:11:54 +0000539 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
540 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000541 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000542 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000543 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000544 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000545 return false;
546 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000547 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000548}
549
550/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
551/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000552bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
553 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000554 if (!isUnary)
555 return isVMerge(N, UnitSize, 8, 24);
556 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000557}
558
559/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
560/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000561bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
562 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000563 if (!isUnary)
564 return isVMerge(N, UnitSize, 0, 16);
565 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000566}
567
568
Chris Lattnerd0608e12006-04-06 18:26:28 +0000569/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
570/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000571int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000572 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000573 "PPC only supports shuffles by bytes!");
574
575 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
576
Chris Lattnerd0608e12006-04-06 18:26:28 +0000577 // Find the first non-undef value in the shuffle mask.
578 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000579 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000580 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000581
Chris Lattnerd0608e12006-04-06 18:26:28 +0000582 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000583
Nate Begeman9008ca62009-04-27 18:41:29 +0000584 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000585 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000586 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000587 if (ShiftAmt < i) return -1;
588 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000589
Chris Lattnerf24380e2006-04-06 22:28:36 +0000590 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000591 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000592 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000593 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000594 return -1;
595 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000596 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000597 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000598 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000599 return -1;
600 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000601 return ShiftAmt;
602}
Chris Lattneref819f82006-03-20 06:33:01 +0000603
604/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
605/// specifies a splat of a single element that is suitable for input to
606/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000607bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000608 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000609 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000610
Chris Lattner88a99ef2006-03-20 06:37:44 +0000611 // This is a splat operation if each element of the permute is the same, and
612 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000613 unsigned ElementBase = N->getMaskElt(0);
614
615 // FIXME: Handle UNDEF elements too!
616 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000617 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000618
Nate Begeman9008ca62009-04-27 18:41:29 +0000619 // Check that the indices are consecutive, in the case of a multi-byte element
620 // splatted with a v16i8 mask.
621 for (unsigned i = 1; i != EltSize; ++i)
622 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000623 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000624
Chris Lattner7ff7e672006-04-04 17:25:31 +0000625 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000626 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000627 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000628 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000629 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000630 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000631 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000632}
633
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000634/// isAllNegativeZeroVector - Returns true if all elements of build_vector
635/// are -0.0.
636bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000637 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
638
639 APInt APVal, APUndef;
640 unsigned BitSize;
641 bool HasAnyUndefs;
642
Dale Johannesen1e608812009-11-13 01:45:18 +0000643 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000644 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000645 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000646
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000647 return false;
648}
649
Chris Lattneref819f82006-03-20 06:33:01 +0000650/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
651/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000652unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000653 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
654 assert(isSplatShuffleMask(SVOp, EltSize));
655 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000656}
657
Chris Lattnere87192a2006-04-12 17:37:20 +0000658/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000659/// by using a vspltis[bhw] instruction of the specified element size, return
660/// the constant being splatted. The ByteSize field indicates the number of
661/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000662SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
663 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000664
665 // If ByteSize of the splat is bigger than the element size of the
666 // build_vector, then we have a case where we are checking for a splat where
667 // multiple elements of the buildvector are folded together into a single
668 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
669 unsigned EltSize = 16/N->getNumOperands();
670 if (EltSize < ByteSize) {
671 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000672 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000673 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000674
Chris Lattner79d9a882006-04-08 07:14:26 +0000675 // See if all of the elements in the buildvector agree across.
676 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
677 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
678 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000679 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000680
Scott Michelfdc40a02009-02-17 22:15:04 +0000681
Gabor Greifba36cb52008-08-28 21:40:38 +0000682 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000683 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
684 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000685 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000686 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000687
Chris Lattner79d9a882006-04-08 07:14:26 +0000688 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
689 // either constant or undef values that are identical for each chunk. See
690 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000691
Chris Lattner79d9a882006-04-08 07:14:26 +0000692 // Check to see if all of the leading entries are either 0 or -1. If
693 // neither, then this won't fit into the immediate field.
694 bool LeadingZero = true;
695 bool LeadingOnes = true;
696 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000697 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000698
Chris Lattner79d9a882006-04-08 07:14:26 +0000699 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
700 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
701 }
702 // Finally, check the least significant entry.
703 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000704 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000705 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000706 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000707 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000708 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000709 }
710 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000711 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000712 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000713 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000714 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000715 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000716 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000717
Dan Gohman475871a2008-07-27 21:46:04 +0000718 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000719 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000720
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000721 // Check to see if this buildvec has a single non-undef value in its elements.
722 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
723 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000724 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000725 OpVal = N->getOperand(i);
726 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000727 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000728 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000729
Gabor Greifba36cb52008-08-28 21:40:38 +0000730 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000731
Eli Friedman1a8229b2009-05-24 02:03:36 +0000732 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000733 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000734 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000735 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000736 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000737 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000738 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000739 }
740
741 // If the splat value is larger than the element value, then we can never do
742 // this splat. The only case that we could fit the replicated bits into our
743 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000744 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000745
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000746 // If the element value is larger than the splat value, cut it in half and
747 // check to see if the two halves are equal. Continue doing this until we
748 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
749 while (ValSizeInBytes > ByteSize) {
750 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000751
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000752 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000753 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
754 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000755 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000756 }
757
758 // Properly sign extend the value.
759 int ShAmt = (4-ByteSize)*8;
760 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000761
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000762 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000763 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000764
Chris Lattner140a58f2006-04-08 06:46:53 +0000765 // Finally, if this value fits in a 5 bit sext field, return it
766 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000767 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000768 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000769}
770
Chris Lattner1a635d62006-04-14 06:01:58 +0000771//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000772// Addressing Mode Selection
773//===----------------------------------------------------------------------===//
774
775/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
776/// or 64-bit immediate, and if the value can be accurately represented as a
777/// sign extension from a 16-bit value. If so, this returns true and the
778/// immediate.
779static bool isIntS16Immediate(SDNode *N, short &Imm) {
780 if (N->getOpcode() != ISD::Constant)
781 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000782
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000783 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000785 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000786 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000787 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000788}
Dan Gohman475871a2008-07-27 21:46:04 +0000789static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000790 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000791}
792
793
794/// SelectAddressRegReg - Given the specified addressed, check to see if it
795/// can be represented as an indexed [r+r] operation. Returns false if it
796/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000797bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
798 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000799 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000800 short imm = 0;
801 if (N.getOpcode() == ISD::ADD) {
802 if (isIntS16Immediate(N.getOperand(1), imm))
803 return false; // r+i
804 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
805 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000806
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000807 Base = N.getOperand(0);
808 Index = N.getOperand(1);
809 return true;
810 } else if (N.getOpcode() == ISD::OR) {
811 if (isIntS16Immediate(N.getOperand(1), imm))
812 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000813
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000814 // If this is an or of disjoint bitfields, we can codegen this as an add
815 // (for better address arithmetic) if the LHS and RHS of the OR are provably
816 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000817 APInt LHSKnownZero, LHSKnownOne;
818 APInt RHSKnownZero, RHSKnownOne;
819 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000820 APInt::getAllOnesValue(N.getOperand(0)
821 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000822 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000823
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000824 if (LHSKnownZero.getBoolValue()) {
825 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000826 APInt::getAllOnesValue(N.getOperand(1)
827 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000828 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000829 // If all of the bits are known zero on the LHS or RHS, the add won't
830 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000831 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000832 Base = N.getOperand(0);
833 Index = N.getOperand(1);
834 return true;
835 }
836 }
837 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000838
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000839 return false;
840}
841
842/// Returns true if the address N can be represented by a base register plus
843/// a signed 16-bit displacement [r+imm], and if it is not better
844/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000845bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000846 SDValue &Base,
847 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000848 // FIXME dl should come from parent load or store, not from address
849 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000850 // If this can be more profitably realized as r+r, fail.
851 if (SelectAddressRegReg(N, Disp, Base, DAG))
852 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000853
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000854 if (N.getOpcode() == ISD::ADD) {
855 short imm = 0;
856 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000857 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000858 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
859 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
860 } else {
861 Base = N.getOperand(0);
862 }
863 return true; // [r+i]
864 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
865 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000866 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000867 && "Cannot handle constant offsets yet!");
868 Disp = N.getOperand(1).getOperand(0); // The global address.
869 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
870 Disp.getOpcode() == ISD::TargetConstantPool ||
871 Disp.getOpcode() == ISD::TargetJumpTable);
872 Base = N.getOperand(0);
873 return true; // [&g+r]
874 }
875 } else if (N.getOpcode() == ISD::OR) {
876 short imm = 0;
877 if (isIntS16Immediate(N.getOperand(1), imm)) {
878 // If this is an or of disjoint bitfields, we can codegen this as an add
879 // (for better address arithmetic) if the LHS and RHS of the OR are
880 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000881 APInt LHSKnownZero, LHSKnownOne;
882 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000883 APInt::getAllOnesValue(N.getOperand(0)
884 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000885 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000886
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000887 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000888 // If all of the bits are known zero on the LHS or RHS, the add won't
889 // carry.
890 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000891 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000892 return true;
893 }
894 }
895 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
896 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000897
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000898 // If this address fits entirely in a 16-bit sext immediate field, codegen
899 // this as "d, 0"
900 short Imm;
901 if (isIntS16Immediate(CN, Imm)) {
902 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
903 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
904 return true;
905 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000906
907 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000909 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
910 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000911
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000912 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000914
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
916 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000917 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000918 return true;
919 }
920 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000921
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000922 Disp = DAG.getTargetConstant(0, getPointerTy());
923 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
924 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
925 else
926 Base = N;
927 return true; // [r+0]
928}
929
930/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
931/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000932bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
933 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000934 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000935 // Check to see if we can easily represent this as an [r+r] address. This
936 // will fail if it thinks that the address is more profitably represented as
937 // reg+imm, e.g. where imm = 0.
938 if (SelectAddressRegReg(N, Base, Index, DAG))
939 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000940
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000941 // If the operand is an addition, always emit this as [r+r], since this is
942 // better (for code size, and execution, as the memop does the add for free)
943 // than emitting an explicit add.
944 if (N.getOpcode() == ISD::ADD) {
945 Base = N.getOperand(0);
946 Index = N.getOperand(1);
947 return true;
948 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000949
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000950 // Otherwise, do it the hard way, using R0 as the base register.
951 Base = DAG.getRegister(PPC::R0, N.getValueType());
952 Index = N;
953 return true;
954}
955
956/// SelectAddressRegImmShift - Returns true if the address N can be
957/// represented by a base register plus a signed 14-bit displacement
958/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000959bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
960 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000961 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000962 // FIXME dl should come from the parent load or store, not the address
963 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000964 // If this can be more profitably realized as r+r, fail.
965 if (SelectAddressRegReg(N, Disp, Base, DAG))
966 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000967
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000968 if (N.getOpcode() == ISD::ADD) {
969 short imm = 0;
970 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000972 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
973 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
974 } else {
975 Base = N.getOperand(0);
976 }
977 return true; // [r+i]
978 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
979 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000980 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000981 && "Cannot handle constant offsets yet!");
982 Disp = N.getOperand(1).getOperand(0); // The global address.
983 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
984 Disp.getOpcode() == ISD::TargetConstantPool ||
985 Disp.getOpcode() == ISD::TargetJumpTable);
986 Base = N.getOperand(0);
987 return true; // [&g+r]
988 }
989 } else if (N.getOpcode() == ISD::OR) {
990 short imm = 0;
991 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
992 // If this is an or of disjoint bitfields, we can codegen this as an add
993 // (for better address arithmetic) if the LHS and RHS of the OR are
994 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000995 APInt LHSKnownZero, LHSKnownOne;
996 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000997 APInt::getAllOnesValue(N.getOperand(0)
998 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000999 LHSKnownZero, LHSKnownOne);
1000 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001001 // If all of the bits are known zero on the LHS or RHS, the add won't
1002 // carry.
1003 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001004 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001005 return true;
1006 }
1007 }
1008 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001009 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001010 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001011 // If this address fits entirely in a 14-bit sext immediate field, codegen
1012 // this as "d, 0"
1013 short Imm;
1014 if (isIntS16Immediate(CN, Imm)) {
1015 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
1016 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
1017 return true;
1018 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001019
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001020 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001022 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1023 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001024
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001025 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001026 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1027 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1028 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001029 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001030 return true;
1031 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001032 }
1033 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001034
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001035 Disp = DAG.getTargetConstant(0, getPointerTy());
1036 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1037 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1038 else
1039 Base = N;
1040 return true; // [r+0]
1041}
1042
1043
1044/// getPreIndexedAddressParts - returns true by value, base pointer and
1045/// offset pointer and addressing mode by reference if the node's address
1046/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001047bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1048 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001049 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001050 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001051 // Disabled by default for now.
1052 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001053
Dan Gohman475871a2008-07-27 21:46:04 +00001054 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001055 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001056 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1057 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001058 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001059
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001060 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001061 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001062 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001063 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001064 } else
1065 return false;
1066
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001067 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001068 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001069 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001070
Chris Lattner0851b4f2006-11-15 19:55:13 +00001071 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001072
Chris Lattner0851b4f2006-11-15 19:55:13 +00001073 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001074 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001075 // reg + imm
1076 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1077 return false;
1078 } else {
1079 // reg + imm * 4.
1080 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1081 return false;
1082 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001083
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001084 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001085 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1086 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001087 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001088 LD->getExtensionType() == ISD::SEXTLOAD &&
1089 isa<ConstantSDNode>(Offset))
1090 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001091 }
1092
Chris Lattner4eab7142006-11-10 02:08:47 +00001093 AM = ISD::PRE_INC;
1094 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001095}
1096
1097//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001098// LowerOperation implementation
1099//===----------------------------------------------------------------------===//
1100
Chris Lattner1e61e692010-11-15 02:46:57 +00001101/// GetLabelAccessInfo - Return true if we should reference labels using a
1102/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1103static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
1104 unsigned &LoOpFlags) {
1105 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1106 // non-darwin platform. We don't support PIC on other platforms yet.
1107 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
1108 TM.getSubtarget<PPCSubtarget>().isDarwin();
1109
1110 HiOpFlags = isPIC ? PPCII::MO_HA16_PIC : PPCII::MO_HA16;
1111 LoOpFlags = isPIC ? PPCII::MO_LO16_PIC : PPCII::MO_LO16;
1112 return isPIC;
1113}
1114
1115static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1116 SelectionDAG &DAG) {
1117 EVT PtrVT = HiPart.getValueType();
1118 SDValue Zero = DAG.getConstant(0, PtrVT);
1119 DebugLoc DL = HiPart.getDebugLoc();
1120
1121 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1122 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
1123
1124 // With PIC, the first instruction is actually "GR+hi(&G)".
1125 if (isPIC)
1126 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1127 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
1128
1129 // Generate non-pic code that has direct accesses to the constant pool.
1130 // The address of the global is just (hi(&g)+lo(&g)).
1131 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1132}
1133
Scott Michelfdc40a02009-02-17 22:15:04 +00001134SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001135 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001136 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001137 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001138 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001139
Chris Lattner1e61e692010-11-15 02:46:57 +00001140 unsigned MOHiFlag, MOLoFlag;
1141 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1142 SDValue CPIHi =
1143 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1144 SDValue CPILo =
1145 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1146 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001147}
1148
Dan Gohmand858e902010-04-17 15:26:15 +00001149SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001150 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001151 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Chris Lattner1e61e692010-11-15 02:46:57 +00001152
1153 unsigned MOHiFlag, MOLoFlag;
1154 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1155 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1156 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1157 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001158}
1159
Dan Gohmand858e902010-04-17 15:26:15 +00001160SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1161 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001162 EVT PtrVT = Op.getValueType();
1163 DebugLoc DL = Op.getDebugLoc();
1164
Dan Gohman46510a72010-04-15 01:51:59 +00001165 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Chris Lattner1e61e692010-11-15 02:46:57 +00001166
1167 unsigned MOHiFlag, MOLoFlag;
1168 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1169 SDValue TgtBAHi = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOHiFlag);
1170 SDValue TgtBALo = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOLoFlag);
1171 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1172}
1173
1174SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1175 SelectionDAG &DAG) const {
1176 EVT PtrVT = Op.getValueType();
1177 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1178 DebugLoc DL = GSDN->getDebugLoc();
1179 const GlobalValue *GV = GSDN->getGlobal();
1180
1181 const TargetMachine &TM = DAG.getTarget();
1182
1183 // 64-bit SVR4 ABI code is always position-independent.
1184 // The actual address of the GlobalValue is stored in the TOC.
1185 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1186 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1187 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1188 DAG.getRegister(PPC::X2, MVT::i64));
1189 }
1190
1191 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1192
1193
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001194 SDValue Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1e61e692010-11-15 02:46:57 +00001195 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, GA, Zero);
1196 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, GA, Zero);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001197
1198 // If this is a non-darwin platform, we don't support non-static relo models
1199 // yet.
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001200 if (TM.getRelocationModel() == Reloc::Static ||
1201 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1202 // Generate non-pic code that has direct accesses to globals.
1203 // The address of the global is just (hi(&g)+lo(&g)).
1204 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1205 }
1206
1207 if (TM.getRelocationModel() == Reloc::PIC_) {
1208 // With PIC, the first instruction is actually "GR+hi(&G)".
1209 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1210 DAG.getNode(PPCISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001211 DebugLoc(), PtrVT), Hi);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001212 }
1213
Chris Lattner1e61e692010-11-15 02:46:57 +00001214 Lo = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
Scott Michelfdc40a02009-02-17 22:15:04 +00001215
Daniel Dunbar3be03402009-08-02 22:11:08 +00001216 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM))
Chris Lattner1a635d62006-04-14 06:01:58 +00001217 return Lo;
Scott Michelfdc40a02009-02-17 22:15:04 +00001218
Chris Lattner1a635d62006-04-14 06:01:58 +00001219 // If the global is weak or external, we have to go through the lazy
1220 // resolution stub.
Chris Lattner1e61e692010-11-15 02:46:57 +00001221 return DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Lo, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001222 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001223}
1224
Dan Gohmand858e902010-04-17 15:26:15 +00001225SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001226 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001227 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001228
Chris Lattner1a635d62006-04-14 06:01:58 +00001229 // If we're comparing for equality to zero, expose the fact that this is
1230 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1231 // fold the new nodes.
1232 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1233 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001234 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001235 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001236 if (VT.bitsLT(MVT::i32)) {
1237 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001238 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001239 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001240 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001241 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1242 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001243 DAG.getConstant(Log2b, MVT::i32));
1244 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001245 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001246 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001247 // optimized. FIXME: revisit this when we can custom lower all setcc
1248 // optimizations.
1249 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001250 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001251 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001252
Chris Lattner1a635d62006-04-14 06:01:58 +00001253 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001254 // by xor'ing the rhs with the lhs, which is faster than setting a
1255 // condition register, reading it back out, and masking the correct bit. The
1256 // normal approach here uses sub to do this instead of xor. Using xor exposes
1257 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001258 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001259 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001260 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001261 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001262 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001263 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001264 }
Dan Gohman475871a2008-07-27 21:46:04 +00001265 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001266}
1267
Dan Gohman475871a2008-07-27 21:46:04 +00001268SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001269 const PPCSubtarget &Subtarget) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00001270
Torok Edwinc23197a2009-07-14 16:55:14 +00001271 llvm_unreachable("VAARG not yet implemented for the SVR4 ABI!");
Dan Gohman475871a2008-07-27 21:46:04 +00001272 return SDValue(); // Not reached
Nicolas Geoffray01119992007-04-03 13:59:52 +00001273}
1274
Dan Gohmand858e902010-04-17 15:26:15 +00001275SDValue PPCTargetLowering::LowerTRAMPOLINE(SDValue Op,
1276 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001277 SDValue Chain = Op.getOperand(0);
1278 SDValue Trmp = Op.getOperand(1); // trampoline
1279 SDValue FPtr = Op.getOperand(2); // nested function
1280 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001281 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001282
Owen Andersone50ed302009-08-10 22:56:29 +00001283 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001284 bool isPPC64 = (PtrVT == MVT::i64);
Bill Wendling77959322008-09-17 00:30:57 +00001285 const Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001286 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1287 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001288
Scott Michelfdc40a02009-02-17 22:15:04 +00001289 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001290 TargetLowering::ArgListEntry Entry;
1291
1292 Entry.Ty = IntPtrTy;
1293 Entry.Node = Trmp; Args.push_back(Entry);
1294
1295 // TrampSize == (isPPC64 ? 48 : 40);
1296 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001297 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001298 Args.push_back(Entry);
1299
1300 Entry.Node = FPtr; Args.push_back(Entry);
1301 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001302
Bill Wendling77959322008-09-17 00:30:57 +00001303 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1304 std::pair<SDValue, SDValue> CallResult =
Owen Anderson23b9b192009-08-12 00:36:31 +00001305 LowerCallTo(Chain, Op.getValueType().getTypeForEVT(*DAG.getContext()),
Owen Andersond1474d02009-07-09 17:57:24 +00001306 false, false, false, false, 0, CallingConv::C, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001307 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001308 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001309 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001310
1311 SDValue Ops[] =
1312 { CallResult.first, CallResult.second };
1313
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00001314 return DAG.getMergeValues(Ops, 2, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001315}
1316
Dan Gohman475871a2008-07-27 21:46:04 +00001317SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001318 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001319 MachineFunction &MF = DAG.getMachineFunction();
1320 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1321
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001322 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001323
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001324 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001325 // vastart just stores the address of the VarArgsFrameIndex slot into the
1326 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001327 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001328 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001329 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001330 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1331 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001332 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001333 }
1334
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001335 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001336 // We suppose the given va_list is already allocated.
1337 //
1338 // typedef struct {
1339 // char gpr; /* index into the array of 8 GPRs
1340 // * stored in the register save area
1341 // * gpr=0 corresponds to r3,
1342 // * gpr=1 to r4, etc.
1343 // */
1344 // char fpr; /* index into the array of 8 FPRs
1345 // * stored in the register save area
1346 // * fpr=0 corresponds to f1,
1347 // * fpr=1 to f2, etc.
1348 // */
1349 // char *overflow_arg_area;
1350 // /* location on stack that holds
1351 // * the next overflow argument
1352 // */
1353 // char *reg_save_area;
1354 // /* where r3:r10 and f1:f8 (if saved)
1355 // * are stored
1356 // */
1357 // } va_list[1];
1358
1359
Dan Gohman1e93df62010-04-17 14:41:14 +00001360 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1361 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001362
Nicolas Geoffray01119992007-04-03 13:59:52 +00001363
Owen Andersone50ed302009-08-10 22:56:29 +00001364 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001365
Dan Gohman1e93df62010-04-17 14:41:14 +00001366 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1367 PtrVT);
1368 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1369 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001370
Duncan Sands83ec4b62008-06-06 12:08:01 +00001371 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001372 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001373
Duncan Sands83ec4b62008-06-06 12:08:01 +00001374 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001375 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001376
1377 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001378 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001379
Dan Gohman69de1932008-02-06 22:27:42 +00001380 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001381
Nicolas Geoffray01119992007-04-03 13:59:52 +00001382 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001383 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001384 Op.getOperand(1),
1385 MachinePointerInfo(SV),
1386 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001387 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001388 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001389 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001390
Nicolas Geoffray01119992007-04-03 13:59:52 +00001391 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001392 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001393 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1394 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001395 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001396 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001397 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001398
Nicolas Geoffray01119992007-04-03 13:59:52 +00001399 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001400 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001401 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1402 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001403 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001404 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001405 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001406
1407 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001408 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1409 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001410 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001411
Chris Lattner1a635d62006-04-14 06:01:58 +00001412}
1413
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001414#include "PPCGenCallingConv.inc"
1415
Duncan Sands1e96bab2010-11-04 10:49:57 +00001416static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001417 CCValAssign::LocInfo &LocInfo,
1418 ISD::ArgFlagsTy &ArgFlags,
1419 CCState &State) {
1420 return true;
1421}
1422
Duncan Sands1e96bab2010-11-04 10:49:57 +00001423static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001424 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001425 CCValAssign::LocInfo &LocInfo,
1426 ISD::ArgFlagsTy &ArgFlags,
1427 CCState &State) {
1428 static const unsigned ArgRegs[] = {
1429 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1430 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1431 };
1432 const unsigned NumArgRegs = array_lengthof(ArgRegs);
1433
1434 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1435
1436 // Skip one register if the first unallocated register has an even register
1437 // number and there are still argument registers available which have not been
1438 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1439 // need to skip a register if RegNum is odd.
1440 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1441 State.AllocateReg(ArgRegs[RegNum]);
1442 }
1443
1444 // Always return false here, as this function only makes sure that the first
1445 // unallocated register has an odd register number and does not actually
1446 // allocate a register for the current argument.
1447 return false;
1448}
1449
Duncan Sands1e96bab2010-11-04 10:49:57 +00001450static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001451 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001452 CCValAssign::LocInfo &LocInfo,
1453 ISD::ArgFlagsTy &ArgFlags,
1454 CCState &State) {
1455 static const unsigned ArgRegs[] = {
1456 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1457 PPC::F8
1458 };
1459
1460 const unsigned NumArgRegs = array_lengthof(ArgRegs);
1461
1462 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1463
1464 // If there is only one Floating-point register left we need to put both f64
1465 // values of a split ppc_fp128 value on the stack.
1466 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1467 State.AllocateReg(ArgRegs[RegNum]);
1468 }
1469
1470 // Always return false here, as this function only makes sure that the two f64
1471 // values a ppc_fp128 value is split into are both passed in registers or both
1472 // passed on the stack and does not actually allocate a register for the
1473 // current argument.
1474 return false;
1475}
1476
Chris Lattner9f0bc652007-02-25 05:34:32 +00001477/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001478/// on Darwin.
1479static const unsigned *GetFPR() {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001480 static const unsigned FPR[] = {
1481 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001482 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001483 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001484
Chris Lattner9f0bc652007-02-25 05:34:32 +00001485 return FPR;
1486}
1487
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001488/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1489/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001490static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001491 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001492 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001493 if (Flags.isByVal())
1494 ArgSize = Flags.getByValSize();
1495 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1496
1497 return ArgSize;
1498}
1499
Dan Gohman475871a2008-07-27 21:46:04 +00001500SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001501PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001502 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001503 const SmallVectorImpl<ISD::InputArg>
1504 &Ins,
1505 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001506 SmallVectorImpl<SDValue> &InVals)
1507 const {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001508 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001509 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1510 dl, DAG, InVals);
1511 } else {
1512 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1513 dl, DAG, InVals);
1514 }
1515}
1516
1517SDValue
1518PPCTargetLowering::LowerFormalArguments_SVR4(
1519 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001520 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001521 const SmallVectorImpl<ISD::InputArg>
1522 &Ins,
1523 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001524 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001525
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001526 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001527 // +-----------------------------------+
1528 // +--> | Back chain |
1529 // | +-----------------------------------+
1530 // | | Floating-point register save area |
1531 // | +-----------------------------------+
1532 // | | General register save area |
1533 // | +-----------------------------------+
1534 // | | CR save word |
1535 // | +-----------------------------------+
1536 // | | VRSAVE save word |
1537 // | +-----------------------------------+
1538 // | | Alignment padding |
1539 // | +-----------------------------------+
1540 // | | Vector register save area |
1541 // | +-----------------------------------+
1542 // | | Local variable space |
1543 // | +-----------------------------------+
1544 // | | Parameter list area |
1545 // | +-----------------------------------+
1546 // | | LR save word |
1547 // | +-----------------------------------+
1548 // SP--> +--- | Back chain |
1549 // +-----------------------------------+
1550 //
1551 // Specifications:
1552 // System V Application Binary Interface PowerPC Processor Supplement
1553 // AltiVec Technology Programming Interface Manual
1554
1555 MachineFunction &MF = DAG.getMachineFunction();
1556 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001557 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001558
Owen Andersone50ed302009-08-10 22:56:29 +00001559 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001560 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001561 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001562 unsigned PtrByteSize = 4;
1563
1564 // Assign locations to all of the incoming arguments.
1565 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001566 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1567 *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001568
1569 // Reserve space for the linkage area on the stack.
1570 CCInfo.AllocateStack(PPCFrameInfo::getLinkageSize(false, false), PtrByteSize);
1571
Dan Gohman98ca4f22009-08-05 01:29:28 +00001572 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001573
1574 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1575 CCValAssign &VA = ArgLocs[i];
1576
1577 // Arguments stored in registers.
1578 if (VA.isRegLoc()) {
1579 TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001580 EVT ValVT = VA.getValVT();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001581
Owen Anderson825b72b2009-08-11 20:47:22 +00001582 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001583 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001584 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001585 case MVT::i32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001586 RC = PPC::GPRCRegisterClass;
1587 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001588 case MVT::f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001589 RC = PPC::F4RCRegisterClass;
1590 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001591 case MVT::f64:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001592 RC = PPC::F8RCRegisterClass;
1593 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001594 case MVT::v16i8:
1595 case MVT::v8i16:
1596 case MVT::v4i32:
1597 case MVT::v4f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001598 RC = PPC::VRRCRegisterClass;
1599 break;
1600 }
1601
1602 // Transform the arguments stored in physical registers into virtual ones.
1603 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001604 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001605
Dan Gohman98ca4f22009-08-05 01:29:28 +00001606 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001607 } else {
1608 // Argument stored in memory.
1609 assert(VA.isMemLoc());
1610
1611 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1612 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001613 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001614
1615 // Create load nodes to retrieve arguments from the stack.
1616 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001617 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1618 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001619 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001620 }
1621 }
1622
1623 // Assign locations to all of the incoming aggregate by value arguments.
1624 // Aggregates passed by value are stored in the local variable space of the
1625 // caller's stack frame, right above the parameter list area.
1626 SmallVector<CCValAssign, 16> ByValArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001627 CCState CCByValInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001628 ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001629
1630 // Reserve stack space for the allocations in CCInfo.
1631 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1632
Dan Gohman98ca4f22009-08-05 01:29:28 +00001633 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001634
1635 // Area that is at least reserved in the caller of this function.
1636 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
1637
1638 // Set the size that is at least reserved in caller of this function. Tail
1639 // call optimized function's reserved stack space needs to be aligned so that
1640 // taking the difference between two stack areas will result in an aligned
1641 // stack.
1642 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1643
1644 MinReservedArea =
1645 std::max(MinReservedArea,
1646 PPCFrameInfo::getMinCallFrameSize(false, false));
1647
1648 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1649 getStackAlignment();
1650 unsigned AlignMask = TargetAlign-1;
1651 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1652
1653 FI->setMinReservedArea(MinReservedArea);
1654
1655 SmallVector<SDValue, 8> MemOps;
1656
1657 // If the function takes variable number of arguments, make a frame index for
1658 // the start of the first vararg value... for expansion of llvm.va_start.
1659 if (isVarArg) {
1660 static const unsigned GPArgRegs[] = {
1661 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1662 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1663 };
1664 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1665
1666 static const unsigned FPArgRegs[] = {
1667 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1668 PPC::F8
1669 };
1670 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1671
Dan Gohman1e93df62010-04-17 14:41:14 +00001672 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1673 NumGPArgRegs));
1674 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1675 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001676
1677 // Make room for NumGPArgRegs and NumFPArgRegs.
1678 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001679 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001680
Dan Gohman1e93df62010-04-17 14:41:14 +00001681 FuncInfo->setVarArgsStackOffset(
1682 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001683 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001684
Dan Gohman1e93df62010-04-17 14:41:14 +00001685 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1686 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001687
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001688 // The fixed integer arguments of a variadic function are stored to the
1689 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1690 // the result of va_next.
1691 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1692 // Get an existing live-in vreg, or add a new one.
1693 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1694 if (!VReg)
1695 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001696
Dan Gohman98ca4f22009-08-05 01:29:28 +00001697 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001698 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1699 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001700 MemOps.push_back(Store);
1701 // Increment the address by four for the next argument to store
1702 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1703 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1704 }
1705
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001706 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1707 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001708 // The double arguments are stored to the VarArgsFrameIndex
1709 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001710 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1711 // Get an existing live-in vreg, or add a new one.
1712 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1713 if (!VReg)
1714 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001715
Owen Anderson825b72b2009-08-11 20:47:22 +00001716 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001717 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1718 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001719 MemOps.push_back(Store);
1720 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001721 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001722 PtrVT);
1723 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1724 }
1725 }
1726
1727 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001728 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001729 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001730
Dan Gohman98ca4f22009-08-05 01:29:28 +00001731 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001732}
1733
1734SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001735PPCTargetLowering::LowerFormalArguments_Darwin(
1736 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001737 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001738 const SmallVectorImpl<ISD::InputArg>
1739 &Ins,
1740 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001741 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001742 // TODO: add description of PPC stack frame format, or at least some docs.
1743 //
1744 MachineFunction &MF = DAG.getMachineFunction();
1745 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001746 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001747
Owen Andersone50ed302009-08-10 22:56:29 +00001748 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001749 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001750 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001751 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001752 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001753
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001754 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001755 // Area that is at least reserved in caller of this function.
1756 unsigned MinReservedArea = ArgOffset;
1757
Chris Lattnerc91a4752006-06-26 22:48:35 +00001758 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001759 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1760 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1761 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001762 static const unsigned GPR_64[] = { // 64-bit registers.
1763 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1764 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1765 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001766
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001767 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001768
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001769 static const unsigned VR[] = {
1770 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1771 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1772 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001773
Owen Anderson718cb662007-09-07 04:06:50 +00001774 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001775 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001776 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001777
1778 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001779
Chris Lattnerc91a4752006-06-26 22:48:35 +00001780 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001781
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001782 // In 32-bit non-varargs functions, the stack space for vectors is after the
1783 // stack space for non-vectors. We do not use this space unless we have
1784 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001785 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001786 // that out...for the pathological case, compute VecArgOffset as the
1787 // start of the vector parameter area. Computing VecArgOffset is the
1788 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001789 unsigned VecArgOffset = ArgOffset;
1790 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001791 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001792 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001793 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001794 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001795 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001796
Duncan Sands276dcbd2008-03-21 09:14:45 +00001797 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001798 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001799 ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001800 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001801 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1802 VecArgOffset += ArgSize;
1803 continue;
1804 }
1805
Owen Anderson825b72b2009-08-11 20:47:22 +00001806 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001807 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001808 case MVT::i32:
1809 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001810 VecArgOffset += isPPC64 ? 8 : 4;
1811 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001812 case MVT::i64: // PPC64
1813 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001814 VecArgOffset += 8;
1815 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001816 case MVT::v4f32:
1817 case MVT::v4i32:
1818 case MVT::v8i16:
1819 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001820 // Nothing to do, we're only looking at Nonvector args here.
1821 break;
1822 }
1823 }
1824 }
1825 // We've found where the vector parameter area in memory is. Skip the
1826 // first 12 parameters; these don't use that memory.
1827 VecArgOffset = ((VecArgOffset+15)/16)*16;
1828 VecArgOffset += 12*16;
1829
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001830 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001831 // entry to a function on PPC, the arguments start after the linkage area,
1832 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001833
Dan Gohman475871a2008-07-27 21:46:04 +00001834 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001835 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001836 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001837 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001838 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00001839 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001840 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001841 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001842 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001843
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001844 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001845
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001846 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00001847 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1848 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001849 if (isVarArg || isPPC64) {
1850 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001851 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00001852 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001853 PtrByteSize);
1854 } else nAltivecParamsAtEnd++;
1855 } else
1856 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001857 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00001858 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001859 PtrByteSize);
1860
Dale Johannesen8419dd62008-03-07 20:27:40 +00001861 // FIXME the codegen can be much improved in some cases.
1862 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001863 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001864 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001865 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001866 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001867 // Objects of size 1 and 2 are right justified, everything else is
1868 // left justified. This means the memory address is adjusted forwards.
1869 if (ObjSize==1 || ObjSize==2) {
1870 CurArgOffset = CurArgOffset + (4 - ObjSize);
1871 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001872 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00001873 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001874 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001875 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001876 if (ObjSize==1 || ObjSize==2) {
1877 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001878 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001879 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001880 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001881 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001882 ObjSize==1 ? MVT::i8 : MVT::i16,
1883 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001884 MemOps.push_back(Store);
1885 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001886 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001887
1888 ArgOffset += PtrByteSize;
1889
Dale Johannesen7f96f392008-03-08 01:41:42 +00001890 continue;
1891 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001892 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1893 // Store whatever pieces of the object are in registers
1894 // to memory. ArgVal will be address of the beginning of
1895 // the object.
1896 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001897 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00001898 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001899 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001900 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001901 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1902 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001903 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001904 MemOps.push_back(Store);
1905 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001906 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001907 } else {
1908 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1909 break;
1910 }
1911 }
1912 continue;
1913 }
1914
Owen Anderson825b72b2009-08-11 20:47:22 +00001915 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001916 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001917 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001918 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001919 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001920 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001921 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001922 ++GPR_idx;
1923 } else {
1924 needsLoad = true;
1925 ArgSize = PtrByteSize;
1926 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001927 // All int arguments reserve stack space in the Darwin ABI.
1928 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001929 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001930 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001931 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00001932 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001933 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001934 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001935 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001936
Owen Anderson825b72b2009-08-11 20:47:22 +00001937 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001938 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00001939 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001940 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00001941 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001942 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00001943 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00001944 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001945 DAG.getValueType(ObjectVT));
1946
Owen Anderson825b72b2009-08-11 20:47:22 +00001947 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001948 }
1949
Chris Lattnerc91a4752006-06-26 22:48:35 +00001950 ++GPR_idx;
1951 } else {
1952 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00001953 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001954 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001955 // All int arguments reserve stack space in the Darwin ABI.
1956 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001957 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00001958
Owen Anderson825b72b2009-08-11 20:47:22 +00001959 case MVT::f32:
1960 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001961 // Every 4 bytes of argument space consumes one of the GPRs available for
1962 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001963 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001964 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001965 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001966 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001967 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001968 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001969 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001970
Owen Anderson825b72b2009-08-11 20:47:22 +00001971 if (ObjectVT == MVT::f32)
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001972 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001973 else
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001974 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
1975
Dan Gohman98ca4f22009-08-05 01:29:28 +00001976 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001977 ++FPR_idx;
1978 } else {
1979 needsLoad = true;
1980 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001981
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001982 // All FP arguments reserve stack space in the Darwin ABI.
1983 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001984 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001985 case MVT::v4f32:
1986 case MVT::v4i32:
1987 case MVT::v8i16:
1988 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00001989 // Note that vector arguments in registers don't reserve stack space,
1990 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001991 if (VR_idx != Num_VR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001992 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001993 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00001994 if (isVarArg) {
1995 while ((ArgOffset % 16) != 0) {
1996 ArgOffset += PtrByteSize;
1997 if (GPR_idx != Num_GPR_Regs)
1998 GPR_idx++;
1999 }
2000 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002001 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002002 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002003 ++VR_idx;
2004 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002005 if (!isVarArg && !isPPC64) {
2006 // Vectors go after all the nonvectors.
2007 CurArgOffset = VecArgOffset;
2008 VecArgOffset += 16;
2009 } else {
2010 // Vectors are aligned.
2011 ArgOffset = ((ArgOffset+15)/16)*16;
2012 CurArgOffset = ArgOffset;
2013 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002014 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002015 needsLoad = true;
2016 }
2017 break;
2018 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002019
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002020 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002021 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002022 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002023 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002024 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002025 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002026 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002027 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002028 false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002029 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002030
Dan Gohman98ca4f22009-08-05 01:29:28 +00002031 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002032 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002033
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002034 // Set the size that is at least reserved in caller of this function. Tail
2035 // call optimized function's reserved stack space needs to be aligned so that
2036 // taking the difference between two stack areas will result in an aligned
2037 // stack.
2038 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2039 // Add the Altivec parameters at the end, if needed.
2040 if (nAltivecParamsAtEnd) {
2041 MinReservedArea = ((MinReservedArea+15)/16)*16;
2042 MinReservedArea += 16*nAltivecParamsAtEnd;
2043 }
2044 MinReservedArea =
2045 std::max(MinReservedArea,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002046 PPCFrameInfo::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002047 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
2048 getStackAlignment();
2049 unsigned AlignMask = TargetAlign-1;
2050 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2051 FI->setMinReservedArea(MinReservedArea);
2052
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002053 // If the function takes variable number of arguments, make a frame index for
2054 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002055 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002056 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002057
Dan Gohman1e93df62010-04-17 14:41:14 +00002058 FuncInfo->setVarArgsFrameIndex(
2059 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002060 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002061 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002062
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002063 // If this function is vararg, store any remaining integer argument regs
2064 // to their spots on the stack so that they may be loaded by deferencing the
2065 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002066 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002067 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002068
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002069 if (isPPC64)
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002070 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002071 else
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002072 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002073
Dan Gohman98ca4f22009-08-05 01:29:28 +00002074 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002075 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2076 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002077 MemOps.push_back(Store);
2078 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002079 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002080 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002081 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002082 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002083
Dale Johannesen8419dd62008-03-07 20:27:40 +00002084 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002085 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002086 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002087
Dan Gohman98ca4f22009-08-05 01:29:28 +00002088 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002089}
2090
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002091/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002092/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002093static unsigned
2094CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2095 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002096 bool isVarArg,
2097 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002098 const SmallVectorImpl<ISD::OutputArg>
2099 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002100 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002101 unsigned &nAltivecParamsAtEnd) {
2102 // Count how many bytes are to be pushed on the stack, including the linkage
2103 // area, and parameter passing area. We start with 24/48 bytes, which is
2104 // prereserved space for [SP][CR][LR][3 x unused].
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002105 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002106 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002107 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2108
2109 // Add up all the space actually used.
2110 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2111 // they all go in registers, but we must reserve stack space for them for
2112 // possible use by the caller. In varargs or 64-bit calls, parameters are
2113 // assigned stack space in order, with padding so Altivec parameters are
2114 // 16-byte aligned.
2115 nAltivecParamsAtEnd = 0;
2116 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002117 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002118 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002119 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002120 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2121 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002122 if (!isVarArg && !isPPC64) {
2123 // Non-varargs Altivec parameters go after all the non-Altivec
2124 // parameters; handle those later so we know how much padding we need.
2125 nAltivecParamsAtEnd++;
2126 continue;
2127 }
2128 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2129 NumBytes = ((NumBytes+15)/16)*16;
2130 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002131 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002132 }
2133
2134 // Allow for Altivec parameters at the end, if needed.
2135 if (nAltivecParamsAtEnd) {
2136 NumBytes = ((NumBytes+15)/16)*16;
2137 NumBytes += 16*nAltivecParamsAtEnd;
2138 }
2139
2140 // The prolog code of the callee may store up to 8 GPR argument registers to
2141 // the stack, allowing va_start to index over them in memory if its varargs.
2142 // Because we cannot tell if this is needed on the caller side, we have to
2143 // conservatively assume that it is needed. As such, make sure we have at
2144 // least enough stack space for the caller to store the 8 GPRs.
2145 NumBytes = std::max(NumBytes,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002146 PPCFrameInfo::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002147
2148 // Tail call needs the stack to be aligned.
Dan Gohman1797ed52010-02-08 20:27:50 +00002149 if (CC==CallingConv::Fast && GuaranteedTailCallOpt) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002150 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
2151 getStackAlignment();
2152 unsigned AlignMask = TargetAlign-1;
2153 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2154 }
2155
2156 return NumBytes;
2157}
2158
2159/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
2160/// adjusted to accomodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002161static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002162 unsigned ParamSize) {
2163
Dale Johannesenb60d5192009-11-24 01:09:07 +00002164 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002165
2166 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2167 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2168 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2169 // Remember only if the new adjustement is bigger.
2170 if (SPDiff < FI->getTailCallSPDelta())
2171 FI->setTailCallSPDelta(SPDiff);
2172
2173 return SPDiff;
2174}
2175
Dan Gohman98ca4f22009-08-05 01:29:28 +00002176/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2177/// for tail call optimization. Targets which want to do tail call
2178/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002179bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002180PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002181 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002182 bool isVarArg,
2183 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002184 SelectionDAG& DAG) const {
Dan Gohman1797ed52010-02-08 20:27:50 +00002185 if (!GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002186 return false;
2187
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002188 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002189 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002190 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002191
Dan Gohman98ca4f22009-08-05 01:29:28 +00002192 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002193 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002194 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2195 // Functions containing by val parameters are not supported.
2196 for (unsigned i = 0; i != Ins.size(); i++) {
2197 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2198 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002199 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002200
2201 // Non PIC/GOT tail calls are supported.
2202 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2203 return true;
2204
2205 // At the moment we can only do local tail calls (in same module, hidden
2206 // or protected) if we are generating PIC.
2207 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2208 return G->getGlobal()->hasHiddenVisibility()
2209 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002210 }
2211
2212 return false;
2213}
2214
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002215/// isCallCompatibleAddress - Return the immediate to use if the specified
2216/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002217static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002218 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2219 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002220
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002221 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002222 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2223 (Addr << 6 >> 6) != Addr)
2224 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002225
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002226 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002227 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002228}
2229
Dan Gohman844731a2008-05-13 00:00:25 +00002230namespace {
2231
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002232struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002233 SDValue Arg;
2234 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002235 int FrameIdx;
2236
2237 TailCallArgumentInfo() : FrameIdx(0) {}
2238};
2239
Dan Gohman844731a2008-05-13 00:00:25 +00002240}
2241
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002242/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2243static void
2244StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002245 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002246 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002247 SmallVector<SDValue, 8> &MemOpChains,
2248 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002249 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002250 SDValue Arg = TailCallArgs[i].Arg;
2251 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002252 int FI = TailCallArgs[i].FrameIdx;
2253 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002254 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002255 MachinePointerInfo::getFixedStack(FI),
2256 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002257 }
2258}
2259
2260/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2261/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002262static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002263 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002264 SDValue Chain,
2265 SDValue OldRetAddr,
2266 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002267 int SPDiff,
2268 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002269 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002270 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002271 if (SPDiff) {
2272 // Calculate the new stack slot for the return address.
2273 int SlotSize = isPPC64 ? 8 : 4;
2274 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002275 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002276 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002277 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002278 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002279 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002280 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002281 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002282 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002283
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002284 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2285 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002286 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002287 int NewFPLoc =
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002288 SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002289 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002290 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002291 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2292 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002293 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002294 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002295 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002296 }
2297 return Chain;
2298}
2299
2300/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2301/// the position of the argument.
2302static void
2303CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002304 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002305 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2306 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002307 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002308 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002309 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002310 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002311 TailCallArgumentInfo Info;
2312 Info.Arg = Arg;
2313 Info.FrameIdxOp = FIN;
2314 Info.FrameIdx = FI;
2315 TailCallArguments.push_back(Info);
2316}
2317
2318/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2319/// stack slot. Returns the chain as result and the loaded frame pointers in
2320/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002321SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002322 int SPDiff,
2323 SDValue Chain,
2324 SDValue &LROpOut,
2325 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002326 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002327 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002328 if (SPDiff) {
2329 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002330 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002331 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002332 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002333 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002334 Chain = SDValue(LROpOut.getNode(), 1);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002335
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002336 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2337 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002338 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002339 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002340 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002341 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002342 Chain = SDValue(FPOpOut.getNode(), 1);
2343 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002344 }
2345 return Chain;
2346}
2347
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002348/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002349/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002350/// specified by the specific parameter attribute. The copy will be passed as
2351/// a byval function parameter.
2352/// Sometimes what we are copying is the end of a larger object, the part that
2353/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002354static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002355CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002356 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002357 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002358 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002359 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002360 false, false, MachinePointerInfo(0),
2361 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002362}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002363
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002364/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2365/// tail calls.
2366static void
Dan Gohman475871a2008-07-27 21:46:04 +00002367LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2368 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002369 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002370 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002371 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002372 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002373 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002374 if (!isTailCall) {
2375 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002376 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002377 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002378 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002379 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002380 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002381 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002382 DAG.getConstant(ArgOffset, PtrVT));
2383 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002384 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2385 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002386 // Calculate and remember argument location.
2387 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2388 TailCallArguments);
2389}
2390
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002391static
2392void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2393 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2394 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2395 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2396 MachineFunction &MF = DAG.getMachineFunction();
2397
2398 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2399 // might overwrite each other in case of tail call optimization.
2400 SmallVector<SDValue, 8> MemOpChains2;
2401 // Do not flag preceeding copytoreg stuff together with the following stuff.
2402 InFlag = SDValue();
2403 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2404 MemOpChains2, dl);
2405 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002406 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002407 &MemOpChains2[0], MemOpChains2.size());
2408
2409 // Store the return address to the appropriate stack slot.
2410 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2411 isPPC64, isDarwinABI, dl);
2412
2413 // Emit callseq_end just before tailcall node.
2414 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2415 DAG.getIntPtrConstant(0, true), InFlag);
2416 InFlag = Chain.getValue(1);
2417}
2418
2419static
2420unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2421 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2422 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002423 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002424 const PPCSubtarget &PPCSubTarget) {
2425
2426 bool isPPC64 = PPCSubTarget.isPPC64();
2427 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2428
Owen Andersone50ed302009-08-10 22:56:29 +00002429 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002430 NodeTys.push_back(MVT::Other); // Returns a chain
2431 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002432
2433 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2434
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002435 bool needIndirectCall = true;
2436 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002437 // If this is an absolute destination address, use the munged value.
2438 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002439 needIndirectCall = false;
2440 }
Chris Lattnerb9082582010-11-14 23:42:06 +00002441
2442 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2443 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2444 // Use indirect calls for ALL functions calls in JIT mode, since the
2445 // far-call stubs may be outside relocation limits for a BL instruction.
2446 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2447 unsigned OpFlags = 0;
2448 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
2449 PPCSubTarget.getDarwinVers() < 9 &&
2450 (G->getGlobal()->isDeclaration() ||
2451 G->getGlobal()->isWeakForLinker())) {
2452 // PC-relative references to external symbols should go through $stub,
2453 // unless we're building with the leopard linker or later, which
2454 // automatically synthesizes these stubs.
2455 OpFlags = PPCII::MO_DARWIN_STUB;
2456 }
2457
2458 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2459 // every direct call is) turn it into a TargetGlobalAddress /
2460 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002461 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002462 Callee.getValueType(),
2463 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002464 needIndirectCall = false;
Chris Lattnerb9082582010-11-14 23:42:06 +00002465 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002466 }
Chris Lattnerb9082582010-11-14 23:42:06 +00002467
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002468 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002469 unsigned char OpFlags = 0;
2470
2471 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
2472 PPCSubTarget.getDarwinVers() < 9) {
2473 // PC-relative references to external symbols should go through $stub,
2474 // unless we're building with the leopard linker or later, which
2475 // automatically synthesizes these stubs.
2476 OpFlags = PPCII::MO_DARWIN_STUB;
2477 }
2478
2479 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
2480 OpFlags);
2481 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002482 }
Chris Lattnerb9082582010-11-14 23:42:06 +00002483
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002484 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002485 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2486 // to do the call, we can't use PPCISD::CALL.
2487 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002488
2489 if (isSVR4ABI && isPPC64) {
2490 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2491 // entry point, but to the function descriptor (the function entry point
2492 // address is part of the function descriptor though).
2493 // The function descriptor is a three doubleword structure with the
2494 // following fields: function entry point, TOC base address and
2495 // environment pointer.
2496 // Thus for a call through a function pointer, the following actions need
2497 // to be performed:
2498 // 1. Save the TOC of the caller in the TOC save area of its stack
2499 // frame (this is done in LowerCall_Darwin()).
2500 // 2. Load the address of the function entry point from the function
2501 // descriptor.
2502 // 3. Load the TOC of the callee from the function descriptor into r2.
2503 // 4. Load the environment pointer from the function descriptor into
2504 // r11.
2505 // 5. Branch to the function entry point address.
2506 // 6. On return of the callee, the TOC of the caller needs to be
2507 // restored (this is done in FinishCall()).
2508 //
2509 // All those operations are flagged together to ensure that no other
2510 // operations can be scheduled in between. E.g. without flagging the
2511 // operations together, a TOC access in the caller could be scheduled
2512 // between the load of the callee TOC and the branch to the callee, which
2513 // results in the TOC access going through the TOC of the callee instead
2514 // of going through the TOC of the caller, which leads to incorrect code.
2515
2516 // Load the address of the function entry point from the function
2517 // descriptor.
2518 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Flag);
2519 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2520 InFlag.getNode() ? 3 : 2);
2521 Chain = LoadFuncPtr.getValue(1);
2522 InFlag = LoadFuncPtr.getValue(2);
2523
2524 // Load environment pointer into r11.
2525 // Offset of the environment pointer within the function descriptor.
2526 SDValue PtrOff = DAG.getIntPtrConstant(16);
2527
2528 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2529 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2530 InFlag);
2531 Chain = LoadEnvPtr.getValue(1);
2532 InFlag = LoadEnvPtr.getValue(2);
2533
2534 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2535 InFlag);
2536 Chain = EnvVal.getValue(0);
2537 InFlag = EnvVal.getValue(1);
2538
2539 // Load TOC of the callee into r2. We are using a target-specific load
2540 // with r2 hard coded, because the result of a target-independent load
2541 // would never go directly into r2, since r2 is a reserved register (which
2542 // prevents the register allocator from allocating it), resulting in an
2543 // additional register being allocated and an unnecessary move instruction
2544 // being generated.
2545 VTs = DAG.getVTList(MVT::Other, MVT::Flag);
2546 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2547 Callee, InFlag);
2548 Chain = LoadTOCPtr.getValue(0);
2549 InFlag = LoadTOCPtr.getValue(1);
2550
2551 MTCTROps[0] = Chain;
2552 MTCTROps[1] = LoadFuncPtr;
2553 MTCTROps[2] = InFlag;
2554 }
2555
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002556 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2557 2 + (InFlag.getNode() != 0));
2558 InFlag = Chain.getValue(1);
2559
2560 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002561 NodeTys.push_back(MVT::Other);
2562 NodeTys.push_back(MVT::Flag);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002563 Ops.push_back(Chain);
2564 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2565 Callee.setNode(0);
2566 // Add CTR register as callee so a bctr can be emitted later.
2567 if (isTailCall)
2568 Ops.push_back(DAG.getRegister(PPC::CTR, PtrVT));
2569 }
2570
2571 // If this is a direct call, pass the chain and the callee.
2572 if (Callee.getNode()) {
2573 Ops.push_back(Chain);
2574 Ops.push_back(Callee);
2575 }
2576 // If this is a tail call add stack pointer delta.
2577 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002578 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002579
2580 // Add argument registers to the end of the list so that they are known live
2581 // into the call.
2582 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2583 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2584 RegsToPass[i].second.getValueType()));
2585
2586 return CallOpc;
2587}
2588
Dan Gohman98ca4f22009-08-05 01:29:28 +00002589SDValue
2590PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002591 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002592 const SmallVectorImpl<ISD::InputArg> &Ins,
2593 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002594 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002595
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002596 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002597 CCState CCRetInfo(CallConv, isVarArg, getTargetMachine(),
2598 RVLocs, *DAG.getContext());
2599 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002600
2601 // Copy all of the result registers out of their specified physreg.
2602 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2603 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002604 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002605 assert(VA.isRegLoc() && "Can only return in registers!");
2606 Chain = DAG.getCopyFromReg(Chain, dl,
2607 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002608 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002609 InFlag = Chain.getValue(2);
2610 }
2611
Dan Gohman98ca4f22009-08-05 01:29:28 +00002612 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002613}
2614
Dan Gohman98ca4f22009-08-05 01:29:28 +00002615SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002616PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2617 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002618 SelectionDAG &DAG,
2619 SmallVector<std::pair<unsigned, SDValue>, 8>
2620 &RegsToPass,
2621 SDValue InFlag, SDValue Chain,
2622 SDValue &Callee,
2623 int SPDiff, unsigned NumBytes,
2624 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00002625 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002626 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002627 SmallVector<SDValue, 8> Ops;
2628 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2629 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002630 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002631
2632 // When performing tail call optimization the callee pops its arguments off
2633 // the stack. Account for this here so these bytes can be pushed back on in
2634 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2635 int BytesCalleePops =
Dan Gohman1797ed52010-02-08 20:27:50 +00002636 (CallConv==CallingConv::Fast && GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002637
2638 if (InFlag.getNode())
2639 Ops.push_back(InFlag);
2640
2641 // Emit tail call.
2642 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002643 // If this is the first return lowered for this function, add the regs
2644 // to the liveout set for the function.
2645 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2646 SmallVector<CCValAssign, 16> RVLocs;
2647 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2648 *DAG.getContext());
2649 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2650 for (unsigned i = 0; i != RVLocs.size(); ++i)
2651 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2652 }
2653
2654 assert(((Callee.getOpcode() == ISD::Register &&
2655 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2656 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2657 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2658 isa<ConstantSDNode>(Callee)) &&
2659 "Expecting an global address, external symbol, absolute value or register");
2660
Owen Anderson825b72b2009-08-11 20:47:22 +00002661 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002662 }
2663
2664 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2665 InFlag = Chain.getValue(1);
2666
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002667 // Add a NOP immediately after the branch instruction when using the 64-bit
2668 // SVR4 ABI. At link time, if caller and callee are in a different module and
2669 // thus have a different TOC, the call will be replaced with a call to a stub
2670 // function which saves the current TOC, loads the TOC of the callee and
2671 // branches to the callee. The NOP will be replaced with a load instruction
2672 // which restores the TOC of the caller from the TOC save slot of the current
2673 // stack frame. If caller and callee belong to the same module (and have the
2674 // same TOC), the NOP will remain unchanged.
2675 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002676 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Flag);
2677 if (CallOpc == PPCISD::BCTRL_SVR4) {
2678 // This is a call through a function pointer.
2679 // Restore the caller TOC from the save area into R2.
2680 // See PrepareCall() for more information about calls through function
2681 // pointers in the 64-bit SVR4 ABI.
2682 // We are using a target-specific load with r2 hard coded, because the
2683 // result of a target-independent load would never go directly into r2,
2684 // since r2 is a reserved register (which prevents the register allocator
2685 // from allocating it), resulting in an additional register being
2686 // allocated and an unnecessary move instruction being generated.
2687 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2688 InFlag = Chain.getValue(1);
2689 } else {
2690 // Otherwise insert NOP.
2691 InFlag = DAG.getNode(PPCISD::NOP, dl, MVT::Flag, InFlag);
2692 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002693 }
2694
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002695 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2696 DAG.getIntPtrConstant(BytesCalleePops, true),
2697 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002698 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002699 InFlag = Chain.getValue(1);
2700
Dan Gohman98ca4f22009-08-05 01:29:28 +00002701 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2702 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002703}
2704
Dan Gohman98ca4f22009-08-05 01:29:28 +00002705SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002706PPCTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002707 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002708 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002709 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002710 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002711 const SmallVectorImpl<ISD::InputArg> &Ins,
2712 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002713 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002714 if (isTailCall)
2715 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2716 Ins, DAG);
2717
Chris Lattnerb9082582010-11-14 23:42:06 +00002718 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002719 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00002720 isTailCall, Outs, OutVals, Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002721 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00002722
2723 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2724 isTailCall, Outs, OutVals, Ins,
2725 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002726}
2727
2728SDValue
2729PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002730 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002731 bool isTailCall,
2732 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002733 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002734 const SmallVectorImpl<ISD::InputArg> &Ins,
2735 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002736 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002737 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002738 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002739
Dan Gohman98ca4f22009-08-05 01:29:28 +00002740 assert((CallConv == CallingConv::C ||
2741 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002742
Tilmann Schellerffd02002009-07-03 06:45:56 +00002743 unsigned PtrByteSize = 4;
2744
2745 MachineFunction &MF = DAG.getMachineFunction();
2746
2747 // Mark this function as potentially containing a function that contains a
2748 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2749 // and restoring the callers stack pointer in this functions epilog. This is
2750 // done because by tail calling the called function might overwrite the value
2751 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00002752 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002753 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2754
2755 // Count how many bytes are to be pushed on the stack, including the linkage
2756 // area, parameter list area and the part of the local variable space which
2757 // contains copies of aggregates which are passed by value.
2758
2759 // Assign locations to all of the outgoing arguments.
2760 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002761 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
2762 ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002763
2764 // Reserve space for the linkage area on the stack.
2765 CCInfo.AllocateStack(PPCFrameInfo::getLinkageSize(false, false), PtrByteSize);
2766
2767 if (isVarArg) {
2768 // Handle fixed and variable vector arguments differently.
2769 // Fixed vector arguments go into registers as long as registers are
2770 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002771 unsigned NumArgs = Outs.size();
Tilmann Schellerffd02002009-07-03 06:45:56 +00002772
2773 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00002774 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002775 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002776 bool Result;
2777
Dan Gohman98ca4f22009-08-05 01:29:28 +00002778 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002779 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2780 CCInfo);
2781 } else {
2782 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2783 ArgFlags, CCInfo);
2784 }
2785
2786 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002787#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002788 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00002789 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002790#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002791 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002792 }
2793 }
2794 } else {
2795 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002796 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002797 }
2798
2799 // Assign locations to all of the outgoing aggregate by value arguments.
2800 SmallVector<CCValAssign, 16> ByValArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002801 CCState CCByValInfo(CallConv, isVarArg, getTargetMachine(), ByValArgLocs,
Owen Andersone922c022009-07-22 00:24:57 +00002802 *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002803
2804 // Reserve stack space for the allocations in CCInfo.
2805 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2806
Dan Gohman98ca4f22009-08-05 01:29:28 +00002807 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002808
2809 // Size of the linkage area, parameter list area and the part of the local
2810 // space variable where copies of aggregates which are passed by value are
2811 // stored.
2812 unsigned NumBytes = CCByValInfo.getNextStackOffset();
2813
2814 // Calculate by how many bytes the stack has to be adjusted in case of tail
2815 // call optimization.
2816 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
2817
2818 // Adjust the stack pointer for the new arguments...
2819 // These operations are automatically eliminated by the prolog/epilog pass
2820 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2821 SDValue CallSeqStart = Chain;
2822
2823 // Load the return address and frame pointer so it can be moved somewhere else
2824 // later.
2825 SDValue LROp, FPOp;
2826 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
2827 dl);
2828
2829 // Set up a copy of the stack pointer for use loading and storing any
2830 // arguments that may not fit in the registers available for argument
2831 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00002832 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002833
2834 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2835 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2836 SmallVector<SDValue, 8> MemOpChains;
2837
2838 // Walk the register/memloc assignments, inserting copies/loads.
2839 for (unsigned i = 0, j = 0, e = ArgLocs.size();
2840 i != e;
2841 ++i) {
2842 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002843 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002844 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002845
2846 if (Flags.isByVal()) {
2847 // Argument is an aggregate which is passed by value, thus we need to
2848 // create a copy of it in the local variable space of the current stack
2849 // frame (which is the stack frame of the caller) and pass the address of
2850 // this copy to the callee.
2851 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
2852 CCValAssign &ByValVA = ByValArgLocs[j++];
2853 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
2854
2855 // Memory reserved in the local variable space of the callers stack frame.
2856 unsigned LocMemOffset = ByValVA.getLocMemOffset();
2857
2858 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2859 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
2860
2861 // Create a copy of the argument in the local area of the current
2862 // stack frame.
2863 SDValue MemcpyCall =
2864 CreateCopyOfByValArgument(Arg, PtrOff,
2865 CallSeqStart.getNode()->getOperand(0),
2866 Flags, DAG, dl);
2867
2868 // This must go outside the CALLSEQ_START..END.
2869 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
2870 CallSeqStart.getNode()->getOperand(1));
2871 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2872 NewCallSeqStart.getNode());
2873 Chain = CallSeqStart = NewCallSeqStart;
2874
2875 // Pass the address of the aggregate copy on the stack either in a
2876 // physical register or in the parameter list area of the current stack
2877 // frame to the callee.
2878 Arg = PtrOff;
2879 }
2880
2881 if (VA.isRegLoc()) {
2882 // Put argument in a physical register.
2883 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2884 } else {
2885 // Put argument in the parameter list area of the current stack frame.
2886 assert(VA.isMemLoc());
2887 unsigned LocMemOffset = VA.getLocMemOffset();
2888
2889 if (!isTailCall) {
2890 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2891 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
2892
2893 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002894 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002895 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002896 } else {
2897 // Calculate and remember argument location.
2898 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
2899 TailCallArguments);
2900 }
2901 }
2902 }
2903
2904 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002905 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002906 &MemOpChains[0], MemOpChains.size());
2907
2908 // Build a sequence of copy-to-reg nodes chained together with token chain
2909 // and flag operands which copy the outgoing args into the appropriate regs.
2910 SDValue InFlag;
2911 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2912 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2913 RegsToPass[i].second, InFlag);
2914 InFlag = Chain.getValue(1);
2915 }
2916
2917 // Set CR6 to true if this is a vararg call.
2918 if (isVarArg) {
Dan Gohman602b0c82009-09-25 18:54:59 +00002919 SDValue SetCR(DAG.getMachineNode(PPC::CRSET, dl, MVT::i32), 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002920 Chain = DAG.getCopyToReg(Chain, dl, PPC::CR1EQ, SetCR, InFlag);
2921 InFlag = Chain.getValue(1);
2922 }
2923
Chris Lattnerb9082582010-11-14 23:42:06 +00002924 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002925 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
2926 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002927
Dan Gohman98ca4f22009-08-05 01:29:28 +00002928 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
2929 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
2930 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002931}
2932
Dan Gohman98ca4f22009-08-05 01:29:28 +00002933SDValue
2934PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002935 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002936 bool isTailCall,
2937 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002938 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002939 const SmallVectorImpl<ISD::InputArg> &Ins,
2940 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002941 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002942
2943 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00002944
Owen Andersone50ed302009-08-10 22:56:29 +00002945 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002946 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002947 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002948
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002949 MachineFunction &MF = DAG.getMachineFunction();
2950
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002951 // Mark this function as potentially containing a function that contains a
2952 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2953 // and restoring the callers stack pointer in this functions epilog. This is
2954 // done because by tail calling the called function might overwrite the value
2955 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00002956 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002957 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2958
2959 unsigned nAltivecParamsAtEnd = 0;
2960
Chris Lattnerabde4602006-05-16 22:56:08 +00002961 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00002962 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002963 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002964 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00002965 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00002966 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002967 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00002968
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002969 // Calculate by how many bytes the stack has to be adjusted in case of tail
2970 // call optimization.
2971 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00002972
Dan Gohman98ca4f22009-08-05 01:29:28 +00002973 // To protect arguments on the stack from being clobbered in a tail call,
2974 // force all the loads to happen before doing any other lowering.
2975 if (isTailCall)
2976 Chain = DAG.getStackArgumentTokenFactor(Chain);
2977
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002978 // Adjust the stack pointer for the new arguments...
2979 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00002980 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00002981 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00002982
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002983 // Load the return address and frame pointer so it can be move somewhere else
2984 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00002985 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002986 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
2987 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002988
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002989 // Set up a copy of the stack pointer for use loading and storing any
2990 // arguments that may not fit in the registers available for argument
2991 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00002992 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002993 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002994 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002995 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002996 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00002997
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002998 // Figure out which arguments are going to go in registers, and which in
2999 // memory. Also, if this is a vararg function, floating point operations
3000 // must be stored to our stack, and loaded into integer regs as well, if
3001 // any integer regs are available for argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003002 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003003 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003004
Chris Lattnerc91a4752006-06-26 22:48:35 +00003005 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003006 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3007 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3008 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00003009 static const unsigned GPR_64[] = { // 64-bit registers.
3010 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3011 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3012 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003013 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003014
Chris Lattner9a2a4972006-05-17 06:01:33 +00003015 static const unsigned VR[] = {
3016 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3017 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3018 };
Owen Anderson718cb662007-09-07 04:06:50 +00003019 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003020 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003021 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003022
Chris Lattnerc91a4752006-06-26 22:48:35 +00003023 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
3024
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003025 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003026 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3027
Dan Gohman475871a2008-07-27 21:46:04 +00003028 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003029 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003030 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003031 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003032
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003033 // PtrOff will be used to store the current argument to the stack if a
3034 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003035 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003036
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003037 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003038
Dale Johannesen39355f92009-02-04 02:34:38 +00003039 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003040
3041 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003042 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003043 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3044 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003045 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003046 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003047
Dale Johannesen8419dd62008-03-07 20:27:40 +00003048 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003049 if (Flags.isByVal()) {
3050 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003051 if (Size==1 || Size==2) {
3052 // Very small objects are passed right-justified.
3053 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003054 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003055 if (GPR_idx != NumGPRs) {
Evan Chengbcc80172010-07-07 22:15:37 +00003056 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, PtrVT, dl, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003057 MachinePointerInfo(), VT,
3058 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003059 MemOpChains.push_back(Load.getValue(1));
3060 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003061
3062 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003063 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003064 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003065 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003066 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003067 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003068 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003069 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003070 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003071 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003072 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3073 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003074 Chain = CallSeqStart = NewCallSeqStart;
3075 ArgOffset += PtrByteSize;
3076 }
3077 continue;
3078 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003079 // Copy entire object into memory. There are cases where gcc-generated
3080 // code assumes it is there, even if it could be put entirely into
3081 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003082 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003083 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003084 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003085 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003086 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003087 CallSeqStart.getNode()->getOperand(1));
3088 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003089 Chain = CallSeqStart = NewCallSeqStart;
3090 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003091 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003092 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003093 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003094 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003095 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3096 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003097 false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003098 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003099 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003100 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003101 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003102 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003103 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003104 }
3105 }
3106 continue;
3107 }
3108
Owen Anderson825b72b2009-08-11 20:47:22 +00003109 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003110 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003111 case MVT::i32:
3112 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003113 if (GPR_idx != NumGPRs) {
3114 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003115 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003116 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3117 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003118 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003119 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003120 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003121 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003122 case MVT::f32:
3123 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003124 if (FPR_idx != NumFPRs) {
3125 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3126
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003127 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003128 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3129 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003130 MemOpChains.push_back(Store);
3131
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003132 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003133 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003134 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3135 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003136 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003137 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003138 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003139 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003140 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003141 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003142 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3143 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003144 false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003145 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003146 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003147 }
3148 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003149 // If we have any FPRs remaining, we may also have GPRs remaining.
3150 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3151 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003152 if (GPR_idx != NumGPRs)
3153 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003154 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003155 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3156 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003157 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003158 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003159 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3160 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003161 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003162 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003163 if (isPPC64)
3164 ArgOffset += 8;
3165 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003166 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003167 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003168 case MVT::v4f32:
3169 case MVT::v4i32:
3170 case MVT::v8i16:
3171 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003172 if (isVarArg) {
3173 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003174 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003175 // V registers; in fact gcc does this only for arguments that are
3176 // prototyped, not for those that match the ... We do it for all
3177 // arguments, seems to work.
3178 while (ArgOffset % 16 !=0) {
3179 ArgOffset += PtrByteSize;
3180 if (GPR_idx != NumGPRs)
3181 GPR_idx++;
3182 }
3183 // We could elide this store in the case where the object fits
3184 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003185 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003186 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003187 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3188 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003189 MemOpChains.push_back(Store);
3190 if (VR_idx != NumVRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003191 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
3192 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003193 false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003194 MemOpChains.push_back(Load.getValue(1));
3195 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3196 }
3197 ArgOffset += 16;
3198 for (unsigned i=0; i<16; i+=PtrByteSize) {
3199 if (GPR_idx == NumGPRs)
3200 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003201 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003202 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003203 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003204 false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003205 MemOpChains.push_back(Load.getValue(1));
3206 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3207 }
3208 break;
3209 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003210
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003211 // Non-varargs Altivec params generally go in registers, but have
3212 // stack space allocated at the end.
3213 if (VR_idx != NumVRs) {
3214 // Doesn't have GPR space allocated.
3215 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3216 } else if (nAltivecParamsAtEnd==0) {
3217 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003218 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3219 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003220 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003221 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003222 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003223 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003224 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003225 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003226 // If all Altivec parameters fit in registers, as they usually do,
3227 // they get stack space following the non-Altivec parameters. We
3228 // don't track this here because nobody below needs it.
3229 // If there are more Altivec parameters than fit in registers emit
3230 // the stores here.
3231 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3232 unsigned j = 0;
3233 // Offset is aligned; skip 1st 12 params which go in V registers.
3234 ArgOffset = ((ArgOffset+15)/16)*16;
3235 ArgOffset += 12*16;
3236 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003237 SDValue Arg = OutVals[i];
3238 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003239 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3240 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003241 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003242 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003243 // We are emitting Altivec params in order.
3244 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3245 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003246 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003247 ArgOffset += 16;
3248 }
3249 }
3250 }
3251 }
3252
Chris Lattner9a2a4972006-05-17 06:01:33 +00003253 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003254 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003255 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003256
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003257 // Check if this is an indirect call (MTCTR/BCTRL).
3258 // See PrepareCall() for more information about calls through function
3259 // pointers in the 64-bit SVR4 ABI.
3260 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3261 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3262 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3263 !isBLACompatibleAddress(Callee, DAG)) {
3264 // Load r2 into a virtual register and store it to the TOC save area.
3265 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3266 // TOC save area offset.
3267 SDValue PtrOff = DAG.getIntPtrConstant(40);
3268 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003269 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003270 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003271 }
3272
Dale Johannesenf7b73042010-03-09 20:15:42 +00003273 // On Darwin, R12 must contain the address of an indirect callee. This does
3274 // not mean the MTCTR instruction must use R12; it's easier to model this as
3275 // an extra parameter, so do that.
3276 if (!isTailCall &&
3277 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3278 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3279 !isBLACompatibleAddress(Callee, DAG))
3280 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3281 PPC::R12), Callee));
3282
Chris Lattner9a2a4972006-05-17 06:01:33 +00003283 // Build a sequence of copy-to-reg nodes chained together with token chain
3284 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003285 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003286 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003287 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003288 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003289 InFlag = Chain.getValue(1);
3290 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003291
Chris Lattnerb9082582010-11-14 23:42:06 +00003292 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003293 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3294 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003295
Dan Gohman98ca4f22009-08-05 01:29:28 +00003296 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3297 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3298 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003299}
3300
Dan Gohman98ca4f22009-08-05 01:29:28 +00003301SDValue
3302PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003303 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003304 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003305 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003306 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003307
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003308 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003309 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
3310 RVLocs, *DAG.getContext());
3311 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003312
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003313 // If this is the first return lowered for this function, add the regs to the
3314 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003315 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003316 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003317 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003318 }
3319
Dan Gohman475871a2008-07-27 21:46:04 +00003320 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003321
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003322 // Copy the result values into the output registers.
3323 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3324 CCValAssign &VA = RVLocs[i];
3325 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003326 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003327 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003328 Flag = Chain.getValue(1);
3329 }
3330
Gabor Greifba36cb52008-08-28 21:40:38 +00003331 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003332 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003333 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003334 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003335}
3336
Dan Gohman475871a2008-07-27 21:46:04 +00003337SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003338 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003339 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003340 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003341
Jim Laskeyefc7e522006-12-04 22:04:42 +00003342 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003343 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003344
3345 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003346 bool isPPC64 = Subtarget.isPPC64();
3347 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003348 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003349
3350 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003351 SDValue Chain = Op.getOperand(0);
3352 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003353
Jim Laskeyefc7e522006-12-04 22:04:42 +00003354 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003355 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3356 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003357 false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003358
Jim Laskeyefc7e522006-12-04 22:04:42 +00003359 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003360 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003361
Jim Laskeyefc7e522006-12-04 22:04:42 +00003362 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003363 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003364 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003365}
3366
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003367
3368
Dan Gohman475871a2008-07-27 21:46:04 +00003369SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003370PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003371 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003372 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003373 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003374 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003375
3376 // Get current frame pointer save index. The users of this index will be
3377 // primarily DYNALLOC instructions.
3378 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3379 int RASI = FI->getReturnAddrSaveIndex();
3380
3381 // If the frame pointer save index hasn't been defined yet.
3382 if (!RASI) {
3383 // Find out what the fix offset of the frame pointer save area.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003384 int LROffset = PPCFrameInfo::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003385 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003386 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003387 // Save the result.
3388 FI->setReturnAddrSaveIndex(RASI);
3389 }
3390 return DAG.getFrameIndex(RASI, PtrVT);
3391}
3392
Dan Gohman475871a2008-07-27 21:46:04 +00003393SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003394PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3395 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003396 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003397 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003398 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003399
3400 // Get current frame pointer save index. The users of this index will be
3401 // primarily DYNALLOC instructions.
3402 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3403 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003404
Jim Laskey2f616bf2006-11-16 22:43:37 +00003405 // If the frame pointer save index hasn't been defined yet.
3406 if (!FPSI) {
3407 // Find out what the fix offset of the frame pointer save area.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003408 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003409 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003410
Jim Laskey2f616bf2006-11-16 22:43:37 +00003411 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003412 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003413 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003414 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003415 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003416 return DAG.getFrameIndex(FPSI, PtrVT);
3417}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003418
Dan Gohman475871a2008-07-27 21:46:04 +00003419SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003420 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003421 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003422 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003423 SDValue Chain = Op.getOperand(0);
3424 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003425 DebugLoc dl = Op.getDebugLoc();
3426
Jim Laskey2f616bf2006-11-16 22:43:37 +00003427 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003428 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003429 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003430 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003431 DAG.getConstant(0, PtrVT), Size);
3432 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003433 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003434 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003435 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003436 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003437 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003438}
3439
Chris Lattner1a635d62006-04-14 06:01:58 +00003440/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3441/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00003442SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00003443 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003444 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3445 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003446 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003447
Chris Lattner1a635d62006-04-14 06:01:58 +00003448 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003449
Chris Lattner1a635d62006-04-14 06:01:58 +00003450 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003451 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003452
Owen Andersone50ed302009-08-10 22:56:29 +00003453 EVT ResVT = Op.getValueType();
3454 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003455 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3456 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003457 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003458
Chris Lattner1a635d62006-04-14 06:01:58 +00003459 // If the RHS of the comparison is a 0.0, we don't need to do the
3460 // subtraction at all.
3461 if (isFloatingPointZero(RHS))
3462 switch (CC) {
3463 default: break; // SETUO etc aren't handled by fsel.
3464 case ISD::SETULT:
3465 case ISD::SETLT:
3466 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003467 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003468 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003469 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3470 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003471 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003472 case ISD::SETUGT:
3473 case ISD::SETGT:
3474 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003475 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003476 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003477 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3478 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003479 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003480 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003481 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003482
Dan Gohman475871a2008-07-27 21:46:04 +00003483 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003484 switch (CC) {
3485 default: break; // SETUO etc aren't handled by fsel.
3486 case ISD::SETULT:
3487 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003488 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003489 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3490 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003491 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003492 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003493 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003494 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003495 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3496 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003497 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003498 case ISD::SETUGT:
3499 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003500 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003501 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3502 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003503 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003504 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003505 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003506 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003507 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3508 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003509 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003510 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003511 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003512}
3513
Chris Lattner1f873002007-11-28 18:44:47 +00003514// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003515SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003516 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003517 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003518 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003519 if (Src.getValueType() == MVT::f32)
3520 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003521
Dan Gohman475871a2008-07-27 21:46:04 +00003522 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003523 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003524 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003525 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003526 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
3527 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003528 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003529 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003530 case MVT::i64:
3531 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003532 break;
3533 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003534
Chris Lattner1a635d62006-04-14 06:01:58 +00003535 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003536 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003537
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003538 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003539 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
3540 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003541
3542 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3543 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003544 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003545 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003546 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003547 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003548 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003549}
3550
Dan Gohmand858e902010-04-17 15:26:15 +00003551SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3552 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003553 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003554 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003555 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003556 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003557
Owen Anderson825b72b2009-08-11 20:47:22 +00003558 if (Op.getOperand(0).getValueType() == MVT::i64) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003559 SDValue Bits = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003560 MVT::f64, Op.getOperand(0));
3561 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3562 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003563 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003564 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003565 return FP;
3566 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003567
Owen Anderson825b72b2009-08-11 20:47:22 +00003568 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003569 "Unhandled SINT_TO_FP type in custom expander!");
3570 // Since we only generate this in 64-bit mode, we can take advantage of
3571 // 64-bit registers. In particular, sign extend the input value into the
3572 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3573 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003574 MachineFunction &MF = DAG.getMachineFunction();
3575 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003576 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003577 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003578 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003579
Owen Anderson825b72b2009-08-11 20:47:22 +00003580 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003581 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003582
Chris Lattner1a635d62006-04-14 06:01:58 +00003583 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003584 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003585 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00003586 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00003587 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3588 SDValue Store =
3589 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3590 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003591 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003592 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
3593 false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003594
Chris Lattner1a635d62006-04-14 06:01:58 +00003595 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003596 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3597 if (Op.getValueType() == MVT::f32)
3598 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003599 return FP;
3600}
3601
Dan Gohmand858e902010-04-17 15:26:15 +00003602SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3603 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003604 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003605 /*
3606 The rounding mode is in bits 30:31 of FPSR, and has the following
3607 settings:
3608 00 Round to nearest
3609 01 Round to 0
3610 10 Round to +inf
3611 11 Round to -inf
3612
3613 FLT_ROUNDS, on the other hand, expects the following:
3614 -1 Undefined
3615 0 Round to 0
3616 1 Round to nearest
3617 2 Round to +inf
3618 3 Round to -inf
3619
3620 To perform the conversion, we do:
3621 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3622 */
3623
3624 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003625 EVT VT = Op.getValueType();
3626 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3627 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003628 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003629
3630 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003631 NodeTys.push_back(MVT::f64); // return register
3632 NodeTys.push_back(MVT::Flag); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003633 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003634
3635 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003636 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003637 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003638 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003639 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003640
3641 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003642 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003643 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003644 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003645 false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003646
3647 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003648 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003649 DAG.getNode(ISD::AND, dl, MVT::i32,
3650 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003651 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003652 DAG.getNode(ISD::SRL, dl, MVT::i32,
3653 DAG.getNode(ISD::AND, dl, MVT::i32,
3654 DAG.getNode(ISD::XOR, dl, MVT::i32,
3655 CWD, DAG.getConstant(3, MVT::i32)),
3656 DAG.getConstant(3, MVT::i32)),
3657 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003658
Dan Gohman475871a2008-07-27 21:46:04 +00003659 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003660 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003661
Duncan Sands83ec4b62008-06-06 12:08:01 +00003662 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003663 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003664}
3665
Dan Gohmand858e902010-04-17 15:26:15 +00003666SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003667 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003668 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003669 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003670 assert(Op.getNumOperands() == 3 &&
3671 VT == Op.getOperand(1).getValueType() &&
3672 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003673
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003674 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003675 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003676 SDValue Lo = Op.getOperand(0);
3677 SDValue Hi = Op.getOperand(1);
3678 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003679 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003680
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003681 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003682 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003683 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3684 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3685 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3686 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003687 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003688 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3689 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3690 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003691 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003692 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003693}
3694
Dan Gohmand858e902010-04-17 15:26:15 +00003695SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003696 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003697 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003698 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003699 assert(Op.getNumOperands() == 3 &&
3700 VT == Op.getOperand(1).getValueType() &&
3701 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003702
Dan Gohman9ed06db2008-03-07 20:36:53 +00003703 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003704 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003705 SDValue Lo = Op.getOperand(0);
3706 SDValue Hi = Op.getOperand(1);
3707 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003708 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003709
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003710 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003711 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003712 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3713 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3714 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3715 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003716 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003717 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3718 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3719 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003720 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003721 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003722}
3723
Dan Gohmand858e902010-04-17 15:26:15 +00003724SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003725 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003726 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003727 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003728 assert(Op.getNumOperands() == 3 &&
3729 VT == Op.getOperand(1).getValueType() &&
3730 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003731
Dan Gohman9ed06db2008-03-07 20:36:53 +00003732 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003733 SDValue Lo = Op.getOperand(0);
3734 SDValue Hi = Op.getOperand(1);
3735 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003736 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003737
Dale Johannesenf5d97892009-02-04 01:48:28 +00003738 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003739 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003740 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3741 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3742 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3743 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003744 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003745 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3746 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3747 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003748 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003749 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003750 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003751}
3752
3753//===----------------------------------------------------------------------===//
3754// Vector related lowering.
3755//
3756
Chris Lattner4a998b92006-04-17 06:00:21 +00003757/// BuildSplatI - Build a canonical splati of Val with an element size of
3758/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003759static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003760 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003761 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003762
Owen Andersone50ed302009-08-10 22:56:29 +00003763 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003764 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003765 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003766
Owen Anderson825b72b2009-08-11 20:47:22 +00003767 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003768
Chris Lattner70fa4932006-12-01 01:45:39 +00003769 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3770 if (Val == -1)
3771 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003772
Owen Andersone50ed302009-08-10 22:56:29 +00003773 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003774
Chris Lattner4a998b92006-04-17 06:00:21 +00003775 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003776 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003777 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003778 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003779 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3780 &Ops[0], Ops.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00003781 return DAG.getNode(ISD::BIT_CONVERT, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003782}
3783
Chris Lattnere7c768e2006-04-18 03:24:30 +00003784/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003785/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003786static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003787 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003788 EVT DestVT = MVT::Other) {
3789 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003790 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003791 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00003792}
3793
Chris Lattnere7c768e2006-04-18 03:24:30 +00003794/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3795/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003796static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003797 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00003798 DebugLoc dl, EVT DestVT = MVT::Other) {
3799 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003800 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003801 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003802}
3803
3804
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003805/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3806/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003807static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00003808 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003809 // Force LHS/RHS to be the right type.
Owen Anderson825b72b2009-08-11 20:47:22 +00003810 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, LHS);
3811 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003812
Nate Begeman9008ca62009-04-27 18:41:29 +00003813 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003814 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003815 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00003816 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Dale Johannesened2eee62009-02-06 01:31:28 +00003817 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003818}
3819
Chris Lattnerf1b47082006-04-14 05:19:18 +00003820// If this is a case we can't handle, return null and let the default
3821// expansion code take care of it. If we CAN select this case, and if it
3822// selects to a single instruction, return Op. Otherwise, if we can codegen
3823// this case more efficiently than a constant pool load, lower it to the
3824// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00003825SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
3826 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00003827 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003828 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3829 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00003830
Bob Wilson24e338e2009-03-02 23:24:16 +00003831 // Check if this is a splat of a constant value.
3832 APInt APSplatBits, APSplatUndef;
3833 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003834 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00003835 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00003836 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00003837 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00003838
Bob Wilsonf2950b02009-03-03 19:26:27 +00003839 unsigned SplatBits = APSplatBits.getZExtValue();
3840 unsigned SplatUndef = APSplatUndef.getZExtValue();
3841 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003842
Bob Wilsonf2950b02009-03-03 19:26:27 +00003843 // First, handle single instruction cases.
3844
3845 // All zeros?
3846 if (SplatBits == 0) {
3847 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00003848 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3849 SDValue Z = DAG.getConstant(0, MVT::i32);
3850 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003851 Op = DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003852 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003853 return Op;
3854 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003855
Bob Wilsonf2950b02009-03-03 19:26:27 +00003856 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3857 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
3858 (32-SplatBitSize));
3859 if (SextVal >= -16 && SextVal <= 15)
3860 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003861
3862
Bob Wilsonf2950b02009-03-03 19:26:27 +00003863 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00003864
Bob Wilsonf2950b02009-03-03 19:26:27 +00003865 // If this value is in the range [-32,30] and is even, use:
3866 // tmp = VSPLTI[bhw], result = add tmp, tmp
3867 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003868 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003869 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
3870 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3871 }
3872
3873 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3874 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3875 // for fneg/fabs.
3876 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3877 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00003878 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003879
3880 // Make the VSLW intrinsic, computing 0x8000_0000.
3881 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
3882 OnesV, DAG, dl);
3883
3884 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003885 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003886 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3887 }
3888
3889 // Check to see if this is a wide variety of vsplti*, binop self cases.
3890 static const signed char SplatCsts[] = {
3891 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
3892 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
3893 };
3894
3895 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
3896 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3897 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3898 int i = SplatCsts[idx];
3899
3900 // Figure out what shift amount will be used by altivec if shifted by i in
3901 // this splat size.
3902 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3903
3904 // vsplti + shl self.
3905 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003906 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003907 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3908 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3909 Intrinsic::ppc_altivec_vslw
3910 };
3911 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesened2eee62009-02-06 01:31:28 +00003912 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003913 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003914
Bob Wilsonf2950b02009-03-03 19:26:27 +00003915 // vsplti + srl self.
3916 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003917 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003918 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3919 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3920 Intrinsic::ppc_altivec_vsrw
3921 };
3922 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesened2eee62009-02-06 01:31:28 +00003923 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003924 }
3925
Bob Wilsonf2950b02009-03-03 19:26:27 +00003926 // vsplti + sra self.
3927 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003928 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003929 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3930 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3931 Intrinsic::ppc_altivec_vsraw
3932 };
3933 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3934 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003935 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003936
Bob Wilsonf2950b02009-03-03 19:26:27 +00003937 // vsplti + rol self.
3938 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3939 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003940 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003941 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3942 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3943 Intrinsic::ppc_altivec_vrlw
3944 };
3945 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3946 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3947 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003948
Bob Wilsonf2950b02009-03-03 19:26:27 +00003949 // t = vsplti c, result = vsldoi t, t, 1
Eli Friedmane3837012010-08-02 00:18:19 +00003950 if (SextVal == ((i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003951 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003952 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003953 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003954 // t = vsplti c, result = vsldoi t, t, 2
Eli Friedmane3837012010-08-02 00:18:19 +00003955 if (SextVal == ((i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003956 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003957 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003958 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003959 // t = vsplti c, result = vsldoi t, t, 3
Eli Friedmane3837012010-08-02 00:18:19 +00003960 if (SextVal == ((i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003961 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003962 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
3963 }
3964 }
3965
3966 // Three instruction sequences.
3967
3968 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3969 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003970 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
3971 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003972 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
3973 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
3974 }
3975 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3976 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003977 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
3978 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003979 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
3980 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003981 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003982
Dan Gohman475871a2008-07-27 21:46:04 +00003983 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003984}
3985
Chris Lattner59138102006-04-17 05:28:54 +00003986/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3987/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00003988static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00003989 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00003990 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00003991 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00003992 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00003993 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003994
Chris Lattner59138102006-04-17 05:28:54 +00003995 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00003996 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00003997 OP_VMRGHW,
3998 OP_VMRGLW,
3999 OP_VSPLTISW0,
4000 OP_VSPLTISW1,
4001 OP_VSPLTISW2,
4002 OP_VSPLTISW3,
4003 OP_VSLDOI4,
4004 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004005 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004006 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004007
Chris Lattner59138102006-04-17 05:28:54 +00004008 if (OpNum == OP_COPY) {
4009 if (LHSID == (1*9+2)*9+3) return LHS;
4010 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4011 return RHS;
4012 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004013
Dan Gohman475871a2008-07-27 21:46:04 +00004014 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004015 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4016 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004017
Nate Begeman9008ca62009-04-27 18:41:29 +00004018 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004019 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004020 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004021 case OP_VMRGHW:
4022 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4023 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4024 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4025 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4026 break;
4027 case OP_VMRGLW:
4028 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4029 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4030 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4031 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4032 break;
4033 case OP_VSPLTISW0:
4034 for (unsigned i = 0; i != 16; ++i)
4035 ShufIdxs[i] = (i&3)+0;
4036 break;
4037 case OP_VSPLTISW1:
4038 for (unsigned i = 0; i != 16; ++i)
4039 ShufIdxs[i] = (i&3)+4;
4040 break;
4041 case OP_VSPLTISW2:
4042 for (unsigned i = 0; i != 16; ++i)
4043 ShufIdxs[i] = (i&3)+8;
4044 break;
4045 case OP_VSPLTISW3:
4046 for (unsigned i = 0; i != 16; ++i)
4047 ShufIdxs[i] = (i&3)+12;
4048 break;
4049 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004050 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004051 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004052 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004053 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004054 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004055 }
Owen Andersone50ed302009-08-10 22:56:29 +00004056 EVT VT = OpLHS.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00004057 OpLHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpLHS);
4058 OpRHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpRHS);
4059 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Nate Begeman9008ca62009-04-27 18:41:29 +00004060 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004061}
4062
Chris Lattnerf1b47082006-04-14 05:19:18 +00004063/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4064/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4065/// return the code it can be lowered into. Worst case, it can always be
4066/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004067SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004068 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004069 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004070 SDValue V1 = Op.getOperand(0);
4071 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004072 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004073 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004074
Chris Lattnerf1b47082006-04-14 05:19:18 +00004075 // Cases that are handled by instructions that take permute immediates
4076 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4077 // selected by the instruction selector.
4078 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004079 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4080 PPC::isSplatShuffleMask(SVOp, 2) ||
4081 PPC::isSplatShuffleMask(SVOp, 4) ||
4082 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4083 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4084 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4085 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4086 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4087 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4088 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4089 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4090 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004091 return Op;
4092 }
4093 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004094
Chris Lattnerf1b47082006-04-14 05:19:18 +00004095 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4096 // and produce a fixed permutation. If any of these match, do not lower to
4097 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004098 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4099 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4100 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4101 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4102 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4103 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4104 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4105 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4106 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004107 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004108
Chris Lattner59138102006-04-17 05:28:54 +00004109 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4110 // perfect shuffle table to emit an optimal matching sequence.
Nate Begeman9008ca62009-04-27 18:41:29 +00004111 SmallVector<int, 16> PermMask;
4112 SVOp->getMask(PermMask);
4113
Chris Lattner59138102006-04-17 05:28:54 +00004114 unsigned PFIndexes[4];
4115 bool isFourElementShuffle = true;
4116 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4117 unsigned EltNo = 8; // Start out undef.
4118 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004119 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004120 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004121
Nate Begeman9008ca62009-04-27 18:41:29 +00004122 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004123 if ((ByteSource & 3) != j) {
4124 isFourElementShuffle = false;
4125 break;
4126 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004127
Chris Lattner59138102006-04-17 05:28:54 +00004128 if (EltNo == 8) {
4129 EltNo = ByteSource/4;
4130 } else if (EltNo != ByteSource/4) {
4131 isFourElementShuffle = false;
4132 break;
4133 }
4134 }
4135 PFIndexes[i] = EltNo;
4136 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004137
4138 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004139 // perfect shuffle vector to determine if it is cost effective to do this as
4140 // discrete instructions, or whether we should use a vperm.
4141 if (isFourElementShuffle) {
4142 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004143 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004144 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004145
Chris Lattner59138102006-04-17 05:28:54 +00004146 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4147 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004148
Chris Lattner59138102006-04-17 05:28:54 +00004149 // Determining when to avoid vperm is tricky. Many things affect the cost
4150 // of vperm, particularly how many times the perm mask needs to be computed.
4151 // For example, if the perm mask can be hoisted out of a loop or is already
4152 // used (perhaps because there are multiple permutes with the same shuffle
4153 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4154 // the loop requires an extra register.
4155 //
4156 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004157 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004158 // available, if this block is within a loop, we should avoid using vperm
4159 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004160 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004161 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004162 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004163
Chris Lattnerf1b47082006-04-14 05:19:18 +00004164 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4165 // vector that will get spilled to the constant pool.
4166 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004167
Chris Lattnerf1b47082006-04-14 05:19:18 +00004168 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4169 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004170 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004171 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004172
Dan Gohman475871a2008-07-27 21:46:04 +00004173 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004174 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4175 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004176
Chris Lattnerf1b47082006-04-14 05:19:18 +00004177 for (unsigned j = 0; j != BytesPerElement; ++j)
4178 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004179 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004180 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004181
Owen Anderson825b72b2009-08-11 20:47:22 +00004182 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004183 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004184 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004185}
4186
Chris Lattner90564f22006-04-18 17:59:36 +00004187/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4188/// altivec comparison. If it is, return true and fill in Opc/isDot with
4189/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004190static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004191 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004192 unsigned IntrinsicID =
4193 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004194 CompareOpc = -1;
4195 isDot = false;
4196 switch (IntrinsicID) {
4197 default: return false;
4198 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004199 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4200 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4201 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4202 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4203 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4204 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4205 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4206 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4207 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4208 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4209 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4210 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4211 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004212
Chris Lattner1a635d62006-04-14 06:01:58 +00004213 // Normal Comparisons.
4214 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4215 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4216 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4217 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4218 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4219 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4220 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4221 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4222 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4223 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4224 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4225 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4226 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4227 }
Chris Lattner90564f22006-04-18 17:59:36 +00004228 return true;
4229}
4230
4231/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4232/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004233SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004234 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004235 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4236 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004237 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004238 int CompareOpc;
4239 bool isDot;
4240 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004241 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004242
Chris Lattner90564f22006-04-18 17:59:36 +00004243 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004244 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004245 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004246 Op.getOperand(1), Op.getOperand(2),
4247 DAG.getConstant(CompareOpc, MVT::i32));
Dale Johannesen3484c092009-02-05 22:07:54 +00004248 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004249 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004250
Chris Lattner1a635d62006-04-14 06:01:58 +00004251 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004252 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004253 Op.getOperand(2), // LHS
4254 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004255 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004256 };
Owen Andersone50ed302009-08-10 22:56:29 +00004257 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004258 VTs.push_back(Op.getOperand(2).getValueType());
Owen Anderson825b72b2009-08-11 20:47:22 +00004259 VTs.push_back(MVT::Flag);
Dale Johannesen3484c092009-02-05 22:07:54 +00004260 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004261
Chris Lattner1a635d62006-04-14 06:01:58 +00004262 // Now that we have the comparison, emit a copy from the CR to a GPR.
4263 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004264 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4265 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004266 CompNode.getValue(1));
4267
Chris Lattner1a635d62006-04-14 06:01:58 +00004268 // Unpack the result based on how the target uses it.
4269 unsigned BitNo; // Bit # of CR6.
4270 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004271 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004272 default: // Can't happen, don't crash on invalid number though.
4273 case 0: // Return the value of the EQ bit of CR6.
4274 BitNo = 0; InvertBit = false;
4275 break;
4276 case 1: // Return the inverted value of the EQ bit of CR6.
4277 BitNo = 0; InvertBit = true;
4278 break;
4279 case 2: // Return the value of the LT bit of CR6.
4280 BitNo = 2; InvertBit = false;
4281 break;
4282 case 3: // Return the inverted value of the LT bit of CR6.
4283 BitNo = 2; InvertBit = true;
4284 break;
4285 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004286
Chris Lattner1a635d62006-04-14 06:01:58 +00004287 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004288 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4289 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004290 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004291 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4292 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004293
Chris Lattner1a635d62006-04-14 06:01:58 +00004294 // If we are supposed to, toggle the bit.
4295 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004296 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4297 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004298 return Flags;
4299}
4300
Scott Michelfdc40a02009-02-17 22:15:04 +00004301SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004302 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004303 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004304 // Create a stack slot that is 16-byte aligned.
4305 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004306 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004307 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004308 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004309
Chris Lattner1a635d62006-04-14 06:01:58 +00004310 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004311 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004312 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004313 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004314 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004315 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004316 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004317}
4318
Dan Gohmand858e902010-04-17 15:26:15 +00004319SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004320 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004321 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004322 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004323
Owen Anderson825b72b2009-08-11 20:47:22 +00004324 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4325 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004326
Dan Gohman475871a2008-07-27 21:46:04 +00004327 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004328 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004329
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004330 // Shrinkify inputs to v8i16.
Owen Anderson825b72b2009-08-11 20:47:22 +00004331 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, LHS);
4332 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHS);
4333 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004334
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004335 // Low parts multiplied together, generating 32-bit results (we ignore the
4336 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004337 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004338 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004339
Dan Gohman475871a2008-07-27 21:46:04 +00004340 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004341 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004342 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004343 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004344 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004345 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4346 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004347 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004348
Owen Anderson825b72b2009-08-11 20:47:22 +00004349 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004350
Chris Lattnercea2aa72006-04-18 04:28:57 +00004351 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004352 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004353 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004354 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004355
Chris Lattner19a81522006-04-18 03:57:35 +00004356 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004357 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004358 LHS, RHS, DAG, dl, MVT::v8i16);
4359 EvenParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004360
Chris Lattner19a81522006-04-18 03:57:35 +00004361 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004362 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004363 LHS, RHS, DAG, dl, MVT::v8i16);
4364 OddParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004365
Chris Lattner19a81522006-04-18 03:57:35 +00004366 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004367 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004368 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004369 Ops[i*2 ] = 2*i+1;
4370 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004371 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004372 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004373 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004374 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004375 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004376}
4377
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004378/// LowerOperation - Provide custom lowering hooks for some operations.
4379///
Dan Gohmand858e902010-04-17 15:26:15 +00004380SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004381 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004382 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004383 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004384 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004385 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Chris Lattner1e61e692010-11-15 02:46:57 +00004386 case ISD::GlobalTLSAddress: llvm_unreachable("TLS not implemented for PPC");
Nate Begeman37efe672006-04-22 18:53:45 +00004387 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004388 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bill Wendling77959322008-09-17 00:30:57 +00004389 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004390 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00004391 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004392
4393 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00004394 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00004395
Jim Laskeyefc7e522006-12-04 22:04:42 +00004396 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004397 case ISD::DYNAMIC_STACKALLOC:
4398 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004399
Chris Lattner1a635d62006-04-14 06:01:58 +00004400 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004401 case ISD::FP_TO_UINT:
4402 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004403 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004404 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004405 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004406
Chris Lattner1a635d62006-04-14 06:01:58 +00004407 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004408 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4409 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4410 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004411
Chris Lattner1a635d62006-04-14 06:01:58 +00004412 // Vector-related lowering.
4413 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4414 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4415 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4416 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004417 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004418
Chris Lattner3fc027d2007-12-08 06:59:59 +00004419 // Frame & Return address.
4420 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004421 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004422 }
Dan Gohman475871a2008-07-27 21:46:04 +00004423 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004424}
4425
Duncan Sands1607f052008-12-01 11:39:25 +00004426void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4427 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004428 SelectionDAG &DAG) const {
Dale Johannesen3484c092009-02-05 22:07:54 +00004429 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004430 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004431 default:
Duncan Sands1607f052008-12-01 11:39:25 +00004432 assert(false && "Do not know how to custom type legalize this operation!");
4433 return;
4434 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004435 assert(N->getValueType(0) == MVT::ppcf128);
4436 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004437 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004438 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004439 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004440 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004441 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004442 DAG.getIntPtrConstant(1));
4443
4444 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4445 // of the long double, and puts FPSCR back the way it was. We do not
4446 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004447 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004448 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4449
Owen Anderson825b72b2009-08-11 20:47:22 +00004450 NodeTys.push_back(MVT::f64); // Return register
4451 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004452 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004453 MFFSreg = Result.getValue(0);
4454 InFlag = Result.getValue(1);
4455
4456 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004457 NodeTys.push_back(MVT::Flag); // Returns a flag
4458 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004459 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004460 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004461 InFlag = Result.getValue(0);
4462
4463 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004464 NodeTys.push_back(MVT::Flag); // Returns a flag
4465 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004466 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004467 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004468 InFlag = Result.getValue(0);
4469
4470 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004471 NodeTys.push_back(MVT::f64); // result of add
4472 NodeTys.push_back(MVT::Flag); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004473 Ops[0] = Lo;
4474 Ops[1] = Hi;
4475 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004476 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004477 FPreg = Result.getValue(0);
4478 InFlag = Result.getValue(1);
4479
4480 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004481 NodeTys.push_back(MVT::f64);
4482 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004483 Ops[1] = MFFSreg;
4484 Ops[2] = FPreg;
4485 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004486 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004487 FPreg = Result.getValue(0);
4488
4489 // We know the low half is about to be thrown away, so just use something
4490 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004491 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004492 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004493 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004494 }
Duncan Sands1607f052008-12-01 11:39:25 +00004495 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004496 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004497 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004498 }
4499}
4500
4501
Chris Lattner1a635d62006-04-14 06:01:58 +00004502//===----------------------------------------------------------------------===//
4503// Other Lowering Code
4504//===----------------------------------------------------------------------===//
4505
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004506MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004507PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004508 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004509 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004510 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4511
4512 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4513 MachineFunction *F = BB->getParent();
4514 MachineFunction::iterator It = BB;
4515 ++It;
4516
4517 unsigned dest = MI->getOperand(0).getReg();
4518 unsigned ptrA = MI->getOperand(1).getReg();
4519 unsigned ptrB = MI->getOperand(2).getReg();
4520 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004521 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004522
4523 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4524 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4525 F->insert(It, loopMBB);
4526 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004527 exitMBB->splice(exitMBB->begin(), BB,
4528 llvm::next(MachineBasicBlock::iterator(MI)),
4529 BB->end());
4530 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004531
4532 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004533 unsigned TmpReg = (!BinOpcode) ? incr :
4534 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004535 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4536 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004537
4538 // thisMBB:
4539 // ...
4540 // fallthrough --> loopMBB
4541 BB->addSuccessor(loopMBB);
4542
4543 // loopMBB:
4544 // l[wd]arx dest, ptr
4545 // add r0, dest, incr
4546 // st[wd]cx. r0, ptr
4547 // bne- loopMBB
4548 // fallthrough --> exitMBB
4549 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004550 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004551 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004552 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004553 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4554 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004555 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004556 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004557 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004558 BB->addSuccessor(loopMBB);
4559 BB->addSuccessor(exitMBB);
4560
4561 // exitMBB:
4562 // ...
4563 BB = exitMBB;
4564 return BB;
4565}
4566
4567MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004568PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004569 MachineBasicBlock *BB,
4570 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004571 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004572 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004573 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4574 // In 64 bit mode we have to use 64 bits for addresses, even though the
4575 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4576 // registers without caring whether they're 32 or 64, but here we're
4577 // doing actual arithmetic on the addresses.
4578 bool is64bit = PPCSubTarget.isPPC64();
4579
4580 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4581 MachineFunction *F = BB->getParent();
4582 MachineFunction::iterator It = BB;
4583 ++It;
4584
4585 unsigned dest = MI->getOperand(0).getReg();
4586 unsigned ptrA = MI->getOperand(1).getReg();
4587 unsigned ptrB = MI->getOperand(2).getReg();
4588 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004589 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004590
4591 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4592 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4593 F->insert(It, loopMBB);
4594 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004595 exitMBB->splice(exitMBB->begin(), BB,
4596 llvm::next(MachineBasicBlock::iterator(MI)),
4597 BB->end());
4598 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004599
4600 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004601 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004602 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4603 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004604 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4605 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4606 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4607 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4608 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4609 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4610 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4611 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4612 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4613 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004614 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004615 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004616 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004617
4618 // thisMBB:
4619 // ...
4620 // fallthrough --> loopMBB
4621 BB->addSuccessor(loopMBB);
4622
4623 // The 4-byte load must be aligned, while a char or short may be
4624 // anywhere in the word. Hence all this nasty bookkeeping code.
4625 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4626 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004627 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004628 // rlwinm ptr, ptr1, 0, 0, 29
4629 // slw incr2, incr, shift
4630 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4631 // slw mask, mask2, shift
4632 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004633 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004634 // add tmp, tmpDest, incr2
4635 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004636 // and tmp3, tmp, mask
4637 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004638 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004639 // bne- loopMBB
4640 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004641 // srw dest, tmpDest, shift
Dale Johannesen97efa362008-08-28 17:53:09 +00004642
4643 if (ptrA!=PPC::R0) {
4644 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004645 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004646 .addReg(ptrA).addReg(ptrB);
4647 } else {
4648 Ptr1Reg = ptrB;
4649 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004650 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004651 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004652 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004653 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4654 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004655 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004656 .addReg(Ptr1Reg).addImm(0).addImm(61);
4657 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004658 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004659 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004660 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004661 .addReg(incr).addReg(ShiftReg);
4662 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004663 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004664 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004665 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4666 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004667 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004668 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004669 .addReg(Mask2Reg).addReg(ShiftReg);
4670
4671 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004672 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004673 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004674 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004675 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004676 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004677 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004678 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004679 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004680 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004681 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004682 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004683 BuildMI(BB, dl, TII->get(PPC::STWCX))
Dale Johannesen97efa362008-08-28 17:53:09 +00004684 .addReg(Tmp4Reg).addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004685 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004686 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004687 BB->addSuccessor(loopMBB);
4688 BB->addSuccessor(exitMBB);
4689
4690 // exitMBB:
4691 // ...
4692 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004693 BuildMI(BB, dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg).addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004694 return BB;
4695}
4696
4697MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004698PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004699 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004700 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004701
4702 // To "insert" these instructions we actually have to insert their
4703 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004704 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004705 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004706 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004707
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004708 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004709
4710 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4711 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4712 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4713 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4714 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4715
4716 // The incoming instruction knows the destination vreg to set, the
4717 // condition code register to branch on, the true/false values to
4718 // select between, and a branch opcode to use.
4719
4720 // thisMBB:
4721 // ...
4722 // TrueVal = ...
4723 // cmpTY ccX, r1, r2
4724 // bCC copy1MBB
4725 // fallthrough --> copy0MBB
4726 MachineBasicBlock *thisMBB = BB;
4727 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4728 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4729 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004730 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004731 F->insert(It, copy0MBB);
4732 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004733
4734 // Transfer the remainder of BB and its successor edges to sinkMBB.
4735 sinkMBB->splice(sinkMBB->begin(), BB,
4736 llvm::next(MachineBasicBlock::iterator(MI)),
4737 BB->end());
4738 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4739
Evan Cheng53301922008-07-12 02:23:19 +00004740 // Next, add the true and fallthrough blocks as its successors.
4741 BB->addSuccessor(copy0MBB);
4742 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004743
Dan Gohman14152b42010-07-06 20:24:04 +00004744 BuildMI(BB, dl, TII->get(PPC::BCC))
4745 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4746
Evan Cheng53301922008-07-12 02:23:19 +00004747 // copy0MBB:
4748 // %FalseValue = ...
4749 // # fallthrough to sinkMBB
4750 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004751
Evan Cheng53301922008-07-12 02:23:19 +00004752 // Update machine-CFG edges
4753 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004754
Evan Cheng53301922008-07-12 02:23:19 +00004755 // sinkMBB:
4756 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4757 // ...
4758 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004759 BuildMI(*BB, BB->begin(), dl,
4760 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004761 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4762 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4763 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004764 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4765 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4766 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4767 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004768 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4769 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4770 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4771 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004772
4773 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4774 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4775 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4776 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004777 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4778 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4779 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4780 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004781
4782 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4783 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4784 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4785 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004786 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4787 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4788 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4789 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004790
4791 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4792 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4793 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4794 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004795 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4796 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4797 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4798 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004799
4800 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004801 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004802 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004803 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004804 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004805 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004806 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004807 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004808
4809 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4810 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4811 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4812 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004813 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4814 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4815 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4816 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004817
Dale Johannesen0e55f062008-08-29 18:29:46 +00004818 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4819 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4820 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4821 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4822 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4823 BB = EmitAtomicBinary(MI, BB, false, 0);
4824 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4825 BB = EmitAtomicBinary(MI, BB, true, 0);
4826
Evan Cheng53301922008-07-12 02:23:19 +00004827 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4828 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4829 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4830
4831 unsigned dest = MI->getOperand(0).getReg();
4832 unsigned ptrA = MI->getOperand(1).getReg();
4833 unsigned ptrB = MI->getOperand(2).getReg();
4834 unsigned oldval = MI->getOperand(3).getReg();
4835 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004836 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004837
Dale Johannesen65e39732008-08-25 18:53:26 +00004838 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4839 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4840 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004841 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004842 F->insert(It, loop1MBB);
4843 F->insert(It, loop2MBB);
4844 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004845 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004846 exitMBB->splice(exitMBB->begin(), BB,
4847 llvm::next(MachineBasicBlock::iterator(MI)),
4848 BB->end());
4849 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00004850
4851 // thisMBB:
4852 // ...
4853 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004854 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004855
Dale Johannesen65e39732008-08-25 18:53:26 +00004856 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004857 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00004858 // cmp[wd] dest, oldval
4859 // bne- midMBB
4860 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004861 // st[wd]cx. newval, ptr
4862 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004863 // b exitBB
4864 // midMBB:
4865 // st[wd]cx. dest, ptr
4866 // exitBB:
4867 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004868 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00004869 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004870 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00004871 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004872 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004873 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4874 BB->addSuccessor(loop2MBB);
4875 BB->addSuccessor(midMBB);
4876
4877 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004878 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00004879 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004880 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004881 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004882 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004883 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004884 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004885
Dale Johannesen65e39732008-08-25 18:53:26 +00004886 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004887 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00004888 .addReg(dest).addReg(ptrA).addReg(ptrB);
4889 BB->addSuccessor(exitMBB);
4890
Evan Cheng53301922008-07-12 02:23:19 +00004891 // exitMBB:
4892 // ...
4893 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004894 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
4895 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
4896 // We must use 64-bit registers for addresses when targeting 64-bit,
4897 // since we're actually doing arithmetic on them. Other registers
4898 // can be 32-bit.
4899 bool is64bit = PPCSubTarget.isPPC64();
4900 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
4901
4902 unsigned dest = MI->getOperand(0).getReg();
4903 unsigned ptrA = MI->getOperand(1).getReg();
4904 unsigned ptrB = MI->getOperand(2).getReg();
4905 unsigned oldval = MI->getOperand(3).getReg();
4906 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004907 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004908
4909 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4910 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4911 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
4912 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4913 F->insert(It, loop1MBB);
4914 F->insert(It, loop2MBB);
4915 F->insert(It, midMBB);
4916 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004917 exitMBB->splice(exitMBB->begin(), BB,
4918 llvm::next(MachineBasicBlock::iterator(MI)),
4919 BB->end());
4920 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004921
4922 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004923 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004924 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4925 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004926 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4927 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4928 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4929 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
4930 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
4931 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
4932 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
4933 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4934 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4935 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4936 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4937 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
4938 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
4939 unsigned Ptr1Reg;
4940 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
4941 // thisMBB:
4942 // ...
4943 // fallthrough --> loopMBB
4944 BB->addSuccessor(loop1MBB);
4945
4946 // The 4-byte load must be aligned, while a char or short may be
4947 // anywhere in the word. Hence all this nasty bookkeeping code.
4948 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4949 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004950 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004951 // rlwinm ptr, ptr1, 0, 0, 29
4952 // slw newval2, newval, shift
4953 // slw oldval2, oldval,shift
4954 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4955 // slw mask, mask2, shift
4956 // and newval3, newval2, mask
4957 // and oldval3, oldval2, mask
4958 // loop1MBB:
4959 // lwarx tmpDest, ptr
4960 // and tmp, tmpDest, mask
4961 // cmpw tmp, oldval3
4962 // bne- midMBB
4963 // loop2MBB:
4964 // andc tmp2, tmpDest, mask
4965 // or tmp4, tmp2, newval3
4966 // stwcx. tmp4, ptr
4967 // bne- loop1MBB
4968 // b exitBB
4969 // midMBB:
4970 // stwcx. tmpDest, ptr
4971 // exitBB:
4972 // srw dest, tmpDest, shift
4973 if (ptrA!=PPC::R0) {
4974 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004975 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004976 .addReg(ptrA).addReg(ptrB);
4977 } else {
4978 Ptr1Reg = ptrB;
4979 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004980 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004981 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004982 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004983 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4984 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004985 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004986 .addReg(Ptr1Reg).addImm(0).addImm(61);
4987 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004988 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004989 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004990 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004991 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004992 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004993 .addReg(oldval).addReg(ShiftReg);
4994 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004995 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004996 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004997 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4998 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
4999 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005000 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005001 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005002 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005003 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005004 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005005 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005006 .addReg(OldVal2Reg).addReg(MaskReg);
5007
5008 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005009 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005010 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005011 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5012 .addReg(TmpDestReg).addReg(MaskReg);
5013 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005014 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005015 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005016 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5017 BB->addSuccessor(loop2MBB);
5018 BB->addSuccessor(midMBB);
5019
5020 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005021 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5022 .addReg(TmpDestReg).addReg(MaskReg);
5023 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5024 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5025 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005026 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005027 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005028 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005029 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005030 BB->addSuccessor(loop1MBB);
5031 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005032
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005033 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005034 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005035 .addReg(PPC::R0).addReg(PtrReg);
5036 BB->addSuccessor(exitMBB);
5037
5038 // exitMBB:
5039 // ...
5040 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005041 BuildMI(BB, dl, TII->get(PPC::SRW),dest).addReg(TmpReg).addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005042 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005043 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005044 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005045
Dan Gohman14152b42010-07-06 20:24:04 +00005046 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005047 return BB;
5048}
5049
Chris Lattner1a635d62006-04-14 06:01:58 +00005050//===----------------------------------------------------------------------===//
5051// Target Optimization Hooks
5052//===----------------------------------------------------------------------===//
5053
Duncan Sands25cf2272008-11-24 14:53:14 +00005054SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5055 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005056 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005057 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005058 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005059 switch (N->getOpcode()) {
5060 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005061 case PPCISD::SHL:
5062 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005063 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005064 return N->getOperand(0);
5065 }
5066 break;
5067 case PPCISD::SRL:
5068 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005069 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005070 return N->getOperand(0);
5071 }
5072 break;
5073 case PPCISD::SRA:
5074 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005075 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005076 C->isAllOnesValue()) // -1 >>s V -> -1.
5077 return N->getOperand(0);
5078 }
5079 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005080
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005081 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005082 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005083 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5084 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5085 // We allow the src/dst to be either f32/f64, but the intermediate
5086 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005087 if (N->getOperand(0).getValueType() == MVT::i64 &&
5088 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005089 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005090 if (Val.getValueType() == MVT::f32) {
5091 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005092 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005093 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005094
Owen Anderson825b72b2009-08-11 20:47:22 +00005095 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005096 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005097 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005098 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005099 if (N->getValueType(0) == MVT::f32) {
5100 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005101 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005102 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005103 }
5104 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005105 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005106 // If the intermediate type is i32, we can avoid the load/store here
5107 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005108 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005109 }
5110 }
5111 break;
Chris Lattner51269842006-03-01 05:50:56 +00005112 case ISD::STORE:
5113 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5114 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005115 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005116 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005117 N->getOperand(1).getValueType() == MVT::i32 &&
5118 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005119 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005120 if (Val.getValueType() == MVT::f32) {
5121 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005122 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005123 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005124 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005125 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005126
Owen Anderson825b72b2009-08-11 20:47:22 +00005127 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005128 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005129 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005130 return Val;
5131 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005132
Chris Lattnerd9989382006-07-10 20:56:58 +00005133 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005134 if (cast<StoreSDNode>(N)->isUnindexed() &&
5135 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005136 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005137 (N->getOperand(1).getValueType() == MVT::i32 ||
5138 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005139 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005140 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005141 if (BSwapOp.getValueType() == MVT::i16)
5142 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005143
Dan Gohmanc76909a2009-09-25 20:36:54 +00005144 SDValue Ops[] = {
5145 N->getOperand(0), BSwapOp, N->getOperand(2),
5146 DAG.getValueType(N->getOperand(1).getValueType())
5147 };
5148 return
5149 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5150 Ops, array_lengthof(Ops),
5151 cast<StoreSDNode>(N)->getMemoryVT(),
5152 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005153 }
5154 break;
5155 case ISD::BSWAP:
5156 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005157 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005158 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005159 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005160 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005161 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005162 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005163 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005164 LD->getChain(), // Chain
5165 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005166 DAG.getValueType(N->getValueType(0)) // VT
5167 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005168 SDValue BSLoad =
5169 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5170 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5171 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005172
Scott Michelfdc40a02009-02-17 22:15:04 +00005173 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005174 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005175 if (N->getValueType(0) == MVT::i16)
5176 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005177
Chris Lattnerd9989382006-07-10 20:56:58 +00005178 // First, combine the bswap away. This makes the value produced by the
5179 // load dead.
5180 DCI.CombineTo(N, ResVal);
5181
5182 // Next, combine the load away, we give it a bogus result value but a real
5183 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005184 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005185
Chris Lattnerd9989382006-07-10 20:56:58 +00005186 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005187 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005188 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005189
Chris Lattner51269842006-03-01 05:50:56 +00005190 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005191 case PPCISD::VCMP: {
5192 // If a VCMPo node already exists with exactly the same operands as this
5193 // node, use its result instead of this node (VCMPo computes both a CR6 and
5194 // a normal output).
5195 //
5196 if (!N->getOperand(0).hasOneUse() &&
5197 !N->getOperand(1).hasOneUse() &&
5198 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005199
Chris Lattner4468c222006-03-31 06:02:07 +00005200 // Scan all of the users of the LHS, looking for VCMPo's that match.
5201 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005202
Gabor Greifba36cb52008-08-28 21:40:38 +00005203 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005204 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5205 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005206 if (UI->getOpcode() == PPCISD::VCMPo &&
5207 UI->getOperand(1) == N->getOperand(1) &&
5208 UI->getOperand(2) == N->getOperand(2) &&
5209 UI->getOperand(0) == N->getOperand(0)) {
5210 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005211 break;
5212 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005213
Chris Lattner00901202006-04-18 18:28:22 +00005214 // If there is no VCMPo node, or if the flag value has a single use, don't
5215 // transform this.
5216 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5217 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005218
5219 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005220 // chain, this transformation is more complex. Note that multiple things
5221 // could use the value result, which we should ignore.
5222 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005223 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005224 FlagUser == 0; ++UI) {
5225 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005226 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005227 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005228 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005229 FlagUser = User;
5230 break;
5231 }
5232 }
5233 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005234
Chris Lattner00901202006-04-18 18:28:22 +00005235 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5236 // give up for right now.
5237 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005238 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005239 }
5240 break;
5241 }
Chris Lattner90564f22006-04-18 17:59:36 +00005242 case ISD::BR_CC: {
5243 // If this is a branch on an altivec predicate comparison, lower this so
5244 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5245 // lowering is done pre-legalize, because the legalizer lowers the predicate
5246 // compare down to code that is difficult to reassemble.
5247 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005248 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005249 int CompareOpc;
5250 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005251
Chris Lattner90564f22006-04-18 17:59:36 +00005252 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5253 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5254 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5255 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005256
Chris Lattner90564f22006-04-18 17:59:36 +00005257 // If this is a comparison against something other than 0/1, then we know
5258 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005259 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005260 if (Val != 0 && Val != 1) {
5261 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5262 return N->getOperand(0);
5263 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005264 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005265 N->getOperand(0), N->getOperand(4));
5266 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005267
Chris Lattner90564f22006-04-18 17:59:36 +00005268 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005269
Chris Lattner90564f22006-04-18 17:59:36 +00005270 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005271 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005272 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005273 LHS.getOperand(2), // LHS of compare
5274 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005275 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005276 };
Chris Lattner90564f22006-04-18 17:59:36 +00005277 VTs.push_back(LHS.getOperand(2).getValueType());
Owen Anderson825b72b2009-08-11 20:47:22 +00005278 VTs.push_back(MVT::Flag);
Dale Johannesen3484c092009-02-05 22:07:54 +00005279 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005280
Chris Lattner90564f22006-04-18 17:59:36 +00005281 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005282 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005283 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005284 default: // Can't happen, don't crash on invalid number though.
5285 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005286 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005287 break;
5288 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005289 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005290 break;
5291 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005292 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005293 break;
5294 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005295 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005296 break;
5297 }
5298
Owen Anderson825b72b2009-08-11 20:47:22 +00005299 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5300 DAG.getConstant(CompOpc, MVT::i32),
5301 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005302 N->getOperand(4), CompNode.getValue(1));
5303 }
5304 break;
5305 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005306 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005307
Dan Gohman475871a2008-07-27 21:46:04 +00005308 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005309}
5310
Chris Lattner1a635d62006-04-14 06:01:58 +00005311//===----------------------------------------------------------------------===//
5312// Inline Assembly Support
5313//===----------------------------------------------------------------------===//
5314
Dan Gohman475871a2008-07-27 21:46:04 +00005315void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005316 const APInt &Mask,
Scott Michelfdc40a02009-02-17 22:15:04 +00005317 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005318 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005319 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005320 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005321 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005322 switch (Op.getOpcode()) {
5323 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005324 case PPCISD::LBRX: {
5325 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005326 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005327 KnownZero = 0xFFFF0000;
5328 break;
5329 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005330 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005331 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005332 default: break;
5333 case Intrinsic::ppc_altivec_vcmpbfp_p:
5334 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5335 case Intrinsic::ppc_altivec_vcmpequb_p:
5336 case Intrinsic::ppc_altivec_vcmpequh_p:
5337 case Intrinsic::ppc_altivec_vcmpequw_p:
5338 case Intrinsic::ppc_altivec_vcmpgefp_p:
5339 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5340 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5341 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5342 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5343 case Intrinsic::ppc_altivec_vcmpgtub_p:
5344 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5345 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5346 KnownZero = ~1U; // All bits but the low one are known to be zero.
5347 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005348 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005349 }
5350 }
5351}
5352
5353
Chris Lattner4234f572007-03-25 02:14:49 +00005354/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005355/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005356PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005357PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5358 if (Constraint.size() == 1) {
5359 switch (Constraint[0]) {
5360 default: break;
5361 case 'b':
5362 case 'r':
5363 case 'f':
5364 case 'v':
5365 case 'y':
5366 return C_RegisterClass;
5367 }
5368 }
5369 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005370}
5371
John Thompson44ab89e2010-10-29 17:29:13 +00005372/// Examine constraint type and operand type and determine a weight value.
5373/// This object must already have been set up with the operand type
5374/// and the current alternative constraint selected.
5375TargetLowering::ConstraintWeight
5376PPCTargetLowering::getSingleConstraintMatchWeight(
5377 AsmOperandInfo &info, const char *constraint) const {
5378 ConstraintWeight weight = CW_Invalid;
5379 Value *CallOperandVal = info.CallOperandVal;
5380 // If we don't have a value, we can't do a match,
5381 // but allow it at the lowest weight.
5382 if (CallOperandVal == NULL)
5383 return CW_Default;
5384 const Type *type = CallOperandVal->getType();
5385 // Look at the constraint type.
5386 switch (*constraint) {
5387 default:
5388 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5389 break;
5390 case 'b':
5391 if (type->isIntegerTy())
5392 weight = CW_Register;
5393 break;
5394 case 'f':
5395 if (type->isFloatTy())
5396 weight = CW_Register;
5397 break;
5398 case 'd':
5399 if (type->isDoubleTy())
5400 weight = CW_Register;
5401 break;
5402 case 'v':
5403 if (type->isVectorTy())
5404 weight = CW_Register;
5405 break;
5406 case 'y':
5407 weight = CW_Register;
5408 break;
5409 }
5410 return weight;
5411}
5412
Scott Michelfdc40a02009-02-17 22:15:04 +00005413std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005414PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005415 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005416 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005417 // GCC RS6000 Constraint Letters
5418 switch (Constraint[0]) {
5419 case 'b': // R1-R31
5420 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005421 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Chris Lattner331d1bc2006-11-02 01:44:04 +00005422 return std::make_pair(0U, PPC::G8RCRegisterClass);
5423 return std::make_pair(0U, PPC::GPRCRegisterClass);
5424 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005425 if (VT == MVT::f32)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005426 return std::make_pair(0U, PPC::F4RCRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00005427 else if (VT == MVT::f64)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005428 return std::make_pair(0U, PPC::F8RCRegisterClass);
5429 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005430 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00005431 return std::make_pair(0U, PPC::VRRCRegisterClass);
5432 case 'y': // crrc
5433 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005434 }
5435 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005436
Chris Lattner331d1bc2006-11-02 01:44:04 +00005437 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005438}
Chris Lattner763317d2006-02-07 00:47:13 +00005439
Chris Lattner331d1bc2006-11-02 01:44:04 +00005440
Chris Lattner48884cd2007-08-25 00:47:38 +00005441/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00005442/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00005443void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, char Letter,
5444 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005445 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005446 SDValue Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00005447 switch (Letter) {
5448 default: break;
5449 case 'I':
5450 case 'J':
5451 case 'K':
5452 case 'L':
5453 case 'M':
5454 case 'N':
5455 case 'O':
5456 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005457 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005458 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005459 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005460 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005461 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005462 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005463 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005464 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005465 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005466 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5467 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005468 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005469 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005470 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005471 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005472 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005473 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005474 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005475 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005476 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005477 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005478 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005479 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005480 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005481 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005482 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005483 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005484 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005485 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005486 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005487 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005488 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005489 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005490 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005491 }
5492 break;
5493 }
5494 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005495
Gabor Greifba36cb52008-08-28 21:40:38 +00005496 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005497 Ops.push_back(Result);
5498 return;
5499 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005500
Chris Lattner763317d2006-02-07 00:47:13 +00005501 // Handle standard constraint letters.
Dale Johannesen1784d162010-06-25 21:55:36 +00005502 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005503}
Evan Chengc4c62572006-03-13 23:20:37 +00005504
Chris Lattnerc9addb72007-03-30 23:15:24 +00005505// isLegalAddressingMode - Return true if the addressing mode represented
5506// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005507bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005508 const Type *Ty) const {
5509 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005510
Chris Lattnerc9addb72007-03-30 23:15:24 +00005511 // PPC allows a sign-extended 16-bit immediate field.
5512 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5513 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005514
Chris Lattnerc9addb72007-03-30 23:15:24 +00005515 // No global is ever allowed as a base.
5516 if (AM.BaseGV)
5517 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005518
5519 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005520 switch (AM.Scale) {
5521 case 0: // "r+i" or just "i", depending on HasBaseReg.
5522 break;
5523 case 1:
5524 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5525 return false;
5526 // Otherwise we have r+r or r+i.
5527 break;
5528 case 2:
5529 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5530 return false;
5531 // Allow 2*r as r+r.
5532 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005533 default:
5534 // No other scales are supported.
5535 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005536 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005537
Chris Lattnerc9addb72007-03-30 23:15:24 +00005538 return true;
5539}
5540
Evan Chengc4c62572006-03-13 23:20:37 +00005541/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005542/// as the offset of the target addressing mode for load / store of the
5543/// given type.
5544bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005545 // PPC allows a sign-extended 16-bit immediate field.
5546 return (V > -(1 << 16) && V < (1 << 16)-1);
5547}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005548
5549bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005550 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005551}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005552
Dan Gohmand858e902010-04-17 15:26:15 +00005553SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5554 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00005555 MachineFunction &MF = DAG.getMachineFunction();
5556 MachineFrameInfo *MFI = MF.getFrameInfo();
5557 MFI->setReturnAddressIsTaken(true);
5558
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005559 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005560 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005561
Dale Johannesen08673d22010-05-03 22:59:34 +00005562 // Make sure the function does not optimize away the store of the RA to
5563 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00005564 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00005565 FuncInfo->setLRStoreRequired();
5566 bool isPPC64 = PPCSubTarget.isPPC64();
5567 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5568
5569 if (Depth > 0) {
5570 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5571 SDValue Offset =
5572
5573 DAG.getConstant(PPCFrameInfo::getReturnSaveOffset(isPPC64, isDarwinABI),
5574 isPPC64? MVT::i64 : MVT::i32);
5575 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5576 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5577 FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005578 MachinePointerInfo(), false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005579 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00005580
Chris Lattner3fc027d2007-12-08 06:59:59 +00005581 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005582 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00005583 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005584 RetAddrFI, MachinePointerInfo(), false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005585}
5586
Dan Gohmand858e902010-04-17 15:26:15 +00005587SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5588 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00005589 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005590 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005591
Owen Andersone50ed302009-08-10 22:56:29 +00005592 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005593 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005594
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005595 MachineFunction &MF = DAG.getMachineFunction();
5596 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00005597 MFI->setFrameAddressIsTaken(true);
5598 bool is31 = (DisableFramePointerElim(MF) || MFI->hasVarSizedObjects()) &&
5599 MFI->getStackSize() &&
5600 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5601 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5602 (is31 ? PPC::R31 : PPC::R1);
5603 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5604 PtrVT);
5605 while (Depth--)
5606 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005607 FrameAddr, MachinePointerInfo(), false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005608 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005609}
Dan Gohman54aeea32008-10-21 03:41:46 +00005610
5611bool
5612PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5613 // The PowerPC target isn't yet aware of offsets.
5614 return false;
5615}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005616
Evan Cheng42642d02010-04-01 20:10:42 +00005617/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00005618/// and store operations as a result of memset, memcpy, and memmove
5619/// lowering. If DstAlign is zero that means it's safe to destination
5620/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5621/// means there isn't a need to check it against alignment requirement,
5622/// probably because the source does not need to be loaded. If
5623/// 'NonScalarIntSafe' is true, that means it's safe to return a
5624/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00005625/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5626/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00005627/// It returns EVT::Other if the type should be determined using generic
5628/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00005629EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5630 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00005631 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00005632 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00005633 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00005634 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005635 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005636 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005637 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005638 }
5639}