blob: c1120d4f35005a7fcbef57ef9b1ff6322f8cfe38 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000017#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000028#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000029#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000030#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000031#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000032#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000033#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000034#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Jay Foad8d730fb2009-05-11 19:38:09 +000038#include "llvm/DerivedTypes.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000039using namespace llvm;
40
Duncan Sands1e96bab2010-11-04 10:49:57 +000041static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000042 CCValAssign::LocInfo &LocInfo,
43 ISD::ArgFlagsTy &ArgFlags,
44 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000045static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000046 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000047 CCValAssign::LocInfo &LocInfo,
48 ISD::ArgFlagsTy &ArgFlags,
49 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000050static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000051 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000052 CCValAssign::LocInfo &LocInfo,
53 ISD::ArgFlagsTy &ArgFlags,
54 CCState &State);
55
Scott Michelfdc40a02009-02-17 22:15:04 +000056static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000057cl::desc("enable preincrement load/store generation on PPC (experimental)"),
58 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000059
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000069
Nate Begeman405e3ec2005-10-21 00:02:42 +000070 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000071
Chris Lattnerd145a612005-09-27 22:18:25 +000072 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000073 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000075
Chris Lattner749dc722010-10-10 18:34:00 +000076 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
77 // arguments are at least 4/8 bytes aligned.
78 setMinStackArgumentAlignment(TM.getSubtarget<PPCSubtarget>().isPPC64() ? 8:4);
79
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +000081 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
82 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
83 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000084
Evan Chengc5484282006-10-04 00:56:09 +000085 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000086 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
87 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000088
Owen Anderson825b72b2009-08-11 20:47:22 +000089 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000090
Chris Lattner94e509c2006-11-10 23:58:45 +000091 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
94 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000102
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000103 // This is used in the ppcf128->int sequence. Note it has different semantics
104 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000106
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000107 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000108 setOperationAction(ISD::SREM, MVT::i32, Expand);
109 setOperationAction(ISD::UREM, MVT::i32, Expand);
110 setOperationAction(ISD::SREM, MVT::i64, Expand);
111 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000112
113 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
115 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
116 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
117 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
118 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
119 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
120 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
121 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000122
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000123 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setOperationAction(ISD::FSIN , MVT::f64, Expand);
125 setOperationAction(ISD::FCOS , MVT::f64, Expand);
126 setOperationAction(ISD::FREM , MVT::f64, Expand);
127 setOperationAction(ISD::FPOW , MVT::f64, Expand);
128 setOperationAction(ISD::FSIN , MVT::f32, Expand);
129 setOperationAction(ISD::FCOS , MVT::f32, Expand);
130 setOperationAction(ISD::FREM , MVT::f32, Expand);
131 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000132
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000134
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000135 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000136 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
138 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000139 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000140
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
142 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000143
Nate Begemand88fc032006-01-14 03:14:10 +0000144 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
146 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
147 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
148 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
149 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
150 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Nate Begeman35ef9132006-01-11 21:21:00 +0000152 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
154 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000155
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000156 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 setOperationAction(ISD::SELECT, MVT::i32, Expand);
158 setOperationAction(ISD::SELECT, MVT::i64, Expand);
159 setOperationAction(ISD::SELECT, MVT::f32, Expand);
160 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000161
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000162 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
164 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000165
Nate Begeman750ac1b2006-02-01 07:19:44 +0000166 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000168
Nate Begeman81e80972006-03-17 01:40:33 +0000169 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000171
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000173
Chris Lattnerf7605322005-08-31 21:09:52 +0000174 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000176
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000177 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
179 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000180
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
182 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
183 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
184 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000185
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000186 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000188
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
190 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
191 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
192 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000193
194
195 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000196 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
198 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000199 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
201 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
202 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
203 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000204 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
206 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000207
Nate Begeman1db3c922008-08-11 17:36:31 +0000208 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000210
211 // TRAMPOLINE is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000213
Nate Begemanacc398c2006-01-25 18:21:52 +0000214 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000216
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000217 // VAARG is custom lowered with the 32-bit SVR4 ABI.
218 if ( TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
219 && !TM.getSubtarget<PPCSubtarget>().isPPC64())
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Nicolas Geoffray01119992007-04-03 13:59:52 +0000221 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000223
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000224 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
226 setOperationAction(ISD::VAEND , MVT::Other, Expand);
227 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
228 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
229 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
230 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000231
Chris Lattner6d92cad2006-03-26 10:06:40 +0000232 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000234
Dale Johannesen53e4e442008-11-07 22:54:33 +0000235 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
237 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
238 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
239 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
240 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
241 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
242 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
243 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
244 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
245 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
246 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
247 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000248
Chris Lattnera7a58542006-06-16 17:34:12 +0000249 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000250 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
252 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
253 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
254 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000255 // This is just the low 32 bits of a (signed) fp->i64 conversion.
256 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000258
Chris Lattner7fbcef72006-03-24 07:53:47 +0000259 // FIXME: disable this lowered code. This generates 64-bit register values,
260 // and we don't model the fact that the top part is clobbered by calls. We
261 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000263 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000264 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000266 }
267
Chris Lattnera7a58542006-06-16 17:34:12 +0000268 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000269 // 64-bit PowerPC implementations can support i64 types directly
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000271 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000273 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
275 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
276 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000277 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000278 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
280 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
281 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000282 }
Evan Chengd30bf012006-03-01 01:11:20 +0000283
Nate Begeman425a9692005-11-29 08:17:20 +0000284 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000285 // First set operation action for all vector types to expand. Then we
286 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
288 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
289 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000290
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000291 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000292 setOperationAction(ISD::ADD , VT, Legal);
293 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000294
Chris Lattner7ff7e672006-04-04 17:25:31 +0000295 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000296 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000298
299 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000300 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000302 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000304 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000306 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000308 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000310 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000312
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000313 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000314 setOperationAction(ISD::MUL , VT, Expand);
315 setOperationAction(ISD::SDIV, VT, Expand);
316 setOperationAction(ISD::SREM, VT, Expand);
317 setOperationAction(ISD::UDIV, VT, Expand);
318 setOperationAction(ISD::UREM, VT, Expand);
319 setOperationAction(ISD::FDIV, VT, Expand);
320 setOperationAction(ISD::FNEG, VT, Expand);
321 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
322 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
323 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
324 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
325 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
326 setOperationAction(ISD::UDIVREM, VT, Expand);
327 setOperationAction(ISD::SDIVREM, VT, Expand);
328 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
329 setOperationAction(ISD::FPOW, VT, Expand);
330 setOperationAction(ISD::CTPOP, VT, Expand);
331 setOperationAction(ISD::CTLZ, VT, Expand);
332 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000333 }
334
Chris Lattner7ff7e672006-04-04 17:25:31 +0000335 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
336 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000338
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 setOperationAction(ISD::AND , MVT::v4i32, Legal);
340 setOperationAction(ISD::OR , MVT::v4i32, Legal);
341 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
342 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
343 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
344 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000345
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
347 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
348 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
349 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000350
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
352 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
353 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
354 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000355
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
357 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000358
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
360 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
361 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
362 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000363 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000364
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setShiftAmountType(MVT::i32);
Duncan Sands03228082008-11-23 15:47:28 +0000366 setBooleanContents(ZeroOrOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000367
Jim Laskey2ad9f172007-02-22 14:56:36 +0000368 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000369 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000370 setExceptionPointerRegister(PPC::X3);
371 setExceptionSelectorRegister(PPC::X4);
372 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000373 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000374 setExceptionPointerRegister(PPC::R3);
375 setExceptionSelectorRegister(PPC::R4);
376 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000377
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000378 // We have target-specific dag combine patterns for the following nodes:
379 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000380 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000381 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000382 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000383
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000384 // Darwin long double math library functions have $LDBL128 appended.
385 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000386 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000387 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
388 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000389 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
390 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000391 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
392 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
393 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
394 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
395 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000396 }
397
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000398 computeRegisterProperties();
399}
400
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000401/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
402/// function arguments in the caller parameter area.
403unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000404 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000405 // Darwin passes everything on 4 byte boundary.
406 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
407 return 4;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000408 // FIXME SVR4 TBD
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000409 return 4;
410}
411
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000412const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
413 switch (Opcode) {
414 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000415 case PPCISD::FSEL: return "PPCISD::FSEL";
416 case PPCISD::FCFID: return "PPCISD::FCFID";
417 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
418 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
419 case PPCISD::STFIWX: return "PPCISD::STFIWX";
420 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
421 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
422 case PPCISD::VPERM: return "PPCISD::VPERM";
423 case PPCISD::Hi: return "PPCISD::Hi";
424 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000425 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000426 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
427 case PPCISD::LOAD: return "PPCISD::LOAD";
428 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000429 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
430 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
431 case PPCISD::SRL: return "PPCISD::SRL";
432 case PPCISD::SRA: return "PPCISD::SRA";
433 case PPCISD::SHL: return "PPCISD::SHL";
434 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
435 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000436 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
437 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000438 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000439 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000440 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
441 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000442 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
443 case PPCISD::MFCR: return "PPCISD::MFCR";
444 case PPCISD::VCMP: return "PPCISD::VCMP";
445 case PPCISD::VCMPo: return "PPCISD::VCMPo";
446 case PPCISD::LBRX: return "PPCISD::LBRX";
447 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000448 case PPCISD::LARX: return "PPCISD::LARX";
449 case PPCISD::STCX: return "PPCISD::STCX";
450 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
451 case PPCISD::MFFS: return "PPCISD::MFFS";
452 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
453 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
454 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
455 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000456 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000457 }
458}
459
Owen Anderson825b72b2009-08-11 20:47:22 +0000460MVT::SimpleValueType PPCTargetLowering::getSetCCResultType(EVT VT) const {
461 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000462}
463
Bill Wendlingb4202b82009-07-01 18:50:55 +0000464/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000465unsigned PPCTargetLowering::getFunctionAlignment(const Function *F) const {
466 if (getTargetMachine().getSubtarget<PPCSubtarget>().isDarwin())
467 return F->hasFnAttr(Attribute::OptimizeForSize) ? 2 : 4;
468 else
469 return 2;
470}
Scott Michel5b8f82e2008-03-10 15:42:14 +0000471
Chris Lattner1a635d62006-04-14 06:01:58 +0000472//===----------------------------------------------------------------------===//
473// Node matching predicates, for use by the tblgen matching code.
474//===----------------------------------------------------------------------===//
475
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000476/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000477static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000478 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000479 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000480 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000481 // Maybe this has already been legalized into the constant pool?
482 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000483 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000484 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000485 }
486 return false;
487}
488
Chris Lattnerddb739e2006-04-06 17:23:16 +0000489/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
490/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000491static bool isConstantOrUndef(int Op, int Val) {
492 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000493}
494
495/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
496/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000497bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000498 if (!isUnary) {
499 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000500 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000501 return false;
502 } else {
503 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000504 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
505 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000506 return false;
507 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000508 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000509}
510
511/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
512/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000513bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000514 if (!isUnary) {
515 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000516 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
517 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000518 return false;
519 } else {
520 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000521 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
522 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
523 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
524 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000525 return false;
526 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000527 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000528}
529
Chris Lattnercaad1632006-04-06 22:02:42 +0000530/// isVMerge - Common function, used to match vmrg* shuffles.
531///
Nate Begeman9008ca62009-04-27 18:41:29 +0000532static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000533 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000535 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000536 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
537 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000538
Chris Lattner116cc482006-04-06 21:11:54 +0000539 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
540 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000541 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000542 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000543 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000544 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000545 return false;
546 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000547 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000548}
549
550/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
551/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000552bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
553 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000554 if (!isUnary)
555 return isVMerge(N, UnitSize, 8, 24);
556 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000557}
558
559/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
560/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000561bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
562 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000563 if (!isUnary)
564 return isVMerge(N, UnitSize, 0, 16);
565 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000566}
567
568
Chris Lattnerd0608e12006-04-06 18:26:28 +0000569/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
570/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000571int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000572 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000573 "PPC only supports shuffles by bytes!");
574
575 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
576
Chris Lattnerd0608e12006-04-06 18:26:28 +0000577 // Find the first non-undef value in the shuffle mask.
578 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000579 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000580 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000581
Chris Lattnerd0608e12006-04-06 18:26:28 +0000582 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000583
Nate Begeman9008ca62009-04-27 18:41:29 +0000584 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000585 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000586 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000587 if (ShiftAmt < i) return -1;
588 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000589
Chris Lattnerf24380e2006-04-06 22:28:36 +0000590 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000591 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000592 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000593 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000594 return -1;
595 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000596 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000597 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000598 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000599 return -1;
600 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000601 return ShiftAmt;
602}
Chris Lattneref819f82006-03-20 06:33:01 +0000603
604/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
605/// specifies a splat of a single element that is suitable for input to
606/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000607bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000608 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000609 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000610
Chris Lattner88a99ef2006-03-20 06:37:44 +0000611 // This is a splat operation if each element of the permute is the same, and
612 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000613 unsigned ElementBase = N->getMaskElt(0);
614
615 // FIXME: Handle UNDEF elements too!
616 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000617 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000618
Nate Begeman9008ca62009-04-27 18:41:29 +0000619 // Check that the indices are consecutive, in the case of a multi-byte element
620 // splatted with a v16i8 mask.
621 for (unsigned i = 1; i != EltSize; ++i)
622 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000623 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000624
Chris Lattner7ff7e672006-04-04 17:25:31 +0000625 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000626 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000627 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000628 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000629 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000630 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000631 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000632}
633
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000634/// isAllNegativeZeroVector - Returns true if all elements of build_vector
635/// are -0.0.
636bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000637 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
638
639 APInt APVal, APUndef;
640 unsigned BitSize;
641 bool HasAnyUndefs;
642
Dale Johannesen1e608812009-11-13 01:45:18 +0000643 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000644 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000645 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000646
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000647 return false;
648}
649
Chris Lattneref819f82006-03-20 06:33:01 +0000650/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
651/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000652unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000653 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
654 assert(isSplatShuffleMask(SVOp, EltSize));
655 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000656}
657
Chris Lattnere87192a2006-04-12 17:37:20 +0000658/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000659/// by using a vspltis[bhw] instruction of the specified element size, return
660/// the constant being splatted. The ByteSize field indicates the number of
661/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000662SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
663 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000664
665 // If ByteSize of the splat is bigger than the element size of the
666 // build_vector, then we have a case where we are checking for a splat where
667 // multiple elements of the buildvector are folded together into a single
668 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
669 unsigned EltSize = 16/N->getNumOperands();
670 if (EltSize < ByteSize) {
671 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000672 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000673 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000674
Chris Lattner79d9a882006-04-08 07:14:26 +0000675 // See if all of the elements in the buildvector agree across.
676 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
677 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
678 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000679 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000680
Scott Michelfdc40a02009-02-17 22:15:04 +0000681
Gabor Greifba36cb52008-08-28 21:40:38 +0000682 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000683 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
684 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000685 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000686 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000687
Chris Lattner79d9a882006-04-08 07:14:26 +0000688 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
689 // either constant or undef values that are identical for each chunk. See
690 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000691
Chris Lattner79d9a882006-04-08 07:14:26 +0000692 // Check to see if all of the leading entries are either 0 or -1. If
693 // neither, then this won't fit into the immediate field.
694 bool LeadingZero = true;
695 bool LeadingOnes = true;
696 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000697 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000698
Chris Lattner79d9a882006-04-08 07:14:26 +0000699 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
700 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
701 }
702 // Finally, check the least significant entry.
703 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000704 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000705 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000706 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000707 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000708 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000709 }
710 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000711 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000712 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000713 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000714 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000715 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000716 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000717
Dan Gohman475871a2008-07-27 21:46:04 +0000718 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000719 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000720
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000721 // Check to see if this buildvec has a single non-undef value in its elements.
722 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
723 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000724 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000725 OpVal = N->getOperand(i);
726 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000727 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000728 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000729
Gabor Greifba36cb52008-08-28 21:40:38 +0000730 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000731
Eli Friedman1a8229b2009-05-24 02:03:36 +0000732 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000733 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000734 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000735 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000736 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000737 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000738 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000739 }
740
741 // If the splat value is larger than the element value, then we can never do
742 // this splat. The only case that we could fit the replicated bits into our
743 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000744 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000745
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000746 // If the element value is larger than the splat value, cut it in half and
747 // check to see if the two halves are equal. Continue doing this until we
748 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
749 while (ValSizeInBytes > ByteSize) {
750 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000751
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000752 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000753 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
754 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000755 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000756 }
757
758 // Properly sign extend the value.
759 int ShAmt = (4-ByteSize)*8;
760 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000761
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000762 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000763 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000764
Chris Lattner140a58f2006-04-08 06:46:53 +0000765 // Finally, if this value fits in a 5 bit sext field, return it
766 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000767 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000768 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000769}
770
Chris Lattner1a635d62006-04-14 06:01:58 +0000771//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000772// Addressing Mode Selection
773//===----------------------------------------------------------------------===//
774
775/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
776/// or 64-bit immediate, and if the value can be accurately represented as a
777/// sign extension from a 16-bit value. If so, this returns true and the
778/// immediate.
779static bool isIntS16Immediate(SDNode *N, short &Imm) {
780 if (N->getOpcode() != ISD::Constant)
781 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000782
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000783 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000785 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000786 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000787 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000788}
Dan Gohman475871a2008-07-27 21:46:04 +0000789static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000790 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000791}
792
793
794/// SelectAddressRegReg - Given the specified addressed, check to see if it
795/// can be represented as an indexed [r+r] operation. Returns false if it
796/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000797bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
798 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000799 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000800 short imm = 0;
801 if (N.getOpcode() == ISD::ADD) {
802 if (isIntS16Immediate(N.getOperand(1), imm))
803 return false; // r+i
804 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
805 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000806
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000807 Base = N.getOperand(0);
808 Index = N.getOperand(1);
809 return true;
810 } else if (N.getOpcode() == ISD::OR) {
811 if (isIntS16Immediate(N.getOperand(1), imm))
812 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000813
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000814 // If this is an or of disjoint bitfields, we can codegen this as an add
815 // (for better address arithmetic) if the LHS and RHS of the OR are provably
816 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000817 APInt LHSKnownZero, LHSKnownOne;
818 APInt RHSKnownZero, RHSKnownOne;
819 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000820 APInt::getAllOnesValue(N.getOperand(0)
821 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000822 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000823
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000824 if (LHSKnownZero.getBoolValue()) {
825 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000826 APInt::getAllOnesValue(N.getOperand(1)
827 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000828 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000829 // If all of the bits are known zero on the LHS or RHS, the add won't
830 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000831 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000832 Base = N.getOperand(0);
833 Index = N.getOperand(1);
834 return true;
835 }
836 }
837 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000838
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000839 return false;
840}
841
842/// Returns true if the address N can be represented by a base register plus
843/// a signed 16-bit displacement [r+imm], and if it is not better
844/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000845bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000846 SDValue &Base,
847 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000848 // FIXME dl should come from parent load or store, not from address
849 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000850 // If this can be more profitably realized as r+r, fail.
851 if (SelectAddressRegReg(N, Disp, Base, DAG))
852 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000853
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000854 if (N.getOpcode() == ISD::ADD) {
855 short imm = 0;
856 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000857 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000858 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
859 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
860 } else {
861 Base = N.getOperand(0);
862 }
863 return true; // [r+i]
864 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
865 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000866 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000867 && "Cannot handle constant offsets yet!");
868 Disp = N.getOperand(1).getOperand(0); // The global address.
869 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
870 Disp.getOpcode() == ISD::TargetConstantPool ||
871 Disp.getOpcode() == ISD::TargetJumpTable);
872 Base = N.getOperand(0);
873 return true; // [&g+r]
874 }
875 } else if (N.getOpcode() == ISD::OR) {
876 short imm = 0;
877 if (isIntS16Immediate(N.getOperand(1), imm)) {
878 // If this is an or of disjoint bitfields, we can codegen this as an add
879 // (for better address arithmetic) if the LHS and RHS of the OR are
880 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000881 APInt LHSKnownZero, LHSKnownOne;
882 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000883 APInt::getAllOnesValue(N.getOperand(0)
884 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000885 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000886
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000887 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000888 // If all of the bits are known zero on the LHS or RHS, the add won't
889 // carry.
890 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000891 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000892 return true;
893 }
894 }
895 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
896 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000897
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000898 // If this address fits entirely in a 16-bit sext immediate field, codegen
899 // this as "d, 0"
900 short Imm;
901 if (isIntS16Immediate(CN, Imm)) {
902 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
903 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
904 return true;
905 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000906
907 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000909 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
910 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000911
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000912 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000914
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
916 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000917 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000918 return true;
919 }
920 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000921
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000922 Disp = DAG.getTargetConstant(0, getPointerTy());
923 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
924 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
925 else
926 Base = N;
927 return true; // [r+0]
928}
929
930/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
931/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000932bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
933 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000934 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000935 // Check to see if we can easily represent this as an [r+r] address. This
936 // will fail if it thinks that the address is more profitably represented as
937 // reg+imm, e.g. where imm = 0.
938 if (SelectAddressRegReg(N, Base, Index, DAG))
939 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000940
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000941 // If the operand is an addition, always emit this as [r+r], since this is
942 // better (for code size, and execution, as the memop does the add for free)
943 // than emitting an explicit add.
944 if (N.getOpcode() == ISD::ADD) {
945 Base = N.getOperand(0);
946 Index = N.getOperand(1);
947 return true;
948 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000949
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000950 // Otherwise, do it the hard way, using R0 as the base register.
951 Base = DAG.getRegister(PPC::R0, N.getValueType());
952 Index = N;
953 return true;
954}
955
956/// SelectAddressRegImmShift - Returns true if the address N can be
957/// represented by a base register plus a signed 14-bit displacement
958/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000959bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
960 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000961 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000962 // FIXME dl should come from the parent load or store, not the address
963 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000964 // If this can be more profitably realized as r+r, fail.
965 if (SelectAddressRegReg(N, Disp, Base, DAG))
966 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000967
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000968 if (N.getOpcode() == ISD::ADD) {
969 short imm = 0;
970 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000972 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
973 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
974 } else {
975 Base = N.getOperand(0);
976 }
977 return true; // [r+i]
978 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
979 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000980 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000981 && "Cannot handle constant offsets yet!");
982 Disp = N.getOperand(1).getOperand(0); // The global address.
983 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
984 Disp.getOpcode() == ISD::TargetConstantPool ||
985 Disp.getOpcode() == ISD::TargetJumpTable);
986 Base = N.getOperand(0);
987 return true; // [&g+r]
988 }
989 } else if (N.getOpcode() == ISD::OR) {
990 short imm = 0;
991 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
992 // If this is an or of disjoint bitfields, we can codegen this as an add
993 // (for better address arithmetic) if the LHS and RHS of the OR are
994 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000995 APInt LHSKnownZero, LHSKnownOne;
996 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000997 APInt::getAllOnesValue(N.getOperand(0)
998 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000999 LHSKnownZero, LHSKnownOne);
1000 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001001 // If all of the bits are known zero on the LHS or RHS, the add won't
1002 // carry.
1003 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001004 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001005 return true;
1006 }
1007 }
1008 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001009 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001010 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001011 // If this address fits entirely in a 14-bit sext immediate field, codegen
1012 // this as "d, 0"
1013 short Imm;
1014 if (isIntS16Immediate(CN, Imm)) {
1015 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
1016 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
1017 return true;
1018 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001019
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001020 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001022 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1023 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001024
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001025 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001026 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1027 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1028 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001029 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001030 return true;
1031 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001032 }
1033 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001034
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001035 Disp = DAG.getTargetConstant(0, getPointerTy());
1036 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1037 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1038 else
1039 Base = N;
1040 return true; // [r+0]
1041}
1042
1043
1044/// getPreIndexedAddressParts - returns true by value, base pointer and
1045/// offset pointer and addressing mode by reference if the node's address
1046/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001047bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1048 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001049 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001050 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001051 // Disabled by default for now.
1052 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001053
Dan Gohman475871a2008-07-27 21:46:04 +00001054 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001055 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001056 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1057 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001058 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001059
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001060 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001061 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001062 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001063 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001064 } else
1065 return false;
1066
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001067 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001068 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001069 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001070
Chris Lattner0851b4f2006-11-15 19:55:13 +00001071 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001072
Chris Lattner0851b4f2006-11-15 19:55:13 +00001073 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001074 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001075 // reg + imm
1076 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1077 return false;
1078 } else {
1079 // reg + imm * 4.
1080 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1081 return false;
1082 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001083
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001084 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001085 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1086 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001087 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001088 LD->getExtensionType() == ISD::SEXTLOAD &&
1089 isa<ConstantSDNode>(Offset))
1090 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001091 }
1092
Chris Lattner4eab7142006-11-10 02:08:47 +00001093 AM = ISD::PRE_INC;
1094 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001095}
1096
1097//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001098// LowerOperation implementation
1099//===----------------------------------------------------------------------===//
1100
Scott Michelfdc40a02009-02-17 22:15:04 +00001101SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001102 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001103 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001104 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001105 const Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +00001106 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1107 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001108 // FIXME there isn't really any debug info here
1109 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00001110
1111 const TargetMachine &TM = DAG.getTarget();
Scott Michelfdc40a02009-02-17 22:15:04 +00001112
Dale Johannesende064702009-02-06 21:50:26 +00001113 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, CPI, Zero);
1114 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, CPI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001115
Chris Lattner1a635d62006-04-14 06:01:58 +00001116 // If this is a non-darwin platform, we don't support non-static relo models
1117 // yet.
1118 if (TM.getRelocationModel() == Reloc::Static ||
1119 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1120 // Generate non-pic code that has direct accesses to the constant pool.
1121 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesende064702009-02-06 21:50:26 +00001122 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001123 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001124
Chris Lattner35d86fe2006-07-26 21:12:04 +00001125 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001126 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesende064702009-02-06 21:50:26 +00001127 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001128 DAG.getNode(PPCISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001129 DebugLoc(), PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001130 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001131
Dale Johannesende064702009-02-06 21:50:26 +00001132 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001133 return Lo;
1134}
1135
Dan Gohmand858e902010-04-17 15:26:15 +00001136SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001137 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001138 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001139 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1140 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001141 // FIXME there isn't really any debug loc here
1142 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001143
Nate Begeman37efe672006-04-22 18:53:45 +00001144 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001145
Dale Johannesende064702009-02-06 21:50:26 +00001146 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, JTI, Zero);
1147 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, JTI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001148
Nate Begeman37efe672006-04-22 18:53:45 +00001149 // If this is a non-darwin platform, we don't support non-static relo models
1150 // yet.
1151 if (TM.getRelocationModel() == Reloc::Static ||
1152 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1153 // Generate non-pic code that has direct accesses to the constant pool.
1154 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesende064702009-02-06 21:50:26 +00001155 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001156 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001157
Chris Lattner35d86fe2006-07-26 21:12:04 +00001158 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001159 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesende064702009-02-06 21:50:26 +00001160 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001161 DAG.getNode(PPCISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001162 DebugLoc(), PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001163 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001164
Dale Johannesende064702009-02-06 21:50:26 +00001165 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001166 return Lo;
1167}
1168
Scott Michelfdc40a02009-02-17 22:15:04 +00001169SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001170 SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00001171 llvm_unreachable("TLS not implemented for PPC.");
Dan Gohman475871a2008-07-27 21:46:04 +00001172 return SDValue(); // Not reached
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001173}
1174
Dan Gohmand858e902010-04-17 15:26:15 +00001175SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1176 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001177 EVT PtrVT = Op.getValueType();
1178 DebugLoc DL = Op.getDebugLoc();
1179
Dan Gohman46510a72010-04-15 01:51:59 +00001180 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00001181 SDValue TgtBA = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001182 SDValue Zero = DAG.getConstant(0, PtrVT);
1183 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, TgtBA, Zero);
1184 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, TgtBA, Zero);
1185
1186 // If this is a non-darwin platform, we don't support non-static relo models
1187 // yet.
1188 const TargetMachine &TM = DAG.getTarget();
1189 if (TM.getRelocationModel() == Reloc::Static ||
1190 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1191 // Generate non-pic code that has direct accesses to globals.
1192 // The address of the global is just (hi(&g)+lo(&g)).
1193 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1194 }
1195
1196 if (TM.getRelocationModel() == Reloc::PIC_) {
1197 // With PIC, the first instruction is actually "GR+hi(&G)".
1198 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1199 DAG.getNode(PPCISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001200 DebugLoc(), PtrVT), Hi);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001201 }
1202
1203 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1204}
1205
Scott Michelfdc40a02009-02-17 22:15:04 +00001206SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001207 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001208 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001209 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Dale Johannesende064702009-02-06 21:50:26 +00001210 // FIXME there isn't really any debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001211 DebugLoc dl = GSDN->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00001212 const GlobalValue *GV = GSDN->getGlobal();
1213 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, GSDN->getOffset());
1214 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001215
Chris Lattner1a635d62006-04-14 06:01:58 +00001216 const TargetMachine &TM = DAG.getTarget();
1217
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001218 // 64-bit SVR4 ABI code is always position-independent.
1219 // The actual address of the GlobalValue is stored in the TOC.
1220 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1221 return DAG.getNode(PPCISD::TOC_ENTRY, dl, MVT::i64, GA,
1222 DAG.getRegister(PPC::X2, MVT::i64));
1223 }
1224
Dale Johannesen33c960f2009-02-04 20:06:27 +00001225 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, GA, Zero);
1226 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, GA, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001227
Chris Lattner1a635d62006-04-14 06:01:58 +00001228 // If this is a non-darwin platform, we don't support non-static relo models
1229 // yet.
1230 if (TM.getRelocationModel() == Reloc::Static ||
1231 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1232 // Generate non-pic code that has direct accesses to globals.
1233 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesen33c960f2009-02-04 20:06:27 +00001234 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001235 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001236
Chris Lattner35d86fe2006-07-26 21:12:04 +00001237 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001238 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesen33c960f2009-02-04 20:06:27 +00001239 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001240 DAG.getNode(PPCISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001241 DebugLoc(), PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001242 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001243
Dale Johannesen33c960f2009-02-04 20:06:27 +00001244 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Scott Michelfdc40a02009-02-17 22:15:04 +00001245
Daniel Dunbar3be03402009-08-02 22:11:08 +00001246 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM))
Chris Lattner1a635d62006-04-14 06:01:58 +00001247 return Lo;
Scott Michelfdc40a02009-02-17 22:15:04 +00001248
Chris Lattner1a635d62006-04-14 06:01:58 +00001249 // If the global is weak or external, we have to go through the lazy
1250 // resolution stub.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001251 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Lo, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001252 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001253}
1254
Dan Gohmand858e902010-04-17 15:26:15 +00001255SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001256 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001257 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001258
Chris Lattner1a635d62006-04-14 06:01:58 +00001259 // If we're comparing for equality to zero, expose the fact that this is
1260 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1261 // fold the new nodes.
1262 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1263 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001264 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001265 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001266 if (VT.bitsLT(MVT::i32)) {
1267 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001268 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001269 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001270 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001271 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1272 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001273 DAG.getConstant(Log2b, MVT::i32));
1274 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001275 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001276 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001277 // optimized. FIXME: revisit this when we can custom lower all setcc
1278 // optimizations.
1279 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001280 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001281 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001282
Chris Lattner1a635d62006-04-14 06:01:58 +00001283 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001284 // by xor'ing the rhs with the lhs, which is faster than setting a
1285 // condition register, reading it back out, and masking the correct bit. The
1286 // normal approach here uses sub to do this instead of xor. Using xor exposes
1287 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001288 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001289 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001290 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001291 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001292 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001293 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001294 }
Dan Gohman475871a2008-07-27 21:46:04 +00001295 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001296}
1297
Dan Gohman475871a2008-07-27 21:46:04 +00001298SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001299 const PPCSubtarget &Subtarget) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00001300
Torok Edwinc23197a2009-07-14 16:55:14 +00001301 llvm_unreachable("VAARG not yet implemented for the SVR4 ABI!");
Dan Gohman475871a2008-07-27 21:46:04 +00001302 return SDValue(); // Not reached
Nicolas Geoffray01119992007-04-03 13:59:52 +00001303}
1304
Dan Gohmand858e902010-04-17 15:26:15 +00001305SDValue PPCTargetLowering::LowerTRAMPOLINE(SDValue Op,
1306 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001307 SDValue Chain = Op.getOperand(0);
1308 SDValue Trmp = Op.getOperand(1); // trampoline
1309 SDValue FPtr = Op.getOperand(2); // nested function
1310 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001311 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001312
Owen Andersone50ed302009-08-10 22:56:29 +00001313 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001314 bool isPPC64 = (PtrVT == MVT::i64);
Bill Wendling77959322008-09-17 00:30:57 +00001315 const Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001316 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1317 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001318
Scott Michelfdc40a02009-02-17 22:15:04 +00001319 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001320 TargetLowering::ArgListEntry Entry;
1321
1322 Entry.Ty = IntPtrTy;
1323 Entry.Node = Trmp; Args.push_back(Entry);
1324
1325 // TrampSize == (isPPC64 ? 48 : 40);
1326 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001327 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001328 Args.push_back(Entry);
1329
1330 Entry.Node = FPtr; Args.push_back(Entry);
1331 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001332
Bill Wendling77959322008-09-17 00:30:57 +00001333 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1334 std::pair<SDValue, SDValue> CallResult =
Owen Anderson23b9b192009-08-12 00:36:31 +00001335 LowerCallTo(Chain, Op.getValueType().getTypeForEVT(*DAG.getContext()),
Owen Andersond1474d02009-07-09 17:57:24 +00001336 false, false, false, false, 0, CallingConv::C, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001337 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001338 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001339 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001340
1341 SDValue Ops[] =
1342 { CallResult.first, CallResult.second };
1343
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00001344 return DAG.getMergeValues(Ops, 2, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001345}
1346
Dan Gohman475871a2008-07-27 21:46:04 +00001347SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001348 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001349 MachineFunction &MF = DAG.getMachineFunction();
1350 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1351
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001352 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001353
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001354 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001355 // vastart just stores the address of the VarArgsFrameIndex slot into the
1356 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001357 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001358 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001359 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001360 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1361 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001362 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001363 }
1364
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001365 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001366 // We suppose the given va_list is already allocated.
1367 //
1368 // typedef struct {
1369 // char gpr; /* index into the array of 8 GPRs
1370 // * stored in the register save area
1371 // * gpr=0 corresponds to r3,
1372 // * gpr=1 to r4, etc.
1373 // */
1374 // char fpr; /* index into the array of 8 FPRs
1375 // * stored in the register save area
1376 // * fpr=0 corresponds to f1,
1377 // * fpr=1 to f2, etc.
1378 // */
1379 // char *overflow_arg_area;
1380 // /* location on stack that holds
1381 // * the next overflow argument
1382 // */
1383 // char *reg_save_area;
1384 // /* where r3:r10 and f1:f8 (if saved)
1385 // * are stored
1386 // */
1387 // } va_list[1];
1388
1389
Dan Gohman1e93df62010-04-17 14:41:14 +00001390 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1391 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001392
Nicolas Geoffray01119992007-04-03 13:59:52 +00001393
Owen Andersone50ed302009-08-10 22:56:29 +00001394 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001395
Dan Gohman1e93df62010-04-17 14:41:14 +00001396 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1397 PtrVT);
1398 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1399 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001400
Duncan Sands83ec4b62008-06-06 12:08:01 +00001401 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001402 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001403
Duncan Sands83ec4b62008-06-06 12:08:01 +00001404 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001405 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001406
1407 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001408 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001409
Dan Gohman69de1932008-02-06 22:27:42 +00001410 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001411
Nicolas Geoffray01119992007-04-03 13:59:52 +00001412 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001413 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001414 Op.getOperand(1),
1415 MachinePointerInfo(SV),
1416 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001417 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001418 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001419 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001420
Nicolas Geoffray01119992007-04-03 13:59:52 +00001421 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001422 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001423 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1424 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001425 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001426 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001427 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001428
Nicolas Geoffray01119992007-04-03 13:59:52 +00001429 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001430 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001431 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1432 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001433 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001434 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001435 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001436
1437 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001438 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1439 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001440 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001441
Chris Lattner1a635d62006-04-14 06:01:58 +00001442}
1443
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001444#include "PPCGenCallingConv.inc"
1445
Duncan Sands1e96bab2010-11-04 10:49:57 +00001446static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001447 CCValAssign::LocInfo &LocInfo,
1448 ISD::ArgFlagsTy &ArgFlags,
1449 CCState &State) {
1450 return true;
1451}
1452
Duncan Sands1e96bab2010-11-04 10:49:57 +00001453static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001454 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001455 CCValAssign::LocInfo &LocInfo,
1456 ISD::ArgFlagsTy &ArgFlags,
1457 CCState &State) {
1458 static const unsigned ArgRegs[] = {
1459 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1460 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1461 };
1462 const unsigned NumArgRegs = array_lengthof(ArgRegs);
1463
1464 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1465
1466 // Skip one register if the first unallocated register has an even register
1467 // number and there are still argument registers available which have not been
1468 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1469 // need to skip a register if RegNum is odd.
1470 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1471 State.AllocateReg(ArgRegs[RegNum]);
1472 }
1473
1474 // Always return false here, as this function only makes sure that the first
1475 // unallocated register has an odd register number and does not actually
1476 // allocate a register for the current argument.
1477 return false;
1478}
1479
Duncan Sands1e96bab2010-11-04 10:49:57 +00001480static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001481 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001482 CCValAssign::LocInfo &LocInfo,
1483 ISD::ArgFlagsTy &ArgFlags,
1484 CCState &State) {
1485 static const unsigned ArgRegs[] = {
1486 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1487 PPC::F8
1488 };
1489
1490 const unsigned NumArgRegs = array_lengthof(ArgRegs);
1491
1492 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1493
1494 // If there is only one Floating-point register left we need to put both f64
1495 // values of a split ppc_fp128 value on the stack.
1496 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1497 State.AllocateReg(ArgRegs[RegNum]);
1498 }
1499
1500 // Always return false here, as this function only makes sure that the two f64
1501 // values a ppc_fp128 value is split into are both passed in registers or both
1502 // passed on the stack and does not actually allocate a register for the
1503 // current argument.
1504 return false;
1505}
1506
Chris Lattner9f0bc652007-02-25 05:34:32 +00001507/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001508/// on Darwin.
1509static const unsigned *GetFPR() {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001510 static const unsigned FPR[] = {
1511 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001512 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001513 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001514
Chris Lattner9f0bc652007-02-25 05:34:32 +00001515 return FPR;
1516}
1517
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001518/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1519/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001520static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001521 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001522 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001523 if (Flags.isByVal())
1524 ArgSize = Flags.getByValSize();
1525 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1526
1527 return ArgSize;
1528}
1529
Dan Gohman475871a2008-07-27 21:46:04 +00001530SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001531PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001532 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001533 const SmallVectorImpl<ISD::InputArg>
1534 &Ins,
1535 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001536 SmallVectorImpl<SDValue> &InVals)
1537 const {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001538 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001539 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1540 dl, DAG, InVals);
1541 } else {
1542 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1543 dl, DAG, InVals);
1544 }
1545}
1546
1547SDValue
1548PPCTargetLowering::LowerFormalArguments_SVR4(
1549 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001550 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001551 const SmallVectorImpl<ISD::InputArg>
1552 &Ins,
1553 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001554 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001555
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001556 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001557 // +-----------------------------------+
1558 // +--> | Back chain |
1559 // | +-----------------------------------+
1560 // | | Floating-point register save area |
1561 // | +-----------------------------------+
1562 // | | General register save area |
1563 // | +-----------------------------------+
1564 // | | CR save word |
1565 // | +-----------------------------------+
1566 // | | VRSAVE save word |
1567 // | +-----------------------------------+
1568 // | | Alignment padding |
1569 // | +-----------------------------------+
1570 // | | Vector register save area |
1571 // | +-----------------------------------+
1572 // | | Local variable space |
1573 // | +-----------------------------------+
1574 // | | Parameter list area |
1575 // | +-----------------------------------+
1576 // | | LR save word |
1577 // | +-----------------------------------+
1578 // SP--> +--- | Back chain |
1579 // +-----------------------------------+
1580 //
1581 // Specifications:
1582 // System V Application Binary Interface PowerPC Processor Supplement
1583 // AltiVec Technology Programming Interface Manual
1584
1585 MachineFunction &MF = DAG.getMachineFunction();
1586 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001587 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001588
Owen Andersone50ed302009-08-10 22:56:29 +00001589 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001590 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001591 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001592 unsigned PtrByteSize = 4;
1593
1594 // Assign locations to all of the incoming arguments.
1595 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001596 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1597 *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001598
1599 // Reserve space for the linkage area on the stack.
1600 CCInfo.AllocateStack(PPCFrameInfo::getLinkageSize(false, false), PtrByteSize);
1601
Dan Gohman98ca4f22009-08-05 01:29:28 +00001602 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001603
1604 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1605 CCValAssign &VA = ArgLocs[i];
1606
1607 // Arguments stored in registers.
1608 if (VA.isRegLoc()) {
1609 TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001610 EVT ValVT = VA.getValVT();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001611
Owen Anderson825b72b2009-08-11 20:47:22 +00001612 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001613 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001614 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001615 case MVT::i32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001616 RC = PPC::GPRCRegisterClass;
1617 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001618 case MVT::f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001619 RC = PPC::F4RCRegisterClass;
1620 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001621 case MVT::f64:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001622 RC = PPC::F8RCRegisterClass;
1623 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001624 case MVT::v16i8:
1625 case MVT::v8i16:
1626 case MVT::v4i32:
1627 case MVT::v4f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001628 RC = PPC::VRRCRegisterClass;
1629 break;
1630 }
1631
1632 // Transform the arguments stored in physical registers into virtual ones.
1633 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001634 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001635
Dan Gohman98ca4f22009-08-05 01:29:28 +00001636 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001637 } else {
1638 // Argument stored in memory.
1639 assert(VA.isMemLoc());
1640
1641 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1642 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001643 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001644
1645 // Create load nodes to retrieve arguments from the stack.
1646 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001647 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1648 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001649 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001650 }
1651 }
1652
1653 // Assign locations to all of the incoming aggregate by value arguments.
1654 // Aggregates passed by value are stored in the local variable space of the
1655 // caller's stack frame, right above the parameter list area.
1656 SmallVector<CCValAssign, 16> ByValArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001657 CCState CCByValInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001658 ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001659
1660 // Reserve stack space for the allocations in CCInfo.
1661 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1662
Dan Gohman98ca4f22009-08-05 01:29:28 +00001663 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001664
1665 // Area that is at least reserved in the caller of this function.
1666 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
1667
1668 // Set the size that is at least reserved in caller of this function. Tail
1669 // call optimized function's reserved stack space needs to be aligned so that
1670 // taking the difference between two stack areas will result in an aligned
1671 // stack.
1672 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1673
1674 MinReservedArea =
1675 std::max(MinReservedArea,
1676 PPCFrameInfo::getMinCallFrameSize(false, false));
1677
1678 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1679 getStackAlignment();
1680 unsigned AlignMask = TargetAlign-1;
1681 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1682
1683 FI->setMinReservedArea(MinReservedArea);
1684
1685 SmallVector<SDValue, 8> MemOps;
1686
1687 // If the function takes variable number of arguments, make a frame index for
1688 // the start of the first vararg value... for expansion of llvm.va_start.
1689 if (isVarArg) {
1690 static const unsigned GPArgRegs[] = {
1691 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1692 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1693 };
1694 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1695
1696 static const unsigned FPArgRegs[] = {
1697 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1698 PPC::F8
1699 };
1700 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1701
Dan Gohman1e93df62010-04-17 14:41:14 +00001702 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1703 NumGPArgRegs));
1704 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1705 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001706
1707 // Make room for NumGPArgRegs and NumFPArgRegs.
1708 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001709 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001710
Dan Gohman1e93df62010-04-17 14:41:14 +00001711 FuncInfo->setVarArgsStackOffset(
1712 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001713 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001714
Dan Gohman1e93df62010-04-17 14:41:14 +00001715 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1716 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001717
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001718 // The fixed integer arguments of a variadic function are stored to the
1719 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1720 // the result of va_next.
1721 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1722 // Get an existing live-in vreg, or add a new one.
1723 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1724 if (!VReg)
1725 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001726
Dan Gohman98ca4f22009-08-05 01:29:28 +00001727 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001728 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1729 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001730 MemOps.push_back(Store);
1731 // Increment the address by four for the next argument to store
1732 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1733 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1734 }
1735
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001736 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1737 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001738 // The double arguments are stored to the VarArgsFrameIndex
1739 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001740 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1741 // Get an existing live-in vreg, or add a new one.
1742 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1743 if (!VReg)
1744 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001745
Owen Anderson825b72b2009-08-11 20:47:22 +00001746 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001747 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1748 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001749 MemOps.push_back(Store);
1750 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001751 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001752 PtrVT);
1753 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1754 }
1755 }
1756
1757 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001758 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001759 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001760
Dan Gohman98ca4f22009-08-05 01:29:28 +00001761 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001762}
1763
1764SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001765PPCTargetLowering::LowerFormalArguments_Darwin(
1766 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001767 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001768 const SmallVectorImpl<ISD::InputArg>
1769 &Ins,
1770 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001771 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001772 // TODO: add description of PPC stack frame format, or at least some docs.
1773 //
1774 MachineFunction &MF = DAG.getMachineFunction();
1775 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001776 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001777
Owen Andersone50ed302009-08-10 22:56:29 +00001778 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001779 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001780 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001781 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001782 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001783
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001784 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001785 // Area that is at least reserved in caller of this function.
1786 unsigned MinReservedArea = ArgOffset;
1787
Chris Lattnerc91a4752006-06-26 22:48:35 +00001788 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001789 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1790 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1791 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001792 static const unsigned GPR_64[] = { // 64-bit registers.
1793 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1794 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1795 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001796
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001797 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001798
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001799 static const unsigned VR[] = {
1800 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1801 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1802 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001803
Owen Anderson718cb662007-09-07 04:06:50 +00001804 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001805 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001806 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001807
1808 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001809
Chris Lattnerc91a4752006-06-26 22:48:35 +00001810 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001811
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001812 // In 32-bit non-varargs functions, the stack space for vectors is after the
1813 // stack space for non-vectors. We do not use this space unless we have
1814 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001815 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001816 // that out...for the pathological case, compute VecArgOffset as the
1817 // start of the vector parameter area. Computing VecArgOffset is the
1818 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001819 unsigned VecArgOffset = ArgOffset;
1820 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001821 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001822 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001823 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001824 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001825 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001826
Duncan Sands276dcbd2008-03-21 09:14:45 +00001827 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001828 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001829 ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001830 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001831 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1832 VecArgOffset += ArgSize;
1833 continue;
1834 }
1835
Owen Anderson825b72b2009-08-11 20:47:22 +00001836 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001837 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001838 case MVT::i32:
1839 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001840 VecArgOffset += isPPC64 ? 8 : 4;
1841 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001842 case MVT::i64: // PPC64
1843 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001844 VecArgOffset += 8;
1845 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001846 case MVT::v4f32:
1847 case MVT::v4i32:
1848 case MVT::v8i16:
1849 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001850 // Nothing to do, we're only looking at Nonvector args here.
1851 break;
1852 }
1853 }
1854 }
1855 // We've found where the vector parameter area in memory is. Skip the
1856 // first 12 parameters; these don't use that memory.
1857 VecArgOffset = ((VecArgOffset+15)/16)*16;
1858 VecArgOffset += 12*16;
1859
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001860 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001861 // entry to a function on PPC, the arguments start after the linkage area,
1862 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001863
Dan Gohman475871a2008-07-27 21:46:04 +00001864 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001865 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001866 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001867 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001868 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00001869 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001870 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001871 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001872 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001873
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001874 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001875
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001876 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00001877 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1878 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001879 if (isVarArg || isPPC64) {
1880 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001881 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00001882 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001883 PtrByteSize);
1884 } else nAltivecParamsAtEnd++;
1885 } else
1886 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001887 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00001888 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001889 PtrByteSize);
1890
Dale Johannesen8419dd62008-03-07 20:27:40 +00001891 // FIXME the codegen can be much improved in some cases.
1892 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001893 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001894 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001895 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001896 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001897 // Objects of size 1 and 2 are right justified, everything else is
1898 // left justified. This means the memory address is adjusted forwards.
1899 if (ObjSize==1 || ObjSize==2) {
1900 CurArgOffset = CurArgOffset + (4 - ObjSize);
1901 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001902 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00001903 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001904 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001905 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001906 if (ObjSize==1 || ObjSize==2) {
1907 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001908 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001909 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001910 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001911 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001912 ObjSize==1 ? MVT::i8 : MVT::i16,
1913 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001914 MemOps.push_back(Store);
1915 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001916 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001917
1918 ArgOffset += PtrByteSize;
1919
Dale Johannesen7f96f392008-03-08 01:41:42 +00001920 continue;
1921 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001922 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1923 // Store whatever pieces of the object are in registers
1924 // to memory. ArgVal will be address of the beginning of
1925 // the object.
1926 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001927 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00001928 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001929 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001930 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001931 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1932 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001933 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001934 MemOps.push_back(Store);
1935 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001936 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001937 } else {
1938 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1939 break;
1940 }
1941 }
1942 continue;
1943 }
1944
Owen Anderson825b72b2009-08-11 20:47:22 +00001945 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001946 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001947 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001948 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001949 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001950 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001951 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001952 ++GPR_idx;
1953 } else {
1954 needsLoad = true;
1955 ArgSize = PtrByteSize;
1956 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001957 // All int arguments reserve stack space in the Darwin ABI.
1958 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001959 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001960 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001961 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00001962 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001963 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001964 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001965 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001966
Owen Anderson825b72b2009-08-11 20:47:22 +00001967 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001968 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00001969 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001970 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00001971 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001972 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00001973 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00001974 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001975 DAG.getValueType(ObjectVT));
1976
Owen Anderson825b72b2009-08-11 20:47:22 +00001977 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001978 }
1979
Chris Lattnerc91a4752006-06-26 22:48:35 +00001980 ++GPR_idx;
1981 } else {
1982 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00001983 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001984 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001985 // All int arguments reserve stack space in the Darwin ABI.
1986 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001987 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00001988
Owen Anderson825b72b2009-08-11 20:47:22 +00001989 case MVT::f32:
1990 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001991 // Every 4 bytes of argument space consumes one of the GPRs available for
1992 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001993 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001994 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001995 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001996 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001997 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001998 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001999 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002000
Owen Anderson825b72b2009-08-11 20:47:22 +00002001 if (ObjectVT == MVT::f32)
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002002 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002003 else
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002004 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2005
Dan Gohman98ca4f22009-08-05 01:29:28 +00002006 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002007 ++FPR_idx;
2008 } else {
2009 needsLoad = true;
2010 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002011
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002012 // All FP arguments reserve stack space in the Darwin ABI.
2013 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002014 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002015 case MVT::v4f32:
2016 case MVT::v4i32:
2017 case MVT::v8i16:
2018 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002019 // Note that vector arguments in registers don't reserve stack space,
2020 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002021 if (VR_idx != Num_VR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002022 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002023 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002024 if (isVarArg) {
2025 while ((ArgOffset % 16) != 0) {
2026 ArgOffset += PtrByteSize;
2027 if (GPR_idx != Num_GPR_Regs)
2028 GPR_idx++;
2029 }
2030 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002031 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002032 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002033 ++VR_idx;
2034 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002035 if (!isVarArg && !isPPC64) {
2036 // Vectors go after all the nonvectors.
2037 CurArgOffset = VecArgOffset;
2038 VecArgOffset += 16;
2039 } else {
2040 // Vectors are aligned.
2041 ArgOffset = ((ArgOffset+15)/16)*16;
2042 CurArgOffset = ArgOffset;
2043 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002044 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002045 needsLoad = true;
2046 }
2047 break;
2048 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002049
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002050 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002051 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002052 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002053 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002054 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002055 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002056 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002057 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002058 false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002059 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002060
Dan Gohman98ca4f22009-08-05 01:29:28 +00002061 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002062 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002063
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002064 // Set the size that is at least reserved in caller of this function. Tail
2065 // call optimized function's reserved stack space needs to be aligned so that
2066 // taking the difference between two stack areas will result in an aligned
2067 // stack.
2068 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2069 // Add the Altivec parameters at the end, if needed.
2070 if (nAltivecParamsAtEnd) {
2071 MinReservedArea = ((MinReservedArea+15)/16)*16;
2072 MinReservedArea += 16*nAltivecParamsAtEnd;
2073 }
2074 MinReservedArea =
2075 std::max(MinReservedArea,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002076 PPCFrameInfo::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002077 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
2078 getStackAlignment();
2079 unsigned AlignMask = TargetAlign-1;
2080 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2081 FI->setMinReservedArea(MinReservedArea);
2082
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002083 // If the function takes variable number of arguments, make a frame index for
2084 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002085 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002086 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002087
Dan Gohman1e93df62010-04-17 14:41:14 +00002088 FuncInfo->setVarArgsFrameIndex(
2089 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002090 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002091 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002092
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002093 // If this function is vararg, store any remaining integer argument regs
2094 // to their spots on the stack so that they may be loaded by deferencing the
2095 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002096 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002097 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002098
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002099 if (isPPC64)
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002100 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002101 else
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002102 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002103
Dan Gohman98ca4f22009-08-05 01:29:28 +00002104 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002105 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2106 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002107 MemOps.push_back(Store);
2108 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002109 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002110 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002111 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002112 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002113
Dale Johannesen8419dd62008-03-07 20:27:40 +00002114 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002115 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002116 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002117
Dan Gohman98ca4f22009-08-05 01:29:28 +00002118 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002119}
2120
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002121/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002122/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002123static unsigned
2124CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2125 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002126 bool isVarArg,
2127 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002128 const SmallVectorImpl<ISD::OutputArg>
2129 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002130 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002131 unsigned &nAltivecParamsAtEnd) {
2132 // Count how many bytes are to be pushed on the stack, including the linkage
2133 // area, and parameter passing area. We start with 24/48 bytes, which is
2134 // prereserved space for [SP][CR][LR][3 x unused].
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002135 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002136 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002137 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2138
2139 // Add up all the space actually used.
2140 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2141 // they all go in registers, but we must reserve stack space for them for
2142 // possible use by the caller. In varargs or 64-bit calls, parameters are
2143 // assigned stack space in order, with padding so Altivec parameters are
2144 // 16-byte aligned.
2145 nAltivecParamsAtEnd = 0;
2146 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002147 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002148 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002149 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002150 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2151 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002152 if (!isVarArg && !isPPC64) {
2153 // Non-varargs Altivec parameters go after all the non-Altivec
2154 // parameters; handle those later so we know how much padding we need.
2155 nAltivecParamsAtEnd++;
2156 continue;
2157 }
2158 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2159 NumBytes = ((NumBytes+15)/16)*16;
2160 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002161 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002162 }
2163
2164 // Allow for Altivec parameters at the end, if needed.
2165 if (nAltivecParamsAtEnd) {
2166 NumBytes = ((NumBytes+15)/16)*16;
2167 NumBytes += 16*nAltivecParamsAtEnd;
2168 }
2169
2170 // The prolog code of the callee may store up to 8 GPR argument registers to
2171 // the stack, allowing va_start to index over them in memory if its varargs.
2172 // Because we cannot tell if this is needed on the caller side, we have to
2173 // conservatively assume that it is needed. As such, make sure we have at
2174 // least enough stack space for the caller to store the 8 GPRs.
2175 NumBytes = std::max(NumBytes,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002176 PPCFrameInfo::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002177
2178 // Tail call needs the stack to be aligned.
Dan Gohman1797ed52010-02-08 20:27:50 +00002179 if (CC==CallingConv::Fast && GuaranteedTailCallOpt) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002180 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
2181 getStackAlignment();
2182 unsigned AlignMask = TargetAlign-1;
2183 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2184 }
2185
2186 return NumBytes;
2187}
2188
2189/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
2190/// adjusted to accomodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002191static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002192 unsigned ParamSize) {
2193
Dale Johannesenb60d5192009-11-24 01:09:07 +00002194 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002195
2196 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2197 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2198 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2199 // Remember only if the new adjustement is bigger.
2200 if (SPDiff < FI->getTailCallSPDelta())
2201 FI->setTailCallSPDelta(SPDiff);
2202
2203 return SPDiff;
2204}
2205
Dan Gohman98ca4f22009-08-05 01:29:28 +00002206/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2207/// for tail call optimization. Targets which want to do tail call
2208/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002209bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002210PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002211 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002212 bool isVarArg,
2213 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002214 SelectionDAG& DAG) const {
Dan Gohman1797ed52010-02-08 20:27:50 +00002215 if (!GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002216 return false;
2217
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002218 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002219 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002220 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002221
Dan Gohman98ca4f22009-08-05 01:29:28 +00002222 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002223 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002224 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2225 // Functions containing by val parameters are not supported.
2226 for (unsigned i = 0; i != Ins.size(); i++) {
2227 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2228 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002229 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002230
2231 // Non PIC/GOT tail calls are supported.
2232 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2233 return true;
2234
2235 // At the moment we can only do local tail calls (in same module, hidden
2236 // or protected) if we are generating PIC.
2237 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2238 return G->getGlobal()->hasHiddenVisibility()
2239 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002240 }
2241
2242 return false;
2243}
2244
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002245/// isCallCompatibleAddress - Return the immediate to use if the specified
2246/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002247static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002248 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2249 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002250
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002251 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002252 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2253 (Addr << 6 >> 6) != Addr)
2254 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002255
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002256 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002257 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002258}
2259
Dan Gohman844731a2008-05-13 00:00:25 +00002260namespace {
2261
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002262struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002263 SDValue Arg;
2264 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002265 int FrameIdx;
2266
2267 TailCallArgumentInfo() : FrameIdx(0) {}
2268};
2269
Dan Gohman844731a2008-05-13 00:00:25 +00002270}
2271
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002272/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2273static void
2274StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002275 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002276 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002277 SmallVector<SDValue, 8> &MemOpChains,
2278 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002279 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002280 SDValue Arg = TailCallArgs[i].Arg;
2281 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002282 int FI = TailCallArgs[i].FrameIdx;
2283 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002284 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002285 MachinePointerInfo::getFixedStack(FI),
2286 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002287 }
2288}
2289
2290/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2291/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002292static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002293 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002294 SDValue Chain,
2295 SDValue OldRetAddr,
2296 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002297 int SPDiff,
2298 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002299 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002300 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002301 if (SPDiff) {
2302 // Calculate the new stack slot for the return address.
2303 int SlotSize = isPPC64 ? 8 : 4;
2304 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002305 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002306 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002307 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002308 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002309 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002310 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002311 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002312 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002313
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002314 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2315 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002316 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002317 int NewFPLoc =
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002318 SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002319 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002320 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002321 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2322 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002323 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002324 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002325 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002326 }
2327 return Chain;
2328}
2329
2330/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2331/// the position of the argument.
2332static void
2333CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002334 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002335 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2336 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002337 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002338 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002339 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002340 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002341 TailCallArgumentInfo Info;
2342 Info.Arg = Arg;
2343 Info.FrameIdxOp = FIN;
2344 Info.FrameIdx = FI;
2345 TailCallArguments.push_back(Info);
2346}
2347
2348/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2349/// stack slot. Returns the chain as result and the loaded frame pointers in
2350/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002351SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002352 int SPDiff,
2353 SDValue Chain,
2354 SDValue &LROpOut,
2355 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002356 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002357 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002358 if (SPDiff) {
2359 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002360 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002361 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002362 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002363 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002364 Chain = SDValue(LROpOut.getNode(), 1);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002365
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002366 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2367 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002368 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002369 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002370 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002371 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002372 Chain = SDValue(FPOpOut.getNode(), 1);
2373 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002374 }
2375 return Chain;
2376}
2377
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002378/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002379/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002380/// specified by the specific parameter attribute. The copy will be passed as
2381/// a byval function parameter.
2382/// Sometimes what we are copying is the end of a larger object, the part that
2383/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002384static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002385CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002386 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002387 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002388 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002389 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002390 false, false, MachinePointerInfo(0),
2391 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002392}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002393
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002394/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2395/// tail calls.
2396static void
Dan Gohman475871a2008-07-27 21:46:04 +00002397LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2398 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002399 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002400 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002401 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002402 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002403 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002404 if (!isTailCall) {
2405 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002406 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002407 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002408 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002409 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002410 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002411 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002412 DAG.getConstant(ArgOffset, PtrVT));
2413 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002414 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2415 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002416 // Calculate and remember argument location.
2417 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2418 TailCallArguments);
2419}
2420
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002421static
2422void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2423 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2424 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2425 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2426 MachineFunction &MF = DAG.getMachineFunction();
2427
2428 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2429 // might overwrite each other in case of tail call optimization.
2430 SmallVector<SDValue, 8> MemOpChains2;
2431 // Do not flag preceeding copytoreg stuff together with the following stuff.
2432 InFlag = SDValue();
2433 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2434 MemOpChains2, dl);
2435 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002436 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002437 &MemOpChains2[0], MemOpChains2.size());
2438
2439 // Store the return address to the appropriate stack slot.
2440 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2441 isPPC64, isDarwinABI, dl);
2442
2443 // Emit callseq_end just before tailcall node.
2444 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2445 DAG.getIntPtrConstant(0, true), InFlag);
2446 InFlag = Chain.getValue(1);
2447}
2448
2449static
2450unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2451 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2452 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002453 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002454 bool isPPC64, bool isSVR4ABI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002455 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002456 NodeTys.push_back(MVT::Other); // Returns a chain
2457 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002458
2459 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2460
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002461 bool needIndirectCall = true;
2462 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002463 // If this is an absolute destination address, use the munged value.
2464 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002465 needIndirectCall = false;
2466 }
2467 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2468 // Use indirect calls for ALL functions calls in JIT mode, since the
2469 // far-call stubs may be outside relocation limits for a BL instruction.
2470 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2471 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2472 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2473 // node so that legalize doesn't hack it.
2474 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2475 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
John Thompson44ab89e2010-10-29 17:29:13 +00002476 Callee.getValueType());
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002477 needIndirectCall = false;
2478 }
2479 }
2480 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
2481 Callee = DAG.getTargetExternalSymbol(S->getSymbol(),
John Thompson44ab89e2010-10-29 17:29:13 +00002482 Callee.getValueType());
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002483 needIndirectCall = false;
2484 }
2485 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002486 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2487 // to do the call, we can't use PPCISD::CALL.
2488 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002489
2490 if (isSVR4ABI && isPPC64) {
2491 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2492 // entry point, but to the function descriptor (the function entry point
2493 // address is part of the function descriptor though).
2494 // The function descriptor is a three doubleword structure with the
2495 // following fields: function entry point, TOC base address and
2496 // environment pointer.
2497 // Thus for a call through a function pointer, the following actions need
2498 // to be performed:
2499 // 1. Save the TOC of the caller in the TOC save area of its stack
2500 // frame (this is done in LowerCall_Darwin()).
2501 // 2. Load the address of the function entry point from the function
2502 // descriptor.
2503 // 3. Load the TOC of the callee from the function descriptor into r2.
2504 // 4. Load the environment pointer from the function descriptor into
2505 // r11.
2506 // 5. Branch to the function entry point address.
2507 // 6. On return of the callee, the TOC of the caller needs to be
2508 // restored (this is done in FinishCall()).
2509 //
2510 // All those operations are flagged together to ensure that no other
2511 // operations can be scheduled in between. E.g. without flagging the
2512 // operations together, a TOC access in the caller could be scheduled
2513 // between the load of the callee TOC and the branch to the callee, which
2514 // results in the TOC access going through the TOC of the callee instead
2515 // of going through the TOC of the caller, which leads to incorrect code.
2516
2517 // Load the address of the function entry point from the function
2518 // descriptor.
2519 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Flag);
2520 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2521 InFlag.getNode() ? 3 : 2);
2522 Chain = LoadFuncPtr.getValue(1);
2523 InFlag = LoadFuncPtr.getValue(2);
2524
2525 // Load environment pointer into r11.
2526 // Offset of the environment pointer within the function descriptor.
2527 SDValue PtrOff = DAG.getIntPtrConstant(16);
2528
2529 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2530 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2531 InFlag);
2532 Chain = LoadEnvPtr.getValue(1);
2533 InFlag = LoadEnvPtr.getValue(2);
2534
2535 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2536 InFlag);
2537 Chain = EnvVal.getValue(0);
2538 InFlag = EnvVal.getValue(1);
2539
2540 // Load TOC of the callee into r2. We are using a target-specific load
2541 // with r2 hard coded, because the result of a target-independent load
2542 // would never go directly into r2, since r2 is a reserved register (which
2543 // prevents the register allocator from allocating it), resulting in an
2544 // additional register being allocated and an unnecessary move instruction
2545 // being generated.
2546 VTs = DAG.getVTList(MVT::Other, MVT::Flag);
2547 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2548 Callee, InFlag);
2549 Chain = LoadTOCPtr.getValue(0);
2550 InFlag = LoadTOCPtr.getValue(1);
2551
2552 MTCTROps[0] = Chain;
2553 MTCTROps[1] = LoadFuncPtr;
2554 MTCTROps[2] = InFlag;
2555 }
2556
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002557 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2558 2 + (InFlag.getNode() != 0));
2559 InFlag = Chain.getValue(1);
2560
2561 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002562 NodeTys.push_back(MVT::Other);
2563 NodeTys.push_back(MVT::Flag);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002564 Ops.push_back(Chain);
2565 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2566 Callee.setNode(0);
2567 // Add CTR register as callee so a bctr can be emitted later.
2568 if (isTailCall)
2569 Ops.push_back(DAG.getRegister(PPC::CTR, PtrVT));
2570 }
2571
2572 // If this is a direct call, pass the chain and the callee.
2573 if (Callee.getNode()) {
2574 Ops.push_back(Chain);
2575 Ops.push_back(Callee);
2576 }
2577 // If this is a tail call add stack pointer delta.
2578 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002579 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002580
2581 // Add argument registers to the end of the list so that they are known live
2582 // into the call.
2583 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2584 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2585 RegsToPass[i].second.getValueType()));
2586
2587 return CallOpc;
2588}
2589
Dan Gohman98ca4f22009-08-05 01:29:28 +00002590SDValue
2591PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002592 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002593 const SmallVectorImpl<ISD::InputArg> &Ins,
2594 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002595 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002596
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002597 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002598 CCState CCRetInfo(CallConv, isVarArg, getTargetMachine(),
2599 RVLocs, *DAG.getContext());
2600 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002601
2602 // Copy all of the result registers out of their specified physreg.
2603 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2604 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002605 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002606 assert(VA.isRegLoc() && "Can only return in registers!");
2607 Chain = DAG.getCopyFromReg(Chain, dl,
2608 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002609 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002610 InFlag = Chain.getValue(2);
2611 }
2612
Dan Gohman98ca4f22009-08-05 01:29:28 +00002613 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002614}
2615
Dan Gohman98ca4f22009-08-05 01:29:28 +00002616SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002617PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2618 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002619 SelectionDAG &DAG,
2620 SmallVector<std::pair<unsigned, SDValue>, 8>
2621 &RegsToPass,
2622 SDValue InFlag, SDValue Chain,
2623 SDValue &Callee,
2624 int SPDiff, unsigned NumBytes,
2625 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00002626 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002627 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002628 SmallVector<SDValue, 8> Ops;
2629 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2630 isTailCall, RegsToPass, Ops, NodeTys,
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002631 PPCSubTarget.isPPC64(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002632 PPCSubTarget.isSVR4ABI());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002633
2634 // When performing tail call optimization the callee pops its arguments off
2635 // the stack. Account for this here so these bytes can be pushed back on in
2636 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2637 int BytesCalleePops =
Dan Gohman1797ed52010-02-08 20:27:50 +00002638 (CallConv==CallingConv::Fast && GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002639
2640 if (InFlag.getNode())
2641 Ops.push_back(InFlag);
2642
2643 // Emit tail call.
2644 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002645 // If this is the first return lowered for this function, add the regs
2646 // to the liveout set for the function.
2647 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2648 SmallVector<CCValAssign, 16> RVLocs;
2649 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2650 *DAG.getContext());
2651 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2652 for (unsigned i = 0; i != RVLocs.size(); ++i)
2653 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2654 }
2655
2656 assert(((Callee.getOpcode() == ISD::Register &&
2657 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2658 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2659 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2660 isa<ConstantSDNode>(Callee)) &&
2661 "Expecting an global address, external symbol, absolute value or register");
2662
Owen Anderson825b72b2009-08-11 20:47:22 +00002663 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002664 }
2665
2666 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2667 InFlag = Chain.getValue(1);
2668
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002669 // Add a NOP immediately after the branch instruction when using the 64-bit
2670 // SVR4 ABI. At link time, if caller and callee are in a different module and
2671 // thus have a different TOC, the call will be replaced with a call to a stub
2672 // function which saves the current TOC, loads the TOC of the callee and
2673 // branches to the callee. The NOP will be replaced with a load instruction
2674 // which restores the TOC of the caller from the TOC save slot of the current
2675 // stack frame. If caller and callee belong to the same module (and have the
2676 // same TOC), the NOP will remain unchanged.
2677 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002678 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Flag);
2679 if (CallOpc == PPCISD::BCTRL_SVR4) {
2680 // This is a call through a function pointer.
2681 // Restore the caller TOC from the save area into R2.
2682 // See PrepareCall() for more information about calls through function
2683 // pointers in the 64-bit SVR4 ABI.
2684 // We are using a target-specific load with r2 hard coded, because the
2685 // result of a target-independent load would never go directly into r2,
2686 // since r2 is a reserved register (which prevents the register allocator
2687 // from allocating it), resulting in an additional register being
2688 // allocated and an unnecessary move instruction being generated.
2689 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2690 InFlag = Chain.getValue(1);
2691 } else {
2692 // Otherwise insert NOP.
2693 InFlag = DAG.getNode(PPCISD::NOP, dl, MVT::Flag, InFlag);
2694 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002695 }
2696
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002697 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2698 DAG.getIntPtrConstant(BytesCalleePops, true),
2699 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002700 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002701 InFlag = Chain.getValue(1);
2702
Dan Gohman98ca4f22009-08-05 01:29:28 +00002703 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2704 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002705}
2706
Dan Gohman98ca4f22009-08-05 01:29:28 +00002707SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002708PPCTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002709 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002710 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002711 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002712 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002713 const SmallVectorImpl<ISD::InputArg> &Ins,
2714 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002715 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002716 if (isTailCall)
2717 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2718 Ins, DAG);
2719
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002720 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002721 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00002722 isTailCall, Outs, OutVals, Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002723 dl, DAG, InVals);
2724 } else {
2725 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00002726 isTailCall, Outs, OutVals, Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002727 dl, DAG, InVals);
2728 }
2729}
2730
2731SDValue
2732PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002733 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002734 bool isTailCall,
2735 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002736 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002737 const SmallVectorImpl<ISD::InputArg> &Ins,
2738 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002739 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002740 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002741 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002742
Dan Gohman98ca4f22009-08-05 01:29:28 +00002743 assert((CallConv == CallingConv::C ||
2744 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002745
Tilmann Schellerffd02002009-07-03 06:45:56 +00002746 unsigned PtrByteSize = 4;
2747
2748 MachineFunction &MF = DAG.getMachineFunction();
2749
2750 // Mark this function as potentially containing a function that contains a
2751 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2752 // and restoring the callers stack pointer in this functions epilog. This is
2753 // done because by tail calling the called function might overwrite the value
2754 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00002755 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002756 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2757
2758 // Count how many bytes are to be pushed on the stack, including the linkage
2759 // area, parameter list area and the part of the local variable space which
2760 // contains copies of aggregates which are passed by value.
2761
2762 // Assign locations to all of the outgoing arguments.
2763 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002764 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
2765 ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002766
2767 // Reserve space for the linkage area on the stack.
2768 CCInfo.AllocateStack(PPCFrameInfo::getLinkageSize(false, false), PtrByteSize);
2769
2770 if (isVarArg) {
2771 // Handle fixed and variable vector arguments differently.
2772 // Fixed vector arguments go into registers as long as registers are
2773 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002774 unsigned NumArgs = Outs.size();
Tilmann Schellerffd02002009-07-03 06:45:56 +00002775
2776 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00002777 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002778 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002779 bool Result;
2780
Dan Gohman98ca4f22009-08-05 01:29:28 +00002781 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002782 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2783 CCInfo);
2784 } else {
2785 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2786 ArgFlags, CCInfo);
2787 }
2788
2789 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002790#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002791 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00002792 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002793#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002794 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002795 }
2796 }
2797 } else {
2798 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002799 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002800 }
2801
2802 // Assign locations to all of the outgoing aggregate by value arguments.
2803 SmallVector<CCValAssign, 16> ByValArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002804 CCState CCByValInfo(CallConv, isVarArg, getTargetMachine(), ByValArgLocs,
Owen Andersone922c022009-07-22 00:24:57 +00002805 *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002806
2807 // Reserve stack space for the allocations in CCInfo.
2808 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2809
Dan Gohman98ca4f22009-08-05 01:29:28 +00002810 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002811
2812 // Size of the linkage area, parameter list area and the part of the local
2813 // space variable where copies of aggregates which are passed by value are
2814 // stored.
2815 unsigned NumBytes = CCByValInfo.getNextStackOffset();
2816
2817 // Calculate by how many bytes the stack has to be adjusted in case of tail
2818 // call optimization.
2819 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
2820
2821 // Adjust the stack pointer for the new arguments...
2822 // These operations are automatically eliminated by the prolog/epilog pass
2823 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2824 SDValue CallSeqStart = Chain;
2825
2826 // Load the return address and frame pointer so it can be moved somewhere else
2827 // later.
2828 SDValue LROp, FPOp;
2829 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
2830 dl);
2831
2832 // Set up a copy of the stack pointer for use loading and storing any
2833 // arguments that may not fit in the registers available for argument
2834 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00002835 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002836
2837 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2838 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2839 SmallVector<SDValue, 8> MemOpChains;
2840
2841 // Walk the register/memloc assignments, inserting copies/loads.
2842 for (unsigned i = 0, j = 0, e = ArgLocs.size();
2843 i != e;
2844 ++i) {
2845 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002846 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002847 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002848
2849 if (Flags.isByVal()) {
2850 // Argument is an aggregate which is passed by value, thus we need to
2851 // create a copy of it in the local variable space of the current stack
2852 // frame (which is the stack frame of the caller) and pass the address of
2853 // this copy to the callee.
2854 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
2855 CCValAssign &ByValVA = ByValArgLocs[j++];
2856 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
2857
2858 // Memory reserved in the local variable space of the callers stack frame.
2859 unsigned LocMemOffset = ByValVA.getLocMemOffset();
2860
2861 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2862 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
2863
2864 // Create a copy of the argument in the local area of the current
2865 // stack frame.
2866 SDValue MemcpyCall =
2867 CreateCopyOfByValArgument(Arg, PtrOff,
2868 CallSeqStart.getNode()->getOperand(0),
2869 Flags, DAG, dl);
2870
2871 // This must go outside the CALLSEQ_START..END.
2872 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
2873 CallSeqStart.getNode()->getOperand(1));
2874 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2875 NewCallSeqStart.getNode());
2876 Chain = CallSeqStart = NewCallSeqStart;
2877
2878 // Pass the address of the aggregate copy on the stack either in a
2879 // physical register or in the parameter list area of the current stack
2880 // frame to the callee.
2881 Arg = PtrOff;
2882 }
2883
2884 if (VA.isRegLoc()) {
2885 // Put argument in a physical register.
2886 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2887 } else {
2888 // Put argument in the parameter list area of the current stack frame.
2889 assert(VA.isMemLoc());
2890 unsigned LocMemOffset = VA.getLocMemOffset();
2891
2892 if (!isTailCall) {
2893 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2894 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
2895
2896 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002897 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002898 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002899 } else {
2900 // Calculate and remember argument location.
2901 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
2902 TailCallArguments);
2903 }
2904 }
2905 }
2906
2907 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002908 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002909 &MemOpChains[0], MemOpChains.size());
2910
2911 // Build a sequence of copy-to-reg nodes chained together with token chain
2912 // and flag operands which copy the outgoing args into the appropriate regs.
2913 SDValue InFlag;
2914 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2915 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2916 RegsToPass[i].second, InFlag);
2917 InFlag = Chain.getValue(1);
2918 }
2919
2920 // Set CR6 to true if this is a vararg call.
2921 if (isVarArg) {
Dan Gohman602b0c82009-09-25 18:54:59 +00002922 SDValue SetCR(DAG.getMachineNode(PPC::CRSET, dl, MVT::i32), 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002923 Chain = DAG.getCopyToReg(Chain, dl, PPC::CR1EQ, SetCR, InFlag);
2924 InFlag = Chain.getValue(1);
2925 }
2926
Tilmann Schellerffd02002009-07-03 06:45:56 +00002927 if (isTailCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002928 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
2929 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002930 }
2931
Dan Gohman98ca4f22009-08-05 01:29:28 +00002932 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
2933 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
2934 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002935}
2936
Dan Gohman98ca4f22009-08-05 01:29:28 +00002937SDValue
2938PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002939 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002940 bool isTailCall,
2941 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002942 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002943 const SmallVectorImpl<ISD::InputArg> &Ins,
2944 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002945 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002946
2947 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00002948
Owen Andersone50ed302009-08-10 22:56:29 +00002949 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002950 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002951 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002952
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002953 MachineFunction &MF = DAG.getMachineFunction();
2954
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002955 // Mark this function as potentially containing a function that contains a
2956 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2957 // and restoring the callers stack pointer in this functions epilog. This is
2958 // done because by tail calling the called function might overwrite the value
2959 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00002960 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002961 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2962
2963 unsigned nAltivecParamsAtEnd = 0;
2964
Chris Lattnerabde4602006-05-16 22:56:08 +00002965 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00002966 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002967 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002968 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00002969 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00002970 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002971 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00002972
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002973 // Calculate by how many bytes the stack has to be adjusted in case of tail
2974 // call optimization.
2975 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00002976
Dan Gohman98ca4f22009-08-05 01:29:28 +00002977 // To protect arguments on the stack from being clobbered in a tail call,
2978 // force all the loads to happen before doing any other lowering.
2979 if (isTailCall)
2980 Chain = DAG.getStackArgumentTokenFactor(Chain);
2981
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002982 // Adjust the stack pointer for the new arguments...
2983 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00002984 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00002985 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00002986
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002987 // Load the return address and frame pointer so it can be move somewhere else
2988 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00002989 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002990 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
2991 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002992
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002993 // Set up a copy of the stack pointer for use loading and storing any
2994 // arguments that may not fit in the registers available for argument
2995 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00002996 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002997 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002998 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002999 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003000 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003001
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003002 // Figure out which arguments are going to go in registers, and which in
3003 // memory. Also, if this is a vararg function, floating point operations
3004 // must be stored to our stack, and loaded into integer regs as well, if
3005 // any integer regs are available for argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003006 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003007 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003008
Chris Lattnerc91a4752006-06-26 22:48:35 +00003009 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003010 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3011 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3012 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00003013 static const unsigned GPR_64[] = { // 64-bit registers.
3014 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3015 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3016 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003017 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003018
Chris Lattner9a2a4972006-05-17 06:01:33 +00003019 static const unsigned VR[] = {
3020 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3021 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3022 };
Owen Anderson718cb662007-09-07 04:06:50 +00003023 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003024 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003025 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003026
Chris Lattnerc91a4752006-06-26 22:48:35 +00003027 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
3028
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003029 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003030 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3031
Dan Gohman475871a2008-07-27 21:46:04 +00003032 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003033 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003034 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003035 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003036
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003037 // PtrOff will be used to store the current argument to the stack if a
3038 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003039 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003040
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003041 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003042
Dale Johannesen39355f92009-02-04 02:34:38 +00003043 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003044
3045 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003046 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003047 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3048 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003049 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003050 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003051
Dale Johannesen8419dd62008-03-07 20:27:40 +00003052 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003053 if (Flags.isByVal()) {
3054 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003055 if (Size==1 || Size==2) {
3056 // Very small objects are passed right-justified.
3057 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003058 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003059 if (GPR_idx != NumGPRs) {
Evan Chengbcc80172010-07-07 22:15:37 +00003060 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, PtrVT, dl, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003061 MachinePointerInfo(), VT,
3062 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003063 MemOpChains.push_back(Load.getValue(1));
3064 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003065
3066 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003067 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003068 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003069 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003070 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003071 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003072 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003073 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003074 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003075 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003076 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3077 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003078 Chain = CallSeqStart = NewCallSeqStart;
3079 ArgOffset += PtrByteSize;
3080 }
3081 continue;
3082 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003083 // Copy entire object into memory. There are cases where gcc-generated
3084 // code assumes it is there, even if it could be put entirely into
3085 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003086 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003087 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003088 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003089 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003090 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003091 CallSeqStart.getNode()->getOperand(1));
3092 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003093 Chain = CallSeqStart = NewCallSeqStart;
3094 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003095 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003096 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003097 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003098 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003099 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3100 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003101 false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003102 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003103 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003104 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003105 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003106 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003107 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003108 }
3109 }
3110 continue;
3111 }
3112
Owen Anderson825b72b2009-08-11 20:47:22 +00003113 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003114 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003115 case MVT::i32:
3116 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003117 if (GPR_idx != NumGPRs) {
3118 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003119 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003120 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3121 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003122 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003123 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003124 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003125 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003126 case MVT::f32:
3127 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003128 if (FPR_idx != NumFPRs) {
3129 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3130
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003131 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003132 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3133 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003134 MemOpChains.push_back(Store);
3135
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003136 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003137 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003138 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3139 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003140 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003141 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003142 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003143 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003144 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003145 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003146 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3147 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003148 false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003149 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003150 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003151 }
3152 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003153 // If we have any FPRs remaining, we may also have GPRs remaining.
3154 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3155 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003156 if (GPR_idx != NumGPRs)
3157 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003158 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003159 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3160 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003161 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003162 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003163 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3164 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003165 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003166 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003167 if (isPPC64)
3168 ArgOffset += 8;
3169 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003170 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003171 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003172 case MVT::v4f32:
3173 case MVT::v4i32:
3174 case MVT::v8i16:
3175 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003176 if (isVarArg) {
3177 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003178 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003179 // V registers; in fact gcc does this only for arguments that are
3180 // prototyped, not for those that match the ... We do it for all
3181 // arguments, seems to work.
3182 while (ArgOffset % 16 !=0) {
3183 ArgOffset += PtrByteSize;
3184 if (GPR_idx != NumGPRs)
3185 GPR_idx++;
3186 }
3187 // We could elide this store in the case where the object fits
3188 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003189 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003190 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003191 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3192 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003193 MemOpChains.push_back(Store);
3194 if (VR_idx != NumVRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003195 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
3196 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003197 false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003198 MemOpChains.push_back(Load.getValue(1));
3199 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3200 }
3201 ArgOffset += 16;
3202 for (unsigned i=0; i<16; i+=PtrByteSize) {
3203 if (GPR_idx == NumGPRs)
3204 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003205 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003206 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003207 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003208 false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003209 MemOpChains.push_back(Load.getValue(1));
3210 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3211 }
3212 break;
3213 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003214
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003215 // Non-varargs Altivec params generally go in registers, but have
3216 // stack space allocated at the end.
3217 if (VR_idx != NumVRs) {
3218 // Doesn't have GPR space allocated.
3219 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3220 } else if (nAltivecParamsAtEnd==0) {
3221 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003222 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3223 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003224 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003225 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003226 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003227 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003228 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003229 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003230 // If all Altivec parameters fit in registers, as they usually do,
3231 // they get stack space following the non-Altivec parameters. We
3232 // don't track this here because nobody below needs it.
3233 // If there are more Altivec parameters than fit in registers emit
3234 // the stores here.
3235 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3236 unsigned j = 0;
3237 // Offset is aligned; skip 1st 12 params which go in V registers.
3238 ArgOffset = ((ArgOffset+15)/16)*16;
3239 ArgOffset += 12*16;
3240 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003241 SDValue Arg = OutVals[i];
3242 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003243 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3244 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003245 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003246 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003247 // We are emitting Altivec params in order.
3248 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3249 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003250 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003251 ArgOffset += 16;
3252 }
3253 }
3254 }
3255 }
3256
Chris Lattner9a2a4972006-05-17 06:01:33 +00003257 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003258 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003259 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003260
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003261 // Check if this is an indirect call (MTCTR/BCTRL).
3262 // See PrepareCall() for more information about calls through function
3263 // pointers in the 64-bit SVR4 ABI.
3264 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3265 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3266 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3267 !isBLACompatibleAddress(Callee, DAG)) {
3268 // Load r2 into a virtual register and store it to the TOC save area.
3269 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3270 // TOC save area offset.
3271 SDValue PtrOff = DAG.getIntPtrConstant(40);
3272 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003273 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003274 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003275 }
3276
Dale Johannesenf7b73042010-03-09 20:15:42 +00003277 // On Darwin, R12 must contain the address of an indirect callee. This does
3278 // not mean the MTCTR instruction must use R12; it's easier to model this as
3279 // an extra parameter, so do that.
3280 if (!isTailCall &&
3281 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3282 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3283 !isBLACompatibleAddress(Callee, DAG))
3284 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3285 PPC::R12), Callee));
3286
Chris Lattner9a2a4972006-05-17 06:01:33 +00003287 // Build a sequence of copy-to-reg nodes chained together with token chain
3288 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003289 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003290 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003291 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003292 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003293 InFlag = Chain.getValue(1);
3294 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003295
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003296 if (isTailCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003297 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3298 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003299 }
3300
Dan Gohman98ca4f22009-08-05 01:29:28 +00003301 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3302 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3303 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003304}
3305
Dan Gohman98ca4f22009-08-05 01:29:28 +00003306SDValue
3307PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003308 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003309 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003310 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003311 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003312
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003313 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003314 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
3315 RVLocs, *DAG.getContext());
3316 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003317
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003318 // If this is the first return lowered for this function, add the regs to the
3319 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003320 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003321 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003322 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003323 }
3324
Dan Gohman475871a2008-07-27 21:46:04 +00003325 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003326
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003327 // Copy the result values into the output registers.
3328 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3329 CCValAssign &VA = RVLocs[i];
3330 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003331 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003332 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003333 Flag = Chain.getValue(1);
3334 }
3335
Gabor Greifba36cb52008-08-28 21:40:38 +00003336 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003337 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003338 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003339 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003340}
3341
Dan Gohman475871a2008-07-27 21:46:04 +00003342SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003343 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003344 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003345 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003346
Jim Laskeyefc7e522006-12-04 22:04:42 +00003347 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003348 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003349
3350 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003351 bool isPPC64 = Subtarget.isPPC64();
3352 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003353 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003354
3355 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003356 SDValue Chain = Op.getOperand(0);
3357 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003358
Jim Laskeyefc7e522006-12-04 22:04:42 +00003359 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003360 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3361 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003362 false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003363
Jim Laskeyefc7e522006-12-04 22:04:42 +00003364 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003365 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003366
Jim Laskeyefc7e522006-12-04 22:04:42 +00003367 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003368 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003369 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003370}
3371
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003372
3373
Dan Gohman475871a2008-07-27 21:46:04 +00003374SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003375PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003376 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003377 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003378 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003379 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003380
3381 // Get current frame pointer save index. The users of this index will be
3382 // primarily DYNALLOC instructions.
3383 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3384 int RASI = FI->getReturnAddrSaveIndex();
3385
3386 // If the frame pointer save index hasn't been defined yet.
3387 if (!RASI) {
3388 // Find out what the fix offset of the frame pointer save area.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003389 int LROffset = PPCFrameInfo::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003390 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003391 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003392 // Save the result.
3393 FI->setReturnAddrSaveIndex(RASI);
3394 }
3395 return DAG.getFrameIndex(RASI, PtrVT);
3396}
3397
Dan Gohman475871a2008-07-27 21:46:04 +00003398SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003399PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3400 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003401 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003402 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003403 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003404
3405 // Get current frame pointer save index. The users of this index will be
3406 // primarily DYNALLOC instructions.
3407 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3408 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003409
Jim Laskey2f616bf2006-11-16 22:43:37 +00003410 // If the frame pointer save index hasn't been defined yet.
3411 if (!FPSI) {
3412 // Find out what the fix offset of the frame pointer save area.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003413 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003414 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003415
Jim Laskey2f616bf2006-11-16 22:43:37 +00003416 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003417 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003418 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003419 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003420 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003421 return DAG.getFrameIndex(FPSI, PtrVT);
3422}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003423
Dan Gohman475871a2008-07-27 21:46:04 +00003424SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003425 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003426 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003427 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003428 SDValue Chain = Op.getOperand(0);
3429 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003430 DebugLoc dl = Op.getDebugLoc();
3431
Jim Laskey2f616bf2006-11-16 22:43:37 +00003432 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003433 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003434 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003435 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003436 DAG.getConstant(0, PtrVT), Size);
3437 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003438 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003439 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003440 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003441 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003442 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003443}
3444
Chris Lattner1a635d62006-04-14 06:01:58 +00003445/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3446/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00003447SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00003448 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003449 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3450 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003451 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003452
Chris Lattner1a635d62006-04-14 06:01:58 +00003453 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003454
Chris Lattner1a635d62006-04-14 06:01:58 +00003455 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003456 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003457
Owen Andersone50ed302009-08-10 22:56:29 +00003458 EVT ResVT = Op.getValueType();
3459 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003460 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3461 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003462 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003463
Chris Lattner1a635d62006-04-14 06:01:58 +00003464 // If the RHS of the comparison is a 0.0, we don't need to do the
3465 // subtraction at all.
3466 if (isFloatingPointZero(RHS))
3467 switch (CC) {
3468 default: break; // SETUO etc aren't handled by fsel.
3469 case ISD::SETULT:
3470 case ISD::SETLT:
3471 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003472 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003473 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003474 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3475 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003476 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003477 case ISD::SETUGT:
3478 case ISD::SETGT:
3479 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003480 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003481 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003482 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3483 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003484 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003485 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003486 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003487
Dan Gohman475871a2008-07-27 21:46:04 +00003488 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003489 switch (CC) {
3490 default: break; // SETUO etc aren't handled by fsel.
3491 case ISD::SETULT:
3492 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003493 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003494 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3495 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003496 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003497 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003498 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003499 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003500 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3501 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003502 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003503 case ISD::SETUGT:
3504 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003505 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003506 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3507 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003508 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003509 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003510 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003511 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003512 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3513 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003514 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003515 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003516 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003517}
3518
Chris Lattner1f873002007-11-28 18:44:47 +00003519// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003520SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003521 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003522 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003523 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003524 if (Src.getValueType() == MVT::f32)
3525 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003526
Dan Gohman475871a2008-07-27 21:46:04 +00003527 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003528 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003529 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003530 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003531 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
3532 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003533 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003534 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003535 case MVT::i64:
3536 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003537 break;
3538 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003539
Chris Lattner1a635d62006-04-14 06:01:58 +00003540 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003541 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003542
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003543 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003544 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
3545 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003546
3547 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3548 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003549 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003550 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003551 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003552 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003553 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003554}
3555
Dan Gohmand858e902010-04-17 15:26:15 +00003556SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3557 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003558 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003559 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003560 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003561 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003562
Owen Anderson825b72b2009-08-11 20:47:22 +00003563 if (Op.getOperand(0).getValueType() == MVT::i64) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003564 SDValue Bits = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003565 MVT::f64, Op.getOperand(0));
3566 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3567 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003568 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003569 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003570 return FP;
3571 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003572
Owen Anderson825b72b2009-08-11 20:47:22 +00003573 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003574 "Unhandled SINT_TO_FP type in custom expander!");
3575 // Since we only generate this in 64-bit mode, we can take advantage of
3576 // 64-bit registers. In particular, sign extend the input value into the
3577 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3578 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003579 MachineFunction &MF = DAG.getMachineFunction();
3580 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003581 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003582 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003583 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003584
Owen Anderson825b72b2009-08-11 20:47:22 +00003585 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003586 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003587
Chris Lattner1a635d62006-04-14 06:01:58 +00003588 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003589 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003590 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00003591 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00003592 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3593 SDValue Store =
3594 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3595 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003596 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003597 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
3598 false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003599
Chris Lattner1a635d62006-04-14 06:01:58 +00003600 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003601 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3602 if (Op.getValueType() == MVT::f32)
3603 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003604 return FP;
3605}
3606
Dan Gohmand858e902010-04-17 15:26:15 +00003607SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3608 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003609 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003610 /*
3611 The rounding mode is in bits 30:31 of FPSR, and has the following
3612 settings:
3613 00 Round to nearest
3614 01 Round to 0
3615 10 Round to +inf
3616 11 Round to -inf
3617
3618 FLT_ROUNDS, on the other hand, expects the following:
3619 -1 Undefined
3620 0 Round to 0
3621 1 Round to nearest
3622 2 Round to +inf
3623 3 Round to -inf
3624
3625 To perform the conversion, we do:
3626 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3627 */
3628
3629 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003630 EVT VT = Op.getValueType();
3631 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3632 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003633 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003634
3635 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003636 NodeTys.push_back(MVT::f64); // return register
3637 NodeTys.push_back(MVT::Flag); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003638 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003639
3640 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003641 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003642 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003643 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003644 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003645
3646 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003647 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003648 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003649 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003650 false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003651
3652 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003653 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003654 DAG.getNode(ISD::AND, dl, MVT::i32,
3655 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003656 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003657 DAG.getNode(ISD::SRL, dl, MVT::i32,
3658 DAG.getNode(ISD::AND, dl, MVT::i32,
3659 DAG.getNode(ISD::XOR, dl, MVT::i32,
3660 CWD, DAG.getConstant(3, MVT::i32)),
3661 DAG.getConstant(3, MVT::i32)),
3662 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003663
Dan Gohman475871a2008-07-27 21:46:04 +00003664 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003665 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003666
Duncan Sands83ec4b62008-06-06 12:08:01 +00003667 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003668 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003669}
3670
Dan Gohmand858e902010-04-17 15:26:15 +00003671SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003672 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003673 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003674 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003675 assert(Op.getNumOperands() == 3 &&
3676 VT == Op.getOperand(1).getValueType() &&
3677 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003678
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003679 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003680 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003681 SDValue Lo = Op.getOperand(0);
3682 SDValue Hi = Op.getOperand(1);
3683 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003684 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003685
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003686 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003687 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003688 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3689 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3690 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3691 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003692 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003693 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3694 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3695 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003696 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003697 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003698}
3699
Dan Gohmand858e902010-04-17 15:26:15 +00003700SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003701 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003702 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003703 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003704 assert(Op.getNumOperands() == 3 &&
3705 VT == Op.getOperand(1).getValueType() &&
3706 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003707
Dan Gohman9ed06db2008-03-07 20:36:53 +00003708 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003709 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003710 SDValue Lo = Op.getOperand(0);
3711 SDValue Hi = Op.getOperand(1);
3712 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003713 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003714
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003715 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003716 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003717 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3718 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3719 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3720 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003721 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003722 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3723 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3724 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003725 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003726 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003727}
3728
Dan Gohmand858e902010-04-17 15:26:15 +00003729SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003730 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003731 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003732 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003733 assert(Op.getNumOperands() == 3 &&
3734 VT == Op.getOperand(1).getValueType() &&
3735 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003736
Dan Gohman9ed06db2008-03-07 20:36:53 +00003737 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003738 SDValue Lo = Op.getOperand(0);
3739 SDValue Hi = Op.getOperand(1);
3740 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003741 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003742
Dale Johannesenf5d97892009-02-04 01:48:28 +00003743 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003744 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003745 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3746 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3747 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3748 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003749 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003750 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3751 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3752 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003753 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003754 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003755 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003756}
3757
3758//===----------------------------------------------------------------------===//
3759// Vector related lowering.
3760//
3761
Chris Lattner4a998b92006-04-17 06:00:21 +00003762/// BuildSplatI - Build a canonical splati of Val with an element size of
3763/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003764static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003765 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003766 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003767
Owen Andersone50ed302009-08-10 22:56:29 +00003768 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003769 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003770 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003771
Owen Anderson825b72b2009-08-11 20:47:22 +00003772 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003773
Chris Lattner70fa4932006-12-01 01:45:39 +00003774 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3775 if (Val == -1)
3776 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003777
Owen Andersone50ed302009-08-10 22:56:29 +00003778 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003779
Chris Lattner4a998b92006-04-17 06:00:21 +00003780 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003781 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003782 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003783 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003784 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3785 &Ops[0], Ops.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00003786 return DAG.getNode(ISD::BIT_CONVERT, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003787}
3788
Chris Lattnere7c768e2006-04-18 03:24:30 +00003789/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003790/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003791static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003792 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003793 EVT DestVT = MVT::Other) {
3794 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003795 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003796 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00003797}
3798
Chris Lattnere7c768e2006-04-18 03:24:30 +00003799/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3800/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003801static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003802 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00003803 DebugLoc dl, EVT DestVT = MVT::Other) {
3804 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003805 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003806 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003807}
3808
3809
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003810/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3811/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003812static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00003813 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003814 // Force LHS/RHS to be the right type.
Owen Anderson825b72b2009-08-11 20:47:22 +00003815 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, LHS);
3816 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003817
Nate Begeman9008ca62009-04-27 18:41:29 +00003818 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003819 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003820 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00003821 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Dale Johannesened2eee62009-02-06 01:31:28 +00003822 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003823}
3824
Chris Lattnerf1b47082006-04-14 05:19:18 +00003825// If this is a case we can't handle, return null and let the default
3826// expansion code take care of it. If we CAN select this case, and if it
3827// selects to a single instruction, return Op. Otherwise, if we can codegen
3828// this case more efficiently than a constant pool load, lower it to the
3829// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00003830SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
3831 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00003832 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003833 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3834 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00003835
Bob Wilson24e338e2009-03-02 23:24:16 +00003836 // Check if this is a splat of a constant value.
3837 APInt APSplatBits, APSplatUndef;
3838 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003839 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00003840 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00003841 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00003842 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00003843
Bob Wilsonf2950b02009-03-03 19:26:27 +00003844 unsigned SplatBits = APSplatBits.getZExtValue();
3845 unsigned SplatUndef = APSplatUndef.getZExtValue();
3846 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003847
Bob Wilsonf2950b02009-03-03 19:26:27 +00003848 // First, handle single instruction cases.
3849
3850 // All zeros?
3851 if (SplatBits == 0) {
3852 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00003853 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3854 SDValue Z = DAG.getConstant(0, MVT::i32);
3855 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003856 Op = DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003857 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003858 return Op;
3859 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003860
Bob Wilsonf2950b02009-03-03 19:26:27 +00003861 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3862 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
3863 (32-SplatBitSize));
3864 if (SextVal >= -16 && SextVal <= 15)
3865 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003866
3867
Bob Wilsonf2950b02009-03-03 19:26:27 +00003868 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00003869
Bob Wilsonf2950b02009-03-03 19:26:27 +00003870 // If this value is in the range [-32,30] and is even, use:
3871 // tmp = VSPLTI[bhw], result = add tmp, tmp
3872 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003873 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003874 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
3875 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3876 }
3877
3878 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3879 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3880 // for fneg/fabs.
3881 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3882 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00003883 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003884
3885 // Make the VSLW intrinsic, computing 0x8000_0000.
3886 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
3887 OnesV, DAG, dl);
3888
3889 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003890 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003891 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3892 }
3893
3894 // Check to see if this is a wide variety of vsplti*, binop self cases.
3895 static const signed char SplatCsts[] = {
3896 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
3897 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
3898 };
3899
3900 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
3901 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3902 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3903 int i = SplatCsts[idx];
3904
3905 // Figure out what shift amount will be used by altivec if shifted by i in
3906 // this splat size.
3907 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3908
3909 // vsplti + shl self.
3910 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003911 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003912 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3913 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3914 Intrinsic::ppc_altivec_vslw
3915 };
3916 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesened2eee62009-02-06 01:31:28 +00003917 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003918 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003919
Bob Wilsonf2950b02009-03-03 19:26:27 +00003920 // vsplti + srl self.
3921 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003922 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003923 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3924 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3925 Intrinsic::ppc_altivec_vsrw
3926 };
3927 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesened2eee62009-02-06 01:31:28 +00003928 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003929 }
3930
Bob Wilsonf2950b02009-03-03 19:26:27 +00003931 // vsplti + sra self.
3932 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003933 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003934 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3935 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3936 Intrinsic::ppc_altivec_vsraw
3937 };
3938 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3939 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003940 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003941
Bob Wilsonf2950b02009-03-03 19:26:27 +00003942 // vsplti + rol self.
3943 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3944 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003945 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003946 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3947 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3948 Intrinsic::ppc_altivec_vrlw
3949 };
3950 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3951 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3952 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003953
Bob Wilsonf2950b02009-03-03 19:26:27 +00003954 // t = vsplti c, result = vsldoi t, t, 1
Eli Friedmane3837012010-08-02 00:18:19 +00003955 if (SextVal == ((i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003956 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003957 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003958 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003959 // t = vsplti c, result = vsldoi t, t, 2
Eli Friedmane3837012010-08-02 00:18:19 +00003960 if (SextVal == ((i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003961 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003962 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003963 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003964 // t = vsplti c, result = vsldoi t, t, 3
Eli Friedmane3837012010-08-02 00:18:19 +00003965 if (SextVal == ((i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003966 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003967 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
3968 }
3969 }
3970
3971 // Three instruction sequences.
3972
3973 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3974 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003975 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
3976 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003977 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
3978 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
3979 }
3980 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3981 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003982 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
3983 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003984 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
3985 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003986 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003987
Dan Gohman475871a2008-07-27 21:46:04 +00003988 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003989}
3990
Chris Lattner59138102006-04-17 05:28:54 +00003991/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3992/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00003993static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00003994 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00003995 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00003996 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00003997 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00003998 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003999
Chris Lattner59138102006-04-17 05:28:54 +00004000 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00004001 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00004002 OP_VMRGHW,
4003 OP_VMRGLW,
4004 OP_VSPLTISW0,
4005 OP_VSPLTISW1,
4006 OP_VSPLTISW2,
4007 OP_VSPLTISW3,
4008 OP_VSLDOI4,
4009 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004010 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004011 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004012
Chris Lattner59138102006-04-17 05:28:54 +00004013 if (OpNum == OP_COPY) {
4014 if (LHSID == (1*9+2)*9+3) return LHS;
4015 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4016 return RHS;
4017 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004018
Dan Gohman475871a2008-07-27 21:46:04 +00004019 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004020 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4021 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004022
Nate Begeman9008ca62009-04-27 18:41:29 +00004023 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004024 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004025 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004026 case OP_VMRGHW:
4027 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4028 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4029 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4030 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4031 break;
4032 case OP_VMRGLW:
4033 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4034 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4035 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4036 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4037 break;
4038 case OP_VSPLTISW0:
4039 for (unsigned i = 0; i != 16; ++i)
4040 ShufIdxs[i] = (i&3)+0;
4041 break;
4042 case OP_VSPLTISW1:
4043 for (unsigned i = 0; i != 16; ++i)
4044 ShufIdxs[i] = (i&3)+4;
4045 break;
4046 case OP_VSPLTISW2:
4047 for (unsigned i = 0; i != 16; ++i)
4048 ShufIdxs[i] = (i&3)+8;
4049 break;
4050 case OP_VSPLTISW3:
4051 for (unsigned i = 0; i != 16; ++i)
4052 ShufIdxs[i] = (i&3)+12;
4053 break;
4054 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004055 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004056 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004057 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004058 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004059 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004060 }
Owen Andersone50ed302009-08-10 22:56:29 +00004061 EVT VT = OpLHS.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00004062 OpLHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpLHS);
4063 OpRHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpRHS);
4064 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Nate Begeman9008ca62009-04-27 18:41:29 +00004065 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004066}
4067
Chris Lattnerf1b47082006-04-14 05:19:18 +00004068/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4069/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4070/// return the code it can be lowered into. Worst case, it can always be
4071/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004072SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004073 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004074 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004075 SDValue V1 = Op.getOperand(0);
4076 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004077 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004078 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004079
Chris Lattnerf1b47082006-04-14 05:19:18 +00004080 // Cases that are handled by instructions that take permute immediates
4081 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4082 // selected by the instruction selector.
4083 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004084 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4085 PPC::isSplatShuffleMask(SVOp, 2) ||
4086 PPC::isSplatShuffleMask(SVOp, 4) ||
4087 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4088 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4089 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4090 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4091 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4092 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4093 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4094 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4095 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004096 return Op;
4097 }
4098 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004099
Chris Lattnerf1b47082006-04-14 05:19:18 +00004100 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4101 // and produce a fixed permutation. If any of these match, do not lower to
4102 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004103 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4104 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4105 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4106 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4107 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4108 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4109 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4110 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4111 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004112 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004113
Chris Lattner59138102006-04-17 05:28:54 +00004114 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4115 // perfect shuffle table to emit an optimal matching sequence.
Nate Begeman9008ca62009-04-27 18:41:29 +00004116 SmallVector<int, 16> PermMask;
4117 SVOp->getMask(PermMask);
4118
Chris Lattner59138102006-04-17 05:28:54 +00004119 unsigned PFIndexes[4];
4120 bool isFourElementShuffle = true;
4121 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4122 unsigned EltNo = 8; // Start out undef.
4123 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004124 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004125 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004126
Nate Begeman9008ca62009-04-27 18:41:29 +00004127 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004128 if ((ByteSource & 3) != j) {
4129 isFourElementShuffle = false;
4130 break;
4131 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004132
Chris Lattner59138102006-04-17 05:28:54 +00004133 if (EltNo == 8) {
4134 EltNo = ByteSource/4;
4135 } else if (EltNo != ByteSource/4) {
4136 isFourElementShuffle = false;
4137 break;
4138 }
4139 }
4140 PFIndexes[i] = EltNo;
4141 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004142
4143 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004144 // perfect shuffle vector to determine if it is cost effective to do this as
4145 // discrete instructions, or whether we should use a vperm.
4146 if (isFourElementShuffle) {
4147 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004148 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004149 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004150
Chris Lattner59138102006-04-17 05:28:54 +00004151 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4152 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004153
Chris Lattner59138102006-04-17 05:28:54 +00004154 // Determining when to avoid vperm is tricky. Many things affect the cost
4155 // of vperm, particularly how many times the perm mask needs to be computed.
4156 // For example, if the perm mask can be hoisted out of a loop or is already
4157 // used (perhaps because there are multiple permutes with the same shuffle
4158 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4159 // the loop requires an extra register.
4160 //
4161 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004162 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004163 // available, if this block is within a loop, we should avoid using vperm
4164 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004165 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004166 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004167 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004168
Chris Lattnerf1b47082006-04-14 05:19:18 +00004169 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4170 // vector that will get spilled to the constant pool.
4171 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004172
Chris Lattnerf1b47082006-04-14 05:19:18 +00004173 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4174 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004175 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004176 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004177
Dan Gohman475871a2008-07-27 21:46:04 +00004178 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004179 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4180 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004181
Chris Lattnerf1b47082006-04-14 05:19:18 +00004182 for (unsigned j = 0; j != BytesPerElement; ++j)
4183 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004184 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004185 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004186
Owen Anderson825b72b2009-08-11 20:47:22 +00004187 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004188 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004189 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004190}
4191
Chris Lattner90564f22006-04-18 17:59:36 +00004192/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4193/// altivec comparison. If it is, return true and fill in Opc/isDot with
4194/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004195static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004196 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004197 unsigned IntrinsicID =
4198 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004199 CompareOpc = -1;
4200 isDot = false;
4201 switch (IntrinsicID) {
4202 default: return false;
4203 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004204 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4205 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4206 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4207 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4208 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4209 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4210 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4211 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4212 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4213 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4214 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4215 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4216 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004217
Chris Lattner1a635d62006-04-14 06:01:58 +00004218 // Normal Comparisons.
4219 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4220 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4221 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4222 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4223 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4224 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4225 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4226 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4227 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4228 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4229 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4230 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4231 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4232 }
Chris Lattner90564f22006-04-18 17:59:36 +00004233 return true;
4234}
4235
4236/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4237/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004238SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004239 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004240 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4241 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004242 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004243 int CompareOpc;
4244 bool isDot;
4245 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004246 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004247
Chris Lattner90564f22006-04-18 17:59:36 +00004248 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004249 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004250 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004251 Op.getOperand(1), Op.getOperand(2),
4252 DAG.getConstant(CompareOpc, MVT::i32));
Dale Johannesen3484c092009-02-05 22:07:54 +00004253 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004254 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004255
Chris Lattner1a635d62006-04-14 06:01:58 +00004256 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004257 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004258 Op.getOperand(2), // LHS
4259 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004260 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004261 };
Owen Andersone50ed302009-08-10 22:56:29 +00004262 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004263 VTs.push_back(Op.getOperand(2).getValueType());
Owen Anderson825b72b2009-08-11 20:47:22 +00004264 VTs.push_back(MVT::Flag);
Dale Johannesen3484c092009-02-05 22:07:54 +00004265 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004266
Chris Lattner1a635d62006-04-14 06:01:58 +00004267 // Now that we have the comparison, emit a copy from the CR to a GPR.
4268 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004269 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4270 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004271 CompNode.getValue(1));
4272
Chris Lattner1a635d62006-04-14 06:01:58 +00004273 // Unpack the result based on how the target uses it.
4274 unsigned BitNo; // Bit # of CR6.
4275 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004276 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004277 default: // Can't happen, don't crash on invalid number though.
4278 case 0: // Return the value of the EQ bit of CR6.
4279 BitNo = 0; InvertBit = false;
4280 break;
4281 case 1: // Return the inverted value of the EQ bit of CR6.
4282 BitNo = 0; InvertBit = true;
4283 break;
4284 case 2: // Return the value of the LT bit of CR6.
4285 BitNo = 2; InvertBit = false;
4286 break;
4287 case 3: // Return the inverted value of the LT bit of CR6.
4288 BitNo = 2; InvertBit = true;
4289 break;
4290 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004291
Chris Lattner1a635d62006-04-14 06:01:58 +00004292 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004293 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4294 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004295 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004296 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4297 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004298
Chris Lattner1a635d62006-04-14 06:01:58 +00004299 // If we are supposed to, toggle the bit.
4300 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004301 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4302 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004303 return Flags;
4304}
4305
Scott Michelfdc40a02009-02-17 22:15:04 +00004306SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004307 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004308 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004309 // Create a stack slot that is 16-byte aligned.
4310 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004311 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004312 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004313 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004314
Chris Lattner1a635d62006-04-14 06:01:58 +00004315 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004316 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004317 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004318 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004319 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004320 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004321 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004322}
4323
Dan Gohmand858e902010-04-17 15:26:15 +00004324SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004325 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004326 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004327 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004328
Owen Anderson825b72b2009-08-11 20:47:22 +00004329 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4330 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004331
Dan Gohman475871a2008-07-27 21:46:04 +00004332 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004333 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004334
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004335 // Shrinkify inputs to v8i16.
Owen Anderson825b72b2009-08-11 20:47:22 +00004336 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, LHS);
4337 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHS);
4338 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004339
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004340 // Low parts multiplied together, generating 32-bit results (we ignore the
4341 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004342 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004343 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004344
Dan Gohman475871a2008-07-27 21:46:04 +00004345 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004346 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004347 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004348 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004349 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004350 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4351 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004352 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004353
Owen Anderson825b72b2009-08-11 20:47:22 +00004354 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004355
Chris Lattnercea2aa72006-04-18 04:28:57 +00004356 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004357 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004358 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004359 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004360
Chris Lattner19a81522006-04-18 03:57:35 +00004361 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004362 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004363 LHS, RHS, DAG, dl, MVT::v8i16);
4364 EvenParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004365
Chris Lattner19a81522006-04-18 03:57:35 +00004366 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004367 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004368 LHS, RHS, DAG, dl, MVT::v8i16);
4369 OddParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004370
Chris Lattner19a81522006-04-18 03:57:35 +00004371 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004372 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004373 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004374 Ops[i*2 ] = 2*i+1;
4375 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004376 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004377 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004378 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004379 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004380 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004381}
4382
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004383/// LowerOperation - Provide custom lowering hooks for some operations.
4384///
Dan Gohmand858e902010-04-17 15:26:15 +00004385SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004386 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004387 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004388 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004389 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004390 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00004391 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00004392 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004393 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bill Wendling77959322008-09-17 00:30:57 +00004394 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004395 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00004396 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004397
4398 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00004399 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00004400
Jim Laskeyefc7e522006-12-04 22:04:42 +00004401 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004402 case ISD::DYNAMIC_STACKALLOC:
4403 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004404
Chris Lattner1a635d62006-04-14 06:01:58 +00004405 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004406 case ISD::FP_TO_UINT:
4407 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004408 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004409 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004410 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004411
Chris Lattner1a635d62006-04-14 06:01:58 +00004412 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004413 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4414 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4415 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004416
Chris Lattner1a635d62006-04-14 06:01:58 +00004417 // Vector-related lowering.
4418 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4419 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4420 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4421 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004422 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004423
Chris Lattner3fc027d2007-12-08 06:59:59 +00004424 // Frame & Return address.
4425 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004426 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004427 }
Dan Gohman475871a2008-07-27 21:46:04 +00004428 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004429}
4430
Duncan Sands1607f052008-12-01 11:39:25 +00004431void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4432 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004433 SelectionDAG &DAG) const {
Dale Johannesen3484c092009-02-05 22:07:54 +00004434 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004435 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004436 default:
Duncan Sands1607f052008-12-01 11:39:25 +00004437 assert(false && "Do not know how to custom type legalize this operation!");
4438 return;
4439 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004440 assert(N->getValueType(0) == MVT::ppcf128);
4441 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004442 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004443 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004444 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004445 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004446 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004447 DAG.getIntPtrConstant(1));
4448
4449 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4450 // of the long double, and puts FPSCR back the way it was. We do not
4451 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004452 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004453 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4454
Owen Anderson825b72b2009-08-11 20:47:22 +00004455 NodeTys.push_back(MVT::f64); // Return register
4456 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004457 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004458 MFFSreg = Result.getValue(0);
4459 InFlag = Result.getValue(1);
4460
4461 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004462 NodeTys.push_back(MVT::Flag); // Returns a flag
4463 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004464 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004465 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004466 InFlag = Result.getValue(0);
4467
4468 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004469 NodeTys.push_back(MVT::Flag); // Returns a flag
4470 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004471 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004472 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004473 InFlag = Result.getValue(0);
4474
4475 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004476 NodeTys.push_back(MVT::f64); // result of add
4477 NodeTys.push_back(MVT::Flag); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004478 Ops[0] = Lo;
4479 Ops[1] = Hi;
4480 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004481 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004482 FPreg = Result.getValue(0);
4483 InFlag = Result.getValue(1);
4484
4485 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004486 NodeTys.push_back(MVT::f64);
4487 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004488 Ops[1] = MFFSreg;
4489 Ops[2] = FPreg;
4490 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004491 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004492 FPreg = Result.getValue(0);
4493
4494 // We know the low half is about to be thrown away, so just use something
4495 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004496 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004497 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004498 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004499 }
Duncan Sands1607f052008-12-01 11:39:25 +00004500 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004501 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004502 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004503 }
4504}
4505
4506
Chris Lattner1a635d62006-04-14 06:01:58 +00004507//===----------------------------------------------------------------------===//
4508// Other Lowering Code
4509//===----------------------------------------------------------------------===//
4510
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004511MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004512PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004513 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004514 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004515 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4516
4517 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4518 MachineFunction *F = BB->getParent();
4519 MachineFunction::iterator It = BB;
4520 ++It;
4521
4522 unsigned dest = MI->getOperand(0).getReg();
4523 unsigned ptrA = MI->getOperand(1).getReg();
4524 unsigned ptrB = MI->getOperand(2).getReg();
4525 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004526 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004527
4528 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4529 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4530 F->insert(It, loopMBB);
4531 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004532 exitMBB->splice(exitMBB->begin(), BB,
4533 llvm::next(MachineBasicBlock::iterator(MI)),
4534 BB->end());
4535 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004536
4537 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004538 unsigned TmpReg = (!BinOpcode) ? incr :
4539 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004540 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4541 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004542
4543 // thisMBB:
4544 // ...
4545 // fallthrough --> loopMBB
4546 BB->addSuccessor(loopMBB);
4547
4548 // loopMBB:
4549 // l[wd]arx dest, ptr
4550 // add r0, dest, incr
4551 // st[wd]cx. r0, ptr
4552 // bne- loopMBB
4553 // fallthrough --> exitMBB
4554 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004555 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004556 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004557 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004558 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4559 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004560 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004561 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004562 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004563 BB->addSuccessor(loopMBB);
4564 BB->addSuccessor(exitMBB);
4565
4566 // exitMBB:
4567 // ...
4568 BB = exitMBB;
4569 return BB;
4570}
4571
4572MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004573PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004574 MachineBasicBlock *BB,
4575 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004576 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004577 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004578 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4579 // In 64 bit mode we have to use 64 bits for addresses, even though the
4580 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4581 // registers without caring whether they're 32 or 64, but here we're
4582 // doing actual arithmetic on the addresses.
4583 bool is64bit = PPCSubTarget.isPPC64();
4584
4585 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4586 MachineFunction *F = BB->getParent();
4587 MachineFunction::iterator It = BB;
4588 ++It;
4589
4590 unsigned dest = MI->getOperand(0).getReg();
4591 unsigned ptrA = MI->getOperand(1).getReg();
4592 unsigned ptrB = MI->getOperand(2).getReg();
4593 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004594 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004595
4596 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4597 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4598 F->insert(It, loopMBB);
4599 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004600 exitMBB->splice(exitMBB->begin(), BB,
4601 llvm::next(MachineBasicBlock::iterator(MI)),
4602 BB->end());
4603 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004604
4605 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004606 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004607 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4608 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004609 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4610 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4611 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4612 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4613 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4614 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4615 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4616 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4617 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4618 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004619 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004620 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004621 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004622
4623 // thisMBB:
4624 // ...
4625 // fallthrough --> loopMBB
4626 BB->addSuccessor(loopMBB);
4627
4628 // The 4-byte load must be aligned, while a char or short may be
4629 // anywhere in the word. Hence all this nasty bookkeeping code.
4630 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4631 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004632 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004633 // rlwinm ptr, ptr1, 0, 0, 29
4634 // slw incr2, incr, shift
4635 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4636 // slw mask, mask2, shift
4637 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004638 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004639 // add tmp, tmpDest, incr2
4640 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004641 // and tmp3, tmp, mask
4642 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004643 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004644 // bne- loopMBB
4645 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004646 // srw dest, tmpDest, shift
Dale Johannesen97efa362008-08-28 17:53:09 +00004647
4648 if (ptrA!=PPC::R0) {
4649 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004650 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004651 .addReg(ptrA).addReg(ptrB);
4652 } else {
4653 Ptr1Reg = ptrB;
4654 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004655 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004656 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004657 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004658 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4659 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004660 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004661 .addReg(Ptr1Reg).addImm(0).addImm(61);
4662 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004663 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004664 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004665 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004666 .addReg(incr).addReg(ShiftReg);
4667 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004668 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004669 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004670 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4671 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004672 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004673 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004674 .addReg(Mask2Reg).addReg(ShiftReg);
4675
4676 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004677 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004678 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004679 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004680 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004681 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004682 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004683 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004684 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004685 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004686 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004687 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004688 BuildMI(BB, dl, TII->get(PPC::STWCX))
Dale Johannesen97efa362008-08-28 17:53:09 +00004689 .addReg(Tmp4Reg).addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004690 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004691 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004692 BB->addSuccessor(loopMBB);
4693 BB->addSuccessor(exitMBB);
4694
4695 // exitMBB:
4696 // ...
4697 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004698 BuildMI(BB, dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg).addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004699 return BB;
4700}
4701
4702MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004703PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004704 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004705 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004706
4707 // To "insert" these instructions we actually have to insert their
4708 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004709 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004710 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004711 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004712
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004713 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004714
4715 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4716 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4717 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4718 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4719 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4720
4721 // The incoming instruction knows the destination vreg to set, the
4722 // condition code register to branch on, the true/false values to
4723 // select between, and a branch opcode to use.
4724
4725 // thisMBB:
4726 // ...
4727 // TrueVal = ...
4728 // cmpTY ccX, r1, r2
4729 // bCC copy1MBB
4730 // fallthrough --> copy0MBB
4731 MachineBasicBlock *thisMBB = BB;
4732 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4733 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4734 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004735 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004736 F->insert(It, copy0MBB);
4737 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004738
4739 // Transfer the remainder of BB and its successor edges to sinkMBB.
4740 sinkMBB->splice(sinkMBB->begin(), BB,
4741 llvm::next(MachineBasicBlock::iterator(MI)),
4742 BB->end());
4743 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4744
Evan Cheng53301922008-07-12 02:23:19 +00004745 // Next, add the true and fallthrough blocks as its successors.
4746 BB->addSuccessor(copy0MBB);
4747 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004748
Dan Gohman14152b42010-07-06 20:24:04 +00004749 BuildMI(BB, dl, TII->get(PPC::BCC))
4750 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4751
Evan Cheng53301922008-07-12 02:23:19 +00004752 // copy0MBB:
4753 // %FalseValue = ...
4754 // # fallthrough to sinkMBB
4755 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004756
Evan Cheng53301922008-07-12 02:23:19 +00004757 // Update machine-CFG edges
4758 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004759
Evan Cheng53301922008-07-12 02:23:19 +00004760 // sinkMBB:
4761 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4762 // ...
4763 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004764 BuildMI(*BB, BB->begin(), dl,
4765 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004766 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4767 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4768 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004769 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4770 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4771 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4772 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004773 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4774 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4775 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4776 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004777
4778 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4779 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4780 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4781 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004782 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4783 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4784 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4785 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004786
4787 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4788 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4789 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4790 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004791 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4792 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4793 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4794 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004795
4796 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4797 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4798 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4799 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004800 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4801 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4802 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4803 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004804
4805 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004806 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004807 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004808 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004809 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004810 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004811 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004812 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004813
4814 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4815 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4816 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4817 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004818 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4819 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4820 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4821 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004822
Dale Johannesen0e55f062008-08-29 18:29:46 +00004823 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4824 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4825 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4826 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4827 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4828 BB = EmitAtomicBinary(MI, BB, false, 0);
4829 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4830 BB = EmitAtomicBinary(MI, BB, true, 0);
4831
Evan Cheng53301922008-07-12 02:23:19 +00004832 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4833 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4834 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4835
4836 unsigned dest = MI->getOperand(0).getReg();
4837 unsigned ptrA = MI->getOperand(1).getReg();
4838 unsigned ptrB = MI->getOperand(2).getReg();
4839 unsigned oldval = MI->getOperand(3).getReg();
4840 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004841 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004842
Dale Johannesen65e39732008-08-25 18:53:26 +00004843 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4844 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4845 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004846 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004847 F->insert(It, loop1MBB);
4848 F->insert(It, loop2MBB);
4849 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004850 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004851 exitMBB->splice(exitMBB->begin(), BB,
4852 llvm::next(MachineBasicBlock::iterator(MI)),
4853 BB->end());
4854 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00004855
4856 // thisMBB:
4857 // ...
4858 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004859 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004860
Dale Johannesen65e39732008-08-25 18:53:26 +00004861 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004862 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00004863 // cmp[wd] dest, oldval
4864 // bne- midMBB
4865 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004866 // st[wd]cx. newval, ptr
4867 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004868 // b exitBB
4869 // midMBB:
4870 // st[wd]cx. dest, ptr
4871 // exitBB:
4872 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004873 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00004874 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004875 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00004876 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004877 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004878 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4879 BB->addSuccessor(loop2MBB);
4880 BB->addSuccessor(midMBB);
4881
4882 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004883 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00004884 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004885 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004886 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004887 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004888 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004889 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004890
Dale Johannesen65e39732008-08-25 18:53:26 +00004891 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004892 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00004893 .addReg(dest).addReg(ptrA).addReg(ptrB);
4894 BB->addSuccessor(exitMBB);
4895
Evan Cheng53301922008-07-12 02:23:19 +00004896 // exitMBB:
4897 // ...
4898 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004899 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
4900 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
4901 // We must use 64-bit registers for addresses when targeting 64-bit,
4902 // since we're actually doing arithmetic on them. Other registers
4903 // can be 32-bit.
4904 bool is64bit = PPCSubTarget.isPPC64();
4905 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
4906
4907 unsigned dest = MI->getOperand(0).getReg();
4908 unsigned ptrA = MI->getOperand(1).getReg();
4909 unsigned ptrB = MI->getOperand(2).getReg();
4910 unsigned oldval = MI->getOperand(3).getReg();
4911 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004912 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004913
4914 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4915 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4916 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
4917 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4918 F->insert(It, loop1MBB);
4919 F->insert(It, loop2MBB);
4920 F->insert(It, midMBB);
4921 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004922 exitMBB->splice(exitMBB->begin(), BB,
4923 llvm::next(MachineBasicBlock::iterator(MI)),
4924 BB->end());
4925 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004926
4927 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004928 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004929 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4930 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004931 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4932 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4933 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4934 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
4935 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
4936 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
4937 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
4938 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4939 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4940 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4941 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4942 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
4943 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
4944 unsigned Ptr1Reg;
4945 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
4946 // thisMBB:
4947 // ...
4948 // fallthrough --> loopMBB
4949 BB->addSuccessor(loop1MBB);
4950
4951 // The 4-byte load must be aligned, while a char or short may be
4952 // anywhere in the word. Hence all this nasty bookkeeping code.
4953 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4954 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004955 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004956 // rlwinm ptr, ptr1, 0, 0, 29
4957 // slw newval2, newval, shift
4958 // slw oldval2, oldval,shift
4959 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4960 // slw mask, mask2, shift
4961 // and newval3, newval2, mask
4962 // and oldval3, oldval2, mask
4963 // loop1MBB:
4964 // lwarx tmpDest, ptr
4965 // and tmp, tmpDest, mask
4966 // cmpw tmp, oldval3
4967 // bne- midMBB
4968 // loop2MBB:
4969 // andc tmp2, tmpDest, mask
4970 // or tmp4, tmp2, newval3
4971 // stwcx. tmp4, ptr
4972 // bne- loop1MBB
4973 // b exitBB
4974 // midMBB:
4975 // stwcx. tmpDest, ptr
4976 // exitBB:
4977 // srw dest, tmpDest, shift
4978 if (ptrA!=PPC::R0) {
4979 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004980 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004981 .addReg(ptrA).addReg(ptrB);
4982 } else {
4983 Ptr1Reg = ptrB;
4984 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004985 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004986 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004987 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004988 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4989 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004990 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004991 .addReg(Ptr1Reg).addImm(0).addImm(61);
4992 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004993 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004994 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004995 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004996 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004997 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004998 .addReg(oldval).addReg(ShiftReg);
4999 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005000 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005001 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005002 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5003 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
5004 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005005 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005006 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005007 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005008 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005009 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005010 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005011 .addReg(OldVal2Reg).addReg(MaskReg);
5012
5013 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005014 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005015 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005016 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5017 .addReg(TmpDestReg).addReg(MaskReg);
5018 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005019 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005020 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005021 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5022 BB->addSuccessor(loop2MBB);
5023 BB->addSuccessor(midMBB);
5024
5025 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005026 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5027 .addReg(TmpDestReg).addReg(MaskReg);
5028 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5029 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5030 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005031 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005032 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005033 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005034 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005035 BB->addSuccessor(loop1MBB);
5036 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005037
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005038 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005039 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005040 .addReg(PPC::R0).addReg(PtrReg);
5041 BB->addSuccessor(exitMBB);
5042
5043 // exitMBB:
5044 // ...
5045 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005046 BuildMI(BB, dl, TII->get(PPC::SRW),dest).addReg(TmpReg).addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005047 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005048 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005049 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005050
Dan Gohman14152b42010-07-06 20:24:04 +00005051 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005052 return BB;
5053}
5054
Chris Lattner1a635d62006-04-14 06:01:58 +00005055//===----------------------------------------------------------------------===//
5056// Target Optimization Hooks
5057//===----------------------------------------------------------------------===//
5058
Duncan Sands25cf2272008-11-24 14:53:14 +00005059SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5060 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005061 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005062 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005063 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005064 switch (N->getOpcode()) {
5065 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005066 case PPCISD::SHL:
5067 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005068 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005069 return N->getOperand(0);
5070 }
5071 break;
5072 case PPCISD::SRL:
5073 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005074 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005075 return N->getOperand(0);
5076 }
5077 break;
5078 case PPCISD::SRA:
5079 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005080 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005081 C->isAllOnesValue()) // -1 >>s V -> -1.
5082 return N->getOperand(0);
5083 }
5084 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005085
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005086 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005087 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005088 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5089 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5090 // We allow the src/dst to be either f32/f64, but the intermediate
5091 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005092 if (N->getOperand(0).getValueType() == MVT::i64 &&
5093 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005094 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005095 if (Val.getValueType() == MVT::f32) {
5096 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005097 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005098 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005099
Owen Anderson825b72b2009-08-11 20:47:22 +00005100 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005101 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005102 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005103 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005104 if (N->getValueType(0) == MVT::f32) {
5105 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005106 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005107 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005108 }
5109 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005110 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005111 // If the intermediate type is i32, we can avoid the load/store here
5112 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005113 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005114 }
5115 }
5116 break;
Chris Lattner51269842006-03-01 05:50:56 +00005117 case ISD::STORE:
5118 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5119 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005120 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005121 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005122 N->getOperand(1).getValueType() == MVT::i32 &&
5123 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005124 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005125 if (Val.getValueType() == MVT::f32) {
5126 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005127 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005128 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005129 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005130 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005131
Owen Anderson825b72b2009-08-11 20:47:22 +00005132 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005133 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005134 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005135 return Val;
5136 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005137
Chris Lattnerd9989382006-07-10 20:56:58 +00005138 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005139 if (cast<StoreSDNode>(N)->isUnindexed() &&
5140 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005141 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005142 (N->getOperand(1).getValueType() == MVT::i32 ||
5143 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005144 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005145 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005146 if (BSwapOp.getValueType() == MVT::i16)
5147 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005148
Dan Gohmanc76909a2009-09-25 20:36:54 +00005149 SDValue Ops[] = {
5150 N->getOperand(0), BSwapOp, N->getOperand(2),
5151 DAG.getValueType(N->getOperand(1).getValueType())
5152 };
5153 return
5154 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5155 Ops, array_lengthof(Ops),
5156 cast<StoreSDNode>(N)->getMemoryVT(),
5157 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005158 }
5159 break;
5160 case ISD::BSWAP:
5161 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005162 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005163 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005164 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005165 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005166 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005167 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005168 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005169 LD->getChain(), // Chain
5170 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005171 DAG.getValueType(N->getValueType(0)) // VT
5172 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005173 SDValue BSLoad =
5174 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5175 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5176 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005177
Scott Michelfdc40a02009-02-17 22:15:04 +00005178 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005179 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005180 if (N->getValueType(0) == MVT::i16)
5181 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005182
Chris Lattnerd9989382006-07-10 20:56:58 +00005183 // First, combine the bswap away. This makes the value produced by the
5184 // load dead.
5185 DCI.CombineTo(N, ResVal);
5186
5187 // Next, combine the load away, we give it a bogus result value but a real
5188 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005189 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005190
Chris Lattnerd9989382006-07-10 20:56:58 +00005191 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005192 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005193 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005194
Chris Lattner51269842006-03-01 05:50:56 +00005195 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005196 case PPCISD::VCMP: {
5197 // If a VCMPo node already exists with exactly the same operands as this
5198 // node, use its result instead of this node (VCMPo computes both a CR6 and
5199 // a normal output).
5200 //
5201 if (!N->getOperand(0).hasOneUse() &&
5202 !N->getOperand(1).hasOneUse() &&
5203 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005204
Chris Lattner4468c222006-03-31 06:02:07 +00005205 // Scan all of the users of the LHS, looking for VCMPo's that match.
5206 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005207
Gabor Greifba36cb52008-08-28 21:40:38 +00005208 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005209 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5210 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005211 if (UI->getOpcode() == PPCISD::VCMPo &&
5212 UI->getOperand(1) == N->getOperand(1) &&
5213 UI->getOperand(2) == N->getOperand(2) &&
5214 UI->getOperand(0) == N->getOperand(0)) {
5215 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005216 break;
5217 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005218
Chris Lattner00901202006-04-18 18:28:22 +00005219 // If there is no VCMPo node, or if the flag value has a single use, don't
5220 // transform this.
5221 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5222 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005223
5224 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005225 // chain, this transformation is more complex. Note that multiple things
5226 // could use the value result, which we should ignore.
5227 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005228 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005229 FlagUser == 0; ++UI) {
5230 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005231 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005232 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005233 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005234 FlagUser = User;
5235 break;
5236 }
5237 }
5238 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005239
Chris Lattner00901202006-04-18 18:28:22 +00005240 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5241 // give up for right now.
5242 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005243 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005244 }
5245 break;
5246 }
Chris Lattner90564f22006-04-18 17:59:36 +00005247 case ISD::BR_CC: {
5248 // If this is a branch on an altivec predicate comparison, lower this so
5249 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5250 // lowering is done pre-legalize, because the legalizer lowers the predicate
5251 // compare down to code that is difficult to reassemble.
5252 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005253 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005254 int CompareOpc;
5255 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005256
Chris Lattner90564f22006-04-18 17:59:36 +00005257 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5258 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5259 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5260 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005261
Chris Lattner90564f22006-04-18 17:59:36 +00005262 // If this is a comparison against something other than 0/1, then we know
5263 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005264 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005265 if (Val != 0 && Val != 1) {
5266 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5267 return N->getOperand(0);
5268 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005269 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005270 N->getOperand(0), N->getOperand(4));
5271 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005272
Chris Lattner90564f22006-04-18 17:59:36 +00005273 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005274
Chris Lattner90564f22006-04-18 17:59:36 +00005275 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005276 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005277 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005278 LHS.getOperand(2), // LHS of compare
5279 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005280 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005281 };
Chris Lattner90564f22006-04-18 17:59:36 +00005282 VTs.push_back(LHS.getOperand(2).getValueType());
Owen Anderson825b72b2009-08-11 20:47:22 +00005283 VTs.push_back(MVT::Flag);
Dale Johannesen3484c092009-02-05 22:07:54 +00005284 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005285
Chris Lattner90564f22006-04-18 17:59:36 +00005286 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005287 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005288 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005289 default: // Can't happen, don't crash on invalid number though.
5290 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005291 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005292 break;
5293 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005294 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005295 break;
5296 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005297 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005298 break;
5299 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005300 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005301 break;
5302 }
5303
Owen Anderson825b72b2009-08-11 20:47:22 +00005304 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5305 DAG.getConstant(CompOpc, MVT::i32),
5306 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005307 N->getOperand(4), CompNode.getValue(1));
5308 }
5309 break;
5310 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005311 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005312
Dan Gohman475871a2008-07-27 21:46:04 +00005313 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005314}
5315
Chris Lattner1a635d62006-04-14 06:01:58 +00005316//===----------------------------------------------------------------------===//
5317// Inline Assembly Support
5318//===----------------------------------------------------------------------===//
5319
Dan Gohman475871a2008-07-27 21:46:04 +00005320void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005321 const APInt &Mask,
Scott Michelfdc40a02009-02-17 22:15:04 +00005322 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005323 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005324 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005325 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005326 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005327 switch (Op.getOpcode()) {
5328 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005329 case PPCISD::LBRX: {
5330 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005331 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005332 KnownZero = 0xFFFF0000;
5333 break;
5334 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005335 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005336 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005337 default: break;
5338 case Intrinsic::ppc_altivec_vcmpbfp_p:
5339 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5340 case Intrinsic::ppc_altivec_vcmpequb_p:
5341 case Intrinsic::ppc_altivec_vcmpequh_p:
5342 case Intrinsic::ppc_altivec_vcmpequw_p:
5343 case Intrinsic::ppc_altivec_vcmpgefp_p:
5344 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5345 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5346 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5347 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5348 case Intrinsic::ppc_altivec_vcmpgtub_p:
5349 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5350 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5351 KnownZero = ~1U; // All bits but the low one are known to be zero.
5352 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005353 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005354 }
5355 }
5356}
5357
5358
Chris Lattner4234f572007-03-25 02:14:49 +00005359/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005360/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005361PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005362PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5363 if (Constraint.size() == 1) {
5364 switch (Constraint[0]) {
5365 default: break;
5366 case 'b':
5367 case 'r':
5368 case 'f':
5369 case 'v':
5370 case 'y':
5371 return C_RegisterClass;
5372 }
5373 }
5374 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005375}
5376
John Thompson44ab89e2010-10-29 17:29:13 +00005377/// Examine constraint type and operand type and determine a weight value.
5378/// This object must already have been set up with the operand type
5379/// and the current alternative constraint selected.
5380TargetLowering::ConstraintWeight
5381PPCTargetLowering::getSingleConstraintMatchWeight(
5382 AsmOperandInfo &info, const char *constraint) const {
5383 ConstraintWeight weight = CW_Invalid;
5384 Value *CallOperandVal = info.CallOperandVal;
5385 // If we don't have a value, we can't do a match,
5386 // but allow it at the lowest weight.
5387 if (CallOperandVal == NULL)
5388 return CW_Default;
5389 const Type *type = CallOperandVal->getType();
5390 // Look at the constraint type.
5391 switch (*constraint) {
5392 default:
5393 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5394 break;
5395 case 'b':
5396 if (type->isIntegerTy())
5397 weight = CW_Register;
5398 break;
5399 case 'f':
5400 if (type->isFloatTy())
5401 weight = CW_Register;
5402 break;
5403 case 'd':
5404 if (type->isDoubleTy())
5405 weight = CW_Register;
5406 break;
5407 case 'v':
5408 if (type->isVectorTy())
5409 weight = CW_Register;
5410 break;
5411 case 'y':
5412 weight = CW_Register;
5413 break;
5414 }
5415 return weight;
5416}
5417
Scott Michelfdc40a02009-02-17 22:15:04 +00005418std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005419PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005420 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005421 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005422 // GCC RS6000 Constraint Letters
5423 switch (Constraint[0]) {
5424 case 'b': // R1-R31
5425 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005426 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Chris Lattner331d1bc2006-11-02 01:44:04 +00005427 return std::make_pair(0U, PPC::G8RCRegisterClass);
5428 return std::make_pair(0U, PPC::GPRCRegisterClass);
5429 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005430 if (VT == MVT::f32)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005431 return std::make_pair(0U, PPC::F4RCRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00005432 else if (VT == MVT::f64)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005433 return std::make_pair(0U, PPC::F8RCRegisterClass);
5434 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005435 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00005436 return std::make_pair(0U, PPC::VRRCRegisterClass);
5437 case 'y': // crrc
5438 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005439 }
5440 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005441
Chris Lattner331d1bc2006-11-02 01:44:04 +00005442 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005443}
Chris Lattner763317d2006-02-07 00:47:13 +00005444
Chris Lattner331d1bc2006-11-02 01:44:04 +00005445
Chris Lattner48884cd2007-08-25 00:47:38 +00005446/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00005447/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00005448void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, char Letter,
5449 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005450 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005451 SDValue Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00005452 switch (Letter) {
5453 default: break;
5454 case 'I':
5455 case 'J':
5456 case 'K':
5457 case 'L':
5458 case 'M':
5459 case 'N':
5460 case 'O':
5461 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005462 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005463 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005464 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005465 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005466 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005467 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005468 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005469 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005470 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005471 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5472 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005473 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005474 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005475 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005476 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005477 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005478 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005479 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005480 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005481 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005482 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005483 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005484 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005485 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005486 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005487 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005488 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005489 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005490 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005491 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005492 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005493 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005494 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005495 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005496 }
5497 break;
5498 }
5499 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005500
Gabor Greifba36cb52008-08-28 21:40:38 +00005501 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005502 Ops.push_back(Result);
5503 return;
5504 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005505
Chris Lattner763317d2006-02-07 00:47:13 +00005506 // Handle standard constraint letters.
Dale Johannesen1784d162010-06-25 21:55:36 +00005507 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005508}
Evan Chengc4c62572006-03-13 23:20:37 +00005509
Chris Lattnerc9addb72007-03-30 23:15:24 +00005510// isLegalAddressingMode - Return true if the addressing mode represented
5511// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005512bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005513 const Type *Ty) const {
5514 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005515
Chris Lattnerc9addb72007-03-30 23:15:24 +00005516 // PPC allows a sign-extended 16-bit immediate field.
5517 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5518 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005519
Chris Lattnerc9addb72007-03-30 23:15:24 +00005520 // No global is ever allowed as a base.
5521 if (AM.BaseGV)
5522 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005523
5524 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005525 switch (AM.Scale) {
5526 case 0: // "r+i" or just "i", depending on HasBaseReg.
5527 break;
5528 case 1:
5529 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5530 return false;
5531 // Otherwise we have r+r or r+i.
5532 break;
5533 case 2:
5534 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5535 return false;
5536 // Allow 2*r as r+r.
5537 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005538 default:
5539 // No other scales are supported.
5540 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005541 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005542
Chris Lattnerc9addb72007-03-30 23:15:24 +00005543 return true;
5544}
5545
Evan Chengc4c62572006-03-13 23:20:37 +00005546/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005547/// as the offset of the target addressing mode for load / store of the
5548/// given type.
5549bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005550 // PPC allows a sign-extended 16-bit immediate field.
5551 return (V > -(1 << 16) && V < (1 << 16)-1);
5552}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005553
5554bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005555 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005556}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005557
Dan Gohmand858e902010-04-17 15:26:15 +00005558SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5559 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00005560 MachineFunction &MF = DAG.getMachineFunction();
5561 MachineFrameInfo *MFI = MF.getFrameInfo();
5562 MFI->setReturnAddressIsTaken(true);
5563
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005564 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005565 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005566
Dale Johannesen08673d22010-05-03 22:59:34 +00005567 // Make sure the function does not optimize away the store of the RA to
5568 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00005569 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00005570 FuncInfo->setLRStoreRequired();
5571 bool isPPC64 = PPCSubTarget.isPPC64();
5572 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5573
5574 if (Depth > 0) {
5575 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5576 SDValue Offset =
5577
5578 DAG.getConstant(PPCFrameInfo::getReturnSaveOffset(isPPC64, isDarwinABI),
5579 isPPC64? MVT::i64 : MVT::i32);
5580 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5581 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5582 FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005583 MachinePointerInfo(), false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005584 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00005585
Chris Lattner3fc027d2007-12-08 06:59:59 +00005586 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005587 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00005588 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005589 RetAddrFI, MachinePointerInfo(), false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005590}
5591
Dan Gohmand858e902010-04-17 15:26:15 +00005592SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5593 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00005594 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005595 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005596
Owen Andersone50ed302009-08-10 22:56:29 +00005597 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005598 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005599
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005600 MachineFunction &MF = DAG.getMachineFunction();
5601 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00005602 MFI->setFrameAddressIsTaken(true);
5603 bool is31 = (DisableFramePointerElim(MF) || MFI->hasVarSizedObjects()) &&
5604 MFI->getStackSize() &&
5605 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5606 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5607 (is31 ? PPC::R31 : PPC::R1);
5608 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5609 PtrVT);
5610 while (Depth--)
5611 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005612 FrameAddr, MachinePointerInfo(), false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005613 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005614}
Dan Gohman54aeea32008-10-21 03:41:46 +00005615
5616bool
5617PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5618 // The PowerPC target isn't yet aware of offsets.
5619 return false;
5620}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005621
Evan Cheng42642d02010-04-01 20:10:42 +00005622/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00005623/// and store operations as a result of memset, memcpy, and memmove
5624/// lowering. If DstAlign is zero that means it's safe to destination
5625/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5626/// means there isn't a need to check it against alignment requirement,
5627/// probably because the source does not need to be loaded. If
5628/// 'NonScalarIntSafe' is true, that means it's safe to return a
5629/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00005630/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5631/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00005632/// It returns EVT::Other if the type should be determined using generic
5633/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00005634EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5635 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00005636 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00005637 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00005638 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00005639 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005640 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005641 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005642 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005643 }
5644}