blob: 22c64dd9cfe04c8dcf8dac9e0a008bb3111b96d5 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Chenga8e29892007-01-19 07:51:42 +000041def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
42
43def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
44 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
45
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000046def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000047def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
48 SDTCisInt<2>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000049
Jim Grosbach7c03dbd2009-12-14 21:24:16 +000050def SDT_ARMMEMBARRIERV7 : SDTypeProfile<0, 0, []>;
51def SDT_ARMSYNCBARRIERV7 : SDTypeProfile<0, 0, []>;
52def SDT_ARMMEMBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
53def SDT_ARMSYNCBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000054
Evan Chenga8e29892007-01-19 07:51:42 +000055// Node definitions.
56def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000057def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
58
Bill Wendlingc69107c2007-11-13 09:19:02 +000059def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000060 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000061def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000062 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000063
64def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
65 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng277f0742007-06-19 21:05:09 +000066def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
67 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000068def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
69 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
70
Chris Lattner48be23c2008-01-15 22:02:54 +000071def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000072 [SDNPHasChain, SDNPOptInFlag]>;
73
74def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
75 [SDNPInFlag]>;
76def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
77 [SDNPInFlag]>;
78
79def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
80 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
81
82def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
83 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000084def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
85 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086
87def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
88 [SDNPOutFlag]>;
89
David Goodwinc0309b42009-06-29 15:33:01 +000090def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
91 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000092
Evan Chenga8e29892007-01-19 07:51:42 +000093def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
94
95def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
96def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
97def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000098
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000099def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +0000100def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000101
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000102def ARMMemBarrierV7 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV7,
Jim Grosbach3728e962009-12-10 00:11:09 +0000103 [SDNPHasChain]>;
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000104def ARMSyncBarrierV7 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV7,
105 [SDNPHasChain]>;
106def ARMMemBarrierV6 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV6,
107 [SDNPHasChain]>;
108def ARMSyncBarrierV6 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV6,
Jim Grosbach3728e962009-12-10 00:11:09 +0000109 [SDNPHasChain]>;
110
Evan Chengf609bb82010-01-19 00:44:15 +0000111def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
112
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000113//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000114// ARM Instruction Predicate Definitions.
115//
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000116def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
117def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000118def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
119def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
120def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000121def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000122def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000123def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
124def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
125def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
126def HasNEON : Predicate<"Subtarget->hasNEON()">;
Anton Korobeynikov341ab132010-03-18 22:35:45 +0000127def HasFP16 : Predicate<"Subtarget->hasFP16()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000128def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
129def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000130def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000131def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000132def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000133def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000134def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
135def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000136
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000137// FIXME: Eventually this will be just "hasV6T2Ops".
138def UseMovt : Predicate<"Subtarget->useMovt()">;
139def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
140
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000141//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000142// ARM Flag Definitions.
143
144class RegConstraint<string C> {
145 string Constraints = C;
146}
147
148//===----------------------------------------------------------------------===//
149// ARM specific transformation functions and pattern fragments.
150//
151
Evan Chenga8e29892007-01-19 07:51:42 +0000152// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
153// so_imm_neg def below.
154def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000155 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000156}]>;
157
158// so_imm_not_XFORM - Return a so_imm value packed into the format described for
159// so_imm_not def below.
160def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000162}]>;
163
164// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
165def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000166 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000167 return v == 8 || v == 16 || v == 24;
168}]>;
169
170/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
171def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000172 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000173}]>;
174
175/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
176def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000177 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000178}]>;
179
Jim Grosbach64171712010-02-16 21:07:46 +0000180def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000181 PatLeaf<(imm), [{
182 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
183 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000184
Evan Chenga2515702007-03-19 07:09:02 +0000185def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000186 PatLeaf<(imm), [{
187 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
188 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000189
190// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
191def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000192 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000193}]>;
194
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000195/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
196/// e.g., 0xf000ffff
197def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000198 PatLeaf<(imm), [{
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000199 uint32_t v = (uint32_t)N->getZExtValue();
200 if (v == 0xffffffff)
201 return 0;
David Goodwinc2ffd282009-07-14 00:57:56 +0000202 // there can be 1's on either or both "outsides", all the "inside"
203 // bits must be 0's
204 unsigned int lsb = 0, msb = 31;
205 while (v & (1 << msb)) --msb;
206 while (v & (1 << lsb)) ++lsb;
207 for (unsigned int i = lsb; i <= msb; ++i) {
208 if (v & (1 << i))
209 return 0;
210 }
211 return 1;
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000212}] > {
213 let PrintMethod = "printBitfieldInvMaskImmOperand";
214}
215
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000216/// Split a 32-bit immediate into two 16 bit parts.
217def lo16 : SDNodeXForm<imm, [{
218 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
219 MVT::i32);
220}]>;
221
222def hi16 : SDNodeXForm<imm, [{
223 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
224}]>;
225
226def lo16AllZero : PatLeaf<(i32 imm), [{
227 // Returns true if all low 16-bits are 0.
228 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000229}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000230
Jim Grosbach64171712010-02-16 21:07:46 +0000231/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000232/// [0.65535].
233def imm0_65535 : PatLeaf<(i32 imm), [{
234 return (uint32_t)N->getZExtValue() < 65536;
235}]>;
236
Evan Cheng37f25d92008-08-28 23:39:26 +0000237class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
238class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000239
Jim Grosbach0a145f32010-02-16 20:17:57 +0000240/// adde and sube predicates - True based on whether the carry flag output
241/// will be needed or not.
242def adde_dead_carry :
243 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
244 [{return !N->hasAnyUseOfValue(1);}]>;
245def sube_dead_carry :
246 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
247 [{return !N->hasAnyUseOfValue(1);}]>;
248def adde_live_carry :
249 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
250 [{return N->hasAnyUseOfValue(1);}]>;
251def sube_live_carry :
252 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
253 [{return N->hasAnyUseOfValue(1);}]>;
254
Evan Chenga8e29892007-01-19 07:51:42 +0000255//===----------------------------------------------------------------------===//
256// Operand Definitions.
257//
258
259// Branch target.
260def brtarget : Operand<OtherVT>;
261
Evan Chenga8e29892007-01-19 07:51:42 +0000262// A list of registers separated by comma. Used by load/store multiple.
263def reglist : Operand<i32> {
264 let PrintMethod = "printRegisterList";
265}
266
267// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
268def cpinst_operand : Operand<i32> {
269 let PrintMethod = "printCPInstOperand";
270}
271
272def jtblock_operand : Operand<i32> {
273 let PrintMethod = "printJTBlockOperand";
274}
Evan Cheng66ac5312009-07-25 00:33:29 +0000275def jt2block_operand : Operand<i32> {
276 let PrintMethod = "printJT2BlockOperand";
277}
Evan Chenga8e29892007-01-19 07:51:42 +0000278
279// Local PC labels.
280def pclabel : Operand<i32> {
281 let PrintMethod = "printPCLabel";
282}
283
284// shifter_operand operands: so_reg and so_imm.
285def so_reg : Operand<i32>, // reg reg imm
286 ComplexPattern<i32, 3, "SelectShifterOperandReg",
287 [shl,srl,sra,rotr]> {
288 let PrintMethod = "printSORegOperand";
289 let MIOperandInfo = (ops GPR, GPR, i32imm);
290}
291
292// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
293// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
294// represented in the imm field in the same 12-bit form that they are encoded
295// into so_imm instructions: the 8-bit immediate is the least significant bits
296// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
297def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000298 PatLeaf<(imm), [{
299 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
300 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000301 let PrintMethod = "printSOImmOperand";
302}
303
Evan Chengc70d1842007-03-20 08:11:30 +0000304// Break so_imm's up into two pieces. This handles immediates with up to 16
305// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
306// get the first/second pieces.
307def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000308 PatLeaf<(imm), [{
309 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
310 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000311 let PrintMethod = "printSOImm2PartOperand";
312}
313
314def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000315 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000317}]>;
318
319def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000320 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000322}]>;
323
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000324def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
325 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
326 }]> {
327 let PrintMethod = "printSOImm2PartOperand";
328}
329
330def so_neg_imm2part_1 : SDNodeXForm<imm, [{
331 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
332 return CurDAG->getTargetConstant(V, MVT::i32);
333}]>;
334
335def so_neg_imm2part_2 : SDNodeXForm<imm, [{
336 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
337 return CurDAG->getTargetConstant(V, MVT::i32);
338}]>;
339
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000340/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
341def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
342 return (int32_t)N->getZExtValue() < 32;
343}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000344
345// Define ARM specific addressing modes.
346
347// addrmode2 := reg +/- reg shop imm
348// addrmode2 := reg +/- imm12
349//
350def addrmode2 : Operand<i32>,
351 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
352 let PrintMethod = "printAddrMode2Operand";
353 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
354}
355
356def am2offset : Operand<i32>,
357 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
358 let PrintMethod = "printAddrMode2OffsetOperand";
359 let MIOperandInfo = (ops GPR, i32imm);
360}
361
362// addrmode3 := reg +/- reg
363// addrmode3 := reg +/- imm8
364//
365def addrmode3 : Operand<i32>,
366 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
367 let PrintMethod = "printAddrMode3Operand";
368 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
369}
370
371def am3offset : Operand<i32>,
372 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
373 let PrintMethod = "printAddrMode3OffsetOperand";
374 let MIOperandInfo = (ops GPR, i32imm);
375}
376
377// addrmode4 := reg, <mode|W>
378//
379def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000380 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000381 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000382 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000383}
384
385// addrmode5 := reg +/- imm8*4
386//
387def addrmode5 : Operand<i32>,
388 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
389 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000390 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000391}
392
Bob Wilson8b024a52009-07-01 23:16:05 +0000393// addrmode6 := reg with optional writeback
394//
395def addrmode6 : Operand<i32>,
Bob Wilsona43e6bf2010-03-16 23:01:13 +0000396 ComplexPattern<i32, 4, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000397 let PrintMethod = "printAddrMode6Operand";
Bob Wilsona43e6bf2010-03-16 23:01:13 +0000398 let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm, i32imm);
Bob Wilson8b024a52009-07-01 23:16:05 +0000399}
400
Evan Chenga8e29892007-01-19 07:51:42 +0000401// addrmodepc := pc + reg
402//
403def addrmodepc : Operand<i32>,
404 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
405 let PrintMethod = "printAddrModePCOperand";
406 let MIOperandInfo = (ops GPR, i32imm);
407}
408
Bob Wilson4f38b382009-08-21 21:58:55 +0000409def nohash_imm : Operand<i32> {
410 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000411}
412
Evan Chenga8e29892007-01-19 07:51:42 +0000413//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000414
Evan Cheng37f25d92008-08-28 23:39:26 +0000415include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000416
417//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000418// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000419//
420
Evan Cheng3924f782008-08-29 07:36:24 +0000421/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000422/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000423multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
424 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000425 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000426 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000427 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
428 let Inst{25} = 1;
429 }
Evan Chengedda31c2008-11-05 18:35:52 +0000430 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000431 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000432 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000433 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000434 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000435 let isCommutable = Commutable;
436 }
Evan Chengedda31c2008-11-05 18:35:52 +0000437 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000438 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000439 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
440 let Inst{25} = 0;
441 }
Evan Chenga8e29892007-01-19 07:51:42 +0000442}
443
Evan Cheng1e249e32009-06-25 20:59:23 +0000444/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000445/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000446let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000447multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
448 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000449 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000450 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000451 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000452 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000453 let Inst{25} = 1;
454 }
Evan Chengedda31c2008-11-05 18:35:52 +0000455 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000456 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000457 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
458 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000459 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000460 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000461 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000462 }
Evan Chengedda31c2008-11-05 18:35:52 +0000463 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000464 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000465 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000466 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000467 let Inst{25} = 0;
468 }
Evan Cheng071a2792007-09-11 19:55:27 +0000469}
Evan Chengc85e8322007-07-05 07:13:32 +0000470}
471
472/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000473/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000474/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000475let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000476multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
477 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000478 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng162e3092009-10-26 23:45:59 +0000479 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000480 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000481 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000482 let Inst{25} = 1;
483 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000484 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng162e3092009-10-26 23:45:59 +0000485 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000486 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000487 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000488 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000489 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000490 let isCommutable = Commutable;
491 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000492 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000493 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000494 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000495 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000496 let Inst{25} = 0;
497 }
Evan Cheng071a2792007-09-11 19:55:27 +0000498}
Evan Chenga8e29892007-01-19 07:51:42 +0000499}
500
Evan Chenga8e29892007-01-19 07:51:42 +0000501/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
502/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000503/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
504multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000505 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng162e3092009-10-26 23:45:59 +0000506 IIC_iUNAr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000507 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000508 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000509 let Inst{11-10} = 0b00;
510 let Inst{19-16} = 0b1111;
511 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000512 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000513 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000514 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000515 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000516 let Inst{19-16} = 0b1111;
517 }
Evan Chenga8e29892007-01-19 07:51:42 +0000518}
519
Johnny Chen2ec5e492010-02-22 21:50:40 +0000520multiclass AI_unary_rrot_np<bits<8> opcod, string opc> {
521 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
522 IIC_iUNAr, opc, "\t$dst, $src",
523 [/* For disassembly only; pattern left blank */]>,
524 Requires<[IsARM, HasV6]> {
525 let Inst{11-10} = 0b00;
526 let Inst{19-16} = 0b1111;
527 }
528 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
529 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
530 [/* For disassembly only; pattern left blank */]>,
531 Requires<[IsARM, HasV6]> {
532 let Inst{19-16} = 0b1111;
533 }
534}
535
Evan Chenga8e29892007-01-19 07:51:42 +0000536/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
537/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000538multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
539 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng162e3092009-10-26 23:45:59 +0000540 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000541 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000542 Requires<[IsARM, HasV6]> {
543 let Inst{11-10} = 0b00;
544 }
Jim Grosbach80dc1162010-02-16 21:23:02 +0000545 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
546 i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000547 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000548 [(set GPR:$dst, (opnode GPR:$LHS,
549 (rotr GPR:$RHS, rot_imm:$rot)))]>,
550 Requires<[IsARM, HasV6]>;
551}
552
Johnny Chen2ec5e492010-02-22 21:50:40 +0000553// For disassembly only.
554multiclass AI_bin_rrot_np<bits<8> opcod, string opc> {
555 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
556 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
557 [/* For disassembly only; pattern left blank */]>,
558 Requires<[IsARM, HasV6]> {
559 let Inst{11-10} = 0b00;
560 }
561 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
562 i32imm:$rot),
563 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
564 [/* For disassembly only; pattern left blank */]>,
565 Requires<[IsARM, HasV6]>;
566}
567
Evan Cheng62674222009-06-25 23:34:10 +0000568/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
569let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000570multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
571 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000572 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000573 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000574 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000575 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000576 let Inst{25} = 1;
577 }
Evan Cheng62674222009-06-25 23:34:10 +0000578 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000579 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000580 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000581 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000582 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000583 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000584 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000585 }
Evan Cheng62674222009-06-25 23:34:10 +0000586 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000587 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000588 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000589 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000590 let Inst{25} = 0;
591 }
Jim Grosbache5165492009-11-09 00:11:35 +0000592}
593// Carry setting variants
594let Defs = [CPSR] in {
595multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
596 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000597 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000598 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000599 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000600 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000601 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000602 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000603 }
Evan Cheng62674222009-06-25 23:34:10 +0000604 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000605 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000606 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000607 Requires<[IsARM]> {
Johnny Chen04301522009-11-07 00:54:36 +0000608 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000609 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000610 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000611 }
Evan Cheng62674222009-06-25 23:34:10 +0000612 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000613 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000614 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000615 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000616 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000617 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000618 }
Evan Cheng071a2792007-09-11 19:55:27 +0000619}
Evan Chengc85e8322007-07-05 07:13:32 +0000620}
Jim Grosbache5165492009-11-09 00:11:35 +0000621}
Evan Chengc85e8322007-07-05 07:13:32 +0000622
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000623//===----------------------------------------------------------------------===//
624// Instructions
625//===----------------------------------------------------------------------===//
626
Evan Chenga8e29892007-01-19 07:51:42 +0000627//===----------------------------------------------------------------------===//
628// Miscellaneous Instructions.
629//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000630
Evan Chenga8e29892007-01-19 07:51:42 +0000631/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
632/// the function. The first operand is the ID# for this instruction, the second
633/// is the index into the MachineConstantPool that this is, the third is the
634/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000635let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000636def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000637PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000638 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000639 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000640
Jim Grosbach4642ad32010-02-22 23:10:38 +0000641// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
642// from removing one half of the matched pairs. That breaks PEI, which assumes
643// these will always be in pairs, and asserts if it finds otherwise. Better way?
644let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000645def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000646PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000647 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000648 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000649
Jim Grosbach64171712010-02-16 21:07:46 +0000650def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000651PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000652 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000653 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000654}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000655
Johnny Chenf4d81052010-02-12 22:53:19 +0000656def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000657 [/* For disassembly only; pattern left blank */]>,
658 Requires<[IsARM, HasV6T2]> {
659 let Inst{27-16} = 0b001100100000;
660 let Inst{7-0} = 0b00000000;
661}
662
Johnny Chenf4d81052010-02-12 22:53:19 +0000663def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
664 [/* For disassembly only; pattern left blank */]>,
665 Requires<[IsARM, HasV6T2]> {
666 let Inst{27-16} = 0b001100100000;
667 let Inst{7-0} = 0b00000001;
668}
669
670def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
671 [/* For disassembly only; pattern left blank */]>,
672 Requires<[IsARM, HasV6T2]> {
673 let Inst{27-16} = 0b001100100000;
674 let Inst{7-0} = 0b00000010;
675}
676
677def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
678 [/* For disassembly only; pattern left blank */]>,
679 Requires<[IsARM, HasV6T2]> {
680 let Inst{27-16} = 0b001100100000;
681 let Inst{7-0} = 0b00000011;
682}
683
Johnny Chen2ec5e492010-02-22 21:50:40 +0000684def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
685 "\t$dst, $a, $b",
686 [/* For disassembly only; pattern left blank */]>,
687 Requires<[IsARM, HasV6]> {
688 let Inst{27-20} = 0b01101000;
689 let Inst{7-4} = 0b1011;
690}
691
Johnny Chenf4d81052010-02-12 22:53:19 +0000692def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
693 [/* For disassembly only; pattern left blank */]>,
694 Requires<[IsARM, HasV6T2]> {
695 let Inst{27-16} = 0b001100100000;
696 let Inst{7-0} = 0b00000100;
697}
698
Johnny Chenc6f7b272010-02-11 18:12:29 +0000699// The i32imm operand $val can be used by a debugger to store more information
700// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000701def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000702 [/* For disassembly only; pattern left blank */]>,
703 Requires<[IsARM]> {
704 let Inst{27-20} = 0b00010010;
705 let Inst{7-4} = 0b0111;
706}
707
Johnny Chenb98e1602010-02-12 18:55:33 +0000708// Change Processor State is a system instruction -- for disassembly only.
709// The singleton $opt operand contains the following information:
710// opt{4-0} = mode from Inst{4-0}
711// opt{5} = changemode from Inst{17}
712// opt{8-6} = AIF from Inst{8-6}
713// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000714def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000715 [/* For disassembly only; pattern left blank */]>,
716 Requires<[IsARM]> {
717 let Inst{31-28} = 0b1111;
718 let Inst{27-20} = 0b00010000;
719 let Inst{16} = 0;
720 let Inst{5} = 0;
721}
722
Johnny Chenb92a23f2010-02-21 04:42:01 +0000723// Preload signals the memory system of possible future data/instruction access.
724// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000725//
726// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
727// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000728multiclass APreLoad<bit data, bit read, string opc> {
729
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000730 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000731 !strconcat(opc, "\t[$base, $imm]"), []> {
732 let Inst{31-26} = 0b111101;
733 let Inst{25} = 0; // 0 for immediate form
734 let Inst{24} = data;
735 let Inst{22} = read;
736 let Inst{21-20} = 0b01;
737 }
738
739 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
740 !strconcat(opc, "\t$addr"), []> {
741 let Inst{31-26} = 0b111101;
742 let Inst{25} = 1; // 1 for register form
743 let Inst{24} = data;
744 let Inst{22} = read;
745 let Inst{21-20} = 0b01;
746 let Inst{4} = 0;
747 }
748}
749
750defm PLD : APreLoad<1, 1, "pld">;
751defm PLDW : APreLoad<1, 0, "pldw">;
752defm PLI : APreLoad<0, 1, "pli">;
753
Johnny Chena1e76212010-02-13 02:51:09 +0000754def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
755 [/* For disassembly only; pattern left blank */]>,
756 Requires<[IsARM]> {
757 let Inst{31-28} = 0b1111;
758 let Inst{27-20} = 0b00010000;
759 let Inst{16} = 1;
760 let Inst{9} = 1;
761 let Inst{7-4} = 0b0000;
762}
763
764def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
765 [/* For disassembly only; pattern left blank */]>,
766 Requires<[IsARM]> {
767 let Inst{31-28} = 0b1111;
768 let Inst{27-20} = 0b00010000;
769 let Inst{16} = 1;
770 let Inst{9} = 0;
771 let Inst{7-4} = 0b0000;
772}
773
Johnny Chenf4d81052010-02-12 22:53:19 +0000774def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000775 [/* For disassembly only; pattern left blank */]>,
776 Requires<[IsARM, HasV7]> {
777 let Inst{27-16} = 0b001100100000;
778 let Inst{7-4} = 0b1111;
779}
780
Johnny Chenba6e0332010-02-11 17:14:31 +0000781// A5.4 Permanently UNDEFINED instructions.
Johnny Chenf4d81052010-02-12 22:53:19 +0000782def TRAP : AI<(outs), (ins), MiscFrm, NoItinerary, "trap", "",
Johnny Chenba6e0332010-02-11 17:14:31 +0000783 [/* For disassembly only; pattern left blank */]>,
784 Requires<[IsARM]> {
785 let Inst{27-25} = 0b011;
786 let Inst{24-20} = 0b11111;
787 let Inst{7-5} = 0b111;
788 let Inst{4} = 0b1;
789}
790
Evan Cheng12c3a532008-11-06 17:48:05 +0000791// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000792let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000793def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000794 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000795 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000796
Evan Cheng325474e2008-01-07 23:56:57 +0000797let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000798def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000799 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000800 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000801
Evan Chengd87293c2008-11-06 08:47:38 +0000802def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000803 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000804 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
805
Evan Chengd87293c2008-11-06 08:47:38 +0000806def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000807 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000808 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
809
Evan Chengd87293c2008-11-06 08:47:38 +0000810def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000811 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000812 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
813
Evan Chengd87293c2008-11-06 08:47:38 +0000814def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000815 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000816 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
817}
Chris Lattner13c63102008-01-06 05:55:01 +0000818let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000819def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000820 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000821 [(store GPR:$src, addrmodepc:$addr)]>;
822
Evan Chengd87293c2008-11-06 08:47:38 +0000823def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000824 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000825 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
826
Evan Chengd87293c2008-11-06 08:47:38 +0000827def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000828 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000829 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
830}
Evan Cheng12c3a532008-11-06 17:48:05 +0000831} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000832
Evan Chenge07715c2009-06-23 05:25:29 +0000833
834// LEApcrel - Load a pc-relative address into a register without offending the
835// assembler.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000836def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000837 Pseudo, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +0000838 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, ($label-(",
839 "${:private}PCRELL${:uid}+8))\n"),
840 !strconcat("${:private}PCRELL${:uid}:\n\t",
841 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chenge07715c2009-06-23 05:25:29 +0000842 []>;
843
Evan Cheng023dd3f2009-06-24 23:14:45 +0000844def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000845 (ins i32imm:$label, nohash_imm:$id, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000846 Pseudo, IIC_iALUi,
Evan Chengeadf0492009-07-22 22:03:29 +0000847 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, "
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000848 "(${label}_${id}-(",
Evan Chengeadf0492009-07-22 22:03:29 +0000849 "${:private}PCRELL${:uid}+8))\n"),
850 !strconcat("${:private}PCRELL${:uid}:\n\t",
Jim Grosbach80dc1162010-02-16 21:23:02 +0000851 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chengbc8a9452009-07-07 23:40:25 +0000852 []> {
853 let Inst{25} = 1;
854}
Evan Chenge07715c2009-06-23 05:25:29 +0000855
Evan Chenga8e29892007-01-19 07:51:42 +0000856//===----------------------------------------------------------------------===//
857// Control Flow Instructions.
858//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000859
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000860let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
861 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +0000862 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000863 "bx", "\tlr", [(ARMretflag)]>,
864 Requires<[IsARM, HasV4T]> {
865 let Inst{3-0} = 0b1110;
866 let Inst{7-4} = 0b0001;
867 let Inst{19-8} = 0b111111111111;
868 let Inst{27-20} = 0b00010010;
869 }
870
871 // ARMV4 only
872 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
873 "mov", "\tpc, lr", [(ARMretflag)]>,
874 Requires<[IsARM, NoV4T]> {
875 let Inst{11-0} = 0b000000001110;
876 let Inst{15-12} = 0b1111;
877 let Inst{19-16} = 0b0000;
878 let Inst{27-20} = 0b00011010;
879 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000880}
Rafael Espindola27185192006-09-29 21:20:16 +0000881
Bob Wilson04ea6e52009-10-28 00:37:03 +0000882// Indirect branches
883let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000884 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000885 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000886 [(brind GPR:$dst)]>,
887 Requires<[IsARM, HasV4T]> {
Bob Wilson04ea6e52009-10-28 00:37:03 +0000888 let Inst{7-4} = 0b0001;
889 let Inst{19-8} = 0b111111111111;
890 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000891 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000892 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000893
894 // ARMV4 only
895 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
896 [(brind GPR:$dst)]>,
897 Requires<[IsARM, NoV4T]> {
898 let Inst{11-4} = 0b00000000;
899 let Inst{15-12} = 0b1111;
900 let Inst{19-16} = 0b0000;
901 let Inst{27-20} = 0b00011010;
902 let Inst{31-28} = 0b1110;
903 }
Bob Wilson04ea6e52009-10-28 00:37:03 +0000904}
905
Evan Chenga8e29892007-01-19 07:51:42 +0000906// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000907// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000908let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
909 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000910 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
911 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000912 IndexModeUpd, LdStMulFrm, IIC_Br,
Bob Wilsonab346052010-03-16 17:46:45 +0000913 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +0000914 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000915
Bob Wilson54fc1242009-06-22 21:01:46 +0000916// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000917let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000918 Defs = [R0, R1, R2, R3, R12, LR,
919 D0, D1, D2, D3, D4, D5, D6, D7,
920 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000921 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000922 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000923 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000924 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000925 Requires<[IsARM, IsNotDarwin]> {
926 let Inst{31-28} = 0b1110;
927 }
Evan Cheng277f0742007-06-19 21:05:09 +0000928
Evan Cheng12c3a532008-11-06 17:48:05 +0000929 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000930 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000931 [(ARMcall_pred tglobaladdr:$func)]>,
932 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000933
Evan Chenga8e29892007-01-19 07:51:42 +0000934 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000935 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000936 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000937 [(ARMcall GPR:$func)]>,
938 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000939 let Inst{7-4} = 0b0011;
940 let Inst{19-8} = 0b111111111111;
941 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000942 }
943
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000944 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000945 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
946 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000947 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000948 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000949 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000950 let Inst{7-4} = 0b0001;
951 let Inst{19-8} = 0b111111111111;
952 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000953 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000954
955 // ARMv4
956 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
957 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
958 [(ARMcall_nolink tGPR:$func)]>,
959 Requires<[IsARM, NoV4T, IsNotDarwin]> {
960 let Inst{11-4} = 0b00000000;
961 let Inst{15-12} = 0b1111;
962 let Inst{19-16} = 0b0000;
963 let Inst{27-20} = 0b00011010;
964 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000965}
966
967// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000968let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000969 Defs = [R0, R1, R2, R3, R9, R12, LR,
970 D0, D1, D2, D3, D4, D5, D6, D7,
971 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000972 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +0000973 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000974 IIC_Br, "bl\t${func:call}",
Johnny Cheneadeffb2009-10-27 20:45:15 +0000975 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
976 let Inst{31-28} = 0b1110;
977 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000978
979 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000980 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000981 [(ARMcall_pred tglobaladdr:$func)]>,
982 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +0000983
984 // ARMv5T and above
985 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000986 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000987 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
988 let Inst{7-4} = 0b0011;
989 let Inst{19-8} = 0b111111111111;
990 let Inst{27-20} = 0b00010010;
991 }
992
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000993 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000994 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
995 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000996 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000997 [(ARMcall_nolink tGPR:$func)]>,
998 Requires<[IsARM, HasV4T, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000999 let Inst{7-4} = 0b0001;
1000 let Inst{19-8} = 0b111111111111;
1001 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001002 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001003
1004 // ARMv4
1005 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1006 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1007 [(ARMcall_nolink tGPR:$func)]>,
1008 Requires<[IsARM, NoV4T, IsDarwin]> {
1009 let Inst{11-4} = 0b00000000;
1010 let Inst{15-12} = 0b1111;
1011 let Inst{19-16} = 0b0000;
1012 let Inst{27-20} = 0b00011010;
1013 }
Rafael Espindola35574632006-07-18 17:00:30 +00001014}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001015
David Goodwin1a8f36e2009-08-12 18:31:53 +00001016let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001017 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001018 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001019 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001020 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001021 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001022
Owen Anderson20ab2902007-11-12 07:39:39 +00001023 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001024 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001025 IIC_Br, "mov\tpc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001026 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001027 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001028 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001029 let Inst{20} = 0; // S Bit
1030 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001031 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001032 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001033 def BR_JTm : JTI<(outs),
1034 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001035 IIC_Br, "ldr\tpc, $target \n$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001036 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1037 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001038 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001039 let Inst{20} = 1; // L bit
1040 let Inst{21} = 0; // W bit
1041 let Inst{22} = 0; // B bit
1042 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001043 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001044 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001045 def BR_JTadd : JTI<(outs),
1046 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001047 IIC_Br, "add\tpc, $target, $idx \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001048 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1049 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001050 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001051 let Inst{20} = 0; // S bit
1052 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001053 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001054 }
1055 } // isNotDuplicable = 1, isIndirectBranch = 1
1056 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001057
Evan Chengc85e8322007-07-05 07:13:32 +00001058 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001059 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001060 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001061 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001062 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001063}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001064
Johnny Chena1e76212010-02-13 02:51:09 +00001065// Branch and Exchange Jazelle -- for disassembly only
1066def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1067 [/* For disassembly only; pattern left blank */]> {
1068 let Inst{23-20} = 0b0010;
1069 //let Inst{19-8} = 0xfff;
1070 let Inst{7-4} = 0b0010;
1071}
1072
Johnny Chen0296f3e2010-02-16 21:59:54 +00001073// Secure Monitor Call is a system instruction -- for disassembly only
1074def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1075 [/* For disassembly only; pattern left blank */]> {
1076 let Inst{23-20} = 0b0110;
1077 let Inst{7-4} = 0b0111;
1078}
1079
Johnny Chen64dfb782010-02-16 20:04:27 +00001080// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001081let isCall = 1 in {
1082def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
1083 [/* For disassembly only; pattern left blank */]>;
1084}
1085
Johnny Chenfb566792010-02-17 21:39:10 +00001086// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001087def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1088 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001089 [/* For disassembly only; pattern left blank */]> {
1090 let Inst{31-28} = 0b1111;
1091 let Inst{22-20} = 0b110; // W = 1
1092}
1093
1094def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1095 NoItinerary, "srs${addr:submode}\tsp, $mode",
1096 [/* For disassembly only; pattern left blank */]> {
1097 let Inst{31-28} = 0b1111;
1098 let Inst{22-20} = 0b100; // W = 0
1099}
1100
Johnny Chenfb566792010-02-17 21:39:10 +00001101// Return From Exception is a system instruction -- for disassembly only
1102def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1103 NoItinerary, "rfe${addr:submode}\t$base!",
1104 [/* For disassembly only; pattern left blank */]> {
1105 let Inst{31-28} = 0b1111;
1106 let Inst{22-20} = 0b011; // W = 1
1107}
1108
1109def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1110 NoItinerary, "rfe${addr:submode}\t$base",
1111 [/* For disassembly only; pattern left blank */]> {
1112 let Inst{31-28} = 0b1111;
1113 let Inst{22-20} = 0b001; // W = 0
1114}
1115
Evan Chenga8e29892007-01-19 07:51:42 +00001116//===----------------------------------------------------------------------===//
1117// Load / store Instructions.
1118//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001119
Evan Chenga8e29892007-01-19 07:51:42 +00001120// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001121let canFoldAsLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001122def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001123 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001124 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001125
Evan Chengfa775d02007-03-19 07:20:03 +00001126// Special LDR for loads from non-pc-relative constpools.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001127let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001128def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001129 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001130
Evan Chenga8e29892007-01-19 07:51:42 +00001131// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001132def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001133 IIC_iLoadr, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001134 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001135
Jim Grosbach64171712010-02-16 21:07:46 +00001136def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001137 IIC_iLoadr, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001138 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001139
Evan Chenga8e29892007-01-19 07:51:42 +00001140// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001141def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001142 IIC_iLoadr, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001143 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001144
David Goodwin5d598aa2009-08-19 18:00:44 +00001145def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001146 IIC_iLoadr, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001147 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001148
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001149let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001150// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001151def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001152 IIC_iLoadr, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001153 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001154
Evan Chenga8e29892007-01-19 07:51:42 +00001155// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001156def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001157 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001158 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001159
Evan Chengd87293c2008-11-06 08:47:38 +00001160def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001161 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001162 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001163
Evan Chengd87293c2008-11-06 08:47:38 +00001164def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001165 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001166 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001167
Evan Chengd87293c2008-11-06 08:47:38 +00001168def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001169 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001170 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001171
Evan Chengd87293c2008-11-06 08:47:38 +00001172def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001173 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001174 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001175
Evan Chengd87293c2008-11-06 08:47:38 +00001176def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001177 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001178 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001179
Evan Chengd87293c2008-11-06 08:47:38 +00001180def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001181 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001182 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001183
Evan Chengd87293c2008-11-06 08:47:38 +00001184def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001185 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001186 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001187
Evan Chengd87293c2008-11-06 08:47:38 +00001188def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001189 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001190 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001191
Evan Chengd87293c2008-11-06 08:47:38 +00001192def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001193 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001194 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001195
1196// For disassembly only
1197def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1198 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadr,
1199 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1200 Requires<[IsARM, HasV5TE]>;
1201
1202// For disassembly only
1203def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1204 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadr,
1205 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1206 Requires<[IsARM, HasV5TE]>;
1207
Chris Lattner9b37aaf2008-01-10 05:12:37 +00001208}
Evan Chenga8e29892007-01-19 07:51:42 +00001209
Johnny Chenadb561d2010-02-18 03:27:42 +00001210// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001211
1212def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
1213 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
1214 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1215 let Inst{21} = 1; // overwrite
1216}
1217
1218def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chenadb561d2010-02-18 03:27:42 +00001219 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
1220 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1221 let Inst{21} = 1; // overwrite
1222}
1223
1224def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
1225 (ins GPR:$base,am2offset:$offset), LdMiscFrm, IIC_iLoadru,
1226 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1227 let Inst{21} = 1; // overwrite
1228}
1229
1230def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
1231 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1232 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1233 let Inst{21} = 1; // overwrite
1234}
1235
1236def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
1237 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1238 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001239 let Inst{21} = 1; // overwrite
1240}
1241
Evan Chenga8e29892007-01-19 07:51:42 +00001242// Store
David Goodwin5d598aa2009-08-19 18:00:44 +00001243def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +00001244 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001245 [(store GPR:$src, addrmode2:$addr)]>;
1246
1247// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001248def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
1249 IIC_iStorer, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001250 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1251
David Goodwin5d598aa2009-08-19 18:00:44 +00001252def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001253 "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001254 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1255
1256// Store doubleword
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001257let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001258def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001259 StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001260 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001261
1262// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001263def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001264 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001265 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001266 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001267 [(set GPR:$base_wb,
1268 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1269
Evan Chengd87293c2008-11-06 08:47:38 +00001270def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001271 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001272 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001273 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001274 [(set GPR:$base_wb,
1275 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1276
Evan Chengd87293c2008-11-06 08:47:38 +00001277def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001278 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001279 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001280 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001281 [(set GPR:$base_wb,
1282 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1283
Evan Chengd87293c2008-11-06 08:47:38 +00001284def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001285 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001286 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001287 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001288 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1289 GPR:$base, am3offset:$offset))]>;
1290
Evan Chengd87293c2008-11-06 08:47:38 +00001291def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001292 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001293 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001294 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001295 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1296 GPR:$base, am2offset:$offset))]>;
1297
Evan Chengd87293c2008-11-06 08:47:38 +00001298def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001299 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001300 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001301 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001302 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1303 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001304
Johnny Chen39a4bb32010-02-18 22:31:18 +00001305// For disassembly only
1306def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1307 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1308 StMiscFrm, IIC_iStoreru,
1309 "strd", "\t$src1, $src2, [$base, $offset]!",
1310 "$base = $base_wb", []>;
1311
1312// For disassembly only
1313def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1314 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1315 StMiscFrm, IIC_iStoreru,
1316 "strd", "\t$src1, $src2, [$base], $offset",
1317 "$base = $base_wb", []>;
1318
Johnny Chenad4df4c2010-03-01 19:22:00 +00001319// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001320
1321def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001322 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001323 StFrm, IIC_iStoreru,
1324 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1325 [/* For disassembly only; pattern left blank */]> {
1326 let Inst{21} = 1; // overwrite
1327}
1328
1329def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001330 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001331 StFrm, IIC_iStoreru,
1332 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1333 [/* For disassembly only; pattern left blank */]> {
1334 let Inst{21} = 1; // overwrite
1335}
1336
Johnny Chenad4df4c2010-03-01 19:22:00 +00001337def STRHT: AI3sthpo<(outs GPR:$base_wb),
1338 (ins GPR:$src, GPR:$base,am3offset:$offset),
1339 StMiscFrm, IIC_iStoreru,
1340 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1341 [/* For disassembly only; pattern left blank */]> {
1342 let Inst{21} = 1; // overwrite
1343}
1344
Evan Chenga8e29892007-01-19 07:51:42 +00001345//===----------------------------------------------------------------------===//
1346// Load / store multiple Instructions.
1347//
1348
Bob Wilson815baeb2010-03-13 01:08:20 +00001349let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
1350def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001351 reglist:$dsts, variable_ops),
1352 IndexModeNone, LdStMulFrm, IIC_iLoadm,
Bob Wilson815baeb2010-03-13 01:08:20 +00001353 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001354
Bob Wilson815baeb2010-03-13 01:08:20 +00001355def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1356 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001357 IndexModeUpd, LdStMulFrm, IIC_iLoadm,
Bob Wilsonab346052010-03-16 17:46:45 +00001358 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chen2b0272e2010-03-16 21:25:05 +00001359 "$addr.addr = $wb", []> {
1360 let Inst{21} = 1; // wback
1361}
Bob Wilson815baeb2010-03-13 01:08:20 +00001362} // mayLoad, hasExtraDefRegAllocReq
1363
1364let mayStore = 1, hasExtraSrcRegAllocReq = 1 in {
1365def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001366 reglist:$srcs, variable_ops),
1367 IndexModeNone, LdStMulFrm, IIC_iStorem,
Bob Wilson815baeb2010-03-13 01:08:20 +00001368 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1369
1370def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1371 reglist:$srcs, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001372 IndexModeUpd, LdStMulFrm, IIC_iStorem,
Bob Wilsonab346052010-03-16 17:46:45 +00001373 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chen2b0272e2010-03-16 21:25:05 +00001374 "$addr.addr = $wb", []> {
1375 let Inst{21} = 1; // wback
1376}
Bob Wilson815baeb2010-03-13 01:08:20 +00001377} // mayStore, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001378
1379//===----------------------------------------------------------------------===//
1380// Move Instructions.
1381//
1382
Evan Chengcd799b92009-06-12 20:46:18 +00001383let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001384def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001385 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001386 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001387 let Inst{25} = 0;
1388}
1389
Jim Grosbach64171712010-02-16 21:07:46 +00001390def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001391 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001392 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001393 let Inst{25} = 0;
1394}
Evan Chenga2515702007-03-19 07:09:02 +00001395
Evan Chengb3379fb2009-02-05 08:42:55 +00001396let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001397def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001398 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001399 let Inst{25} = 1;
1400}
1401
1402let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001403def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001404 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001405 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001406 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001407 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001408 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001409 let Inst{25} = 1;
1410}
1411
Evan Cheng5adb66a2009-09-28 09:14:39 +00001412let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001413def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1414 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001415 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001416 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001417 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001418 lo16AllZero:$imm))]>, UnaryDP,
1419 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001420 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001421 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001422}
Evan Cheng13ab0202007-07-10 18:08:01 +00001423
Evan Cheng20956592009-10-21 08:15:52 +00001424def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1425 Requires<[IsARM, HasV6T2]>;
1426
David Goodwinca01a8d2009-09-01 18:32:09 +00001427let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001428def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001429 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001430 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001431
1432// These aren't really mov instructions, but we have to define them this way
1433// due to flag operands.
1434
Evan Cheng071a2792007-09-11 19:55:27 +00001435let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001436def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001437 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001438 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001439def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001440 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001441 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001442}
Evan Chenga8e29892007-01-19 07:51:42 +00001443
Evan Chenga8e29892007-01-19 07:51:42 +00001444//===----------------------------------------------------------------------===//
1445// Extend Instructions.
1446//
1447
1448// Sign extenders
1449
Evan Cheng97f48c32008-11-06 22:15:19 +00001450defm SXTB : AI_unary_rrot<0b01101010,
1451 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1452defm SXTH : AI_unary_rrot<0b01101011,
1453 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001454
Evan Cheng97f48c32008-11-06 22:15:19 +00001455defm SXTAB : AI_bin_rrot<0b01101010,
1456 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1457defm SXTAH : AI_bin_rrot<0b01101011,
1458 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001459
Johnny Chen2ec5e492010-02-22 21:50:40 +00001460// For disassembly only
1461defm SXTB16 : AI_unary_rrot_np<0b01101000, "sxtb16">;
1462
1463// For disassembly only
1464defm SXTAB16 : AI_bin_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001465
1466// Zero extenders
1467
1468let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +00001469defm UXTB : AI_unary_rrot<0b01101110,
1470 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1471defm UXTH : AI_unary_rrot<0b01101111,
1472 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1473defm UXTB16 : AI_unary_rrot<0b01101100,
1474 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001475
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001476def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001477 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001478def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001479 (UXTB16r_rot GPR:$Src, 8)>;
1480
Evan Cheng97f48c32008-11-06 22:15:19 +00001481defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001482 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001483defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001484 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001485}
1486
Evan Chenga8e29892007-01-19 07:51:42 +00001487// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001488// For disassembly only
1489defm UXTAB16 : AI_bin_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001490
Evan Chenga8e29892007-01-19 07:51:42 +00001491
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001492def SBFX : I<(outs GPR:$dst),
1493 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1494 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001495 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001496 Requires<[IsARM, HasV6T2]> {
1497 let Inst{27-21} = 0b0111101;
1498 let Inst{6-4} = 0b101;
1499}
1500
1501def UBFX : I<(outs GPR:$dst),
1502 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1503 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001504 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001505 Requires<[IsARM, HasV6T2]> {
1506 let Inst{27-21} = 0b0111111;
1507 let Inst{6-4} = 0b101;
1508}
1509
Evan Chenga8e29892007-01-19 07:51:42 +00001510//===----------------------------------------------------------------------===//
1511// Arithmetic Instructions.
1512//
1513
Jim Grosbach26421962008-10-14 20:36:24 +00001514defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001515 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001516defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001517 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001518
Evan Chengc85e8322007-07-05 07:13:32 +00001519// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001520defm ADDS : AI1_bin_s_irs<0b0100, "adds",
1521 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1522defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng1e249e32009-06-25 20:59:23 +00001523 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001524
Evan Cheng62674222009-06-25 23:34:10 +00001525defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001526 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001527defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001528 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001529defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001530 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001531defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001532 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001533
Evan Chengc85e8322007-07-05 07:13:32 +00001534// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +00001535def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001536 IIC_iALUi, "rsb", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001537 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
1538 let Inst{25} = 1;
1539}
Evan Cheng13ab0202007-07-10 18:08:01 +00001540
Evan Chengedda31c2008-11-05 18:35:52 +00001541def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001542 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001543 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001544 let Inst{25} = 0;
1545}
Evan Chengc85e8322007-07-05 07:13:32 +00001546
1547// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001548let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001549def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001550 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001551 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001552 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001553 let Inst{25} = 1;
1554}
Evan Chengedda31c2008-11-05 18:35:52 +00001555def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001556 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001557 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001558 let Inst{20} = 1;
1559 let Inst{25} = 0;
1560}
Evan Cheng071a2792007-09-11 19:55:27 +00001561}
Evan Chengc85e8322007-07-05 07:13:32 +00001562
Evan Cheng62674222009-06-25 23:34:10 +00001563let Uses = [CPSR] in {
1564def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001565 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001566 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1567 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001568 let Inst{25} = 1;
1569}
Evan Cheng62674222009-06-25 23:34:10 +00001570def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001571 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001572 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1573 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001574 let Inst{25} = 0;
1575}
Evan Cheng62674222009-06-25 23:34:10 +00001576}
1577
1578// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001579let Defs = [CPSR], Uses = [CPSR] in {
1580def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001581 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001582 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1583 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001584 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001585 let Inst{25} = 1;
1586}
Evan Cheng1e249e32009-06-25 20:59:23 +00001587def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001588 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001589 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1590 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001591 let Inst{20} = 1;
1592 let Inst{25} = 0;
1593}
Evan Cheng071a2792007-09-11 19:55:27 +00001594}
Evan Cheng2c614c52007-06-06 10:17:05 +00001595
Evan Chenga8e29892007-01-19 07:51:42 +00001596// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1597def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1598 (SUBri GPR:$src, so_imm_neg:$imm)>;
1599
1600//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1601// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1602//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1603// (SBCri GPR:$src, so_imm_neg:$imm)>;
1604
1605// Note: These are implemented in C++ code, because they have to generate
1606// ADD/SUBrs instructions, which use a complex pattern that a xform function
1607// cannot produce.
1608// (mul X, 2^n+1) -> (add (X << n), X)
1609// (mul X, 2^n-1) -> (rsb X, (X << n))
1610
Johnny Chen667d1272010-02-22 18:50:54 +00001611// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001612// GPR:$dst = GPR:$a op GPR:$b
Johnny Chen667d1272010-02-22 18:50:54 +00001613class AAI<bits<8> op27_20, bits<4> op7_4, string opc>
Johnny Chen2faf3912010-02-14 06:32:20 +00001614 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Bob Wilson7dc97472010-02-15 23:43:47 +00001615 opc, "\t$dst, $a, $b",
1616 [/* For disassembly only; pattern left blank */]> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001617 let Inst{27-20} = op27_20;
1618 let Inst{7-4} = op7_4;
1619}
1620
Johnny Chen667d1272010-02-22 18:50:54 +00001621// Saturating add/subtract -- for disassembly only
1622
1623def QADD : AAI<0b00010000, 0b0101, "qadd">;
1624def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1625def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1626def QASX : AAI<0b01100010, 0b0011, "qasx">;
1627def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1628def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1629def QSAX : AAI<0b01100010, 0b0101, "qsax">;
1630def QSUB : AAI<0b00010010, 0b0101, "qsub">;
1631def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1632def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1633def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1634def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1635def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1636def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1637def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1638def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1639
1640// Signed/Unsigned add/subtract -- for disassembly only
1641
1642def SASX : AAI<0b01100001, 0b0011, "sasx">;
1643def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1644def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1645def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1646def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1647def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1648def UASX : AAI<0b01100101, 0b0011, "uasx">;
1649def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1650def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1651def USAX : AAI<0b01100101, 0b0101, "usax">;
1652def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1653def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1654
1655// Signed/Unsigned halving add/subtract -- for disassembly only
1656
1657def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1658def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1659def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1660def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1661def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1662def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1663def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1664def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1665def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1666def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1667def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1668def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1669
Johnny Chenadc77332010-02-26 22:04:29 +00001670// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00001671
Johnny Chenadc77332010-02-26 22:04:29 +00001672def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00001673 MulFrm /* for convenience */, NoItinerary, "usad8",
1674 "\t$dst, $a, $b", []>,
1675 Requires<[IsARM, HasV6]> {
1676 let Inst{27-20} = 0b01111000;
1677 let Inst{15-12} = 0b1111;
1678 let Inst{7-4} = 0b0001;
1679}
1680def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1681 MulFrm /* for convenience */, NoItinerary, "usada8",
1682 "\t$dst, $a, $b, $acc", []>,
1683 Requires<[IsARM, HasV6]> {
1684 let Inst{27-20} = 0b01111000;
1685 let Inst{7-4} = 0b0001;
1686}
1687
1688// Signed/Unsigned saturate -- for disassembly only
1689
1690def SSATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001691 DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001692 [/* For disassembly only; pattern left blank */]> {
1693 let Inst{27-21} = 0b0110101;
1694 let Inst{6-4} = 0b001;
1695}
1696
1697def SSATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001698 DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001699 [/* For disassembly only; pattern left blank */]> {
1700 let Inst{27-21} = 0b0110101;
1701 let Inst{6-4} = 0b101;
1702}
1703
1704def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm,
1705 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1706 [/* For disassembly only; pattern left blank */]> {
1707 let Inst{27-20} = 0b01101010;
1708 let Inst{7-4} = 0b0011;
1709}
1710
1711def USATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001712 DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001713 [/* For disassembly only; pattern left blank */]> {
1714 let Inst{27-21} = 0b0110111;
1715 let Inst{6-4} = 0b001;
1716}
1717
1718def USATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001719 DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001720 [/* For disassembly only; pattern left blank */]> {
1721 let Inst{27-21} = 0b0110111;
1722 let Inst{6-4} = 0b101;
1723}
1724
1725def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm,
1726 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
1727 [/* For disassembly only; pattern left blank */]> {
1728 let Inst{27-20} = 0b01101110;
1729 let Inst{7-4} = 0b0011;
1730}
Evan Chenga8e29892007-01-19 07:51:42 +00001731
1732//===----------------------------------------------------------------------===//
1733// Bitwise Instructions.
1734//
1735
Jim Grosbach26421962008-10-14 20:36:24 +00001736defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001737 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001738defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001739 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001740defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001741 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001742defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001743 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001744
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001745def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001746 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001747 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001748 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1749 Requires<[IsARM, HasV6T2]> {
1750 let Inst{27-21} = 0b0111110;
1751 let Inst{6-0} = 0b0011111;
1752}
1753
Johnny Chenb2503c02010-02-17 06:31:48 +00001754// A8.6.18 BFI - Bitfield insert (Encoding A1)
1755// Added for disassembler with the pattern field purposely left blank.
1756def BFI : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
1757 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
1758 "bfi", "\t$dst, $src, $imm", "",
1759 [/* For disassembly only; pattern left blank */]>,
1760 Requires<[IsARM, HasV6T2]> {
1761 let Inst{27-21} = 0b0111110;
1762 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
1763}
1764
David Goodwin5d598aa2009-08-19 18:00:44 +00001765def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001766 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001767 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001768 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001769 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001770}
Evan Chengedda31c2008-11-05 18:35:52 +00001771def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001772 IIC_iMOVsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001773 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1774 let Inst{25} = 0;
1775}
Evan Chengb3379fb2009-02-05 08:42:55 +00001776let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001777def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001778 IIC_iMOVi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001779 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1780 let Inst{25} = 1;
1781}
Evan Chenga8e29892007-01-19 07:51:42 +00001782
1783def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1784 (BICri GPR:$src, so_imm_not:$imm)>;
1785
1786//===----------------------------------------------------------------------===//
1787// Multiply Instructions.
1788//
1789
Evan Cheng8de898a2009-06-26 00:19:44 +00001790let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001791def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001792 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001793 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001794
Evan Chengfbc9d412008-11-06 01:21:28 +00001795def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001796 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001797 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001798
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001799def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001800 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001801 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1802 Requires<[IsARM, HasV6T2]>;
1803
Evan Chenga8e29892007-01-19 07:51:42 +00001804// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001805let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001806let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001807def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001808 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001809 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001810
Evan Chengfbc9d412008-11-06 01:21:28 +00001811def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001812 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001813 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001814}
Evan Chenga8e29892007-01-19 07:51:42 +00001815
1816// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001817def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001818 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001819 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001820
Evan Chengfbc9d412008-11-06 01:21:28 +00001821def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001822 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001823 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001824
Evan Chengfbc9d412008-11-06 01:21:28 +00001825def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001826 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001827 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001828 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001829} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001830
1831// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001832def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001833 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001834 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001835 Requires<[IsARM, HasV6]> {
1836 let Inst{7-4} = 0b0001;
1837 let Inst{15-12} = 0b1111;
1838}
Evan Cheng13ab0202007-07-10 18:08:01 +00001839
Johnny Chen2ec5e492010-02-22 21:50:40 +00001840def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1841 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
1842 [/* For disassembly only; pattern left blank */]>,
1843 Requires<[IsARM, HasV6]> {
1844 let Inst{7-4} = 0b0011; // R = 1
1845 let Inst{15-12} = 0b1111;
1846}
1847
Evan Chengfbc9d412008-11-06 01:21:28 +00001848def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001849 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001850 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001851 Requires<[IsARM, HasV6]> {
1852 let Inst{7-4} = 0b0001;
1853}
Evan Chenga8e29892007-01-19 07:51:42 +00001854
Johnny Chen2ec5e492010-02-22 21:50:40 +00001855def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1856 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
1857 [/* For disassembly only; pattern left blank */]>,
1858 Requires<[IsARM, HasV6]> {
1859 let Inst{7-4} = 0b0011; // R = 1
1860}
Evan Chenga8e29892007-01-19 07:51:42 +00001861
Evan Chengfbc9d412008-11-06 01:21:28 +00001862def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001863 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001864 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001865 Requires<[IsARM, HasV6]> {
1866 let Inst{7-4} = 0b1101;
1867}
Evan Chenga8e29892007-01-19 07:51:42 +00001868
Johnny Chen2ec5e492010-02-22 21:50:40 +00001869def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1870 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
1871 [/* For disassembly only; pattern left blank */]>,
1872 Requires<[IsARM, HasV6]> {
1873 let Inst{7-4} = 0b1111; // R = 1
1874}
1875
Raul Herbster37fb5b12007-08-30 23:25:47 +00001876multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001877 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001878 IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001879 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1880 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001881 Requires<[IsARM, HasV5TE]> {
1882 let Inst{5} = 0;
1883 let Inst{6} = 0;
1884 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001885
Evan Chengeb4f52e2008-11-06 03:35:07 +00001886 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001887 IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001888 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001889 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001890 Requires<[IsARM, HasV5TE]> {
1891 let Inst{5} = 0;
1892 let Inst{6} = 1;
1893 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001894
Evan Chengeb4f52e2008-11-06 03:35:07 +00001895 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001896 IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001897 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001898 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001899 Requires<[IsARM, HasV5TE]> {
1900 let Inst{5} = 1;
1901 let Inst{6} = 0;
1902 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001903
Evan Chengeb4f52e2008-11-06 03:35:07 +00001904 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001905 IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001906 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1907 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001908 Requires<[IsARM, HasV5TE]> {
1909 let Inst{5} = 1;
1910 let Inst{6} = 1;
1911 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001912
Evan Chengeb4f52e2008-11-06 03:35:07 +00001913 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001914 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001915 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001916 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001917 Requires<[IsARM, HasV5TE]> {
1918 let Inst{5} = 1;
1919 let Inst{6} = 0;
1920 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001921
Evan Chengeb4f52e2008-11-06 03:35:07 +00001922 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001923 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001924 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001925 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001926 Requires<[IsARM, HasV5TE]> {
1927 let Inst{5} = 1;
1928 let Inst{6} = 1;
1929 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001930}
1931
Raul Herbster37fb5b12007-08-30 23:25:47 +00001932
1933multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001934 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001935 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001936 [(set GPR:$dst, (add GPR:$acc,
1937 (opnode (sext_inreg GPR:$a, i16),
1938 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001939 Requires<[IsARM, HasV5TE]> {
1940 let Inst{5} = 0;
1941 let Inst{6} = 0;
1942 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001943
Evan Chengeb4f52e2008-11-06 03:35:07 +00001944 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001945 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001946 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00001947 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001948 Requires<[IsARM, HasV5TE]> {
1949 let Inst{5} = 0;
1950 let Inst{6} = 1;
1951 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001952
Evan Chengeb4f52e2008-11-06 03:35:07 +00001953 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001954 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001955 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001956 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001957 Requires<[IsARM, HasV5TE]> {
1958 let Inst{5} = 1;
1959 let Inst{6} = 0;
1960 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001961
Evan Chengeb4f52e2008-11-06 03:35:07 +00001962 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001963 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
1964 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1965 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001966 Requires<[IsARM, HasV5TE]> {
1967 let Inst{5} = 1;
1968 let Inst{6} = 1;
1969 }
Evan Chenga8e29892007-01-19 07:51:42 +00001970
Evan Chengeb4f52e2008-11-06 03:35:07 +00001971 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001972 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001973 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001974 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001975 Requires<[IsARM, HasV5TE]> {
1976 let Inst{5} = 0;
1977 let Inst{6} = 0;
1978 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001979
Evan Chengeb4f52e2008-11-06 03:35:07 +00001980 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001981 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001982 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001983 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001984 Requires<[IsARM, HasV5TE]> {
1985 let Inst{5} = 0;
1986 let Inst{6} = 1;
1987 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001988}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001989
Raul Herbster37fb5b12007-08-30 23:25:47 +00001990defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1991defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001992
Johnny Chen83498e52010-02-12 21:59:23 +00001993// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
1994def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1995 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
1996 [/* For disassembly only; pattern left blank */]>,
1997 Requires<[IsARM, HasV5TE]> {
1998 let Inst{5} = 0;
1999 let Inst{6} = 0;
2000}
2001
2002def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2003 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2004 [/* For disassembly only; pattern left blank */]>,
2005 Requires<[IsARM, HasV5TE]> {
2006 let Inst{5} = 0;
2007 let Inst{6} = 1;
2008}
2009
2010def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2011 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2012 [/* For disassembly only; pattern left blank */]>,
2013 Requires<[IsARM, HasV5TE]> {
2014 let Inst{5} = 1;
2015 let Inst{6} = 0;
2016}
2017
2018def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2019 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2020 [/* For disassembly only; pattern left blank */]>,
2021 Requires<[IsARM, HasV5TE]> {
2022 let Inst{5} = 1;
2023 let Inst{6} = 1;
2024}
2025
Johnny Chen667d1272010-02-22 18:50:54 +00002026// Helper class for AI_smld -- for disassembly only
2027class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2028 InstrItinClass itin, string opc, string asm>
2029 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2030 let Inst{4} = 1;
2031 let Inst{5} = swap;
2032 let Inst{6} = sub;
2033 let Inst{7} = 0;
2034 let Inst{21-20} = 0b00;
2035 let Inst{22} = long;
2036 let Inst{27-23} = 0b01110;
2037}
2038
2039multiclass AI_smld<bit sub, string opc> {
2040
2041 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2042 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2043
2044 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2045 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2046
2047 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2048 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2049
2050 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2051 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2052
2053}
2054
2055defm SMLA : AI_smld<0, "smla">;
2056defm SMLS : AI_smld<1, "smls">;
2057
Johnny Chen2ec5e492010-02-22 21:50:40 +00002058multiclass AI_sdml<bit sub, string opc> {
2059
2060 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2061 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2062 let Inst{15-12} = 0b1111;
2063 }
2064
2065 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2066 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2067 let Inst{15-12} = 0b1111;
2068 }
2069
2070}
2071
2072defm SMUA : AI_sdml<0, "smua">;
2073defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002074
Evan Chenga8e29892007-01-19 07:51:42 +00002075//===----------------------------------------------------------------------===//
2076// Misc. Arithmetic Instructions.
2077//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002078
David Goodwin5d598aa2009-08-19 18:00:44 +00002079def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002080 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002081 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2082 let Inst{7-4} = 0b0001;
2083 let Inst{11-8} = 0b1111;
2084 let Inst{19-16} = 0b1111;
2085}
Rafael Espindola199dd672006-10-17 13:13:23 +00002086
Jim Grosbach3482c802010-01-18 19:58:49 +00002087def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002088 "rbit", "\t$dst, $src",
2089 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2090 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002091 let Inst{7-4} = 0b0011;
2092 let Inst{11-8} = 0b1111;
2093 let Inst{19-16} = 0b1111;
2094}
2095
David Goodwin5d598aa2009-08-19 18:00:44 +00002096def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002097 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002098 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2099 let Inst{7-4} = 0b0011;
2100 let Inst{11-8} = 0b1111;
2101 let Inst{19-16} = 0b1111;
2102}
Rafael Espindola199dd672006-10-17 13:13:23 +00002103
David Goodwin5d598aa2009-08-19 18:00:44 +00002104def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002105 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002106 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002107 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2108 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2109 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2110 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002111 Requires<[IsARM, HasV6]> {
2112 let Inst{7-4} = 0b1011;
2113 let Inst{11-8} = 0b1111;
2114 let Inst{19-16} = 0b1111;
2115}
Rafael Espindola27185192006-09-29 21:20:16 +00002116
David Goodwin5d598aa2009-08-19 18:00:44 +00002117def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002118 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002119 [(set GPR:$dst,
2120 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002121 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2122 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002123 Requires<[IsARM, HasV6]> {
2124 let Inst{7-4} = 0b1011;
2125 let Inst{11-8} = 0b1111;
2126 let Inst{19-16} = 0b1111;
2127}
Rafael Espindola27185192006-09-29 21:20:16 +00002128
Evan Cheng8b59db32008-11-07 01:41:35 +00002129def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
2130 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00002131 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, lsl $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002132 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
2133 (and (shl GPR:$src2, (i32 imm:$shamt)),
2134 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002135 Requires<[IsARM, HasV6]> {
2136 let Inst{6-4} = 0b001;
2137}
Rafael Espindola27185192006-09-29 21:20:16 +00002138
Evan Chenga8e29892007-01-19 07:51:42 +00002139// Alternate cases for PKHBT where identities eliminate some nodes.
2140def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2141 (PKHBT GPR:$src1, GPR:$src2, 0)>;
2142def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
2143 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002144
Rafael Espindolaa2845842006-10-05 16:48:49 +00002145
Evan Cheng8b59db32008-11-07 01:41:35 +00002146def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
2147 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00002148 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, asr $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002149 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
2150 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00002151 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
2152 let Inst{6-4} = 0b101;
2153}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002154
Evan Chenga8e29892007-01-19 07:51:42 +00002155// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2156// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002157def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00002158 (PKHTB GPR:$src1, GPR:$src2, 16)>;
2159def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
2160 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
2161 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002162
Evan Chenga8e29892007-01-19 07:51:42 +00002163//===----------------------------------------------------------------------===//
2164// Comparison Instructions...
2165//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002166
Jim Grosbach26421962008-10-14 20:36:24 +00002167defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00002168 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002169//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2170// Compare-to-zero still works out, just not the relationals
2171//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2172// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002173
Evan Chenga8e29892007-01-19 07:51:42 +00002174// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002175defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00002176 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002177defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00002178 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002179
David Goodwinc0309b42009-06-29 15:33:01 +00002180defm CMPz : AI1_cmp_irs<0b1010, "cmp",
2181 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2182defm CMNz : AI1_cmp_irs<0b1011, "cmn",
2183 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002184
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002185//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2186// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002187
David Goodwinc0309b42009-06-29 15:33:01 +00002188def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002189 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002190
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002191
Evan Chenga8e29892007-01-19 07:51:42 +00002192// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002193// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002194// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00002195def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00002196 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002197 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002198 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00002199 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002200 let Inst{25} = 0;
2201}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002202
Evan Chengd87293c2008-11-06 08:47:38 +00002203def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002204 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002205 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002206 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002207 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002208 let Inst{25} = 0;
2209}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002210
Evan Chengd87293c2008-11-06 08:47:38 +00002211def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002212 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002213 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002214 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002215 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002216 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002217}
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002218
Jim Grosbach3728e962009-12-10 00:11:09 +00002219//===----------------------------------------------------------------------===//
2220// Atomic operations intrinsics
2221//
2222
2223// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002224let hasSideEffects = 1 in {
2225def Int_MemBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00002226 Pseudo, NoItinerary,
2227 "dmb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002228 [(ARMMemBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002229 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002230 let Inst{31-4} = 0xf57ff05;
2231 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002232 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002233 let Inst{3-0} = 0b1111;
2234}
Jim Grosbach3728e962009-12-10 00:11:09 +00002235
Jim Grosbachf6b28622009-12-14 18:31:20 +00002236def Int_SyncBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00002237 Pseudo, NoItinerary,
2238 "dsb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002239 [(ARMSyncBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002240 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002241 let Inst{31-4} = 0xf57ff04;
2242 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002243 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002244 let Inst{3-0} = 0b1111;
2245}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002246
2247def Int_MemBarrierV6 : AInoP<(outs), (ins GPR:$zero),
2248 Pseudo, NoItinerary,
2249 "mcr", "\tp15, 0, $zero, c7, c10, 5",
2250 [(ARMMemBarrierV6 GPR:$zero)]>,
2251 Requires<[IsARM, HasV6]> {
2252 // FIXME: add support for options other than a full system DMB
2253 // FIXME: add encoding
2254}
2255
2256def Int_SyncBarrierV6 : AInoP<(outs), (ins GPR:$zero),
2257 Pseudo, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002258 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002259 [(ARMSyncBarrierV6 GPR:$zero)]>,
2260 Requires<[IsARM, HasV6]> {
2261 // FIXME: add support for options other than a full system DSB
2262 // FIXME: add encoding
2263}
Jim Grosbach3728e962009-12-10 00:11:09 +00002264}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002265
Johnny Chenfd6037d2010-02-18 00:19:08 +00002266// Helper class for multiclass MemB -- for disassembly only
2267class AMBI<string opc, string asm>
2268 : AInoP<(outs), (ins), MiscFrm, NoItinerary, opc, asm,
2269 [/* For disassembly only; pattern left blank */]>,
2270 Requires<[IsARM, HasV7]> {
2271 let Inst{31-20} = 0xf57;
2272}
2273
2274multiclass MemB<bits<4> op7_4, string opc> {
2275
2276 def st : AMBI<opc, "\tst"> {
2277 let Inst{7-4} = op7_4;
2278 let Inst{3-0} = 0b1110;
2279 }
2280
2281 def ish : AMBI<opc, "\tish"> {
2282 let Inst{7-4} = op7_4;
2283 let Inst{3-0} = 0b1011;
2284 }
2285
2286 def ishst : AMBI<opc, "\tishst"> {
2287 let Inst{7-4} = op7_4;
2288 let Inst{3-0} = 0b1010;
2289 }
2290
2291 def nsh : AMBI<opc, "\tnsh"> {
2292 let Inst{7-4} = op7_4;
2293 let Inst{3-0} = 0b0111;
2294 }
2295
2296 def nshst : AMBI<opc, "\tnshst"> {
2297 let Inst{7-4} = op7_4;
2298 let Inst{3-0} = 0b0110;
2299 }
2300
2301 def osh : AMBI<opc, "\tosh"> {
2302 let Inst{7-4} = op7_4;
2303 let Inst{3-0} = 0b0011;
2304 }
2305
2306 def oshst : AMBI<opc, "\toshst"> {
2307 let Inst{7-4} = op7_4;
2308 let Inst{3-0} = 0b0010;
2309 }
2310}
2311
2312// These DMB variants are for disassembly only.
2313defm DMB : MemB<0b0101, "dmb">;
2314
2315// These DSB variants are for disassembly only.
2316defm DSB : MemB<0b0100, "dsb">;
2317
2318// ISB has only full system option -- for disassembly only
2319def ISBsy : AMBI<"isb", ""> {
2320 let Inst{7-4} = 0b0110;
2321 let Inst{3-0} = 0b1111;
2322}
2323
Jim Grosbach66869102009-12-11 18:52:41 +00002324let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002325 let Uses = [CPSR] in {
2326 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
2327 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2328 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
2329 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2330 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
2331 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2332 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
2333 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2334 def ATOMIC_LOAD_AND_I8 : PseudoInst<
2335 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2336 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
2337 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2338 def ATOMIC_LOAD_OR_I8 : PseudoInst<
2339 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2340 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
2341 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2342 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
2343 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2344 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
2345 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2346 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
2347 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2348 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
2349 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2350 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
2351 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2352 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
2353 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2354 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
2355 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2356 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
2357 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2358 def ATOMIC_LOAD_AND_I16 : PseudoInst<
2359 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2360 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
2361 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2362 def ATOMIC_LOAD_OR_I16 : PseudoInst<
2363 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2364 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
2365 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2366 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
2367 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2368 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
2369 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2370 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
2371 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2372 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
2373 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2374 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
2375 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2376 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
2377 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2378 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
2379 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2380 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
2381 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2382 def ATOMIC_LOAD_AND_I32 : PseudoInst<
2383 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2384 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
2385 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2386 def ATOMIC_LOAD_OR_I32 : PseudoInst<
2387 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2388 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
2389 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2390 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
2391 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2392 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
2393 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2394 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
2395 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2396 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
2397 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2398
2399 def ATOMIC_SWAP_I8 : PseudoInst<
2400 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2401 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
2402 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2403 def ATOMIC_SWAP_I16 : PseudoInst<
2404 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2405 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
2406 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2407 def ATOMIC_SWAP_I32 : PseudoInst<
2408 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2409 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
2410 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2411
Jim Grosbache801dc42009-12-12 01:40:06 +00002412 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
2413 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2414 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
2415 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2416 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
2417 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2418 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
2419 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2420 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
2421 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2422 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
2423 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2424}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002425}
2426
2427let mayLoad = 1 in {
2428def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2429 "ldrexb", "\t$dest, [$ptr]",
2430 []>;
2431def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2432 "ldrexh", "\t$dest, [$ptr]",
2433 []>;
2434def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2435 "ldrex", "\t$dest, [$ptr]",
2436 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002437def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002438 NoItinerary,
2439 "ldrexd", "\t$dest, $dest2, [$ptr]",
2440 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002441}
2442
Jim Grosbach587b0722009-12-16 19:44:06 +00002443let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002444def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002445 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002446 "strexb", "\t$success, $src, [$ptr]",
2447 []>;
2448def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2449 NoItinerary,
2450 "strexh", "\t$success, $src, [$ptr]",
2451 []>;
2452def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002453 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002454 "strex", "\t$success, $src, [$ptr]",
2455 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002456def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002457 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2458 NoItinerary,
2459 "strexd", "\t$success, $src, $src2, [$ptr]",
2460 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002461}
2462
Johnny Chenb9436272010-02-17 22:37:58 +00002463// Clear-Exclusive is for disassembly only.
2464def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2465 [/* For disassembly only; pattern left blank */]>,
2466 Requires<[IsARM, HasV7]> {
2467 let Inst{31-20} = 0xf57;
2468 let Inst{7-4} = 0b0001;
2469}
2470
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002471// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2472let mayLoad = 1 in {
2473def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2474 "swp", "\t$dst, $src, [$ptr]",
2475 [/* For disassembly only; pattern left blank */]> {
2476 let Inst{27-23} = 0b00010;
2477 let Inst{22} = 0; // B = 0
2478 let Inst{21-20} = 0b00;
2479 let Inst{7-4} = 0b1001;
2480}
2481
2482def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2483 "swpb", "\t$dst, $src, [$ptr]",
2484 [/* For disassembly only; pattern left blank */]> {
2485 let Inst{27-23} = 0b00010;
2486 let Inst{22} = 1; // B = 1
2487 let Inst{21-20} = 0b00;
2488 let Inst{7-4} = 0b1001;
2489}
2490}
2491
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002492//===----------------------------------------------------------------------===//
2493// TLS Instructions
2494//
2495
2496// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002497let isCall = 1,
2498 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002499 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002500 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002501 [(set R0, ARMthread_pointer)]>;
2502}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002503
Evan Chenga8e29892007-01-19 07:51:42 +00002504//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002505// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002506// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002507// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002508// Since by its nature we may be coming from some other function to get
2509// here, and we're using the stack frame for the containing function to
2510// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002511// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002512// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002513// except for our own input by listing the relevant registers in Defs. By
2514// doing so, we also cause the prologue/epilogue code to actively preserve
2515// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002516// A constant value is passed in $val, and we use the location as a scratch.
2517let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002518 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2519 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002520 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Evan Cheng756da122009-07-22 06:46:53 +00002521 D31 ] in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002522 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002523 AddrModeNone, SizeSpecial, IndexModeNone,
2524 Pseudo, NoItinerary,
Evan Cheng162e3092009-10-26 23:45:59 +00002525 "str\tsp, [$src, #+8] @ eh_setjmp begin\n\t"
Jim Grosbacha87ded22010-02-08 23:22:00 +00002526 "add\t$val, pc, #8\n\t"
2527 "str\t$val, [$src, #+4]\n\t"
Evan Cheng162e3092009-10-26 23:45:59 +00002528 "mov\tr0, #0\n\t"
2529 "add\tpc, pc, #0\n\t"
2530 "mov\tr0, #1 @ eh_setjmp end", "",
Jim Grosbacha87ded22010-02-08 23:22:00 +00002531 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002532}
2533
2534//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002535// Non-Instruction Patterns
2536//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002537
Evan Chenga8e29892007-01-19 07:51:42 +00002538// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002539
Evan Chenga8e29892007-01-19 07:51:42 +00002540// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002541let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002542def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00002543 Pseudo, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002544 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002545 [(set GPR:$dst, so_imm2part:$src)]>,
2546 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002547
Evan Chenga8e29892007-01-19 07:51:42 +00002548def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002549 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2550 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002551def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002552 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2553 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002554def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2555 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2556 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002557def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2558 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2559 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002560
Evan Cheng5adb66a2009-09-28 09:14:39 +00002561// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002562// This is a single pseudo instruction, the benefit is that it can be remat'd
2563// as a single unit instead of having to handle reg inputs.
2564// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002565let isReMaterializable = 1 in
2566def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
Jim Grosbach80dc1162010-02-16 21:23:02 +00002567 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002568 [(set GPR:$dst, (i32 imm:$src))]>,
2569 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002570
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002571// ConstantPool, GlobalAddress, and JumpTable
2572def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2573 Requires<[IsARM, DontUseMovt]>;
2574def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2575def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2576 Requires<[IsARM, UseMovt]>;
2577def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2578 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2579
Evan Chenga8e29892007-01-19 07:51:42 +00002580// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002581
Rafael Espindola24357862006-10-19 17:05:03 +00002582
Evan Chenga8e29892007-01-19 07:51:42 +00002583// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002584def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002585 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002586def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002587 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002588
Evan Chenga8e29892007-01-19 07:51:42 +00002589// zextload i1 -> zextload i8
2590def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002591
Evan Chenga8e29892007-01-19 07:51:42 +00002592// extload -> zextload
2593def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2594def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2595def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002596
Evan Cheng83b5cf02008-11-05 23:22:34 +00002597def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2598def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2599
Evan Cheng34b12d22007-01-19 20:27:35 +00002600// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002601def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2602 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002603 (SMULBB GPR:$a, GPR:$b)>;
2604def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2605 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002606def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2607 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002608 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002609def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002610 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002611def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2612 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002613 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002614def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002615 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002616def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2617 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002618 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002619def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002620 (SMULWB GPR:$a, GPR:$b)>;
2621
2622def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002623 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2624 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002625 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2626def : ARMV5TEPat<(add GPR:$acc,
2627 (mul sext_16_node:$a, sext_16_node:$b)),
2628 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2629def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002630 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2631 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002632 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2633def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002634 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002635 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2636def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002637 (mul (sra GPR:$a, (i32 16)),
2638 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002639 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2640def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002641 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002642 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2643def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002644 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2645 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002646 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2647def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002648 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002649 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2650
Evan Chenga8e29892007-01-19 07:51:42 +00002651//===----------------------------------------------------------------------===//
2652// Thumb Support
2653//
2654
2655include "ARMInstrThumb.td"
2656
2657//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002658// Thumb2 Support
2659//
2660
2661include "ARMInstrThumb2.td"
2662
2663//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002664// Floating Point Support
2665//
2666
2667include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002668
2669//===----------------------------------------------------------------------===//
2670// Advanced SIMD (NEON) Support
2671//
2672
2673include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002674
2675//===----------------------------------------------------------------------===//
2676// Coprocessor Instructions. For disassembly only.
2677//
2678
2679def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2680 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2681 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2682 [/* For disassembly only; pattern left blank */]> {
2683 let Inst{4} = 0;
2684}
2685
2686def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2687 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2688 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2689 [/* For disassembly only; pattern left blank */]> {
2690 let Inst{31-28} = 0b1111;
2691 let Inst{4} = 0;
2692}
2693
Johnny Chen64dfb782010-02-16 20:04:27 +00002694class ACI<dag oops, dag iops, string opc, string asm>
2695 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2696 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2697 let Inst{27-25} = 0b110;
2698}
2699
2700multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2701
2702 def _OFFSET : ACI<(outs),
2703 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2704 opc, "\tp$cop, cr$CRd, $addr"> {
2705 let Inst{31-28} = op31_28;
2706 let Inst{24} = 1; // P = 1
2707 let Inst{21} = 0; // W = 0
2708 let Inst{22} = 0; // D = 0
2709 let Inst{20} = load;
2710 }
2711
2712 def _PRE : ACI<(outs),
2713 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2714 opc, "\tp$cop, cr$CRd, $addr!"> {
2715 let Inst{31-28} = op31_28;
2716 let Inst{24} = 1; // P = 1
2717 let Inst{21} = 1; // W = 1
2718 let Inst{22} = 0; // D = 0
2719 let Inst{20} = load;
2720 }
2721
2722 def _POST : ACI<(outs),
2723 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2724 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
2725 let Inst{31-28} = op31_28;
2726 let Inst{24} = 0; // P = 0
2727 let Inst{21} = 1; // W = 1
2728 let Inst{22} = 0; // D = 0
2729 let Inst{20} = load;
2730 }
2731
2732 def _OPTION : ACI<(outs),
2733 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
2734 opc, "\tp$cop, cr$CRd, [$base], $option"> {
2735 let Inst{31-28} = op31_28;
2736 let Inst{24} = 0; // P = 0
2737 let Inst{23} = 1; // U = 1
2738 let Inst{21} = 0; // W = 0
2739 let Inst{22} = 0; // D = 0
2740 let Inst{20} = load;
2741 }
2742
2743 def L_OFFSET : ACI<(outs),
2744 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2745 opc, "l\tp$cop, cr$CRd, $addr"> {
2746 let Inst{31-28} = op31_28;
2747 let Inst{24} = 1; // P = 1
2748 let Inst{21} = 0; // W = 0
2749 let Inst{22} = 1; // D = 1
2750 let Inst{20} = load;
2751 }
2752
2753 def L_PRE : ACI<(outs),
2754 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2755 opc, "l\tp$cop, cr$CRd, $addr!"> {
2756 let Inst{31-28} = op31_28;
2757 let Inst{24} = 1; // P = 1
2758 let Inst{21} = 1; // W = 1
2759 let Inst{22} = 1; // D = 1
2760 let Inst{20} = load;
2761 }
2762
2763 def L_POST : ACI<(outs),
2764 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2765 opc, "l\tp$cop, cr$CRd, [$base], $offset"> {
2766 let Inst{31-28} = op31_28;
2767 let Inst{24} = 0; // P = 0
2768 let Inst{21} = 1; // W = 1
2769 let Inst{22} = 1; // D = 1
2770 let Inst{20} = load;
2771 }
2772
2773 def L_OPTION : ACI<(outs),
2774 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
2775 opc, "l\tp$cop, cr$CRd, [$base], $option"> {
2776 let Inst{31-28} = op31_28;
2777 let Inst{24} = 0; // P = 0
2778 let Inst{23} = 1; // U = 1
2779 let Inst{21} = 0; // W = 0
2780 let Inst{22} = 1; // D = 1
2781 let Inst{20} = load;
2782 }
2783}
2784
2785defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
2786defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
2787defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
2788defm STC2 : LdStCop<0b1111, 0, "stc2">;
2789
Johnny Chen906d57f2010-02-12 01:44:23 +00002790def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2791 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2792 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2793 [/* For disassembly only; pattern left blank */]> {
2794 let Inst{20} = 0;
2795 let Inst{4} = 1;
2796}
2797
2798def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2799 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2800 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2801 [/* For disassembly only; pattern left blank */]> {
2802 let Inst{31-28} = 0b1111;
2803 let Inst{20} = 0;
2804 let Inst{4} = 1;
2805}
2806
2807def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2808 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2809 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2810 [/* For disassembly only; pattern left blank */]> {
2811 let Inst{20} = 1;
2812 let Inst{4} = 1;
2813}
2814
2815def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2816 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2817 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2818 [/* For disassembly only; pattern left blank */]> {
2819 let Inst{31-28} = 0b1111;
2820 let Inst{20} = 1;
2821 let Inst{4} = 1;
2822}
2823
2824def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2825 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2826 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2827 [/* For disassembly only; pattern left blank */]> {
2828 let Inst{23-20} = 0b0100;
2829}
2830
2831def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2832 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2833 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2834 [/* For disassembly only; pattern left blank */]> {
2835 let Inst{31-28} = 0b1111;
2836 let Inst{23-20} = 0b0100;
2837}
2838
2839def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2840 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2841 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2842 [/* For disassembly only; pattern left blank */]> {
2843 let Inst{23-20} = 0b0101;
2844}
2845
2846def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2847 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2848 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2849 [/* For disassembly only; pattern left blank */]> {
2850 let Inst{31-28} = 0b1111;
2851 let Inst{23-20} = 0b0101;
2852}
2853
Johnny Chenb98e1602010-02-12 18:55:33 +00002854//===----------------------------------------------------------------------===//
2855// Move between special register and ARM core register -- for disassembly only
2856//
2857
2858def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
2859 [/* For disassembly only; pattern left blank */]> {
2860 let Inst{23-20} = 0b0000;
2861 let Inst{7-4} = 0b0000;
2862}
2863
2864def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
2865 [/* For disassembly only; pattern left blank */]> {
2866 let Inst{23-20} = 0b0100;
2867 let Inst{7-4} = 0b0000;
2868}
2869
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002870def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
2871 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00002872 [/* For disassembly only; pattern left blank */]> {
2873 let Inst{23-20} = 0b0010;
2874 let Inst{7-4} = 0b0000;
2875}
2876
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002877def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
2878 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00002879 [/* For disassembly only; pattern left blank */]> {
2880 let Inst{23-20} = 0b0010;
2881 let Inst{7-4} = 0b0000;
2882}
2883
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002884def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
2885 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00002886 [/* For disassembly only; pattern left blank */]> {
2887 let Inst{23-20} = 0b0110;
2888 let Inst{7-4} = 0b0000;
2889}
2890
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002891def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
2892 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00002893 [/* For disassembly only; pattern left blank */]> {
2894 let Inst{23-20} = 0b0110;
2895 let Inst{7-4} = 0b0000;
2896}