blob: 1a0d97bf6d2007b94b0dfd0969123e067ec8c91e [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014#define DEBUG_TYPE "mips-lower"
Reed Kotler8453b3f2013-01-24 04:24:02 +000015#include <set>
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Craig Topper79aa3412012-03-17 18:46:09 +000017#include "InstPrinter/MipsInstPrinter.h"
18#include "MCTargetDesc/MipsBaseInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000019#include "MipsMachineFunction.h"
20#include "MipsSubtarget.h"
21#include "MipsTargetMachine.h"
22#include "MipsTargetObjectFile.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000023#include "llvm/ADT/Statistic.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/CodeGen/CallingConvLower.h"
25#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000029#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000030#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000031#include "llvm/IR/CallingConv.h"
32#include "llvm/IR/DerivedTypes.h"
33#include "llvm/IR/Function.h"
34#include "llvm/IR/GlobalVariable.h"
35#include "llvm/IR/Intrinsics.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000036#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000037#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000038#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumi89593932012-04-21 15:31:45 +000039#include "llvm/Support/raw_ostream.h"
40
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000041using namespace llvm;
42
Akira Hatanaka2b861be2012-10-19 21:47:33 +000043STATISTIC(NumTailCalls, "Number of tail calls");
44
45static cl::opt<bool>
46EnableMipsTailCalls("enable-mips-tail-calls", cl::Hidden,
47 cl::desc("MIPS: Enable tail calls."), cl::init(false));
48
Akira Hatanaka81784cb2012-11-21 20:21:11 +000049static cl::opt<bool>
50LargeGOT("mxgot", cl::Hidden,
51 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
52
Reed Kotlered23fa82012-12-15 00:20:05 +000053static cl::opt<bool>
54Mips16HardFloat("mips16-hard-float", cl::NotHidden,
55 cl::desc("MIPS: mips16 hard float enable."),
56 cl::init(false));
57
Reed Kotlerffbe4322013-02-21 04:22:38 +000058static cl::opt<bool> DontExpandCondPseudos16(
59 "mips16-dont-expand-cond-pseudo",
60 cl::init(false),
61 cl::desc("Dont expand conditional move related "
62 "pseudos for Mips 16"),
63 cl::Hidden);
Reed Kotlered23fa82012-12-15 00:20:05 +000064
65
Akira Hatanakafe30a9b2012-10-27 00:29:43 +000066static const uint16_t O32IntRegs[4] = {
67 Mips::A0, Mips::A1, Mips::A2, Mips::A3
68};
69
70static const uint16_t Mips64IntRegs[8] = {
71 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
72 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64
73};
74
75static const uint16_t Mips64DPRegs[8] = {
76 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
77 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
78};
79
Jia Liubb481f82012-02-28 07:46:26 +000080// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000081// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000082// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka854a7db2011-08-19 22:59:00 +000083static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000084 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000085 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000086
Akira Hatanakad6bc5232011-12-05 21:26:34 +000087 Size = CountPopulation_64(I);
88 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000089 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000090}
91
Akira Hatanaka648f00c2012-02-24 22:34:47 +000092static SDValue GetGlobalReg(SelectionDAG &DAG, EVT Ty) {
93 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
94 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
95}
96
Akira Hatanaka6b28b802012-11-21 20:26:38 +000097static SDValue getTargetNode(SDValue Op, SelectionDAG &DAG, unsigned Flag) {
98 EVT Ty = Op.getValueType();
99
100 if (GlobalAddressSDNode *N = dyn_cast<GlobalAddressSDNode>(Op))
101 return DAG.getTargetGlobalAddress(N->getGlobal(), Op.getDebugLoc(), Ty, 0,
102 Flag);
103 if (ExternalSymbolSDNode *N = dyn_cast<ExternalSymbolSDNode>(Op))
104 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
105 if (BlockAddressSDNode *N = dyn_cast<BlockAddressSDNode>(Op))
106 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
107 if (JumpTableSDNode *N = dyn_cast<JumpTableSDNode>(Op))
108 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
109 if (ConstantPoolSDNode *N = dyn_cast<ConstantPoolSDNode>(Op))
110 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
111 N->getOffset(), Flag);
112
113 llvm_unreachable("Unexpected node type.");
114 return SDValue();
115}
116
117static SDValue getAddrNonPIC(SDValue Op, SelectionDAG &DAG) {
118 DebugLoc DL = Op.getDebugLoc();
119 EVT Ty = Op.getValueType();
120 SDValue Hi = getTargetNode(Op, DAG, MipsII::MO_ABS_HI);
121 SDValue Lo = getTargetNode(Op, DAG, MipsII::MO_ABS_LO);
122 return DAG.getNode(ISD::ADD, DL, Ty,
123 DAG.getNode(MipsISD::Hi, DL, Ty, Hi),
124 DAG.getNode(MipsISD::Lo, DL, Ty, Lo));
125}
126
127static SDValue getAddrLocal(SDValue Op, SelectionDAG &DAG, bool HasMips64) {
128 DebugLoc DL = Op.getDebugLoc();
129 EVT Ty = Op.getValueType();
130 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
131 SDValue GOT = DAG.getNode(MipsISD::Wrapper, DL, Ty, GetGlobalReg(DAG, Ty),
132 getTargetNode(Op, DAG, GOTFlag));
133 SDValue Load = DAG.getLoad(Ty, DL, DAG.getEntryNode(), GOT,
134 MachinePointerInfo::getGOT(), false, false, false,
135 0);
136 unsigned LoFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
137 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, Ty, getTargetNode(Op, DAG, LoFlag));
138 return DAG.getNode(ISD::ADD, DL, Ty, Load, Lo);
139}
140
141static SDValue getAddrGlobal(SDValue Op, SelectionDAG &DAG, unsigned Flag) {
142 DebugLoc DL = Op.getDebugLoc();
143 EVT Ty = Op.getValueType();
144 SDValue Tgt = DAG.getNode(MipsISD::Wrapper, DL, Ty, GetGlobalReg(DAG, Ty),
145 getTargetNode(Op, DAG, Flag));
146 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Tgt,
147 MachinePointerInfo::getGOT(), false, false, false, 0);
148}
149
150static SDValue getAddrGlobalLargeGOT(SDValue Op, SelectionDAG &DAG,
151 unsigned HiFlag, unsigned LoFlag) {
152 DebugLoc DL = Op.getDebugLoc();
153 EVT Ty = Op.getValueType();
154 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, Ty, getTargetNode(Op, DAG, HiFlag));
155 Hi = DAG.getNode(ISD::ADD, DL, Ty, Hi, GetGlobalReg(DAG, Ty));
156 SDValue Wrapper = DAG.getNode(MipsISD::Wrapper, DL, Ty, Hi,
157 getTargetNode(Op, DAG, LoFlag));
158 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Wrapper,
159 MachinePointerInfo::getGOT(), false, false, false, 0);
160}
161
Chris Lattnerf0144122009-07-28 03:13:23 +0000162const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
163 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000164 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka58d1e3f2012-10-19 20:59:39 +0000165 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000166 case MipsISD::Hi: return "MipsISD::Hi";
167 case MipsISD::Lo: return "MipsISD::Lo";
168 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000169 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000170 case MipsISD::Ret: return "MipsISD::Ret";
Akira Hatanaka544cc212013-01-30 00:26:49 +0000171 case MipsISD::EH_RETURN: return "MipsISD::EH_RETURN";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000172 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
173 case MipsISD::FPCmp: return "MipsISD::FPCmp";
174 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
175 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
176 case MipsISD::FPRound: return "MipsISD::FPRound";
177 case MipsISD::MAdd: return "MipsISD::MAdd";
178 case MipsISD::MAddu: return "MipsISD::MAddu";
179 case MipsISD::MSub: return "MipsISD::MSub";
180 case MipsISD::MSubu: return "MipsISD::MSubu";
181 case MipsISD::DivRem: return "MipsISD::DivRem";
182 case MipsISD::DivRemU: return "MipsISD::DivRemU";
183 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
184 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +0000185 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanakadb548262011-07-19 23:30:50 +0000186 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +0000187 case MipsISD::Ext: return "MipsISD::Ext";
188 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000189 case MipsISD::LWL: return "MipsISD::LWL";
190 case MipsISD::LWR: return "MipsISD::LWR";
191 case MipsISD::SWL: return "MipsISD::SWL";
192 case MipsISD::SWR: return "MipsISD::SWR";
193 case MipsISD::LDL: return "MipsISD::LDL";
194 case MipsISD::LDR: return "MipsISD::LDR";
195 case MipsISD::SDL: return "MipsISD::SDL";
196 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000197 case MipsISD::EXTP: return "MipsISD::EXTP";
198 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
199 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
200 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
201 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
202 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
203 case MipsISD::SHILO: return "MipsISD::SHILO";
204 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
205 case MipsISD::MULT: return "MipsISD::MULT";
206 case MipsISD::MULTU: return "MipsISD::MULTU";
207 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSPDSP";
208 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
209 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
210 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka0f843822011-06-07 18:58:42 +0000211 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000212 }
213}
214
Reed Kotler8453b3f2013-01-24 04:24:02 +0000215namespace {
Reed Kotlerd07c64d2013-01-26 06:58:35 +0000216 struct ltstr {
Reed Kotler8453b3f2013-01-24 04:24:02 +0000217 bool operator()(const char *s1, const char *s2) const
218 {
Reed Kotlerd07c64d2013-01-26 06:58:35 +0000219 return strcmp(s1, s2) < 0;
Reed Kotler8453b3f2013-01-24 04:24:02 +0000220 }
221 };
222
Reed Kotlerd07c64d2013-01-26 06:58:35 +0000223 std::set<const char*, ltstr> noHelperNeeded;
Reed Kotler8453b3f2013-01-24 04:24:02 +0000224}
225
Reed Kotlerbc49cf72013-01-28 02:46:49 +0000226void MipsTargetLowering::SetMips16LibcallName
227 (RTLIB::Libcall l, const char *Name) {
228 setLibcallName(l, Name);
229 noHelperNeeded.insert(Name);
230}
231
Reed Kotlered23fa82012-12-15 00:20:05 +0000232void MipsTargetLowering::setMips16HardFloatLibCalls() {
Reed Kotlerbc49cf72013-01-28 02:46:49 +0000233 SetMips16LibcallName(RTLIB::ADD_F32, "__mips16_addsf3");
234 SetMips16LibcallName(RTLIB::ADD_F64, "__mips16_adddf3");
235 SetMips16LibcallName(RTLIB::SUB_F32, "__mips16_subsf3");
236 SetMips16LibcallName(RTLIB::SUB_F64, "__mips16_subdf3");
237 SetMips16LibcallName(RTLIB::MUL_F32, "__mips16_mulsf3");
238 SetMips16LibcallName(RTLIB::MUL_F64, "__mips16_muldf3");
239 SetMips16LibcallName(RTLIB::DIV_F32, "__mips16_divsf3");
240 SetMips16LibcallName(RTLIB::DIV_F64, "__mips16_divdf3");
241 SetMips16LibcallName(RTLIB::FPEXT_F32_F64, "__mips16_extendsfdf2");
242 SetMips16LibcallName(RTLIB::FPROUND_F64_F32, "__mips16_truncdfsf2");
243 SetMips16LibcallName(RTLIB::FPTOSINT_F32_I32, "__mips16_fix_truncsfsi");
244 SetMips16LibcallName(RTLIB::FPTOSINT_F64_I32, "__mips16_fix_truncdfsi");
245 SetMips16LibcallName(RTLIB::SINTTOFP_I32_F32, "__mips16_floatsisf");
246 SetMips16LibcallName(RTLIB::SINTTOFP_I32_F64, "__mips16_floatsidf");
247 SetMips16LibcallName(RTLIB::UINTTOFP_I32_F32, "__mips16_floatunsisf");
248 SetMips16LibcallName(RTLIB::UINTTOFP_I32_F64, "__mips16_floatunsidf");
249 SetMips16LibcallName(RTLIB::OEQ_F32, "__mips16_eqsf2");
250 SetMips16LibcallName(RTLIB::OEQ_F64, "__mips16_eqdf2");
251 SetMips16LibcallName(RTLIB::UNE_F32, "__mips16_nesf2");
252 SetMips16LibcallName(RTLIB::UNE_F64, "__mips16_nedf2");
253 SetMips16LibcallName(RTLIB::OGE_F32, "__mips16_gesf2");
254 SetMips16LibcallName(RTLIB::OGE_F64, "__mips16_gedf2");
255 SetMips16LibcallName(RTLIB::OLT_F32, "__mips16_ltsf2");
256 SetMips16LibcallName(RTLIB::OLT_F64, "__mips16_ltdf2");
257 SetMips16LibcallName(RTLIB::OLE_F32, "__mips16_lesf2");
258 SetMips16LibcallName(RTLIB::OLE_F64, "__mips16_ledf2");
259 SetMips16LibcallName(RTLIB::OGT_F32, "__mips16_gtsf2");
260 SetMips16LibcallName(RTLIB::OGT_F64, "__mips16_gtdf2");
261 SetMips16LibcallName(RTLIB::UO_F32, "__mips16_unordsf2");
262 SetMips16LibcallName(RTLIB::UO_F64, "__mips16_unorddf2");
263 SetMips16LibcallName(RTLIB::O_F32, "__mips16_unordsf2");
264 SetMips16LibcallName(RTLIB::O_F64, "__mips16_unorddf2");
Reed Kotlered23fa82012-12-15 00:20:05 +0000265}
266
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000267MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +0000268MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +0000269 : TargetLowering(TM, new MipsTargetObjectFile()),
270 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +0000271 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
272 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000273
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000274 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000275 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +0000276 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000277 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000278
279 // Set up the register classes
Craig Topper420761a2012-04-20 07:30:17 +0000280 addRegisterClass(MVT::i32, &Mips::CPURegsRegClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000281
Akira Hatanaka95934842011-09-24 01:34:44 +0000282 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000283 addRegisterClass(MVT::i64, &Mips::CPU64RegsRegClass);
Akira Hatanaka95934842011-09-24 01:34:44 +0000284
Akira Hatanaka28ee4fd2012-05-31 02:59:44 +0000285 if (Subtarget->inMips16Mode()) {
286 addRegisterClass(MVT::i32, &Mips::CPU16RegsRegClass);
Reed Kotlered23fa82012-12-15 00:20:05 +0000287 if (Mips16HardFloat)
288 setMips16HardFloatLibCalls();
Akira Hatanaka28ee4fd2012-05-31 02:59:44 +0000289 }
290
Akira Hatanakab430cec2012-09-21 23:58:31 +0000291 if (Subtarget->hasDSP()) {
292 MVT::SimpleValueType VecTys[2] = {MVT::v2i16, MVT::v4i8};
293
294 for (unsigned i = 0; i < array_lengthof(VecTys); ++i) {
295 addRegisterClass(VecTys[i], &Mips::DSPRegsRegClass);
296
297 // Expand all builtin opcodes.
298 for (unsigned Opc = 0; Opc < ISD::BUILTIN_OP_END; ++Opc)
299 setOperationAction(Opc, VecTys[i], Expand);
300
301 setOperationAction(ISD::LOAD, VecTys[i], Legal);
302 setOperationAction(ISD::STORE, VecTys[i], Legal);
303 setOperationAction(ISD::BITCAST, VecTys[i], Legal);
304 }
305 }
306
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000307 if (!TM.Options.UseSoftFloat) {
Craig Topper420761a2012-04-20 07:30:17 +0000308 addRegisterClass(MVT::f32, &Mips::FGR32RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000309
310 // When dealing with single precision only, use libcalls
311 if (!Subtarget->isSingleFloat()) {
312 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000313 addRegisterClass(MVT::f64, &Mips::FGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000314 else
Craig Topper420761a2012-04-20 07:30:17 +0000315 addRegisterClass(MVT::f64, &Mips::AFGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000316 }
Akira Hatanaka792016b2011-09-23 18:28:39 +0000317 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000318
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000319 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
321 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
322 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000323
Eli Friedman6055a6a2009-07-17 04:07:24 +0000324 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
326 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000327
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000328 // Used by legalize types to correctly generate the setcc result.
329 // Without this, every float setcc comes with a AND/OR with the result,
330 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000331 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000333
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000334 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000336 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
338 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
339 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
340 setOperationAction(ISD::SELECT, MVT::f32, Custom);
341 setOperationAction(ISD::SELECT, MVT::f64, Custom);
342 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000343 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
344 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000345 setOperationAction(ISD::SETCC, MVT::f32, Custom);
346 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000348 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000349 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
350 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Reed Kotler8834a202012-10-29 16:16:54 +0000351 if (Subtarget->inMips16Mode()) {
352 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
353 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
354 }
355 else {
356 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
357 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
358 }
Akira Hatanakaf934d152012-09-15 01:02:03 +0000359 if (!Subtarget->inMips16Mode()) {
360 setOperationAction(ISD::LOAD, MVT::i32, Custom);
361 setOperationAction(ISD::STORE, MVT::i32, Custom);
362 }
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000363
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000364 if (!TM.Options.NoNaNsFPMath) {
365 setOperationAction(ISD::FABS, MVT::f32, Custom);
366 setOperationAction(ISD::FABS, MVT::f64, Custom);
367 }
368
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000369 if (HasMips64) {
370 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
371 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
372 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
373 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
374 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
375 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka7664f052012-06-02 00:04:42 +0000376 setOperationAction(ISD::LOAD, MVT::i64, Custom);
377 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000378 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000379
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000380 if (!HasMips64) {
381 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
382 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
383 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
384 }
385
Akira Hatanakae90a3bc2012-11-07 19:10:58 +0000386 setOperationAction(ISD::ADD, MVT::i32, Custom);
387 if (HasMips64)
388 setOperationAction(ISD::ADD, MVT::i64, Custom);
389
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000390 setOperationAction(ISD::SDIV, MVT::i32, Expand);
391 setOperationAction(ISD::SREM, MVT::i32, Expand);
392 setOperationAction(ISD::UDIV, MVT::i32, Expand);
393 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000394 setOperationAction(ISD::SDIV, MVT::i64, Expand);
395 setOperationAction(ISD::SREM, MVT::i64, Expand);
396 setOperationAction(ISD::UDIV, MVT::i64, Expand);
397 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000398
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000399 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
401 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
402 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
403 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000404 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000406 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
408 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000409 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000411 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000412 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
413 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
414 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
415 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000417 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka1d165f12012-07-31 20:54:48 +0000418 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
419 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000420
Akira Hatanaka56633442011-09-20 23:53:09 +0000421 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000422 setOperationAction(ISD::ROTR, MVT::i32, Expand);
423
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000424 if (!Subtarget->hasMips64r2())
425 setOperationAction(ISD::ROTR, MVT::i64, Expand);
426
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000428 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000430 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000431 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
432 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
434 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000435 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FLOG, MVT::f32, Expand);
437 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
438 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
439 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000440 setOperationAction(ISD::FMA, MVT::f32, Expand);
441 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000442 setOperationAction(ISD::FREM, MVT::f32, Expand);
443 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000444
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000445 if (!TM.Options.NoNaNsFPMath) {
446 setOperationAction(ISD::FNEG, MVT::f32, Expand);
447 setOperationAction(ISD::FNEG, MVT::f64, Expand);
448 }
449
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000450 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000451 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000452 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000453 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000454
Akira Hatanaka544cc212013-01-30 00:26:49 +0000455 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
456
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000457 setOperationAction(ISD::VAARG, MVT::Other, Expand);
458 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
459 setOperationAction(ISD::VAEND, MVT::Other, Expand);
460
Akira Hatanakab430cec2012-09-21 23:58:31 +0000461 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::i64, Custom);
462 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i64, Custom);
463
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000464 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
466 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000467
Jia Liubb481f82012-02-28 07:46:26 +0000468 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
469 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
470 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
471 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000472
Reed Kotler8834a202012-10-29 16:16:54 +0000473 if (Subtarget->inMips16Mode()) {
474 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
475 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
476 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
477 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
478 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
479 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
480 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
481 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
482 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i32, Expand);
483 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i32, Expand);
484 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i32, Expand);
485 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i32, Expand);
486 }
487
Eli Friedman26689ac2011-08-03 21:06:02 +0000488 setInsertFencesForAtomic(true);
489
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000490 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000491 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
492 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000493 }
494
Akira Hatanakac79507a2011-12-21 00:20:27 +0000495 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000497 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
498 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000499
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000500 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000501 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000502 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
503 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000504
Akira Hatanaka7664f052012-06-02 00:04:42 +0000505 if (HasMips64) {
506 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
507 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
508 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
509 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
510 }
511
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000512 setTargetDAGCombine(ISD::ADDE);
513 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000514 setTargetDAGCombine(ISD::SDIVREM);
515 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000516 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000517 setTargetDAGCombine(ISD::AND);
518 setTargetDAGCombine(ISD::OR);
Akira Hatanaka87827072012-06-13 20:33:18 +0000519 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000520
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000521 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000522
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000523 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000524 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000525
Akira Hatanaka590baca2012-02-02 03:13:40 +0000526 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
527 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Akira Hatanakae193b322012-06-13 19:33:32 +0000528
Jim Grosbach3450f802013-02-20 21:13:59 +0000529 MaxStoresPerMemcpy = 16;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000530}
531
Evan Cheng376642e2012-12-10 23:21:26 +0000532bool
533MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT, bool *Fast) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000534 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Jia Liubb481f82012-02-28 07:46:26 +0000535
Akira Hatanakaf934d152012-09-15 01:02:03 +0000536 if (Subtarget->inMips16Mode())
537 return false;
538
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000539 switch (SVT) {
540 case MVT::i64:
541 case MVT::i32:
Evan Cheng376642e2012-12-10 23:21:26 +0000542 if (Fast)
543 *Fast = true;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000544 return true;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000545 default:
546 return false;
547 }
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000548}
549
Duncan Sands28b77e92011-09-06 19:07:46 +0000550EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Akira Hatanakae13f4412013-01-04 20:06:01 +0000551 if (!VT.isVector())
552 return MVT::i32;
553 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000554}
555
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000556// SelectMadd -
557// Transforms a subgraph in CurDAG if the following pattern is found:
558// (addc multLo, Lo0), (adde multHi, Hi0),
559// where,
560// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000561// Lo0: initial value of Lo register
562// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000563// Return true if pattern matching was successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000564static bool SelectMadd(SDNode *ADDENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000565 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000566 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000567 SDNode *ADDCNode = ADDENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000568
569 if (ADDCNode->getOpcode() != ISD::ADDC)
570 return false;
571
572 SDValue MultHi = ADDENode->getOperand(0);
573 SDValue MultLo = ADDCNode->getOperand(0);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000574 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000575 unsigned MultOpc = MultHi.getOpcode();
576
577 // MultHi and MultLo must be generated by the same node,
578 if (MultLo.getNode() != MultNode)
579 return false;
580
581 // and it must be a multiplication.
582 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
583 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000584
585 // MultLo amd MultHi must be the first and second output of MultNode
586 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000587 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
588 return false;
589
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000590 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000591 // of the values of MultNode, in which case MultNode will be removed in later
592 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000593 // If there exist users other than ADDENode or ADDCNode, this function returns
594 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000595 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000596 // produced.
597 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
598 return false;
599
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000600 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000601 DebugLoc dl = ADDENode->getDebugLoc();
602
603 // create MipsMAdd(u) node
604 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000605
Akira Hatanaka82099682011-12-19 19:52:25 +0000606 SDValue MAdd = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000607 MultNode->getOperand(0),// Factor 0
608 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000609 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000610 ADDENode->getOperand(1));// Hi0
611
612 // create CopyFromReg nodes
613 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
614 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000615 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000616 Mips::HI, MVT::i32,
617 CopyFromLo.getValue(2));
618
619 // replace uses of adde and addc here
620 if (!SDValue(ADDCNode, 0).use_empty())
621 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
622
623 if (!SDValue(ADDENode, 0).use_empty())
624 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
625
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000626 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000627}
628
629// SelectMsub -
630// Transforms a subgraph in CurDAG if the following pattern is found:
631// (addc Lo0, multLo), (sube Hi0, multHi),
632// where,
633// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000634// Lo0: initial value of Lo register
635// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000636// Return true if pattern matching was successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000637static bool SelectMsub(SDNode *SUBENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000638 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000639 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000640 SDNode *SUBCNode = SUBENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000641
642 if (SUBCNode->getOpcode() != ISD::SUBC)
643 return false;
644
645 SDValue MultHi = SUBENode->getOperand(1);
646 SDValue MultLo = SUBCNode->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000647 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000648 unsigned MultOpc = MultHi.getOpcode();
649
650 // MultHi and MultLo must be generated by the same node,
651 if (MultLo.getNode() != MultNode)
652 return false;
653
654 // and it must be a multiplication.
655 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
656 return false;
657
658 // MultLo amd MultHi must be the first and second output of MultNode
659 // respectively.
660 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
661 return false;
662
663 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
664 // of the values of MultNode, in which case MultNode will be removed in later
665 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000666 // If there exist users other than SUBENode or SUBCNode, this function returns
667 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000668 // instruction node rather than a pair of MULT and MSUB instructions being
669 // produced.
670 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
671 return false;
672
673 SDValue Chain = CurDAG->getEntryNode();
674 DebugLoc dl = SUBENode->getDebugLoc();
675
676 // create MipsSub(u) node
677 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
678
Akira Hatanaka82099682011-12-19 19:52:25 +0000679 SDValue MSub = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000680 MultNode->getOperand(0),// Factor 0
681 MultNode->getOperand(1),// Factor 1
682 SUBCNode->getOperand(0),// Lo0
683 SUBENode->getOperand(0));// Hi0
684
685 // create CopyFromReg nodes
686 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
687 MSub);
688 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
689 Mips::HI, MVT::i32,
690 CopyFromLo.getValue(2));
691
692 // replace uses of sube and subc here
693 if (!SDValue(SUBCNode, 0).use_empty())
694 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
695
696 if (!SDValue(SUBENode, 0).use_empty())
697 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
698
699 return true;
700}
701
Akira Hatanaka864f6602012-06-14 21:10:56 +0000702static SDValue PerformADDECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000703 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000704 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000705 if (DCI.isBeforeLegalize())
706 return SDValue();
707
Akira Hatanakae184fec2011-11-11 04:18:21 +0000708 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
709 SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000710 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000711
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000712 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000713}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000714
Akira Hatanaka864f6602012-06-14 21:10:56 +0000715static SDValue PerformSUBECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000716 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000717 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000718 if (DCI.isBeforeLegalize())
719 return SDValue();
720
Akira Hatanakae184fec2011-11-11 04:18:21 +0000721 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
722 SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000723 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000724
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000725 return SDValue();
726}
727
Akira Hatanaka864f6602012-06-14 21:10:56 +0000728static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000729 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000730 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000731 if (DCI.isBeforeLegalizeOps())
732 return SDValue();
733
Akira Hatanakadda4a072011-10-03 21:06:13 +0000734 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000735 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
736 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000737 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
738 MipsISD::DivRemU;
739 DebugLoc dl = N->getDebugLoc();
740
741 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
742 N->getOperand(0), N->getOperand(1));
743 SDValue InChain = DAG.getEntryNode();
744 SDValue InGlue = DivRem;
745
746 // insert MFLO
747 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000748 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000749 InGlue);
750 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
751 InChain = CopyFromLo.getValue(1);
752 InGlue = CopyFromLo.getValue(2);
753 }
754
755 // insert MFHI
756 if (N->hasAnyUseOfValue(1)) {
757 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000758 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000759 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
760 }
761
762 return SDValue();
763}
764
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000765static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
766 switch (CC) {
767 default: llvm_unreachable("Unknown fp condition code!");
768 case ISD::SETEQ:
769 case ISD::SETOEQ: return Mips::FCOND_OEQ;
770 case ISD::SETUNE: return Mips::FCOND_UNE;
771 case ISD::SETLT:
772 case ISD::SETOLT: return Mips::FCOND_OLT;
773 case ISD::SETGT:
774 case ISD::SETOGT: return Mips::FCOND_OGT;
775 case ISD::SETLE:
776 case ISD::SETOLE: return Mips::FCOND_OLE;
777 case ISD::SETGE:
778 case ISD::SETOGE: return Mips::FCOND_OGE;
779 case ISD::SETULT: return Mips::FCOND_ULT;
780 case ISD::SETULE: return Mips::FCOND_ULE;
781 case ISD::SETUGT: return Mips::FCOND_UGT;
782 case ISD::SETUGE: return Mips::FCOND_UGE;
783 case ISD::SETUO: return Mips::FCOND_UN;
784 case ISD::SETO: return Mips::FCOND_OR;
785 case ISD::SETNE:
786 case ISD::SETONE: return Mips::FCOND_ONE;
787 case ISD::SETUEQ: return Mips::FCOND_UEQ;
788 }
789}
790
791
792// Returns true if condition code has to be inverted.
793static bool InvertFPCondCode(Mips::CondCode CC) {
794 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
795 return false;
796
Akira Hatanaka82099682011-12-19 19:52:25 +0000797 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
798 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000799
Akira Hatanaka82099682011-12-19 19:52:25 +0000800 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000801}
802
803// Creates and returns an FPCmp node from a setcc node.
804// Returns Op if setcc is not a floating point comparison.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000805static SDValue CreateFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000806 // must be a SETCC node
807 if (Op.getOpcode() != ISD::SETCC)
808 return Op;
809
810 SDValue LHS = Op.getOperand(0);
811
812 if (!LHS.getValueType().isFloatingPoint())
813 return Op;
814
815 SDValue RHS = Op.getOperand(1);
816 DebugLoc dl = Op.getDebugLoc();
817
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000818 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
819 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000820 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
821
822 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
823 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
824}
825
826// Creates and returns a CMovFPT/F node.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000827static SDValue CreateCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000828 SDValue False, DebugLoc DL) {
829 bool invert = InvertFPCondCode((Mips::CondCode)
830 cast<ConstantSDNode>(Cond.getOperand(2))
831 ->getSExtValue());
832
833 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
834 True.getValueType(), True, False, Cond);
835}
836
Akira Hatanaka864f6602012-06-14 21:10:56 +0000837static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000838 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000839 const MipsSubtarget *Subtarget) {
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000840 if (DCI.isBeforeLegalizeOps())
841 return SDValue();
842
843 SDValue SetCC = N->getOperand(0);
844
845 if ((SetCC.getOpcode() != ISD::SETCC) ||
846 !SetCC.getOperand(0).getValueType().isInteger())
847 return SDValue();
848
849 SDValue False = N->getOperand(2);
850 EVT FalseTy = False.getValueType();
851
852 if (!FalseTy.isInteger())
853 return SDValue();
854
855 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
856
857 if (!CN || CN->getZExtValue())
858 return SDValue();
859
860 const DebugLoc DL = N->getDebugLoc();
861 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
862 SDValue True = N->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000863
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000864 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
865 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
Akira Hatanaka864f6602012-06-14 21:10:56 +0000866
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000867 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
868}
869
Akira Hatanaka864f6602012-06-14 21:10:56 +0000870static SDValue PerformANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000871 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000872 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000873 // Pattern match EXT.
874 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
875 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000876 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000877 return SDValue();
878
879 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000880 unsigned ShiftRightOpc = ShiftRight.getOpcode();
881
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000882 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000883 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000884 return SDValue();
885
886 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000887 ConstantSDNode *CN;
888 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
889 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000890
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000891 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000892 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000893
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000894 // Op's second operand must be a shifted mask.
895 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000896 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000897 return SDValue();
898
899 // Return if the shifted mask does not start at bit 0 or the sum of its size
900 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000901 EVT ValTy = N->getValueType(0);
902 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000903 return SDValue();
904
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000905 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000906 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000907 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000908}
Jia Liubb481f82012-02-28 07:46:26 +0000909
Akira Hatanaka864f6602012-06-14 21:10:56 +0000910static SDValue PerformORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000911 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000912 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000913 // Pattern match INS.
914 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000915 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000916 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000917 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000918 return SDValue();
919
920 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
921 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
922 ConstantSDNode *CN;
923
924 // See if Op's first operand matches (and $src1 , mask0).
925 if (And0.getOpcode() != ISD::AND)
926 return SDValue();
927
928 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000929 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000930 return SDValue();
931
932 // See if Op's second operand matches (and (shl $src, pos), mask1).
933 if (And1.getOpcode() != ISD::AND)
934 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000935
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000936 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000937 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000938 return SDValue();
939
940 // The shift masks must have the same position and size.
941 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
942 return SDValue();
943
944 SDValue Shl = And1.getOperand(0);
945 if (Shl.getOpcode() != ISD::SHL)
946 return SDValue();
947
948 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
949 return SDValue();
950
951 unsigned Shamt = CN->getZExtValue();
952
953 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000954 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000955 EVT ValTy = N->getValueType(0);
956 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000957 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000958
Akira Hatanaka82099682011-12-19 19:52:25 +0000959 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000960 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000961 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000962}
Jia Liubb481f82012-02-28 07:46:26 +0000963
Akira Hatanaka864f6602012-06-14 21:10:56 +0000964static SDValue PerformADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka87827072012-06-13 20:33:18 +0000965 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000966 const MipsSubtarget *Subtarget) {
Akira Hatanaka87827072012-06-13 20:33:18 +0000967 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
968
969 if (DCI.isBeforeLegalizeOps())
970 return SDValue();
971
972 SDValue Add = N->getOperand(1);
973
974 if (Add.getOpcode() != ISD::ADD)
975 return SDValue();
976
977 SDValue Lo = Add.getOperand(1);
978
979 if ((Lo.getOpcode() != MipsISD::Lo) ||
980 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
981 return SDValue();
982
983 EVT ValTy = N->getValueType(0);
984 DebugLoc DL = N->getDebugLoc();
985
986 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
987 Add.getOperand(0));
988 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
989}
990
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000991SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000992 const {
993 SelectionDAG &DAG = DCI.DAG;
994 unsigned opc = N->getOpcode();
995
996 switch (opc) {
997 default: break;
998 case ISD::ADDE:
999 return PerformADDECombine(N, DAG, DCI, Subtarget);
1000 case ISD::SUBE:
1001 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +00001002 case ISD::SDIVREM:
1003 case ISD::UDIVREM:
1004 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +00001005 case ISD::SELECT:
Akira Hatanaka864f6602012-06-14 21:10:56 +00001006 return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +00001007 case ISD::AND:
1008 return PerformANDCombine(N, DAG, DCI, Subtarget);
1009 case ISD::OR:
1010 return PerformORCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka87827072012-06-13 20:33:18 +00001011 case ISD::ADD:
1012 return PerformADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +00001013 }
1014
1015 return SDValue();
1016}
1017
Akira Hatanakab430cec2012-09-21 23:58:31 +00001018void
1019MipsTargetLowering::LowerOperationWrapper(SDNode *N,
1020 SmallVectorImpl<SDValue> &Results,
1021 SelectionDAG &DAG) const {
1022 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
1023
1024 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
1025 Results.push_back(Res.getValue(I));
1026}
1027
1028void
1029MipsTargetLowering::ReplaceNodeResults(SDNode *N,
1030 SmallVectorImpl<SDValue> &Results,
1031 SelectionDAG &DAG) const {
1032 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
1033
1034 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
1035 Results.push_back(Res.getValue(I));
1036}
1037
Dan Gohman475871a2008-07-27 21:46:04 +00001038SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001039LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001040{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001041 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001042 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001043 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001044 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001045 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001046 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001047 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
1048 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001049 case ISD::SELECT: return LowerSELECT(Op, DAG);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001050 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001051 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001052 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001053 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001054 case ISD::FABS: return LowerFABS(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001055 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001056 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Akira Hatanaka544cc212013-01-30 00:26:49 +00001057 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +00001058 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +00001059 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001060 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
1061 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG, true);
1062 case ISD::SRL_PARTS: return LowerShiftRightParts(Op, DAG, false);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001063 case ISD::LOAD: return LowerLOAD(Op, DAG);
1064 case ISD::STORE: return LowerSTORE(Op, DAG);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00001065 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
1066 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Akira Hatanakae90a3bc2012-11-07 19:10:58 +00001067 case ISD::ADD: return LowerADD(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001068 }
Dan Gohman475871a2008-07-27 21:46:04 +00001069 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001070}
1071
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001072//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001073// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001074//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001075
1076// AddLiveIn - This helper function adds the specified physical register to the
1077// MachineFunction as a live in value. It also creates a corresponding
1078// virtual register for it.
1079static unsigned
Craig Topper44d23822012-02-22 05:59:10 +00001080AddLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001081{
Chris Lattner84bc5422007-12-31 04:13:23 +00001082 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
1083 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001084 return VReg;
1085}
1086
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001087// Get fp branch code (not opcode) from condition code.
1088static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
1089 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
1090 return Mips::BRANCH_T;
1091
Akira Hatanaka82099682011-12-19 19:52:25 +00001092 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
1093 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001094
Akira Hatanaka82099682011-12-19 19:52:25 +00001095 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001096}
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001097
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001098/*
Akira Hatanaka14487d42011-06-07 19:28:39 +00001099static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
1100 DebugLoc dl,
Akira Hatanaka864f6602012-06-14 21:10:56 +00001101 const MipsSubtarget *Subtarget,
Akira Hatanaka14487d42011-06-07 19:28:39 +00001102 const TargetInstrInfo *TII,
1103 bool isFPCmp, unsigned Opc) {
1104 // There is no need to expand CMov instructions if target has
1105 // conditional moves.
1106 if (Subtarget->hasCondMov())
1107 return BB;
1108
1109 // To "insert" a SELECT_CC instruction, we actually have to insert the
1110 // diamond control-flow pattern. The incoming instruction knows the
1111 // destination vreg to set, the condition code register to branch on, the
1112 // true/false values to select between, and a branch opcode to use.
1113 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1114 MachineFunction::iterator It = BB;
1115 ++It;
1116
1117 // thisMBB:
1118 // ...
1119 // TrueVal = ...
1120 // setcc r1, r2, r3
1121 // bNE r1, r0, copy1MBB
1122 // fallthrough --> copy0MBB
1123 MachineBasicBlock *thisMBB = BB;
1124 MachineFunction *F = BB->getParent();
1125 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
1126 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
1127 F->insert(It, copy0MBB);
1128 F->insert(It, sinkMBB);
1129
1130 // Transfer the remainder of BB and its successor edges to sinkMBB.
1131 sinkMBB->splice(sinkMBB->begin(), BB,
1132 llvm::next(MachineBasicBlock::iterator(MI)),
1133 BB->end());
1134 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
1135
1136 // Next, add the true and fallthrough blocks as its successors.
1137 BB->addSuccessor(copy0MBB);
1138 BB->addSuccessor(sinkMBB);
1139
1140 // Emit the right instruction according to the type of the operands compared
1141 if (isFPCmp)
1142 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
1143 else
1144 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
1145 .addReg(Mips::ZERO).addMBB(sinkMBB);
1146
1147 // copy0MBB:
1148 // %FalseValue = ...
1149 // # fallthrough to sinkMBB
1150 BB = copy0MBB;
1151
1152 // Update machine-CFG edges
1153 BB->addSuccessor(sinkMBB);
1154
1155 // sinkMBB:
1156 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
1157 // ...
1158 BB = sinkMBB;
1159
1160 if (isFPCmp)
1161 BuildMI(*BB, BB->begin(), dl,
1162 TII->get(Mips::PHI), MI->getOperand(0).getReg())
1163 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
1164 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
1165 else
1166 BuildMI(*BB, BB->begin(), dl,
1167 TII->get(Mips::PHI), MI->getOperand(0).getReg())
1168 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
1169 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
1170
1171 MI->eraseFromParent(); // The pseudo instruction is gone now.
1172 return BB;
1173}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001174*/
Akira Hatanaka01f70892012-09-27 02:15:57 +00001175
1176MachineBasicBlock *
1177MipsTargetLowering::EmitBPOSGE32(MachineInstr *MI, MachineBasicBlock *BB) const{
1178 // $bb:
1179 // bposge32_pseudo $vr0
1180 // =>
1181 // $bb:
1182 // bposge32 $tbb
1183 // $fbb:
1184 // li $vr2, 0
1185 // b $sink
1186 // $tbb:
1187 // li $vr1, 1
1188 // $sink:
1189 // $vr0 = phi($vr2, $fbb, $vr1, $tbb)
1190
1191 MachineRegisterInfo &RegInfo = BB->getParent()->getRegInfo();
1192 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1193 const TargetRegisterClass *RC = &Mips::CPURegsRegClass;
1194 DebugLoc DL = MI->getDebugLoc();
1195 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1196 MachineFunction::iterator It = llvm::next(MachineFunction::iterator(BB));
1197 MachineFunction *F = BB->getParent();
1198 MachineBasicBlock *FBB = F->CreateMachineBasicBlock(LLVM_BB);
1199 MachineBasicBlock *TBB = F->CreateMachineBasicBlock(LLVM_BB);
1200 MachineBasicBlock *Sink = F->CreateMachineBasicBlock(LLVM_BB);
1201 F->insert(It, FBB);
1202 F->insert(It, TBB);
1203 F->insert(It, Sink);
1204
1205 // Transfer the remainder of BB and its successor edges to Sink.
1206 Sink->splice(Sink->begin(), BB, llvm::next(MachineBasicBlock::iterator(MI)),
1207 BB->end());
1208 Sink->transferSuccessorsAndUpdatePHIs(BB);
1209
1210 // Add successors.
1211 BB->addSuccessor(FBB);
1212 BB->addSuccessor(TBB);
1213 FBB->addSuccessor(Sink);
1214 TBB->addSuccessor(Sink);
1215
1216 // Insert the real bposge32 instruction to $BB.
1217 BuildMI(BB, DL, TII->get(Mips::BPOSGE32)).addMBB(TBB);
1218
1219 // Fill $FBB.
1220 unsigned VR2 = RegInfo.createVirtualRegister(RC);
1221 BuildMI(*FBB, FBB->end(), DL, TII->get(Mips::ADDiu), VR2)
1222 .addReg(Mips::ZERO).addImm(0);
1223 BuildMI(*FBB, FBB->end(), DL, TII->get(Mips::B)).addMBB(Sink);
1224
1225 // Fill $TBB.
1226 unsigned VR1 = RegInfo.createVirtualRegister(RC);
1227 BuildMI(*TBB, TBB->end(), DL, TII->get(Mips::ADDiu), VR1)
1228 .addReg(Mips::ZERO).addImm(1);
1229
1230 // Insert phi function to $Sink.
1231 BuildMI(*Sink, Sink->begin(), DL, TII->get(Mips::PHI),
1232 MI->getOperand(0).getReg())
1233 .addReg(VR2).addMBB(FBB).addReg(VR1).addMBB(TBB);
1234
1235 MI->eraseFromParent(); // The pseudo instruction is gone now.
1236 return Sink;
1237}
1238
Reed Kotlerffbe4322013-02-21 04:22:38 +00001239MachineBasicBlock *MipsTargetLowering::EmitSel16(unsigned Opc, MachineInstr *MI,
1240 MachineBasicBlock *BB) const {
1241 if (DontExpandCondPseudos16)
1242 return BB;
1243 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1244 DebugLoc dl = MI->getDebugLoc();
1245 // To "insert" a SELECT_CC instruction, we actually have to insert the
1246 // diamond control-flow pattern. The incoming instruction knows the
1247 // destination vreg to set, the condition code register to branch on, the
1248 // true/false values to select between, and a branch opcode to use.
1249 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1250 MachineFunction::iterator It = BB;
1251 ++It;
1252
1253 // thisMBB:
1254 // ...
1255 // TrueVal = ...
1256 // setcc r1, r2, r3
1257 // bNE r1, r0, copy1MBB
1258 // fallthrough --> copy0MBB
1259 MachineBasicBlock *thisMBB = BB;
1260 MachineFunction *F = BB->getParent();
1261 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
1262 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
1263 F->insert(It, copy0MBB);
1264 F->insert(It, sinkMBB);
1265
1266 // Transfer the remainder of BB and its successor edges to sinkMBB.
1267 sinkMBB->splice(sinkMBB->begin(), BB,
1268 llvm::next(MachineBasicBlock::iterator(MI)),
1269 BB->end());
1270 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
1271
1272 // Next, add the true and fallthrough blocks as its successors.
1273 BB->addSuccessor(copy0MBB);
1274 BB->addSuccessor(sinkMBB);
1275
1276 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(3).getReg())
1277 .addMBB(sinkMBB);
1278
1279 // copy0MBB:
1280 // %FalseValue = ...
1281 // # fallthrough to sinkMBB
1282 BB = copy0MBB;
1283
1284 // Update machine-CFG edges
1285 BB->addSuccessor(sinkMBB);
1286
1287 // sinkMBB:
1288 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
1289 // ...
1290 BB = sinkMBB;
1291
1292 BuildMI(*BB, BB->begin(), dl,
1293 TII->get(Mips::PHI), MI->getOperand(0).getReg())
1294 .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB)
1295 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB);
1296
1297 MI->eraseFromParent(); // The pseudo instruction is gone now.
1298 return BB;
1299}
1300
Reed Kotler50354a32013-02-23 03:09:56 +00001301MachineBasicBlock *MipsTargetLowering::EmitSelT16
1302 (unsigned Opc1, unsigned Opc2,
1303 MachineInstr *MI, MachineBasicBlock *BB) const {
1304 if (DontExpandCondPseudos16)
1305 return BB;
1306 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1307 DebugLoc dl = MI->getDebugLoc();
1308 // To "insert" a SELECT_CC instruction, we actually have to insert the
1309 // diamond control-flow pattern. The incoming instruction knows the
1310 // destination vreg to set, the condition code register to branch on, the
1311 // true/false values to select between, and a branch opcode to use.
1312 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1313 MachineFunction::iterator It = BB;
1314 ++It;
1315
1316 // thisMBB:
1317 // ...
1318 // TrueVal = ...
1319 // setcc r1, r2, r3
1320 // bNE r1, r0, copy1MBB
1321 // fallthrough --> copy0MBB
1322 MachineBasicBlock *thisMBB = BB;
1323 MachineFunction *F = BB->getParent();
1324 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
1325 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
1326 F->insert(It, copy0MBB);
1327 F->insert(It, sinkMBB);
1328
1329 // Transfer the remainder of BB and its successor edges to sinkMBB.
1330 sinkMBB->splice(sinkMBB->begin(), BB,
1331 llvm::next(MachineBasicBlock::iterator(MI)),
1332 BB->end());
1333 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
1334
1335 // Next, add the true and fallthrough blocks as its successors.
1336 BB->addSuccessor(copy0MBB);
1337 BB->addSuccessor(sinkMBB);
1338
1339 BuildMI(BB, dl, TII->get(Opc2)).addReg(MI->getOperand(3).getReg())
1340 .addReg(MI->getOperand(4).getReg());
1341 BuildMI(BB, dl, TII->get(Opc1)).addMBB(sinkMBB);
1342
1343 // copy0MBB:
1344 // %FalseValue = ...
1345 // # fallthrough to sinkMBB
1346 BB = copy0MBB;
1347
1348 // Update machine-CFG edges
1349 BB->addSuccessor(sinkMBB);
1350
1351 // sinkMBB:
1352 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
1353 // ...
1354 BB = sinkMBB;
1355
1356 BuildMI(*BB, BB->begin(), dl,
1357 TII->get(Mips::PHI), MI->getOperand(0).getReg())
1358 .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB)
1359 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB);
1360
1361 MI->eraseFromParent(); // The pseudo instruction is gone now.
1362 return BB;
1363
1364}
1365
1366
Reed Kotler00ddc5a2013-02-22 05:59:39 +00001367MachineBasicBlock *MipsTargetLowering::EmitSeliT16
Reed Kotler7617d0322013-02-22 05:10:51 +00001368 (unsigned Opc1, unsigned Opc2,
1369 MachineInstr *MI, MachineBasicBlock *BB) const {
1370 if (DontExpandCondPseudos16)
1371 return BB;
1372 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1373 DebugLoc dl = MI->getDebugLoc();
1374 // To "insert" a SELECT_CC instruction, we actually have to insert the
1375 // diamond control-flow pattern. The incoming instruction knows the
1376 // destination vreg to set, the condition code register to branch on, the
1377 // true/false values to select between, and a branch opcode to use.
1378 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1379 MachineFunction::iterator It = BB;
1380 ++It;
1381
1382 // thisMBB:
1383 // ...
1384 // TrueVal = ...
1385 // setcc r1, r2, r3
1386 // bNE r1, r0, copy1MBB
1387 // fallthrough --> copy0MBB
1388 MachineBasicBlock *thisMBB = BB;
1389 MachineFunction *F = BB->getParent();
1390 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
1391 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
1392 F->insert(It, copy0MBB);
1393 F->insert(It, sinkMBB);
1394
1395 // Transfer the remainder of BB and its successor edges to sinkMBB.
1396 sinkMBB->splice(sinkMBB->begin(), BB,
1397 llvm::next(MachineBasicBlock::iterator(MI)),
1398 BB->end());
1399 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
1400
1401 // Next, add the true and fallthrough blocks as its successors.
1402 BB->addSuccessor(copy0MBB);
1403 BB->addSuccessor(sinkMBB);
1404
1405 BuildMI(BB, dl, TII->get(Opc2)).addReg(MI->getOperand(3).getReg())
1406 .addImm(MI->getOperand(4).getImm());
1407 BuildMI(BB, dl, TII->get(Opc1)).addMBB(sinkMBB);
1408
1409 // copy0MBB:
1410 // %FalseValue = ...
1411 // # fallthrough to sinkMBB
1412 BB = copy0MBB;
1413
1414 // Update machine-CFG edges
1415 BB->addSuccessor(sinkMBB);
1416
1417 // sinkMBB:
1418 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
1419 // ...
1420 BB = sinkMBB;
1421
1422 BuildMI(*BB, BB->begin(), dl,
1423 TII->get(Mips::PHI), MI->getOperand(0).getReg())
1424 .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB)
1425 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB);
1426
1427 MI->eraseFromParent(); // The pseudo instruction is gone now.
1428 return BB;
1429
1430}
1431
Reed Kotler459d35c2013-02-24 06:16:39 +00001432
1433MachineBasicBlock
1434 *MipsTargetLowering::EmitFEXT_T8I816_ins(unsigned BtOpc, unsigned CmpOpc,
1435 MachineInstr *MI,
1436 MachineBasicBlock *BB) const {
1437 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1438 unsigned regX = MI->getOperand(0).getReg();
1439 unsigned regY = MI->getOperand(1).getReg();
1440 MachineBasicBlock *target = MI->getOperand(2).getMBB();
1441 BuildMI(*BB, MI, MI->getDebugLoc(), TII->get(CmpOpc)).addReg(regX).addReg(regY);
1442 BuildMI(*BB, MI, MI->getDebugLoc(), TII->get(BtOpc)).addMBB(target);
1443 MI->eraseFromParent(); // The pseudo instruction is gone now.
1444 return BB;
1445}
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001446MachineBasicBlock *
1447MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00001448 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001449 switch (MI->getOpcode()) {
Reed Kotlerffbe4322013-02-21 04:22:38 +00001450 default:
1451 llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001452 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001453 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001454 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
1455 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001456 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001457 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
1458 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001459 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001460 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +00001461 case Mips::ATOMIC_LOAD_ADD_I64:
1462 case Mips::ATOMIC_LOAD_ADD_I64_P8:
1463 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001464
1465 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001466 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001467 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
1468 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001469 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001470 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
1471 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001472 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001473 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +00001474 case Mips::ATOMIC_LOAD_AND_I64:
1475 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanaka73866122011-11-12 02:38:12 +00001476 return EmitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001477
1478 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001479 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001480 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
1481 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001482 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001483 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
1484 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001485 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001486 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +00001487 case Mips::ATOMIC_LOAD_OR_I64:
1488 case Mips::ATOMIC_LOAD_OR_I64_P8:
1489 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001490
1491 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001492 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001493 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
1494 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001495 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001496 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
1497 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001498 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001499 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +00001500 case Mips::ATOMIC_LOAD_XOR_I64:
1501 case Mips::ATOMIC_LOAD_XOR_I64_P8:
1502 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001503
1504 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001505 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001506 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
1507 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001508 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001509 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
1510 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001511 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001512 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +00001513 case Mips::ATOMIC_LOAD_NAND_I64:
1514 case Mips::ATOMIC_LOAD_NAND_I64_P8:
1515 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001516
1517 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001518 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001519 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
1520 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001521 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001522 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
1523 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001524 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001525 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +00001526 case Mips::ATOMIC_LOAD_SUB_I64:
1527 case Mips::ATOMIC_LOAD_SUB_I64_P8:
1528 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001529
1530 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001531 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001532 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
1533 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001534 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001535 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
1536 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001537 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001538 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001539 case Mips::ATOMIC_SWAP_I64:
1540 case Mips::ATOMIC_SWAP_I64_P8:
1541 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001542
1543 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001544 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001545 return EmitAtomicCmpSwapPartword(MI, BB, 1);
1546 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001547 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001548 return EmitAtomicCmpSwapPartword(MI, BB, 2);
1549 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001550 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001551 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +00001552 case Mips::ATOMIC_CMP_SWAP_I64:
1553 case Mips::ATOMIC_CMP_SWAP_I64_P8:
1554 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka01f70892012-09-27 02:15:57 +00001555 case Mips::BPOSGE32_PSEUDO:
1556 return EmitBPOSGE32(MI, BB);
Reed Kotlerffbe4322013-02-21 04:22:38 +00001557 case Mips::SelBeqZ:
1558 return EmitSel16(Mips::BeqzRxImm16, MI, BB);
1559 case Mips::SelBneZ:
1560 return EmitSel16(Mips::BnezRxImm16, MI, BB);
Reed Kotler7617d0322013-02-22 05:10:51 +00001561 case Mips::SelTBteqZCmpi:
Reed Kotler00ddc5a2013-02-22 05:59:39 +00001562 return EmitSeliT16(Mips::BteqzX16, Mips::CmpiRxImmX16, MI, BB);
Reed Kotler7617d0322013-02-22 05:10:51 +00001563 case Mips::SelTBteqZSlti:
Reed Kotler00ddc5a2013-02-22 05:59:39 +00001564 return EmitSeliT16(Mips::BteqzX16, Mips::SltiRxImmX16, MI, BB);
Reed Kotler7617d0322013-02-22 05:10:51 +00001565 case Mips::SelTBteqZSltiu:
Reed Kotler00ddc5a2013-02-22 05:59:39 +00001566 return EmitSeliT16(Mips::BteqzX16, Mips::SltiuRxImmX16, MI, BB);
Reed Kotler7617d0322013-02-22 05:10:51 +00001567 case Mips::SelTBtneZCmpi:
Reed Kotler00ddc5a2013-02-22 05:59:39 +00001568 return EmitSeliT16(Mips::BtnezX16, Mips::CmpiRxImmX16, MI, BB);
Reed Kotler7617d0322013-02-22 05:10:51 +00001569 case Mips::SelTBtneZSlti:
Reed Kotler00ddc5a2013-02-22 05:59:39 +00001570 return EmitSeliT16(Mips::BtnezX16, Mips::SltiRxImmX16, MI, BB);
Reed Kotler7617d0322013-02-22 05:10:51 +00001571 case Mips::SelTBtneZSltiu:
Reed Kotler00ddc5a2013-02-22 05:59:39 +00001572 return EmitSeliT16(Mips::BtnezX16, Mips::SltiuRxImmX16, MI, BB);
Reed Kotler50354a32013-02-23 03:09:56 +00001573 case Mips::SelTBteqZCmp:
1574 return EmitSelT16(Mips::BteqzX16, Mips::CmpRxRy16, MI, BB);
1575 case Mips::SelTBteqZSlt:
1576 return EmitSelT16(Mips::BteqzX16, Mips::SltRxRy16, MI, BB);
1577 case Mips::SelTBteqZSltu:
1578 return EmitSelT16(Mips::BteqzX16, Mips::SltuRxRy16, MI, BB);
1579 case Mips::SelTBtneZCmp:
1580 return EmitSelT16(Mips::BtnezX16, Mips::CmpRxRy16, MI, BB);
1581 case Mips::SelTBtneZSlt:
1582 return EmitSelT16(Mips::BtnezX16, Mips::SltRxRy16, MI, BB);
1583 case Mips::SelTBtneZSltu:
1584 return EmitSelT16(Mips::BtnezX16, Mips::SltuRxRy16, MI, BB);
Reed Kotler459d35c2013-02-24 06:16:39 +00001585 case Mips::BteqzT8CmpX16:
1586 return EmitFEXT_T8I816_ins(Mips::BteqzX16, Mips::CmpRxRy16, MI, BB);
1587 case Mips::BteqzT8SltX16:
1588 return EmitFEXT_T8I816_ins(Mips::BteqzX16, Mips::SltRxRy16, MI, BB);
1589 case Mips::BteqzT8SltuX16:
1590 // TBD: figure out a way to get this or remove the instruction
1591 // altogether.
1592 return EmitFEXT_T8I816_ins(Mips::BteqzX16, Mips::SltuRxRy16, MI, BB);
1593 case Mips::BtnezT8CmpX16:
1594 return EmitFEXT_T8I816_ins(Mips::BtnezX16, Mips::CmpRxRy16, MI, BB);
1595 case Mips::BtnezT8SltX16:
1596 return EmitFEXT_T8I816_ins(Mips::BtnezX16, Mips::SltRxRy16, MI, BB);
1597 case Mips::BtnezT8SltuX16:
1598 // TBD: figure out a way to get this or remove the instruction
1599 // altogether.
1600 return EmitFEXT_T8I816_ins(Mips::BtnezX16, Mips::SltuRxRy16, MI, BB);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001601 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001602}
1603
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001604// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
1605// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
1606MachineBasicBlock *
1607MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +00001608 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001609 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001610 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001611
1612 MachineFunction *MF = BB->getParent();
1613 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001614 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001615 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1616 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001617 unsigned LL, SC, AND, NOR, ZERO, BEQ;
1618
1619 if (Size == 4) {
1620 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1621 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1622 AND = Mips::AND;
1623 NOR = Mips::NOR;
1624 ZERO = Mips::ZERO;
1625 BEQ = Mips::BEQ;
1626 }
1627 else {
1628 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1629 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1630 AND = Mips::AND64;
1631 NOR = Mips::NOR64;
1632 ZERO = Mips::ZERO_64;
1633 BEQ = Mips::BEQ64;
1634 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001635
Akira Hatanaka4061da12011-07-19 20:11:17 +00001636 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001637 unsigned Ptr = MI->getOperand(1).getReg();
1638 unsigned Incr = MI->getOperand(2).getReg();
1639
Akira Hatanaka4061da12011-07-19 20:11:17 +00001640 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1641 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1642 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001643
1644 // insert new blocks after the current block
1645 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1646 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1647 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1648 MachineFunction::iterator It = BB;
1649 ++It;
1650 MF->insert(It, loopMBB);
1651 MF->insert(It, exitMBB);
1652
1653 // Transfer the remainder of BB and its successor edges to exitMBB.
1654 exitMBB->splice(exitMBB->begin(), BB,
1655 llvm::next(MachineBasicBlock::iterator(MI)),
1656 BB->end());
1657 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1658
1659 // thisMBB:
1660 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001661 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001662 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001663 loopMBB->addSuccessor(loopMBB);
1664 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001665
1666 // loopMBB:
1667 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001668 // <binop> storeval, oldval, incr
1669 // sc success, storeval, 0(ptr)
1670 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001671 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001672 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001673 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001674 // and andres, oldval, incr
1675 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +00001676 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1677 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001678 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001679 // <binop> storeval, oldval, incr
1680 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001681 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001682 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001683 }
Akira Hatanaka59068062011-11-11 04:14:30 +00001684 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1685 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001686
1687 MI->eraseFromParent(); // The instruction is gone now.
1688
Akira Hatanaka939ece12011-07-19 03:42:13 +00001689 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001690}
1691
1692MachineBasicBlock *
1693MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001694 MachineBasicBlock *BB,
1695 unsigned Size, unsigned BinOpcode,
1696 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001697 assert((Size == 1 || Size == 2) &&
1698 "Unsupported size for EmitAtomicBinaryPartial.");
1699
1700 MachineFunction *MF = BB->getParent();
1701 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1702 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1703 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1704 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001705 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1706 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001707
1708 unsigned Dest = MI->getOperand(0).getReg();
1709 unsigned Ptr = MI->getOperand(1).getReg();
1710 unsigned Incr = MI->getOperand(2).getReg();
1711
Akira Hatanaka4061da12011-07-19 20:11:17 +00001712 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1713 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001714 unsigned Mask = RegInfo.createVirtualRegister(RC);
1715 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001716 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1717 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001718 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001719 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1720 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1721 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1722 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1723 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001724 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001725 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1726 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1727 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1728 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1729 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001730
1731 // insert new blocks after the current block
1732 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1733 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001734 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001735 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1736 MachineFunction::iterator It = BB;
1737 ++It;
1738 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001739 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001740 MF->insert(It, exitMBB);
1741
1742 // Transfer the remainder of BB and its successor edges to exitMBB.
1743 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001744 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001745 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1746
Akira Hatanaka81b44112011-07-19 17:09:53 +00001747 BB->addSuccessor(loopMBB);
1748 loopMBB->addSuccessor(loopMBB);
1749 loopMBB->addSuccessor(sinkMBB);
1750 sinkMBB->addSuccessor(exitMBB);
1751
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001752 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001753 // addiu masklsb2,$0,-4 # 0xfffffffc
1754 // and alignedaddr,ptr,masklsb2
1755 // andi ptrlsb2,ptr,3
1756 // sll shiftamt,ptrlsb2,3
1757 // ori maskupper,$0,255 # 0xff
1758 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001759 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001760 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001761
1762 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001763 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1764 .addReg(Mips::ZERO).addImm(-4);
1765 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1766 .addReg(Ptr).addReg(MaskLSB2);
1767 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1768 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1769 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1770 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001771 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1772 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001773 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001774 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001775
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001776 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001777 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001778 // ll oldval,0(alignedaddr)
1779 // binop binopres,oldval,incr2
1780 // and newval,binopres,mask
1781 // and maskedoldval0,oldval,mask2
1782 // or storeval,maskedoldval0,newval
1783 // sc success,storeval,0(alignedaddr)
1784 // beq success,$0,loopMBB
1785
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001786 // atomic.swap
1787 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001788 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001789 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001790 // and maskedoldval0,oldval,mask2
1791 // or storeval,maskedoldval0,newval
1792 // sc success,storeval,0(alignedaddr)
1793 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001794
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001795 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001796 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001797 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001798 // and andres, oldval, incr2
1799 // nor binopres, $0, andres
1800 // and newval, binopres, mask
1801 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1802 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1803 .addReg(Mips::ZERO).addReg(AndRes);
1804 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001805 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001806 // <binop> binopres, oldval, incr2
1807 // and newval, binopres, mask
1808 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1809 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001810 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001811 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001812 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001813 }
Jia Liubb481f82012-02-28 07:46:26 +00001814
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001815 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001816 .addReg(OldVal).addReg(Mask2);
1817 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001818 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001819 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001820 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001821 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001822 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001823
Akira Hatanaka939ece12011-07-19 03:42:13 +00001824 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001825 // and maskedoldval1,oldval,mask
1826 // srl srlres,maskedoldval1,shiftamt
1827 // sll sllres,srlres,24
1828 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001829 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001830 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001831
Akira Hatanaka4061da12011-07-19 20:11:17 +00001832 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1833 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001834 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1835 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001836 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1837 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001838 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001839 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001840
1841 MI->eraseFromParent(); // The instruction is gone now.
1842
Akira Hatanaka939ece12011-07-19 03:42:13 +00001843 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001844}
1845
1846MachineBasicBlock *
1847MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001848 MachineBasicBlock *BB,
1849 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001850 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001851
1852 MachineFunction *MF = BB->getParent();
1853 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001854 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001855 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1856 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001857 unsigned LL, SC, ZERO, BNE, BEQ;
1858
1859 if (Size == 4) {
1860 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1861 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1862 ZERO = Mips::ZERO;
1863 BNE = Mips::BNE;
1864 BEQ = Mips::BEQ;
1865 }
1866 else {
1867 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1868 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1869 ZERO = Mips::ZERO_64;
1870 BNE = Mips::BNE64;
1871 BEQ = Mips::BEQ64;
1872 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001873
1874 unsigned Dest = MI->getOperand(0).getReg();
1875 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001876 unsigned OldVal = MI->getOperand(2).getReg();
1877 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001878
Akira Hatanaka4061da12011-07-19 20:11:17 +00001879 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001880
1881 // insert new blocks after the current block
1882 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1883 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1884 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1885 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1886 MachineFunction::iterator It = BB;
1887 ++It;
1888 MF->insert(It, loop1MBB);
1889 MF->insert(It, loop2MBB);
1890 MF->insert(It, exitMBB);
1891
1892 // Transfer the remainder of BB and its successor edges to exitMBB.
1893 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001894 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001895 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1896
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001897 // thisMBB:
1898 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001899 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001900 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001901 loop1MBB->addSuccessor(exitMBB);
1902 loop1MBB->addSuccessor(loop2MBB);
1903 loop2MBB->addSuccessor(loop1MBB);
1904 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001905
1906 // loop1MBB:
1907 // ll dest, 0(ptr)
1908 // bne dest, oldval, exitMBB
1909 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001910 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1911 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001912 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001913
1914 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001915 // sc success, newval, 0(ptr)
1916 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001917 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001918 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001919 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001920 BuildMI(BB, dl, TII->get(BEQ))
1921 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001922
1923 MI->eraseFromParent(); // The instruction is gone now.
1924
Akira Hatanaka939ece12011-07-19 03:42:13 +00001925 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001926}
1927
1928MachineBasicBlock *
1929MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001930 MachineBasicBlock *BB,
1931 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001932 assert((Size == 1 || Size == 2) &&
1933 "Unsupported size for EmitAtomicCmpSwapPartial.");
1934
1935 MachineFunction *MF = BB->getParent();
1936 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1937 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1938 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1939 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001940 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1941 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001942
1943 unsigned Dest = MI->getOperand(0).getReg();
1944 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001945 unsigned CmpVal = MI->getOperand(2).getReg();
1946 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001947
Akira Hatanaka4061da12011-07-19 20:11:17 +00001948 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1949 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001950 unsigned Mask = RegInfo.createVirtualRegister(RC);
1951 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001952 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1953 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1954 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1955 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1956 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1957 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1958 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1959 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1960 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1961 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1962 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1963 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1964 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1965 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001966
1967 // insert new blocks after the current block
1968 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1969 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1970 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001971 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001972 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1973 MachineFunction::iterator It = BB;
1974 ++It;
1975 MF->insert(It, loop1MBB);
1976 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001977 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001978 MF->insert(It, exitMBB);
1979
1980 // Transfer the remainder of BB and its successor edges to exitMBB.
1981 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001982 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001983 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1984
Akira Hatanaka81b44112011-07-19 17:09:53 +00001985 BB->addSuccessor(loop1MBB);
1986 loop1MBB->addSuccessor(sinkMBB);
1987 loop1MBB->addSuccessor(loop2MBB);
1988 loop2MBB->addSuccessor(loop1MBB);
1989 loop2MBB->addSuccessor(sinkMBB);
1990 sinkMBB->addSuccessor(exitMBB);
1991
Akira Hatanaka70564a92011-07-19 18:14:26 +00001992 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001993 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001994 // addiu masklsb2,$0,-4 # 0xfffffffc
1995 // and alignedaddr,ptr,masklsb2
1996 // andi ptrlsb2,ptr,3
1997 // sll shiftamt,ptrlsb2,3
1998 // ori maskupper,$0,255 # 0xff
1999 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002000 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00002001 // andi maskedcmpval,cmpval,255
2002 // sll shiftedcmpval,maskedcmpval,shiftamt
2003 // andi maskednewval,newval,255
2004 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002005 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00002006 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
2007 .addReg(Mips::ZERO).addImm(-4);
2008 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
2009 .addReg(Ptr).addReg(MaskLSB2);
2010 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
2011 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
2012 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
2013 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00002014 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
2015 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002016 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00002017 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
2018 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00002019 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
2020 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00002021 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
2022 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00002023 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
2024 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002025
2026 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00002027 // ll oldval,0(alginedaddr)
2028 // and maskedoldval0,oldval,mask
2029 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002030 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00002031 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00002032 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
2033 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002034 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00002035 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002036
2037 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00002038 // and maskedoldval1,oldval,mask2
2039 // or storeval,maskedoldval1,shiftednewval
2040 // sc success,storeval,0(alignedaddr)
2041 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002042 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00002043 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
2044 .addReg(OldVal).addReg(Mask2);
2045 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
2046 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00002047 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00002048 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002049 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00002050 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002051
Akira Hatanaka939ece12011-07-19 03:42:13 +00002052 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00002053 // srl srlres,maskedoldval0,shiftamt
2054 // sll sllres,srlres,24
2055 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00002056 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002057 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00002058
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00002059 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
2060 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00002061 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
2062 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00002063 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00002064 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002065
2066 MI->eraseFromParent(); // The instruction is gone now.
2067
Akira Hatanaka939ece12011-07-19 03:42:13 +00002068 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002069}
2070
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002071//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002072// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002073//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00002074SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00002075LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00002076{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002077 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00002078 // the block to branch to if the condition is true.
2079 SDValue Chain = Op.getOperand(0);
2080 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00002081 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00002082
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00002083 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
2084
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002085 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00002086 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00002087 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002088
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00002089 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002090 Mips::CondCode CC =
2091 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002092 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00002093
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002094 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00002095 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00002096}
2097
2098SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00002099LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00002100{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00002101 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00002102
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002103 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00002104 if (Cond.getOpcode() != MipsISD::FPCmp)
2105 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00002106
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00002107 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
2108 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00002109}
2110
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00002111SDValue MipsTargetLowering::
2112LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
2113{
2114 DebugLoc DL = Op.getDebugLoc();
2115 EVT Ty = Op.getOperand(0).getValueType();
2116 SDValue Cond = DAG.getNode(ISD::SETCC, DL, getSetCCResultType(Ty),
2117 Op.getOperand(0), Op.getOperand(1),
2118 Op.getOperand(4));
2119
2120 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
2121 Op.getOperand(3));
2122}
2123
Akira Hatanaka0a40c232012-03-09 23:46:03 +00002124SDValue MipsTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
2125 SDValue Cond = CreateFPCmp(DAG, Op);
2126
2127 assert(Cond.getOpcode() == MipsISD::FPCmp &&
2128 "Floating point operand expected.");
2129
2130 SDValue True = DAG.getConstant(1, MVT::i32);
2131 SDValue False = DAG.getConstant(0, MVT::i32);
2132
2133 return CreateCMovFP(DAG, Cond, True, False, Op.getDebugLoc());
2134}
2135
Dan Gohmand858e902010-04-17 15:26:15 +00002136SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
2137 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00002138 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00002139 DebugLoc dl = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00002140 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00002141
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00002142 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaafc945b2012-09-12 23:27:55 +00002143 const MipsTargetObjectFile &TLOF =
2144 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002145
Chris Lattnere3736f82009-08-13 05:41:27 +00002146 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002147 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
2148 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002149 MipsII::MO_GPREL);
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002150 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl,
2151 DAG.getVTList(MVT::i32), &GA, 1);
Akira Hatanakae7338cd2012-08-22 03:18:13 +00002152 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
2153 return DAG.getNode(ISD::ADD, dl, MVT::i32, GPReg, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00002154 }
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002155
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00002156 // %hi/%lo relocation
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002157 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00002158 }
2159
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002160 if (GV->hasInternalLinkage() || (GV->hasLocalLinkage() && !isa<Function>(GV)))
2161 return getAddrLocal(Op, DAG, HasMips64);
2162
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002163 if (LargeGOT)
2164 return getAddrGlobalLargeGOT(Op, DAG, MipsII::MO_GOT_HI16,
2165 MipsII::MO_GOT_LO16);
2166
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002167 return getAddrGlobal(Op, DAG,
2168 HasMips64 ? MipsII::MO_GOT_DISP : MipsII::MO_GOT16);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00002169}
2170
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00002171SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
2172 SelectionDAG &DAG) const {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002173 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
2174 return getAddrNonPIC(Op, DAG);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00002175
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002176 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00002177}
2178
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00002179SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00002180LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00002181{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00002182 // If the relocation model is PIC, use the General Dynamic TLS Model or
2183 // Local Dynamic TLS model, otherwise use the Initial Exec or
2184 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00002185
2186 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
2187 DebugLoc dl = GA->getDebugLoc();
2188 const GlobalValue *GV = GA->getGlobal();
2189 EVT PtrVT = getPointerTy();
2190
Hans Wennborgfd5abd52012-05-04 09:40:39 +00002191 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
2192
2193 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg70a07c72012-06-04 14:02:08 +00002194 // General Dynamic and Local Dynamic TLS Model.
2195 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
2196 : MipsII::MO_TLSGD;
2197
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00002198 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, Flag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002199 SDValue Argument = DAG.getNode(MipsISD::Wrapper, dl, PtrVT,
2200 GetGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00002201 unsigned PtrSize = PtrVT.getSizeInBits();
2202 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
2203
Benjamin Kramer5eccf672011-12-11 12:21:34 +00002204 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00002205
2206 ArgListTy Args;
2207 ArgListEntry Entry;
2208 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00002209 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00002210 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00002211
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002212 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002213 false, false, false, false, 0, CallingConv::C,
2214 /*isTailCall=*/false, /*doesNotRet=*/false,
2215 /*isReturnValueUsed=*/true,
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00002216 TlsGetAddr, Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002217 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00002218
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00002219 SDValue Ret = CallResult.first;
2220
Hans Wennborgfd5abd52012-05-04 09:40:39 +00002221 if (model != TLSModel::LocalDynamic)
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00002222 return Ret;
2223
2224 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
2225 MipsII::MO_DTPREL_HI);
2226 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
2227 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
2228 MipsII::MO_DTPREL_LO);
2229 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
2230 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Ret);
2231 return DAG.getNode(ISD::ADD, dl, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00002232 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002233
2234 SDValue Offset;
Hans Wennborgfd5abd52012-05-04 09:40:39 +00002235 if (model == TLSModel::InitialExec) {
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002236 // Initial Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00002237 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002238 MipsII::MO_GOTTPREL);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002239 TGA = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
2240 TGA);
Akira Hatanakaca074792011-12-08 20:34:32 +00002241 Offset = DAG.getLoad(PtrVT, dl,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002242 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002243 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002244 } else {
2245 // Local Exec TLS Model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00002246 assert(model == TLSModel::LocalExec);
Akira Hatanakaca074792011-12-08 20:34:32 +00002247 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002248 MipsII::MO_TPREL_HI);
Akira Hatanakaca074792011-12-08 20:34:32 +00002249 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002250 MipsII::MO_TPREL_LO);
Akira Hatanakaca074792011-12-08 20:34:32 +00002251 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
2252 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
2253 Offset = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002254 }
2255
2256 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
2257 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00002258}
2259
2260SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00002261LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00002262{
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002263 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
2264 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00002265
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002266 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00002267}
2268
Dan Gohman475871a2008-07-27 21:46:04 +00002269SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00002270LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00002271{
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00002272 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002273 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002274 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002275 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00002276 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00002277 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002278 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
2279 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002280 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00002281
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002282 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
2283 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00002284
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002285 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00002286}
2287
Dan Gohmand858e902010-04-17 15:26:15 +00002288SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00002289 MachineFunction &MF = DAG.getMachineFunction();
2290 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
2291
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00002292 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00002293 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
2294 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00002295
2296 // vastart just stores the address of the VarArgsFrameIndex slot into the
2297 // memory location argument.
2298 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00002299 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00002300 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00002301}
Jia Liubb481f82012-02-28 07:46:26 +00002302
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002303static SDValue LowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2304 EVT TyX = Op.getOperand(0).getValueType();
2305 EVT TyY = Op.getOperand(1).getValueType();
2306 SDValue Const1 = DAG.getConstant(1, MVT::i32);
2307 SDValue Const31 = DAG.getConstant(31, MVT::i32);
2308 DebugLoc DL = Op.getDebugLoc();
2309 SDValue Res;
2310
2311 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
2312 // to i32.
2313 SDValue X = (TyX == MVT::f32) ?
2314 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
2315 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
2316 Const1);
2317 SDValue Y = (TyY == MVT::f32) ?
2318 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
2319 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
2320 Const1);
2321
2322 if (HasR2) {
2323 // ext E, Y, 31, 1 ; extract bit31 of Y
2324 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
2325 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
2326 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
2327 } else {
2328 // sll SllX, X, 1
2329 // srl SrlX, SllX, 1
2330 // srl SrlY, Y, 31
2331 // sll SllY, SrlX, 31
2332 // or Or, SrlX, SllY
2333 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
2334 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
2335 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
2336 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
2337 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
2338 }
2339
2340 if (TyX == MVT::f32)
2341 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
2342
2343 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
2344 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
2345 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002346}
2347
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002348static SDValue LowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2349 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
2350 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
2351 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
2352 SDValue Const1 = DAG.getConstant(1, MVT::i32);
2353 DebugLoc DL = Op.getDebugLoc();
Eric Christopher471e4222011-06-08 23:55:35 +00002354
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002355 // Bitcast to integer nodes.
2356 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
2357 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002358
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002359 if (HasR2) {
2360 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
2361 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
2362 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
2363 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002364
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002365 if (WidthX > WidthY)
2366 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
2367 else if (WidthY > WidthX)
2368 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002369
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002370 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
2371 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
2372 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
2373 }
2374
2375 // (d)sll SllX, X, 1
2376 // (d)srl SrlX, SllX, 1
2377 // (d)srl SrlY, Y, width(Y)-1
2378 // (d)sll SllY, SrlX, width(Y)-1
2379 // or Or, SrlX, SllY
2380 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
2381 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
2382 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
2383 DAG.getConstant(WidthY - 1, MVT::i32));
2384
2385 if (WidthX > WidthY)
2386 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
2387 else if (WidthY > WidthX)
2388 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
2389
2390 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
2391 DAG.getConstant(WidthX - 1, MVT::i32));
2392 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
2393 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002394}
2395
Akira Hatanaka82099682011-12-19 19:52:25 +00002396SDValue
2397MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002398 if (Subtarget->hasMips64())
2399 return LowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002400
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002401 return LowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002402}
2403
Akira Hatanakac12a6e62012-04-11 22:49:04 +00002404static SDValue LowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2405 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
2406 DebugLoc DL = Op.getDebugLoc();
2407
2408 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
2409 // to i32.
2410 SDValue X = (Op.getValueType() == MVT::f32) ?
2411 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
2412 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
2413 Const1);
2414
2415 // Clear MSB.
2416 if (HasR2)
2417 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
2418 DAG.getRegister(Mips::ZERO, MVT::i32),
2419 DAG.getConstant(31, MVT::i32), Const1, X);
2420 else {
2421 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
2422 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
2423 }
2424
2425 if (Op.getValueType() == MVT::f32)
2426 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
2427
2428 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
2429 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
2430 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
2431}
2432
2433static SDValue LowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2434 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
2435 DebugLoc DL = Op.getDebugLoc();
2436
2437 // Bitcast to integer node.
2438 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
2439
2440 // Clear MSB.
2441 if (HasR2)
2442 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
2443 DAG.getRegister(Mips::ZERO_64, MVT::i64),
2444 DAG.getConstant(63, MVT::i32), Const1, X);
2445 else {
2446 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
2447 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
2448 }
2449
2450 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
2451}
2452
2453SDValue
2454MipsTargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) const {
2455 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
2456 return LowerFABS64(Op, DAG, Subtarget->hasMips32r2());
2457
2458 return LowerFABS32(Op, DAG, Subtarget->hasMips32r2());
2459}
2460
Akira Hatanaka2e591472011-06-02 00:24:44 +00002461SDValue MipsTargetLowering::
2462LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00002463 // check the depth
2464 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00002465 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00002466
2467 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2468 MFI->setFrameAddressIsTaken(true);
2469 EVT VT = Op.getValueType();
2470 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00002471 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
2472 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00002473 return FrameAddr;
2474}
2475
Akira Hatanakaba584fe2012-07-11 00:53:32 +00002476SDValue MipsTargetLowering::LowerRETURNADDR(SDValue Op,
2477 SelectionDAG &DAG) const {
2478 // check the depth
2479 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
2480 "Return address can be determined only for current frame.");
2481
2482 MachineFunction &MF = DAG.getMachineFunction();
2483 MachineFrameInfo *MFI = MF.getFrameInfo();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002484 MVT VT = Op.getSimpleValueType();
Akira Hatanakaba584fe2012-07-11 00:53:32 +00002485 unsigned RA = IsN64 ? Mips::RA_64 : Mips::RA;
2486 MFI->setReturnAddressIsTaken(true);
2487
2488 // Return RA, which contains the return address. Mark it an implicit live-in.
2489 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
2490 return DAG.getCopyFromReg(DAG.getEntryNode(), Op.getDebugLoc(), Reg, VT);
2491}
2492
Akira Hatanaka544cc212013-01-30 00:26:49 +00002493// An EH_RETURN is the result of lowering llvm.eh.return which in turn is
2494// generated from __builtin_eh_return (offset, handler)
2495// The effect of this is to adjust the stack pointer by "offset"
2496// and then branch to "handler".
2497SDValue MipsTargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
2498 const {
2499 MachineFunction &MF = DAG.getMachineFunction();
2500 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2501
2502 MipsFI->setCallsEhReturn();
2503 SDValue Chain = Op.getOperand(0);
2504 SDValue Offset = Op.getOperand(1);
2505 SDValue Handler = Op.getOperand(2);
2506 DebugLoc DL = Op.getDebugLoc();
2507 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2508
2509 // Store stack offset in V1, store jump target in V0. Glue CopyToReg and
2510 // EH_RETURN nodes, so that instructions are emitted back-to-back.
2511 unsigned OffsetReg = IsN64 ? Mips::V1_64 : Mips::V1;
2512 unsigned AddrReg = IsN64 ? Mips::V0_64 : Mips::V0;
2513 Chain = DAG.getCopyToReg(Chain, DL, OffsetReg, Offset, SDValue());
2514 Chain = DAG.getCopyToReg(Chain, DL, AddrReg, Handler, Chain.getValue(1));
2515 return DAG.getNode(MipsISD::EH_RETURN, DL, MVT::Other, Chain,
2516 DAG.getRegister(OffsetReg, Ty),
2517 DAG.getRegister(AddrReg, getPointerTy()),
2518 Chain.getValue(1));
2519}
2520
Akira Hatanakadb548262011-07-19 23:30:50 +00002521// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00002522SDValue
Akira Hatanaka864f6602012-06-14 21:10:56 +00002523MipsTargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00002524 unsigned SType = 0;
2525 DebugLoc dl = Op.getDebugLoc();
2526 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
2527 DAG.getConstant(SType, MVT::i32));
2528}
2529
Eli Friedman14648462011-07-27 22:21:52 +00002530SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002531 SelectionDAG &DAG) const {
Eli Friedman14648462011-07-27 22:21:52 +00002532 // FIXME: Need pseudo-fence for 'singlethread' fences
2533 // FIXME: Set SType for weaker fences where supported/appropriate.
2534 unsigned SType = 0;
2535 DebugLoc dl = Op.getDebugLoc();
2536 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
2537 DAG.getConstant(SType, MVT::i32));
2538}
2539
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002540SDValue MipsTargetLowering::LowerShiftLeftParts(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002541 SelectionDAG &DAG) const {
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002542 DebugLoc DL = Op.getDebugLoc();
2543 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2544 SDValue Shamt = Op.getOperand(2);
2545
2546 // if shamt < 32:
2547 // lo = (shl lo, shamt)
2548 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
2549 // else:
2550 // lo = 0
2551 // hi = (shl lo, shamt[4:0])
2552 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2553 DAG.getConstant(-1, MVT::i32));
2554 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
2555 DAG.getConstant(1, MVT::i32));
2556 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
2557 Not);
2558 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
2559 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2560 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
2561 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2562 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka864f6602012-06-14 21:10:56 +00002563 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2564 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002565 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
2566
2567 SDValue Ops[2] = {Lo, Hi};
2568 return DAG.getMergeValues(Ops, 2, DL);
2569}
2570
Akira Hatanaka864f6602012-06-14 21:10:56 +00002571SDValue MipsTargetLowering::LowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002572 bool IsSRA) const {
2573 DebugLoc DL = Op.getDebugLoc();
2574 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2575 SDValue Shamt = Op.getOperand(2);
2576
2577 // if shamt < 32:
2578 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
2579 // if isSRA:
2580 // hi = (sra hi, shamt)
2581 // else:
2582 // hi = (srl hi, shamt)
2583 // else:
2584 // if isSRA:
2585 // lo = (sra hi, shamt[4:0])
2586 // hi = (sra hi, 31)
2587 // else:
2588 // lo = (srl hi, shamt[4:0])
2589 // hi = 0
2590 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2591 DAG.getConstant(-1, MVT::i32));
2592 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
2593 DAG.getConstant(1, MVT::i32));
2594 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
2595 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
2596 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2597 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
2598 Hi, Shamt);
2599 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2600 DAG.getConstant(0x20, MVT::i32));
2601 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
2602 DAG.getConstant(31, MVT::i32));
2603 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
2604 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2605 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
2606 ShiftRightHi);
2607
2608 SDValue Ops[2] = {Lo, Hi};
2609 return DAG.getMergeValues(Ops, 2, DL);
2610}
2611
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002612static SDValue CreateLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
2613 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002614 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002615 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002616 EVT BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002617 DebugLoc DL = LD->getDebugLoc();
2618 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
2619
2620 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002621 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002622 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002623
2624 SDValue Ops[] = { Chain, Ptr, Src };
2625 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2626 LD->getMemOperand());
2627}
2628
2629// Expand an unaligned 32 or 64-bit integer load node.
2630SDValue MipsTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
2631 LoadSDNode *LD = cast<LoadSDNode>(Op);
2632 EVT MemVT = LD->getMemoryVT();
2633
2634 // Return if load is aligned or if MemVT is neither i32 nor i64.
2635 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2636 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2637 return SDValue();
2638
2639 bool IsLittle = Subtarget->isLittle();
2640 EVT VT = Op.getValueType();
2641 ISD::LoadExtType ExtType = LD->getExtensionType();
2642 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
2643
2644 assert((VT == MVT::i32) || (VT == MVT::i64));
2645
2646 // Expand
2647 // (set dst, (i64 (load baseptr)))
2648 // to
2649 // (set tmp, (ldl (add baseptr, 7), undef))
2650 // (set dst, (ldr baseptr, tmp))
2651 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
2652 SDValue LDL = CreateLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
2653 IsLittle ? 7 : 0);
2654 return CreateLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
2655 IsLittle ? 0 : 7);
2656 }
2657
2658 SDValue LWL = CreateLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
2659 IsLittle ? 3 : 0);
2660 SDValue LWR = CreateLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
2661 IsLittle ? 0 : 3);
2662
2663 // Expand
2664 // (set dst, (i32 (load baseptr))) or
2665 // (set dst, (i64 (sextload baseptr))) or
2666 // (set dst, (i64 (extload baseptr)))
2667 // to
2668 // (set tmp, (lwl (add baseptr, 3), undef))
2669 // (set dst, (lwr baseptr, tmp))
2670 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
2671 (ExtType == ISD::EXTLOAD))
2672 return LWR;
2673
2674 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
2675
2676 // Expand
2677 // (set dst, (i64 (zextload baseptr)))
2678 // to
2679 // (set tmp0, (lwl (add baseptr, 3), undef))
2680 // (set tmp1, (lwr baseptr, tmp0))
2681 // (set tmp2, (shl tmp1, 32))
2682 // (set dst, (srl tmp2, 32))
2683 DebugLoc DL = LD->getDebugLoc();
2684 SDValue Const32 = DAG.getConstant(32, MVT::i32);
2685 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka94ccee22012-06-04 17:46:29 +00002686 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2687 SDValue Ops[] = { SRL, LWR.getValue(1) };
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002688 return DAG.getMergeValues(Ops, 2, DL);
2689}
2690
2691static SDValue CreateStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
2692 SDValue Chain, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002693 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2694 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002695 DebugLoc DL = SD->getDebugLoc();
2696 SDVTList VTList = DAG.getVTList(MVT::Other);
2697
2698 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002699 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002700 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002701
2702 SDValue Ops[] = { Chain, Value, Ptr };
2703 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2704 SD->getMemOperand());
2705}
2706
2707// Expand an unaligned 32 or 64-bit integer store node.
2708SDValue MipsTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2709 StoreSDNode *SD = cast<StoreSDNode>(Op);
2710 EVT MemVT = SD->getMemoryVT();
2711
2712 // Return if store is aligned or if MemVT is neither i32 nor i64.
2713 if ((SD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2714 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2715 return SDValue();
2716
2717 bool IsLittle = Subtarget->isLittle();
2718 SDValue Value = SD->getValue(), Chain = SD->getChain();
2719 EVT VT = Value.getValueType();
2720
2721 // Expand
2722 // (store val, baseptr) or
2723 // (truncstore val, baseptr)
2724 // to
2725 // (swl val, (add baseptr, 3))
2726 // (swr val, baseptr)
2727 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
2728 SDValue SWL = CreateStoreLR(MipsISD::SWL, DAG, SD, Chain,
2729 IsLittle ? 3 : 0);
2730 return CreateStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
2731 }
2732
2733 assert(VT == MVT::i64);
2734
2735 // Expand
2736 // (store val, baseptr)
2737 // to
2738 // (sdl val, (add baseptr, 7))
2739 // (sdr val, baseptr)
2740 SDValue SDL = CreateStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2741 return CreateStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
2742}
2743
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002744// This function expands mips intrinsic nodes which have 64-bit input operands
2745// or output values.
2746//
2747// out64 = intrinsic-node in64
2748// =>
2749// lo = copy (extract-element (in64, 0))
2750// hi = copy (extract-element (in64, 1))
2751// mips-specific-node
2752// v0 = copy lo
2753// v1 = copy hi
2754// out64 = merge-values (v0, v1)
2755//
2756static SDValue LowerDSPIntr(SDValue Op, SelectionDAG &DAG,
2757 unsigned Opc, bool HasI64In, bool HasI64Out) {
2758 DebugLoc DL = Op.getDebugLoc();
2759 bool HasChainIn = Op->getOperand(0).getValueType() == MVT::Other;
2760 SDValue Chain = HasChainIn ? Op->getOperand(0) : DAG.getEntryNode();
2761 SmallVector<SDValue, 3> Ops;
2762
2763 if (HasI64In) {
2764 SDValue InLo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32,
2765 Op->getOperand(1 + HasChainIn),
2766 DAG.getConstant(0, MVT::i32));
2767 SDValue InHi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32,
2768 Op->getOperand(1 + HasChainIn),
2769 DAG.getConstant(1, MVT::i32));
2770
2771 Chain = DAG.getCopyToReg(Chain, DL, Mips::LO, InLo, SDValue());
2772 Chain = DAG.getCopyToReg(Chain, DL, Mips::HI, InHi, Chain.getValue(1));
2773
2774 Ops.push_back(Chain);
2775 Ops.append(Op->op_begin() + HasChainIn + 2, Op->op_end());
2776 Ops.push_back(Chain.getValue(1));
2777 } else {
2778 Ops.push_back(Chain);
2779 Ops.append(Op->op_begin() + HasChainIn + 1, Op->op_end());
2780 }
2781
2782 if (!HasI64Out)
2783 return DAG.getNode(Opc, DL, Op->value_begin(), Op->getNumValues(),
2784 Ops.begin(), Ops.size());
2785
2786 SDValue Intr = DAG.getNode(Opc, DL, DAG.getVTList(MVT::Other, MVT::Glue),
2787 Ops.begin(), Ops.size());
2788 SDValue OutLo = DAG.getCopyFromReg(Intr.getValue(0), DL, Mips::LO, MVT::i32,
2789 Intr.getValue(1));
2790 SDValue OutHi = DAG.getCopyFromReg(OutLo.getValue(1), DL, Mips::HI, MVT::i32,
2791 OutLo.getValue(2));
2792 SDValue Out = DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, OutLo, OutHi);
2793
2794 if (!HasChainIn)
2795 return Out;
2796
2797 SDValue Vals[] = { Out, OutHi.getValue(1) };
2798 return DAG.getMergeValues(Vals, 2, DL);
2799}
2800
2801SDValue MipsTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
2802 SelectionDAG &DAG) const {
2803 switch (cast<ConstantSDNode>(Op->getOperand(0))->getZExtValue()) {
2804 default:
2805 return SDValue();
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002806 case Intrinsic::mips_shilo:
2807 return LowerDSPIntr(Op, DAG, MipsISD::SHILO, true, true);
2808 case Intrinsic::mips_dpau_h_qbl:
2809 return LowerDSPIntr(Op, DAG, MipsISD::DPAU_H_QBL, true, true);
2810 case Intrinsic::mips_dpau_h_qbr:
2811 return LowerDSPIntr(Op, DAG, MipsISD::DPAU_H_QBR, true, true);
2812 case Intrinsic::mips_dpsu_h_qbl:
2813 return LowerDSPIntr(Op, DAG, MipsISD::DPSU_H_QBL, true, true);
2814 case Intrinsic::mips_dpsu_h_qbr:
2815 return LowerDSPIntr(Op, DAG, MipsISD::DPSU_H_QBR, true, true);
2816 case Intrinsic::mips_dpa_w_ph:
2817 return LowerDSPIntr(Op, DAG, MipsISD::DPA_W_PH, true, true);
2818 case Intrinsic::mips_dps_w_ph:
2819 return LowerDSPIntr(Op, DAG, MipsISD::DPS_W_PH, true, true);
2820 case Intrinsic::mips_dpax_w_ph:
2821 return LowerDSPIntr(Op, DAG, MipsISD::DPAX_W_PH, true, true);
2822 case Intrinsic::mips_dpsx_w_ph:
2823 return LowerDSPIntr(Op, DAG, MipsISD::DPSX_W_PH, true, true);
2824 case Intrinsic::mips_mulsa_w_ph:
2825 return LowerDSPIntr(Op, DAG, MipsISD::MULSA_W_PH, true, true);
2826 case Intrinsic::mips_mult:
2827 return LowerDSPIntr(Op, DAG, MipsISD::MULT, false, true);
2828 case Intrinsic::mips_multu:
2829 return LowerDSPIntr(Op, DAG, MipsISD::MULTU, false, true);
2830 case Intrinsic::mips_madd:
2831 return LowerDSPIntr(Op, DAG, MipsISD::MADD_DSP, true, true);
2832 case Intrinsic::mips_maddu:
2833 return LowerDSPIntr(Op, DAG, MipsISD::MADDU_DSP, true, true);
2834 case Intrinsic::mips_msub:
2835 return LowerDSPIntr(Op, DAG, MipsISD::MSUB_DSP, true, true);
2836 case Intrinsic::mips_msubu:
2837 return LowerDSPIntr(Op, DAG, MipsISD::MSUBU_DSP, true, true);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002838 }
2839}
2840
2841SDValue MipsTargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op,
2842 SelectionDAG &DAG) const {
2843 switch (cast<ConstantSDNode>(Op->getOperand(1))->getZExtValue()) {
2844 default:
2845 return SDValue();
2846 case Intrinsic::mips_extp:
2847 return LowerDSPIntr(Op, DAG, MipsISD::EXTP, true, false);
2848 case Intrinsic::mips_extpdp:
2849 return LowerDSPIntr(Op, DAG, MipsISD::EXTPDP, true, false);
2850 case Intrinsic::mips_extr_w:
2851 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_W, true, false);
2852 case Intrinsic::mips_extr_r_w:
2853 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_R_W, true, false);
2854 case Intrinsic::mips_extr_rs_w:
2855 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_RS_W, true, false);
2856 case Intrinsic::mips_extr_s_h:
2857 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_S_H, true, false);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002858 case Intrinsic::mips_mthlip:
2859 return LowerDSPIntr(Op, DAG, MipsISD::MTHLIP, true, true);
2860 case Intrinsic::mips_mulsaq_s_w_ph:
2861 return LowerDSPIntr(Op, DAG, MipsISD::MULSAQ_S_W_PH, true, true);
2862 case Intrinsic::mips_maq_s_w_phl:
2863 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_S_W_PHL, true, true);
2864 case Intrinsic::mips_maq_s_w_phr:
2865 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_S_W_PHR, true, true);
2866 case Intrinsic::mips_maq_sa_w_phl:
2867 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_SA_W_PHL, true, true);
2868 case Intrinsic::mips_maq_sa_w_phr:
2869 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_SA_W_PHR, true, true);
2870 case Intrinsic::mips_dpaq_s_w_ph:
2871 return LowerDSPIntr(Op, DAG, MipsISD::DPAQ_S_W_PH, true, true);
2872 case Intrinsic::mips_dpsq_s_w_ph:
2873 return LowerDSPIntr(Op, DAG, MipsISD::DPSQ_S_W_PH, true, true);
2874 case Intrinsic::mips_dpaq_sa_l_w:
2875 return LowerDSPIntr(Op, DAG, MipsISD::DPAQ_SA_L_W, true, true);
2876 case Intrinsic::mips_dpsq_sa_l_w:
2877 return LowerDSPIntr(Op, DAG, MipsISD::DPSQ_SA_L_W, true, true);
2878 case Intrinsic::mips_dpaqx_s_w_ph:
2879 return LowerDSPIntr(Op, DAG, MipsISD::DPAQX_S_W_PH, true, true);
2880 case Intrinsic::mips_dpaqx_sa_w_ph:
2881 return LowerDSPIntr(Op, DAG, MipsISD::DPAQX_SA_W_PH, true, true);
2882 case Intrinsic::mips_dpsqx_s_w_ph:
2883 return LowerDSPIntr(Op, DAG, MipsISD::DPSQX_S_W_PH, true, true);
2884 case Intrinsic::mips_dpsqx_sa_w_ph:
2885 return LowerDSPIntr(Op, DAG, MipsISD::DPSQX_SA_W_PH, true, true);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002886 }
2887}
2888
Akira Hatanakae90a3bc2012-11-07 19:10:58 +00002889SDValue MipsTargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
2890 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2891 || cast<ConstantSDNode>
2892 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2893 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2894 return SDValue();
2895
2896 // The pattern
2897 // (add (frameaddr 0), (frame_to_args_offset))
2898 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2899 // (add FrameObject, 0)
2900 // where FrameObject is a fixed StackObject with offset 0 which points to
2901 // the old stack pointer.
2902 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2903 EVT ValTy = Op->getValueType(0);
2904 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
2905 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
2906 return DAG.getNode(ISD::ADD, Op->getDebugLoc(), ValTy, InArgsAddr,
2907 DAG.getConstant(0, ValTy));
2908}
2909
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002910//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002911// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002912//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002913
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002914//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002915// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002916// Mips O32 ABI rules:
2917// ---
2918// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002919// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002920// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002921// f64 - Only passed in two aliased f32 registers if no int reg has been used
2922// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002923// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2924// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002925//
2926// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002927//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002928
Duncan Sands1e96bab2010-11-04 10:49:57 +00002929static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00002930 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002931 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2932
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002933 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002934
Craig Topperc5eaae42012-03-11 07:57:25 +00002935 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002936 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2937 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002938 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002939 Mips::F12, Mips::F14
2940 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002941 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002942 Mips::D6, Mips::D7
2943 };
2944
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002945 // Do not process byval args here.
2946 if (ArgFlags.isByVal())
2947 return true;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002948
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002949 // Promote i8 and i16
2950 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2951 LocVT = MVT::i32;
2952 if (ArgFlags.isSExt())
2953 LocInfo = CCValAssign::SExt;
2954 else if (ArgFlags.isZExt())
2955 LocInfo = CCValAssign::ZExt;
2956 else
2957 LocInfo = CCValAssign::AExt;
2958 }
2959
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002960 unsigned Reg;
2961
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002962 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2963 // is true: function is vararg, argument is 3rd or higher, there is previous
2964 // argument which is not f32 or f64.
2965 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2966 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002967 unsigned OrigAlign = ArgFlags.getOrigAlign();
2968 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002969
2970 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002971 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002972 // If this is the first part of an i64 arg,
2973 // the allocated register must be either A0 or A2.
2974 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2975 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002976 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002977 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2978 // Allocate int register and shadow next int register. If first
2979 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002980 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2981 if (Reg == Mips::A1 || Reg == Mips::A3)
2982 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2983 State.AllocateReg(IntRegs, IntRegsSize);
2984 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002985 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2986 // we are guaranteed to find an available float register
2987 if (ValVT == MVT::f32) {
2988 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2989 // Shadow int register
2990 State.AllocateReg(IntRegs, IntRegsSize);
2991 } else {
2992 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2993 // Shadow int registers
2994 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2995 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2996 State.AllocateReg(IntRegs, IntRegsSize);
2997 State.AllocateReg(IntRegs, IntRegsSize);
2998 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002999 } else
3000 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003001
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003002 if (!Reg) {
3003 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
3004 OrigAlign);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00003005 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003006 } else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00003007 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003008
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003009 return false;
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00003010}
3011
3012#include "MipsGenCallingConv.inc"
3013
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003014//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00003015// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003016//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003017
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00003018static const unsigned O32IntRegsSize = 4;
3019
Akira Hatanaka373e3a42011-09-23 00:58:33 +00003020// Return next O32 integer argument register.
3021static unsigned getNextIntArgReg(unsigned Reg) {
3022 assert((Reg == Mips::A0) || (Reg == Mips::A2));
3023 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
3024}
3025
Akira Hatanaka2b861be2012-10-19 21:47:33 +00003026/// IsEligibleForTailCallOptimization - Check whether the call is eligible
3027/// for tail call optimization.
3028bool MipsTargetLowering::
Akira Hatanaka2f34d752012-10-30 20:16:31 +00003029IsEligibleForTailCallOptimization(const MipsCC &MipsCCInfo,
3030 unsigned NextStackOffset,
3031 const MipsFunctionInfo& FI) const {
Akira Hatanaka2b861be2012-10-19 21:47:33 +00003032 if (!EnableMipsTailCalls)
3033 return false;
3034
Akira Hatanakae7b406d2012-10-30 19:07:58 +00003035 // No tail call optimization for mips16.
3036 if (Subtarget->inMips16Mode())
3037 return false;
3038
Akira Hatanaka2f34d752012-10-30 20:16:31 +00003039 // Return false if either the callee or caller has a byval argument.
3040 if (MipsCCInfo.hasByValArg() || FI.hasByvalArg())
Akira Hatanaka2b861be2012-10-19 21:47:33 +00003041 return false;
3042
Akira Hatanaka70852212012-11-07 19:04:26 +00003043 // Return true if the callee's argument area is no larger than the
Akira Hatanaka2f34d752012-10-30 20:16:31 +00003044 // caller's.
Akira Hatanaka70852212012-11-07 19:04:26 +00003045 return NextStackOffset <= FI.getIncomingArgSize();
Akira Hatanaka2b861be2012-10-19 21:47:33 +00003046}
3047
Akira Hatanaka7d712092012-10-30 19:23:25 +00003048SDValue
3049MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
3050 SDValue Chain, SDValue Arg, DebugLoc DL,
3051 bool IsTailCall, SelectionDAG &DAG) const {
3052 if (!IsTailCall) {
3053 SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
3054 DAG.getIntPtrConstant(Offset));
3055 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
3056 false, 0);
3057 }
3058
3059 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3060 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
3061 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
3062 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
3063 /*isVolatile=*/ true, false, 0);
3064}
3065
Reed Kotler8453b3f2013-01-24 04:24:02 +00003066//
3067// The Mips16 hard float is a crazy quilt inherited from gcc. I have a much
3068// cleaner way to do all of this but it will have to wait until the traditional
3069// gcc mechanism is completed.
3070//
3071// For Pic, in order for Mips16 code to call Mips32 code which according the abi
3072// have either arguments or returned values placed in floating point registers,
3073// we use a set of helper functions. (This includes functions which return type
3074// complex which on Mips are returned in a pair of floating point registers).
3075//
3076// This is an encoding that we inherited from gcc.
3077// In Mips traditional O32, N32 ABI, floating point numbers are passed in
3078// floating point argument registers 1,2 only when the first and optionally
3079// the second arguments are float (sf) or double (df).
3080// For Mips16 we are only concerned with the situations where floating point
3081// arguments are being passed in floating point registers by the ABI, because
3082// Mips16 mode code cannot execute floating point instructions to load those
3083// values and hence helper functions are needed.
3084// The possibilities are (), (sf), (sf, sf), (sf, df), (df), (df, sf), (df, df)
3085// the helper function suffixs for these are:
3086// 0, 1, 5, 9, 2, 6, 10
3087// this suffix can then be calculated as follows:
3088// for a given argument Arg:
3089// Arg1x, Arg2x = 1 : Arg is sf
3090// 2 : Arg is df
3091// 0: Arg is neither sf or df
3092// So this stub is the string for number Arg1x + Arg2x*4.
3093// However not all numbers between 0 and 10 are possible, we check anyway and
3094// assert if the impossible exists.
3095//
3096
3097unsigned int MipsTargetLowering::getMips16HelperFunctionStubNumber
3098 (ArgListTy &Args) const {
3099 unsigned int resultNum = 0;
3100 if (Args.size() >= 1) {
3101 Type *t = Args[0].Ty;
3102 if (t->isFloatTy()) {
3103 resultNum = 1;
3104 }
3105 else if (t->isDoubleTy()) {
3106 resultNum = 2;
3107 }
3108 }
3109 if (resultNum) {
3110 if (Args.size() >=2) {
3111 Type *t = Args[1].Ty;
3112 if (t->isFloatTy()) {
3113 resultNum += 4;
3114 }
3115 else if (t->isDoubleTy()) {
3116 resultNum += 8;
3117 }
3118 }
3119 }
3120 return resultNum;
3121}
3122
3123//
3124// prefixs are attached to stub numbers depending on the return type .
3125// return type: float sf_
3126// double df_
3127// single complex sc_
3128// double complext dc_
3129// others NO PREFIX
3130//
3131//
3132// The full name of a helper function is__mips16_call_stub +
3133// return type dependent prefix + stub number
3134//
3135//
3136// This is something that probably should be in a different source file and
3137// perhaps done differently but my main purpose is to not waste runtime
3138// on something that we can enumerate in the source. Another possibility is
3139// to have a python script to generate these mapping tables. This will do
3140// for now. There are a whole series of helper function mapping arrays, one
3141// for each return type class as outlined above. There there are 11 possible
3142// entries. Ones with 0 are ones which should never be selected
3143//
3144// All the arrays are similar except for ones which return neither
3145// sf, df, sc, dc, in which only care about ones which have sf or df as a
3146// first parameter.
3147//
3148#define P_ "__mips16_call_stub_"
3149#define MAX_STUB_NUMBER 10
3150#define T1 P "1", P "2", 0, 0, P "5", P "6", 0, 0, P "9", P "10"
3151#define T P "0" , T1
3152#define P P_
3153static char const * vMips16Helper[MAX_STUB_NUMBER+1] =
3154 {0, T1 };
3155#undef P
3156#define P P_ "sf_"
3157static char const * sfMips16Helper[MAX_STUB_NUMBER+1] =
3158 { T };
3159#undef P
3160#define P P_ "df_"
3161static char const * dfMips16Helper[MAX_STUB_NUMBER+1] =
3162 { T };
3163#undef P
3164#define P P_ "sc_"
3165static char const * scMips16Helper[MAX_STUB_NUMBER+1] =
3166 { T };
3167#undef P
3168#define P P_ "dc_"
3169static char const * dcMips16Helper[MAX_STUB_NUMBER+1] =
3170 { T };
3171#undef P
3172#undef P_
3173
3174
3175const char* MipsTargetLowering::
3176 getMips16HelperFunction
3177 (Type* RetTy, ArgListTy &Args, bool &needHelper) const {
Reed Kotler8453b3f2013-01-24 04:24:02 +00003178 const unsigned int stubNum = getMips16HelperFunctionStubNumber(Args);
NAKAMURA Takumi00cdf602013-01-24 05:54:23 +00003179#ifndef NDEBUG
3180 const unsigned int maxStubNum = 10;
Reed Kotler8453b3f2013-01-24 04:24:02 +00003181 assert(stubNum <= maxStubNum);
NAKAMURA Takumid5a336c2013-01-24 05:47:29 +00003182 const bool validStubNum[maxStubNum+1] =
3183 {true, true, true, false, false, true, true, false, false, true, true};
3184 assert(validStubNum[stubNum]);
3185#endif
Reed Kotler8453b3f2013-01-24 04:24:02 +00003186 const char *result;
3187 if (RetTy->isFloatTy()) {
3188 result = sfMips16Helper[stubNum];
3189 }
3190 else if (RetTy ->isDoubleTy()) {
3191 result = dfMips16Helper[stubNum];
3192 }
3193 else if (RetTy->isStructTy()) {
3194 // check if it's complex
3195 if (RetTy->getNumContainedTypes() == 2) {
3196 if ((RetTy->getContainedType(0)->isFloatTy()) &&
3197 (RetTy->getContainedType(1)->isFloatTy())) {
3198 result = scMips16Helper[stubNum];
3199 }
3200 else if ((RetTy->getContainedType(0)->isDoubleTy()) &&
3201 (RetTy->getContainedType(1)->isDoubleTy())) {
3202 result = dcMips16Helper[stubNum];
3203 }
NAKAMURA Takumib3105b92013-01-24 06:08:06 +00003204 else {
3205 llvm_unreachable("Uncovered condition");
3206 }
3207 }
3208 else {
3209 llvm_unreachable("Uncovered condition");
Reed Kotler8453b3f2013-01-24 04:24:02 +00003210 }
3211 }
3212 else {
3213 if (stubNum == 0) {
3214 needHelper = false;
3215 return "";
3216 }
3217 result = vMips16Helper[stubNum];
3218 }
3219 needHelper = true;
3220 return result;
3221}
3222
Dan Gohman98ca4f22009-08-05 01:29:28 +00003223/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00003224/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003225SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003226MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003227 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003228 SelectionDAG &DAG = CLI.DAG;
3229 DebugLoc &dl = CLI.DL;
3230 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3231 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3232 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
Akira Hatanakae2d529a2012-07-31 18:46:41 +00003233 SDValue Chain = CLI.Chain;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003234 SDValue Callee = CLI.Callee;
3235 bool &isTailCall = CLI.IsTailCall;
3236 CallingConv::ID CallConv = CLI.CallConv;
3237 bool isVarArg = CLI.IsVarArg;
3238
Reed Kotler8453b3f2013-01-24 04:24:02 +00003239 const char* mips16HelperFunction = 0;
3240 bool needMips16Helper = false;
3241
3242 if (Subtarget->inMips16Mode() && getTargetMachine().Options.UseSoftFloat &&
3243 Mips16HardFloat) {
3244 //
3245 // currently we don't have symbols tagged with the mips16 or mips32
3246 // qualifier so we will assume that we don't know what kind it is.
3247 // and generate the helper
3248 //
3249 bool lookupHelper = true;
3250 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
3251 if (noHelperNeeded.find(S->getSymbol()) != noHelperNeeded.end()) {
3252 lookupHelper = false;
3253 }
3254 }
3255 if (lookupHelper) mips16HelperFunction =
3256 getMips16HelperFunction(CLI.RetTy, CLI.Args, needMips16Helper);
3257
3258 }
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003259 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003260 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00003261 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00003262 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003263
3264 // Analyze operands of the call, assigning locations to each operand.
3265 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003266 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00003267 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003268 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003269
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003270 MipsCCInfo.analyzeCallOperands(Outs, isVarArg);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003271
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003272 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00003273 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka480eeb52012-07-26 23:27:01 +00003274
Akira Hatanaka2b861be2012-10-19 21:47:33 +00003275 // Check if it's really possible to do a tail call.
3276 if (isTailCall)
Akira Hatanaka2f34d752012-10-30 20:16:31 +00003277 isTailCall =
3278 IsEligibleForTailCallOptimization(MipsCCInfo, NextStackOffset,
3279 *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00003280
3281 if (isTailCall)
3282 ++NumTailCalls;
3283
Akira Hatanakada7f5f12011-09-19 20:26:02 +00003284 // Chain is the output chain of the last Load/Store or CopyToReg node.
3285 // ByValChain is the output chain of the last Memcpy node created for copying
3286 // byval arguments to the stack.
Akira Hatanaka2f34d752012-10-30 20:16:31 +00003287 unsigned StackAlignment = TFL->getStackAlignment();
3288 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00003289 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka2b861be2012-10-19 21:47:33 +00003290
3291 if (!isTailCall)
3292 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal);
Akira Hatanakae2d529a2012-07-31 18:46:41 +00003293
3294 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl,
3295 IsN64 ? Mips::SP_64 : Mips::SP,
3296 getPointerTy());
Akira Hatanaka3d21c242011-06-08 17:39:33 +00003297
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003298 // With EABI is it possible to have 16 args on registers.
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00003299 std::deque< std::pair<unsigned, SDValue> > RegsToPass;
Dan Gohman475871a2008-07-27 21:46:04 +00003300 SmallVector<SDValue, 8> MemOpChains;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003301 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003302
3303 // Walk the register/memloc assignments, inserting copies/loads.
3304 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003305 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003306 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00003307 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00003308 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3309
3310 // ByVal Arg.
3311 if (Flags.isByVal()) {
3312 assert(Flags.getByValSize() &&
3313 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003314 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanaka2f34d752012-10-30 20:16:31 +00003315 assert(!isTailCall &&
3316 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003317 passByValArg(Chain, dl, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
3318 MipsCCInfo, *ByValArg, Flags, Subtarget->isLittle());
3319 ++ByValArg;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00003320 continue;
3321 }
Jia Liubb481f82012-02-28 07:46:26 +00003322
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003323 // Promote the value if needed.
3324 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003325 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003326 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00003327 if (VA.isRegLoc()) {
3328 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
3329 (ValVT == MVT::f64 && LocVT == MVT::i64))
3330 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
3331 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003332 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
3333 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00003334 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
3335 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00003336 if (!Subtarget->isLittle())
3337 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00003338 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00003339 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
3340 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
3341 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003342 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003343 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003344 }
3345 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00003346 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00003347 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00003348 break;
3349 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00003350 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00003351 break;
3352 case CCValAssign::AExt:
Akira Hatanaka38bdc572012-02-17 02:20:26 +00003353 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00003354 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003355 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003356
3357 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00003358 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003359 if (VA.isRegLoc()) {
3360 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00003361 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003362 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003363
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003364 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00003365 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003366
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003367 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00003368 // parameter value to a stack Location
Akira Hatanaka2f34d752012-10-30 20:16:31 +00003369 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
3370 Chain, Arg, dl, isTailCall, DAG));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003371 }
3372
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003373 // Transform all store nodes into one single node because all store
3374 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003375 if (!MemOpChains.empty())
3376 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003377 &MemOpChains[0], MemOpChains.size());
3378
Bill Wendling056292f2008-09-16 21:48:12 +00003379 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003380 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
3381 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00003382 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanakaed185da2012-12-13 03:17:29 +00003383 bool GlobalOrExternal = false, InternalLinkage = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00003384 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00003385
3386 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00003387 if (IsPICCall) {
Akira Hatanakaed185da2012-12-13 03:17:29 +00003388 InternalLinkage = G->getGlobal()->hasInternalLinkage();
3389
3390 if (InternalLinkage)
Akira Hatanakad43e06d2012-11-21 20:30:40 +00003391 Callee = getAddrLocal(Callee, DAG, HasMips64);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00003392 else if (LargeGOT)
3393 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
3394 MipsII::MO_CALL_LO16);
Akira Hatanakad43e06d2012-11-21 20:30:40 +00003395 else
3396 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
3397 } else
Akira Hatanakae42f33b2011-10-28 19:49:00 +00003398 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
Akira Hatanakad43e06d2012-11-21 20:30:40 +00003399 MipsII::MO_NO_FLAG);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00003400 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00003401 }
3402 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakaf09a0372012-11-21 20:40:38 +00003403 if (!IsN64 && !IsPIC) // !N64 && static
Akira Hatanakad43e06d2012-11-21 20:30:40 +00003404 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
3405 MipsII::MO_NO_FLAG);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00003406 else if (LargeGOT)
3407 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
3408 MipsII::MO_CALL_LO16);
Akira Hatanaka60689322013-02-22 21:10:03 +00003409 else // N64 || PIC
Akira Hatanakad43e06d2012-11-21 20:30:40 +00003410 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
3411
Akira Hatanaka0dca9452011-12-09 01:45:12 +00003412 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00003413 }
3414
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00003415 SDValue JumpTarget = Callee;
Akira Hatanakae11246c2012-07-26 02:24:43 +00003416
Jia Liubb481f82012-02-28 07:46:26 +00003417 // T9 should contain the address of the callee function if
Akira Hatanaka0dca9452011-12-09 01:45:12 +00003418 // -reloction-model=pic or it is an indirect call.
3419 if (IsPICCall || !GlobalOrExternal) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00003420 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
Reed Kotler8453b3f2013-01-24 04:24:02 +00003421 unsigned V0Reg = Mips::V0;
3422 if (needMips16Helper) {
3423 RegsToPass.push_front(std::make_pair(V0Reg, Callee));
3424 JumpTarget = DAG.getExternalSymbol(
3425 mips16HelperFunction, getPointerTy());
3426 JumpTarget = getAddrGlobal(JumpTarget, DAG, MipsII::MO_GOT);
3427 }
3428 else {
3429 RegsToPass.push_front(std::make_pair(T9Reg, Callee));
Akira Hatanakae11246c2012-07-26 02:24:43 +00003430
Reed Kotler8453b3f2013-01-24 04:24:02 +00003431 if (!Subtarget->inMips16Mode())
3432 JumpTarget = SDValue();
3433 }
Akira Hatanakaf49fde22011-04-04 17:11:07 +00003434 }
Bill Wendling056292f2008-09-16 21:48:12 +00003435
Akira Hatanaka92d4aec2012-05-12 03:19:04 +00003436 // Insert node "GP copy globalreg" before call to function.
Akira Hatanakaed185da2012-12-13 03:17:29 +00003437 //
3438 // R_MIPS_CALL* operators (emitted when non-internal functions are called
3439 // in PIC mode) allow symbols to be resolved via lazy binding.
3440 // The lazy binding stub requires GP to point to the GOT.
3441 if (IsPICCall && !InternalLinkage) {
Akira Hatanaka92d4aec2012-05-12 03:19:04 +00003442 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
3443 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
3444 RegsToPass.push_back(std::make_pair(GPReg, GetGlobalReg(DAG, Ty)));
3445 }
3446
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00003447 // Build a sequence of copy-to-reg nodes chained together with token
3448 // chain and flag operands which copy the outgoing args into registers.
3449 // The InFlag in necessary since all emitted instructions must be
3450 // stuck together.
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00003451 SDValue InFlag;
3452
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00003453 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3454 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3455 RegsToPass[i].second, InFlag);
3456 InFlag = Chain.getValue(1);
3457 }
3458
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003459 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003460 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003461 //
3462 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003463 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00003464 SmallVector<SDValue, 8> Ops(1, Chain);
3465
3466 if (JumpTarget.getNode())
3467 Ops.push_back(JumpTarget);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003468
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003469 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003470 // known live into the call.
3471 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3472 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3473 RegsToPass[i].second.getValueType()));
3474
Akira Hatanakab2930b92012-03-01 22:27:29 +00003475 // Add a register mask operand representing the call-preserved registers.
3476 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3477 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3478 assert(Mask && "Missing call preserved mask for calling convention");
3479 Ops.push_back(DAG.getRegisterMask(Mask));
3480
Gabor Greifba36cb52008-08-28 21:40:38 +00003481 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003482 Ops.push_back(InFlag);
3483
Akira Hatanaka2b861be2012-10-19 21:47:33 +00003484 if (isTailCall)
3485 return DAG.getNode(MipsISD::TailCall, dl, MVT::Other, &Ops[0], Ops.size());
3486
Dale Johannesen33c960f2009-02-04 20:06:27 +00003487 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003488 InFlag = Chain.getValue(1);
3489
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00003490 // Create the CALLSEQ_END node.
Akira Hatanaka480eeb52012-07-26 23:27:01 +00003491 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00003492 DAG.getIntPtrConstant(0, true), InFlag);
3493 InFlag = Chain.getValue(1);
3494
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003495 // Handle result values, copying them out of physregs into vregs that we
3496 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003497 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3498 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003499}
3500
Dan Gohman98ca4f22009-08-05 01:29:28 +00003501/// LowerCallResult - Lower the result values of a call into the
3502/// appropriate copies out of appropriate physical registers.
3503SDValue
3504MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003505 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003506 const SmallVectorImpl<ISD::InputArg> &Ins,
3507 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003508 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003509 // Assign locations to each value returned by this call.
3510 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003511 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00003512 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003513
Dan Gohman98ca4f22009-08-05 01:29:28 +00003514 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003515
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003516 // Copy all of the result registers out of their specified physreg.
3517 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00003518 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00003519 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003520 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003521 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003522 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00003523
Dan Gohman98ca4f22009-08-05 01:29:28 +00003524 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003525}
3526
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003527//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00003528// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003529//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003530/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003531/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003532SDValue
3533MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00003534 CallingConv::ID CallConv,
3535 bool isVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00003536 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00003537 DebugLoc dl, SelectionDAG &DAG,
3538 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003539 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00003540 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003541 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00003542 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003543
Dan Gohman1e93df62010-04-17 14:41:14 +00003544 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003545
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003546 // Used with vargs to acumulate store chains.
3547 std::vector<SDValue> OutChains;
3548
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003549 // Assign locations to all of the incoming arguments.
3550 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003551 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00003552 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003553 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003554
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003555 MipsCCInfo.analyzeFormalArguments(Ins);
Akira Hatanakab33b34a2012-10-30 19:37:25 +00003556 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
3557 MipsCCInfo.hasByValArg());
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003558
Akira Hatanakab4549e12012-03-27 03:13:56 +00003559 Function::const_arg_iterator FuncArg =
3560 DAG.getMachineFunction().getFunction()->arg_begin();
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00003561 unsigned CurArgIdx = 0;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003562 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003563
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00003564 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003565 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00003566 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
3567 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003568 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003569 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3570 bool IsRegLoc = VA.isRegLoc();
3571
3572 if (Flags.isByVal()) {
3573 assert(Flags.getByValSize() &&
3574 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003575 assert(ByValArg != MipsCCInfo.byval_end());
3576 copyByValRegs(Chain, dl, OutChains, DAG, Flags, InVals, &*FuncArg,
3577 MipsCCInfo, *ByValArg);
3578 ++ByValArg;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003579 continue;
3580 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003581
3582 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003583 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00003584 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003585 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00003586 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003587
Owen Anderson825b72b2009-08-11 20:47:22 +00003588 if (RegVT == MVT::i32)
Reed Kotlerbacbf1c2012-12-20 06:06:35 +00003589 RC = Subtarget->inMips16Mode()? &Mips::CPU16RegsRegClass :
3590 &Mips::CPURegsRegClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00003591 else if (RegVT == MVT::i64)
Craig Topper420761a2012-04-20 07:30:17 +00003592 RC = &Mips::CPU64RegsRegClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003593 else if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003594 RC = &Mips::FGR32RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00003595 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00003596 RC = HasMips64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00003597 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003598 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003599
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003600 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003601 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003602 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003603 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003604
3605 // If this is an 8 or 16-bit value, it has been passed promoted
3606 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003607 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003608 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00003609 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003610 if (VA.getLocInfo() == CCValAssign::SExt)
3611 Opcode = ISD::AssertSext;
3612 else if (VA.getLocInfo() == CCValAssign::ZExt)
3613 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00003614 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003615 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003616 DAG.getValueType(ValVT));
3617 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003618 }
3619
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003620 // Handle floating point arguments passed in integer registers.
3621 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
3622 (RegVT == MVT::i64 && ValVT == MVT::f64))
3623 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
3624 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
3625 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
3626 getNextIntArgReg(ArgReg), RC);
3627 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
3628 if (!Subtarget->isLittle())
3629 std::swap(ArgValue, ArgValue2);
3630 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
3631 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003632 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003633
Dan Gohman98ca4f22009-08-05 01:29:28 +00003634 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003635 } else { // VA.isRegLoc()
3636
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003637 // sanity check
3638 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003639
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003640 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003641 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003642 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003643
3644 // Create load nodes to retrieve arguments from the stack
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003645 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003646 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003647 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003648 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003649 }
3650 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003651
3652 // The mips ABIs for returning structs by value requires that we copy
3653 // the sret argument into $v0 for the return. Save the argument into
3654 // a virtual register so that we can access it from the return points.
3655 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3656 unsigned Reg = MipsFI->getSRetReturnReg();
3657 if (!Reg) {
Akira Hatanaka30580ce2012-10-19 22:11:40 +00003658 Reg = MF.getRegInfo().
3659 createVirtualRegister(getRegClassFor(IsN64 ? MVT::i64 : MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003660 MipsFI->setSRetReturnReg(Reg);
3661 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00003662 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00003663 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003664 }
3665
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003666 if (isVarArg)
3667 writeVarArgRegs(OutChains, MipsCCInfo, Chain, dl, DAG);
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003668
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003669 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003670 // the size of Ins and InVals. This only happens when on varg functions
3671 if (!OutChains.empty()) {
3672 OutChains.push_back(Chain);
3673 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3674 &OutChains[0], OutChains.size());
3675 }
3676
Dan Gohman98ca4f22009-08-05 01:29:28 +00003677 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003678}
3679
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003680//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003681// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003682//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003683
Akira Hatanaka97d9f082012-10-10 01:27:09 +00003684bool
3685MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
3686 MachineFunction &MF, bool isVarArg,
3687 const SmallVectorImpl<ISD::OutputArg> &Outs,
3688 LLVMContext &Context) const {
3689 SmallVector<CCValAssign, 16> RVLocs;
3690 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
3691 RVLocs, Context);
3692 return CCInfo.CheckReturn(Outs, RetCC_Mips);
3693}
3694
Dan Gohman98ca4f22009-08-05 01:29:28 +00003695SDValue
3696MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003697 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003698 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003699 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003700 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003701
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003702 // CCValAssign - represent the assignment of
3703 // the return value to a location
3704 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003705
3706 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00003707 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00003708 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003709
Dan Gohman98ca4f22009-08-05 01:29:28 +00003710 // Analize return values.
3711 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003712
Dan Gohman475871a2008-07-27 21:46:04 +00003713 SDValue Flag;
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003714 SmallVector<SDValue, 4> RetOps(1, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003715
3716 // Copy the result values into the output registers.
3717 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3718 CCValAssign &VA = RVLocs[i];
3719 assert(VA.isRegLoc() && "Can only return in registers!");
3720
Akira Hatanaka82099682011-12-19 19:52:25 +00003721 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003722
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003723 // Guarantee that all emitted copies are stuck together with flags.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003724 Flag = Chain.getValue(1);
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003725 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003726 }
3727
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003728 // The mips ABIs for returning structs by value requires that we copy
3729 // the sret argument into $v0 for the return. We saved the argument into
3730 // a virtual register in the entry block, so now we copy the value out
3731 // and into $v0.
3732 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3733 MachineFunction &MF = DAG.getMachineFunction();
3734 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3735 unsigned Reg = MipsFI->getSRetReturnReg();
3736
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003737 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00003738 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00003739 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00003740 unsigned V0 = IsN64 ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003741
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00003742 Chain = DAG.getCopyToReg(Chain, dl, V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003743 Flag = Chain.getValue(1);
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003744 RetOps.push_back(DAG.getRegister(V0, getPointerTy()));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003745 }
3746
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003747 RetOps[0] = Chain; // Update chain.
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00003748
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003749 // Add the flag if we have it.
3750 if (Flag.getNode())
3751 RetOps.push_back(Flag);
3752
3753 // Return on Mips is always a "jr $ra"
3754 return DAG.getNode(MipsISD::Ret, dl, MVT::Other, &RetOps[0], RetOps.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003755}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003756
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003757//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003758// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003759//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003760
3761/// getConstraintType - Given a constraint letter, return the type of
3762/// constraint it is for this target.
3763MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003764getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003765{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003766 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003767 // GCC config/mips/constraints.md
3768 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003769 // 'd' : An address register. Equivalent to r
3770 // unless generating MIPS16 code.
3771 // 'y' : Equivalent to r; retained for
3772 // backwards compatibility.
Eric Christopher1d5a3922012-05-07 06:25:10 +00003773 // 'c' : A register suitable for use in an indirect
3774 // jump. This will always be $25 for -mabicalls.
Eric Christopheraf97f732012-05-07 06:25:19 +00003775 // 'l' : The lo register. 1 word storage.
3776 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003777 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003778 switch (Constraint[0]) {
3779 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003780 case 'd':
3781 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003782 case 'f':
Eric Christopher1d5a3922012-05-07 06:25:10 +00003783 case 'c':
Eric Christopher4adbefe2012-05-07 06:25:15 +00003784 case 'l':
Eric Christopheraf97f732012-05-07 06:25:19 +00003785 case 'x':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003786 return C_RegisterClass;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003787 }
3788 }
3789 return TargetLowering::getConstraintType(Constraint);
3790}
3791
John Thompson44ab89e2010-10-29 17:29:13 +00003792/// Examine constraint type and operand type and determine a weight value.
3793/// This object must already have been set up with the operand type
3794/// and the current alternative constraint selected.
3795TargetLowering::ConstraintWeight
3796MipsTargetLowering::getSingleConstraintMatchWeight(
3797 AsmOperandInfo &info, const char *constraint) const {
3798 ConstraintWeight weight = CW_Invalid;
3799 Value *CallOperandVal = info.CallOperandVal;
3800 // If we don't have a value, we can't do a match,
3801 // but allow it at the lowest weight.
3802 if (CallOperandVal == NULL)
3803 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003804 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00003805 // Look at the constraint type.
3806 switch (*constraint) {
3807 default:
3808 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3809 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003810 case 'd':
3811 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00003812 if (type->isIntegerTy())
3813 weight = CW_Register;
3814 break;
3815 case 'f':
3816 if (type->isFloatTy())
3817 weight = CW_Register;
3818 break;
Eric Christopher1d5a3922012-05-07 06:25:10 +00003819 case 'c': // $25 for indirect jumps
Eric Christopher4adbefe2012-05-07 06:25:15 +00003820 case 'l': // lo register
Eric Christopheraf97f732012-05-07 06:25:19 +00003821 case 'x': // hilo register pair
Eric Christopher1d5a3922012-05-07 06:25:10 +00003822 if (type->isIntegerTy())
3823 weight = CW_SpecificReg;
3824 break;
Eric Christopher50ab0392012-05-07 03:13:32 +00003825 case 'I': // signed 16 bit immediate
Eric Christophere5076d42012-05-07 03:13:42 +00003826 case 'J': // integer zero
Eric Christopherf49f8462012-05-07 05:46:29 +00003827 case 'K': // unsigned 16 bit immediate
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003828 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christopher60cfc792012-05-07 05:46:43 +00003829 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher1ce20342012-05-07 05:46:48 +00003830 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopher54412a72012-05-07 06:25:02 +00003831 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher50ab0392012-05-07 03:13:32 +00003832 if (isa<ConstantInt>(CallOperandVal))
3833 weight = CW_Constant;
3834 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003835 }
3836 return weight;
3837}
3838
Eric Christopher38d64262011-06-29 19:33:04 +00003839/// Given a register class constraint, like 'r', if this corresponds directly
3840/// to an LLVM register class, return a register of 0 and the register class
3841/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003842std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00003843getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003844{
3845 if (Constraint.size() == 1) {
3846 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00003847 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3848 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003849 case 'r':
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003850 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
3851 if (Subtarget->inMips16Mode())
3852 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Craig Topper420761a2012-04-20 07:30:17 +00003853 return std::make_pair(0U, &Mips::CPURegsRegClass);
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003854 }
Jack Carter10de0252012-07-02 23:35:23 +00003855 if (VT == MVT::i64 && !HasMips64)
3856 return std::make_pair(0U, &Mips::CPURegsRegClass);
Eric Christopher0ed1f762012-05-07 03:13:22 +00003857 if (VT == MVT::i64 && HasMips64)
3858 return std::make_pair(0U, &Mips::CPU64RegsRegClass);
3859 // This will generate an error message
3860 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003861 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003862 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003863 return std::make_pair(0U, &Mips::FGR32RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003864 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
3865 if (Subtarget->isFP64bit())
Craig Topper420761a2012-04-20 07:30:17 +00003866 return std::make_pair(0U, &Mips::FGR64RegClass);
3867 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003868 }
Eric Christopher1d5a3922012-05-07 06:25:10 +00003869 break;
3870 case 'c': // register suitable for indirect jump
3871 if (VT == MVT::i32)
3872 return std::make_pair((unsigned)Mips::T9, &Mips::CPURegsRegClass);
3873 assert(VT == MVT::i64 && "Unexpected type.");
3874 return std::make_pair((unsigned)Mips::T9_64, &Mips::CPU64RegsRegClass);
Eric Christopher4adbefe2012-05-07 06:25:15 +00003875 case 'l': // register suitable for indirect jump
3876 if (VT == MVT::i32)
3877 return std::make_pair((unsigned)Mips::LO, &Mips::HILORegClass);
3878 return std::make_pair((unsigned)Mips::LO64, &Mips::HILO64RegClass);
Eric Christopheraf97f732012-05-07 06:25:19 +00003879 case 'x': // register suitable for indirect jump
3880 // Fixme: Not triggering the use of both hi and low
3881 // This will generate an error message
3882 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003883 }
3884 }
3885 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3886}
3887
Eric Christopher50ab0392012-05-07 03:13:32 +00003888/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3889/// vector. If it is invalid, don't add anything to Ops.
3890void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3891 std::string &Constraint,
3892 std::vector<SDValue>&Ops,
3893 SelectionDAG &DAG) const {
3894 SDValue Result(0, 0);
3895
3896 // Only support length 1 constraints for now.
3897 if (Constraint.length() > 1) return;
3898
3899 char ConstraintLetter = Constraint[0];
3900 switch (ConstraintLetter) {
3901 default: break; // This will fall through to the generic implementation
3902 case 'I': // Signed 16 bit constant
3903 // If this fails, the parent routine will give an error
3904 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3905 EVT Type = Op.getValueType();
3906 int64_t Val = C->getSExtValue();
3907 if (isInt<16>(Val)) {
3908 Result = DAG.getTargetConstant(Val, Type);
3909 break;
3910 }
3911 }
3912 return;
Eric Christophere5076d42012-05-07 03:13:42 +00003913 case 'J': // integer zero
3914 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3915 EVT Type = Op.getValueType();
3916 int64_t Val = C->getZExtValue();
3917 if (Val == 0) {
3918 Result = DAG.getTargetConstant(0, Type);
3919 break;
3920 }
3921 }
3922 return;
Eric Christopherf49f8462012-05-07 05:46:29 +00003923 case 'K': // unsigned 16 bit immediate
3924 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3925 EVT Type = Op.getValueType();
3926 uint64_t Val = (uint64_t)C->getZExtValue();
3927 if (isUInt<16>(Val)) {
3928 Result = DAG.getTargetConstant(Val, Type);
3929 break;
3930 }
3931 }
3932 return;
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003933 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3934 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3935 EVT Type = Op.getValueType();
3936 int64_t Val = C->getSExtValue();
3937 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3938 Result = DAG.getTargetConstant(Val, Type);
3939 break;
3940 }
3941 }
3942 return;
Eric Christopher60cfc792012-05-07 05:46:43 +00003943 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3944 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3945 EVT Type = Op.getValueType();
3946 int64_t Val = C->getSExtValue();
3947 if ((Val >= -65535) && (Val <= -1)) {
3948 Result = DAG.getTargetConstant(Val, Type);
3949 break;
3950 }
3951 }
3952 return;
Eric Christopher1ce20342012-05-07 05:46:48 +00003953 case 'O': // signed 15 bit immediate
3954 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3955 EVT Type = Op.getValueType();
3956 int64_t Val = C->getSExtValue();
3957 if ((isInt<15>(Val))) {
3958 Result = DAG.getTargetConstant(Val, Type);
3959 break;
3960 }
3961 }
3962 return;
Eric Christopher54412a72012-05-07 06:25:02 +00003963 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3964 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3965 EVT Type = Op.getValueType();
3966 int64_t Val = C->getSExtValue();
3967 if ((Val <= 65535) && (Val >= 1)) {
3968 Result = DAG.getTargetConstant(Val, Type);
3969 break;
3970 }
3971 }
3972 return;
Eric Christopher50ab0392012-05-07 03:13:32 +00003973 }
3974
3975 if (Result.getNode()) {
3976 Ops.push_back(Result);
3977 return;
3978 }
3979
3980 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3981}
3982
Dan Gohman6520e202008-10-18 02:06:02 +00003983bool
Akira Hatanaka94e47282012-11-17 00:25:41 +00003984MipsTargetLowering::isLegalAddressingMode(const AddrMode &AM, Type *Ty) const {
3985 // No global is ever allowed as a base.
3986 if (AM.BaseGV)
3987 return false;
3988
3989 switch (AM.Scale) {
3990 case 0: // "r+i" or just "i", depending on HasBaseReg.
3991 break;
3992 case 1:
3993 if (!AM.HasBaseReg) // allow "r+i".
3994 break;
3995 return false; // disallow "r+r" or "r+r+i".
3996 default:
3997 return false;
3998 }
3999
4000 return true;
4001}
4002
4003bool
Dan Gohman6520e202008-10-18 02:06:02 +00004004MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4005 // The Mips target isn't yet aware of offsets.
4006 return false;
4007}
Evan Chengeb2f9692009-10-27 19:56:55 +00004008
Akira Hatanakae193b322012-06-13 19:33:32 +00004009EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00004010 unsigned SrcAlign,
4011 bool IsMemset, bool ZeroMemset,
Akira Hatanakae193b322012-06-13 19:33:32 +00004012 bool MemcpyStrSrc,
4013 MachineFunction &MF) const {
4014 if (Subtarget->hasMips64())
4015 return MVT::i64;
4016
4017 return MVT::i32;
4018}
4019
Evan Chenga1eaa3c2009-10-28 01:43:28 +00004020bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
4021 if (VT != MVT::f32 && VT != MVT::f64)
4022 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00004023 if (Imm.isNegZero())
4024 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00004025 return Imm.isZero();
4026}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00004027
4028unsigned MipsTargetLowering::getJumpTableEncoding() const {
4029 if (IsN64)
4030 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00004031
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00004032 return TargetLowering::getJumpTableEncoding();
4033}
Akira Hatanaka7887c902012-10-26 23:56:38 +00004034
Akira Hatanakaffd28a42013-02-15 21:45:11 +00004035MipsTargetLowering::MipsCC::MipsCC(CallingConv::ID CC, bool IsO32_,
4036 CCState &Info)
4037 : CCInfo(Info), CallConv(CC), IsO32(IsO32_) {
Akira Hatanaka7887c902012-10-26 23:56:38 +00004038 // Pre-allocate reserved argument area.
Akira Hatanakaffd28a42013-02-15 21:45:11 +00004039 CCInfo.AllocateStack(reservedArgArea(), 1);
Akira Hatanaka7887c902012-10-26 23:56:38 +00004040}
4041
4042void MipsTargetLowering::MipsCC::
Akira Hatanakaffd28a42013-02-15 21:45:11 +00004043analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args,
4044 bool IsVarArg) {
4045 assert((CallConv != CallingConv::Fast || !IsVarArg) &&
4046 "CallingConv::Fast shouldn't be used for vararg functions.");
4047
Akira Hatanaka7887c902012-10-26 23:56:38 +00004048 unsigned NumOpnds = Args.size();
Akira Hatanakaffd28a42013-02-15 21:45:11 +00004049 llvm::CCAssignFn *FixedFn = fixedArgFn(), *VarFn = varArgFn();
Akira Hatanaka7887c902012-10-26 23:56:38 +00004050
4051 for (unsigned I = 0; I != NumOpnds; ++I) {
4052 MVT ArgVT = Args[I].VT;
4053 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
4054 bool R;
4055
4056 if (ArgFlags.isByVal()) {
4057 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
4058 continue;
4059 }
4060
Akira Hatanakaffd28a42013-02-15 21:45:11 +00004061 if (IsVarArg && !Args[I].IsFixed)
Akira Hatanaka7887c902012-10-26 23:56:38 +00004062 R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Akira Hatanakaffd28a42013-02-15 21:45:11 +00004063 else
4064 R = FixedFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Akira Hatanaka7887c902012-10-26 23:56:38 +00004065
4066 if (R) {
4067#ifndef NDEBUG
4068 dbgs() << "Call operand #" << I << " has unhandled type "
4069 << EVT(ArgVT).getEVTString();
4070#endif
4071 llvm_unreachable(0);
4072 }
4073 }
4074}
4075
4076void MipsTargetLowering::MipsCC::
4077analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args) {
4078 unsigned NumArgs = Args.size();
Akira Hatanakaffd28a42013-02-15 21:45:11 +00004079 llvm::CCAssignFn *FixedFn = fixedArgFn();
Akira Hatanaka7887c902012-10-26 23:56:38 +00004080
4081 for (unsigned I = 0; I != NumArgs; ++I) {
4082 MVT ArgVT = Args[I].VT;
4083 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
4084
4085 if (ArgFlags.isByVal()) {
4086 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
4087 continue;
4088 }
4089
4090 if (!FixedFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo))
4091 continue;
4092
4093#ifndef NDEBUG
4094 dbgs() << "Formal Arg #" << I << " has unhandled type "
4095 << EVT(ArgVT).getEVTString();
4096#endif
4097 llvm_unreachable(0);
4098 }
4099}
4100
4101void
4102MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT,
4103 MVT LocVT,
4104 CCValAssign::LocInfo LocInfo,
4105 ISD::ArgFlagsTy ArgFlags) {
4106 assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0.");
4107
4108 struct ByValArgInfo ByVal;
Akira Hatanakaffd28a42013-02-15 21:45:11 +00004109 unsigned RegSize = regSize();
Akira Hatanaka7887c902012-10-26 23:56:38 +00004110 unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize);
4111 unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize),
4112 RegSize * 2);
4113
Akira Hatanakaffd28a42013-02-15 21:45:11 +00004114 if (useRegsForByval())
Akira Hatanaka7887c902012-10-26 23:56:38 +00004115 allocateRegs(ByVal, ByValSize, Align);
4116
4117 // Allocate space on caller's stack.
4118 ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs,
4119 Align);
4120 CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT,
4121 LocInfo));
4122 ByValArgs.push_back(ByVal);
4123}
4124
Akira Hatanakaffd28a42013-02-15 21:45:11 +00004125unsigned MipsTargetLowering::MipsCC::numIntArgRegs() const {
4126 return IsO32 ? array_lengthof(O32IntRegs) : array_lengthof(Mips64IntRegs);
4127}
4128
4129unsigned MipsTargetLowering::MipsCC::reservedArgArea() const {
4130 return (IsO32 && (CallConv != CallingConv::Fast)) ? 16 : 0;
4131}
4132
4133const uint16_t *MipsTargetLowering::MipsCC::intArgRegs() const {
4134 return IsO32 ? O32IntRegs : Mips64IntRegs;
4135}
4136
4137llvm::CCAssignFn *MipsTargetLowering::MipsCC::fixedArgFn() const {
4138 if (CallConv == CallingConv::Fast)
4139 return CC_Mips_FastCC;
4140
4141 return IsO32 ? CC_MipsO32 : CC_MipsN;
4142}
4143
4144llvm::CCAssignFn *MipsTargetLowering::MipsCC::varArgFn() const {
4145 return IsO32 ? CC_MipsO32 : CC_MipsN_VarArg;
4146}
4147
4148const uint16_t *MipsTargetLowering::MipsCC::shadowRegs() const {
4149 return IsO32 ? O32IntRegs : Mips64DPRegs;
4150}
4151
Akira Hatanaka7887c902012-10-26 23:56:38 +00004152void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal,
4153 unsigned ByValSize,
4154 unsigned Align) {
Akira Hatanakaffd28a42013-02-15 21:45:11 +00004155 unsigned RegSize = regSize(), NumIntArgRegs = numIntArgRegs();
4156 const uint16_t *IntArgRegs = intArgRegs(), *ShadowRegs = shadowRegs();
Akira Hatanaka7887c902012-10-26 23:56:38 +00004157 assert(!(ByValSize % RegSize) && !(Align % RegSize) &&
4158 "Byval argument's size and alignment should be a multiple of"
4159 "RegSize.");
4160
4161 ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs);
4162
4163 // If Align > RegSize, the first arg register must be even.
4164 if ((Align > RegSize) && (ByVal.FirstIdx % 2)) {
4165 CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]);
4166 ++ByVal.FirstIdx;
4167 }
4168
4169 // Mark the registers allocated.
4170 for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs);
4171 ByValSize -= RegSize, ++I, ++ByVal.NumRegs)
4172 CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]);
4173}
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00004174
4175void MipsTargetLowering::
4176copyByValRegs(SDValue Chain, DebugLoc DL, std::vector<SDValue> &OutChains,
4177 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
4178 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
4179 const MipsCC &CC, const ByValArgInfo &ByVal) const {
4180 MachineFunction &MF = DAG.getMachineFunction();
4181 MachineFrameInfo *MFI = MF.getFrameInfo();
4182 unsigned RegAreaSize = ByVal.NumRegs * CC.regSize();
4183 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
4184 int FrameObjOffset;
4185
4186 if (RegAreaSize)
4187 FrameObjOffset = (int)CC.reservedArgArea() -
4188 (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize());
4189 else
4190 FrameObjOffset = ByVal.Address;
4191
4192 // Create frame object.
4193 EVT PtrTy = getPointerTy();
4194 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
4195 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4196 InVals.push_back(FIN);
4197
4198 if (!ByVal.NumRegs)
4199 return;
4200
4201 // Copy arg registers.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00004202 MVT RegTy = MVT::getIntegerVT(CC.regSize() * 8);
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00004203 const TargetRegisterClass *RC = getRegClassFor(RegTy);
4204
4205 for (unsigned I = 0; I < ByVal.NumRegs; ++I) {
4206 unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I];
4207 unsigned VReg = AddLiveIn(MF, ArgReg, RC);
4208 unsigned Offset = I * CC.regSize();
4209 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
4210 DAG.getConstant(Offset, PtrTy));
4211 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
4212 StorePtr, MachinePointerInfo(FuncArg, Offset),
4213 false, false, 0);
4214 OutChains.push_back(Store);
4215 }
4216}
Akira Hatanakadb40ede2012-10-27 00:16:36 +00004217
4218// Copy byVal arg to registers and stack.
4219void MipsTargetLowering::
4220passByValArg(SDValue Chain, DebugLoc DL,
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00004221 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Akira Hatanakadb40ede2012-10-27 00:16:36 +00004222 SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr,
4223 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
4224 const MipsCC &CC, const ByValArgInfo &ByVal,
4225 const ISD::ArgFlagsTy &Flags, bool isLittle) const {
4226 unsigned ByValSize = Flags.getByValSize();
4227 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
4228 unsigned RegSize = CC.regSize();
4229 unsigned Alignment = std::min(Flags.getByValAlign(), RegSize);
4230 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSize * 8);
4231
4232 if (ByVal.NumRegs) {
4233 const uint16_t *ArgRegs = CC.intArgRegs();
4234 bool LeftoverBytes = (ByVal.NumRegs * RegSize > ByValSize);
4235 unsigned I = 0;
4236
4237 // Copy words to registers.
4238 for (; I < ByVal.NumRegs - LeftoverBytes; ++I, Offset += RegSize) {
4239 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
4240 DAG.getConstant(Offset, PtrTy));
4241 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
4242 MachinePointerInfo(), false, false, false,
4243 Alignment);
4244 MemOpChains.push_back(LoadVal.getValue(1));
4245 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
4246 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
4247 }
4248
4249 // Return if the struct has been fully copied.
4250 if (ByValSize == Offset)
4251 return;
4252
4253 // Copy the remainder of the byval argument with sub-word loads and shifts.
4254 if (LeftoverBytes) {
4255 assert((ByValSize > Offset) && (ByValSize < Offset + RegSize) &&
4256 "Size of the remainder should be smaller than RegSize.");
4257 SDValue Val;
4258
4259 for (unsigned LoadSize = RegSize / 2, TotalSizeLoaded = 0;
4260 Offset < ByValSize; LoadSize /= 2) {
4261 unsigned RemSize = ByValSize - Offset;
4262
4263 if (RemSize < LoadSize)
4264 continue;
4265
4266 // Load subword.
4267 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
4268 DAG.getConstant(Offset, PtrTy));
4269 SDValue LoadVal =
4270 DAG.getExtLoad(ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr,
4271 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
4272 false, false, Alignment);
4273 MemOpChains.push_back(LoadVal.getValue(1));
4274
4275 // Shift the loaded value.
4276 unsigned Shamt;
4277
4278 if (isLittle)
4279 Shamt = TotalSizeLoaded;
4280 else
4281 Shamt = (RegSize - (TotalSizeLoaded + LoadSize)) * 8;
4282
4283 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
4284 DAG.getConstant(Shamt, MVT::i32));
4285
4286 if (Val.getNode())
4287 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
4288 else
4289 Val = Shift;
4290
4291 Offset += LoadSize;
4292 TotalSizeLoaded += LoadSize;
4293 Alignment = std::min(Alignment, LoadSize);
4294 }
4295
4296 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
4297 RegsToPass.push_back(std::make_pair(ArgReg, Val));
4298 return;
4299 }
4300 }
4301
4302 // Copy remainder of byval arg to it with memcpy.
4303 unsigned MemCpySize = ByValSize - Offset;
4304 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
4305 DAG.getConstant(Offset, PtrTy));
4306 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
4307 DAG.getIntPtrConstant(ByVal.Address));
4308 Chain = DAG.getMemcpy(Chain, DL, Dst, Src,
4309 DAG.getConstant(MemCpySize, PtrTy), Alignment,
4310 /*isVolatile=*/false, /*AlwaysInline=*/false,
4311 MachinePointerInfo(0), MachinePointerInfo(0));
4312 MemOpChains.push_back(Chain);
4313}
Akira Hatanakaf0848472012-10-27 00:21:13 +00004314
4315void
4316MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
4317 const MipsCC &CC, SDValue Chain,
4318 DebugLoc DL, SelectionDAG &DAG) const {
4319 unsigned NumRegs = CC.numIntArgRegs();
4320 const uint16_t *ArgRegs = CC.intArgRegs();
4321 const CCState &CCInfo = CC.getCCInfo();
4322 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs);
4323 unsigned RegSize = CC.regSize();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00004324 MVT RegTy = MVT::getIntegerVT(RegSize * 8);
Akira Hatanakaf0848472012-10-27 00:21:13 +00004325 const TargetRegisterClass *RC = getRegClassFor(RegTy);
4326 MachineFunction &MF = DAG.getMachineFunction();
4327 MachineFrameInfo *MFI = MF.getFrameInfo();
4328 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
4329
4330 // Offset of the first variable argument from stack pointer.
4331 int VaArgOffset;
4332
4333 if (NumRegs == Idx)
4334 VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize);
4335 else
4336 VaArgOffset =
4337 (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx));
4338
4339 // Record the frame index of the first variable argument
4340 // which is a value necessary to VASTART.
4341 int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
4342 MipsFI->setVarArgsFrameIndex(FI);
4343
4344 // Copy the integer registers that have not been used for argument passing
4345 // to the argument register save area. For O32, the save area is allocated
4346 // in the caller's stack frame, while for N32/64, it is allocated in the
4347 // callee's stack frame.
4348 for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) {
4349 unsigned Reg = AddLiveIn(MF, ArgRegs[I], RC);
4350 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
4351 FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
4352 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
4353 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
4354 MachinePointerInfo(), false, false, 0);
4355 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(0);
4356 OutChains.push_back(Store);
4357 }
4358}