blob: ceddca0561a61b9574793b152ae8001631cdd2c3 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
20#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000022#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "ARMRegisterInfo.h"
24#include "ARMSubtarget.h"
25#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000026#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Bob Wilson65ffec42010-09-21 17:56:22 +000032#include "llvm/Instructions.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000033#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000034#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000036#include "llvm/CodeGen/MachineBasicBlock.h"
37#include "llvm/CodeGen/MachineFrameInfo.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000040#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000041#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000043#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000044#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000045#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000046#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000047#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000048#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000049#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000050#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000051#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000052using namespace llvm;
53
Dale Johannesen51e28e62010-06-03 21:09:53 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Bob Wilson703af3a2010-08-13 22:43:33 +000056// This option should go away when tail calls fully work.
57static cl::opt<bool>
58EnableARMTailCalls("arm-tail-calls", cl::Hidden,
59 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
60 cl::init(false));
61
Jim Grosbache7b52522010-04-14 22:28:31 +000062static cl::opt<bool>
63EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000064 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000065 cl::init(false));
66
Evan Cheng46df4eb2010-06-16 07:35:02 +000067static cl::opt<bool>
68ARMInterworking("arm-interworking", cl::Hidden,
69 cl::desc("Enable / disable ARM interworking (for debugging only)"),
70 cl::init(true));
71
Evan Cheng76f920d2010-10-22 18:23:05 +000072static cl::opt<bool>
73ARMFastCC("arm-fastcc", cl::Hidden,
74 cl::desc("Use AAPCS / AAPCS-VFP calling conventions for fastcc"));
75
Owen Andersone50ed302009-08-10 22:56:29 +000076void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
77 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000078 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000079 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000080 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
81 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000082
Owen Anderson70671842009-08-10 20:18:46 +000083 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000084 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000085 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000086 }
87
Owen Andersone50ed302009-08-10 22:56:29 +000088 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000089 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000090 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000091 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000092 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000093 if (ElemTy != MVT::i32) {
94 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
95 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
96 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
97 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
98 }
Owen Anderson70671842009-08-10 20:18:46 +000099 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
100 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +0000101 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +0000102 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +0000103 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
104 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000105 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000106 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
107 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
108 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000109 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
110 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000111 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000112 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000113
114 // Promote all bit-wise operations.
115 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000116 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000117 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
118 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000119 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000120 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000121 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000122 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000123 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000124 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000125 }
Bob Wilson16330762009-09-16 00:17:28 +0000126
127 // Neon does not support vector divide/remainder operations.
128 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
129 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
130 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
131 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
132 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
133 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000134}
135
Owen Andersone50ed302009-08-10 22:56:29 +0000136void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000137 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000139}
140
Owen Andersone50ed302009-08-10 22:56:29 +0000141void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000142 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000144}
145
Chris Lattnerf0144122009-07-28 03:13:23 +0000146static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
147 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000148 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000149
Chris Lattner80ec2792009-08-02 00:34:36 +0000150 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000151}
152
Evan Chenga8e29892007-01-19 07:51:42 +0000153ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000154 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000155 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000156 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000157 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000158
Evan Chengb1df8f22007-04-27 08:15:43 +0000159 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000160 // Uses VFP for Thumb libfuncs if available.
161 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
162 // Single-precision floating-point arithmetic.
163 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
164 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
165 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
166 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000167
Evan Chengb1df8f22007-04-27 08:15:43 +0000168 // Double-precision floating-point arithmetic.
169 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
170 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
171 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
172 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000173
Evan Chengb1df8f22007-04-27 08:15:43 +0000174 // Single-precision comparisons.
175 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
176 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
177 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
178 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
179 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
180 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
181 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
182 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000183
Evan Chengb1df8f22007-04-27 08:15:43 +0000184 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
185 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
186 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
187 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
188 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
191 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000192
Evan Chengb1df8f22007-04-27 08:15:43 +0000193 // Double-precision comparisons.
194 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
195 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
196 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
197 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
198 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
199 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
200 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
201 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000202
Evan Chengb1df8f22007-04-27 08:15:43 +0000203 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
204 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
205 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
206 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
207 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
208 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
209 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
210 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000211
Evan Chengb1df8f22007-04-27 08:15:43 +0000212 // Floating-point to integer conversions.
213 // i64 conversions are done via library routines even when generating VFP
214 // instructions, so use the same ones.
215 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
216 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
217 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
218 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000219
Evan Chengb1df8f22007-04-27 08:15:43 +0000220 // Conversions between floating types.
221 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
222 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
223
224 // Integer to floating-point conversions.
225 // i64 conversions are done via library routines even when generating VFP
226 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000227 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
228 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000229 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
230 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
231 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
232 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
233 }
Evan Chenga8e29892007-01-19 07:51:42 +0000234 }
235
Bob Wilson2f954612009-05-22 17:38:41 +0000236 // These libcalls are not available in 32-bit.
237 setLibcallName(RTLIB::SHL_I128, 0);
238 setLibcallName(RTLIB::SRL_I128, 0);
239 setLibcallName(RTLIB::SRA_I128, 0);
240
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000241 if (Subtarget->isAAPCS_ABI()) {
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000242 // Double-precision floating-point arithmetic helper functions
243 // RTABI chapter 4.1.2, Table 2
244 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
245 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
246 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
247 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
248 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
249 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
250 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
251 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
252
253 // Double-precision floating-point comparison helper functions
254 // RTABI chapter 4.1.2, Table 3
255 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
256 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
257 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
258 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
259 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
260 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
261 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
262 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
263 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
264 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
265 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
266 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
267 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
268 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
269 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
270 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
271 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
272 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
273 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
274 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
275 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
276 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
277 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
278 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
279
280 // Single-precision floating-point arithmetic helper functions
281 // RTABI chapter 4.1.2, Table 4
282 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
283 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
284 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
285 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
286 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
287 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
288 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
289 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
290
291 // Single-precision floating-point comparison helper functions
292 // RTABI chapter 4.1.2, Table 5
293 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
294 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
295 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
296 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
297 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
298 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
299 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
300 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
301 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
302 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
303 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
304 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
305 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
306 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
307 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
308 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
309 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
310 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
311 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
312 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
313 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
314 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
315 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
316 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
317
318 // Floating-point to integer conversions.
319 // RTABI chapter 4.1.2, Table 6
320 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
321 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
322 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
323 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
324 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
325 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
326 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
327 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
328 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
329 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
330 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
331 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
332 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
333 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
334 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
335 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
336
337 // Conversions between floating types.
338 // RTABI chapter 4.1.2, Table 7
339 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
340 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
341 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
342 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
343
344 // Integer to floating-point conversions.
345 // RTABI chapter 4.1.2, Table 8
346 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
347 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
348 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
349 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
350 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
351 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
352 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
353 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
354 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
355 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
356 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
357 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
358 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
359 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
360 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
361 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
362
363 // Long long helper functions
364 // RTABI chapter 4.2, Table 9
365 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
366 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
367 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
368 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
369 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
370 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
371 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
372 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
373 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
374 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
375 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
376 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
377
378 // Integer division functions
379 // RTABI chapter 4.3.1
380 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
381 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
382 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
383 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
384 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
385 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
386 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
387 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
388 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
389 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
390 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
391 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000392 }
393
David Goodwinf1daf7d2009-07-08 23:10:31 +0000394 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000396 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000398 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000400 if (!Subtarget->isFPOnlySP())
401 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000402
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000404 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000405
406 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 addDRTypeForNEON(MVT::v2f32);
408 addDRTypeForNEON(MVT::v8i8);
409 addDRTypeForNEON(MVT::v4i16);
410 addDRTypeForNEON(MVT::v2i32);
411 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000412
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 addQRTypeForNEON(MVT::v4f32);
414 addQRTypeForNEON(MVT::v2f64);
415 addQRTypeForNEON(MVT::v16i8);
416 addQRTypeForNEON(MVT::v8i16);
417 addQRTypeForNEON(MVT::v4i32);
418 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000419
Bob Wilson74dc72e2009-09-15 23:55:57 +0000420 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
421 // neither Neon nor VFP support any arithmetic operations on it.
422 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
423 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
424 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
425 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
426 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
427 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
428 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
429 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
430 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
431 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
432 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
433 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
434 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
435 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
436 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
437 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
438 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
439 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
440 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
441 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
442 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
443 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
444 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
445 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
446
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000447 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
448
Bob Wilson642b3292009-09-16 00:32:15 +0000449 // Neon does not support some operations on v1i64 and v2i64 types.
450 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000451 // Custom handling for some quad-vector types to detect VMULL.
452 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
453 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
454 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000455 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
456 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
457
Bob Wilson5bafff32009-06-22 23:27:02 +0000458 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
459 setTargetDAGCombine(ISD::SHL);
460 setTargetDAGCombine(ISD::SRL);
461 setTargetDAGCombine(ISD::SRA);
462 setTargetDAGCombine(ISD::SIGN_EXTEND);
463 setTargetDAGCombine(ISD::ZERO_EXTEND);
464 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000465 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000466 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilson5bafff32009-06-22 23:27:02 +0000467 }
468
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000469 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000470
471 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000473
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000474 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000476
Evan Chenga8e29892007-01-19 07:51:42 +0000477 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000478 if (!Subtarget->isThumb1Only()) {
479 for (unsigned im = (unsigned)ISD::PRE_INC;
480 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 setIndexedLoadAction(im, MVT::i1, Legal);
482 setIndexedLoadAction(im, MVT::i8, Legal);
483 setIndexedLoadAction(im, MVT::i16, Legal);
484 setIndexedLoadAction(im, MVT::i32, Legal);
485 setIndexedStoreAction(im, MVT::i1, Legal);
486 setIndexedStoreAction(im, MVT::i8, Legal);
487 setIndexedStoreAction(im, MVT::i16, Legal);
488 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000489 }
Evan Chenga8e29892007-01-19 07:51:42 +0000490 }
491
492 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000493 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 setOperationAction(ISD::MUL, MVT::i64, Expand);
495 setOperationAction(ISD::MULHU, MVT::i32, Expand);
496 setOperationAction(ISD::MULHS, MVT::i32, Expand);
497 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
498 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000499 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 setOperationAction(ISD::MUL, MVT::i64, Expand);
501 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000502 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000503 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000504 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000505 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000506 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000507 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 setOperationAction(ISD::SRL, MVT::i64, Custom);
509 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000510
511 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000513 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000514 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000515 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000516 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000517
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000518 // Only ARMv6 has BSWAP.
519 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000521
Evan Chenga8e29892007-01-19 07:51:42 +0000522 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000523 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000524 // v7M has a hardware divider
525 setOperationAction(ISD::SDIV, MVT::i32, Expand);
526 setOperationAction(ISD::UDIV, MVT::i32, Expand);
527 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000528 setOperationAction(ISD::SREM, MVT::i32, Expand);
529 setOperationAction(ISD::UREM, MVT::i32, Expand);
530 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
531 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000532
Owen Anderson825b72b2009-08-11 20:47:22 +0000533 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
534 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
535 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
536 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000537 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000538
Evan Chengfb3611d2010-05-11 07:26:32 +0000539 setOperationAction(ISD::TRAP, MVT::Other, Legal);
540
Evan Chenga8e29892007-01-19 07:51:42 +0000541 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000542 setOperationAction(ISD::VASTART, MVT::Other, Custom);
543 setOperationAction(ISD::VAARG, MVT::Other, Expand);
544 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
545 setOperationAction(ISD::VAEND, MVT::Other, Expand);
546 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
547 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000548 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
549 // FIXME: Shouldn't need this, since no register is used, but the legalizer
550 // doesn't yet know how to not do that for SjLj.
551 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000552 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000553 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
554 // the default expansion.
555 if (Subtarget->hasDataBarrier() ||
556 (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000557 // membarrier needs custom lowering; the rest are legal and handled
558 // normally.
559 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
560 } else {
561 // Set them all for expansion, which will force libcalls.
562 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
563 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
564 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
565 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000566 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
567 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
568 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000569 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
570 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
571 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
572 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
573 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
574 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
575 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
576 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
577 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
578 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
579 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
580 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
581 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
582 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
583 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
584 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
585 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
586 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000587 // Since the libcalls include locking, fold in the fences
588 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000589 }
590 // 64-bit versions are always libcalls (for now)
591 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000592 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000593 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
594 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
595 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
596 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
597 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
598 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000599
Eli Friedmana2c6f452010-06-26 04:36:50 +0000600 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
601 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
603 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000604 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000606
Nate Begemand1fb5832010-08-03 21:31:55 +0000607 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000608 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
609 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000610 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000611 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
612 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000613
614 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000616 if (Subtarget->isTargetDarwin()) {
617 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
618 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000619 setOperationAction(ISD::EH_SJLJ_DISPATCHSETUP, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000620 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000621
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 setOperationAction(ISD::SETCC, MVT::i32, Expand);
623 setOperationAction(ISD::SETCC, MVT::f32, Expand);
624 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000625 setOperationAction(ISD::SELECT, MVT::i32, Custom);
626 setOperationAction(ISD::SELECT, MVT::f32, Custom);
627 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000628 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
629 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
630 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000631
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
633 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
634 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
635 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
636 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000637
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000638 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::FSIN, MVT::f64, Expand);
640 setOperationAction(ISD::FSIN, MVT::f32, Expand);
641 setOperationAction(ISD::FCOS, MVT::f32, Expand);
642 setOperationAction(ISD::FCOS, MVT::f64, Expand);
643 setOperationAction(ISD::FREM, MVT::f64, Expand);
644 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000645 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000646 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
647 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000648 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000649 setOperationAction(ISD::FPOW, MVT::f64, Expand);
650 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000651
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000652 // Various VFP goodness
653 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000654 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
655 if (Subtarget->hasVFP2()) {
656 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
657 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
658 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
659 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
660 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000661 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000662 if (!Subtarget->hasFP16()) {
663 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
664 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000665 }
Evan Cheng110cf482008-04-01 01:50:16 +0000666 }
Evan Chenga8e29892007-01-19 07:51:42 +0000667
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000668 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000669 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000670 setTargetDAGCombine(ISD::ADD);
671 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000672 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000673
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000674 if (Subtarget->hasV6T2Ops())
675 setTargetDAGCombine(ISD::OR);
676
Evan Chenga8e29892007-01-19 07:51:42 +0000677 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000678
Evan Chengf7d87ee2010-05-21 00:43:17 +0000679 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
680 setSchedulingPreference(Sched::RegPressure);
681 else
682 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000683
684 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000685
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000686 // On ARM arguments smaller than 4 bytes are extended, so all arguments
687 // are at least 4 bytes aligned.
688 setMinStackArgumentAlignment(4);
689
Evan Chengfff606d2010-09-24 19:07:23 +0000690 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000691}
692
Evan Cheng4f6b4672010-07-21 06:09:07 +0000693std::pair<const TargetRegisterClass*, uint8_t>
694ARMTargetLowering::findRepresentativeClass(EVT VT) const{
695 const TargetRegisterClass *RRC = 0;
696 uint8_t Cost = 1;
697 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000698 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000699 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000700 // Use DPR as representative register class for all floating point
701 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
702 // the cost is 1 for both f32 and f64.
703 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000704 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000705 RRC = ARM::DPRRegisterClass;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000706 break;
707 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
708 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000709 RRC = ARM::DPRRegisterClass;
710 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000711 break;
712 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000713 RRC = ARM::DPRRegisterClass;
714 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000715 break;
716 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000717 RRC = ARM::DPRRegisterClass;
718 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000719 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000720 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000721 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000722}
723
Evan Chenga8e29892007-01-19 07:51:42 +0000724const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
725 switch (Opcode) {
726 default: return 0;
727 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000728 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
729 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000730 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000731 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
732 case ARMISD::tCALL: return "ARMISD::tCALL";
733 case ARMISD::BRCOND: return "ARMISD::BRCOND";
734 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000735 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000736 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
737 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
738 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000739 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000740 case ARMISD::CMPFP: return "ARMISD::CMPFP";
741 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000742 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000743 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
744 case ARMISD::CMOV: return "ARMISD::CMOV";
745 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000746
Jim Grosbach3482c802010-01-18 19:58:49 +0000747 case ARMISD::RBIT: return "ARMISD::RBIT";
748
Bob Wilson76a312b2010-03-19 22:51:32 +0000749 case ARMISD::FTOSI: return "ARMISD::FTOSI";
750 case ARMISD::FTOUI: return "ARMISD::FTOUI";
751 case ARMISD::SITOF: return "ARMISD::SITOF";
752 case ARMISD::UITOF: return "ARMISD::UITOF";
753
Evan Chenga8e29892007-01-19 07:51:42 +0000754 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
755 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
756 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000757
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000758 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
759 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000760
Evan Chengc5942082009-10-28 06:55:03 +0000761 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
762 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
Jim Grosbache4ad3872010-10-19 23:27:08 +0000763 case ARMISD::EH_SJLJ_DISPATCHSETUP:return "ARMISD::EH_SJLJ_DISPATCHSETUP";
Evan Chengc5942082009-10-28 06:55:03 +0000764
Dale Johannesen51e28e62010-06-03 21:09:53 +0000765 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000766
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000767 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000768
Evan Cheng86198642009-08-07 00:34:42 +0000769 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
770
Jim Grosbach3728e962009-12-10 00:11:09 +0000771 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
772 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
773
Bob Wilson5bafff32009-06-22 23:27:02 +0000774 case ARMISD::VCEQ: return "ARMISD::VCEQ";
775 case ARMISD::VCGE: return "ARMISD::VCGE";
776 case ARMISD::VCGEU: return "ARMISD::VCGEU";
777 case ARMISD::VCGT: return "ARMISD::VCGT";
778 case ARMISD::VCGTU: return "ARMISD::VCGTU";
779 case ARMISD::VTST: return "ARMISD::VTST";
780
781 case ARMISD::VSHL: return "ARMISD::VSHL";
782 case ARMISD::VSHRs: return "ARMISD::VSHRs";
783 case ARMISD::VSHRu: return "ARMISD::VSHRu";
784 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
785 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
786 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
787 case ARMISD::VSHRN: return "ARMISD::VSHRN";
788 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
789 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
790 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
791 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
792 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
793 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
794 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
795 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
796 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
797 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
798 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
799 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
800 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
801 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000802 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000803 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000804 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000805 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000806 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000807 case ARMISD::VREV64: return "ARMISD::VREV64";
808 case ARMISD::VREV32: return "ARMISD::VREV32";
809 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000810 case ARMISD::VZIP: return "ARMISD::VZIP";
811 case ARMISD::VUZP: return "ARMISD::VUZP";
812 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000813 case ARMISD::VMULLs: return "ARMISD::VMULLs";
814 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000815 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000816 case ARMISD::FMAX: return "ARMISD::FMAX";
817 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000818 case ARMISD::BFI: return "ARMISD::BFI";
Evan Chenga8e29892007-01-19 07:51:42 +0000819 }
820}
821
Evan Cheng06b666c2010-05-15 02:18:07 +0000822/// getRegClassFor - Return the register class that should be used for the
823/// specified value type.
824TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
825 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
826 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
827 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000828 if (Subtarget->hasNEON()) {
829 if (VT == MVT::v4i64)
830 return ARM::QQPRRegisterClass;
831 else if (VT == MVT::v8i64)
832 return ARM::QQQQPRRegisterClass;
833 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000834 return TargetLowering::getRegClassFor(VT);
835}
836
Eric Christopherab695882010-07-21 22:26:11 +0000837// Create a fast isel object.
838FastISel *
839ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
840 return ARM::createFastISel(funcInfo);
841}
842
Bill Wendlingb4202b82009-07-01 18:50:55 +0000843/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000844unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000845 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000846}
847
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000848/// getMaximalGlobalOffset - Returns the maximal possible offset which can
849/// be used for loads / stores from the global.
850unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
851 return (Subtarget->isThumb1Only() ? 127 : 4095);
852}
853
Evan Cheng1cc39842010-05-20 23:26:43 +0000854Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000855 unsigned NumVals = N->getNumValues();
856 if (!NumVals)
857 return Sched::RegPressure;
858
859 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000860 EVT VT = N->getValueType(i);
861 if (VT.isFloatingPoint() || VT.isVector())
862 return Sched::Latency;
863 }
Evan Chengc10f5432010-05-28 23:25:23 +0000864
865 if (!N->isMachineOpcode())
866 return Sched::RegPressure;
867
868 // Load are scheduled for latency even if there instruction itinerary
869 // is not available.
870 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
871 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
872 if (TID.mayLoad())
873 return Sched::Latency;
874
Evan Cheng3ef1c872010-09-10 01:29:16 +0000875 if (!Itins->isEmpty() && Itins->getStageLatency(TID.getSchedClass()) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +0000876 return Sched::Latency;
Evan Cheng1cc39842010-05-20 23:26:43 +0000877 return Sched::RegPressure;
878}
879
Evan Cheng31446872010-07-23 22:39:59 +0000880unsigned
881ARMTargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
882 MachineFunction &MF) const {
Evan Cheng31446872010-07-23 22:39:59 +0000883 switch (RC->getID()) {
884 default:
885 return 0;
886 case ARM::tGPRRegClassID:
Evan Chengac096802010-08-10 19:30:19 +0000887 return RegInfo->hasFP(MF) ? 4 : 5;
888 case ARM::GPRRegClassID: {
889 unsigned FP = RegInfo->hasFP(MF) ? 1 : 0;
890 return 10 - FP - (Subtarget->isR9Reserved() ? 1 : 0);
891 }
Evan Cheng31446872010-07-23 22:39:59 +0000892 case ARM::SPRRegClassID: // Currently not used as 'rep' register class.
893 case ARM::DPRRegClassID:
894 return 32 - 10;
895 }
896}
897
Evan Chenga8e29892007-01-19 07:51:42 +0000898//===----------------------------------------------------------------------===//
899// Lowering Code
900//===----------------------------------------------------------------------===//
901
Evan Chenga8e29892007-01-19 07:51:42 +0000902/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
903static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
904 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000905 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000906 case ISD::SETNE: return ARMCC::NE;
907 case ISD::SETEQ: return ARMCC::EQ;
908 case ISD::SETGT: return ARMCC::GT;
909 case ISD::SETGE: return ARMCC::GE;
910 case ISD::SETLT: return ARMCC::LT;
911 case ISD::SETLE: return ARMCC::LE;
912 case ISD::SETUGT: return ARMCC::HI;
913 case ISD::SETUGE: return ARMCC::HS;
914 case ISD::SETULT: return ARMCC::LO;
915 case ISD::SETULE: return ARMCC::LS;
916 }
917}
918
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000919/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
920static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000921 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000922 CondCode2 = ARMCC::AL;
923 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000924 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000925 case ISD::SETEQ:
926 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
927 case ISD::SETGT:
928 case ISD::SETOGT: CondCode = ARMCC::GT; break;
929 case ISD::SETGE:
930 case ISD::SETOGE: CondCode = ARMCC::GE; break;
931 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000932 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000933 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
934 case ISD::SETO: CondCode = ARMCC::VC; break;
935 case ISD::SETUO: CondCode = ARMCC::VS; break;
936 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
937 case ISD::SETUGT: CondCode = ARMCC::HI; break;
938 case ISD::SETUGE: CondCode = ARMCC::PL; break;
939 case ISD::SETLT:
940 case ISD::SETULT: CondCode = ARMCC::LT; break;
941 case ISD::SETLE:
942 case ISD::SETULE: CondCode = ARMCC::LE; break;
943 case ISD::SETNE:
944 case ISD::SETUNE: CondCode = ARMCC::NE; break;
945 }
Evan Chenga8e29892007-01-19 07:51:42 +0000946}
947
Bob Wilson1f595bb2009-04-17 19:07:39 +0000948//===----------------------------------------------------------------------===//
949// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000950//===----------------------------------------------------------------------===//
951
952#include "ARMGenCallingConv.inc"
953
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000954/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
955/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000956CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000957 bool Return,
958 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000959 switch (CC) {
960 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000961 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000962 case CallingConv::Fast:
Evan Cheng76f920d2010-10-22 18:23:05 +0000963 if (ARMFastCC && Subtarget->hasVFP2() && !isVarArg) {
964 if (!Subtarget->isAAPCS_ABI())
965 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
966 // For AAPCS ABI targets, just use VFP variant of the calling convention.
967 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
968 }
969 // Fallthrough
970 case CallingConv::C: {
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000971 // Use target triple & subtarget features to do actual dispatch.
Evan Cheng76f920d2010-10-22 18:23:05 +0000972 if (!Subtarget->isAAPCS_ABI())
973 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
974 else if (Subtarget->hasVFP2() &&
975 FloatABIType == FloatABI::Hard && !isVarArg)
976 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
977 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
978 }
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000979 case CallingConv::ARM_AAPCS_VFP:
Evan Cheng76f920d2010-10-22 18:23:05 +0000980 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000981 case CallingConv::ARM_AAPCS:
Evan Cheng76f920d2010-10-22 18:23:05 +0000982 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000983 case CallingConv::ARM_APCS:
Evan Cheng76f920d2010-10-22 18:23:05 +0000984 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000985 }
986}
987
Dan Gohman98ca4f22009-08-05 01:29:28 +0000988/// LowerCallResult - Lower the result values of a call into the
989/// appropriate copies out of appropriate physical registers.
990SDValue
991ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000992 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000993 const SmallVectorImpl<ISD::InputArg> &Ins,
994 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000995 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000996
Bob Wilson1f595bb2009-04-17 19:07:39 +0000997 // Assign locations to each value returned by this call.
998 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000999 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001000 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001001 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001002 CCAssignFnForNode(CallConv, /* Return*/ true,
1003 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001004
1005 // Copy all of the result registers out of their specified physreg.
1006 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1007 CCValAssign VA = RVLocs[i];
1008
Bob Wilson80915242009-04-25 00:33:20 +00001009 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001010 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001011 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001012 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001013 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001014 Chain = Lo.getValue(1);
1015 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001016 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001017 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001018 InFlag);
1019 Chain = Hi.getValue(1);
1020 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001021 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001022
Owen Anderson825b72b2009-08-11 20:47:22 +00001023 if (VA.getLocVT() == MVT::v2f64) {
1024 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1025 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1026 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001027
1028 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001029 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001030 Chain = Lo.getValue(1);
1031 InFlag = Lo.getValue(2);
1032 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001033 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001034 Chain = Hi.getValue(1);
1035 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001036 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001037 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1038 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001039 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001040 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001041 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1042 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001043 Chain = Val.getValue(1);
1044 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001045 }
Bob Wilson80915242009-04-25 00:33:20 +00001046
1047 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001048 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001049 case CCValAssign::Full: break;
1050 case CCValAssign::BCvt:
1051 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
1052 break;
1053 }
1054
Dan Gohman98ca4f22009-08-05 01:29:28 +00001055 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001056 }
1057
Dan Gohman98ca4f22009-08-05 01:29:28 +00001058 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001059}
1060
1061/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1062/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +00001063/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +00001064/// a byval function parameter.
1065/// Sometimes what we are copying is the end of a larger object, the part that
1066/// does not fit in registers.
1067static SDValue
1068CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
1069 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1070 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001071 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001072 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001073 /*isVolatile=*/false, /*AlwaysInline=*/false,
Chris Lattnere72f2022010-09-21 05:40:29 +00001074 MachinePointerInfo(0), MachinePointerInfo(0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001075}
1076
Bob Wilsondee46d72009-04-17 20:35:10 +00001077/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001078SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001079ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1080 SDValue StackPtr, SDValue Arg,
1081 DebugLoc dl, SelectionDAG &DAG,
1082 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001083 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001084 unsigned LocMemOffset = VA.getLocMemOffset();
1085 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1086 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001087 if (Flags.isByVal())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001088 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001089
Bob Wilson1f595bb2009-04-17 19:07:39 +00001090 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001091 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +00001092 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001093}
1094
Dan Gohman98ca4f22009-08-05 01:29:28 +00001095void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001096 SDValue Chain, SDValue &Arg,
1097 RegsToPassVector &RegsToPass,
1098 CCValAssign &VA, CCValAssign &NextVA,
1099 SDValue &StackPtr,
1100 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001101 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001102
Jim Grosbache5165492009-11-09 00:11:35 +00001103 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001104 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001105 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1106
1107 if (NextVA.isRegLoc())
1108 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1109 else {
1110 assert(NextVA.isMemLoc());
1111 if (StackPtr.getNode() == 0)
1112 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1113
Dan Gohman98ca4f22009-08-05 01:29:28 +00001114 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1115 dl, DAG, NextVA,
1116 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001117 }
1118}
1119
Dan Gohman98ca4f22009-08-05 01:29:28 +00001120/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001121/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1122/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001123SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001124ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001125 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001126 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001127 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001128 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001129 const SmallVectorImpl<ISD::InputArg> &Ins,
1130 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001131 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001132 MachineFunction &MF = DAG.getMachineFunction();
1133 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1134 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +00001135 // Temporarily disable tail calls so things don't break.
1136 if (!EnableARMTailCalls)
1137 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001138 if (isTailCall) {
1139 // Check if it's really possible to do a tail call.
1140 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1141 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001142 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001143 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1144 // detected sibcalls.
1145 if (isTailCall) {
1146 ++NumTailCalls;
1147 IsSibCall = true;
1148 }
1149 }
Evan Chenga8e29892007-01-19 07:51:42 +00001150
Bob Wilson1f595bb2009-04-17 19:07:39 +00001151 // Analyze operands of the call, assigning locations to each operand.
1152 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001153 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1154 *DAG.getContext());
1155 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001156 CCAssignFnForNode(CallConv, /* Return*/ false,
1157 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001158
Bob Wilson1f595bb2009-04-17 19:07:39 +00001159 // Get a count of how many bytes are to be pushed on the stack.
1160 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001161
Dale Johannesen51e28e62010-06-03 21:09:53 +00001162 // For tail calls, memory operands are available in our caller's stack.
1163 if (IsSibCall)
1164 NumBytes = 0;
1165
Evan Chenga8e29892007-01-19 07:51:42 +00001166 // Adjust the stack pointer for the new arguments...
1167 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001168 if (!IsSibCall)
1169 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001170
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001171 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001172
Bob Wilson5bafff32009-06-22 23:27:02 +00001173 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001174 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001175
Bob Wilson1f595bb2009-04-17 19:07:39 +00001176 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001177 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001178 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1179 i != e;
1180 ++i, ++realArgIdx) {
1181 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001182 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001183 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001184
Bob Wilson1f595bb2009-04-17 19:07:39 +00001185 // Promote the value if needed.
1186 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001187 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001188 case CCValAssign::Full: break;
1189 case CCValAssign::SExt:
1190 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1191 break;
1192 case CCValAssign::ZExt:
1193 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1194 break;
1195 case CCValAssign::AExt:
1196 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1197 break;
1198 case CCValAssign::BCvt:
1199 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1200 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001201 }
1202
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001203 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001204 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001205 if (VA.getLocVT() == MVT::v2f64) {
1206 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1207 DAG.getConstant(0, MVT::i32));
1208 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1209 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001210
Dan Gohman98ca4f22009-08-05 01:29:28 +00001211 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001212 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1213
1214 VA = ArgLocs[++i]; // skip ahead to next loc
1215 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001216 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001217 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1218 } else {
1219 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001220
Dan Gohman98ca4f22009-08-05 01:29:28 +00001221 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1222 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001223 }
1224 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001225 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001226 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001227 }
1228 } else if (VA.isRegLoc()) {
1229 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001230 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001231 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001232
Dan Gohman98ca4f22009-08-05 01:29:28 +00001233 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1234 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001235 }
Evan Chenga8e29892007-01-19 07:51:42 +00001236 }
1237
1238 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001239 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001240 &MemOpChains[0], MemOpChains.size());
1241
1242 // Build a sequence of copy-to-reg nodes chained together with token chain
1243 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001244 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001245 // Tail call byval lowering might overwrite argument registers so in case of
1246 // tail call optimization the copies to registers are lowered later.
1247 if (!isTailCall)
1248 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1249 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1250 RegsToPass[i].second, InFlag);
1251 InFlag = Chain.getValue(1);
1252 }
Evan Chenga8e29892007-01-19 07:51:42 +00001253
Dale Johannesen51e28e62010-06-03 21:09:53 +00001254 // For tail calls lower the arguments to the 'real' stack slot.
1255 if (isTailCall) {
1256 // Force all the incoming stack arguments to be loaded from the stack
1257 // before any new outgoing arguments are stored to the stack, because the
1258 // outgoing stack slots may alias the incoming argument stack slots, and
1259 // the alias isn't otherwise explicit. This is slightly more conservative
1260 // than necessary, because it means that each store effectively depends
1261 // on every argument instead of just those arguments it would clobber.
1262
1263 // Do not flag preceeding copytoreg stuff together with the following stuff.
1264 InFlag = SDValue();
1265 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1266 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1267 RegsToPass[i].second, InFlag);
1268 InFlag = Chain.getValue(1);
1269 }
1270 InFlag =SDValue();
1271 }
1272
Bill Wendling056292f2008-09-16 21:48:12 +00001273 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1274 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1275 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001276 bool isDirect = false;
1277 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001278 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001279 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001280
1281 if (EnableARMLongCalls) {
1282 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1283 && "long-calls with non-static relocation model!");
1284 // Handle a global address or an external symbol. If it's not one of
1285 // those, the target's already in a register, so we don't need to do
1286 // anything extra.
1287 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001288 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001289 // Create a constant pool entry for the callee address
1290 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1291 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1292 ARMPCLabelIndex,
1293 ARMCP::CPValue, 0);
1294 // Get the address of the callee into a register
1295 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1296 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1297 Callee = DAG.getLoad(getPointerTy(), dl,
1298 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001299 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001300 false, false, 0);
1301 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1302 const char *Sym = S->getSymbol();
1303
1304 // Create a constant pool entry for the callee address
1305 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1306 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1307 Sym, ARMPCLabelIndex, 0);
1308 // Get the address of the callee into a register
1309 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1310 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1311 Callee = DAG.getLoad(getPointerTy(), dl,
1312 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001313 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001314 false, false, 0);
1315 }
1316 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001317 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001318 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001319 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001320 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001321 getTargetMachine().getRelocationModel() != Reloc::Static;
1322 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001323 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001324 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001325 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001326 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001327 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001328 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001329 ARMPCLabelIndex,
1330 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001331 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001332 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001333 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001334 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001335 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001336 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001337 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001338 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001339 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001340 } else {
1341 // On ELF targets for PIC code, direct calls should go through the PLT
1342 unsigned OpFlags = 0;
1343 if (Subtarget->isTargetELF() &&
1344 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1345 OpFlags = ARMII::MO_PLT;
1346 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1347 }
Bill Wendling056292f2008-09-16 21:48:12 +00001348 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001349 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001350 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001351 getTargetMachine().getRelocationModel() != Reloc::Static;
1352 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001353 // tBX takes a register source operand.
1354 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001355 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001356 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001357 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001358 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001359 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001360 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001361 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001362 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001363 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001364 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001365 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001366 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001367 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001368 } else {
1369 unsigned OpFlags = 0;
1370 // On ELF targets for PIC code, direct calls should go through the PLT
1371 if (Subtarget->isTargetELF() &&
1372 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1373 OpFlags = ARMII::MO_PLT;
1374 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1375 }
Evan Chenga8e29892007-01-19 07:51:42 +00001376 }
1377
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001378 // FIXME: handle tail calls differently.
1379 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001380 if (Subtarget->isThumb()) {
1381 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001382 CallOpc = ARMISD::CALL_NOLINK;
1383 else
1384 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1385 } else {
1386 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001387 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1388 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001389 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001390
Dan Gohman475871a2008-07-27 21:46:04 +00001391 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001392 Ops.push_back(Chain);
1393 Ops.push_back(Callee);
1394
1395 // Add argument registers to the end of the list so that they are known live
1396 // into the call.
1397 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1398 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1399 RegsToPass[i].second.getValueType()));
1400
Gabor Greifba36cb52008-08-28 21:40:38 +00001401 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001402 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001403
1404 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001405 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001406 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001407
Duncan Sands4bdcb612008-07-02 17:40:58 +00001408 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001409 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001410 InFlag = Chain.getValue(1);
1411
Chris Lattnere563bbc2008-10-11 22:08:30 +00001412 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1413 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001414 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001415 InFlag = Chain.getValue(1);
1416
Bob Wilson1f595bb2009-04-17 19:07:39 +00001417 // Handle result values, copying them out of physregs into vregs that we
1418 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001419 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1420 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001421}
1422
Dale Johannesen51e28e62010-06-03 21:09:53 +00001423/// MatchingStackOffset - Return true if the given stack call argument is
1424/// already available in the same position (relatively) of the caller's
1425/// incoming argument stack.
1426static
1427bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1428 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1429 const ARMInstrInfo *TII) {
1430 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1431 int FI = INT_MAX;
1432 if (Arg.getOpcode() == ISD::CopyFromReg) {
1433 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1434 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1435 return false;
1436 MachineInstr *Def = MRI->getVRegDef(VR);
1437 if (!Def)
1438 return false;
1439 if (!Flags.isByVal()) {
1440 if (!TII->isLoadFromStackSlot(Def, FI))
1441 return false;
1442 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001443 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001444 }
1445 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1446 if (Flags.isByVal())
1447 // ByVal argument is passed in as a pointer but it's now being
1448 // dereferenced. e.g.
1449 // define @foo(%struct.X* %A) {
1450 // tail call @bar(%struct.X* byval %A)
1451 // }
1452 return false;
1453 SDValue Ptr = Ld->getBasePtr();
1454 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1455 if (!FINode)
1456 return false;
1457 FI = FINode->getIndex();
1458 } else
1459 return false;
1460
1461 assert(FI != INT_MAX);
1462 if (!MFI->isFixedObjectIndex(FI))
1463 return false;
1464 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1465}
1466
1467/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1468/// for tail call optimization. Targets which want to do tail call
1469/// optimization should implement this function.
1470bool
1471ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1472 CallingConv::ID CalleeCC,
1473 bool isVarArg,
1474 bool isCalleeStructRet,
1475 bool isCallerStructRet,
1476 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001477 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001478 const SmallVectorImpl<ISD::InputArg> &Ins,
1479 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001480 const Function *CallerF = DAG.getMachineFunction().getFunction();
1481 CallingConv::ID CallerCC = CallerF->getCallingConv();
1482 bool CCMatch = CallerCC == CalleeCC;
1483
1484 // Look for obvious safe cases to perform tail call optimization that do not
1485 // require ABI changes. This is what gcc calls sibcall.
1486
Jim Grosbach7616b642010-06-16 23:45:49 +00001487 // Do not sibcall optimize vararg calls unless the call site is not passing
1488 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001489 if (isVarArg && !Outs.empty())
1490 return false;
1491
1492 // Also avoid sibcall optimization if either caller or callee uses struct
1493 // return semantics.
1494 if (isCalleeStructRet || isCallerStructRet)
1495 return false;
1496
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001497 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001498 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001499 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1500 // LR. This means if we need to reload LR, it takes an extra instructions,
1501 // which outweighs the value of the tail call; but here we don't know yet
1502 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001503 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001504 // emitEpilogue if LR is used.
Evan Cheng0110ac62010-06-19 01:01:32 +00001505 if (Subtarget->isThumb1Only())
1506 return false;
1507
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001508 // For the moment, we can only do this to functions defined in this
1509 // compilation, or to indirect calls. A Thumb B to an ARM function,
1510 // or vice versa, is not easily fixed up in the linker unlike BL.
1511 // (We could do this by loading the address of the callee into a register;
1512 // that is an extra instruction over the direct call and burns a register
1513 // as well, so is not likely to be a win.)
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001514
1515 // It might be safe to remove this restriction on non-Darwin.
1516
1517 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1518 // but we need to make sure there are enough registers; the only valid
1519 // registers are the 4 used for parameters. We don't currently do this
1520 // case.
Evan Cheng0110ac62010-06-19 01:01:32 +00001521 if (isa<ExternalSymbolSDNode>(Callee))
1522 return false;
1523
1524 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001525 const GlobalValue *GV = G->getGlobal();
1526 if (GV->isDeclaration() || GV->isWeakForLinker())
Evan Cheng0110ac62010-06-19 01:01:32 +00001527 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001528 }
1529
Dale Johannesen51e28e62010-06-03 21:09:53 +00001530 // If the calling conventions do not match, then we'd better make sure the
1531 // results are returned in the same way as what the caller expects.
1532 if (!CCMatch) {
1533 SmallVector<CCValAssign, 16> RVLocs1;
1534 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1535 RVLocs1, *DAG.getContext());
1536 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1537
1538 SmallVector<CCValAssign, 16> RVLocs2;
1539 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1540 RVLocs2, *DAG.getContext());
1541 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1542
1543 if (RVLocs1.size() != RVLocs2.size())
1544 return false;
1545 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1546 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1547 return false;
1548 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1549 return false;
1550 if (RVLocs1[i].isRegLoc()) {
1551 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1552 return false;
1553 } else {
1554 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1555 return false;
1556 }
1557 }
1558 }
1559
1560 // If the callee takes no arguments then go on to check the results of the
1561 // call.
1562 if (!Outs.empty()) {
1563 // Check if stack adjustment is needed. For now, do not do this if any
1564 // argument is passed on the stack.
1565 SmallVector<CCValAssign, 16> ArgLocs;
1566 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1567 ArgLocs, *DAG.getContext());
1568 CCInfo.AnalyzeCallOperands(Outs,
1569 CCAssignFnForNode(CalleeCC, false, isVarArg));
1570 if (CCInfo.getNextStackOffset()) {
1571 MachineFunction &MF = DAG.getMachineFunction();
1572
1573 // Check if the arguments are already laid out in the right way as
1574 // the caller's fixed stack objects.
1575 MachineFrameInfo *MFI = MF.getFrameInfo();
1576 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1577 const ARMInstrInfo *TII =
1578 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001579 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1580 i != e;
1581 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001582 CCValAssign &VA = ArgLocs[i];
1583 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001584 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001585 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001586 if (VA.getLocInfo() == CCValAssign::Indirect)
1587 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001588 if (VA.needsCustom()) {
1589 // f64 and vector types are split into multiple registers or
1590 // register/stack-slot combinations. The types will not match
1591 // the registers; give up on memory f64 refs until we figure
1592 // out what to do about this.
1593 if (!VA.isRegLoc())
1594 return false;
1595 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001596 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001597 if (RegVT == MVT::v2f64) {
1598 if (!ArgLocs[++i].isRegLoc())
1599 return false;
1600 if (!ArgLocs[++i].isRegLoc())
1601 return false;
1602 }
1603 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001604 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1605 MFI, MRI, TII))
1606 return false;
1607 }
1608 }
1609 }
1610 }
1611
1612 return true;
1613}
1614
Dan Gohman98ca4f22009-08-05 01:29:28 +00001615SDValue
1616ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001617 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001618 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001619 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001620 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001621
Bob Wilsondee46d72009-04-17 20:35:10 +00001622 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001623 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001624
Bob Wilsondee46d72009-04-17 20:35:10 +00001625 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001626 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1627 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001628
Dan Gohman98ca4f22009-08-05 01:29:28 +00001629 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001630 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1631 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001632
1633 // If this is the first return lowered for this function, add
1634 // the regs to the liveout set for the function.
1635 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1636 for (unsigned i = 0; i != RVLocs.size(); ++i)
1637 if (RVLocs[i].isRegLoc())
1638 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001639 }
1640
Bob Wilson1f595bb2009-04-17 19:07:39 +00001641 SDValue Flag;
1642
1643 // Copy the result values into the output registers.
1644 for (unsigned i = 0, realRVLocIdx = 0;
1645 i != RVLocs.size();
1646 ++i, ++realRVLocIdx) {
1647 CCValAssign &VA = RVLocs[i];
1648 assert(VA.isRegLoc() && "Can only return in registers!");
1649
Dan Gohmanc9403652010-07-07 15:54:55 +00001650 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001651
1652 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001653 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001654 case CCValAssign::Full: break;
1655 case CCValAssign::BCvt:
1656 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1657 break;
1658 }
1659
Bob Wilson1f595bb2009-04-17 19:07:39 +00001660 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001661 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001662 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001663 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1664 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001665 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001666 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001667
1668 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1669 Flag = Chain.getValue(1);
1670 VA = RVLocs[++i]; // skip ahead to next loc
1671 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1672 HalfGPRs.getValue(1), Flag);
1673 Flag = Chain.getValue(1);
1674 VA = RVLocs[++i]; // skip ahead to next loc
1675
1676 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001677 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1678 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001679 }
1680 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1681 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001682 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001683 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001684 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001685 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001686 VA = RVLocs[++i]; // skip ahead to next loc
1687 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1688 Flag);
1689 } else
1690 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1691
Bob Wilsondee46d72009-04-17 20:35:10 +00001692 // Guarantee that all emitted copies are
1693 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001694 Flag = Chain.getValue(1);
1695 }
1696
1697 SDValue result;
1698 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001699 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001700 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001701 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001702
1703 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001704}
1705
Bob Wilsonb62d2572009-11-03 00:02:05 +00001706// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1707// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1708// one of the above mentioned nodes. It has to be wrapped because otherwise
1709// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1710// be used to form addressing mode. These wrapped nodes will be selected
1711// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001712static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001713 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001714 // FIXME there is no actual debug info here
1715 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001716 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001717 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001718 if (CP->isMachineConstantPoolEntry())
1719 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1720 CP->getAlignment());
1721 else
1722 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1723 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001724 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001725}
1726
Jim Grosbache1102ca2010-07-19 17:20:38 +00001727unsigned ARMTargetLowering::getJumpTableEncoding() const {
1728 return MachineJumpTableInfo::EK_Inline;
1729}
1730
Dan Gohmand858e902010-04-17 15:26:15 +00001731SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1732 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001733 MachineFunction &MF = DAG.getMachineFunction();
1734 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1735 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001736 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001737 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001738 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001739 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1740 SDValue CPAddr;
1741 if (RelocM == Reloc::Static) {
1742 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1743 } else {
1744 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001745 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001746 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1747 ARMCP::CPBlockAddress,
1748 PCAdj);
1749 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1750 }
1751 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1752 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001753 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001754 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001755 if (RelocM == Reloc::Static)
1756 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001757 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001758 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001759}
1760
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001761// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001762SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001763ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001764 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001765 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001766 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001767 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001768 MachineFunction &MF = DAG.getMachineFunction();
1769 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1770 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001771 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001772 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001773 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001774 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001775 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001776 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001777 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001778 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001779 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001780
Evan Chenge7e0d622009-11-06 22:24:13 +00001781 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001782 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001783
1784 // call __tls_get_addr.
1785 ArgListTy Args;
1786 ArgListEntry Entry;
1787 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001788 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001789 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001790 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001791 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001792 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1793 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001794 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001795 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001796 return CallResult.first;
1797}
1798
1799// Lower ISD::GlobalTLSAddress using the "initial exec" or
1800// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001801SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001802ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001803 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001804 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001805 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001806 SDValue Offset;
1807 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001808 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001809 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001810 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001811
Chris Lattner4fb63d02009-07-15 04:12:33 +00001812 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001813 MachineFunction &MF = DAG.getMachineFunction();
1814 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1815 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1816 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001817 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1818 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001819 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001820 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001821 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001822 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001823 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001824 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001825 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001826 Chain = Offset.getValue(1);
1827
Evan Chenge7e0d622009-11-06 22:24:13 +00001828 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001829 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001830
Evan Cheng9eda6892009-10-31 03:39:36 +00001831 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001832 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001833 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001834 } else {
1835 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001836 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001837 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001838 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001839 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001840 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001841 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001842 }
1843
1844 // The address of the thread local variable is the add of the thread
1845 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001846 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001847}
1848
Dan Gohman475871a2008-07-27 21:46:04 +00001849SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001850ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001851 // TODO: implement the "local dynamic" model
1852 assert(Subtarget->isTargetELF() &&
1853 "TLS not implemented for non-ELF targets");
1854 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1855 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1856 // otherwise use the "Local Exec" TLS Model
1857 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1858 return LowerToTLSGeneralDynamicModel(GA, DAG);
1859 else
1860 return LowerToTLSExecModels(GA, DAG);
1861}
1862
Dan Gohman475871a2008-07-27 21:46:04 +00001863SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001864 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001865 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001866 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001867 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001868 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1869 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001870 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001871 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001872 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001873 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001874 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001875 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001876 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001877 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001878 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001879 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001880 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001881 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001882 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001883 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001884 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001885 return Result;
1886 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001887 // If we have T2 ops, we can materialize the address directly via movt/movw
1888 // pair. This is always cheaper.
1889 if (Subtarget->useMovt()) {
1890 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001891 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001892 } else {
1893 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1894 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1895 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001896 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001897 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001898 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001899 }
1900}
1901
Dan Gohman475871a2008-07-27 21:46:04 +00001902SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001903 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001904 MachineFunction &MF = DAG.getMachineFunction();
1905 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1906 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001907 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001908 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001909 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001910 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001911 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001912 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001913 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001914 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001915 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001916 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1917 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001918 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001919 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001920 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001921 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001922
Evan Cheng9eda6892009-10-31 03:39:36 +00001923 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001924 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001925 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001926 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001927
1928 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001929 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001930 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001931 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001932
Evan Cheng63476a82009-09-03 07:04:02 +00001933 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001934 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
David Greene1b58cab2010-02-15 16:55:24 +00001935 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001936
1937 return Result;
1938}
1939
Dan Gohman475871a2008-07-27 21:46:04 +00001940SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001941 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001942 assert(Subtarget->isTargetELF() &&
1943 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001944 MachineFunction &MF = DAG.getMachineFunction();
1945 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1946 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001947 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001948 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001949 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001950 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1951 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001952 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001953 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001954 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001955 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001956 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001957 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001958 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001959 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001960}
1961
Jim Grosbach0e0da732009-05-12 23:59:14 +00001962SDValue
Jim Grosbache4ad3872010-10-19 23:27:08 +00001963ARMTargetLowering::LowerEH_SJLJ_DISPATCHSETUP(SDValue Op, SelectionDAG &DAG)
1964 const {
1965 DebugLoc dl = Op.getDebugLoc();
1966 return DAG.getNode(ARMISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
1967 Op.getOperand(0), Op.getOperand(1));
1968}
1969
1970SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001971ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1972 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001973 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001974 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1975 Op.getOperand(1), Val);
1976}
1977
1978SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001979ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1980 DebugLoc dl = Op.getDebugLoc();
1981 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1982 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1983}
1984
1985SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001986ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001987 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001988 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001989 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001990 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001991 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001992 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001993 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001994 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1995 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001996 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001997 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001998 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1999 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002000 EVT PtrVT = getPointerTy();
2001 DebugLoc dl = Op.getDebugLoc();
2002 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2003 SDValue CPAddr;
2004 unsigned PCAdj = (RelocM != Reloc::PIC_)
2005 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002006 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00002007 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
2008 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002009 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002010 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002011 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00002012 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002013 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002014 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002015
2016 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002017 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002018 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2019 }
2020 return Result;
2021 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002022 }
2023}
2024
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002025static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002026 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00002027 DebugLoc dl = Op.getDebugLoc();
2028 SDValue Op5 = Op.getOperand(5);
Jim Grosbach3728e962009-12-10 00:11:09 +00002029 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
Evan Cheng11db0682010-08-11 06:22:01 +00002030 // Some subtargets which have dmb and dsb instructions can handle barriers
2031 // directly. Some ARMv6 cpus can support them with the help of mcr
2032 // instruction. Thumb1 and pre-v6 ARM mode use a libcall instead and should
Jim Grosbachc73993b2010-06-17 01:37:00 +00002033 // never get here.
2034 unsigned Opc = isDeviceBarrier ? ARMISD::SYNCBARRIER : ARMISD::MEMBARRIER;
Evan Cheng11db0682010-08-11 06:22:01 +00002035 if (Subtarget->hasDataBarrier())
Jim Grosbachc73993b2010-06-17 01:37:00 +00002036 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0));
Evan Cheng11db0682010-08-11 06:22:01 +00002037 else {
2038 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb1Only() &&
2039 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Jim Grosbachc73993b2010-06-17 01:37:00 +00002040 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0),
2041 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002042 }
Jim Grosbach3728e962009-12-10 00:11:09 +00002043}
2044
Dan Gohman1e93df62010-04-17 14:41:14 +00002045static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2046 MachineFunction &MF = DAG.getMachineFunction();
2047 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2048
Evan Chenga8e29892007-01-19 07:51:42 +00002049 // vastart just stores the address of the VarArgsFrameIndex slot into the
2050 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002051 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002052 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002053 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002054 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002055 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2056 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002057}
2058
Dan Gohman475871a2008-07-27 21:46:04 +00002059SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002060ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2061 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002062 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002063 MachineFunction &MF = DAG.getMachineFunction();
2064 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2065
2066 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002067 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002068 RC = ARM::tGPRRegisterClass;
2069 else
2070 RC = ARM::GPRRegisterClass;
2071
2072 // Transform the arguments stored in physical registers into virtual ones.
Jim Grosbach4725ca72010-09-08 03:54:02 +00002073 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002074 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002075
2076 SDValue ArgValue2;
2077 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002078 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002079 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002080
2081 // Create load node to retrieve arguments from the stack.
2082 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002083 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002084 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002085 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002086 } else {
2087 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002088 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002089 }
2090
Jim Grosbache5165492009-11-09 00:11:35 +00002091 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002092}
2093
2094SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002095ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002096 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002097 const SmallVectorImpl<ISD::InputArg>
2098 &Ins,
2099 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002100 SmallVectorImpl<SDValue> &InVals)
2101 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002102
Bob Wilson1f595bb2009-04-17 19:07:39 +00002103 MachineFunction &MF = DAG.getMachineFunction();
2104 MachineFrameInfo *MFI = MF.getFrameInfo();
2105
Bob Wilson1f595bb2009-04-17 19:07:39 +00002106 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2107
2108 // Assign locations to all of the incoming arguments.
2109 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002110 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2111 *DAG.getContext());
2112 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002113 CCAssignFnForNode(CallConv, /* Return*/ false,
2114 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002115
2116 SmallVector<SDValue, 16> ArgValues;
2117
2118 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2119 CCValAssign &VA = ArgLocs[i];
2120
Bob Wilsondee46d72009-04-17 20:35:10 +00002121 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002122 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002123 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002124
Bob Wilson5bafff32009-06-22 23:27:02 +00002125 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002126 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002127 // f64 and vector types are split up into multiple registers or
2128 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002129 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002130 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002131 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002132 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002133 SDValue ArgValue2;
2134 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002135 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002136 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2137 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002138 MachinePointerInfo::getFixedStack(FI),
Bob Wilson6a234f02010-04-13 22:03:22 +00002139 false, false, 0);
2140 } else {
2141 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2142 Chain, DAG, dl);
2143 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002144 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2145 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002146 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002147 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002148 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2149 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002150 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002151
Bob Wilson5bafff32009-06-22 23:27:02 +00002152 } else {
2153 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002154
Owen Anderson825b72b2009-08-11 20:47:22 +00002155 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002156 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002157 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002158 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002159 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002160 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002161 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002162 RC = (AFI->isThumb1OnlyFunction() ?
2163 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002164 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002165 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002166
2167 // Transform the arguments in physical registers into virtual ones.
2168 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002169 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002170 }
2171
2172 // If this is an 8 or 16-bit value, it is really passed promoted
2173 // to 32 bits. Insert an assert[sz]ext to capture this, then
2174 // truncate to the right size.
2175 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002176 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002177 case CCValAssign::Full: break;
2178 case CCValAssign::BCvt:
2179 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
2180 break;
2181 case CCValAssign::SExt:
2182 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2183 DAG.getValueType(VA.getValVT()));
2184 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2185 break;
2186 case CCValAssign::ZExt:
2187 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2188 DAG.getValueType(VA.getValVT()));
2189 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2190 break;
2191 }
2192
Dan Gohman98ca4f22009-08-05 01:29:28 +00002193 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002194
2195 } else { // VA.isRegLoc()
2196
2197 // sanity check
2198 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002199 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002200
2201 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002202 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002203
Bob Wilsondee46d72009-04-17 20:35:10 +00002204 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002205 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002206 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002207 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002208 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002209 }
2210 }
2211
2212 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002213 if (isVarArg) {
2214 static const unsigned GPRArgRegs[] = {
2215 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2216 };
2217
Bob Wilsondee46d72009-04-17 20:35:10 +00002218 unsigned NumGPRs = CCInfo.getFirstUnallocated
2219 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002220
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002221 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2222 unsigned VARegSize = (4 - NumGPRs) * 4;
2223 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002224 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002225 if (VARegSaveSize) {
2226 // If this function is vararg, store any remaining integer argument regs
2227 // to their spots on the stack so that they may be loaded by deferencing
2228 // the result of va_next.
2229 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002230 AFI->setVarArgsFrameIndex(
2231 MFI->CreateFixedObject(VARegSaveSize,
2232 ArgOffset + VARegSaveSize - VARegSize,
Jim Grosbachfd529062010-10-15 18:34:47 +00002233 false));
Dan Gohman1e93df62010-04-17 14:41:14 +00002234 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2235 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002236
Dan Gohman475871a2008-07-27 21:46:04 +00002237 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002238 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002239 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002240 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002241 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002242 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002243 RC = ARM::GPRRegisterClass;
2244
Bob Wilson998e1252009-04-20 18:36:57 +00002245 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002246 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002247 SDValue Store =
2248 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002249 MachinePointerInfo::getFixedStack(AFI->getVarArgsFrameIndex()),
2250 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002251 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002252 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002253 DAG.getConstant(4, getPointerTy()));
2254 }
2255 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002256 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002257 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002258 } else
2259 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002260 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002261 }
2262
Dan Gohman98ca4f22009-08-05 01:29:28 +00002263 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002264}
2265
2266/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002267static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002268 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002269 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002270 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002271 // Maybe this has already been legalized into the constant pool?
2272 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002273 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002274 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002275 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002276 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002277 }
2278 }
2279 return false;
2280}
2281
Evan Chenga8e29892007-01-19 07:51:42 +00002282/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2283/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002284SDValue
2285ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002286 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002287 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002288 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002289 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002290 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002291 // Constant does not fit, try adjusting it by one?
2292 switch (CC) {
2293 default: break;
2294 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002295 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002296 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002297 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002298 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002299 }
2300 break;
2301 case ISD::SETULT:
2302 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002303 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002304 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002305 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002306 }
2307 break;
2308 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002309 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002310 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002311 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002312 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002313 }
2314 break;
2315 case ISD::SETULE:
2316 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002317 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002318 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002319 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002320 }
2321 break;
2322 }
2323 }
2324 }
2325
2326 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002327 ARMISD::NodeType CompareType;
2328 switch (CondCode) {
2329 default:
2330 CompareType = ARMISD::CMP;
2331 break;
2332 case ARMCC::EQ:
2333 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002334 // Uses only Z Flag
2335 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002336 break;
2337 }
Evan Cheng218977b2010-07-13 19:27:42 +00002338 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002339 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002340}
2341
2342/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002343SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002344ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002345 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002346 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002347 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002348 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002349 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002350 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2351 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002352}
2353
Bill Wendlingde2b1512010-08-11 08:43:16 +00002354SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2355 SDValue Cond = Op.getOperand(0);
2356 SDValue SelectTrue = Op.getOperand(1);
2357 SDValue SelectFalse = Op.getOperand(2);
2358 DebugLoc dl = Op.getDebugLoc();
2359
2360 // Convert:
2361 //
2362 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2363 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2364 //
2365 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2366 const ConstantSDNode *CMOVTrue =
2367 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2368 const ConstantSDNode *CMOVFalse =
2369 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2370
2371 if (CMOVTrue && CMOVFalse) {
2372 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2373 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2374
2375 SDValue True;
2376 SDValue False;
2377 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2378 True = SelectTrue;
2379 False = SelectFalse;
2380 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2381 True = SelectFalse;
2382 False = SelectTrue;
2383 }
2384
2385 if (True.getNode() && False.getNode()) {
2386 EVT VT = Cond.getValueType();
2387 SDValue ARMcc = Cond.getOperand(2);
2388 SDValue CCR = Cond.getOperand(3);
2389 SDValue Cmp = Cond.getOperand(4);
2390 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
2391 }
2392 }
2393 }
2394
2395 return DAG.getSelectCC(dl, Cond,
2396 DAG.getConstant(0, Cond.getValueType()),
2397 SelectTrue, SelectFalse, ISD::SETNE);
2398}
2399
Dan Gohmand858e902010-04-17 15:26:15 +00002400SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002401 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002402 SDValue LHS = Op.getOperand(0);
2403 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002404 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002405 SDValue TrueVal = Op.getOperand(2);
2406 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002407 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002408
Owen Anderson825b72b2009-08-11 20:47:22 +00002409 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002410 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002411 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002412 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2413 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002414 }
2415
2416 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002417 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002418
Evan Cheng218977b2010-07-13 19:27:42 +00002419 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2420 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002421 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002422 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002423 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002424 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002425 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002426 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002427 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002428 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002429 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002430 }
2431 return Result;
2432}
2433
Evan Cheng218977b2010-07-13 19:27:42 +00002434/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2435/// to morph to an integer compare sequence.
2436static bool canChangeToInt(SDValue Op, bool &SeenZero,
2437 const ARMSubtarget *Subtarget) {
2438 SDNode *N = Op.getNode();
2439 if (!N->hasOneUse())
2440 // Otherwise it requires moving the value from fp to integer registers.
2441 return false;
2442 if (!N->getNumValues())
2443 return false;
2444 EVT VT = Op.getValueType();
2445 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2446 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2447 // vmrs are very slow, e.g. cortex-a8.
2448 return false;
2449
2450 if (isFloatingPointZero(Op)) {
2451 SeenZero = true;
2452 return true;
2453 }
2454 return ISD::isNormalLoad(N);
2455}
2456
2457static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2458 if (isFloatingPointZero(Op))
2459 return DAG.getConstant(0, MVT::i32);
2460
2461 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2462 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002463 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002464 Ld->isVolatile(), Ld->isNonTemporal(),
2465 Ld->getAlignment());
2466
2467 llvm_unreachable("Unknown VFP cmp argument!");
2468}
2469
2470static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2471 SDValue &RetVal1, SDValue &RetVal2) {
2472 if (isFloatingPointZero(Op)) {
2473 RetVal1 = DAG.getConstant(0, MVT::i32);
2474 RetVal2 = DAG.getConstant(0, MVT::i32);
2475 return;
2476 }
2477
2478 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2479 SDValue Ptr = Ld->getBasePtr();
2480 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2481 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002482 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002483 Ld->isVolatile(), Ld->isNonTemporal(),
2484 Ld->getAlignment());
2485
2486 EVT PtrType = Ptr.getValueType();
2487 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2488 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2489 PtrType, Ptr, DAG.getConstant(4, PtrType));
2490 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2491 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002492 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00002493 Ld->isVolatile(), Ld->isNonTemporal(),
2494 NewAlign);
2495 return;
2496 }
2497
2498 llvm_unreachable("Unknown VFP cmp argument!");
2499}
2500
2501/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2502/// f32 and even f64 comparisons to integer ones.
2503SDValue
2504ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2505 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002506 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002507 SDValue LHS = Op.getOperand(2);
2508 SDValue RHS = Op.getOperand(3);
2509 SDValue Dest = Op.getOperand(4);
2510 DebugLoc dl = Op.getDebugLoc();
2511
2512 bool SeenZero = false;
2513 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2514 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002515 // If one of the operand is zero, it's safe to ignore the NaN case since
2516 // we only care about equality comparisons.
2517 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002518 // If unsafe fp math optimization is enabled and there are no othter uses of
2519 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2520 // to an integer comparison.
2521 if (CC == ISD::SETOEQ)
2522 CC = ISD::SETEQ;
2523 else if (CC == ISD::SETUNE)
2524 CC = ISD::SETNE;
2525
2526 SDValue ARMcc;
2527 if (LHS.getValueType() == MVT::f32) {
2528 LHS = bitcastf32Toi32(LHS, DAG);
2529 RHS = bitcastf32Toi32(RHS, DAG);
2530 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2531 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2532 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2533 Chain, Dest, ARMcc, CCR, Cmp);
2534 }
2535
2536 SDValue LHS1, LHS2;
2537 SDValue RHS1, RHS2;
2538 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2539 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2540 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2541 ARMcc = DAG.getConstant(CondCode, MVT::i32);
2542 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
2543 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2544 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2545 }
2546
2547 return SDValue();
2548}
2549
2550SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2551 SDValue Chain = Op.getOperand(0);
2552 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2553 SDValue LHS = Op.getOperand(2);
2554 SDValue RHS = Op.getOperand(3);
2555 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002556 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002557
Owen Anderson825b72b2009-08-11 20:47:22 +00002558 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002559 SDValue ARMcc;
2560 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002561 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002562 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002563 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002564 }
2565
Owen Anderson825b72b2009-08-11 20:47:22 +00002566 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002567
2568 if (UnsafeFPMath &&
2569 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2570 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2571 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2572 if (Result.getNode())
2573 return Result;
2574 }
2575
Evan Chenga8e29892007-01-19 07:51:42 +00002576 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002577 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002578
Evan Cheng218977b2010-07-13 19:27:42 +00002579 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2580 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002581 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2582 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng218977b2010-07-13 19:27:42 +00002583 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002584 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002585 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002586 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2587 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002588 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002589 }
2590 return Res;
2591}
2592
Dan Gohmand858e902010-04-17 15:26:15 +00002593SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002594 SDValue Chain = Op.getOperand(0);
2595 SDValue Table = Op.getOperand(1);
2596 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002597 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002598
Owen Andersone50ed302009-08-10 22:56:29 +00002599 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002600 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2601 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002602 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002603 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002604 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002605 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2606 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002607 if (Subtarget->isThumb2()) {
2608 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2609 // which does another jump to the destination. This also makes it easier
2610 // to translate it to TBB / TBH later.
2611 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002612 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002613 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002614 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002615 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002616 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002617 MachinePointerInfo::getJumpTable(),
David Greene1b58cab2010-02-15 16:55:24 +00002618 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002619 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002620 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002621 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002622 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002623 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002624 MachinePointerInfo::getJumpTable(), false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002625 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002626 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002627 }
Evan Chenga8e29892007-01-19 07:51:42 +00002628}
2629
Bob Wilson76a312b2010-03-19 22:51:32 +00002630static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2631 DebugLoc dl = Op.getDebugLoc();
2632 unsigned Opc;
2633
2634 switch (Op.getOpcode()) {
2635 default:
2636 assert(0 && "Invalid opcode!");
2637 case ISD::FP_TO_SINT:
2638 Opc = ARMISD::FTOSI;
2639 break;
2640 case ISD::FP_TO_UINT:
2641 Opc = ARMISD::FTOUI;
2642 break;
2643 }
2644 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2645 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2646}
2647
2648static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2649 EVT VT = Op.getValueType();
2650 DebugLoc dl = Op.getDebugLoc();
2651 unsigned Opc;
2652
2653 switch (Op.getOpcode()) {
2654 default:
2655 assert(0 && "Invalid opcode!");
2656 case ISD::SINT_TO_FP:
2657 Opc = ARMISD::SITOF;
2658 break;
2659 case ISD::UINT_TO_FP:
2660 Opc = ARMISD::UITOF;
2661 break;
2662 }
2663
2664 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2665 return DAG.getNode(Opc, dl, VT, Op);
2666}
2667
Evan Cheng515fe3a2010-07-08 02:08:50 +00002668SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002669 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002670 SDValue Tmp0 = Op.getOperand(0);
2671 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002672 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002673 EVT VT = Op.getValueType();
2674 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002675 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Evan Cheng218977b2010-07-13 19:27:42 +00002676 SDValue ARMcc = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002677 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
Evan Cheng218977b2010-07-13 19:27:42 +00002678 SDValue Cmp = getVFPCmp(Tmp1, FP0, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002679 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002680 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002681}
2682
Evan Cheng2457f2c2010-05-22 01:47:14 +00002683SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2684 MachineFunction &MF = DAG.getMachineFunction();
2685 MachineFrameInfo *MFI = MF.getFrameInfo();
2686 MFI->setReturnAddressIsTaken(true);
2687
2688 EVT VT = Op.getValueType();
2689 DebugLoc dl = Op.getDebugLoc();
2690 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2691 if (Depth) {
2692 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2693 SDValue Offset = DAG.getConstant(4, MVT::i32);
2694 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2695 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002696 MachinePointerInfo(), false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002697 }
2698
2699 // Return LR, which contains the return address. Mark it an implicit live-in.
Jim Grosbachc2723a52010-07-23 23:50:35 +00002700 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00002701 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2702}
2703
Dan Gohmand858e902010-04-17 15:26:15 +00002704SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002705 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2706 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002707
Owen Andersone50ed302009-08-10 22:56:29 +00002708 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002709 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2710 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002711 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002712 ? ARM::R7 : ARM::R11;
2713 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2714 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002715 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
2716 MachinePointerInfo(),
David Greene1b58cab2010-02-15 16:55:24 +00002717 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002718 return FrameAddr;
2719}
2720
Bob Wilson9f3f0612010-04-17 05:30:19 +00002721/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2722/// expand a bit convert where either the source or destination type is i64 to
2723/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2724/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2725/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002726static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002727 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2728 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002729 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002730
Bob Wilson9f3f0612010-04-17 05:30:19 +00002731 // This function is only supposed to be called for i64 types, either as the
2732 // source or destination of the bit convert.
2733 EVT SrcVT = Op.getValueType();
2734 EVT DstVT = N->getValueType(0);
2735 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2736 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002737
Bob Wilson9f3f0612010-04-17 05:30:19 +00002738 // Turn i64->f64 into VMOVDRR.
2739 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002740 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2741 DAG.getConstant(0, MVT::i32));
2742 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2743 DAG.getConstant(1, MVT::i32));
Bob Wilson1114f562010-06-11 22:45:25 +00002744 return DAG.getNode(ISD::BIT_CONVERT, dl, DstVT,
2745 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002746 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002747
Jim Grosbache5165492009-11-09 00:11:35 +00002748 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002749 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2750 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2751 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2752 // Merge the pieces into a single i64 value.
2753 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2754 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002755
Bob Wilson9f3f0612010-04-17 05:30:19 +00002756 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002757}
2758
Bob Wilson5bafff32009-06-22 23:27:02 +00002759/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002760/// Zero vectors are used to represent vector negation and in those cases
2761/// will be implemented with the NEON VNEG instruction. However, VNEG does
2762/// not support i64 elements, so sometimes the zero vectors will need to be
2763/// explicitly constructed. Regardless, use a canonical VMOV to create the
2764/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002765static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002766 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00002767 // The canonical modified immediate encoding of a zero vector is....0!
2768 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
2769 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
2770 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
2771 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00002772}
2773
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002774/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2775/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002776SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2777 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002778 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2779 EVT VT = Op.getValueType();
2780 unsigned VTBits = VT.getSizeInBits();
2781 DebugLoc dl = Op.getDebugLoc();
2782 SDValue ShOpLo = Op.getOperand(0);
2783 SDValue ShOpHi = Op.getOperand(1);
2784 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002785 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002786 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002787
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002788 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2789
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002790 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2791 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2792 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2793 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2794 DAG.getConstant(VTBits, MVT::i32));
2795 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2796 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002797 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002798
2799 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2800 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002801 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002802 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002803 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002804 CCR, Cmp);
2805
2806 SDValue Ops[2] = { Lo, Hi };
2807 return DAG.getMergeValues(Ops, 2, dl);
2808}
2809
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002810/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2811/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002812SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2813 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002814 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2815 EVT VT = Op.getValueType();
2816 unsigned VTBits = VT.getSizeInBits();
2817 DebugLoc dl = Op.getDebugLoc();
2818 SDValue ShOpLo = Op.getOperand(0);
2819 SDValue ShOpHi = Op.getOperand(1);
2820 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002821 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002822
2823 assert(Op.getOpcode() == ISD::SHL_PARTS);
2824 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2825 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2826 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2827 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2828 DAG.getConstant(VTBits, MVT::i32));
2829 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2830 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2831
2832 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2833 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2834 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002835 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002836 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002837 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002838 CCR, Cmp);
2839
2840 SDValue Ops[2] = { Lo, Hi };
2841 return DAG.getMergeValues(Ops, 2, dl);
2842}
2843
Jim Grosbach4725ca72010-09-08 03:54:02 +00002844SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00002845 SelectionDAG &DAG) const {
2846 // The rounding mode is in bits 23:22 of the FPSCR.
2847 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
2848 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
2849 // so that the shift + and get folded into a bitfield extract.
2850 DebugLoc dl = Op.getDebugLoc();
2851 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
2852 DAG.getConstant(Intrinsic::arm_get_fpscr,
2853 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002854 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00002855 DAG.getConstant(1U << 22, MVT::i32));
2856 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
2857 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002858 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00002859 DAG.getConstant(3, MVT::i32));
2860}
2861
Jim Grosbach3482c802010-01-18 19:58:49 +00002862static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2863 const ARMSubtarget *ST) {
2864 EVT VT = N->getValueType(0);
2865 DebugLoc dl = N->getDebugLoc();
2866
2867 if (!ST->hasV6T2Ops())
2868 return SDValue();
2869
2870 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2871 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2872}
2873
Bob Wilson5bafff32009-06-22 23:27:02 +00002874static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2875 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002876 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002877 DebugLoc dl = N->getDebugLoc();
2878
2879 // Lower vector shifts on NEON to use VSHL.
2880 if (VT.isVector()) {
2881 assert(ST->hasNEON() && "unexpected vector shift");
2882
2883 // Left shifts translate directly to the vshiftu intrinsic.
2884 if (N->getOpcode() == ISD::SHL)
2885 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002886 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002887 N->getOperand(0), N->getOperand(1));
2888
2889 assert((N->getOpcode() == ISD::SRA ||
2890 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2891
2892 // NEON uses the same intrinsics for both left and right shifts. For
2893 // right shifts, the shift amounts are negative, so negate the vector of
2894 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002895 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002896 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2897 getZeroVector(ShiftVT, DAG, dl),
2898 N->getOperand(1));
2899 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2900 Intrinsic::arm_neon_vshifts :
2901 Intrinsic::arm_neon_vshiftu);
2902 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002903 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002904 N->getOperand(0), NegatedCount);
2905 }
2906
Eli Friedmance392eb2009-08-22 03:13:10 +00002907 // We can get here for a node like i32 = ISD::SHL i32, i64
2908 if (VT != MVT::i64)
2909 return SDValue();
2910
2911 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002912 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002913
Chris Lattner27a6c732007-11-24 07:07:01 +00002914 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2915 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002916 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002917 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002918
Chris Lattner27a6c732007-11-24 07:07:01 +00002919 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002920 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002921
Chris Lattner27a6c732007-11-24 07:07:01 +00002922 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002923 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002924 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002925 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002926 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002927
Chris Lattner27a6c732007-11-24 07:07:01 +00002928 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2929 // captures the result into a carry flag.
2930 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002931 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002932
Chris Lattner27a6c732007-11-24 07:07:01 +00002933 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002934 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002935
Chris Lattner27a6c732007-11-24 07:07:01 +00002936 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002937 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002938}
2939
Bob Wilson5bafff32009-06-22 23:27:02 +00002940static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2941 SDValue TmpOp0, TmpOp1;
2942 bool Invert = false;
2943 bool Swap = false;
2944 unsigned Opc = 0;
2945
2946 SDValue Op0 = Op.getOperand(0);
2947 SDValue Op1 = Op.getOperand(1);
2948 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002949 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002950 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2951 DebugLoc dl = Op.getDebugLoc();
2952
2953 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2954 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002955 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002956 case ISD::SETUNE:
2957 case ISD::SETNE: Invert = true; // Fallthrough
2958 case ISD::SETOEQ:
2959 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2960 case ISD::SETOLT:
2961 case ISD::SETLT: Swap = true; // Fallthrough
2962 case ISD::SETOGT:
2963 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2964 case ISD::SETOLE:
2965 case ISD::SETLE: Swap = true; // Fallthrough
2966 case ISD::SETOGE:
2967 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2968 case ISD::SETUGE: Swap = true; // Fallthrough
2969 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2970 case ISD::SETUGT: Swap = true; // Fallthrough
2971 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2972 case ISD::SETUEQ: Invert = true; // Fallthrough
2973 case ISD::SETONE:
2974 // Expand this to (OLT | OGT).
2975 TmpOp0 = Op0;
2976 TmpOp1 = Op1;
2977 Opc = ISD::OR;
2978 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2979 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2980 break;
2981 case ISD::SETUO: Invert = true; // Fallthrough
2982 case ISD::SETO:
2983 // Expand this to (OLT | OGE).
2984 TmpOp0 = Op0;
2985 TmpOp1 = Op1;
2986 Opc = ISD::OR;
2987 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2988 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2989 break;
2990 }
2991 } else {
2992 // Integer comparisons.
2993 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002994 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002995 case ISD::SETNE: Invert = true;
2996 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2997 case ISD::SETLT: Swap = true;
2998 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2999 case ISD::SETLE: Swap = true;
3000 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3001 case ISD::SETULT: Swap = true;
3002 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
3003 case ISD::SETULE: Swap = true;
3004 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
3005 }
3006
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00003007 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00003008 if (Opc == ARMISD::VCEQ) {
3009
3010 SDValue AndOp;
3011 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3012 AndOp = Op0;
3013 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
3014 AndOp = Op1;
3015
3016 // Ignore bitconvert.
3017 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
3018 AndOp = AndOp.getOperand(0);
3019
3020 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3021 Opc = ARMISD::VTST;
3022 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
3023 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
3024 Invert = !Invert;
3025 }
3026 }
3027 }
3028
3029 if (Swap)
3030 std::swap(Op0, Op1);
3031
3032 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3033
3034 if (Invert)
3035 Result = DAG.getNOT(dl, Result, VT);
3036
3037 return Result;
3038}
3039
Bob Wilsond3c42842010-06-14 22:19:57 +00003040/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3041/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003042/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003043static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3044 unsigned SplatBitSize, SelectionDAG &DAG,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003045 EVT &VT, bool is128Bits, bool isVMOV) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003046 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003047
Bob Wilson827b2102010-06-15 19:05:35 +00003048 // SplatBitSize is set to the smallest size that splats the vector, so a
3049 // zero vector will always have SplatBitSize == 8. However, NEON modified
3050 // immediate instructions others than VMOV do not support the 8-bit encoding
3051 // of a zero vector, and the default encoding of zero is supposed to be the
3052 // 32-bit version.
3053 if (SplatBits == 0)
3054 SplatBitSize = 32;
3055
Bob Wilson5bafff32009-06-22 23:27:02 +00003056 switch (SplatBitSize) {
3057 case 8:
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003058 if (!isVMOV)
3059 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003060 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003061 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003062 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003063 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003064 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003065 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003066
3067 case 16:
3068 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003069 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003070 if ((SplatBits & ~0xff) == 0) {
3071 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003072 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003073 Imm = SplatBits;
3074 break;
3075 }
3076 if ((SplatBits & ~0xff00) == 0) {
3077 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003078 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003079 Imm = SplatBits >> 8;
3080 break;
3081 }
3082 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003083
3084 case 32:
3085 // NEON's 32-bit VMOV supports splat values where:
3086 // * only one byte is nonzero, or
3087 // * the least significant byte is 0xff and the second byte is nonzero, or
3088 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003089 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003090 if ((SplatBits & ~0xff) == 0) {
3091 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003092 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003093 Imm = SplatBits;
3094 break;
3095 }
3096 if ((SplatBits & ~0xff00) == 0) {
3097 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003098 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003099 Imm = SplatBits >> 8;
3100 break;
3101 }
3102 if ((SplatBits & ~0xff0000) == 0) {
3103 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003104 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003105 Imm = SplatBits >> 16;
3106 break;
3107 }
3108 if ((SplatBits & ~0xff000000) == 0) {
3109 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003110 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003111 Imm = SplatBits >> 24;
3112 break;
3113 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003114
3115 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003116 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3117 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003118 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003119 Imm = SplatBits >> 8;
3120 SplatBits |= 0xff;
3121 break;
3122 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003123
3124 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003125 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3126 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003127 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003128 Imm = SplatBits >> 16;
3129 SplatBits |= 0xffff;
3130 break;
3131 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003132
3133 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3134 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3135 // VMOV.I32. A (very) minor optimization would be to replicate the value
3136 // and fall through here to test for a valid 64-bit splat. But, then the
3137 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003138 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003139
3140 case 64: {
Bob Wilson827b2102010-06-15 19:05:35 +00003141 if (!isVMOV)
3142 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003143 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003144 uint64_t BitMask = 0xff;
3145 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003146 unsigned ImmMask = 1;
3147 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003148 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003149 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003150 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003151 Imm |= ImmMask;
3152 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003153 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003154 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003155 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003156 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003157 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003158 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003159 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003160 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003161 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003162 break;
3163 }
3164
Bob Wilson1a913ed2010-06-11 21:34:50 +00003165 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003166 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003167 return SDValue();
3168 }
3169
Bob Wilsoncba270d2010-07-13 21:16:48 +00003170 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3171 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003172}
3173
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003174static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3175 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003176 unsigned NumElts = VT.getVectorNumElements();
3177 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003178
3179 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3180 if (M[0] < 0)
3181 return false;
3182
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003183 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003184
3185 // If this is a VEXT shuffle, the immediate value is the index of the first
3186 // element. The other shuffle indices must be the successive elements after
3187 // the first one.
3188 unsigned ExpectedElt = Imm;
3189 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003190 // Increment the expected index. If it wraps around, it may still be
3191 // a VEXT but the source vectors must be swapped.
3192 ExpectedElt += 1;
3193 if (ExpectedElt == NumElts * 2) {
3194 ExpectedElt = 0;
3195 ReverseVEXT = true;
3196 }
3197
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003198 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003199 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003200 return false;
3201 }
3202
3203 // Adjust the index value if the source operands will be swapped.
3204 if (ReverseVEXT)
3205 Imm -= NumElts;
3206
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003207 return true;
3208}
3209
Bob Wilson8bb9e482009-07-26 00:39:34 +00003210/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3211/// instruction with the specified blocksize. (The order of the elements
3212/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003213static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3214 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003215 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3216 "Only possible block sizes for VREV are: 16, 32, 64");
3217
Bob Wilson8bb9e482009-07-26 00:39:34 +00003218 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003219 if (EltSz == 64)
3220 return false;
3221
3222 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003223 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003224 // If the first shuffle index is UNDEF, be optimistic.
3225 if (M[0] < 0)
3226 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003227
3228 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3229 return false;
3230
3231 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003232 if (M[i] < 0) continue; // ignore UNDEF indices
3233 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003234 return false;
3235 }
3236
3237 return true;
3238}
3239
Bob Wilsonc692cb72009-08-21 20:54:19 +00003240static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3241 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003242 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3243 if (EltSz == 64)
3244 return false;
3245
Bob Wilsonc692cb72009-08-21 20:54:19 +00003246 unsigned NumElts = VT.getVectorNumElements();
3247 WhichResult = (M[0] == 0 ? 0 : 1);
3248 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003249 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3250 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003251 return false;
3252 }
3253 return true;
3254}
3255
Bob Wilson324f4f12009-12-03 06:40:55 +00003256/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3257/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3258/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3259static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3260 unsigned &WhichResult) {
3261 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3262 if (EltSz == 64)
3263 return false;
3264
3265 unsigned NumElts = VT.getVectorNumElements();
3266 WhichResult = (M[0] == 0 ? 0 : 1);
3267 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003268 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3269 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003270 return false;
3271 }
3272 return true;
3273}
3274
Bob Wilsonc692cb72009-08-21 20:54:19 +00003275static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3276 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003277 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3278 if (EltSz == 64)
3279 return false;
3280
Bob Wilsonc692cb72009-08-21 20:54:19 +00003281 unsigned NumElts = VT.getVectorNumElements();
3282 WhichResult = (M[0] == 0 ? 0 : 1);
3283 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003284 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003285 if ((unsigned) M[i] != 2 * i + WhichResult)
3286 return false;
3287 }
3288
3289 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003290 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003291 return false;
3292
3293 return true;
3294}
3295
Bob Wilson324f4f12009-12-03 06:40:55 +00003296/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3297/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3298/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3299static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3300 unsigned &WhichResult) {
3301 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3302 if (EltSz == 64)
3303 return false;
3304
3305 unsigned Half = VT.getVectorNumElements() / 2;
3306 WhichResult = (M[0] == 0 ? 0 : 1);
3307 for (unsigned j = 0; j != 2; ++j) {
3308 unsigned Idx = WhichResult;
3309 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003310 int MIdx = M[i + j * Half];
3311 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003312 return false;
3313 Idx += 2;
3314 }
3315 }
3316
3317 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3318 if (VT.is64BitVector() && EltSz == 32)
3319 return false;
3320
3321 return true;
3322}
3323
Bob Wilsonc692cb72009-08-21 20:54:19 +00003324static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3325 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003326 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3327 if (EltSz == 64)
3328 return false;
3329
Bob Wilsonc692cb72009-08-21 20:54:19 +00003330 unsigned NumElts = VT.getVectorNumElements();
3331 WhichResult = (M[0] == 0 ? 0 : 1);
3332 unsigned Idx = WhichResult * NumElts / 2;
3333 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003334 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3335 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003336 return false;
3337 Idx += 1;
3338 }
3339
3340 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003341 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003342 return false;
3343
3344 return true;
3345}
3346
Bob Wilson324f4f12009-12-03 06:40:55 +00003347/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3348/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3349/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3350static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3351 unsigned &WhichResult) {
3352 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3353 if (EltSz == 64)
3354 return false;
3355
3356 unsigned NumElts = VT.getVectorNumElements();
3357 WhichResult = (M[0] == 0 ? 0 : 1);
3358 unsigned Idx = WhichResult * NumElts / 2;
3359 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003360 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3361 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003362 return false;
3363 Idx += 1;
3364 }
3365
3366 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3367 if (VT.is64BitVector() && EltSz == 32)
3368 return false;
3369
3370 return true;
3371}
3372
Dale Johannesenf630c712010-07-29 20:10:08 +00003373// If N is an integer constant that can be moved into a register in one
3374// instruction, return an SDValue of such a constant (will become a MOV
3375// instruction). Otherwise return null.
3376static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3377 const ARMSubtarget *ST, DebugLoc dl) {
3378 uint64_t Val;
3379 if (!isa<ConstantSDNode>(N))
3380 return SDValue();
3381 Val = cast<ConstantSDNode>(N)->getZExtValue();
3382
3383 if (ST->isThumb1Only()) {
3384 if (Val <= 255 || ~Val <= 255)
3385 return DAG.getConstant(Val, MVT::i32);
3386 } else {
3387 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3388 return DAG.getConstant(Val, MVT::i32);
3389 }
3390 return SDValue();
3391}
3392
Bob Wilson5bafff32009-06-22 23:27:02 +00003393// If this is a case we can't handle, return null and let the default
3394// expansion code take care of it.
Jim Grosbach4725ca72010-09-08 03:54:02 +00003395static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
Dale Johannesenf630c712010-07-29 20:10:08 +00003396 const ARMSubtarget *ST) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003397 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003398 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003399 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003400
3401 APInt SplatBits, SplatUndef;
3402 unsigned SplatBitSize;
3403 bool HasAnyUndefs;
3404 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003405 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003406 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003407 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003408 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003409 SplatUndef.getZExtValue(), SplatBitSize,
3410 DAG, VmovVT, VT.is128BitVector(), true);
3411 if (Val.getNode()) {
3412 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
3413 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3414 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003415
3416 // Try an immediate VMVN.
3417 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3418 ((1LL << SplatBitSize) - 1));
3419 Val = isNEONModifiedImm(NegatedImm,
3420 SplatUndef.getZExtValue(), SplatBitSize,
3421 DAG, VmovVT, VT.is128BitVector(), false);
3422 if (Val.getNode()) {
3423 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
3424 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3425 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003426 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003427 }
3428
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003429 // Scan through the operands to see if only one value is used.
3430 unsigned NumElts = VT.getVectorNumElements();
3431 bool isOnlyLowElement = true;
3432 bool usesOnlyOneValue = true;
3433 bool isConstant = true;
3434 SDValue Value;
3435 for (unsigned i = 0; i < NumElts; ++i) {
3436 SDValue V = Op.getOperand(i);
3437 if (V.getOpcode() == ISD::UNDEF)
3438 continue;
3439 if (i > 0)
3440 isOnlyLowElement = false;
3441 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3442 isConstant = false;
3443
3444 if (!Value.getNode())
3445 Value = V;
3446 else if (V != Value)
3447 usesOnlyOneValue = false;
3448 }
3449
3450 if (!Value.getNode())
3451 return DAG.getUNDEF(VT);
3452
3453 if (isOnlyLowElement)
3454 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3455
Dale Johannesenf630c712010-07-29 20:10:08 +00003456 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3457
Dale Johannesen575cd142010-10-19 20:00:17 +00003458 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3459 // i32 and try again.
3460 if (usesOnlyOneValue && EltSize <= 32) {
3461 if (!isConstant)
3462 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3463 if (VT.getVectorElementType().isFloatingPoint()) {
3464 SmallVector<SDValue, 8> Ops;
3465 for (unsigned i = 0; i < NumElts; ++i)
3466 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
3467 Op.getOperand(i)));
3468 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &Ops[0],
3469 NumElts);
Dale Johannesene4d31592010-10-20 22:03:37 +00003470 Val = LowerBUILD_VECTOR(Val, DAG, ST);
3471 if (Val.getNode())
3472 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003473 }
Dale Johannesen575cd142010-10-19 20:00:17 +00003474 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3475 if (Val.getNode())
3476 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003477 }
3478
3479 // If all elements are constants and the case above didn't get hit, fall back
3480 // to the default expansion, which will generate a load from the constant
3481 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003482 if (isConstant)
3483 return SDValue();
3484
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003485 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003486 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3487 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003488 if (EltSize >= 32) {
3489 // Do the expansion with floating-point types, since that is what the VFP
3490 // registers are defined to use, and since i64 is not legal.
3491 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3492 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003493 SmallVector<SDValue, 8> Ops;
3494 for (unsigned i = 0; i < NumElts; ++i)
3495 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, EltVT, Op.getOperand(i)));
3496 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003497 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003498 }
3499
3500 return SDValue();
3501}
3502
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003503/// isShuffleMaskLegal - Targets can use this to indicate that they only
3504/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3505/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3506/// are assumed to be legal.
3507bool
3508ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3509 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003510 if (VT.getVectorNumElements() == 4 &&
3511 (VT.is128BitVector() || VT.is64BitVector())) {
3512 unsigned PFIndexes[4];
3513 for (unsigned i = 0; i != 4; ++i) {
3514 if (M[i] < 0)
3515 PFIndexes[i] = 8;
3516 else
3517 PFIndexes[i] = M[i];
3518 }
3519
3520 // Compute the index in the perfect shuffle table.
3521 unsigned PFTableIndex =
3522 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3523 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3524 unsigned Cost = (PFEntry >> 30);
3525
3526 if (Cost <= 4)
3527 return true;
3528 }
3529
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003530 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003531 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003532
Bob Wilson53dd2452010-06-07 23:53:38 +00003533 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3534 return (EltSize >= 32 ||
3535 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003536 isVREVMask(M, VT, 64) ||
3537 isVREVMask(M, VT, 32) ||
3538 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003539 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3540 isVTRNMask(M, VT, WhichResult) ||
3541 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003542 isVZIPMask(M, VT, WhichResult) ||
3543 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3544 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3545 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003546}
3547
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003548/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3549/// the specified operations to build the shuffle.
3550static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3551 SDValue RHS, SelectionDAG &DAG,
3552 DebugLoc dl) {
3553 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3554 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3555 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3556
3557 enum {
3558 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3559 OP_VREV,
3560 OP_VDUP0,
3561 OP_VDUP1,
3562 OP_VDUP2,
3563 OP_VDUP3,
3564 OP_VEXT1,
3565 OP_VEXT2,
3566 OP_VEXT3,
3567 OP_VUZPL, // VUZP, left result
3568 OP_VUZPR, // VUZP, right result
3569 OP_VZIPL, // VZIP, left result
3570 OP_VZIPR, // VZIP, right result
3571 OP_VTRNL, // VTRN, left result
3572 OP_VTRNR // VTRN, right result
3573 };
3574
3575 if (OpNum == OP_COPY) {
3576 if (LHSID == (1*9+2)*9+3) return LHS;
3577 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3578 return RHS;
3579 }
3580
3581 SDValue OpLHS, OpRHS;
3582 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3583 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3584 EVT VT = OpLHS.getValueType();
3585
3586 switch (OpNum) {
3587 default: llvm_unreachable("Unknown shuffle opcode!");
3588 case OP_VREV:
3589 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3590 case OP_VDUP0:
3591 case OP_VDUP1:
3592 case OP_VDUP2:
3593 case OP_VDUP3:
3594 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003595 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003596 case OP_VEXT1:
3597 case OP_VEXT2:
3598 case OP_VEXT3:
3599 return DAG.getNode(ARMISD::VEXT, dl, VT,
3600 OpLHS, OpRHS,
3601 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3602 case OP_VUZPL:
3603 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003604 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003605 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3606 case OP_VZIPL:
3607 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003608 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003609 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3610 case OP_VTRNL:
3611 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003612 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3613 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003614 }
3615}
3616
Bob Wilson5bafff32009-06-22 23:27:02 +00003617static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003618 SDValue V1 = Op.getOperand(0);
3619 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003620 DebugLoc dl = Op.getDebugLoc();
3621 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003622 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003623 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003624
Bob Wilson28865062009-08-13 02:13:04 +00003625 // Convert shuffles that are directly supported on NEON to target-specific
3626 // DAG nodes, instead of keeping them as shuffles and matching them again
3627 // during code selection. This is more efficient and avoids the possibility
3628 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003629 // FIXME: floating-point vectors should be canonicalized to integer vectors
3630 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003631 SVN->getMask(ShuffleMask);
3632
Bob Wilson53dd2452010-06-07 23:53:38 +00003633 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3634 if (EltSize <= 32) {
3635 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3636 int Lane = SVN->getSplatIndex();
3637 // If this is undef splat, generate it via "just" vdup, if possible.
3638 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003639
Bob Wilson53dd2452010-06-07 23:53:38 +00003640 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3641 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3642 }
3643 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3644 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003645 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003646
3647 bool ReverseVEXT;
3648 unsigned Imm;
3649 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3650 if (ReverseVEXT)
3651 std::swap(V1, V2);
3652 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3653 DAG.getConstant(Imm, MVT::i32));
3654 }
3655
3656 if (isVREVMask(ShuffleMask, VT, 64))
3657 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3658 if (isVREVMask(ShuffleMask, VT, 32))
3659 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3660 if (isVREVMask(ShuffleMask, VT, 16))
3661 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3662
3663 // Check for Neon shuffles that modify both input vectors in place.
3664 // If both results are used, i.e., if there are two shuffles with the same
3665 // source operands and with masks corresponding to both results of one of
3666 // these operations, DAG memoization will ensure that a single node is
3667 // used for both shuffles.
3668 unsigned WhichResult;
3669 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3670 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3671 V1, V2).getValue(WhichResult);
3672 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3673 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3674 V1, V2).getValue(WhichResult);
3675 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3676 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3677 V1, V2).getValue(WhichResult);
3678
3679 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3680 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3681 V1, V1).getValue(WhichResult);
3682 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3683 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3684 V1, V1).getValue(WhichResult);
3685 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3686 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3687 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003688 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003689
Bob Wilsonc692cb72009-08-21 20:54:19 +00003690 // If the shuffle is not directly supported and it has 4 elements, use
3691 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003692 unsigned NumElts = VT.getVectorNumElements();
3693 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003694 unsigned PFIndexes[4];
3695 for (unsigned i = 0; i != 4; ++i) {
3696 if (ShuffleMask[i] < 0)
3697 PFIndexes[i] = 8;
3698 else
3699 PFIndexes[i] = ShuffleMask[i];
3700 }
3701
3702 // Compute the index in the perfect shuffle table.
3703 unsigned PFTableIndex =
3704 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003705 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3706 unsigned Cost = (PFEntry >> 30);
3707
3708 if (Cost <= 4)
3709 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3710 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003711
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003712 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003713 if (EltSize >= 32) {
3714 // Do the expansion with floating-point types, since that is what the VFP
3715 // registers are defined to use, and since i64 is not legal.
3716 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3717 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
3718 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V1);
3719 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003720 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003721 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003722 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003723 Ops.push_back(DAG.getUNDEF(EltVT));
3724 else
3725 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3726 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3727 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3728 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003729 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003730 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilson63b88452010-05-20 18:39:53 +00003731 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
3732 }
3733
Bob Wilson22cac0d2009-08-14 05:16:33 +00003734 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003735}
3736
Bob Wilson5bafff32009-06-22 23:27:02 +00003737static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003738 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003739 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003740 SDValue Vec = Op.getOperand(0);
3741 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003742 assert(VT == MVT::i32 &&
3743 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3744 "unexpected type for custom-lowering vector extract");
3745 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003746}
3747
Bob Wilsona6d65862009-08-03 20:36:38 +00003748static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3749 // The only time a CONCAT_VECTORS operation can have legal types is when
3750 // two 64-bit vectors are concatenated to a 128-bit vector.
3751 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3752 "unexpected CONCAT_VECTORS");
3753 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003754 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003755 SDValue Op0 = Op.getOperand(0);
3756 SDValue Op1 = Op.getOperand(1);
3757 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003758 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3759 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003760 DAG.getIntPtrConstant(0));
3761 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003762 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3763 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003764 DAG.getIntPtrConstant(1));
3765 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003766}
3767
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003768/// SkipExtension - For a node that is either a SIGN_EXTEND, ZERO_EXTEND, or
3769/// an extending load, return the unextended value.
3770static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
3771 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
3772 return N->getOperand(0);
3773 LoadSDNode *LD = cast<LoadSDNode>(N);
3774 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003775 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003776 LD->isNonTemporal(), LD->getAlignment());
3777}
3778
3779static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
3780 // Multiplications are only custom-lowered for 128-bit vectors so that
3781 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
3782 EVT VT = Op.getValueType();
3783 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
3784 SDNode *N0 = Op.getOperand(0).getNode();
3785 SDNode *N1 = Op.getOperand(1).getNode();
3786 unsigned NewOpc = 0;
3787 if ((N0->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N0)) &&
3788 (N1->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N1))) {
3789 NewOpc = ARMISD::VMULLs;
3790 } else if ((N0->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N0)) &&
3791 (N1->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N1))) {
3792 NewOpc = ARMISD::VMULLu;
3793 } else if (VT.getSimpleVT().SimpleTy == MVT::v2i64) {
3794 // Fall through to expand this. It is not legal.
3795 return SDValue();
3796 } else {
3797 // Other vector multiplications are legal.
3798 return Op;
3799 }
3800
3801 // Legalize to a VMULL instruction.
3802 DebugLoc DL = Op.getDebugLoc();
3803 SDValue Op0 = SkipExtension(N0, DAG);
3804 SDValue Op1 = SkipExtension(N1, DAG);
3805
3806 assert(Op0.getValueType().is64BitVector() &&
3807 Op1.getValueType().is64BitVector() &&
3808 "unexpected types for extended operands to VMULL");
3809 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
3810}
3811
Dan Gohmand858e902010-04-17 15:26:15 +00003812SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003813 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003814 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003815 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003816 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003817 case ISD::GlobalAddress:
3818 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3819 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003820 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00003821 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003822 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3823 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003824 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003825 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003826 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003827 case ISD::SINT_TO_FP:
3828 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3829 case ISD::FP_TO_SINT:
3830 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003831 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003832 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003833 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003834 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00003835 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00003836 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbache4ad3872010-10-19 23:27:08 +00003837 case ISD::EH_SJLJ_DISPATCHSETUP: return LowerEH_SJLJ_DISPATCHSETUP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003838 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3839 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003840 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003841 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003842 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003843 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003844 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003845 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003846 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003847 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003848 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00003849 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003850 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003851 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003852 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00003853 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003854 case ISD::MUL: return LowerMUL(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003855 }
Dan Gohman475871a2008-07-27 21:46:04 +00003856 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003857}
3858
Duncan Sands1607f052008-12-01 11:39:25 +00003859/// ReplaceNodeResults - Replace the results of node with an illegal result
3860/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003861void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3862 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003863 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003864 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003865 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003866 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003867 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003868 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003869 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003870 Res = ExpandBIT_CONVERT(N, DAG);
3871 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003872 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003873 case ISD::SRA:
3874 Res = LowerShift(N, DAG, Subtarget);
3875 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003876 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003877 if (Res.getNode())
3878 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003879}
Chris Lattner27a6c732007-11-24 07:07:01 +00003880
Evan Chenga8e29892007-01-19 07:51:42 +00003881//===----------------------------------------------------------------------===//
3882// ARM Scheduler Hooks
3883//===----------------------------------------------------------------------===//
3884
3885MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003886ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3887 MachineBasicBlock *BB,
3888 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003889 unsigned dest = MI->getOperand(0).getReg();
3890 unsigned ptr = MI->getOperand(1).getReg();
3891 unsigned oldval = MI->getOperand(2).getReg();
3892 unsigned newval = MI->getOperand(3).getReg();
3893 unsigned scratch = BB->getParent()->getRegInfo()
3894 .createVirtualRegister(ARM::GPRRegisterClass);
3895 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3896 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003897 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003898
3899 unsigned ldrOpc, strOpc;
3900 switch (Size) {
3901 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003902 case 1:
3903 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3904 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3905 break;
3906 case 2:
3907 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3908 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3909 break;
3910 case 4:
3911 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3912 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3913 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003914 }
3915
3916 MachineFunction *MF = BB->getParent();
3917 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3918 MachineFunction::iterator It = BB;
3919 ++It; // insert the new blocks after the current block
3920
3921 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3922 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3923 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3924 MF->insert(It, loop1MBB);
3925 MF->insert(It, loop2MBB);
3926 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003927
3928 // Transfer the remainder of BB and its successor edges to exitMBB.
3929 exitMBB->splice(exitMBB->begin(), BB,
3930 llvm::next(MachineBasicBlock::iterator(MI)),
3931 BB->end());
3932 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003933
3934 // thisMBB:
3935 // ...
3936 // fallthrough --> loop1MBB
3937 BB->addSuccessor(loop1MBB);
3938
3939 // loop1MBB:
3940 // ldrex dest, [ptr]
3941 // cmp dest, oldval
3942 // bne exitMBB
3943 BB = loop1MBB;
3944 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003945 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003946 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003947 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3948 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003949 BB->addSuccessor(loop2MBB);
3950 BB->addSuccessor(exitMBB);
3951
3952 // loop2MBB:
3953 // strex scratch, newval, [ptr]
3954 // cmp scratch, #0
3955 // bne loop1MBB
3956 BB = loop2MBB;
3957 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3958 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003959 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003960 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003961 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3962 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003963 BB->addSuccessor(loop1MBB);
3964 BB->addSuccessor(exitMBB);
3965
3966 // exitMBB:
3967 // ...
3968 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003969
Dan Gohman14152b42010-07-06 20:24:04 +00003970 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00003971
Jim Grosbach5278eb82009-12-11 01:42:04 +00003972 return BB;
3973}
3974
3975MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003976ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3977 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003978 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3979 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3980
3981 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003982 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003983 MachineFunction::iterator It = BB;
3984 ++It;
3985
3986 unsigned dest = MI->getOperand(0).getReg();
3987 unsigned ptr = MI->getOperand(1).getReg();
3988 unsigned incr = MI->getOperand(2).getReg();
3989 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003990
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003991 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003992 unsigned ldrOpc, strOpc;
3993 switch (Size) {
3994 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003995 case 1:
3996 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003997 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003998 break;
3999 case 2:
4000 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4001 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4002 break;
4003 case 4:
4004 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4005 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4006 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00004007 }
4008
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004009 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4010 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4011 MF->insert(It, loopMBB);
4012 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004013
4014 // Transfer the remainder of BB and its successor edges to exitMBB.
4015 exitMBB->splice(exitMBB->begin(), BB,
4016 llvm::next(MachineBasicBlock::iterator(MI)),
4017 BB->end());
4018 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004019
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004020 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004021 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4022 unsigned scratch2 = (!BinOpcode) ? incr :
4023 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4024
4025 // thisMBB:
4026 // ...
4027 // fallthrough --> loopMBB
4028 BB->addSuccessor(loopMBB);
4029
4030 // loopMBB:
4031 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004032 // <binop> scratch2, dest, incr
4033 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00004034 // cmp scratch, #0
4035 // bne- loopMBB
4036 // fallthrough --> exitMBB
4037 BB = loopMBB;
4038 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00004039 if (BinOpcode) {
4040 // operand order needs to go the other way for NAND
4041 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
4042 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4043 addReg(incr).addReg(dest)).addReg(0);
4044 else
4045 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4046 addReg(dest).addReg(incr)).addReg(0);
4047 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00004048
4049 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
4050 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004051 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00004052 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004053 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4054 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004055
4056 BB->addSuccessor(loopMBB);
4057 BB->addSuccessor(exitMBB);
4058
4059 // exitMBB:
4060 // ...
4061 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00004062
Dan Gohman14152b42010-07-06 20:24:04 +00004063 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00004064
Jim Grosbachc3c23542009-12-14 04:22:04 +00004065 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00004066}
4067
Evan Cheng218977b2010-07-13 19:27:42 +00004068static
4069MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
4070 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
4071 E = MBB->succ_end(); I != E; ++I)
4072 if (*I != Succ)
4073 return *I;
4074 llvm_unreachable("Expecting a BB with two successors!");
4075}
4076
Jim Grosbache801dc42009-12-12 01:40:06 +00004077MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004078ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004079 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004080 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00004081 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004082 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00004083 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00004084 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00004085 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00004086 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00004087
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004088 case ARM::ATOMIC_LOAD_ADD_I8:
4089 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4090 case ARM::ATOMIC_LOAD_ADD_I16:
4091 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4092 case ARM::ATOMIC_LOAD_ADD_I32:
4093 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004094
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004095 case ARM::ATOMIC_LOAD_AND_I8:
4096 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4097 case ARM::ATOMIC_LOAD_AND_I16:
4098 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4099 case ARM::ATOMIC_LOAD_AND_I32:
4100 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004101
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004102 case ARM::ATOMIC_LOAD_OR_I8:
4103 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4104 case ARM::ATOMIC_LOAD_OR_I16:
4105 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4106 case ARM::ATOMIC_LOAD_OR_I32:
4107 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004108
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004109 case ARM::ATOMIC_LOAD_XOR_I8:
4110 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4111 case ARM::ATOMIC_LOAD_XOR_I16:
4112 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4113 case ARM::ATOMIC_LOAD_XOR_I32:
4114 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004115
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004116 case ARM::ATOMIC_LOAD_NAND_I8:
4117 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4118 case ARM::ATOMIC_LOAD_NAND_I16:
4119 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4120 case ARM::ATOMIC_LOAD_NAND_I32:
4121 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004122
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004123 case ARM::ATOMIC_LOAD_SUB_I8:
4124 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4125 case ARM::ATOMIC_LOAD_SUB_I16:
4126 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4127 case ARM::ATOMIC_LOAD_SUB_I32:
4128 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004129
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004130 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
4131 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
4132 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00004133
4134 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
4135 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
4136 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004137
Evan Cheng007ea272009-08-12 05:17:19 +00004138 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00004139 // To "insert" a SELECT_CC instruction, we actually have to insert the
4140 // diamond control-flow pattern. The incoming instruction knows the
4141 // destination vreg to set, the condition code register to branch on, the
4142 // true/false values to select between, and a branch opcode to use.
4143 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004144 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00004145 ++It;
4146
4147 // thisMBB:
4148 // ...
4149 // TrueVal = ...
4150 // cmpTY ccX, r1, r2
4151 // bCC copy1MBB
4152 // fallthrough --> copy0MBB
4153 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004154 MachineFunction *F = BB->getParent();
4155 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4156 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00004157 F->insert(It, copy0MBB);
4158 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004159
4160 // Transfer the remainder of BB and its successor edges to sinkMBB.
4161 sinkMBB->splice(sinkMBB->begin(), BB,
4162 llvm::next(MachineBasicBlock::iterator(MI)),
4163 BB->end());
4164 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4165
Dan Gohman258c58c2010-07-06 15:49:48 +00004166 BB->addSuccessor(copy0MBB);
4167 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00004168
Dan Gohman14152b42010-07-06 20:24:04 +00004169 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
4170 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
4171
Evan Chenga8e29892007-01-19 07:51:42 +00004172 // copy0MBB:
4173 // %FalseValue = ...
4174 // # fallthrough to sinkMBB
4175 BB = copy0MBB;
4176
4177 // Update machine-CFG edges
4178 BB->addSuccessor(sinkMBB);
4179
4180 // sinkMBB:
4181 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4182 // ...
4183 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004184 BuildMI(*BB, BB->begin(), dl,
4185 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00004186 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4187 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4188
Dan Gohman14152b42010-07-06 20:24:04 +00004189 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00004190 return BB;
4191 }
Evan Cheng86198642009-08-07 00:34:42 +00004192
Evan Cheng218977b2010-07-13 19:27:42 +00004193 case ARM::BCCi64:
4194 case ARM::BCCZi64: {
4195 // Compare both parts that make up the double comparison separately for
4196 // equality.
4197 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
4198
4199 unsigned LHS1 = MI->getOperand(1).getReg();
4200 unsigned LHS2 = MI->getOperand(2).getReg();
4201 if (RHSisZero) {
4202 AddDefaultPred(BuildMI(BB, dl,
4203 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4204 .addReg(LHS1).addImm(0));
4205 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4206 .addReg(LHS2).addImm(0)
4207 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4208 } else {
4209 unsigned RHS1 = MI->getOperand(3).getReg();
4210 unsigned RHS2 = MI->getOperand(4).getReg();
4211 AddDefaultPred(BuildMI(BB, dl,
4212 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4213 .addReg(LHS1).addReg(RHS1));
4214 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4215 .addReg(LHS2).addReg(RHS2)
4216 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4217 }
4218
4219 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
4220 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
4221 if (MI->getOperand(0).getImm() == ARMCC::NE)
4222 std::swap(destMBB, exitMBB);
4223
4224 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4225 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4226 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4227 .addMBB(exitMBB);
4228
4229 MI->eraseFromParent(); // The pseudo instruction is gone now.
4230 return BB;
4231 }
Evan Chenga8e29892007-01-19 07:51:42 +00004232 }
4233}
4234
4235//===----------------------------------------------------------------------===//
4236// ARM Optimization Hooks
4237//===----------------------------------------------------------------------===//
4238
Chris Lattnerd1980a52009-03-12 06:52:53 +00004239static
4240SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4241 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004242 SelectionDAG &DAG = DCI.DAG;
4243 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004244 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004245 unsigned Opc = N->getOpcode();
4246 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4247 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4248 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4249 ISD::CondCode CC = ISD::SETCC_INVALID;
4250
4251 if (isSlctCC) {
4252 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4253 } else {
4254 SDValue CCOp = Slct.getOperand(0);
4255 if (CCOp.getOpcode() == ISD::SETCC)
4256 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4257 }
4258
4259 bool DoXform = false;
4260 bool InvCC = false;
4261 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4262 "Bad input!");
4263
4264 if (LHS.getOpcode() == ISD::Constant &&
4265 cast<ConstantSDNode>(LHS)->isNullValue()) {
4266 DoXform = true;
4267 } else if (CC != ISD::SETCC_INVALID &&
4268 RHS.getOpcode() == ISD::Constant &&
4269 cast<ConstantSDNode>(RHS)->isNullValue()) {
4270 std::swap(LHS, RHS);
4271 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004272 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004273 Op0.getOperand(0).getValueType();
4274 bool isInt = OpVT.isInteger();
4275 CC = ISD::getSetCCInverse(CC, isInt);
4276
4277 if (!TLI.isCondCodeLegal(CC, OpVT))
4278 return SDValue(); // Inverse operator isn't legal.
4279
4280 DoXform = true;
4281 InvCC = true;
4282 }
4283
4284 if (DoXform) {
4285 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4286 if (isSlctCC)
4287 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4288 Slct.getOperand(0), Slct.getOperand(1), CC);
4289 SDValue CCOp = Slct.getOperand(0);
4290 if (InvCC)
4291 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4292 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4293 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4294 CCOp, OtherOp, Result);
4295 }
4296 return SDValue();
4297}
4298
Bob Wilson3d5792a2010-07-29 20:34:14 +00004299/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
4300/// operands N0 and N1. This is a helper for PerformADDCombine that is
4301/// called with the default operands, and if that fails, with commuted
4302/// operands.
4303static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
4304 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004305 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4306 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4307 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4308 if (Result.getNode()) return Result;
4309 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00004310 return SDValue();
4311}
4312
Bob Wilson3d5792a2010-07-29 20:34:14 +00004313/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4314///
4315static SDValue PerformADDCombine(SDNode *N,
4316 TargetLowering::DAGCombinerInfo &DCI) {
4317 SDValue N0 = N->getOperand(0);
4318 SDValue N1 = N->getOperand(1);
4319
4320 // First try with the default operand order.
4321 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
4322 if (Result.getNode())
4323 return Result;
4324
4325 // If that didn't work, try again with the operands commuted.
4326 return PerformADDCombineWithOperands(N, N1, N0, DCI);
4327}
4328
Chris Lattnerd1980a52009-03-12 06:52:53 +00004329/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00004330///
Chris Lattnerd1980a52009-03-12 06:52:53 +00004331static SDValue PerformSUBCombine(SDNode *N,
4332 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00004333 SDValue N0 = N->getOperand(0);
4334 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004335
Chris Lattnerd1980a52009-03-12 06:52:53 +00004336 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4337 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4338 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4339 if (Result.getNode()) return Result;
4340 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004341
Chris Lattnerd1980a52009-03-12 06:52:53 +00004342 return SDValue();
4343}
4344
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004345static SDValue PerformMULCombine(SDNode *N,
4346 TargetLowering::DAGCombinerInfo &DCI,
4347 const ARMSubtarget *Subtarget) {
4348 SelectionDAG &DAG = DCI.DAG;
4349
4350 if (Subtarget->isThumb1Only())
4351 return SDValue();
4352
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004353 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4354 return SDValue();
4355
4356 EVT VT = N->getValueType(0);
4357 if (VT != MVT::i32)
4358 return SDValue();
4359
4360 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4361 if (!C)
4362 return SDValue();
4363
4364 uint64_t MulAmt = C->getZExtValue();
4365 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4366 ShiftAmt = ShiftAmt & (32 - 1);
4367 SDValue V = N->getOperand(0);
4368 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004369
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004370 SDValue Res;
4371 MulAmt >>= ShiftAmt;
4372 if (isPowerOf2_32(MulAmt - 1)) {
4373 // (mul x, 2^N + 1) => (add (shl x, N), x)
4374 Res = DAG.getNode(ISD::ADD, DL, VT,
4375 V, DAG.getNode(ISD::SHL, DL, VT,
4376 V, DAG.getConstant(Log2_32(MulAmt-1),
4377 MVT::i32)));
4378 } else if (isPowerOf2_32(MulAmt + 1)) {
4379 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4380 Res = DAG.getNode(ISD::SUB, DL, VT,
4381 DAG.getNode(ISD::SHL, DL, VT,
4382 V, DAG.getConstant(Log2_32(MulAmt+1),
4383 MVT::i32)),
4384 V);
4385 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004386 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004387
4388 if (ShiftAmt != 0)
4389 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4390 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004391
4392 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004393 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004394 return SDValue();
4395}
4396
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004397/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
4398static SDValue PerformORCombine(SDNode *N,
4399 TargetLowering::DAGCombinerInfo &DCI,
4400 const ARMSubtarget *Subtarget) {
Jim Grosbach54238562010-07-17 03:30:54 +00004401 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
4402 // reasonable.
4403
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004404 // BFI is only available on V6T2+
4405 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
4406 return SDValue();
4407
4408 SelectionDAG &DAG = DCI.DAG;
4409 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00004410 DebugLoc DL = N->getDebugLoc();
4411 // 1) or (and A, mask), val => ARMbfi A, val, mask
4412 // iff (val & mask) == val
4413 //
4414 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4415 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
4416 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4417 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
4418 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4419 // (i.e., copy a bitfield value into another bitfield of the same width)
4420 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004421 return SDValue();
4422
4423 EVT VT = N->getValueType(0);
4424 if (VT != MVT::i32)
4425 return SDValue();
4426
Jim Grosbach54238562010-07-17 03:30:54 +00004427
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004428 // The value and the mask need to be constants so we can verify this is
4429 // actually a bitfield set. If the mask is 0xffff, we can do better
4430 // via a movt instruction, so don't use BFI in that case.
4431 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
4432 if (!C)
4433 return SDValue();
4434 unsigned Mask = C->getZExtValue();
4435 if (Mask == 0xffff)
4436 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004437 SDValue Res;
4438 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
4439 if ((C = dyn_cast<ConstantSDNode>(N1))) {
4440 unsigned Val = C->getZExtValue();
4441 if (!ARM::isBitFieldInvertedMask(Mask) || (Val & ~Mask) != Val)
4442 return SDValue();
4443 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004444
Jim Grosbach54238562010-07-17 03:30:54 +00004445 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0),
4446 DAG.getConstant(Val, MVT::i32),
4447 DAG.getConstant(Mask, MVT::i32));
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004448
Jim Grosbach54238562010-07-17 03:30:54 +00004449 // Do not add new nodes to DAG combiner worklist.
4450 DCI.CombineTo(N, Res, false);
4451 } else if (N1.getOpcode() == ISD::AND) {
4452 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4453 C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
4454 if (!C)
4455 return SDValue();
4456 unsigned Mask2 = C->getZExtValue();
4457
4458 if (ARM::isBitFieldInvertedMask(Mask) &&
4459 ARM::isBitFieldInvertedMask(~Mask2) &&
4460 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
4461 // The pack halfword instruction works better for masks that fit it,
4462 // so use that when it's available.
4463 if (Subtarget->hasT2ExtractPack() &&
4464 (Mask == 0xffff || Mask == 0xffff0000))
4465 return SDValue();
4466 // 2a
4467 unsigned lsb = CountTrailingZeros_32(Mask2);
4468 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
4469 DAG.getConstant(lsb, MVT::i32));
4470 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0), Res,
4471 DAG.getConstant(Mask, MVT::i32));
4472 // Do not add new nodes to DAG combiner worklist.
4473 DCI.CombineTo(N, Res, false);
4474 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
4475 ARM::isBitFieldInvertedMask(Mask2) &&
4476 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
4477 // The pack halfword instruction works better for masks that fit it,
4478 // so use that when it's available.
4479 if (Subtarget->hasT2ExtractPack() &&
4480 (Mask2 == 0xffff || Mask2 == 0xffff0000))
4481 return SDValue();
4482 // 2b
4483 unsigned lsb = CountTrailingZeros_32(Mask);
4484 Res = DAG.getNode(ISD::SRL, DL, VT, N0.getOperand(0),
4485 DAG.getConstant(lsb, MVT::i32));
4486 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
4487 DAG.getConstant(Mask2, MVT::i32));
4488 // Do not add new nodes to DAG combiner worklist.
4489 DCI.CombineTo(N, Res, false);
4490 }
4491 }
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004492
4493 return SDValue();
4494}
4495
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004496/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4497/// ARMISD::VMOVRRD.
4498static SDValue PerformVMOVRRDCombine(SDNode *N,
4499 TargetLowering::DAGCombinerInfo &DCI) {
4500 // vmovrrd(vmovdrr x, y) -> x,y
4501 SDValue InDouble = N->getOperand(0);
4502 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
4503 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
4504 return SDValue();
4505}
4506
4507/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
4508/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
4509static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
4510 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
4511 SDValue Op0 = N->getOperand(0);
4512 SDValue Op1 = N->getOperand(1);
4513 if (Op0.getOpcode() == ISD::BIT_CONVERT)
4514 Op0 = Op0.getOperand(0);
4515 if (Op1.getOpcode() == ISD::BIT_CONVERT)
4516 Op1 = Op1.getOperand(0);
4517 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
4518 Op0.getNode() == Op1.getNode() &&
4519 Op0.getResNo() == 0 && Op1.getResNo() == 1)
4520 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(),
4521 N->getValueType(0), Op0.getOperand(0));
4522 return SDValue();
4523}
4524
Bob Wilson75f02882010-09-17 22:59:05 +00004525/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
4526/// ISD::BUILD_VECTOR.
4527static SDValue PerformBUILD_VECTORCombine(SDNode *N, SelectionDAG &DAG) {
4528 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
4529 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
4530 // into a pair of GPRs, which is fine when the value is used as a scalar,
4531 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004532 if (N->getNumOperands() == 2)
4533 return PerformVMOVDRRCombine(N, DAG);
Bob Wilson75f02882010-09-17 22:59:05 +00004534
4535 return SDValue();
4536}
4537
Bob Wilson9e82bf12010-07-14 01:22:12 +00004538/// PerformVDUPLANECombine - Target-specific dag combine xforms for
4539/// ARMISD::VDUPLANE.
Bob Wilsonb68987e2010-09-22 22:27:30 +00004540static SDValue PerformVDUPLANECombine(SDNode *N, SelectionDAG &DAG) {
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004541 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
4542 // redundant.
Bob Wilson9e82bf12010-07-14 01:22:12 +00004543 SDValue Op = N->getOperand(0);
4544 EVT VT = N->getValueType(0);
4545
4546 // Ignore bit_converts.
4547 while (Op.getOpcode() == ISD::BIT_CONVERT)
4548 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004549 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00004550 return SDValue();
4551
4552 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
4553 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
4554 // The canonical VMOV for a zero vector uses a 32-bit element size.
4555 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4556 unsigned EltBits;
4557 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
4558 EltSize = 8;
4559 if (EltSize > VT.getVectorElementType().getSizeInBits())
4560 return SDValue();
4561
Bob Wilsonb68987e2010-09-22 22:27:30 +00004562 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00004563}
4564
Bob Wilson5bafff32009-06-22 23:27:02 +00004565/// getVShiftImm - Check if this is a valid build_vector for the immediate
4566/// operand of a vector shift operation, where all the elements of the
4567/// build_vector must have the same constant integer value.
4568static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4569 // Ignore bit_converts.
4570 while (Op.getOpcode() == ISD::BIT_CONVERT)
4571 Op = Op.getOperand(0);
4572 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4573 APInt SplatBits, SplatUndef;
4574 unsigned SplatBitSize;
4575 bool HasAnyUndefs;
4576 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4577 HasAnyUndefs, ElementBits) ||
4578 SplatBitSize > ElementBits)
4579 return false;
4580 Cnt = SplatBits.getSExtValue();
4581 return true;
4582}
4583
4584/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4585/// operand of a vector shift left operation. That value must be in the range:
4586/// 0 <= Value < ElementBits for a left shift; or
4587/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004588static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004589 assert(VT.isVector() && "vector shift count is not a vector type");
4590 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4591 if (! getVShiftImm(Op, ElementBits, Cnt))
4592 return false;
4593 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4594}
4595
4596/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4597/// operand of a vector shift right operation. For a shift opcode, the value
4598/// is positive, but for an intrinsic the value count must be negative. The
4599/// absolute value must be in the range:
4600/// 1 <= |Value| <= ElementBits for a right shift; or
4601/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004602static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004603 int64_t &Cnt) {
4604 assert(VT.isVector() && "vector shift count is not a vector type");
4605 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4606 if (! getVShiftImm(Op, ElementBits, Cnt))
4607 return false;
4608 if (isIntrinsic)
4609 Cnt = -Cnt;
4610 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4611}
4612
4613/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4614static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4615 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4616 switch (IntNo) {
4617 default:
4618 // Don't do anything for most intrinsics.
4619 break;
4620
4621 // Vector shifts: check for immediate versions and lower them.
4622 // Note: This is done during DAG combining instead of DAG legalizing because
4623 // the build_vectors for 64-bit vector element shift counts are generally
4624 // not legal, and it is hard to see their values after they get legalized to
4625 // loads from a constant pool.
4626 case Intrinsic::arm_neon_vshifts:
4627 case Intrinsic::arm_neon_vshiftu:
4628 case Intrinsic::arm_neon_vshiftls:
4629 case Intrinsic::arm_neon_vshiftlu:
4630 case Intrinsic::arm_neon_vshiftn:
4631 case Intrinsic::arm_neon_vrshifts:
4632 case Intrinsic::arm_neon_vrshiftu:
4633 case Intrinsic::arm_neon_vrshiftn:
4634 case Intrinsic::arm_neon_vqshifts:
4635 case Intrinsic::arm_neon_vqshiftu:
4636 case Intrinsic::arm_neon_vqshiftsu:
4637 case Intrinsic::arm_neon_vqshiftns:
4638 case Intrinsic::arm_neon_vqshiftnu:
4639 case Intrinsic::arm_neon_vqshiftnsu:
4640 case Intrinsic::arm_neon_vqrshiftns:
4641 case Intrinsic::arm_neon_vqrshiftnu:
4642 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004643 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004644 int64_t Cnt;
4645 unsigned VShiftOpc = 0;
4646
4647 switch (IntNo) {
4648 case Intrinsic::arm_neon_vshifts:
4649 case Intrinsic::arm_neon_vshiftu:
4650 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4651 VShiftOpc = ARMISD::VSHL;
4652 break;
4653 }
4654 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4655 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4656 ARMISD::VSHRs : ARMISD::VSHRu);
4657 break;
4658 }
4659 return SDValue();
4660
4661 case Intrinsic::arm_neon_vshiftls:
4662 case Intrinsic::arm_neon_vshiftlu:
4663 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4664 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004665 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004666
4667 case Intrinsic::arm_neon_vrshifts:
4668 case Intrinsic::arm_neon_vrshiftu:
4669 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4670 break;
4671 return SDValue();
4672
4673 case Intrinsic::arm_neon_vqshifts:
4674 case Intrinsic::arm_neon_vqshiftu:
4675 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4676 break;
4677 return SDValue();
4678
4679 case Intrinsic::arm_neon_vqshiftsu:
4680 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4681 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004682 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004683
4684 case Intrinsic::arm_neon_vshiftn:
4685 case Intrinsic::arm_neon_vrshiftn:
4686 case Intrinsic::arm_neon_vqshiftns:
4687 case Intrinsic::arm_neon_vqshiftnu:
4688 case Intrinsic::arm_neon_vqshiftnsu:
4689 case Intrinsic::arm_neon_vqrshiftns:
4690 case Intrinsic::arm_neon_vqrshiftnu:
4691 case Intrinsic::arm_neon_vqrshiftnsu:
4692 // Narrowing shifts require an immediate right shift.
4693 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4694 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004695 llvm_unreachable("invalid shift count for narrowing vector shift "
4696 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004697
4698 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004699 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00004700 }
4701
4702 switch (IntNo) {
4703 case Intrinsic::arm_neon_vshifts:
4704 case Intrinsic::arm_neon_vshiftu:
4705 // Opcode already set above.
4706 break;
4707 case Intrinsic::arm_neon_vshiftls:
4708 case Intrinsic::arm_neon_vshiftlu:
4709 if (Cnt == VT.getVectorElementType().getSizeInBits())
4710 VShiftOpc = ARMISD::VSHLLi;
4711 else
4712 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
4713 ARMISD::VSHLLs : ARMISD::VSHLLu);
4714 break;
4715 case Intrinsic::arm_neon_vshiftn:
4716 VShiftOpc = ARMISD::VSHRN; break;
4717 case Intrinsic::arm_neon_vrshifts:
4718 VShiftOpc = ARMISD::VRSHRs; break;
4719 case Intrinsic::arm_neon_vrshiftu:
4720 VShiftOpc = ARMISD::VRSHRu; break;
4721 case Intrinsic::arm_neon_vrshiftn:
4722 VShiftOpc = ARMISD::VRSHRN; break;
4723 case Intrinsic::arm_neon_vqshifts:
4724 VShiftOpc = ARMISD::VQSHLs; break;
4725 case Intrinsic::arm_neon_vqshiftu:
4726 VShiftOpc = ARMISD::VQSHLu; break;
4727 case Intrinsic::arm_neon_vqshiftsu:
4728 VShiftOpc = ARMISD::VQSHLsu; break;
4729 case Intrinsic::arm_neon_vqshiftns:
4730 VShiftOpc = ARMISD::VQSHRNs; break;
4731 case Intrinsic::arm_neon_vqshiftnu:
4732 VShiftOpc = ARMISD::VQSHRNu; break;
4733 case Intrinsic::arm_neon_vqshiftnsu:
4734 VShiftOpc = ARMISD::VQSHRNsu; break;
4735 case Intrinsic::arm_neon_vqrshiftns:
4736 VShiftOpc = ARMISD::VQRSHRNs; break;
4737 case Intrinsic::arm_neon_vqrshiftnu:
4738 VShiftOpc = ARMISD::VQRSHRNu; break;
4739 case Intrinsic::arm_neon_vqrshiftnsu:
4740 VShiftOpc = ARMISD::VQRSHRNsu; break;
4741 }
4742
4743 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004744 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004745 }
4746
4747 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00004748 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004749 int64_t Cnt;
4750 unsigned VShiftOpc = 0;
4751
4752 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
4753 VShiftOpc = ARMISD::VSLI;
4754 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
4755 VShiftOpc = ARMISD::VSRI;
4756 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004757 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004758 }
4759
4760 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
4761 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004762 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004763 }
4764
4765 case Intrinsic::arm_neon_vqrshifts:
4766 case Intrinsic::arm_neon_vqrshiftu:
4767 // No immediate versions of these to check for.
4768 break;
4769 }
4770
4771 return SDValue();
4772}
4773
4774/// PerformShiftCombine - Checks for immediate versions of vector shifts and
4775/// lowers them. As with the vector shift intrinsics, this is done during DAG
4776/// combining instead of DAG legalizing because the build_vectors for 64-bit
4777/// vector element shift counts are generally not legal, and it is hard to see
4778/// their values after they get legalized to loads from a constant pool.
4779static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
4780 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00004781 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00004782
4783 // Nothing to be done for scalar shifts.
4784 if (! VT.isVector())
4785 return SDValue();
4786
4787 assert(ST->hasNEON() && "unexpected vector shift");
4788 int64_t Cnt;
4789
4790 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004791 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004792
4793 case ISD::SHL:
4794 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
4795 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004796 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004797 break;
4798
4799 case ISD::SRA:
4800 case ISD::SRL:
4801 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
4802 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
4803 ARMISD::VSHRs : ARMISD::VSHRu);
4804 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004805 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004806 }
4807 }
4808 return SDValue();
4809}
4810
4811/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
4812/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
4813static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
4814 const ARMSubtarget *ST) {
4815 SDValue N0 = N->getOperand(0);
4816
4817 // Check for sign- and zero-extensions of vector extract operations of 8-
4818 // and 16-bit vector elements. NEON supports these directly. They are
4819 // handled during DAG combining because type legalization will promote them
4820 // to 32-bit types and it is messy to recognize the operations after that.
4821 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
4822 SDValue Vec = N0.getOperand(0);
4823 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004824 EVT VT = N->getValueType(0);
4825 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004826 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4827
Owen Anderson825b72b2009-08-11 20:47:22 +00004828 if (VT == MVT::i32 &&
4829 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00004830 TLI.isTypeLegal(Vec.getValueType())) {
4831
4832 unsigned Opc = 0;
4833 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004834 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004835 case ISD::SIGN_EXTEND:
4836 Opc = ARMISD::VGETLANEs;
4837 break;
4838 case ISD::ZERO_EXTEND:
4839 case ISD::ANY_EXTEND:
4840 Opc = ARMISD::VGETLANEu;
4841 break;
4842 }
4843 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
4844 }
4845 }
4846
4847 return SDValue();
4848}
4849
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004850/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
4851/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
4852static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
4853 const ARMSubtarget *ST) {
4854 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00004855 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004856 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
4857 // a NaN; only do the transformation when it matches that behavior.
4858
4859 // For now only do this when using NEON for FP operations; if using VFP, it
4860 // is not obvious that the benefit outweighs the cost of switching to the
4861 // NEON pipeline.
4862 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
4863 N->getValueType(0) != MVT::f32)
4864 return SDValue();
4865
4866 SDValue CondLHS = N->getOperand(0);
4867 SDValue CondRHS = N->getOperand(1);
4868 SDValue LHS = N->getOperand(2);
4869 SDValue RHS = N->getOperand(3);
4870 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
4871
4872 unsigned Opcode = 0;
4873 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00004874 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004875 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00004876 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004877 IsReversed = true ; // x CC y ? y : x
4878 } else {
4879 return SDValue();
4880 }
4881
Bob Wilsone742bb52010-02-24 22:15:53 +00004882 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004883 switch (CC) {
4884 default: break;
4885 case ISD::SETOLT:
4886 case ISD::SETOLE:
4887 case ISD::SETLT:
4888 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004889 case ISD::SETULT:
4890 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004891 // If LHS is NaN, an ordered comparison will be false and the result will
4892 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4893 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4894 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4895 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4896 break;
4897 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4898 // will return -0, so vmin can only be used for unsafe math or if one of
4899 // the operands is known to be nonzero.
4900 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4901 !UnsafeFPMath &&
4902 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4903 break;
4904 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004905 break;
4906
4907 case ISD::SETOGT:
4908 case ISD::SETOGE:
4909 case ISD::SETGT:
4910 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004911 case ISD::SETUGT:
4912 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004913 // If LHS is NaN, an ordered comparison will be false and the result will
4914 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4915 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4916 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4917 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4918 break;
4919 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4920 // will return +0, so vmax can only be used for unsafe math or if one of
4921 // the operands is known to be nonzero.
4922 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4923 !UnsafeFPMath &&
4924 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4925 break;
4926 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004927 break;
4928 }
4929
4930 if (!Opcode)
4931 return SDValue();
4932 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4933}
4934
Dan Gohman475871a2008-07-27 21:46:04 +00004935SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004936 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004937 switch (N->getOpcode()) {
4938 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004939 case ISD::ADD: return PerformADDCombine(N, DCI);
4940 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004941 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004942 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Jim Grosbache5165492009-11-09 00:11:35 +00004943 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004944 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
4945 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI.DAG);
Bob Wilsonb68987e2010-09-22 22:27:30 +00004946 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI.DAG);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004947 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004948 case ISD::SHL:
4949 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004950 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004951 case ISD::SIGN_EXTEND:
4952 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004953 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4954 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004955 }
Dan Gohman475871a2008-07-27 21:46:04 +00004956 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004957}
4958
Bill Wendlingaf566342009-08-15 21:21:19 +00004959bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Bob Wilson02aba732010-09-28 04:09:35 +00004960 if (!Subtarget->allowsUnalignedMem())
Bob Wilson86fe66d2010-06-25 04:12:31 +00004961 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00004962
4963 switch (VT.getSimpleVT().SimpleTy) {
4964 default:
4965 return false;
4966 case MVT::i8:
4967 case MVT::i16:
4968 case MVT::i32:
4969 return true;
4970 // FIXME: VLD1 etc with standard alignment is legal.
4971 }
4972}
4973
Evan Chenge6c835f2009-08-14 20:09:37 +00004974static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4975 if (V < 0)
4976 return false;
4977
4978 unsigned Scale = 1;
4979 switch (VT.getSimpleVT().SimpleTy) {
4980 default: return false;
4981 case MVT::i1:
4982 case MVT::i8:
4983 // Scale == 1;
4984 break;
4985 case MVT::i16:
4986 // Scale == 2;
4987 Scale = 2;
4988 break;
4989 case MVT::i32:
4990 // Scale == 4;
4991 Scale = 4;
4992 break;
4993 }
4994
4995 if ((V & (Scale - 1)) != 0)
4996 return false;
4997 V /= Scale;
4998 return V == (V & ((1LL << 5) - 1));
4999}
5000
5001static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
5002 const ARMSubtarget *Subtarget) {
5003 bool isNeg = false;
5004 if (V < 0) {
5005 isNeg = true;
5006 V = - V;
5007 }
5008
5009 switch (VT.getSimpleVT().SimpleTy) {
5010 default: return false;
5011 case MVT::i1:
5012 case MVT::i8:
5013 case MVT::i16:
5014 case MVT::i32:
5015 // + imm12 or - imm8
5016 if (isNeg)
5017 return V == (V & ((1LL << 8) - 1));
5018 return V == (V & ((1LL << 12) - 1));
5019 case MVT::f32:
5020 case MVT::f64:
5021 // Same as ARM mode. FIXME: NEON?
5022 if (!Subtarget->hasVFP2())
5023 return false;
5024 if ((V & 3) != 0)
5025 return false;
5026 V >>= 2;
5027 return V == (V & ((1LL << 8) - 1));
5028 }
5029}
5030
Evan Chengb01fad62007-03-12 23:30:29 +00005031/// isLegalAddressImmediate - Return true if the integer value can be used
5032/// as the offset of the target addressing mode for load / store of the
5033/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00005034static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005035 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00005036 if (V == 0)
5037 return true;
5038
Evan Cheng65011532009-03-09 19:15:00 +00005039 if (!VT.isSimple())
5040 return false;
5041
Evan Chenge6c835f2009-08-14 20:09:37 +00005042 if (Subtarget->isThumb1Only())
5043 return isLegalT1AddressImmediate(V, VT);
5044 else if (Subtarget->isThumb2())
5045 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00005046
Evan Chenge6c835f2009-08-14 20:09:37 +00005047 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00005048 if (V < 0)
5049 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00005050 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00005051 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005052 case MVT::i1:
5053 case MVT::i8:
5054 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00005055 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005056 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005057 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00005058 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005059 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005060 case MVT::f32:
5061 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00005062 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00005063 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00005064 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00005065 return false;
5066 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005067 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00005068 }
Evan Chenga8e29892007-01-19 07:51:42 +00005069}
5070
Evan Chenge6c835f2009-08-14 20:09:37 +00005071bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
5072 EVT VT) const {
5073 int Scale = AM.Scale;
5074 if (Scale < 0)
5075 return false;
5076
5077 switch (VT.getSimpleVT().SimpleTy) {
5078 default: return false;
5079 case MVT::i1:
5080 case MVT::i8:
5081 case MVT::i16:
5082 case MVT::i32:
5083 if (Scale == 1)
5084 return true;
5085 // r + r << imm
5086 Scale = Scale & ~1;
5087 return Scale == 2 || Scale == 4 || Scale == 8;
5088 case MVT::i64:
5089 // r + r
5090 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
5091 return true;
5092 return false;
5093 case MVT::isVoid:
5094 // Note, we allow "void" uses (basically, uses that aren't loads or
5095 // stores), because arm allows folding a scale into many arithmetic
5096 // operations. This should be made more precise and revisited later.
5097
5098 // Allow r << imm, but the imm has to be a multiple of two.
5099 if (Scale & 1) return false;
5100 return isPowerOf2_32(Scale);
5101 }
5102}
5103
Chris Lattner37caf8c2007-04-09 23:33:39 +00005104/// isLegalAddressingMode - Return true if the addressing mode represented
5105/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005106bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005107 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005108 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00005109 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00005110 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005111
Chris Lattner37caf8c2007-04-09 23:33:39 +00005112 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005113 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005114 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005115
Chris Lattner37caf8c2007-04-09 23:33:39 +00005116 switch (AM.Scale) {
5117 case 0: // no scale reg, must be "r+i" or "r", or "i".
5118 break;
5119 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00005120 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00005121 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005122 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00005123 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005124 // ARM doesn't support any R+R*scale+imm addr modes.
5125 if (AM.BaseOffs)
5126 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005127
Bob Wilson2c7dab12009-04-08 17:55:28 +00005128 if (!VT.isSimple())
5129 return false;
5130
Evan Chenge6c835f2009-08-14 20:09:37 +00005131 if (Subtarget->isThumb2())
5132 return isLegalT2ScaledAddressingMode(AM, VT);
5133
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005134 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00005135 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00005136 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005137 case MVT::i1:
5138 case MVT::i8:
5139 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005140 if (Scale < 0) Scale = -Scale;
5141 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005142 return true;
5143 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00005144 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00005145 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00005146 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005147 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005148 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005149 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00005150 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005151
Owen Anderson825b72b2009-08-11 20:47:22 +00005152 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005153 // Note, we allow "void" uses (basically, uses that aren't loads or
5154 // stores), because arm allows folding a scale into many arithmetic
5155 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005156
Chris Lattner37caf8c2007-04-09 23:33:39 +00005157 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00005158 if (Scale & 1) return false;
5159 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00005160 }
5161 break;
Evan Chengb01fad62007-03-12 23:30:29 +00005162 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00005163 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00005164}
5165
Evan Cheng77e47512009-11-11 19:05:52 +00005166/// isLegalICmpImmediate - Return true if the specified immediate is legal
5167/// icmp immediate, that is the target has icmp instructions which can compare
5168/// a register against the immediate without having to materialize the
5169/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00005170bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00005171 if (!Subtarget->isThumb())
5172 return ARM_AM::getSOImmVal(Imm) != -1;
5173 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00005174 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00005175 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00005176}
5177
Owen Andersone50ed302009-08-10 22:56:29 +00005178static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005179 bool isSEXTLoad, SDValue &Base,
5180 SDValue &Offset, bool &isInc,
5181 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00005182 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5183 return false;
5184
Owen Anderson825b72b2009-08-11 20:47:22 +00005185 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00005186 // AddressingMode 3
5187 Base = Ptr->getOperand(0);
5188 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005189 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005190 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005191 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005192 isInc = false;
5193 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5194 return true;
5195 }
5196 }
5197 isInc = (Ptr->getOpcode() == ISD::ADD);
5198 Offset = Ptr->getOperand(1);
5199 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00005200 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00005201 // AddressingMode 2
5202 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005203 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005204 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005205 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005206 isInc = false;
5207 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5208 Base = Ptr->getOperand(0);
5209 return true;
5210 }
5211 }
5212
5213 if (Ptr->getOpcode() == ISD::ADD) {
5214 isInc = true;
5215 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
5216 if (ShOpcVal != ARM_AM::no_shift) {
5217 Base = Ptr->getOperand(1);
5218 Offset = Ptr->getOperand(0);
5219 } else {
5220 Base = Ptr->getOperand(0);
5221 Offset = Ptr->getOperand(1);
5222 }
5223 return true;
5224 }
5225
5226 isInc = (Ptr->getOpcode() == ISD::ADD);
5227 Base = Ptr->getOperand(0);
5228 Offset = Ptr->getOperand(1);
5229 return true;
5230 }
5231
Jim Grosbache5165492009-11-09 00:11:35 +00005232 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00005233 return false;
5234}
5235
Owen Andersone50ed302009-08-10 22:56:29 +00005236static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005237 bool isSEXTLoad, SDValue &Base,
5238 SDValue &Offset, bool &isInc,
5239 SelectionDAG &DAG) {
5240 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5241 return false;
5242
5243 Base = Ptr->getOperand(0);
5244 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
5245 int RHSC = (int)RHS->getZExtValue();
5246 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
5247 assert(Ptr->getOpcode() == ISD::ADD);
5248 isInc = false;
5249 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5250 return true;
5251 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
5252 isInc = Ptr->getOpcode() == ISD::ADD;
5253 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
5254 return true;
5255 }
5256 }
5257
5258 return false;
5259}
5260
Evan Chenga8e29892007-01-19 07:51:42 +00005261/// getPreIndexedAddressParts - returns true by value, base pointer and
5262/// offset pointer and addressing mode by reference if the node's address
5263/// can be legally represented as pre-indexed load / store address.
5264bool
Dan Gohman475871a2008-07-27 21:46:04 +00005265ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
5266 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005267 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005268 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005269 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005270 return false;
5271
Owen Andersone50ed302009-08-10 22:56:29 +00005272 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005273 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005274 bool isSEXTLoad = false;
5275 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
5276 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005277 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005278 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5279 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
5280 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005281 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005282 } else
5283 return false;
5284
5285 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005286 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005287 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005288 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
5289 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005290 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005291 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00005292 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00005293 if (!isLegal)
5294 return false;
5295
5296 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
5297 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005298}
5299
5300/// getPostIndexedAddressParts - returns true by value, base pointer and
5301/// offset pointer and addressing mode by reference if this node can be
5302/// combined with a load / store to form a post-indexed load / store.
5303bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00005304 SDValue &Base,
5305 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005306 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005307 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005308 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005309 return false;
5310
Owen Andersone50ed302009-08-10 22:56:29 +00005311 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005312 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005313 bool isSEXTLoad = false;
5314 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005315 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005316 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005317 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5318 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005319 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005320 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005321 } else
5322 return false;
5323
5324 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005325 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005326 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005327 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00005328 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005329 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005330 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
5331 isInc, DAG);
5332 if (!isLegal)
5333 return false;
5334
Evan Cheng28dad2a2010-05-18 21:31:17 +00005335 if (Ptr != Base) {
5336 // Swap base ptr and offset to catch more post-index load / store when
5337 // it's legal. In Thumb2 mode, offset must be an immediate.
5338 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
5339 !Subtarget->isThumb2())
5340 std::swap(Base, Offset);
5341
5342 // Post-indexed load / store update the base pointer.
5343 if (Ptr != Base)
5344 return false;
5345 }
5346
Evan Chenge88d5ce2009-07-02 07:28:31 +00005347 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
5348 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005349}
5350
Dan Gohman475871a2008-07-27 21:46:04 +00005351void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005352 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005353 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005354 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005355 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00005356 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005357 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005358 switch (Op.getOpcode()) {
5359 default: break;
5360 case ARMISD::CMOV: {
5361 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00005362 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005363 if (KnownZero == 0 && KnownOne == 0) return;
5364
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005365 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00005366 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
5367 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005368 KnownZero &= KnownZeroRHS;
5369 KnownOne &= KnownOneRHS;
5370 return;
5371 }
5372 }
5373}
5374
5375//===----------------------------------------------------------------------===//
5376// ARM Inline Assembly Support
5377//===----------------------------------------------------------------------===//
5378
5379/// getConstraintType - Given a constraint letter, return the type of
5380/// constraint it is for this target.
5381ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005382ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
5383 if (Constraint.size() == 1) {
5384 switch (Constraint[0]) {
5385 default: break;
5386 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005387 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00005388 }
Evan Chenga8e29892007-01-19 07:51:42 +00005389 }
Chris Lattner4234f572007-03-25 02:14:49 +00005390 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00005391}
5392
Bob Wilson2dc4f542009-03-20 22:42:55 +00005393std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00005394ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005395 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005396 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005397 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00005398 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005399 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005400 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005401 return std::make_pair(0U, ARM::tGPRRegisterClass);
5402 else
5403 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005404 case 'r':
5405 return std::make_pair(0U, ARM::GPRRegisterClass);
5406 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005407 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005408 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00005409 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005410 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00005411 if (VT.getSizeInBits() == 128)
5412 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005413 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005414 }
5415 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005416 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00005417 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005418
Evan Chenga8e29892007-01-19 07:51:42 +00005419 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5420}
5421
5422std::vector<unsigned> ARMTargetLowering::
5423getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005424 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005425 if (Constraint.size() != 1)
5426 return std::vector<unsigned>();
5427
5428 switch (Constraint[0]) { // GCC ARM Constraint Letters
5429 default: break;
5430 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005431 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5432 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5433 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005434 case 'r':
5435 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5436 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5437 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5438 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005439 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005440 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005441 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5442 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5443 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5444 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5445 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5446 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5447 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5448 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005449 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005450 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5451 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5452 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5453 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005454 if (VT.getSizeInBits() == 128)
5455 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5456 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005457 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005458 }
5459
5460 return std::vector<unsigned>();
5461}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005462
5463/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5464/// vector. If it is invalid, don't add anything to Ops.
5465void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5466 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005467 std::vector<SDValue>&Ops,
5468 SelectionDAG &DAG) const {
5469 SDValue Result(0, 0);
5470
5471 switch (Constraint) {
5472 default: break;
5473 case 'I': case 'J': case 'K': case 'L':
5474 case 'M': case 'N': case 'O':
5475 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5476 if (!C)
5477 return;
5478
5479 int64_t CVal64 = C->getSExtValue();
5480 int CVal = (int) CVal64;
5481 // None of these constraints allow values larger than 32 bits. Check
5482 // that the value fits in an int.
5483 if (CVal != CVal64)
5484 return;
5485
5486 switch (Constraint) {
5487 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005488 if (Subtarget->isThumb1Only()) {
5489 // This must be a constant between 0 and 255, for ADD
5490 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005491 if (CVal >= 0 && CVal <= 255)
5492 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005493 } else if (Subtarget->isThumb2()) {
5494 // A constant that can be used as an immediate value in a
5495 // data-processing instruction.
5496 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5497 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005498 } else {
5499 // A constant that can be used as an immediate value in a
5500 // data-processing instruction.
5501 if (ARM_AM::getSOImmVal(CVal) != -1)
5502 break;
5503 }
5504 return;
5505
5506 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005507 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005508 // This must be a constant between -255 and -1, for negated ADD
5509 // immediates. This can be used in GCC with an "n" modifier that
5510 // prints the negated value, for use with SUB instructions. It is
5511 // not useful otherwise but is implemented for compatibility.
5512 if (CVal >= -255 && CVal <= -1)
5513 break;
5514 } else {
5515 // This must be a constant between -4095 and 4095. It is not clear
5516 // what this constraint is intended for. Implemented for
5517 // compatibility with GCC.
5518 if (CVal >= -4095 && CVal <= 4095)
5519 break;
5520 }
5521 return;
5522
5523 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005524 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005525 // A 32-bit value where only one byte has a nonzero value. Exclude
5526 // zero to match GCC. This constraint is used by GCC internally for
5527 // constants that can be loaded with a move/shift combination.
5528 // It is not useful otherwise but is implemented for compatibility.
5529 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5530 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005531 } else if (Subtarget->isThumb2()) {
5532 // A constant whose bitwise inverse can be used as an immediate
5533 // value in a data-processing instruction. This can be used in GCC
5534 // with a "B" modifier that prints the inverted value, for use with
5535 // BIC and MVN instructions. It is not useful otherwise but is
5536 // implemented for compatibility.
5537 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5538 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005539 } else {
5540 // A constant whose bitwise inverse can be used as an immediate
5541 // value in a data-processing instruction. This can be used in GCC
5542 // with a "B" modifier that prints the inverted value, for use with
5543 // BIC and MVN instructions. It is not useful otherwise but is
5544 // implemented for compatibility.
5545 if (ARM_AM::getSOImmVal(~CVal) != -1)
5546 break;
5547 }
5548 return;
5549
5550 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005551 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005552 // This must be a constant between -7 and 7,
5553 // for 3-operand ADD/SUB immediate instructions.
5554 if (CVal >= -7 && CVal < 7)
5555 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005556 } else if (Subtarget->isThumb2()) {
5557 // A constant whose negation can be used as an immediate value in a
5558 // data-processing instruction. This can be used in GCC with an "n"
5559 // modifier that prints the negated value, for use with SUB
5560 // instructions. It is not useful otherwise but is implemented for
5561 // compatibility.
5562 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5563 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005564 } else {
5565 // A constant whose negation can be used as an immediate value in a
5566 // data-processing instruction. This can be used in GCC with an "n"
5567 // modifier that prints the negated value, for use with SUB
5568 // instructions. It is not useful otherwise but is implemented for
5569 // compatibility.
5570 if (ARM_AM::getSOImmVal(-CVal) != -1)
5571 break;
5572 }
5573 return;
5574
5575 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005576 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005577 // This must be a multiple of 4 between 0 and 1020, for
5578 // ADD sp + immediate.
5579 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5580 break;
5581 } else {
5582 // A power of two or a constant between 0 and 32. This is used in
5583 // GCC for the shift amount on shifted register operands, but it is
5584 // useful in general for any shift amounts.
5585 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5586 break;
5587 }
5588 return;
5589
5590 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005591 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005592 // This must be a constant between 0 and 31, for shift amounts.
5593 if (CVal >= 0 && CVal <= 31)
5594 break;
5595 }
5596 return;
5597
5598 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005599 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005600 // This must be a multiple of 4 between -508 and 508, for
5601 // ADD/SUB sp = sp + immediate.
5602 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5603 break;
5604 }
5605 return;
5606 }
5607 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5608 break;
5609 }
5610
5611 if (Result.getNode()) {
5612 Ops.push_back(Result);
5613 return;
5614 }
Dale Johannesen1784d162010-06-25 21:55:36 +00005615 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005616}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005617
5618bool
5619ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5620 // The ARM target isn't yet aware of offsets.
5621 return false;
5622}
Evan Cheng39382422009-10-28 01:44:26 +00005623
5624int ARM::getVFPf32Imm(const APFloat &FPImm) {
5625 APInt Imm = FPImm.bitcastToAPInt();
5626 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5627 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5628 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5629
5630 // We can handle 4 bits of mantissa.
5631 // mantissa = (16+UInt(e:f:g:h))/16.
5632 if (Mantissa & 0x7ffff)
5633 return -1;
5634 Mantissa >>= 19;
5635 if ((Mantissa & 0xf) != Mantissa)
5636 return -1;
5637
5638 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5639 if (Exp < -3 || Exp > 4)
5640 return -1;
5641 Exp = ((Exp+3) & 0x7) ^ 4;
5642
5643 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5644}
5645
5646int ARM::getVFPf64Imm(const APFloat &FPImm) {
5647 APInt Imm = FPImm.bitcastToAPInt();
5648 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5649 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5650 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5651
5652 // We can handle 4 bits of mantissa.
5653 // mantissa = (16+UInt(e:f:g:h))/16.
5654 if (Mantissa & 0xffffffffffffLL)
5655 return -1;
5656 Mantissa >>= 48;
5657 if ((Mantissa & 0xf) != Mantissa)
5658 return -1;
5659
5660 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5661 if (Exp < -3 || Exp > 4)
5662 return -1;
5663 Exp = ((Exp+3) & 0x7) ^ 4;
5664
5665 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5666}
5667
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005668bool ARM::isBitFieldInvertedMask(unsigned v) {
5669 if (v == 0xffffffff)
5670 return 0;
5671 // there can be 1's on either or both "outsides", all the "inside"
5672 // bits must be 0's
5673 unsigned int lsb = 0, msb = 31;
5674 while (v & (1 << msb)) --msb;
5675 while (v & (1 << lsb)) ++lsb;
5676 for (unsigned int i = lsb; i <= msb; ++i) {
5677 if (v & (1 << i))
5678 return 0;
5679 }
5680 return 1;
5681}
5682
Evan Cheng39382422009-10-28 01:44:26 +00005683/// isFPImmLegal - Returns true if the target can instruction select the
5684/// specified FP immediate natively. If false, the legalizer will
5685/// materialize the FP immediate as a load from a constant pool.
5686bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
5687 if (!Subtarget->hasVFP3())
5688 return false;
5689 if (VT == MVT::f32)
5690 return ARM::getVFPf32Imm(Imm) != -1;
5691 if (VT == MVT::f64)
5692 return ARM::getVFPf64Imm(Imm) != -1;
5693 return false;
5694}
Bob Wilson65ffec42010-09-21 17:56:22 +00005695
5696/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
5697/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
5698/// specified in the intrinsic calls.
5699bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
5700 const CallInst &I,
5701 unsigned Intrinsic) const {
5702 switch (Intrinsic) {
5703 case Intrinsic::arm_neon_vld1:
5704 case Intrinsic::arm_neon_vld2:
5705 case Intrinsic::arm_neon_vld3:
5706 case Intrinsic::arm_neon_vld4:
5707 case Intrinsic::arm_neon_vld2lane:
5708 case Intrinsic::arm_neon_vld3lane:
5709 case Intrinsic::arm_neon_vld4lane: {
5710 Info.opc = ISD::INTRINSIC_W_CHAIN;
5711 // Conservatively set memVT to the entire set of vectors loaded.
5712 uint64_t NumElts = getTargetData()->getTypeAllocSize(I.getType()) / 8;
5713 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
5714 Info.ptrVal = I.getArgOperand(0);
5715 Info.offset = 0;
5716 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
5717 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
5718 Info.vol = false; // volatile loads with NEON intrinsics not supported
5719 Info.readMem = true;
5720 Info.writeMem = false;
5721 return true;
5722 }
5723 case Intrinsic::arm_neon_vst1:
5724 case Intrinsic::arm_neon_vst2:
5725 case Intrinsic::arm_neon_vst3:
5726 case Intrinsic::arm_neon_vst4:
5727 case Intrinsic::arm_neon_vst2lane:
5728 case Intrinsic::arm_neon_vst3lane:
5729 case Intrinsic::arm_neon_vst4lane: {
5730 Info.opc = ISD::INTRINSIC_VOID;
5731 // Conservatively set memVT to the entire set of vectors stored.
5732 unsigned NumElts = 0;
5733 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
5734 const Type *ArgTy = I.getArgOperand(ArgI)->getType();
5735 if (!ArgTy->isVectorTy())
5736 break;
5737 NumElts += getTargetData()->getTypeAllocSize(ArgTy) / 8;
5738 }
5739 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
5740 Info.ptrVal = I.getArgOperand(0);
5741 Info.offset = 0;
5742 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
5743 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
5744 Info.vol = false; // volatile stores with NEON intrinsics not supported
5745 Info.readMem = false;
5746 Info.writeMem = true;
5747 return true;
5748 }
5749 default:
5750 break;
5751 }
5752
5753 return false;
5754}