blob: 4822da3df9a2193e90b1dc3c962c8852b201828e [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000044#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000045#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000046#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000047#include "llvm/Target/TargetData.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000048#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000049#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000053#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000054#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000055#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000057#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include <algorithm>
59using namespace llvm;
60
Dale Johannesen601d3c02008-09-05 01:48:15 +000061/// LimitFloatPrecision - Generate low-precision inline sequences for
62/// some float libcalls (6, 8 or 12 bits).
63static unsigned LimitFloatPrecision;
64
65static cl::opt<unsigned, true>
66LimitFPPrecision("limit-float-precision",
67 cl::desc("Generate low-precision inline sequences "
68 "for some float libcalls"),
69 cl::location(LimitFloatPrecision),
70 cl::init(0));
71
Andrew Trickde91f3c2010-11-12 17:50:46 +000072// Limit the width of DAG chains. This is important in general to prevent
73// prevent DAG-based analysis from blowing up. For example, alias analysis and
74// load clustering may not complete in reasonable time. It is difficult to
75// recognize and avoid this situation within each individual analysis, and
76// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000077// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000078//
79// MaxParallelChains default is arbitrarily high to avoid affecting
80// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000081// sequence over this should have been converted to llvm.memcpy by the
82// frontend. It easy to induce this behavior with .ll code such as:
83// %buffer = alloca [4096 x i8]
84// %data = load [4096 x i8]* %argPtr
85// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000086static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000087
Chris Lattner3ac18842010-08-24 23:20:40 +000088static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
89 const SDValue *Parts, unsigned NumParts,
90 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000091
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000092/// getCopyFromParts - Create a value that contains the specified legal parts
93/// combined into the value they represent. If the parts combine to a type
94/// larger then ValueVT then AssertOp can be used to specify whether the extra
95/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
96/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000097static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000098 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000099 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000100 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000101 if (ValueVT.isVector())
102 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000103
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000104 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000105 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000106 SDValue Val = Parts[0];
107
108 if (NumParts > 1) {
109 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000110 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000111 unsigned PartBits = PartVT.getSizeInBits();
112 unsigned ValueBits = ValueVT.getSizeInBits();
113
114 // Assemble the power of 2 part.
115 unsigned RoundParts = NumParts & (NumParts - 1) ?
116 1 << Log2_32(NumParts) : NumParts;
117 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000118 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000119 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000120 SDValue Lo, Hi;
121
Owen Anderson23b9b192009-08-12 00:36:31 +0000122 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000124 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000125 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000126 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000127 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000128 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000129 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000130 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
131 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000132 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000134 if (TLI.isBigEndian())
135 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000136
Chris Lattner3ac18842010-08-24 23:20:40 +0000137 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138
139 if (RoundParts < NumParts) {
140 // Assemble the trailing non-power-of-2 part.
141 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000142 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000143 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000144 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000145
146 // Combine the round and odd parts.
147 Lo = Val;
148 if (TLI.isBigEndian())
149 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000150 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000151 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
152 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000153 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000154 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000155 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
156 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000158 } else if (PartVT.isFloatingPoint()) {
159 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000161 "Unexpected split");
162 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000163 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
164 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000165 if (TLI.isBigEndian())
166 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000167 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000168 } else {
169 // FP split into integer parts (soft fp)
170 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
171 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000172 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000173 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000174 }
175 }
176
177 // There is now one part, held in Val. Correct it to match ValueVT.
178 PartVT = Val.getValueType();
179
180 if (PartVT == ValueVT)
181 return Val;
182
Chris Lattner3ac18842010-08-24 23:20:40 +0000183 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000184 if (ValueVT.bitsLT(PartVT)) {
185 // For a truncate, see if we have any information to
186 // indicate whether the truncated bits will always be
187 // zero or sign-extension.
188 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000189 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000190 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000191 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000192 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000193 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 }
195
196 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000197 // FP_ROUND's are always exact here.
198 if (ValueVT.bitsLT(Val.getValueType()))
199 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000200 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000201
Chris Lattner3ac18842010-08-24 23:20:40 +0000202 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000203 }
204
Bill Wendling4533cac2010-01-28 21:51:40 +0000205 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000206 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207
Torok Edwinc23197a2009-07-14 16:55:14 +0000208 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000209 return SDValue();
210}
211
Chris Lattner3ac18842010-08-24 23:20:40 +0000212/// getCopyFromParts - Create a value that contains the specified legal parts
213/// combined into the value they represent. If the parts combine to a type
214/// larger then ValueVT then AssertOp can be used to specify whether the extra
215/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
216/// (ISD::AssertSext).
217static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
218 const SDValue *Parts, unsigned NumParts,
219 EVT PartVT, EVT ValueVT) {
220 assert(ValueVT.isVector() && "Not a vector value");
221 assert(NumParts > 0 && "No parts to assemble!");
222 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
223 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000224
Chris Lattner3ac18842010-08-24 23:20:40 +0000225 // Handle a multi-element vector.
226 if (NumParts > 1) {
227 EVT IntermediateVT, RegisterVT;
228 unsigned NumIntermediates;
229 unsigned NumRegs =
230 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
231 NumIntermediates, RegisterVT);
232 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
233 NumParts = NumRegs; // Silence a compiler warning.
234 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
235 assert(RegisterVT == Parts[0].getValueType() &&
236 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000237
Chris Lattner3ac18842010-08-24 23:20:40 +0000238 // Assemble the parts into intermediate operands.
239 SmallVector<SDValue, 8> Ops(NumIntermediates);
240 if (NumIntermediates == NumParts) {
241 // If the register was not expanded, truncate or copy the value,
242 // as appropriate.
243 for (unsigned i = 0; i != NumParts; ++i)
244 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
245 PartVT, IntermediateVT);
246 } else if (NumParts > 0) {
247 // If the intermediate type was expanded, build the intermediate
248 // operands from the parts.
249 assert(NumParts % NumIntermediates == 0 &&
250 "Must expand into a divisible number of parts!");
251 unsigned Factor = NumParts / NumIntermediates;
252 for (unsigned i = 0; i != NumIntermediates; ++i)
253 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
254 PartVT, IntermediateVT);
255 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000256
Chris Lattner3ac18842010-08-24 23:20:40 +0000257 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
258 // intermediate operands.
259 Val = DAG.getNode(IntermediateVT.isVector() ?
260 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
261 ValueVT, &Ops[0], NumIntermediates);
262 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000263
Chris Lattner3ac18842010-08-24 23:20:40 +0000264 // There is now one part, held in Val. Correct it to match ValueVT.
265 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000266
Chris Lattner3ac18842010-08-24 23:20:40 +0000267 if (PartVT == ValueVT)
268 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000269
Chris Lattnere6f7c262010-08-25 22:49:25 +0000270 if (PartVT.isVector()) {
271 // If the element type of the source/dest vectors are the same, but the
272 // parts vector has more elements than the value vector, then we have a
273 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
274 // elements we want.
275 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
276 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
277 "Cannot narrow, it would be a lossy transformation");
278 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
279 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000280 }
281
Chris Lattnere6f7c262010-08-25 22:49:25 +0000282 // Vector/Vector bitcast.
Nadav Rotem0b666362011-06-04 20:58:08 +0000283 if (ValueVT.getSizeInBits() == PartVT.getSizeInBits())
284 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
285
286 assert(PartVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
287 "Cannot handle this kind of promotion");
288 // Promoted vector extract
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000289 bool Smaller = ValueVT.bitsLE(PartVT);
290 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
291 DL, ValueVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000292
Chris Lattnere6f7c262010-08-25 22:49:25 +0000293 }
Eric Christopher471e4222011-06-08 23:55:35 +0000294
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000295 // Trivial bitcast if the types are the same size and the destination
296 // vector type is legal.
297 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits() &&
298 TLI.isTypeLegal(ValueVT))
299 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000300
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000301 // Handle cases such as i8 -> <1 x i1>
302 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner3ac18842010-08-24 23:20:40 +0000303 "Only trivial scalar-to-vector conversions should get here!");
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000304
305 if (ValueVT.getVectorNumElements() == 1 &&
306 ValueVT.getVectorElementType() != PartVT) {
307 bool Smaller = ValueVT.bitsLE(PartVT);
308 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
309 DL, ValueVT.getScalarType(), Val);
310 }
311
Chris Lattner3ac18842010-08-24 23:20:40 +0000312 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
313}
314
315
316
Chris Lattnera13b8602010-08-24 23:10:06 +0000317
318static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
319 SDValue Val, SDValue *Parts, unsigned NumParts,
320 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000322/// getCopyToParts - Create a series of nodes that contain the specified value
323/// split into legal parts. If the parts contain more bits than Val, then, for
324/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000325static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000326 SDValue Val, SDValue *Parts, unsigned NumParts,
327 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000328 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000329 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000330
Chris Lattnera13b8602010-08-24 23:10:06 +0000331 // Handle the vector case separately.
332 if (ValueVT.isVector())
333 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000334
Chris Lattnera13b8602010-08-24 23:10:06 +0000335 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000336 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000337 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000338 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
339
Chris Lattnera13b8602010-08-24 23:10:06 +0000340 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000341 return;
342
Chris Lattnera13b8602010-08-24 23:10:06 +0000343 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
344 if (PartVT == ValueVT) {
345 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000346 Parts[0] = Val;
347 return;
348 }
349
Chris Lattnera13b8602010-08-24 23:10:06 +0000350 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
351 // If the parts cover more bits than the value has, promote the value.
352 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
353 assert(NumParts == 1 && "Do not know what to promote to!");
354 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
355 } else {
356 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000357 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000358 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
359 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
360 }
361 } else if (PartBits == ValueVT.getSizeInBits()) {
362 // Different types of the same size.
363 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000364 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000365 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
366 // If the parts cover less bits than value has, truncate the value.
367 assert(PartVT.isInteger() && ValueVT.isInteger() &&
368 "Unknown mismatch!");
369 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
370 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
371 }
372
373 // The value may have changed - recompute ValueVT.
374 ValueVT = Val.getValueType();
375 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
376 "Failed to tile the value with PartVT!");
377
378 if (NumParts == 1) {
379 assert(PartVT == ValueVT && "Type conversion failed!");
380 Parts[0] = Val;
381 return;
382 }
383
384 // Expand the value into multiple parts.
385 if (NumParts & (NumParts - 1)) {
386 // The number of parts is not a power of 2. Split off and copy the tail.
387 assert(PartVT.isInteger() && ValueVT.isInteger() &&
388 "Do not know what to expand to!");
389 unsigned RoundParts = 1 << Log2_32(NumParts);
390 unsigned RoundBits = RoundParts * PartBits;
391 unsigned OddParts = NumParts - RoundParts;
392 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
393 DAG.getIntPtrConstant(RoundBits));
394 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
395
396 if (TLI.isBigEndian())
397 // The odd parts were reversed by getCopyToParts - unreverse them.
398 std::reverse(Parts + RoundParts, Parts + NumParts);
399
400 NumParts = RoundParts;
401 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
402 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
403 }
404
405 // The number of parts is a power of 2. Repeatedly bisect the value using
406 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000407 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000408 EVT::getIntegerVT(*DAG.getContext(),
409 ValueVT.getSizeInBits()),
410 Val);
411
412 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
413 for (unsigned i = 0; i < NumParts; i += StepSize) {
414 unsigned ThisBits = StepSize * PartBits / 2;
415 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
416 SDValue &Part0 = Parts[i];
417 SDValue &Part1 = Parts[i+StepSize/2];
418
419 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
420 ThisVT, Part0, DAG.getIntPtrConstant(1));
421 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
422 ThisVT, Part0, DAG.getIntPtrConstant(0));
423
424 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000425 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
426 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000427 }
428 }
429 }
430
431 if (TLI.isBigEndian())
432 std::reverse(Parts, Parts + OrigNumParts);
433}
434
435
436/// getCopyToPartsVector - Create a series of nodes that contain the specified
437/// value split into legal parts.
438static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
439 SDValue Val, SDValue *Parts, unsigned NumParts,
440 EVT PartVT) {
441 EVT ValueVT = Val.getValueType();
442 assert(ValueVT.isVector() && "Not a vector");
443 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000444
Chris Lattnera13b8602010-08-24 23:10:06 +0000445 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000446 if (PartVT == ValueVT) {
447 // Nothing to do.
448 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
449 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000450 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000451 } else if (PartVT.isVector() &&
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000452 PartVT.getVectorElementType() == ValueVT.getVectorElementType() &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000453 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
454 EVT ElementVT = PartVT.getVectorElementType();
455 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
456 // undef elements.
457 SmallVector<SDValue, 16> Ops;
458 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
459 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
460 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000461
Chris Lattnere6f7c262010-08-25 22:49:25 +0000462 for (unsigned i = ValueVT.getVectorNumElements(),
463 e = PartVT.getVectorNumElements(); i != e; ++i)
464 Ops.push_back(DAG.getUNDEF(ElementVT));
465
466 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
467
468 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000469
Chris Lattnere6f7c262010-08-25 22:49:25 +0000470 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
471 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem0b666362011-06-04 20:58:08 +0000472 } else if (PartVT.isVector() &&
473 PartVT.getVectorElementType().bitsGE(
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000474 ValueVT.getVectorElementType()) &&
Nadav Rotem0b666362011-06-04 20:58:08 +0000475 PartVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
476
477 // Promoted vector extract
Nadav Rotemc6341e62011-06-19 08:49:38 +0000478 bool Smaller = PartVT.bitsLE(ValueVT);
479 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
480 DL, PartVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000481 } else{
Chris Lattnere6f7c262010-08-25 22:49:25 +0000482 // Vector -> scalar conversion.
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000483 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000484 "Only trivial vector-to-scalar conversions should get here!");
485 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
486 PartVT, Val, DAG.getIntPtrConstant(0));
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000487
488 bool Smaller = ValueVT.bitsLE(PartVT);
489 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
490 DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000491 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000492
Chris Lattnera13b8602010-08-24 23:10:06 +0000493 Parts[0] = Val;
494 return;
495 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000496
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000497 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000498 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000499 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000500 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000501 IntermediateVT,
502 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000503 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000504
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000505 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
506 NumParts = NumRegs; // Silence a compiler warning.
507 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000508
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000509 // Split the vector into intermediate operands.
510 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000511 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000512 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000513 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000514 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000515 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000516 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000517 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000518 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000519 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000520
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000521 // Split the intermediate operands into legal parts.
522 if (NumParts == NumIntermediates) {
523 // If the register was not expanded, promote or copy the value,
524 // as appropriate.
525 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000526 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000527 } else if (NumParts > 0) {
528 // If the intermediate type was expanded, split each the value into
529 // legal parts.
530 assert(NumParts % NumIntermediates == 0 &&
531 "Must expand into a divisible number of parts!");
532 unsigned Factor = NumParts / NumIntermediates;
533 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000534 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000535 }
536}
537
Chris Lattnera13b8602010-08-24 23:10:06 +0000538
539
540
Dan Gohman462f6b52010-05-29 17:53:24 +0000541namespace {
542 /// RegsForValue - This struct represents the registers (physical or virtual)
543 /// that a particular set of values is assigned, and the type information
544 /// about the value. The most common situation is to represent one value at a
545 /// time, but struct or array values are handled element-wise as multiple
546 /// values. The splitting of aggregates is performed recursively, so that we
547 /// never have aggregate-typed registers. The values at this point do not
548 /// necessarily have legal types, so each value may require one or more
549 /// registers of some legal type.
550 ///
551 struct RegsForValue {
552 /// ValueVTs - The value types of the values, which may not be legal, and
553 /// may need be promoted or synthesized from one or more registers.
554 ///
555 SmallVector<EVT, 4> ValueVTs;
556
557 /// RegVTs - The value types of the registers. This is the same size as
558 /// ValueVTs and it records, for each value, what the type of the assigned
559 /// register or registers are. (Individual values are never synthesized
560 /// from more than one type of register.)
561 ///
562 /// With virtual registers, the contents of RegVTs is redundant with TLI's
563 /// getRegisterType member function, however when with physical registers
564 /// it is necessary to have a separate record of the types.
565 ///
566 SmallVector<EVT, 4> RegVTs;
567
568 /// Regs - This list holds the registers assigned to the values.
569 /// Each legal or promoted value requires one register, and each
570 /// expanded value requires multiple registers.
571 ///
572 SmallVector<unsigned, 4> Regs;
573
574 RegsForValue() {}
575
576 RegsForValue(const SmallVector<unsigned, 4> &regs,
577 EVT regvt, EVT valuevt)
578 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
579
Dan Gohman462f6b52010-05-29 17:53:24 +0000580 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000581 unsigned Reg, Type *Ty) {
Dan Gohman462f6b52010-05-29 17:53:24 +0000582 ComputeValueVTs(tli, Ty, ValueVTs);
583
584 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
585 EVT ValueVT = ValueVTs[Value];
586 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
587 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
588 for (unsigned i = 0; i != NumRegs; ++i)
589 Regs.push_back(Reg + i);
590 RegVTs.push_back(RegisterVT);
591 Reg += NumRegs;
592 }
593 }
594
595 /// areValueTypesLegal - Return true if types of all the values are legal.
596 bool areValueTypesLegal(const TargetLowering &TLI) {
597 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
598 EVT RegisterVT = RegVTs[Value];
599 if (!TLI.isTypeLegal(RegisterVT))
600 return false;
601 }
602 return true;
603 }
604
605 /// append - Add the specified values to this one.
606 void append(const RegsForValue &RHS) {
607 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
608 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
609 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
610 }
611
612 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
613 /// this value and returns the result as a ValueVTs value. This uses
614 /// Chain/Flag as the input and updates them for the output Chain/Flag.
615 /// If the Flag pointer is NULL, no flag is used.
616 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
617 DebugLoc dl,
618 SDValue &Chain, SDValue *Flag) const;
619
620 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
621 /// specified value into the registers specified by this object. This uses
622 /// Chain/Flag as the input and updates them for the output Chain/Flag.
623 /// If the Flag pointer is NULL, no flag is used.
624 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
625 SDValue &Chain, SDValue *Flag) const;
626
627 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
628 /// operand list. This adds the code marker, matching input operand index
629 /// (if applicable), and includes the number of values added into it.
630 void AddInlineAsmOperands(unsigned Kind,
631 bool HasMatching, unsigned MatchingIdx,
632 SelectionDAG &DAG,
633 std::vector<SDValue> &Ops) const;
634 };
635}
636
637/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
638/// this value and returns the result as a ValueVT value. This uses
639/// Chain/Flag as the input and updates them for the output Chain/Flag.
640/// If the Flag pointer is NULL, no flag is used.
641SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
642 FunctionLoweringInfo &FuncInfo,
643 DebugLoc dl,
644 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000645 // A Value with type {} or [0 x %t] needs no registers.
646 if (ValueVTs.empty())
647 return SDValue();
648
Dan Gohman462f6b52010-05-29 17:53:24 +0000649 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
650
651 // Assemble the legal parts into the final values.
652 SmallVector<SDValue, 4> Values(ValueVTs.size());
653 SmallVector<SDValue, 8> Parts;
654 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
655 // Copy the legal parts from the registers.
656 EVT ValueVT = ValueVTs[Value];
657 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
658 EVT RegisterVT = RegVTs[Value];
659
660 Parts.resize(NumRegs);
661 for (unsigned i = 0; i != NumRegs; ++i) {
662 SDValue P;
663 if (Flag == 0) {
664 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
665 } else {
666 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
667 *Flag = P.getValue(2);
668 }
669
670 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000671 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000672
673 // If the source register was virtual and if we know something about it,
674 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000675 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000676 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000677 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000678
679 const FunctionLoweringInfo::LiveOutInfo *LOI =
680 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
681 if (!LOI)
682 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000683
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000684 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000685 unsigned NumSignBits = LOI->NumSignBits;
686 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000687
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000688 // FIXME: We capture more information than the dag can represent. For
689 // now, just use the tightest assertzext/assertsext possible.
690 bool isSExt = true;
691 EVT FromVT(MVT::Other);
692 if (NumSignBits == RegSize)
693 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
694 else if (NumZeroBits >= RegSize-1)
695 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
696 else if (NumSignBits > RegSize-8)
697 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
698 else if (NumZeroBits >= RegSize-8)
699 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
700 else if (NumSignBits > RegSize-16)
701 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
702 else if (NumZeroBits >= RegSize-16)
703 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
704 else if (NumSignBits > RegSize-32)
705 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
706 else if (NumZeroBits >= RegSize-32)
707 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
708 else
709 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000710
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000711 // Add an assertion node.
712 assert(FromVT != MVT::Other);
713 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
714 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000715 }
716
717 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
718 NumRegs, RegisterVT, ValueVT);
719 Part += NumRegs;
720 Parts.clear();
721 }
722
723 return DAG.getNode(ISD::MERGE_VALUES, dl,
724 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
725 &Values[0], ValueVTs.size());
726}
727
728/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
729/// specified value into the registers specified by this object. This uses
730/// Chain/Flag as the input and updates them for the output Chain/Flag.
731/// If the Flag pointer is NULL, no flag is used.
732void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
733 SDValue &Chain, SDValue *Flag) const {
734 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
735
736 // Get the list of the values's legal parts.
737 unsigned NumRegs = Regs.size();
738 SmallVector<SDValue, 8> Parts(NumRegs);
739 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
740 EVT ValueVT = ValueVTs[Value];
741 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
742 EVT RegisterVT = RegVTs[Value];
743
Chris Lattner3ac18842010-08-24 23:20:40 +0000744 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000745 &Parts[Part], NumParts, RegisterVT);
746 Part += NumParts;
747 }
748
749 // Copy the parts into the registers.
750 SmallVector<SDValue, 8> Chains(NumRegs);
751 for (unsigned i = 0; i != NumRegs; ++i) {
752 SDValue Part;
753 if (Flag == 0) {
754 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
755 } else {
756 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
757 *Flag = Part.getValue(1);
758 }
759
760 Chains[i] = Part.getValue(0);
761 }
762
763 if (NumRegs == 1 || Flag)
764 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
765 // flagged to it. That is the CopyToReg nodes and the user are considered
766 // a single scheduling unit. If we create a TokenFactor and return it as
767 // chain, then the TokenFactor is both a predecessor (operand) of the
768 // user as well as a successor (the TF operands are flagged to the user).
769 // c1, f1 = CopyToReg
770 // c2, f2 = CopyToReg
771 // c3 = TokenFactor c1, c2
772 // ...
773 // = op c3, ..., f2
774 Chain = Chains[NumRegs-1];
775 else
776 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
777}
778
779/// AddInlineAsmOperands - Add this value to the specified inlineasm node
780/// operand list. This adds the code marker and includes the number of
781/// values added into it.
782void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
783 unsigned MatchingIdx,
784 SelectionDAG &DAG,
785 std::vector<SDValue> &Ops) const {
786 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
787
788 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
789 if (HasMatching)
790 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +0000791 else if (!Regs.empty() &&
792 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
793 // Put the register class of the virtual registers in the flag word. That
794 // way, later passes can recompute register class constraints for inline
795 // assembly as well as normal instructions.
796 // Don't do this for tied operands that can use the regclass information
797 // from the def.
798 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
799 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
800 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
801 }
802
Dan Gohman462f6b52010-05-29 17:53:24 +0000803 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
804 Ops.push_back(Res);
805
806 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
807 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
808 EVT RegisterVT = RegVTs[Value];
809 for (unsigned i = 0; i != NumRegs; ++i) {
810 assert(Reg < Regs.size() && "Mismatch in # registers expected");
811 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
812 }
813 }
814}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000815
Dan Gohman2048b852009-11-23 18:04:58 +0000816void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000817 AA = &aa;
818 GFI = gfi;
819 TD = DAG.getTarget().getTargetData();
Bill Wendling4ed1fb02011-10-15 01:00:26 +0000820 LPadToCallSiteMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000821}
822
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000823/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000824/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000825/// for a new block. This doesn't clear out information about
826/// additional blocks that are needed to complete switch lowering
827/// or PHI node updating; that information is cleared out as it is
828/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000829void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000830 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000831 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000832 PendingLoads.clear();
833 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000834 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000835 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000836}
837
Devang Patel23385752011-05-23 17:44:13 +0000838/// clearDanglingDebugInfo - Clear the dangling debug information
839/// map. This function is seperated from the clear so that debug
840/// information that is dangling in a basic block can be properly
841/// resolved in a different basic block. This allows the
842/// SelectionDAG to resolve dangling debug information attached
843/// to PHI nodes.
844void SelectionDAGBuilder::clearDanglingDebugInfo() {
845 DanglingDebugInfoMap.clear();
846}
847
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000848/// getRoot - Return the current virtual root of the Selection DAG,
849/// flushing any PendingLoad items. This must be done before emitting
850/// a store or any other node that may need to be ordered after any
851/// prior load instructions.
852///
Dan Gohman2048b852009-11-23 18:04:58 +0000853SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000854 if (PendingLoads.empty())
855 return DAG.getRoot();
856
857 if (PendingLoads.size() == 1) {
858 SDValue Root = PendingLoads[0];
859 DAG.setRoot(Root);
860 PendingLoads.clear();
861 return Root;
862 }
863
864 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000866 &PendingLoads[0], PendingLoads.size());
867 PendingLoads.clear();
868 DAG.setRoot(Root);
869 return Root;
870}
871
872/// getControlRoot - Similar to getRoot, but instead of flushing all the
873/// PendingLoad items, flush all the PendingExports items. It is necessary
874/// to do this before emitting a terminator instruction.
875///
Dan Gohman2048b852009-11-23 18:04:58 +0000876SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000877 SDValue Root = DAG.getRoot();
878
879 if (PendingExports.empty())
880 return Root;
881
882 // Turn all of the CopyToReg chains into one factored node.
883 if (Root.getOpcode() != ISD::EntryToken) {
884 unsigned i = 0, e = PendingExports.size();
885 for (; i != e; ++i) {
886 assert(PendingExports[i].getNode()->getNumOperands() > 1);
887 if (PendingExports[i].getNode()->getOperand(0) == Root)
888 break; // Don't add the root if we already indirectly depend on it.
889 }
890
891 if (i == e)
892 PendingExports.push_back(Root);
893 }
894
Owen Anderson825b72b2009-08-11 20:47:22 +0000895 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000896 &PendingExports[0],
897 PendingExports.size());
898 PendingExports.clear();
899 DAG.setRoot(Root);
900 return Root;
901}
902
Bill Wendling4533cac2010-01-28 21:51:40 +0000903void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
904 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
905 DAG.AssignOrdering(Node, SDNodeOrder);
906
907 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
908 AssignOrderingToNode(Node->getOperand(I).getNode());
909}
910
Dan Gohman46510a72010-04-15 01:51:59 +0000911void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000912 // Set up outgoing PHI node register values before emitting the terminator.
913 if (isa<TerminatorInst>(&I))
914 HandlePHINodesInSuccessorBlocks(I.getParent());
915
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000916 CurDebugLoc = I.getDebugLoc();
917
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000918 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000919
Dan Gohman92884f72010-04-20 15:03:56 +0000920 if (!isa<TerminatorInst>(&I) && !HasTailCall)
921 CopyToExportRegsIfNeeded(&I);
922
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000923 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000924}
925
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000926void SelectionDAGBuilder::visitPHI(const PHINode &) {
927 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
928}
929
Dan Gohman46510a72010-04-15 01:51:59 +0000930void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000931 // Note: this doesn't use InstVisitor, because it has to work with
932 // ConstantExpr's in addition to instructions.
933 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000934 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000935 // Build the switch statement using the Instruction.def file.
936#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000937 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000938#include "llvm/Instruction.def"
939 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000940
941 // Assign the ordering to the freshly created DAG nodes.
942 if (NodeMap.count(&I)) {
943 ++SDNodeOrder;
944 AssignOrderingToNode(getValue(&I).getNode());
945 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000946}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000947
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000948// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
949// generate the debug data structures now that we've seen its definition.
950void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
951 SDValue Val) {
952 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000953 if (DDI.getDI()) {
954 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000955 DebugLoc dl = DDI.getdl();
956 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000957 MDNode *Variable = DI->getVariable();
958 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000959 SDDbgValue *SDV;
960 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000961 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000962 SDV = DAG.getDbgValue(Variable, Val.getNode(),
963 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
964 DAG.AddDbgValue(SDV, Val.getNode(), false);
965 }
Owen Anderson95771af2011-02-25 21:41:48 +0000966 } else
Devang Patelafeaae72010-12-06 22:39:26 +0000967 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000968 DanglingDebugInfoMap[V] = DanglingDebugInfo();
969 }
970}
971
Nick Lewycky8de34002011-09-30 22:19:53 +0000972/// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000973SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000974 // If we already have an SDValue for this value, use it. It's important
975 // to do this first, so that we don't create a CopyFromReg if we already
976 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000977 SDValue &N = NodeMap[V];
978 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000979
Dan Gohman28a17352010-07-01 01:59:43 +0000980 // If there's a virtual register allocated and initialized for this
981 // value, use it.
982 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
983 if (It != FuncInfo.ValueMap.end()) {
984 unsigned InReg = It->second;
985 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
986 SDValue Chain = DAG.getEntryNode();
Nick Lewycky8de34002011-09-30 22:19:53 +0000987 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Devang Patel8f314282011-01-25 18:09:58 +0000988 resolveDanglingDebugInfo(V, N);
989 return N;
Dan Gohman28a17352010-07-01 01:59:43 +0000990 }
991
992 // Otherwise create a new SDValue and remember it.
993 SDValue Val = getValueImpl(V);
994 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000995 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000996 return Val;
997}
998
999/// getNonRegisterValue - Return an SDValue for the given Value, but
1000/// don't look in FuncInfo.ValueMap for a virtual register.
1001SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1002 // If we already have an SDValue for this value, use it.
1003 SDValue &N = NodeMap[V];
1004 if (N.getNode()) return N;
1005
1006 // Otherwise create a new SDValue and remember it.
1007 SDValue Val = getValueImpl(V);
1008 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001009 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001010 return Val;
1011}
1012
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001013/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +00001014/// Create an SDValue for the given value.
1015SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +00001016 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001017 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001018
Dan Gohman383b5f62010-04-17 15:32:28 +00001019 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001020 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001021
Dan Gohman383b5f62010-04-17 15:32:28 +00001022 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +00001023 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001024
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001025 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001026 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001027
Dan Gohman383b5f62010-04-17 15:32:28 +00001028 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001029 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001030
Nate Begeman9008ca62009-04-27 18:41:29 +00001031 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +00001032 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001033
Dan Gohman383b5f62010-04-17 15:32:28 +00001034 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001035 visit(CE->getOpcode(), *CE);
1036 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +00001037 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001038 return N1;
1039 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001040
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001041 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1042 SmallVector<SDValue, 4> Constants;
1043 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1044 OI != OE; ++OI) {
1045 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +00001046 // If the operand is an empty aggregate, there are no values.
1047 if (!Val) continue;
1048 // Add each leaf value from the operand to the Constants list
1049 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001050 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1051 Constants.push_back(SDValue(Val, i));
1052 }
Bill Wendling87710f02009-12-21 23:47:40 +00001053
Bill Wendling4533cac2010-01-28 21:51:40 +00001054 return DAG.getMergeValues(&Constants[0], Constants.size(),
1055 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001056 }
1057
Duncan Sands1df98592010-02-16 11:11:14 +00001058 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001059 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1060 "Unknown struct or array constant!");
1061
Owen Andersone50ed302009-08-10 22:56:29 +00001062 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001063 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1064 unsigned NumElts = ValueVTs.size();
1065 if (NumElts == 0)
1066 return SDValue(); // empty struct
1067 SmallVector<SDValue, 4> Constants(NumElts);
1068 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001069 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001070 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001071 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001072 else if (EltVT.isFloatingPoint())
1073 Constants[i] = DAG.getConstantFP(0, EltVT);
1074 else
1075 Constants[i] = DAG.getConstant(0, EltVT);
1076 }
Bill Wendling87710f02009-12-21 23:47:40 +00001077
Bill Wendling4533cac2010-01-28 21:51:40 +00001078 return DAG.getMergeValues(&Constants[0], NumElts,
1079 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001080 }
1081
Dan Gohman383b5f62010-04-17 15:32:28 +00001082 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001083 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001084
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001085 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001086 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001087
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001088 // Now that we know the number and type of the elements, get that number of
1089 // elements into the Ops array based on what kind of constant it is.
1090 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001091 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001092 for (unsigned i = 0; i != NumElements; ++i)
1093 Ops.push_back(getValue(CP->getOperand(i)));
1094 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001095 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001096 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001097
1098 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001099 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001100 Op = DAG.getConstantFP(0, EltVT);
1101 else
1102 Op = DAG.getConstant(0, EltVT);
1103 Ops.assign(NumElements, Op);
1104 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001105
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001106 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001107 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1108 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001109 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001110
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001111 // If this is a static alloca, generate it as the frameindex instead of
1112 // computation.
1113 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1114 DenseMap<const AllocaInst*, int>::iterator SI =
1115 FuncInfo.StaticAllocaMap.find(AI);
1116 if (SI != FuncInfo.StaticAllocaMap.end())
1117 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1118 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001119
Dan Gohman28a17352010-07-01 01:59:43 +00001120 // If this is an instruction which fast-isel has deferred, select it now.
1121 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001122 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1123 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1124 SDValue Chain = DAG.getEntryNode();
1125 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001126 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001127
Dan Gohman28a17352010-07-01 01:59:43 +00001128 llvm_unreachable("Can't get register for value!");
1129 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001130}
1131
Dan Gohman46510a72010-04-15 01:51:59 +00001132void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001133 SDValue Chain = getControlRoot();
1134 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001135 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001136
Dan Gohman7451d3e2010-05-29 17:03:36 +00001137 if (!FuncInfo.CanLowerReturn) {
1138 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001139 const Function *F = I.getParent()->getParent();
1140
1141 // Emit a store of the return value through the virtual register.
1142 // Leave Outs empty so that LowerReturn won't try to load return
1143 // registers the usual way.
1144 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001145 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001146 PtrValueVTs);
1147
1148 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1149 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001150
Owen Andersone50ed302009-08-10 22:56:29 +00001151 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001152 SmallVector<uint64_t, 4> Offsets;
1153 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001154 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001155
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001156 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001157 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001158 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1159 RetPtr.getValueType(), RetPtr,
1160 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001161 Chains[i] =
1162 DAG.getStore(Chain, getCurDebugLoc(),
1163 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001164 // FIXME: better loc info would be nice.
1165 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001166 }
1167
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001168 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1169 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001170 } else if (I.getNumOperands() != 0) {
1171 SmallVector<EVT, 4> ValueVTs;
1172 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1173 unsigned NumValues = ValueVTs.size();
1174 if (NumValues) {
1175 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001176 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1177 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001178
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001179 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001180
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001181 const Function *F = I.getParent()->getParent();
1182 if (F->paramHasAttr(0, Attribute::SExt))
1183 ExtendKind = ISD::SIGN_EXTEND;
1184 else if (F->paramHasAttr(0, Attribute::ZExt))
1185 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001186
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001187 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
1188 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001189
1190 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1191 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1192 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001193 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001194 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1195 &Parts[0], NumParts, PartVT, ExtendKind);
1196
1197 // 'inreg' on function refers to return value
1198 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1199 if (F->paramHasAttr(0, Attribute::InReg))
1200 Flags.setInReg();
1201
1202 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001203 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001204 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001205 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001206 Flags.setZExt();
1207
Dan Gohmanc9403652010-07-07 15:54:55 +00001208 for (unsigned i = 0; i < NumParts; ++i) {
1209 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1210 /*isfixed=*/true));
1211 OutVals.push_back(Parts[i]);
1212 }
Evan Cheng3927f432009-03-25 20:20:11 +00001213 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001214 }
1215 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001216
1217 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001218 CallingConv::ID CallConv =
1219 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001220 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001221 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001222
1223 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001224 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001225 "LowerReturn didn't return a valid chain!");
1226
1227 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001228 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001229}
1230
Dan Gohmanad62f532009-04-23 23:13:24 +00001231/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1232/// created for it, emit nodes to copy the value into the virtual
1233/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001234void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00001235 // Skip empty types
1236 if (V->getType()->isEmptyTy())
1237 return;
1238
Dan Gohman33b7a292010-04-16 17:15:02 +00001239 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1240 if (VMI != FuncInfo.ValueMap.end()) {
1241 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1242 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001243 }
1244}
1245
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001246/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1247/// the current basic block, add it to ValueMap now so that we'll get a
1248/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001249void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001250 // No need to export constants.
1251 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001252
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001253 // Already exported?
1254 if (FuncInfo.isExportedInst(V)) return;
1255
1256 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1257 CopyValueToVirtualRegister(V, Reg);
1258}
1259
Dan Gohman46510a72010-04-15 01:51:59 +00001260bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001261 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001262 // The operands of the setcc have to be in this block. We don't know
1263 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001264 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001265 // Can export from current BB.
1266 if (VI->getParent() == FromBB)
1267 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001268
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001269 // Is already exported, noop.
1270 return FuncInfo.isExportedInst(V);
1271 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001272
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001273 // If this is an argument, we can export it if the BB is the entry block or
1274 // if it is already exported.
1275 if (isa<Argument>(V)) {
1276 if (FromBB == &FromBB->getParent()->getEntryBlock())
1277 return true;
1278
1279 // Otherwise, can only export this if it is already exported.
1280 return FuncInfo.isExportedInst(V);
1281 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001282
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001283 // Otherwise, constants can always be exported.
1284 return true;
1285}
1286
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001287/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
1288uint32_t SelectionDAGBuilder::getEdgeWeight(MachineBasicBlock *Src,
1289 MachineBasicBlock *Dst) {
1290 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1291 if (!BPI)
1292 return 0;
Jakub Staszak95ece8e2011-07-29 20:05:36 +00001293 const BasicBlock *SrcBB = Src->getBasicBlock();
1294 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001295 return BPI->getEdgeWeight(SrcBB, DstBB);
1296}
1297
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001298void SelectionDAGBuilder::
1299addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1300 uint32_t Weight /* = 0 */) {
1301 if (!Weight)
1302 Weight = getEdgeWeight(Src, Dst);
1303 Src->addSuccessor(Dst, Weight);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001304}
1305
1306
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001307static bool InBlock(const Value *V, const BasicBlock *BB) {
1308 if (const Instruction *I = dyn_cast<Instruction>(V))
1309 return I->getParent() == BB;
1310 return true;
1311}
1312
Dan Gohmanc2277342008-10-17 21:16:08 +00001313/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1314/// This function emits a branch and is used at the leaves of an OR or an
1315/// AND operator tree.
1316///
1317void
Dan Gohman46510a72010-04-15 01:51:59 +00001318SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001319 MachineBasicBlock *TBB,
1320 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001321 MachineBasicBlock *CurBB,
1322 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001323 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001324
Dan Gohmanc2277342008-10-17 21:16:08 +00001325 // If the leaf of the tree is a comparison, merge the condition into
1326 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001327 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001328 // The operands of the cmp have to be in this block. We don't know
1329 // how to export them from some other block. If this is the first block
1330 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001331 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001332 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1333 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001334 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001335 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001336 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001337 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001338 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001339 } else {
1340 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001341 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001342 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001343
1344 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001345 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1346 SwitchCases.push_back(CB);
1347 return;
1348 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001349 }
1350
1351 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001352 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001353 NULL, TBB, FBB, CurBB);
1354 SwitchCases.push_back(CB);
1355}
1356
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001357/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001358void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001359 MachineBasicBlock *TBB,
1360 MachineBasicBlock *FBB,
1361 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001362 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001363 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001364 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001365 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001366 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001367 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1368 BOp->getParent() != CurBB->getBasicBlock() ||
1369 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1370 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001371 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001372 return;
1373 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001374
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001375 // Create TmpBB after CurBB.
1376 MachineFunction::iterator BBI = CurBB;
1377 MachineFunction &MF = DAG.getMachineFunction();
1378 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1379 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001380
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001381 if (Opc == Instruction::Or) {
1382 // Codegen X | Y as:
1383 // jmp_if_X TBB
1384 // jmp TmpBB
1385 // TmpBB:
1386 // jmp_if_Y TBB
1387 // jmp FBB
1388 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001389
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001390 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001391 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001392
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001393 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001394 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001395 } else {
1396 assert(Opc == Instruction::And && "Unknown merge op!");
1397 // Codegen X & Y as:
1398 // jmp_if_X TmpBB
1399 // jmp FBB
1400 // TmpBB:
1401 // jmp_if_Y TBB
1402 // jmp FBB
1403 //
1404 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001405
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001406 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001407 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001408
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001409 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001410 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001411 }
1412}
1413
1414/// If the set of cases should be emitted as a series of branches, return true.
1415/// If we should emit this as a bunch of and/or'd together conditions, return
1416/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001417bool
Dan Gohman2048b852009-11-23 18:04:58 +00001418SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001419 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001420
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001421 // If this is two comparisons of the same values or'd or and'd together, they
1422 // will get folded into a single comparison, so don't emit two blocks.
1423 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1424 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1425 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1426 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1427 return false;
1428 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001429
Chris Lattner133ce872010-01-02 00:00:03 +00001430 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1431 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1432 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1433 Cases[0].CC == Cases[1].CC &&
1434 isa<Constant>(Cases[0].CmpRHS) &&
1435 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1436 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1437 return false;
1438 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1439 return false;
1440 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001441
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001442 return true;
1443}
1444
Dan Gohman46510a72010-04-15 01:51:59 +00001445void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001446 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001447
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001448 // Update machine-CFG edges.
1449 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1450
1451 // Figure out which block is immediately after the current one.
1452 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001453 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001454 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001455 NextBlock = BBI;
1456
1457 if (I.isUnconditional()) {
1458 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001459 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001460
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001461 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001462 if (Succ0MBB != NextBlock)
1463 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001464 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001465 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001466
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001467 return;
1468 }
1469
1470 // If this condition is one of the special cases we handle, do special stuff
1471 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001472 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001473 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1474
1475 // If this is a series of conditions that are or'd or and'd together, emit
1476 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001477 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001478 // For example, instead of something like:
1479 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001480 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001481 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001482 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001483 // or C, F
1484 // jnz foo
1485 // Emit:
1486 // cmp A, B
1487 // je foo
1488 // cmp D, E
1489 // jle foo
1490 //
Dan Gohman46510a72010-04-15 01:51:59 +00001491 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001492 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001493 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001494 (BOp->getOpcode() == Instruction::And ||
1495 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001496 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1497 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001498 // If the compares in later blocks need to use values not currently
1499 // exported from this block, export them now. This block should always
1500 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001501 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001502
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001503 // Allow some cases to be rejected.
1504 if (ShouldEmitAsBranches(SwitchCases)) {
1505 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1506 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1507 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1508 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001509
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001510 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001511 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001512 SwitchCases.erase(SwitchCases.begin());
1513 return;
1514 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001515
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001516 // Okay, we decided not to do this, remove any inserted MBB's and clear
1517 // SwitchCases.
1518 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001519 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001520
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001521 SwitchCases.clear();
1522 }
1523 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001524
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001525 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001526 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001527 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001528
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001529 // Use visitSwitchCase to actually insert the fast branch sequence for this
1530 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001531 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001532}
1533
1534/// visitSwitchCase - Emits the necessary code to represent a single node in
1535/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001536void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1537 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001538 SDValue Cond;
1539 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001540 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001541
1542 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001543 if (CB.CmpMHS == NULL) {
1544 // Fold "(X == true)" to X and "(X == false)" to !X to
1545 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001546 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001547 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001548 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001549 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001550 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001551 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001552 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001553 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001554 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001555 } else {
1556 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1557
Anton Korobeynikov23218582008-12-23 22:25:27 +00001558 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1559 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001560
1561 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001562 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001563
1564 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001565 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001566 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001567 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001568 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001569 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001570 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001571 DAG.getConstant(High-Low, VT), ISD::SETULE);
1572 }
1573 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001574
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001575 // Update successor info
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001576 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
1577 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001578
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001579 // Set NextBlock to be the MBB immediately after the current one, if any.
1580 // This is used to avoid emitting unnecessary branches to the next block.
1581 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001582 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001583 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001584 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001585
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001586 // If the lhs block is the next block, invert the condition so that we can
1587 // fall through to the lhs instead of the rhs block.
1588 if (CB.TrueBB == NextBlock) {
1589 std::swap(CB.TrueBB, CB.FalseBB);
1590 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001591 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001592 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001593
Dale Johannesenf5d97892009-02-04 01:48:28 +00001594 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001595 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001596 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001597
Evan Cheng266a99d2010-09-23 06:51:55 +00001598 // Insert the false branch. Do this even if it's a fall through branch,
1599 // this makes it easier to do DAG optimizations which require inverting
1600 // the branch condition.
1601 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1602 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001603
1604 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001605}
1606
1607/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001608void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001609 // Emit the code for the jump table
1610 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001611 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001612 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1613 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001614 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001615 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1616 MVT::Other, Index.getValue(1),
1617 Table, Index);
1618 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001619}
1620
1621/// visitJumpTableHeader - This function emits necessary code to produce index
1622/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001623void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001624 JumpTableHeader &JTH,
1625 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001626 // Subtract the lowest switch case value from the value being switched on and
1627 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001628 // difference between smallest and largest cases.
1629 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001630 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001631 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001632 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001633
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001634 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001635 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001636 // can be used as an index into the jump table in a subsequent basic block.
1637 // This value may be smaller or larger than the target's pointer type, and
1638 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001639 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001640
Dan Gohman89496d02010-07-02 00:10:16 +00001641 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001642 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1643 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001644 JT.Reg = JumpTableReg;
1645
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001646 // Emit the range check for the jump table, and branch to the default block
1647 // for the switch statement if the value being switched on exceeds the largest
1648 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001649 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001650 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001651 DAG.getConstant(JTH.Last-JTH.First,VT),
1652 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001653
1654 // Set NextBlock to be the MBB immediately after the current one, if any.
1655 // This is used to avoid emitting unnecessary branches to the next block.
1656 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001657 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001658
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001659 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001660 NextBlock = BBI;
1661
Dale Johannesen66978ee2009-01-31 02:22:37 +00001662 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001663 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001664 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001665
Bill Wendling4533cac2010-01-28 21:51:40 +00001666 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001667 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1668 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001669
Bill Wendling87710f02009-12-21 23:47:40 +00001670 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001671}
1672
1673/// visitBitTestHeader - This function emits necessary code to produce value
1674/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001675void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1676 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001677 // Subtract the minimum value
1678 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001679 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001680 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001681 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001682
1683 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001684 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001685 TLI.getSetCCResultType(Sub.getValueType()),
1686 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001687 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001688
Evan Chengd08e5b42011-01-06 01:02:44 +00001689 // Determine the type of the test operands.
1690 bool UsePtrType = false;
1691 if (!TLI.isTypeLegal(VT))
1692 UsePtrType = true;
1693 else {
1694 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman5c75af62011-10-12 22:46:45 +00001695 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001696 // Switch table case range are encoded into series of masks.
1697 // Just use pointer type, it's guaranteed to fit.
1698 UsePtrType = true;
1699 break;
1700 }
1701 }
1702 if (UsePtrType) {
1703 VT = TLI.getPointerTy();
1704 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1705 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001706
Evan Chengd08e5b42011-01-06 01:02:44 +00001707 B.RegVT = VT;
1708 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001709 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001710 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001711
1712 // Set NextBlock to be the MBB immediately after the current one, if any.
1713 // This is used to avoid emitting unnecessary branches to the next block.
1714 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001715 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001716 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001717 NextBlock = BBI;
1718
1719 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1720
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001721 addSuccessorWithWeight(SwitchBB, B.Default);
1722 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001723
Dale Johannesen66978ee2009-01-31 02:22:37 +00001724 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001725 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001726 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001727
Evan Cheng8c1f4322010-09-23 18:32:19 +00001728 if (MBB != NextBlock)
1729 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1730 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001731
Bill Wendling87710f02009-12-21 23:47:40 +00001732 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001733}
1734
1735/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001736void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1737 MachineBasicBlock* NextMBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001738 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001739 BitTestCase &B,
1740 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001741 EVT VT = BB.RegVT;
1742 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1743 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001744 SDValue Cmp;
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001745 unsigned PopCount = CountPopulation_64(B.Mask);
1746 if (PopCount == 1) {
Dan Gohman8e0163a2010-06-24 02:06:24 +00001747 // Testing for a single bit; just compare the shift count with what it
1748 // would need to be to shift a 1 bit in that position.
1749 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001750 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001751 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001752 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001753 ISD::SETEQ);
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001754 } else if (PopCount == BB.Range) {
1755 // There is only one zero bit in the range, test for it directly.
1756 Cmp = DAG.getSetCC(getCurDebugLoc(),
1757 TLI.getSetCCResultType(VT),
1758 ShiftOp,
1759 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1760 ISD::SETNE);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001761 } else {
1762 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001763 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1764 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001765
Dan Gohman8e0163a2010-06-24 02:06:24 +00001766 // Emit bit tests and jumps
1767 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001768 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001769 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001770 TLI.getSetCCResultType(VT),
1771 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001772 ISD::SETNE);
1773 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001774
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001775 addSuccessorWithWeight(SwitchBB, B.TargetBB);
1776 addSuccessorWithWeight(SwitchBB, NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001777
Dale Johannesen66978ee2009-01-31 02:22:37 +00001778 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001779 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001780 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001781
1782 // Set NextBlock to be the MBB immediately after the current one, if any.
1783 // This is used to avoid emitting unnecessary branches to the next block.
1784 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001785 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001786 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001787 NextBlock = BBI;
1788
Evan Cheng8c1f4322010-09-23 18:32:19 +00001789 if (NextMBB != NextBlock)
1790 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1791 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001792
Bill Wendling87710f02009-12-21 23:47:40 +00001793 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001794}
1795
Dan Gohman46510a72010-04-15 01:51:59 +00001796void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001797 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001798
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001799 // Retrieve successors.
1800 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1801 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1802
Gabor Greifb67e6b32009-01-15 11:10:44 +00001803 const Value *Callee(I.getCalledValue());
1804 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001805 visitInlineAsm(&I);
1806 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001807 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001808
1809 // If the value of the invoke is used outside of its defining block, make it
1810 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001811 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001812
1813 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001814 InvokeMBB->addSuccessor(Return);
1815 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001816
1817 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001818 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1819 MVT::Other, getControlRoot(),
1820 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001821}
1822
Dan Gohman46510a72010-04-15 01:51:59 +00001823void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001824}
1825
Bill Wendlingdccc03b2011-07-31 06:30:59 +00001826void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
1827 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
1828}
1829
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001830void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
1831 assert(FuncInfo.MBB->isLandingPad() &&
1832 "Call to landingpad not in landing pad!");
1833
1834 MachineBasicBlock *MBB = FuncInfo.MBB;
1835 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
1836 AddLandingPadInfo(LP, MMI, MBB);
1837
1838 SmallVector<EVT, 2> ValueVTs;
1839 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
1840
1841 // Insert the EXCEPTIONADDR instruction.
1842 assert(FuncInfo.MBB->isLandingPad() &&
1843 "Call to eh.exception not in landing pad!");
1844 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1845 SDValue Ops[2];
1846 Ops[0] = DAG.getRoot();
1847 SDValue Op1 = DAG.getNode(ISD::EXCEPTIONADDR, getCurDebugLoc(), VTs, Ops, 1);
1848 SDValue Chain = Op1.getValue(1);
1849
1850 // Insert the EHSELECTION instruction.
1851 VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1852 Ops[0] = Op1;
1853 Ops[1] = Chain;
1854 SDValue Op2 = DAG.getNode(ISD::EHSELECTION, getCurDebugLoc(), VTs, Ops, 2);
1855 Chain = Op2.getValue(1);
1856 Op2 = DAG.getSExtOrTrunc(Op2, getCurDebugLoc(), MVT::i32);
1857
1858 Ops[0] = Op1;
1859 Ops[1] = Op2;
1860 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
1861 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
1862 &Ops[0], 2);
1863
1864 std::pair<SDValue, SDValue> RetPair = std::make_pair(Res, Chain);
1865 setValue(&LP, RetPair.first);
1866 DAG.setRoot(RetPair.second);
1867}
1868
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001869/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1870/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001871bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1872 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001873 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001874 MachineBasicBlock *Default,
1875 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001876 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001877
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001878 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001879 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001880 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001881 return false;
1882
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001883 // Get the MachineFunction which holds the current MBB. This is used when
1884 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001885 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001886
1887 // Figure out which block is immediately after the current one.
1888 MachineBasicBlock *NextBlock = 0;
1889 MachineFunction::iterator BBI = CR.CaseBB;
1890
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001891 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001892 NextBlock = BBI;
1893
Benjamin Kramerce750f02010-11-22 09:45:38 +00001894 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001895 // is the same as the other, but has one bit unset that the other has set,
1896 // use bit manipulation to do two compares at once. For example:
1897 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001898 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1899 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1900 if (Size == 2 && CR.CaseBB == SwitchBB) {
1901 Case &Small = *CR.Range.first;
1902 Case &Big = *(CR.Range.second-1);
1903
1904 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1905 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1906 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1907
1908 // Check that there is only one bit different.
1909 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1910 (SmallValue | BigValue) == BigValue) {
1911 // Isolate the common bit.
1912 APInt CommonBit = BigValue & ~SmallValue;
1913 assert((SmallValue | CommonBit) == BigValue &&
1914 CommonBit.countPopulation() == 1 && "Not a common bit?");
1915
1916 SDValue CondLHS = getValue(SV);
1917 EVT VT = CondLHS.getValueType();
1918 DebugLoc DL = getCurDebugLoc();
1919
1920 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1921 DAG.getConstant(CommonBit, VT));
1922 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1923 Or, DAG.getConstant(BigValue, VT),
1924 ISD::SETEQ);
1925
1926 // Update successor info.
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001927 addSuccessorWithWeight(SwitchBB, Small.BB);
1928 addSuccessorWithWeight(SwitchBB, Default);
Benjamin Kramerce750f02010-11-22 09:45:38 +00001929
1930 // Insert the true branch.
1931 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1932 getControlRoot(), Cond,
1933 DAG.getBasicBlock(Small.BB));
1934
1935 // Insert the false branch.
1936 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1937 DAG.getBasicBlock(Default));
1938
1939 DAG.setRoot(BrCond);
1940 return true;
1941 }
1942 }
1943 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001944
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001945 // Rearrange the case blocks so that the last one falls through if possible.
1946 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1947 // The last case block won't fall through into 'NextBlock' if we emit the
1948 // branches in this order. See if rearranging a case value would help.
1949 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1950 if (I->BB == NextBlock) {
1951 std::swap(*I, BackCase);
1952 break;
1953 }
1954 }
1955 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001956
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001957 // Create a CaseBlock record representing a conditional branch to
1958 // the Case's target mbb if the value being switched on SV is equal
1959 // to C.
1960 MachineBasicBlock *CurBlock = CR.CaseBB;
1961 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1962 MachineBasicBlock *FallThrough;
1963 if (I != E-1) {
1964 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1965 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001966
1967 // Put SV in a virtual register to make it available from the new blocks.
1968 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001969 } else {
1970 // If the last case doesn't match, go to the default block.
1971 FallThrough = Default;
1972 }
1973
Dan Gohman46510a72010-04-15 01:51:59 +00001974 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001975 ISD::CondCode CC;
1976 if (I->High == I->Low) {
1977 // This is just small small case range :) containing exactly 1 case
1978 CC = ISD::SETEQ;
1979 LHS = SV; RHS = I->High; MHS = NULL;
1980 } else {
1981 CC = ISD::SETLE;
1982 LHS = I->Low; MHS = SV; RHS = I->High;
1983 }
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001984
1985 uint32_t ExtraWeight = I->ExtraWeight;
1986 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
1987 /* me */ CurBlock,
1988 /* trueweight */ ExtraWeight / 2, /* falseweight */ ExtraWeight / 2);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001989
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001990 // If emitting the first comparison, just call visitSwitchCase to emit the
1991 // code into the current block. Otherwise, push the CaseBlock onto the
1992 // vector to be later processed by SDISel, and insert the node's MBB
1993 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001994 if (CurBlock == SwitchBB)
1995 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001996 else
1997 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001998
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001999 CurBlock = FallThrough;
2000 }
2001
2002 return true;
2003}
2004
2005static inline bool areJTsAllowed(const TargetLowering &TLI) {
2006 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00002007 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2008 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002009}
Anton Korobeynikov23218582008-12-23 22:25:27 +00002010
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002011static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002012 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Jay Foad40f8f622010-12-07 08:25:19 +00002013 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002014 return (LastExt - FirstExt + 1ULL);
2015}
2016
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002017/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002018bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2019 CaseRecVector &WorkList,
2020 const Value *SV,
2021 MachineBasicBlock *Default,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002022 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002023 Case& FrontCase = *CR.Range.first;
2024 Case& BackCase = *(CR.Range.second-1);
2025
Chris Lattnere880efe2009-11-07 07:50:34 +00002026 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2027 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002028
Chris Lattnere880efe2009-11-07 07:50:34 +00002029 APInt TSize(First.getBitWidth(), 0);
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002030 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002031 TSize += I->size();
2032
Dan Gohmane0567812010-04-08 23:03:40 +00002033 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002034 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002035
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002036 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002037 // The density is TSize / Range. Require at least 40%.
2038 // It should not be possible for IntTSize to saturate for sane code, but make
2039 // sure we handle Range saturation correctly.
2040 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2041 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2042 if (IntTSize * 10 < IntRange * 4)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002043 return false;
2044
David Greene4b69d992010-01-05 01:24:57 +00002045 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002046 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002047 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002048
2049 // Get the MachineFunction which holds the current MBB. This is used when
2050 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002051 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002052
2053 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002054 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002055 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002056
2057 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2058
2059 // Create a new basic block to hold the code for loading the address
2060 // of the jump table, and jumping to it. Update successor information;
2061 // we will either branch to the default case for the switch, or the jump
2062 // table.
2063 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2064 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002065
2066 addSuccessorWithWeight(CR.CaseBB, Default);
2067 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002068
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002069 // Build a vector of destination BBs, corresponding to each target
2070 // of the jump table. If the value of the jump table slot corresponds to
2071 // a case statement, push the case's BB onto the vector, otherwise, push
2072 // the default BB.
2073 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002074 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002075 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00002076 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2077 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00002078
2079 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002080 DestBBs.push_back(I->BB);
2081 if (TEI==High)
2082 ++I;
2083 } else {
2084 DestBBs.push_back(Default);
2085 }
2086 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002087
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002088 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002089 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2090 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002091 E = DestBBs.end(); I != E; ++I) {
2092 if (!SuccsHandled[(*I)->getNumber()]) {
2093 SuccsHandled[(*I)->getNumber()] = true;
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002094 addSuccessorWithWeight(JumpTableBB, *I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002095 }
2096 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002097
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002098 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00002099 unsigned JTEncoding = TLI.getJumpTableEncoding();
2100 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002101 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002102
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002103 // Set the jump table information so that we can codegen it as a second
2104 // MachineBasicBlock
2105 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00002106 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2107 if (CR.CaseBB == SwitchBB)
2108 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002109
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002110 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002111 return true;
2112}
2113
2114/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2115/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00002116bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2117 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002118 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002119 MachineBasicBlock *Default,
2120 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002121 // Get the MachineFunction which holds the current MBB. This is used when
2122 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002123 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002124
2125 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002126 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002127 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002128
2129 Case& FrontCase = *CR.Range.first;
2130 Case& BackCase = *(CR.Range.second-1);
2131 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2132
2133 // Size is the number of Cases represented by this range.
2134 unsigned Size = CR.Range.second - CR.Range.first;
2135
Chris Lattnere880efe2009-11-07 07:50:34 +00002136 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2137 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002138 double FMetric = 0;
2139 CaseItr Pivot = CR.Range.first + Size/2;
2140
2141 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2142 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002143 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002144 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2145 I!=E; ++I)
2146 TSize += I->size();
2147
Chris Lattnere880efe2009-11-07 07:50:34 +00002148 APInt LSize = FrontCase.size();
2149 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002150 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002151 << "First: " << First << ", Last: " << Last <<'\n'
2152 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002153 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2154 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002155 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2156 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002157 APInt Range = ComputeRange(LEnd, RBegin);
2158 assert((Range - 2ULL).isNonNegative() &&
2159 "Invalid case distance");
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002160 // Use volatile double here to avoid excess precision issues on some hosts,
2161 // e.g. that use 80-bit X87 registers.
2162 volatile double LDensity =
2163 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002164 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002165 volatile double RDensity =
2166 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002167 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002168 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002169 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002170 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002171 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2172 << "LDensity: " << LDensity
2173 << ", RDensity: " << RDensity << '\n'
2174 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002175 if (FMetric < Metric) {
2176 Pivot = J;
2177 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002178 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002179 }
2180
2181 LSize += J->size();
2182 RSize -= J->size();
2183 }
2184 if (areJTsAllowed(TLI)) {
2185 // If our case is dense we *really* should handle it earlier!
2186 assert((FMetric > 0) && "Should handle dense range earlier!");
2187 } else {
2188 Pivot = CR.Range.first + Size/2;
2189 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002190
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002191 CaseRange LHSR(CR.Range.first, Pivot);
2192 CaseRange RHSR(Pivot, CR.Range.second);
2193 Constant *C = Pivot->Low;
2194 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002195
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002196 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002197 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002198 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002199 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002200 // Pivot's Value, then we can branch directly to the LHS's Target,
2201 // rather than creating a leaf node for it.
2202 if ((LHSR.second - LHSR.first) == 1 &&
2203 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002204 cast<ConstantInt>(C)->getValue() ==
2205 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002206 TrueBB = LHSR.first->BB;
2207 } else {
2208 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2209 CurMF->insert(BBI, TrueBB);
2210 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002211
2212 // Put SV in a virtual register to make it available from the new blocks.
2213 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002214 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002215
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002216 // Similar to the optimization above, if the Value being switched on is
2217 // known to be less than the Constant CR.LT, and the current Case Value
2218 // is CR.LT - 1, then we can branch directly to the target block for
2219 // the current Case Value, rather than emitting a RHS leaf node for it.
2220 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002221 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2222 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002223 FalseBB = RHSR.first->BB;
2224 } else {
2225 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2226 CurMF->insert(BBI, FalseBB);
2227 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002228
2229 // Put SV in a virtual register to make it available from the new blocks.
2230 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002231 }
2232
2233 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002234 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002235 // Otherwise, branch to LHS.
2236 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2237
Dan Gohman99be8ae2010-04-19 22:41:47 +00002238 if (CR.CaseBB == SwitchBB)
2239 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002240 else
2241 SwitchCases.push_back(CB);
2242
2243 return true;
2244}
2245
2246/// handleBitTestsSwitchCase - if current case range has few destination and
2247/// range span less, than machine word bitwidth, encode case range into series
2248/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002249bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2250 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002251 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002252 MachineBasicBlock* Default,
2253 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002254 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002255 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002256
2257 Case& FrontCase = *CR.Range.first;
2258 Case& BackCase = *(CR.Range.second-1);
2259
2260 // Get the MachineFunction which holds the current MBB. This is used when
2261 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002262 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002263
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002264 // If target does not have legal shift left, do not emit bit tests at all.
2265 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2266 return false;
2267
Anton Korobeynikov23218582008-12-23 22:25:27 +00002268 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002269 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2270 I!=E; ++I) {
2271 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002272 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002273 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002274
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002275 // Count unique destinations
2276 SmallSet<MachineBasicBlock*, 4> Dests;
2277 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2278 Dests.insert(I->BB);
2279 if (Dests.size() > 3)
2280 // Don't bother the code below, if there are too much unique destinations
2281 return false;
2282 }
David Greene4b69d992010-01-05 01:24:57 +00002283 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002284 << Dests.size() << '\n'
2285 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002286
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002287 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002288 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2289 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002290 APInt cmpRange = maxValue - minValue;
2291
David Greene4b69d992010-01-05 01:24:57 +00002292 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002293 << "Low bound: " << minValue << '\n'
2294 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002295
Dan Gohmane0567812010-04-08 23:03:40 +00002296 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002297 (!(Dests.size() == 1 && numCmps >= 3) &&
2298 !(Dests.size() == 2 && numCmps >= 5) &&
2299 !(Dests.size() >= 3 && numCmps >= 6)))
2300 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002301
David Greene4b69d992010-01-05 01:24:57 +00002302 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002303 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2304
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002305 // Optimize the case where all the case values fit in a
2306 // word without having to subtract minValue. In this case,
2307 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002308 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002309 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002310 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002311 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002312 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002313
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002314 CaseBitsVector CasesBits;
2315 unsigned i, count = 0;
2316
2317 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2318 MachineBasicBlock* Dest = I->BB;
2319 for (i = 0; i < count; ++i)
2320 if (Dest == CasesBits[i].BB)
2321 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002322
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002323 if (i == count) {
2324 assert((count < 3) && "Too much destinations to test!");
2325 CasesBits.push_back(CaseBits(0, Dest, 0));
2326 count++;
2327 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002328
2329 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2330 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2331
2332 uint64_t lo = (lowValue - lowBound).getZExtValue();
2333 uint64_t hi = (highValue - lowBound).getZExtValue();
2334
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002335 for (uint64_t j = lo; j <= hi; j++) {
2336 CasesBits[i].Mask |= 1ULL << j;
2337 CasesBits[i].Bits++;
2338 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002339
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002340 }
2341 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002342
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002343 BitTestInfo BTC;
2344
2345 // Figure out which block is immediately after the current one.
2346 MachineFunction::iterator BBI = CR.CaseBB;
2347 ++BBI;
2348
2349 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2350
David Greene4b69d992010-01-05 01:24:57 +00002351 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002352 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002353 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002354 << ", Bits: " << CasesBits[i].Bits
2355 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002356
2357 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2358 CurMF->insert(BBI, CaseBB);
2359 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2360 CaseBB,
2361 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002362
2363 // Put SV in a virtual register to make it available from the new blocks.
2364 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002365 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002366
2367 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002368 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002369 CR.CaseBB, Default, BTC);
2370
Dan Gohman99be8ae2010-04-19 22:41:47 +00002371 if (CR.CaseBB == SwitchBB)
2372 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002373
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002374 BitTestCases.push_back(BTB);
2375
2376 return true;
2377}
2378
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002379/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002380size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2381 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002382 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002383
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002384 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002385 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002386 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002387 BasicBlock *SuccBB = SI.getSuccessor(i);
2388 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2389
2390 uint32_t ExtraWeight = BPI ? BPI->getEdgeWeight(SI.getParent(), SuccBB) : 0;
2391
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002392 Cases.push_back(Case(SI.getSuccessorValue(i),
2393 SI.getSuccessorValue(i),
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002394 SMBB, ExtraWeight));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002395 }
2396 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2397
2398 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002399 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002400 // Must recompute end() each iteration because it may be
2401 // invalidated by erase if we hold on to it
Nick Lewyckyed4efd32011-01-28 04:00:15 +00002402 for (CaseItr I = Cases.begin(), J = llvm::next(Cases.begin());
2403 J != Cases.end(); ) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002404 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2405 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002406 MachineBasicBlock* nextBB = J->BB;
2407 MachineBasicBlock* currentBB = I->BB;
2408
2409 // If the two neighboring cases go to the same destination, merge them
2410 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002411 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002412 I->High = J->High;
2413 J = Cases.erase(J);
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002414
2415 if (BranchProbabilityInfo *BPI = FuncInfo.BPI) {
2416 uint32_t CurWeight = currentBB->getBasicBlock() ?
2417 BPI->getEdgeWeight(SI.getParent(), currentBB->getBasicBlock()) : 16;
2418 uint32_t NextWeight = nextBB->getBasicBlock() ?
2419 BPI->getEdgeWeight(SI.getParent(), nextBB->getBasicBlock()) : 16;
2420
2421 BPI->setEdgeWeight(SI.getParent(), currentBB->getBasicBlock(),
2422 CurWeight + NextWeight);
2423 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002424 } else {
2425 I = J++;
2426 }
2427 }
2428
2429 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2430 if (I->Low != I->High)
2431 // A range counts double, since it requires two compares.
2432 ++numCmps;
2433 }
2434
2435 return numCmps;
2436}
2437
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002438void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2439 MachineBasicBlock *Last) {
2440 // Update JTCases.
2441 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2442 if (JTCases[i].first.HeaderBB == First)
2443 JTCases[i].first.HeaderBB = Last;
2444
2445 // Update BitTestCases.
2446 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2447 if (BitTestCases[i].Parent == First)
2448 BitTestCases[i].Parent = Last;
2449}
2450
Dan Gohman46510a72010-04-15 01:51:59 +00002451void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002452 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002453
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002454 // Figure out which block is immediately after the current one.
2455 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002456 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2457
2458 // If there is only the default destination, branch to it if it is not the
2459 // next basic block. Otherwise, just fall through.
Eli Friedmanbb5a7442011-09-29 20:21:17 +00002460 if (SI.getNumCases() == 1) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002461 // Update machine-CFG edges.
2462
2463 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002464 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002465 if (Default != NextBlock)
2466 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2467 MVT::Other, getControlRoot(),
2468 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002469
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002470 return;
2471 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002472
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002473 // If there are any non-default case statements, create a vector of Cases
2474 // representing each one, and sort the vector so that we can efficiently
2475 // create a binary search tree from them.
2476 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002477 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002478 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002479 << ". Total compares: " << numCmps << '\n');
Duncan Sands17001ce2011-10-18 12:44:00 +00002480 (void)numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002481
2482 // Get the Value to be switched on and default basic blocks, which will be
2483 // inserted into CaseBlock records, representing basic blocks in the binary
2484 // search tree.
Eli Friedmanbb5a7442011-09-29 20:21:17 +00002485 const Value *SV = SI.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002486
2487 // Push the initial CaseRec onto the worklist
2488 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002489 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2490 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002491
2492 while (!WorkList.empty()) {
2493 // Grab a record representing a case range to process off the worklist
2494 CaseRec CR = WorkList.back();
2495 WorkList.pop_back();
2496
Dan Gohman99be8ae2010-04-19 22:41:47 +00002497 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002498 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002499
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002500 // If the range has few cases (two or less) emit a series of specific
2501 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002502 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002503 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002504
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002505 // If the switch has more than 5 blocks, and at least 40% dense, and the
2506 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002507 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002508 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002509 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002510
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002511 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2512 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002513 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002514 }
2515}
2516
Dan Gohman46510a72010-04-15 01:51:59 +00002517void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002518 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002519
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002520 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002521 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002522 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002523 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002524 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002525 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002526 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002527 for (unsigned i = 0, e = succs.size(); i != e; ++i) {
2528 MachineBasicBlock *Succ = FuncInfo.MBBMap[succs[i]];
2529 addSuccessorWithWeight(IndirectBrMBB, Succ);
2530 }
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002531
Bill Wendling4533cac2010-01-28 21:51:40 +00002532 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2533 MVT::Other, getControlRoot(),
2534 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002535}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002536
Dan Gohman46510a72010-04-15 01:51:59 +00002537void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002538 // -0.0 - X --> fneg
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002539 Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002540 if (isa<Constant>(I.getOperand(0)) &&
2541 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2542 SDValue Op2 = getValue(I.getOperand(1));
2543 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2544 Op2.getValueType(), Op2));
2545 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002546 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002547
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002548 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002549}
2550
Dan Gohman46510a72010-04-15 01:51:59 +00002551void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002552 SDValue Op1 = getValue(I.getOperand(0));
2553 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002554 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2555 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002556}
2557
Dan Gohman46510a72010-04-15 01:51:59 +00002558void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002559 SDValue Op1 = getValue(I.getOperand(0));
2560 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002561
2562 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2563
Chris Lattnerd3027732011-02-13 09:02:52 +00002564 // Coerce the shift amount to the right type if we can.
2565 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002566 unsigned ShiftSize = ShiftTy.getSizeInBits();
2567 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002568 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002569
Dan Gohman57fc82d2009-04-09 03:51:29 +00002570 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002571 if (ShiftSize > Op2Size)
2572 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002573
Dan Gohman57fc82d2009-04-09 03:51:29 +00002574 // If the operand is larger than the shift count type but the shift
2575 // count type has enough bits to represent any shift value, truncate
2576 // it now. This is a common case and it exposes the truncate to
2577 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002578 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2579 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2580 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002581 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002582 else
Chris Lattnere0751182011-02-13 19:09:16 +00002583 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002584 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002585
Bill Wendling4533cac2010-01-28 21:51:40 +00002586 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2587 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002588}
2589
Benjamin Kramer9c640302011-07-08 10:31:30 +00002590void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9c640302011-07-08 10:31:30 +00002591 SDValue Op1 = getValue(I.getOperand(0));
2592 SDValue Op2 = getValue(I.getOperand(1));
2593
2594 // Turn exact SDivs into multiplications.
2595 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2596 // exact bit.
Benjamin Kramer3492a4a2011-07-08 12:08:24 +00002597 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2598 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9c640302011-07-08 10:31:30 +00002599 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
2600 setValue(&I, TLI.BuildExactSDIV(Op1, Op2, getCurDebugLoc(), DAG));
2601 else
2602 setValue(&I, DAG.getNode(ISD::SDIV, getCurDebugLoc(), Op1.getValueType(),
2603 Op1, Op2));
2604}
2605
Dan Gohman46510a72010-04-15 01:51:59 +00002606void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002607 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002608 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002609 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002610 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002611 predicate = ICmpInst::Predicate(IC->getPredicate());
2612 SDValue Op1 = getValue(I.getOperand(0));
2613 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002614 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002615
Owen Andersone50ed302009-08-10 22:56:29 +00002616 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002617 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002618}
2619
Dan Gohman46510a72010-04-15 01:51:59 +00002620void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002621 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002622 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002623 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002624 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002625 predicate = FCmpInst::Predicate(FC->getPredicate());
2626 SDValue Op1 = getValue(I.getOperand(0));
2627 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002628 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002629 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002630 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002631}
2632
Dan Gohman46510a72010-04-15 01:51:59 +00002633void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002634 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002635 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2636 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002637 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002638
Bill Wendling49fcff82009-12-21 22:30:11 +00002639 SmallVector<SDValue, 4> Values(NumValues);
2640 SDValue Cond = getValue(I.getOperand(0));
2641 SDValue TrueVal = getValue(I.getOperand(1));
2642 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sands28b77e92011-09-06 19:07:46 +00002643 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2644 ISD::VSELECT : ISD::SELECT;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002645
Bill Wendling4533cac2010-01-28 21:51:40 +00002646 for (unsigned i = 0; i != NumValues; ++i)
Duncan Sands28b77e92011-09-06 19:07:46 +00002647 Values[i] = DAG.getNode(OpCode, getCurDebugLoc(),
2648 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002649 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002650 SDValue(TrueVal.getNode(),
2651 TrueVal.getResNo() + i),
2652 SDValue(FalseVal.getNode(),
2653 FalseVal.getResNo() + i));
2654
Bill Wendling4533cac2010-01-28 21:51:40 +00002655 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2656 DAG.getVTList(&ValueVTs[0], NumValues),
2657 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002658}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002659
Dan Gohman46510a72010-04-15 01:51:59 +00002660void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002661 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2662 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002663 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002664 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002665}
2666
Dan Gohman46510a72010-04-15 01:51:59 +00002667void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002668 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2669 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2670 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002671 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002672 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002673}
2674
Dan Gohman46510a72010-04-15 01:51:59 +00002675void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002676 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2677 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2678 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002679 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002680 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002681}
2682
Dan Gohman46510a72010-04-15 01:51:59 +00002683void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002684 // FPTrunc is never a no-op cast, no need to check
2685 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002686 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002687 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2688 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002689}
2690
Dan Gohman46510a72010-04-15 01:51:59 +00002691void SelectionDAGBuilder::visitFPExt(const User &I){
Hal Finkel46bb70c2011-10-18 03:51:57 +00002692 // FPExt is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002693 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002694 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002695 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002696}
2697
Dan Gohman46510a72010-04-15 01:51:59 +00002698void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002699 // FPToUI is never a no-op cast, no need to check
2700 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002701 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002702 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002703}
2704
Dan Gohman46510a72010-04-15 01:51:59 +00002705void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002706 // FPToSI is never a no-op cast, no need to check
2707 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002708 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002709 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002710}
2711
Dan Gohman46510a72010-04-15 01:51:59 +00002712void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002713 // UIToFP is never a no-op cast, no need to check
2714 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002715 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002716 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002717}
2718
Dan Gohman46510a72010-04-15 01:51:59 +00002719void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002720 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002721 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002722 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002723 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002724}
2725
Dan Gohman46510a72010-04-15 01:51:59 +00002726void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002727 // What to do depends on the size of the integer and the size of the pointer.
2728 // We can either truncate, zero extend, or no-op, accordingly.
2729 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002730 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002731 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002732}
2733
Dan Gohman46510a72010-04-15 01:51:59 +00002734void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002735 // What to do depends on the size of the integer and the size of the pointer.
2736 // We can either truncate, zero extend, or no-op, accordingly.
2737 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002738 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002739 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002740}
2741
Dan Gohman46510a72010-04-15 01:51:59 +00002742void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002743 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002744 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002745
Bill Wendling49fcff82009-12-21 22:30:11 +00002746 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002747 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002748 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002749 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002750 DestVT, N)); // convert types.
2751 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002752 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002753}
2754
Dan Gohman46510a72010-04-15 01:51:59 +00002755void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002756 SDValue InVec = getValue(I.getOperand(0));
2757 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002758 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002759 TLI.getPointerTy(),
2760 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002761 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2762 TLI.getValueType(I.getType()),
2763 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002764}
2765
Dan Gohman46510a72010-04-15 01:51:59 +00002766void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002767 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002768 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002769 TLI.getPointerTy(),
2770 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002771 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2772 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002773}
2774
Mon P Wangaeb06d22008-11-10 04:46:22 +00002775// Utility for visitShuffleVector - Returns true if the mask is mask starting
2776// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002777static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2778 unsigned MaskNumElts = Mask.size();
2779 for (unsigned i = 0; i != MaskNumElts; ++i)
2780 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002781 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002782 return true;
2783}
2784
Dan Gohman46510a72010-04-15 01:51:59 +00002785void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002786 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002787 SDValue Src1 = getValue(I.getOperand(0));
2788 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002789
Nate Begeman9008ca62009-04-27 18:41:29 +00002790 // Convert the ConstantVector mask operand into an array of ints, with -1
2791 // representing undef values.
2792 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002793 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002794 unsigned MaskNumElts = MaskElts.size();
2795 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002796 if (isa<UndefValue>(MaskElts[i]))
2797 Mask.push_back(-1);
2798 else
2799 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2800 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002801
Owen Andersone50ed302009-08-10 22:56:29 +00002802 EVT VT = TLI.getValueType(I.getType());
2803 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002804 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002805
Mon P Wangc7849c22008-11-16 05:06:27 +00002806 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002807 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2808 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002809 return;
2810 }
2811
2812 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002813 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2814 // Mask is longer than the source vectors and is a multiple of the source
2815 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002816 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002817 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2818 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002819 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2820 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002821 return;
2822 }
2823
Mon P Wangc7849c22008-11-16 05:06:27 +00002824 // Pad both vectors with undefs to make them the same length as the mask.
2825 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002826 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2827 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002828 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002829
Nate Begeman9008ca62009-04-27 18:41:29 +00002830 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2831 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002832 MOps1[0] = Src1;
2833 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002834
2835 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2836 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002837 &MOps1[0], NumConcat);
2838 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002839 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002840 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002841
Mon P Wangaeb06d22008-11-10 04:46:22 +00002842 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002843 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002844 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002845 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002846 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002847 MappedOps.push_back(Idx);
2848 else
2849 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002850 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002851
Bill Wendling4533cac2010-01-28 21:51:40 +00002852 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2853 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002854 return;
2855 }
2856
Mon P Wangc7849c22008-11-16 05:06:27 +00002857 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002858 // Analyze the access pattern of the vector to see if we can extract
2859 // two subvectors and do the shuffle. The analysis is done by calculating
2860 // the range of elements the mask access on both vectors.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00002861 int MinRange[2] = { static_cast<int>(SrcNumElts+1),
2862 static_cast<int>(SrcNumElts+1)};
Mon P Wangc7849c22008-11-16 05:06:27 +00002863 int MaxRange[2] = {-1, -1};
2864
Nate Begeman5a5ca152009-04-29 05:20:52 +00002865 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002866 int Idx = Mask[i];
2867 int Input = 0;
2868 if (Idx < 0)
2869 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002870
Nate Begeman5a5ca152009-04-29 05:20:52 +00002871 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002872 Input = 1;
2873 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002874 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002875 if (Idx > MaxRange[Input])
2876 MaxRange[Input] = Idx;
2877 if (Idx < MinRange[Input])
2878 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002879 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002880
Mon P Wangc7849c22008-11-16 05:06:27 +00002881 // Check if the access is smaller than the vector size and can we find
2882 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002883 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2884 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002885 int StartIdx[2]; // StartIdx to extract from
2886 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002887 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002888 RangeUse[Input] = 0; // Unused
2889 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002890 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002891 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002892 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002893 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002894 RangeUse[Input] = 1; // Extract from beginning of the vector
2895 StartIdx[Input] = 0;
2896 } else {
2897 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002898 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Bob Wilson5e8b8332011-01-07 04:59:04 +00002899 StartIdx[Input] + MaskNumElts <= SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002900 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002901 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002902 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002903 }
2904
Bill Wendling636e2582009-08-21 18:16:06 +00002905 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002906 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002907 return;
2908 }
2909 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2910 // Extract appropriate subvector and generate a vector shuffle
2911 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002912 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002913 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002914 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002915 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002916 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002917 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002918 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002919
Mon P Wangc7849c22008-11-16 05:06:27 +00002920 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002921 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002922 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002923 int Idx = Mask[i];
2924 if (Idx < 0)
2925 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002926 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002927 MappedOps.push_back(Idx - StartIdx[0]);
2928 else
2929 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002930 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002931
Bill Wendling4533cac2010-01-28 21:51:40 +00002932 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2933 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002934 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002935 }
2936 }
2937
Mon P Wangc7849c22008-11-16 05:06:27 +00002938 // We can't use either concat vectors or extract subvectors so fall back to
2939 // replacing the shuffle with extract and build vector.
2940 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002941 EVT EltVT = VT.getVectorElementType();
2942 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002943 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002944 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002945 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002946 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002947 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002948 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002949 SDValue Res;
2950
Nate Begeman5a5ca152009-04-29 05:20:52 +00002951 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002952 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2953 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002954 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002955 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2956 EltVT, Src2,
2957 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2958
2959 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002960 }
2961 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002962
Bill Wendling4533cac2010-01-28 21:51:40 +00002963 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2964 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002965}
2966
Dan Gohman46510a72010-04-15 01:51:59 +00002967void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002968 const Value *Op0 = I.getOperand(0);
2969 const Value *Op1 = I.getOperand(1);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002970 Type *AggTy = I.getType();
2971 Type *ValTy = Op1->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002972 bool IntoUndef = isa<UndefValue>(Op0);
2973 bool FromUndef = isa<UndefValue>(Op1);
2974
Jay Foadfc6d3a42011-07-13 10:26:04 +00002975 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002976
Owen Andersone50ed302009-08-10 22:56:29 +00002977 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002978 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002979 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002980 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2981
2982 unsigned NumAggValues = AggValueVTs.size();
2983 unsigned NumValValues = ValValueVTs.size();
2984 SmallVector<SDValue, 4> Values(NumAggValues);
2985
2986 SDValue Agg = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002987 unsigned i = 0;
2988 // Copy the beginning value(s) from the original aggregate.
2989 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002990 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002991 SDValue(Agg.getNode(), Agg.getResNo() + i);
2992 // Copy values from the inserted value(s).
Rafael Espindola3fa82832011-05-13 15:18:06 +00002993 if (NumValValues) {
2994 SDValue Val = getValue(Op1);
2995 for (; i != LinearIndex + NumValValues; ++i)
2996 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
2997 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2998 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002999 // Copy remaining value(s) from the original aggregate.
3000 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003001 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003002 SDValue(Agg.getNode(), Agg.getResNo() + i);
3003
Bill Wendling4533cac2010-01-28 21:51:40 +00003004 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3005 DAG.getVTList(&AggValueVTs[0], NumAggValues),
3006 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003007}
3008
Dan Gohman46510a72010-04-15 01:51:59 +00003009void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003010 const Value *Op0 = I.getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003011 Type *AggTy = Op0->getType();
3012 Type *ValTy = I.getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003013 bool OutOfUndef = isa<UndefValue>(Op0);
3014
Jay Foadfc6d3a42011-07-13 10:26:04 +00003015 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003016
Owen Andersone50ed302009-08-10 22:56:29 +00003017 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003018 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3019
3020 unsigned NumValValues = ValValueVTs.size();
Rafael Espindola3fa82832011-05-13 15:18:06 +00003021
3022 // Ignore a extractvalue that produces an empty object
3023 if (!NumValValues) {
3024 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3025 return;
3026 }
3027
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003028 SmallVector<SDValue, 4> Values(NumValValues);
3029
3030 SDValue Agg = getValue(Op0);
3031 // Copy out the selected value(s).
3032 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3033 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003034 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00003035 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003036 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003037
Bill Wendling4533cac2010-01-28 21:51:40 +00003038 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3039 DAG.getVTList(&ValValueVTs[0], NumValValues),
3040 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003041}
3042
Dan Gohman46510a72010-04-15 01:51:59 +00003043void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003044 SDValue N = getValue(I.getOperand(0));
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003045 Type *Ty = I.getOperand(0)->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003046
Dan Gohman46510a72010-04-15 01:51:59 +00003047 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003048 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00003049 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003050 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003051 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
3052 if (Field) {
3053 // N = N + Offset
3054 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003055 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003056 DAG.getIntPtrConstant(Offset));
3057 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003058
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003059 Ty = StTy->getElementType(Field);
3060 } else {
3061 Ty = cast<SequentialType>(Ty)->getElementType();
3062
3063 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00003064 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00003065 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003066 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00003067 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00003068 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00003069 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00003070 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00003071 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00003072 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
3073 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00003074 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00003075 else
Evan Chengb1032a82009-02-09 20:54:38 +00003076 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00003077
Dale Johannesen66978ee2009-01-31 02:22:37 +00003078 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00003079 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003080 continue;
3081 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003082
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003083 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00003084 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
3085 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003086 SDValue IdxN = getValue(Idx);
3087
3088 // If the index is smaller or larger than intptr_t, truncate or extend
3089 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00003090 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003091
3092 // If this is a multiply by a power of two, turn it into a shl
3093 // immediately. This is a very common case.
3094 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00003095 if (ElementSize.isPowerOf2()) {
3096 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00003097 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003098 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00003099 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003100 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00003101 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00003102 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003103 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003104 }
3105 }
3106
Scott Michelfdc40a02009-02-17 22:15:04 +00003107 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003108 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003109 }
3110 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003111
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003112 setValue(&I, N);
3113}
3114
Dan Gohman46510a72010-04-15 01:51:59 +00003115void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003116 // If this is a fixed sized alloca in the entry block of the function,
3117 // allocate it statically on the stack.
3118 if (FuncInfo.StaticAllocaMap.count(&I))
3119 return; // getValue will auto-populate this.
3120
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003121 Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00003122 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003123 unsigned Align =
3124 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
3125 I.getAlignment());
3126
3127 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003128
Owen Andersone50ed302009-08-10 22:56:29 +00003129 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003130 if (AllocSize.getValueType() != IntPtr)
3131 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
3132
3133 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
3134 AllocSize,
3135 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003136
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003137 // Handle alignment. If the requested alignment is less than or equal to
3138 // the stack alignment, ignore it. If the size is greater than or equal to
3139 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003140 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003141 if (Align <= StackAlign)
3142 Align = 0;
3143
3144 // Round the size of the allocation up to the stack alignment size
3145 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00003146 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003147 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003148 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00003149
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003150 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00003151 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003152 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003153 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3154
3155 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00003156 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00003157 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003158 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003159 setValue(&I, DSA);
3160 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003161
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003162 // Inform the Frame Information that we have just allocated a variable-sized
3163 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00003164 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003165}
3166
Dan Gohman46510a72010-04-15 01:51:59 +00003167void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003168 if (I.isAtomic())
3169 return visitAtomicLoad(I);
3170
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003171 const Value *SV = I.getOperand(0);
3172 SDValue Ptr = getValue(SV);
3173
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003174 Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003175
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003176 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003177 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003178 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003179 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003180
Owen Andersone50ed302009-08-10 22:56:29 +00003181 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003182 SmallVector<uint64_t, 4> Offsets;
3183 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3184 unsigned NumValues = ValueVTs.size();
3185 if (NumValues == 0)
3186 return;
3187
3188 SDValue Root;
3189 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003190 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003191 // Serialize volatile loads with other side effects.
3192 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003193 else if (AA->pointsToConstantMemory(
3194 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003195 // Do not serialize (non-volatile) loads of constant memory with anything.
3196 Root = DAG.getEntryNode();
3197 ConstantMemory = true;
3198 } else {
3199 // Do not serialize non-volatile loads against each other.
3200 Root = DAG.getRoot();
3201 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003202
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003203 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003204 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3205 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003206 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003207 unsigned ChainI = 0;
3208 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3209 // Serializing loads here may result in excessive register pressure, and
3210 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3211 // could recover a bit by hoisting nodes upward in the chain by recognizing
3212 // they are side-effect free or do not alias. The optimizer should really
3213 // avoid this case by converting large object/array copies to llvm.memcpy
3214 // (MaxParallelChains should always remain as failsafe).
3215 if (ChainI == MaxParallelChains) {
3216 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3217 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3218 MVT::Other, &Chains[0], ChainI);
3219 Root = Chain;
3220 ChainI = 0;
3221 }
Bill Wendling856ff412009-12-22 00:12:37 +00003222 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3223 PtrVT, Ptr,
3224 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003225 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003226 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003227 isNonTemporal, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003228
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003229 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003230 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003231 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003232
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003233 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003234 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003235 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003236 if (isVolatile)
3237 DAG.setRoot(Chain);
3238 else
3239 PendingLoads.push_back(Chain);
3240 }
3241
Bill Wendling4533cac2010-01-28 21:51:40 +00003242 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3243 DAG.getVTList(&ValueVTs[0], NumValues),
3244 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003245}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003246
Dan Gohman46510a72010-04-15 01:51:59 +00003247void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003248 if (I.isAtomic())
3249 return visitAtomicStore(I);
3250
Dan Gohman46510a72010-04-15 01:51:59 +00003251 const Value *SrcV = I.getOperand(0);
3252 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003253
Owen Andersone50ed302009-08-10 22:56:29 +00003254 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003255 SmallVector<uint64_t, 4> Offsets;
3256 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3257 unsigned NumValues = ValueVTs.size();
3258 if (NumValues == 0)
3259 return;
3260
3261 // Get the lowered operands. Note that we do this after
3262 // checking if NumResults is zero, because with zero results
3263 // the operands won't have values in the map.
3264 SDValue Src = getValue(SrcV);
3265 SDValue Ptr = getValue(PtrV);
3266
3267 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003268 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3269 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003270 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003271 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003272 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003273 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003274 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003275
Andrew Trickde91f3c2010-11-12 17:50:46 +00003276 unsigned ChainI = 0;
3277 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3278 // See visitLoad comments.
3279 if (ChainI == MaxParallelChains) {
3280 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3281 MVT::Other, &Chains[0], ChainI);
3282 Root = Chain;
3283 ChainI = 0;
3284 }
Bill Wendling856ff412009-12-22 00:12:37 +00003285 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3286 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003287 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3288 SDValue(Src.getNode(), Src.getResNo() + i),
3289 Add, MachinePointerInfo(PtrV, Offsets[i]),
3290 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3291 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003292 }
3293
Devang Patel7e13efa2010-10-26 22:14:52 +00003294 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003295 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003296 ++SDNodeOrder;
3297 AssignOrderingToNode(StoreNode.getNode());
3298 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003299}
3300
Eli Friedman26689ac2011-08-03 21:06:02 +00003301static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003302 SynchronizationScope Scope,
Eli Friedman26689ac2011-08-03 21:06:02 +00003303 bool Before, DebugLoc dl,
3304 SelectionDAG &DAG,
3305 const TargetLowering &TLI) {
3306 // Fence, if necessary
3307 if (Before) {
Eli Friedman069e2ed2011-08-26 02:59:24 +00003308 if (Order == AcquireRelease || Order == SequentiallyConsistent)
Eli Friedman26689ac2011-08-03 21:06:02 +00003309 Order = Release;
3310 else if (Order == Acquire || Order == Monotonic)
3311 return Chain;
3312 } else {
3313 if (Order == AcquireRelease)
3314 Order = Acquire;
3315 else if (Order == Release || Order == Monotonic)
3316 return Chain;
3317 }
3318 SDValue Ops[3];
3319 Ops[0] = Chain;
Eli Friedman327236c2011-08-24 20:50:09 +00003320 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy());
3321 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy());
Eli Friedman26689ac2011-08-03 21:06:02 +00003322 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3);
3323}
3324
Eli Friedmanff030482011-07-28 21:48:00 +00003325void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003326 DebugLoc dl = getCurDebugLoc();
3327 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003328 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003329
3330 SDValue InChain = getRoot();
3331
3332 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003333 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3334 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003335
Eli Friedman55ba8162011-07-29 03:05:32 +00003336 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003337 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003338 getValue(I.getCompareOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003339 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003340 getValue(I.getPointerOperand()),
3341 getValue(I.getCompareOperand()),
3342 getValue(I.getNewValOperand()),
3343 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
Eli Friedman327236c2011-08-24 20:50:09 +00003344 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3345 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003346
3347 SDValue OutChain = L.getValue(1);
3348
3349 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003350 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3351 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003352
Eli Friedman55ba8162011-07-29 03:05:32 +00003353 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003354 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003355}
3356
3357void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003358 DebugLoc dl = getCurDebugLoc();
Eli Friedman55ba8162011-07-29 03:05:32 +00003359 ISD::NodeType NT;
3360 switch (I.getOperation()) {
3361 default: llvm_unreachable("Unknown atomicrmw operation"); return;
3362 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3363 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3364 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3365 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3366 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3367 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3368 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3369 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3370 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3371 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3372 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3373 }
Eli Friedman26689ac2011-08-03 21:06:02 +00003374 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003375 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003376
3377 SDValue InChain = getRoot();
3378
3379 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003380 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3381 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003382
Eli Friedman55ba8162011-07-29 03:05:32 +00003383 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003384 DAG.getAtomic(NT, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003385 getValue(I.getValOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003386 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003387 getValue(I.getPointerOperand()),
3388 getValue(I.getValOperand()),
3389 I.getPointerOperand(), 0 /* Alignment */,
Eli Friedman26689ac2011-08-03 21:06:02 +00003390 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003391 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003392
3393 SDValue OutChain = L.getValue(1);
3394
3395 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003396 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3397 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003398
Eli Friedman55ba8162011-07-29 03:05:32 +00003399 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003400 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003401}
3402
Eli Friedman47f35132011-07-25 23:16:38 +00003403void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Eli Friedman14648462011-07-27 22:21:52 +00003404 DebugLoc dl = getCurDebugLoc();
3405 SDValue Ops[3];
3406 Ops[0] = getRoot();
3407 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3408 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
3409 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedman47f35132011-07-25 23:16:38 +00003410}
3411
Eli Friedman327236c2011-08-24 20:50:09 +00003412void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
3413 DebugLoc dl = getCurDebugLoc();
3414 AtomicOrdering Order = I.getOrdering();
3415 SynchronizationScope Scope = I.getSynchScope();
3416
3417 SDValue InChain = getRoot();
3418
Eli Friedman327236c2011-08-24 20:50:09 +00003419 EVT VT = EVT::getEVT(I.getType());
3420
Eli Friedman596f4472011-09-13 22:19:59 +00003421 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003422 report_fatal_error("Cannot generate unaligned atomic load");
3423
Eli Friedman327236c2011-08-24 20:50:09 +00003424 SDValue L =
3425 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3426 getValue(I.getPointerOperand()),
3427 I.getPointerOperand(), I.getAlignment(),
3428 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3429 Scope);
3430
3431 SDValue OutChain = L.getValue(1);
3432
3433 if (TLI.getInsertFencesForAtomic())
3434 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3435 DAG, TLI);
3436
3437 setValue(&I, L);
3438 DAG.setRoot(OutChain);
3439}
3440
3441void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
3442 DebugLoc dl = getCurDebugLoc();
3443
3444 AtomicOrdering Order = I.getOrdering();
3445 SynchronizationScope Scope = I.getSynchScope();
3446
3447 SDValue InChain = getRoot();
3448
Eli Friedmanfe731212011-09-13 20:50:54 +00003449 EVT VT = EVT::getEVT(I.getValueOperand()->getType());
3450
Eli Friedman596f4472011-09-13 22:19:59 +00003451 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003452 report_fatal_error("Cannot generate unaligned atomic store");
3453
Eli Friedman327236c2011-08-24 20:50:09 +00003454 if (TLI.getInsertFencesForAtomic())
3455 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3456 DAG, TLI);
3457
3458 SDValue OutChain =
Eli Friedmanfe731212011-09-13 20:50:54 +00003459 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
Eli Friedman327236c2011-08-24 20:50:09 +00003460 InChain,
3461 getValue(I.getPointerOperand()),
3462 getValue(I.getValueOperand()),
3463 I.getPointerOperand(), I.getAlignment(),
3464 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3465 Scope);
3466
3467 if (TLI.getInsertFencesForAtomic())
3468 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3469 DAG, TLI);
3470
3471 DAG.setRoot(OutChain);
3472}
3473
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003474/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3475/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003476void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003477 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003478 bool HasChain = !I.doesNotAccessMemory();
3479 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3480
3481 // Build the operand list.
3482 SmallVector<SDValue, 8> Ops;
3483 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3484 if (OnlyLoad) {
3485 // We don't need to serialize loads against other loads.
3486 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003487 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003488 Ops.push_back(getRoot());
3489 }
3490 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003491
3492 // Info is set by getTgtMemInstrinsic
3493 TargetLowering::IntrinsicInfo Info;
3494 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3495
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003496 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003497 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3498 Info.opc == ISD::INTRINSIC_W_CHAIN)
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003499 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003500
3501 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003502 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3503 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003504 assert(TLI.isTypeLegal(Op.getValueType()) &&
3505 "Intrinsic uses a non-legal type?");
3506 Ops.push_back(Op);
3507 }
3508
Owen Andersone50ed302009-08-10 22:56:29 +00003509 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003510 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3511#ifndef NDEBUG
3512 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3513 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3514 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003515 }
Bob Wilson8d919552009-07-31 22:41:21 +00003516#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003517
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003518 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003519 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003520
Bob Wilson8d919552009-07-31 22:41:21 +00003521 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003522
3523 // Create the node.
3524 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003525 if (IsTgtIntrinsic) {
3526 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003527 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003528 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003529 Info.memVT,
3530 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003531 Info.align, Info.vol,
3532 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003533 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003534 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003535 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003536 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003537 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003538 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003539 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003540 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003541 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003542 }
3543
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003544 if (HasChain) {
3545 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3546 if (OnlyLoad)
3547 PendingLoads.push_back(Chain);
3548 else
3549 DAG.setRoot(Chain);
3550 }
Bill Wendling856ff412009-12-22 00:12:37 +00003551
Benjamin Kramerf0127052010-01-05 13:12:22 +00003552 if (!I.getType()->isVoidTy()) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003553 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003554 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003555 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003556 }
Bill Wendling856ff412009-12-22 00:12:37 +00003557
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003558 setValue(&I, Result);
3559 }
3560}
3561
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003562/// GetSignificand - Get the significand and build it into a floating-point
3563/// number with exponent of 1:
3564///
3565/// Op = (Op & 0x007fffff) | 0x3f800000;
3566///
3567/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003568static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003569GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003570 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3571 DAG.getConstant(0x007fffff, MVT::i32));
3572 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3573 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003574 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003575}
3576
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003577/// GetExponent - Get the exponent:
3578///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003579/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003580///
3581/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003582static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003583GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003584 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003585 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3586 DAG.getConstant(0x7f800000, MVT::i32));
3587 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003588 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003589 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3590 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003591 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003592}
3593
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003594/// getF32Constant - Get 32-bit floating point constant.
3595static SDValue
3596getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003597 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003598}
3599
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003600// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003601const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003602SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003603 SDValue Op1 = getValue(I.getArgOperand(0));
3604 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003605
Owen Anderson825b72b2009-08-11 20:47:22 +00003606 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003607 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003608 return 0;
3609}
Bill Wendling74c37652008-12-09 22:08:41 +00003610
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003611/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3612/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003613void
Dan Gohman46510a72010-04-15 01:51:59 +00003614SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003615 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003616 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003617
Gabor Greif0635f352010-06-25 09:38:13 +00003618 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003619 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003620 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003621
3622 // Put the exponent in the right bit position for later addition to the
3623 // final result:
3624 //
3625 // #define LOG2OFe 1.4426950f
3626 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003627 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003628 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003629 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003630
3631 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003632 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3633 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003634
3635 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003636 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003637 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003638
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003639 if (LimitFloatPrecision <= 6) {
3640 // For floating-point precision of 6:
3641 //
3642 // TwoToFractionalPartOfX =
3643 // 0.997535578f +
3644 // (0.735607626f + 0.252464424f * x) * x;
3645 //
3646 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003647 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003648 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003649 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003650 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003651 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3652 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003653 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003654 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003655
3656 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003657 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003658 TwoToFracPartOfX, IntegerPartOfX);
3659
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003660 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003661 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3662 // For floating-point precision of 12:
3663 //
3664 // TwoToFractionalPartOfX =
3665 // 0.999892986f +
3666 // (0.696457318f +
3667 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3668 //
3669 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003670 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003671 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003672 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003673 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003674 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3675 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003676 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003677 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3678 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003679 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003680 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003681
3682 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003683 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003684 TwoToFracPartOfX, IntegerPartOfX);
3685
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003686 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003687 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3688 // For floating-point precision of 18:
3689 //
3690 // TwoToFractionalPartOfX =
3691 // 0.999999982f +
3692 // (0.693148872f +
3693 // (0.240227044f +
3694 // (0.554906021e-1f +
3695 // (0.961591928e-2f +
3696 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3697 //
3698 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003699 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003700 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003701 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003702 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003703 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3704 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003705 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003706 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3707 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003708 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003709 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3710 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003711 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003712 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3713 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003714 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003715 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3716 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003717 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003718 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003719 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003720
3721 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003722 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003723 TwoToFracPartOfX, IntegerPartOfX);
3724
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003725 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003726 }
3727 } else {
3728 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003729 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003730 getValue(I.getArgOperand(0)).getValueType(),
3731 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003732 }
3733
Dale Johannesen59e577f2008-09-05 18:38:42 +00003734 setValue(&I, result);
3735}
3736
Bill Wendling39150252008-09-09 20:39:27 +00003737/// visitLog - Lower a log intrinsic. Handles the special sequences for
3738/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003739void
Dan Gohman46510a72010-04-15 01:51:59 +00003740SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003741 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003742 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003743
Gabor Greif0635f352010-06-25 09:38:13 +00003744 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003745 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003746 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003747 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003748
3749 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003750 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003751 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003752 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003753
3754 // Get the significand and build it into a floating-point number with
3755 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003756 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003757
3758 if (LimitFloatPrecision <= 6) {
3759 // For floating-point precision of 6:
3760 //
3761 // LogofMantissa =
3762 // -1.1609546f +
3763 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003764 //
Bill Wendling39150252008-09-09 20:39:27 +00003765 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003766 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003767 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003768 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003769 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003770 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3771 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003772 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003773
Scott Michelfdc40a02009-02-17 22:15:04 +00003774 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003775 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003776 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3777 // For floating-point precision of 12:
3778 //
3779 // LogOfMantissa =
3780 // -1.7417939f +
3781 // (2.8212026f +
3782 // (-1.4699568f +
3783 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3784 //
3785 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003786 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003787 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003788 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003789 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003790 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3791 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003792 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003793 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3794 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003795 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003796 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3797 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003798 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003799
Scott Michelfdc40a02009-02-17 22:15:04 +00003800 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003801 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003802 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3803 // For floating-point precision of 18:
3804 //
3805 // LogOfMantissa =
3806 // -2.1072184f +
3807 // (4.2372794f +
3808 // (-3.7029485f +
3809 // (2.2781945f +
3810 // (-0.87823314f +
3811 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3812 //
3813 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003814 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003815 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003816 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003817 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003818 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3819 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003820 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003821 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3822 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003823 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003824 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3825 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003826 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003827 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3828 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003829 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003830 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3831 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003832 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003833
Scott Michelfdc40a02009-02-17 22:15:04 +00003834 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003835 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003836 }
3837 } else {
3838 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003839 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003840 getValue(I.getArgOperand(0)).getValueType(),
3841 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003842 }
3843
Dale Johannesen59e577f2008-09-05 18:38:42 +00003844 setValue(&I, result);
3845}
3846
Bill Wendling3eb59402008-09-09 00:28:24 +00003847/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3848/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003849void
Dan Gohman46510a72010-04-15 01:51:59 +00003850SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003851 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003852 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003853
Gabor Greif0635f352010-06-25 09:38:13 +00003854 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003855 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003856 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003857 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003858
Bill Wendling39150252008-09-09 20:39:27 +00003859 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003860 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003861
Bill Wendling3eb59402008-09-09 00:28:24 +00003862 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003863 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003864 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003865
Bill Wendling3eb59402008-09-09 00:28:24 +00003866 // Different possible minimax approximations of significand in
3867 // floating-point for various degrees of accuracy over [1,2].
3868 if (LimitFloatPrecision <= 6) {
3869 // For floating-point precision of 6:
3870 //
3871 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3872 //
3873 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003874 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003875 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003876 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003877 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003878 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3879 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003880 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003881
Scott Michelfdc40a02009-02-17 22:15:04 +00003882 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003883 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003884 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3885 // For floating-point precision of 12:
3886 //
3887 // Log2ofMantissa =
3888 // -2.51285454f +
3889 // (4.07009056f +
3890 // (-2.12067489f +
3891 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003892 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003893 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003894 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003895 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003896 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003897 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003898 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3899 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003900 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003901 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3902 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003903 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003904 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3905 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003906 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003907
Scott Michelfdc40a02009-02-17 22:15:04 +00003908 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003909 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003910 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3911 // For floating-point precision of 18:
3912 //
3913 // Log2ofMantissa =
3914 // -3.0400495f +
3915 // (6.1129976f +
3916 // (-5.3420409f +
3917 // (3.2865683f +
3918 // (-1.2669343f +
3919 // (0.27515199f -
3920 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3921 //
3922 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003923 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003924 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003925 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003926 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003927 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3928 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003929 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003930 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3931 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003932 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003933 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3934 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003935 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003936 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3937 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003938 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003939 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3940 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003941 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003942
Scott Michelfdc40a02009-02-17 22:15:04 +00003943 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003944 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003945 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003946 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003947 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003948 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003949 getValue(I.getArgOperand(0)).getValueType(),
3950 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003951 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003952
Dale Johannesen59e577f2008-09-05 18:38:42 +00003953 setValue(&I, result);
3954}
3955
Bill Wendling3eb59402008-09-09 00:28:24 +00003956/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3957/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003958void
Dan Gohman46510a72010-04-15 01:51:59 +00003959SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003960 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003961 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003962
Gabor Greif0635f352010-06-25 09:38:13 +00003963 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003964 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003965 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003966 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003967
Bill Wendling39150252008-09-09 20:39:27 +00003968 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003969 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003970 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003971 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003972
3973 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003974 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003975 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003976
3977 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003978 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003979 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003980 // Log10ofMantissa =
3981 // -0.50419619f +
3982 // (0.60948995f - 0.10380950f * x) * x;
3983 //
3984 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003985 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003986 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003987 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003988 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003989 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3990 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003991 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003992
Scott Michelfdc40a02009-02-17 22:15:04 +00003993 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003994 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003995 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3996 // For floating-point precision of 12:
3997 //
3998 // Log10ofMantissa =
3999 // -0.64831180f +
4000 // (0.91751397f +
4001 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4002 //
4003 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004004 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004005 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00004006 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004007 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004008 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4009 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004010 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00004011 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4012 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004013 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00004014
Scott Michelfdc40a02009-02-17 22:15:04 +00004015 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004016 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004017 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004018 // For floating-point precision of 18:
4019 //
4020 // Log10ofMantissa =
4021 // -0.84299375f +
4022 // (1.5327582f +
4023 // (-1.0688956f +
4024 // (0.49102474f +
4025 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4026 //
4027 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004028 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004029 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00004030 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004031 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00004032 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4033 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004034 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00004035 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4036 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004037 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00004038 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4039 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004040 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00004041 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4042 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004043 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004044
Scott Michelfdc40a02009-02-17 22:15:04 +00004045 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004046 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004047 }
Dale Johannesen852680a2008-09-05 21:27:19 +00004048 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004049 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004050 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004051 getValue(I.getArgOperand(0)).getValueType(),
4052 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00004053 }
Bill Wendling3eb59402008-09-09 00:28:24 +00004054
Dale Johannesen59e577f2008-09-05 18:38:42 +00004055 setValue(&I, result);
4056}
4057
Bill Wendlinge10c8142008-09-09 22:39:21 +00004058/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
4059/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00004060void
Dan Gohman46510a72010-04-15 01:51:59 +00004061SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00004062 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00004063 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00004064
Gabor Greif0635f352010-06-25 09:38:13 +00004065 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00004066 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004067 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004068
Owen Anderson825b72b2009-08-11 20:47:22 +00004069 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004070
4071 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004072 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4073 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004074
4075 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004076 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004077 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004078
4079 if (LimitFloatPrecision <= 6) {
4080 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004081 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00004082 // TwoToFractionalPartOfX =
4083 // 0.997535578f +
4084 // (0.735607626f + 0.252464424f * x) * x;
4085 //
4086 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004087 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004088 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004089 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004090 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004091 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4092 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004093 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004094 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004095 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004096 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004097
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004098 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004099 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004100 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4101 // For floating-point precision of 12:
4102 //
4103 // TwoToFractionalPartOfX =
4104 // 0.999892986f +
4105 // (0.696457318f +
4106 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4107 //
4108 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004109 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004110 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004111 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004112 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004113 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4114 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004115 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004116 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4117 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004118 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004119 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004120 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004121 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004122
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004123 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004124 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004125 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4126 // For floating-point precision of 18:
4127 //
4128 // TwoToFractionalPartOfX =
4129 // 0.999999982f +
4130 // (0.693148872f +
4131 // (0.240227044f +
4132 // (0.554906021e-1f +
4133 // (0.961591928e-2f +
4134 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4135 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004136 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004137 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004138 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004139 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004140 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4141 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004142 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004143 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4144 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004145 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004146 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4147 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004148 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004149 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4150 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004151 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004152 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4153 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004154 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004155 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004156 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004157 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004158
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004159 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004160 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004161 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00004162 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004163 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004164 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004165 getValue(I.getArgOperand(0)).getValueType(),
4166 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00004167 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00004168
Dale Johannesen601d3c02008-09-05 01:48:15 +00004169 setValue(&I, result);
4170}
4171
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004172/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4173/// limited-precision mode with x == 10.0f.
4174void
Dan Gohman46510a72010-04-15 01:51:59 +00004175SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004176 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00004177 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00004178 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004179 bool IsExp10 = false;
4180
Owen Anderson825b72b2009-08-11 20:47:22 +00004181 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004182 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004183 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4184 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
4185 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
4186 APFloat Ten(10.0f);
4187 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
4188 }
4189 }
4190 }
4191
4192 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004193 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004194
4195 // Put the exponent in the right bit position for later addition to the
4196 // final result:
4197 //
4198 // #define LOG2OF10 3.3219281f
4199 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00004200 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004201 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00004202 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004203
4204 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004205 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4206 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004207
4208 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004209 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004210 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004211
4212 if (LimitFloatPrecision <= 6) {
4213 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004214 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004215 // twoToFractionalPartOfX =
4216 // 0.997535578f +
4217 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004218 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004219 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004220 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004221 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004222 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004223 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004224 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4225 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004226 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004227 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004228 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004229 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004230
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004231 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004232 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004233 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4234 // For floating-point precision of 12:
4235 //
4236 // TwoToFractionalPartOfX =
4237 // 0.999892986f +
4238 // (0.696457318f +
4239 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4240 //
4241 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004242 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004243 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004244 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004245 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004246 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4247 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004248 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004249 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4250 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004251 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004252 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004253 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004254 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004255
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004256 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004257 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004258 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4259 // For floating-point precision of 18:
4260 //
4261 // TwoToFractionalPartOfX =
4262 // 0.999999982f +
4263 // (0.693148872f +
4264 // (0.240227044f +
4265 // (0.554906021e-1f +
4266 // (0.961591928e-2f +
4267 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4268 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004269 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004270 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004271 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004272 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004273 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4274 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004275 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004276 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4277 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004278 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004279 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4280 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004281 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004282 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4283 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004284 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004285 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4286 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004287 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004288 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004289 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004290 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004291
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004292 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004293 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004294 }
4295 } else {
4296 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004297 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004298 getValue(I.getArgOperand(0)).getValueType(),
4299 getValue(I.getArgOperand(0)),
4300 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004301 }
4302
4303 setValue(&I, result);
4304}
4305
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004306
4307/// ExpandPowI - Expand a llvm.powi intrinsic.
4308static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
4309 SelectionDAG &DAG) {
4310 // If RHS is a constant, we can expand this out to a multiplication tree,
4311 // otherwise we end up lowering to a call to __powidf2 (for example). When
4312 // optimizing for size, we only want to do this if the expansion would produce
4313 // a small number of multiplies, otherwise we do the full expansion.
4314 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4315 // Get the exponent as a positive value.
4316 unsigned Val = RHSC->getSExtValue();
4317 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004318
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004319 // powi(x, 0) -> 1.0
4320 if (Val == 0)
4321 return DAG.getConstantFP(1.0, LHS.getValueType());
4322
Dan Gohmanae541aa2010-04-15 04:33:49 +00004323 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004324 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
4325 // If optimizing for size, don't insert too many multiplies. This
4326 // inserts up to 5 multiplies.
4327 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4328 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004329 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004330 // powi(x,15) generates one more multiply than it should), but this has
4331 // the benefit of being both really simple and much better than a libcall.
4332 SDValue Res; // Logically starts equal to 1.0
4333 SDValue CurSquare = LHS;
4334 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004335 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004336 if (Res.getNode())
4337 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4338 else
4339 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004340 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004341
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004342 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4343 CurSquare, CurSquare);
4344 Val >>= 1;
4345 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004346
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004347 // If the original was negative, invert the result, producing 1/(x*x*x).
4348 if (RHSC->getSExtValue() < 0)
4349 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4350 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4351 return Res;
4352 }
4353 }
4354
4355 // Otherwise, expand to a libcall.
4356 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4357}
4358
Devang Patel227dfdb2011-05-16 21:24:05 +00004359// getTruncatedArgReg - Find underlying register used for an truncated
4360// argument.
4361static unsigned getTruncatedArgReg(const SDValue &N) {
4362 if (N.getOpcode() != ISD::TRUNCATE)
4363 return 0;
4364
4365 const SDValue &Ext = N.getOperand(0);
4366 if (Ext.getOpcode() == ISD::AssertZext || Ext.getOpcode() == ISD::AssertSext){
4367 const SDValue &CFR = Ext.getOperand(0);
4368 if (CFR.getOpcode() == ISD::CopyFromReg)
4369 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
4370 else
4371 if (CFR.getOpcode() == ISD::TRUNCATE)
4372 return getTruncatedArgReg(CFR);
4373 }
4374 return 0;
4375}
4376
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004377/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4378/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4379/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004380bool
Devang Patel78a06e52010-08-25 20:39:26 +00004381SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004382 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004383 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004384 const Argument *Arg = dyn_cast<Argument>(V);
4385 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004386 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004387
Devang Patel719f6a92010-04-29 20:40:36 +00004388 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004389 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4390 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4391
Devang Patela83ce982010-04-29 18:50:36 +00004392 // Ignore inlined function arguments here.
4393 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004394 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004395 return false;
4396
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004397 unsigned Reg = 0;
Devang Patel9aee3352011-09-08 22:59:09 +00004398 // Some arguments' frame index is recorded during argument lowering.
4399 Offset = FuncInfo.getArgumentFrameIndex(Arg);
4400 if (Offset)
4401 Reg = TRI->getFrameRegister(MF);
Devang Patel0b48ead2010-08-31 22:22:42 +00004402
Devang Patel9aee3352011-09-08 22:59:09 +00004403 if (!Reg && N.getNode()) {
Devang Patel227dfdb2011-05-16 21:24:05 +00004404 if (N.getOpcode() == ISD::CopyFromReg)
4405 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4406 else
4407 Reg = getTruncatedArgReg(N);
4408 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004409 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4410 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4411 if (PR)
4412 Reg = PR;
4413 }
4414 }
4415
Evan Chenga36acad2010-04-29 06:33:38 +00004416 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004417 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004418 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004419 if (VMI != FuncInfo.ValueMap.end())
4420 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004421 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004422
Devang Patel8bc9ef72010-11-02 17:19:03 +00004423 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004424 // Check if frame index is available.
4425 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004426 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004427 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4428 Reg = TRI->getFrameRegister(MF);
4429 Offset = FINode->getIndex();
4430 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004431 }
4432
4433 if (!Reg)
4434 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004435
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004436 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4437 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004438 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004439 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004440 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004441}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004442
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004443// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004444#if defined(_MSC_VER) && defined(setjmp) && \
4445 !defined(setjmp_undefined_for_msvc)
4446# pragma push_macro("setjmp")
4447# undef setjmp
4448# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004449#endif
4450
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004451/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4452/// we want to emit this as a call to a named external function, return the name
4453/// otherwise lower it and return null.
4454const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004455SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004456 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004457 SDValue Res;
4458
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004459 switch (Intrinsic) {
4460 default:
4461 // By default, turn this into a target intrinsic node.
4462 visitTargetIntrinsic(I, Intrinsic);
4463 return 0;
4464 case Intrinsic::vastart: visitVAStart(I); return 0;
4465 case Intrinsic::vaend: visitVAEnd(I); return 0;
4466 case Intrinsic::vacopy: visitVACopy(I); return 0;
4467 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004468 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004469 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004470 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004471 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004472 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004473 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004474 return 0;
4475 case Intrinsic::setjmp:
4476 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004477 case Intrinsic::longjmp:
4478 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004479 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004480 // Assert for address < 256 since we support only user defined address
4481 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004482 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004483 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004484 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004485 < 256 &&
4486 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004487 SDValue Op1 = getValue(I.getArgOperand(0));
4488 SDValue Op2 = getValue(I.getArgOperand(1));
4489 SDValue Op3 = getValue(I.getArgOperand(2));
4490 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4491 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004492 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004493 MachinePointerInfo(I.getArgOperand(0)),
4494 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004495 return 0;
4496 }
Chris Lattner824b9582008-11-21 16:42:48 +00004497 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004498 // Assert for address < 256 since we support only user defined address
4499 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004500 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004501 < 256 &&
4502 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004503 SDValue Op1 = getValue(I.getArgOperand(0));
4504 SDValue Op2 = getValue(I.getArgOperand(1));
4505 SDValue Op3 = getValue(I.getArgOperand(2));
4506 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4507 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004508 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004509 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004510 return 0;
4511 }
Chris Lattner824b9582008-11-21 16:42:48 +00004512 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004513 // Assert for address < 256 since we support only user defined address
4514 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004515 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004516 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004517 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004518 < 256 &&
4519 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004520 SDValue Op1 = getValue(I.getArgOperand(0));
4521 SDValue Op2 = getValue(I.getArgOperand(1));
4522 SDValue Op3 = getValue(I.getArgOperand(2));
4523 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4524 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004525 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004526 MachinePointerInfo(I.getArgOperand(0)),
4527 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004528 return 0;
4529 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004530 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004531 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004532 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004533 const Value *Address = DI.getAddress();
Eric Christopher12eb3ad2011-09-29 00:50:59 +00004534 if (!Address || !DIVariable(Variable).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004535 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004536
4537 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4538 // but do not always have a corresponding SDNode built. The SDNodeOrder
4539 // absolute, but not relative, values are different depending on whether
4540 // debug info exists.
4541 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004542
4543 // Check if address has undef value.
4544 if (isa<UndefValue>(Address) ||
4545 (Address->use_empty() && !isa<Argument>(Address))) {
Devang Patelafeaae72010-12-06 22:39:26 +00004546 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel3f74a112010-09-02 21:29:42 +00004547 return 0;
4548 }
4549
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004550 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004551 if (!N.getNode() && isa<Argument>(Address))
4552 // Check unused arguments map.
4553 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004554 SDDbgValue *SDV;
4555 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004556 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004557 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004558 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4559 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4560 Address = BCI->getOperand(0);
4561 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4562
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004563 if (isParameter && !AI) {
4564 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4565 if (FINode)
4566 // Byval parameter. We have a frame index at this point.
4567 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4568 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004569 else {
Devang Patel227dfdb2011-05-16 21:24:05 +00004570 // Address is an argument, so try to emit its dbg value using
4571 // virtual register info from the FuncInfo.ValueMap.
4572 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004573 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004574 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004575 } else if (AI)
4576 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4577 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004578 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004579 // Can't do anything with other non-AI cases yet.
Devang Patelafeaae72010-12-06 22:39:26 +00004580 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004581 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004582 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004583 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4584 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004585 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004586 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004587 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004588 // If variable is pinned by a alloca in dominating bb then
4589 // use StaticAllocaMap.
4590 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004591 if (AI->getParent() != DI.getParent()) {
4592 DenseMap<const AllocaInst*, int>::iterator SI =
4593 FuncInfo.StaticAllocaMap.find(AI);
4594 if (SI != FuncInfo.StaticAllocaMap.end()) {
4595 SDV = DAG.getDbgValue(Variable, SI->second,
4596 0, dl, SDNodeOrder);
4597 DAG.AddDbgValue(SDV, 0, false);
4598 return 0;
4599 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004600 }
4601 }
Devang Patelafeaae72010-12-06 22:39:26 +00004602 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel6cd467b2010-08-26 22:53:27 +00004603 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004604 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004605 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004606 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004607 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004608 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004609 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004610 return 0;
4611
4612 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004613 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004614 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004615 if (!V)
4616 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004617
4618 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4619 // but do not always have a corresponding SDNode built. The SDNodeOrder
4620 // absolute, but not relative, values are different depending on whether
4621 // debug info exists.
4622 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004623 SDDbgValue *SDV;
Devang Patel57871242011-08-03 23:13:55 +00004624 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004625 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4626 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004627 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004628 // Do not use getValue() in here; we don't want to generate code at
4629 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004630 SDValue N = NodeMap[V];
4631 if (!N.getNode() && isa<Argument>(V))
4632 // Check unused arguments map.
4633 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004634 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004635 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004636 SDV = DAG.getDbgValue(Variable, N.getNode(),
4637 N.getResNo(), Offset, dl, SDNodeOrder);
4638 DAG.AddDbgValue(SDV, N.getNode(), false);
4639 }
Devang Patela778f5c2011-02-18 22:43:42 +00004640 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004641 // Do not call getValue(V) yet, as we don't want to generate code.
4642 // Remember it for later.
4643 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4644 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004645 } else {
Devang Patel00190342010-03-15 19:15:44 +00004646 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004647 // data available is an unreferenced parameter.
4648 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004649 }
Devang Patel00190342010-03-15 19:15:44 +00004650 }
4651
4652 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004653 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004654 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004655 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004656 // Don't handle byval struct arguments or VLAs, for example.
4657 if (!AI)
4658 return 0;
4659 DenseMap<const AllocaInst*, int>::iterator SI =
4660 FuncInfo.StaticAllocaMap.find(AI);
4661 if (SI == FuncInfo.StaticAllocaMap.end())
4662 return 0; // VLAs.
4663 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004664
Chris Lattner512063d2010-04-05 06:19:28 +00004665 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4666 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4667 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004668 return 0;
4669 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004670 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004671 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004672 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004673 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004674 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004675 SDValue Ops[1];
4676 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004677 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004678 setValue(&I, Op);
4679 DAG.setRoot(Op.getValue(1));
4680 return 0;
4681 }
4682
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004683 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004684 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004685 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004686 if (CallMBB->isLandingPad())
4687 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004688 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004689#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004690 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004691#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004692 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4693 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004694 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004695 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004696
Chris Lattner3a5815f2009-09-17 23:54:54 +00004697 // Insert the EHSELECTION instruction.
4698 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4699 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004700 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004701 Ops[1] = getRoot();
4702 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004703 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004704 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004705 return 0;
4706 }
4707
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004708 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004709 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004710 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004711 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4712 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004713 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004714 return 0;
4715 }
4716
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004717 case Intrinsic::eh_return_i32:
4718 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004719 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4720 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4721 MVT::Other,
4722 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004723 getValue(I.getArgOperand(0)),
4724 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004725 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004726 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004727 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004728 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004729 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004730 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004731 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004732 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004733 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004734 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004735 TLI.getPointerTy()),
4736 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004737 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004738 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004739 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004740 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4741 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004742 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004743 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004744 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004745 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004746 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004747 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004748 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004749
Chris Lattner512063d2010-04-05 06:19:28 +00004750 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004751 return 0;
4752 }
Bill Wendling6ef94172011-09-28 03:36:43 +00004753 case Intrinsic::eh_sjlj_functioncontext: {
4754 // Get and store the index of the function context.
4755 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingadbf7b22011-09-28 03:52:41 +00004756 AllocaInst *FnCtx =
4757 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling6ef94172011-09-28 03:36:43 +00004758 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4759 MFI->setFunctionContextIndex(FI);
4760 return 0;
4761 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004762 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendlingce370cf2011-10-07 21:25:38 +00004763 SDValue Ops[2];
4764 Ops[0] = getRoot();
4765 Ops[1] = getValue(I.getArgOperand(0));
4766 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, dl,
4767 DAG.getVTList(MVT::i32, MVT::Other),
4768 Ops, 2);
4769 setValue(&I, Op.getValue(0));
4770 DAG.setRoot(Op.getValue(1));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004771 return 0;
4772 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004773 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004774 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004775 getRoot(), getValue(I.getArgOperand(0))));
4776 return 0;
4777 }
4778 case Intrinsic::eh_sjlj_dispatch_setup: {
4779 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
Bill Wendling61512ba2011-05-11 01:11:55 +00004780 getRoot(), getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004781 return 0;
4782 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004783
Dale Johannesen0488fb62010-09-30 23:57:10 +00004784 case Intrinsic::x86_mmx_pslli_w:
4785 case Intrinsic::x86_mmx_pslli_d:
4786 case Intrinsic::x86_mmx_pslli_q:
4787 case Intrinsic::x86_mmx_psrli_w:
4788 case Intrinsic::x86_mmx_psrli_d:
4789 case Intrinsic::x86_mmx_psrli_q:
4790 case Intrinsic::x86_mmx_psrai_w:
4791 case Intrinsic::x86_mmx_psrai_d: {
4792 SDValue ShAmt = getValue(I.getArgOperand(1));
4793 if (isa<ConstantSDNode>(ShAmt)) {
4794 visitTargetIntrinsic(I, Intrinsic);
4795 return 0;
4796 }
4797 unsigned NewIntrinsic = 0;
4798 EVT ShAmtVT = MVT::v2i32;
4799 switch (Intrinsic) {
4800 case Intrinsic::x86_mmx_pslli_w:
4801 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4802 break;
4803 case Intrinsic::x86_mmx_pslli_d:
4804 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4805 break;
4806 case Intrinsic::x86_mmx_pslli_q:
4807 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4808 break;
4809 case Intrinsic::x86_mmx_psrli_w:
4810 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4811 break;
4812 case Intrinsic::x86_mmx_psrli_d:
4813 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4814 break;
4815 case Intrinsic::x86_mmx_psrli_q:
4816 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4817 break;
4818 case Intrinsic::x86_mmx_psrai_w:
4819 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4820 break;
4821 case Intrinsic::x86_mmx_psrai_d:
4822 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4823 break;
4824 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4825 }
4826
4827 // The vector shift intrinsics with scalars uses 32b shift amounts but
4828 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4829 // to be zero.
4830 // We must do this early because v2i32 is not a legal type.
4831 DebugLoc dl = getCurDebugLoc();
4832 SDValue ShOps[2];
4833 ShOps[0] = ShAmt;
4834 ShOps[1] = DAG.getConstant(0, MVT::i32);
4835 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4836 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004837 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004838 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4839 DAG.getConstant(NewIntrinsic, MVT::i32),
4840 getValue(I.getArgOperand(0)), ShAmt);
4841 setValue(&I, Res);
4842 return 0;
4843 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004844 case Intrinsic::convertff:
4845 case Intrinsic::convertfsi:
4846 case Intrinsic::convertfui:
4847 case Intrinsic::convertsif:
4848 case Intrinsic::convertuif:
4849 case Intrinsic::convertss:
4850 case Intrinsic::convertsu:
4851 case Intrinsic::convertus:
4852 case Intrinsic::convertuu: {
4853 ISD::CvtCode Code = ISD::CVT_INVALID;
4854 switch (Intrinsic) {
4855 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4856 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4857 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4858 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4859 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4860 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4861 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4862 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4863 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4864 }
Owen Andersone50ed302009-08-10 22:56:29 +00004865 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004866 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004867 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4868 DAG.getValueType(DestVT),
4869 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004870 getValue(I.getArgOperand(1)),
4871 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004872 Code);
4873 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004874 return 0;
4875 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004876 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004877 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004878 getValue(I.getArgOperand(0)).getValueType(),
4879 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004880 return 0;
4881 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004882 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4883 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004884 return 0;
4885 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004886 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004887 getValue(I.getArgOperand(0)).getValueType(),
4888 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004889 return 0;
4890 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004891 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004892 getValue(I.getArgOperand(0)).getValueType(),
4893 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004894 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004895 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004896 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004897 return 0;
4898 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004899 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004900 return 0;
4901 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004902 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004903 return 0;
4904 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004905 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004906 return 0;
4907 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004908 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004909 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004910 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004911 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004912 return 0;
Cameron Zwarich33390842011-07-08 21:39:21 +00004913 case Intrinsic::fma:
4914 setValue(&I, DAG.getNode(ISD::FMA, dl,
4915 getValue(I.getArgOperand(0)).getValueType(),
4916 getValue(I.getArgOperand(0)),
4917 getValue(I.getArgOperand(1)),
4918 getValue(I.getArgOperand(2))));
4919 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004920 case Intrinsic::convert_to_fp16:
4921 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004922 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004923 return 0;
4924 case Intrinsic::convert_from_fp16:
4925 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004926 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004927 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004928 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004929 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004930 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004931 return 0;
4932 }
4933 case Intrinsic::readcyclecounter: {
4934 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004935 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4936 DAG.getVTList(MVT::i64, MVT::Other),
4937 &Op, 1);
4938 setValue(&I, Res);
4939 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004940 return 0;
4941 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004942 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004943 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004944 getValue(I.getArgOperand(0)).getValueType(),
4945 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004946 return 0;
4947 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004948 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004949 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004950 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004951 return 0;
4952 }
4953 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004954 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004955 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004956 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004957 return 0;
4958 }
4959 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004960 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004961 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004962 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004963 return 0;
4964 }
4965 case Intrinsic::stacksave: {
4966 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004967 Res = DAG.getNode(ISD::STACKSAVE, dl,
4968 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4969 setValue(&I, Res);
4970 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004971 return 0;
4972 }
4973 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004974 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004975 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004976 return 0;
4977 }
Bill Wendling57344502008-11-18 11:01:33 +00004978 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004979 // Emit code into the DAG to store the stack guard onto the stack.
4980 MachineFunction &MF = DAG.getMachineFunction();
4981 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004982 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004983
Gabor Greif0635f352010-06-25 09:38:13 +00004984 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4985 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004986
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004987 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004988 MFI->setStackProtectorIndex(FI);
4989
4990 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4991
4992 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004993 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00004994 MachinePointerInfo::getFixedStack(FI),
4995 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004996 setValue(&I, Res);
4997 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004998 return 0;
4999 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00005000 case Intrinsic::objectsize: {
5001 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00005002 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00005003
5004 assert(CI && "Non-constant type in __builtin_object_size?");
5005
Gabor Greif0635f352010-06-25 09:38:13 +00005006 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00005007 EVT Ty = Arg.getValueType();
5008
Dan Gohmane368b462010-06-18 14:22:04 +00005009 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005010 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005011 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005012 Res = DAG.getConstant(0, Ty);
5013
5014 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005015 return 0;
5016 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005017 case Intrinsic::var_annotation:
5018 // Discard annotate attributes
5019 return 0;
5020
5021 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00005022 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005023
5024 SDValue Ops[6];
5025 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005026 Ops[1] = getValue(I.getArgOperand(0));
5027 Ops[2] = getValue(I.getArgOperand(1));
5028 Ops[3] = getValue(I.getArgOperand(2));
5029 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005030 Ops[5] = DAG.getSrcValue(F);
5031
Duncan Sands4a544a72011-09-06 13:37:06 +00005032 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, dl, MVT::Other, Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005033
Duncan Sands4a544a72011-09-06 13:37:06 +00005034 DAG.setRoot(Res);
5035 return 0;
5036 }
5037 case Intrinsic::adjust_trampoline: {
5038 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, dl,
5039 TLI.getPointerTy(),
5040 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005041 return 0;
5042 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005043 case Intrinsic::gcroot:
5044 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00005045 const Value *Alloca = I.getArgOperand(0);
5046 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005047
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005048 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5049 GFI->addStackRoot(FI->getIndex(), TypeMap);
5050 }
5051 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005052 case Intrinsic::gcread:
5053 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00005054 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005055 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005056 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00005057 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005058 return 0;
Jakub Staszak9da99342011-07-06 18:22:43 +00005059
5060 case Intrinsic::expect: {
5061 // Just replace __builtin_expect(exp, c) with EXP.
5062 setValue(&I, getValue(I.getArgOperand(0)));
5063 return 0;
5064 }
5065
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005066 case Intrinsic::trap: {
5067 StringRef TrapFuncName = getTrapFunctionName();
5068 if (TrapFuncName.empty()) {
5069 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
5070 return 0;
5071 }
5072 TargetLowering::ArgListTy Args;
5073 std::pair<SDValue, SDValue> Result =
5074 TLI.LowerCallTo(getRoot(), I.getType(),
5075 false, false, false, false, 0, CallingConv::C,
5076 /*isTailCall=*/false, /*isReturnValueUsed=*/true,
5077 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
5078 Args, DAG, getCurDebugLoc());
5079 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005080 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005081 }
Bill Wendlingef375462008-11-21 02:38:44 +00005082 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005083 return implVisitAluOverflow(I, ISD::UADDO);
5084 case Intrinsic::sadd_with_overflow:
5085 return implVisitAluOverflow(I, ISD::SADDO);
5086 case Intrinsic::usub_with_overflow:
5087 return implVisitAluOverflow(I, ISD::USUBO);
5088 case Intrinsic::ssub_with_overflow:
5089 return implVisitAluOverflow(I, ISD::SSUBO);
5090 case Intrinsic::umul_with_overflow:
5091 return implVisitAluOverflow(I, ISD::UMULO);
5092 case Intrinsic::smul_with_overflow:
5093 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00005094
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005095 case Intrinsic::prefetch: {
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005096 SDValue Ops[5];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005097 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005098 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005099 Ops[1] = getValue(I.getArgOperand(0));
5100 Ops[2] = getValue(I.getArgOperand(1));
5101 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005102 Ops[4] = getValue(I.getArgOperand(3));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005103 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
5104 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005105 &Ops[0], 5,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005106 EVT::getIntegerVT(*Context, 8),
5107 MachinePointerInfo(I.getArgOperand(0)),
5108 0, /* align */
5109 false, /* volatile */
5110 rw==0, /* read */
5111 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005112 return 0;
5113 }
Duncan Sandsf07c9492009-11-10 09:08:09 +00005114
5115 case Intrinsic::invariant_start:
5116 case Intrinsic::lifetime_start:
5117 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00005118 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00005119 return 0;
5120 case Intrinsic::invariant_end:
5121 case Intrinsic::lifetime_end:
5122 // Discard region information.
5123 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005124 }
5125}
5126
Dan Gohman46510a72010-04-15 01:51:59 +00005127void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00005128 bool isTailCall,
5129 MachineBasicBlock *LandingPad) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005130 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5131 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5132 Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00005133 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00005134 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005135
5136 TargetLowering::ArgListTy Args;
5137 TargetLowering::ArgListEntry Entry;
5138 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005139
5140 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005141 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005142 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00005143 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
5144 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005145
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005146 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Eric Christopher471e4222011-06-08 23:55:35 +00005147 DAG.getMachineFunction(),
5148 FTy->isVarArg(), Outs,
5149 FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005150
5151 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00005152 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005153
5154 if (!CanLowerReturn) {
5155 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
5156 FTy->getReturnType());
5157 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
5158 FTy->getReturnType());
5159 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00005160 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005161 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005162
Chris Lattnerecf42c42010-09-21 16:36:31 +00005163 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005164 Entry.Node = DemoteStackSlot;
5165 Entry.Ty = StackSlotPtrType;
5166 Entry.isSExt = false;
5167 Entry.isZExt = false;
5168 Entry.isInReg = false;
5169 Entry.isSRet = true;
5170 Entry.isNest = false;
5171 Entry.isByVal = false;
5172 Entry.Alignment = Align;
5173 Args.push_back(Entry);
5174 RetTy = Type::getVoidTy(FTy->getContext());
5175 }
5176
Dan Gohman46510a72010-04-15 01:51:59 +00005177 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005178 i != e; ++i) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00005179 const Value *V = *i;
5180
5181 // Skip empty types
5182 if (V->getType()->isEmptyTy())
5183 continue;
5184
5185 SDValue ArgNode = getValue(V);
5186 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005187
5188 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00005189 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
5190 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
5191 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
5192 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
5193 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
5194 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005195 Entry.Alignment = CS.getParamAlignment(attrInd);
5196 Args.push_back(Entry);
5197 }
5198
Chris Lattner512063d2010-04-05 06:19:28 +00005199 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005200 // Insert a label before the invoke call to mark the try range. This can be
5201 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005202 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00005203
Jim Grosbachca752c92010-01-28 01:45:32 +00005204 // For SjLj, keep track of which landing pads go with which invokes
5205 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00005206 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00005207 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00005208 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling30e67402011-10-05 22:24:35 +00005209 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendlinga8512ed2011-10-04 22:00:35 +00005210
Jim Grosbachca752c92010-01-28 01:45:32 +00005211 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00005212 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00005213 }
5214
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005215 // Both PendingLoads and PendingExports must be flushed here;
5216 // this call might not return.
5217 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00005218 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005219 }
5220
Dan Gohman98ca4f22009-08-05 01:29:28 +00005221 // Check if target-independent constraints permit a tail call here.
5222 // Target-dependent constraints are checked within TLI.LowerCallTo.
5223 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00005224 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00005225 isTailCall = false;
5226
Dan Gohmanbadcda42010-08-28 00:51:03 +00005227 // If there's a possibility that fast-isel has already selected some amount
5228 // of the current basic block, don't emit a tail call.
5229 if (isTailCall && EnableFastISel)
5230 isTailCall = false;
5231
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005232 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005233 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00005234 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005235 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005236 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005237 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00005238 isTailCall,
5239 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00005240 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005241 assert((isTailCall || Result.second.getNode()) &&
5242 "Non-null chain expected with non-tail call!");
5243 assert((Result.second.getNode() || !Result.first.getNode()) &&
5244 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00005245 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005246 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00005247 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005248 // The instruction result is the result of loading from the
5249 // hidden sret parameter.
5250 SmallVector<EVT, 1> PVTs;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005251 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005252
5253 ComputeValueVTs(TLI, PtrRetTy, PVTs);
5254 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5255 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00005256 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005257 SmallVector<SDValue, 4> Values(NumValues);
5258 SmallVector<SDValue, 4> Chains(NumValues);
5259
5260 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00005261 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
5262 DemoteStackSlot,
5263 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00005264 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005265 Add,
5266 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
5267 false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005268 Values[i] = L;
5269 Chains[i] = L.getValue(1);
5270 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005271
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005272 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
5273 MVT::Other, &Chains[0], NumValues);
5274 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005275
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005276 // Collect the legal value parts into potentially illegal values
5277 // that correspond to the original function's return values.
5278 SmallVector<EVT, 4> RetTys;
5279 RetTy = FTy->getReturnType();
5280 ComputeValueVTs(TLI, RetTy, RetTys);
5281 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5282 SmallVector<SDValue, 4> ReturnValues;
5283 unsigned CurReg = 0;
5284 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
5285 EVT VT = RetTys[I];
5286 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
5287 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005288
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005289 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00005290 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005291 RegisterVT, VT, AssertOp);
5292 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005293 CurReg += NumRegs;
5294 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005295
Bill Wendling4533cac2010-01-28 21:51:40 +00005296 setValue(CS.getInstruction(),
5297 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
5298 DAG.getVTList(&RetTys[0], RetTys.size()),
5299 &ReturnValues[0], ReturnValues.size()));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005300 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005301
Evan Chengc249e482011-04-01 19:57:01 +00005302 // Assign order to nodes here. If the call does not produce a result, it won't
5303 // be mapped to a SDNode and visit() will not assign it an order number.
Evan Cheng8380c032011-04-01 19:42:22 +00005304 if (!Result.second.getNode()) {
Evan Chengc249e482011-04-01 19:57:01 +00005305 // As a special case, a null chain means that a tail call has been emitted and
5306 // the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005307 HasTailCall = true;
Evan Cheng8380c032011-04-01 19:42:22 +00005308 ++SDNodeOrder;
5309 AssignOrderingToNode(DAG.getRoot().getNode());
5310 } else {
5311 DAG.setRoot(Result.second);
5312 ++SDNodeOrder;
5313 AssignOrderingToNode(Result.second.getNode());
5314 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005315
Chris Lattner512063d2010-04-05 06:19:28 +00005316 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005317 // Insert a label at the end of the invoke call to mark the try range. This
5318 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005319 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00005320 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005321
5322 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00005323 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005324 }
5325}
5326
Chris Lattner8047d9a2009-12-24 00:37:38 +00005327/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5328/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00005329static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5330 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00005331 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00005332 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005333 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00005334 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005335 if (C->isNullValue())
5336 continue;
5337 // Unknown instruction.
5338 return false;
5339 }
5340 return true;
5341}
5342
Dan Gohman46510a72010-04-15 01:51:59 +00005343static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005344 Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00005345 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005346
Chris Lattner8047d9a2009-12-24 00:37:38 +00005347 // Check to see if this load can be trivially constant folded, e.g. if the
5348 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005349 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005350 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005351 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005352 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005353
Dan Gohman46510a72010-04-15 01:51:59 +00005354 if (const Constant *LoadCst =
5355 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5356 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005357 return Builder.getValue(LoadCst);
5358 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005359
Chris Lattner8047d9a2009-12-24 00:37:38 +00005360 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5361 // still constant memory, the input chain can be the entry node.
5362 SDValue Root;
5363 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005364
Chris Lattner8047d9a2009-12-24 00:37:38 +00005365 // Do not serialize (non-volatile) loads of constant memory with anything.
5366 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5367 Root = Builder.DAG.getEntryNode();
5368 ConstantMemory = true;
5369 } else {
5370 // Do not serialize non-volatile loads against each other.
5371 Root = Builder.DAG.getRoot();
5372 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005373
Chris Lattner8047d9a2009-12-24 00:37:38 +00005374 SDValue Ptr = Builder.getValue(PtrVal);
5375 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005376 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005377 false /*volatile*/,
5378 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005379
Chris Lattner8047d9a2009-12-24 00:37:38 +00005380 if (!ConstantMemory)
5381 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5382 return LoadVal;
5383}
5384
5385
5386/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5387/// If so, return true and lower it, otherwise return false and it will be
5388/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005389bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005390 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005391 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005392 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005393
Gabor Greif0635f352010-06-25 09:38:13 +00005394 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005395 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005396 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005397 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005398 return false;
5399
Gabor Greif0635f352010-06-25 09:38:13 +00005400 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005401
Chris Lattner8047d9a2009-12-24 00:37:38 +00005402 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5403 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005404 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5405 bool ActuallyDoIt = true;
5406 MVT LoadVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005407 Type *LoadTy;
Chris Lattner04b091a2009-12-24 01:07:17 +00005408 switch (Size->getZExtValue()) {
5409 default:
5410 LoadVT = MVT::Other;
5411 LoadTy = 0;
5412 ActuallyDoIt = false;
5413 break;
5414 case 2:
5415 LoadVT = MVT::i16;
5416 LoadTy = Type::getInt16Ty(Size->getContext());
5417 break;
5418 case 4:
5419 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005420 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005421 break;
5422 case 8:
5423 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005424 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005425 break;
5426 /*
5427 case 16:
5428 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005429 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005430 LoadTy = VectorType::get(LoadTy, 4);
5431 break;
5432 */
5433 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005434
Chris Lattner04b091a2009-12-24 01:07:17 +00005435 // This turns into unaligned loads. We only do this if the target natively
5436 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5437 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005438
Chris Lattner04b091a2009-12-24 01:07:17 +00005439 // Require that we can find a legal MVT, and only do this if the target
5440 // supports unaligned loads of that type. Expanding into byte loads would
5441 // bloat the code.
5442 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5443 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5444 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5445 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5446 ActuallyDoIt = false;
5447 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005448
Chris Lattner04b091a2009-12-24 01:07:17 +00005449 if (ActuallyDoIt) {
5450 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5451 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005452
Chris Lattner04b091a2009-12-24 01:07:17 +00005453 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5454 ISD::SETNE);
5455 EVT CallVT = TLI.getValueType(I.getType(), true);
5456 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5457 return true;
5458 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005459 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005460
5461
Chris Lattner8047d9a2009-12-24 00:37:38 +00005462 return false;
5463}
5464
5465
Dan Gohman46510a72010-04-15 01:51:59 +00005466void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005467 // Handle inline assembly differently.
5468 if (isa<InlineAsm>(I.getCalledValue())) {
5469 visitInlineAsm(&I);
5470 return;
5471 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005472
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005473 // See if any floating point values are being passed to this function. This is
5474 // used to emit an undefined reference to fltused on Windows.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005475 FunctionType *FT =
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005476 cast<FunctionType>(I.getCalledValue()->getType()->getContainedType(0));
5477 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5478 if (FT->isVarArg() &&
5479 !MMI.callsExternalVAFunctionWithFloatingPointArguments()) {
5480 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005481 Type* T = I.getArgOperand(i)->getType();
5482 for (po_iterator<Type*> i = po_begin(T), e = po_end(T);
Chris Lattnera29aae72010-11-12 17:24:29 +00005483 i != e; ++i) {
5484 if (!i->isFloatingPointTy()) continue;
5485 MMI.setCallsExternalVAFunctionWithFloatingPointArguments(true);
5486 break;
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005487 }
5488 }
5489 }
5490
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005491 const char *RenameFn = 0;
5492 if (Function *F = I.getCalledFunction()) {
5493 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005494 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005495 if (unsigned IID = II->getIntrinsicID(F)) {
5496 RenameFn = visitIntrinsicCall(I, IID);
5497 if (!RenameFn)
5498 return;
5499 }
5500 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005501 if (unsigned IID = F->getIntrinsicID()) {
5502 RenameFn = visitIntrinsicCall(I, IID);
5503 if (!RenameFn)
5504 return;
5505 }
5506 }
5507
5508 // Check for well-known libc/libm calls. If the function is internal, it
5509 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005510 if (!F->hasLocalLinkage() && F->hasName()) {
5511 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00005512 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005513 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005514 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5515 I.getType() == I.getArgOperand(0)->getType() &&
5516 I.getType() == I.getArgOperand(1)->getType()) {
5517 SDValue LHS = getValue(I.getArgOperand(0));
5518 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005519 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5520 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005521 return;
5522 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005523 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005524 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005525 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5526 I.getType() == I.getArgOperand(0)->getType()) {
5527 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005528 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5529 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005530 return;
5531 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005532 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005533 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005534 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5535 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005536 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005537 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005538 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5539 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005540 return;
5541 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005542 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005543 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005544 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5545 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005546 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005547 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005548 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5549 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005550 return;
5551 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005552 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005553 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005554 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5555 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005556 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005557 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005558 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5559 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005560 return;
5561 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005562 } else if (Name == "memcmp") {
5563 if (visitMemCmpCall(I))
5564 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005565 }
5566 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005567 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005568
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005569 SDValue Callee;
5570 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005571 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005572 else
Bill Wendling056292f2008-09-16 21:48:12 +00005573 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005574
Bill Wendling0d580132009-12-23 01:28:19 +00005575 // Check if we can potentially perform a tail call. More detailed checking is
5576 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005577 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005578}
5579
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005580namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00005581
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005582/// AsmOperandInfo - This contains information for each constraint that we are
5583/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005584class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005585public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005586 /// CallOperand - If this is the result output operand or a clobber
5587 /// this is null, otherwise it is the incoming operand to the CallInst.
5588 /// This gets modified as the asm is processed.
5589 SDValue CallOperand;
5590
5591 /// AssignedRegs - If this is a register or register class operand, this
5592 /// contains the set of register corresponding to the operand.
5593 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005594
John Thompsoneac6e1d2010-09-13 18:15:37 +00005595 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005596 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5597 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005598
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005599 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5600 /// busy in OutputRegs/InputRegs.
5601 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005602 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005603 std::set<unsigned> &InputRegs,
5604 const TargetRegisterInfo &TRI) const {
5605 if (isOutReg) {
5606 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5607 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5608 }
5609 if (isInReg) {
5610 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5611 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5612 }
5613 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005614
Owen Andersone50ed302009-08-10 22:56:29 +00005615 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005616 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005617 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005618 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005619 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005620 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005621 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005622
Chris Lattner81249c92008-10-17 17:05:25 +00005623 if (isa<BasicBlock>(CallOperandVal))
5624 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005625
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005626 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005627
Eric Christophercef81b72011-05-09 20:04:43 +00005628 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00005629 // If this is an indirect operand, the operand is a pointer to the
5630 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005631 if (isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005632 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsone261b0c2009-12-22 18:34:19 +00005633 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005634 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005635 OpTy = PtrTy->getElementType();
5636 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005637
Eric Christophercef81b72011-05-09 20:04:43 +00005638 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005639 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00005640 if (STy->getNumElements() == 1)
5641 OpTy = STy->getElementType(0);
5642
Chris Lattner81249c92008-10-17 17:05:25 +00005643 // If OpTy is not a single value, it may be a struct/union that we
5644 // can tile with integers.
5645 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5646 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5647 switch (BitSize) {
5648 default: break;
5649 case 1:
5650 case 8:
5651 case 16:
5652 case 32:
5653 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005654 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005655 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005656 break;
5657 }
5658 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005659
Chris Lattner81249c92008-10-17 17:05:25 +00005660 return TLI.getValueType(OpTy, true);
5661 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005662
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005663private:
5664 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5665 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005666 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005667 const TargetRegisterInfo &TRI) {
5668 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5669 Regs.insert(Reg);
5670 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5671 for (; *Aliases; ++Aliases)
5672 Regs.insert(*Aliases);
5673 }
5674};
Dan Gohman462f6b52010-05-29 17:53:24 +00005675
John Thompson44ab89e2010-10-29 17:29:13 +00005676typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5677
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005678} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005679
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005680/// GetRegistersForValue - Assign registers (virtual or physical) for the
5681/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005682/// register allocator to handle the assignment process. However, if the asm
5683/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005684/// allocation. This produces generally horrible, but correct, code.
5685///
5686/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005687/// Input and OutputRegs are the set of already allocated physical registers.
5688///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005689static void GetRegistersForValue(SelectionDAG &DAG,
5690 const TargetLowering &TLI,
5691 DebugLoc DL,
5692 SDISelAsmOperandInfo &OpInfo,
5693 std::set<unsigned> &OutputRegs,
5694 std::set<unsigned> &InputRegs) {
5695 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005696
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005697 // Compute whether this value requires an input register, an output register,
5698 // or both.
5699 bool isOutReg = false;
5700 bool isInReg = false;
5701 switch (OpInfo.Type) {
5702 case InlineAsm::isOutput:
5703 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005704
5705 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005706 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005707 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005708 break;
5709 case InlineAsm::isInput:
5710 isInReg = true;
5711 isOutReg = false;
5712 break;
5713 case InlineAsm::isClobber:
5714 isOutReg = true;
5715 isInReg = true;
5716 break;
5717 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005718
5719
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005720 MachineFunction &MF = DAG.getMachineFunction();
5721 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005722
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005723 // If this is a constraint for a single physreg, or a constraint for a
5724 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005725 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005726 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5727 OpInfo.ConstraintVT);
5728
5729 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005730 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005731 // If this is a FP input in an integer register (or visa versa) insert a bit
5732 // cast of the input value. More generally, handle any case where the input
5733 // value disagrees with the register class we plan to stick this in.
5734 if (OpInfo.Type == InlineAsm::isInput &&
5735 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005736 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005737 // types are identical size, use a bitcast to convert (e.g. two differing
5738 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005739 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005740 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005741 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005742 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005743 OpInfo.ConstraintVT = RegVT;
5744 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5745 // If the input is a FP value and we want it in FP registers, do a
5746 // bitcast to the corresponding integer type. This turns an f64 value
5747 // into i64, which can be passed with two i32 values on a 32-bit
5748 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005749 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005750 OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005751 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005752 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005753 OpInfo.ConstraintVT = RegVT;
5754 }
5755 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005756
Owen Anderson23b9b192009-08-12 00:36:31 +00005757 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005758 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005759
Owen Andersone50ed302009-08-10 22:56:29 +00005760 EVT RegVT;
5761 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005762
5763 // If this is a constraint for a specific physical register, like {r17},
5764 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005765 if (unsigned AssignedReg = PhysReg.first) {
5766 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005767 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005768 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005769
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005770 // Get the actual register value type. This is important, because the user
5771 // may have asked for (e.g.) the AX register in i32 type. We need to
5772 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005773 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005774
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005775 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005776 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005777
5778 // If this is an expanded reference, add the rest of the regs to Regs.
5779 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005780 TargetRegisterClass::iterator I = RC->begin();
5781 for (; *I != AssignedReg; ++I)
5782 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005783
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005784 // Already added the first reg.
5785 --NumRegs; ++I;
5786 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005787 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005788 Regs.push_back(*I);
5789 }
5790 }
Bill Wendling651ad132009-12-22 01:25:10 +00005791
Dan Gohman7451d3e2010-05-29 17:03:36 +00005792 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005793 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5794 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5795 return;
5796 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005797
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005798 // Otherwise, if this was a reference to an LLVM register class, create vregs
5799 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005800 if (const TargetRegisterClass *RC = PhysReg.second) {
5801 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005802 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005803 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005804
Evan Chengfb112882009-03-23 08:01:15 +00005805 // Create the appropriate number of virtual registers.
5806 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5807 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005808 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005809
Dan Gohman7451d3e2010-05-29 17:03:36 +00005810 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005811 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005812 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005813
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005814 // Otherwise, we couldn't allocate enough registers for this.
5815}
5816
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005817/// visitInlineAsm - Handle a call to an InlineAsm object.
5818///
Dan Gohman46510a72010-04-15 01:51:59 +00005819void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5820 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005821
5822 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005823 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005824
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005825 std::set<unsigned> OutputRegs, InputRegs;
5826
Evan Chengce1cdac2011-05-06 20:52:23 +00005827 TargetLowering::AsmOperandInfoVector
5828 TargetConstraints = TLI.ParseConstraints(CS);
5829
John Thompsoneac6e1d2010-09-13 18:15:37 +00005830 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005831
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005832 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5833 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005834 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5835 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005836 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005837
Owen Anderson825b72b2009-08-11 20:47:22 +00005838 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005839
5840 // Compute the value type for each operand.
5841 switch (OpInfo.Type) {
5842 case InlineAsm::isOutput:
5843 // Indirect outputs just consume an argument.
5844 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005845 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005846 break;
5847 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005848
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005849 // The return value of the call is this value. As such, there is no
5850 // corresponding argument.
Nick Lewycky8de34002011-09-30 22:19:53 +00005851 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005852 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005853 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5854 } else {
5855 assert(ResNo == 0 && "Asm only has one result!");
5856 OpVT = TLI.getValueType(CS.getType());
5857 }
5858 ++ResNo;
5859 break;
5860 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005861 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005862 break;
5863 case InlineAsm::isClobber:
5864 // Nothing to do.
5865 break;
5866 }
5867
5868 // If this is an input or an indirect output, process the call argument.
5869 // BasicBlocks are labels, currently appearing only in asm's.
5870 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005871 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005872 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005873 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005874 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005875 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005876
Owen Anderson1d0be152009-08-13 21:58:54 +00005877 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005878 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005879
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005880 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005881
John Thompsoneac6e1d2010-09-13 18:15:37 +00005882 // Indirect operand accesses access memory.
5883 if (OpInfo.isIndirect)
5884 hasMemory = true;
5885 else {
5886 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005887 TargetLowering::ConstraintType
5888 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005889 if (CType == TargetLowering::C_Memory) {
5890 hasMemory = true;
5891 break;
5892 }
5893 }
5894 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005895 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005896
John Thompsoneac6e1d2010-09-13 18:15:37 +00005897 SDValue Chain, Flag;
5898
5899 // We won't need to flush pending loads if this asm doesn't touch
5900 // memory and is nonvolatile.
5901 if (hasMemory || IA->hasSideEffects())
5902 Chain = getRoot();
5903 else
5904 Chain = DAG.getRoot();
5905
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005906 // Second pass over the constraints: compute which constraint option to use
5907 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005908 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005909 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005910
John Thompson54584742010-09-24 22:24:05 +00005911 // If this is an output operand with a matching input operand, look up the
5912 // matching input. If their types mismatch, e.g. one is an integer, the
5913 // other is floating point, or their sizes are different, flag it as an
5914 // error.
5915 if (OpInfo.hasMatchingInput()) {
5916 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005917
John Thompson54584742010-09-24 22:24:05 +00005918 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher5427ede2011-07-14 20:13:52 +00005919 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
Evan Cheng1dafa702011-08-23 19:17:21 +00005920 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5921 OpInfo.ConstraintVT);
Eric Christopher5427ede2011-07-14 20:13:52 +00005922 std::pair<unsigned, const TargetRegisterClass*> InputRC =
Evan Cheng1dafa702011-08-23 19:17:21 +00005923 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode,
5924 Input.ConstraintVT);
John Thompson54584742010-09-24 22:24:05 +00005925 if ((OpInfo.ConstraintVT.isInteger() !=
5926 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00005927 (MatchRC.second != InputRC.second)) {
John Thompson54584742010-09-24 22:24:05 +00005928 report_fatal_error("Unsupported asm: input constraint"
5929 " with a matching output constraint of"
5930 " incompatible type!");
5931 }
5932 Input.ConstraintVT = OpInfo.ConstraintVT;
5933 }
5934 }
5935
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005936 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005937 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005938
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005939 // If this is a memory input, and if the operand is not indirect, do what we
5940 // need to to provide an address for the memory input.
5941 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5942 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005943 assert((OpInfo.isMultipleAlternative ||
5944 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005945 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005946
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005947 // Memory operands really want the address of the value. If we don't have
5948 // an indirect input, put it in the constpool if we can, otherwise spill
5949 // it to a stack slot.
Eric Christophere0b42c02011-06-03 17:21:23 +00005950 // TODO: This isn't quite right. We need to handle these according to
5951 // the addressing mode that the constraint wants. Also, this may take
5952 // an additional register for the computation and we don't want that
5953 // either.
Eric Christopher471e4222011-06-08 23:55:35 +00005954
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005955 // If the operand is a float, integer, or vector constant, spill to a
5956 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005957 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005958 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5959 isa<ConstantVector>(OpVal)) {
5960 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5961 TLI.getPointerTy());
5962 } else {
5963 // Otherwise, create a stack slot and emit a store to it before the
5964 // asm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005965 Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005966 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005967 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5968 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005969 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005970 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005971 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005972 OpInfo.CallOperand, StackSlot,
5973 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005974 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005975 OpInfo.CallOperand = StackSlot;
5976 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005977
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005978 // There is no longer a Value* corresponding to this operand.
5979 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005980
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005981 // It is now an indirect operand.
5982 OpInfo.isIndirect = true;
5983 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005984
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005985 // If this constraint is for a specific register, allocate it before
5986 // anything else.
5987 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005988 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
5989 InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005990 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005991
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005992 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005993 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005994 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5995 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005996
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005997 // C_Register operands have already been allocated, Other/Memory don't need
5998 // to be.
5999 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00006000 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
6001 InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006002 }
6003
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006004 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6005 std::vector<SDValue> AsmNodeOperands;
6006 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6007 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00006008 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
6009 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006010
Chris Lattnerdecc2672010-04-07 05:20:54 +00006011 // If we have a !srcloc metadata node associated with it, we want to attach
6012 // this to the ultimately generated inline asm machineinstr. To do this, we
6013 // pass in the third operand as this (potentially null) inline asm MDNode.
6014 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6015 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006016
Evan Chengc36b7062011-01-07 23:50:32 +00006017 // Remember the HasSideEffect and AlignStack bits as operand 3.
6018 unsigned ExtraInfo = 0;
6019 if (IA->hasSideEffects())
6020 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6021 if (IA->isAlignStack())
6022 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
6023 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
6024 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006025
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006026 // Loop over all of the inputs, copying the operand values into the
6027 // appropriate registers and processing the output regs.
6028 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006029
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006030 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6031 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006032
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006033 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6034 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6035
6036 switch (OpInfo.Type) {
6037 case InlineAsm::isOutput: {
6038 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6039 OpInfo.ConstraintType != TargetLowering::C_Register) {
6040 // Memory output, or 'other' output (e.g. 'X' constraint).
6041 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6042
6043 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006044 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6045 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006046 TLI.getPointerTy()));
6047 AsmNodeOperands.push_back(OpInfo.CallOperand);
6048 break;
6049 }
6050
6051 // Otherwise, this is a register or register class output.
6052
6053 // Copy the output from the appropriate register. Find a register that
6054 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006055 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00006056 report_fatal_error("Couldn't allocate output reg for constraint '" +
6057 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006058
6059 // If this is an indirect operand, store through the pointer after the
6060 // asm.
6061 if (OpInfo.isIndirect) {
6062 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6063 OpInfo.CallOperandVal));
6064 } else {
6065 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00006066 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006067 // Concatenate this output onto the outputs list.
6068 RetValRegs.append(OpInfo.AssignedRegs);
6069 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006070
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006071 // Add information to the INLINEASM node to know that this register is
6072 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00006073 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00006074 InlineAsm::Kind_RegDefEarlyClobber :
6075 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00006076 false,
6077 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006078 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006079 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006080 break;
6081 }
6082 case InlineAsm::isInput: {
6083 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006084
Chris Lattner6bdcda32008-10-17 16:47:46 +00006085 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006086 // If this is required to match an output register we have already set,
6087 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00006088 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006089
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006090 // Scan until we find the definition we already emitted of this operand.
6091 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006092 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006093 for (; OperandNo; --OperandNo) {
6094 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00006095 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006096 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006097 assert((InlineAsm::isRegDefKind(OpFlag) ||
6098 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6099 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00006100 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006101 }
6102
Evan Cheng697cbbf2009-03-20 18:03:34 +00006103 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006104 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006105 if (InlineAsm::isRegDefKind(OpFlag) ||
6106 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00006107 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00006108 if (OpInfo.isIndirect) {
6109 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00006110 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00006111 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6112 " don't know how to handle tied "
6113 "indirect register inputs");
6114 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006115
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006116 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006117 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00006118 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00006119 MatchedRegs.RegVTs.push_back(RegVT);
6120 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00006121 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00006122 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006123 MatchedRegs.Regs.push_back
6124 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006125
6126 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00006127 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006128 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00006129 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00006130 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00006131 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006132 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006133 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006134
Chris Lattnerdecc2672010-04-07 05:20:54 +00006135 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6136 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6137 "Unexpected number of operands");
6138 // Add information to the INLINEASM node to know about this input.
6139 // See InlineAsm.h isUseOperandTiedToDef.
6140 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6141 OpInfo.getMatchedOperand());
6142 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
6143 TLI.getPointerTy()));
6144 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6145 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006146 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006147
Dale Johannesenb5611a62010-07-13 20:17:05 +00006148 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00006149 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6150 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00006151 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006152
Dale Johannesenb5611a62010-07-13 20:17:05 +00006153 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006154 std::vector<SDValue> Ops;
Eric Christopher100c8332011-06-02 23:16:42 +00006155 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Dale Johannesen1784d162010-06-25 21:55:36 +00006156 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00006157 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00006158 report_fatal_error("Invalid operand for inline asm constraint '" +
6159 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006160
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006161 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006162 unsigned ResOpType =
6163 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006164 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006165 TLI.getPointerTy()));
6166 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6167 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00006168 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006169
Chris Lattnerdecc2672010-04-07 05:20:54 +00006170 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006171 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
6172 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
6173 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006174
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006175 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006176 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00006177 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006178 TLI.getPointerTy()));
6179 AsmNodeOperands.push_back(InOperandVal);
6180 break;
6181 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006182
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006183 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6184 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6185 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006186 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006187 "Don't know how to handle indirect register inputs yet!");
6188
6189 // Copy the input into the appropriate registers.
Eric Christopher5427ede2011-07-14 20:13:52 +00006190 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00006191 report_fatal_error("Couldn't allocate input reg for constraint '" +
6192 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006193
Dale Johannesen66978ee2009-01-31 02:22:37 +00006194 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006195 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006196
Chris Lattnerdecc2672010-04-07 05:20:54 +00006197 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006198 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006199 break;
6200 }
6201 case InlineAsm::isClobber: {
6202 // Add the clobbered value to the operand list, so that the register
6203 // allocator is aware that the physreg got clobbered.
6204 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +00006205 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling46ada192010-03-02 01:55:18 +00006206 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006207 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006208 break;
6209 }
6210 }
6211 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006212
Chris Lattnerdecc2672010-04-07 05:20:54 +00006213 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006214 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006215 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006216
Dale Johannesen66978ee2009-01-31 02:22:37 +00006217 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006218 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006219 &AsmNodeOperands[0], AsmNodeOperands.size());
6220 Flag = Chain.getValue(1);
6221
6222 // If this asm returns a register value, copy the result from that register
6223 // and set it as the value of the call.
6224 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00006225 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006226 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006227
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006228 // FIXME: Why don't we do this for inline asms with MRVs?
6229 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00006230 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006231
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006232 // If any of the results of the inline asm is a vector, it may have the
6233 // wrong width/num elts. This can happen for register classes that can
6234 // contain multiple different value types. The preg or vreg allocated may
6235 // not have the same VT as was expected. Convert it to the right type
6236 // with bit_convert.
6237 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006238 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006239 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006240
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006241 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006242 ResultType.isInteger() && Val.getValueType().isInteger()) {
6243 // If a result value was tied to an input value, the computed result may
6244 // have a wider width than the expected result. Extract the relevant
6245 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00006246 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006247 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006248
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006249 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00006250 }
Dan Gohman95915732008-10-18 01:03:45 +00006251
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006252 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00006253 // Don't need to use this as a chain in this case.
6254 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6255 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006256 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006257
Dan Gohman46510a72010-04-15 01:51:59 +00006258 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006259
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006260 // Process indirect outputs, first output all of the flagged copies out of
6261 // physregs.
6262 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6263 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00006264 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006265 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006266 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006267 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6268 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006269
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006270 // Emit the non-flagged stores from the physregs.
6271 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006272 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
6273 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
6274 StoresToEmit[i].first,
6275 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006276 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006277 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006278 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006279 }
6280
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006281 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00006282 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006283 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006284
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006285 DAG.setRoot(Chain);
6286}
6287
Dan Gohman46510a72010-04-15 01:51:59 +00006288void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006289 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6290 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006291 getValue(I.getArgOperand(0)),
6292 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006293}
6294
Dan Gohman46510a72010-04-15 01:51:59 +00006295void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006296 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006297 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6298 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006299 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006300 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006301 setValue(&I, V);
6302 DAG.setRoot(V.getValue(1));
6303}
6304
Dan Gohman46510a72010-04-15 01:51:59 +00006305void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006306 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6307 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006308 getValue(I.getArgOperand(0)),
6309 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006310}
6311
Dan Gohman46510a72010-04-15 01:51:59 +00006312void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006313 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6314 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006315 getValue(I.getArgOperand(0)),
6316 getValue(I.getArgOperand(1)),
6317 DAG.getSrcValue(I.getArgOperand(0)),
6318 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006319}
6320
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006321/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006322/// implementation, which just calls LowerCall.
6323/// FIXME: When all targets are
6324/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006325std::pair<SDValue, SDValue>
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006326TargetLowering::LowerCallTo(SDValue Chain, Type *RetTy,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006327 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00006328 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006329 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006330 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006331 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00006332 ArgListTy &Args, SelectionDAG &DAG,
6333 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006334 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006335 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006336 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006337 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006338 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006339 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6340 for (unsigned Value = 0, NumValues = ValueVTs.size();
6341 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006342 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006343 Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006344 SDValue Op = SDValue(Args[i].Node.getNode(),
6345 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006346 ISD::ArgFlagsTy Flags;
6347 unsigned OriginalAlignment =
6348 getTargetData()->getABITypeAlignment(ArgTy);
6349
6350 if (Args[i].isZExt)
6351 Flags.setZExt();
6352 if (Args[i].isSExt)
6353 Flags.setSExt();
6354 if (Args[i].isInReg)
6355 Flags.setInReg();
6356 if (Args[i].isSRet)
6357 Flags.setSRet();
6358 if (Args[i].isByVal) {
6359 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006360 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6361 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006362 Flags.setByValSize(getTargetData()->getTypeAllocSize(ElementTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006363 // For ByVal, alignment should come from FE. BE will guess if this
6364 // info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006365 unsigned FrameAlign;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006366 if (Args[i].Alignment)
6367 FrameAlign = Args[i].Alignment;
Chris Lattner9db20f32011-05-22 23:23:02 +00006368 else
6369 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006370 Flags.setByValAlign(FrameAlign);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006371 }
6372 if (Args[i].isNest)
6373 Flags.setNest();
6374 Flags.setOrigAlign(OriginalAlignment);
6375
Owen Anderson23b9b192009-08-12 00:36:31 +00006376 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6377 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006378 SmallVector<SDValue, 4> Parts(NumParts);
6379 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6380
6381 if (Args[i].isSExt)
6382 ExtendKind = ISD::SIGN_EXTEND;
6383 else if (Args[i].isZExt)
6384 ExtendKind = ISD::ZERO_EXTEND;
6385
Bill Wendling46ada192010-03-02 01:55:18 +00006386 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006387 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006388
Dan Gohman98ca4f22009-08-05 01:29:28 +00006389 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006390 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006391 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6392 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006393 if (NumParts > 1 && j == 0)
6394 MyFlags.Flags.setSplit();
6395 else if (j != 0)
6396 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006397
Dan Gohman98ca4f22009-08-05 01:29:28 +00006398 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006399 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006400 }
6401 }
6402 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006403
Dan Gohman98ca4f22009-08-05 01:29:28 +00006404 // Handle the incoming return values from the call.
6405 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006406 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006407 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006408 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006409 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006410 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6411 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006412 for (unsigned i = 0; i != NumRegs; ++i) {
6413 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006414 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006415 MyFlags.Used = isReturnValueUsed;
6416 if (RetSExt)
6417 MyFlags.Flags.setSExt();
6418 if (RetZExt)
6419 MyFlags.Flags.setZExt();
6420 if (isInreg)
6421 MyFlags.Flags.setInReg();
6422 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006423 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006424 }
6425
Dan Gohman98ca4f22009-08-05 01:29:28 +00006426 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006427 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006428 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006429
6430 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006431 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006432 "LowerCall didn't return a valid chain!");
6433 assert((!isTailCall || InVals.empty()) &&
6434 "LowerCall emitted a return value for a tail call!");
6435 assert((isTailCall || InVals.size() == Ins.size()) &&
6436 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006437
6438 // For a tail call, the return value is merely live-out and there aren't
6439 // any nodes in the DAG representing it. Return a special value to
6440 // indicate that a tail call has been emitted and no more Instructions
6441 // should be processed in the current block.
6442 if (isTailCall) {
6443 DAG.setRoot(Chain);
6444 return std::make_pair(SDValue(), SDValue());
6445 }
6446
Evan Chengaf1871f2010-03-11 19:38:18 +00006447 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6448 assert(InVals[i].getNode() &&
6449 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006450 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006451 "LowerCall emitted a value with the wrong type!");
6452 });
6453
Dan Gohman98ca4f22009-08-05 01:29:28 +00006454 // Collect the legal value parts into potentially illegal values
6455 // that correspond to the original function's return values.
6456 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6457 if (RetSExt)
6458 AssertOp = ISD::AssertSext;
6459 else if (RetZExt)
6460 AssertOp = ISD::AssertZext;
6461 SmallVector<SDValue, 4> ReturnValues;
6462 unsigned CurReg = 0;
6463 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006464 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006465 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6466 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006467
Bill Wendling46ada192010-03-02 01:55:18 +00006468 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006469 NumRegs, RegisterVT, VT,
6470 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006471 CurReg += NumRegs;
6472 }
6473
6474 // For a function returning void, there is no return value. We can't create
6475 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00006476 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006477 if (ReturnValues.empty())
6478 return std::make_pair(SDValue(), Chain);
6479
6480 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6481 DAG.getVTList(&RetTys[0], RetTys.size()),
6482 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006483 return std::make_pair(Res, Chain);
6484}
6485
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006486void TargetLowering::LowerOperationWrapper(SDNode *N,
6487 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006488 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006489 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006490 if (Res.getNode())
6491 Results.push_back(Res);
6492}
6493
Dan Gohmand858e902010-04-17 15:26:15 +00006494SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006495 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006496 return SDValue();
6497}
6498
Dan Gohman46510a72010-04-15 01:51:59 +00006499void
6500SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006501 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006502 assert((Op.getOpcode() != ISD::CopyFromReg ||
6503 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6504 "Copy from a reg to the same reg!");
6505 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6506
Owen Anderson23b9b192009-08-12 00:36:31 +00006507 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006508 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006509 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006510 PendingExports.push_back(Chain);
6511}
6512
6513#include "llvm/CodeGen/SelectionDAGISel.h"
6514
Eli Friedman23d32432011-05-05 16:53:34 +00006515/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6516/// entry block, return true. This includes arguments used by switches, since
6517/// the switch may expand into multiple basic blocks.
6518static bool isOnlyUsedInEntryBlock(const Argument *A) {
6519 // With FastISel active, we may be splitting blocks, so force creation
6520 // of virtual registers for all non-dead arguments.
6521 if (EnableFastISel)
6522 return A->use_empty();
6523
6524 const BasicBlock *Entry = A->getParent()->begin();
6525 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
6526 UI != E; ++UI) {
6527 const User *U = *UI;
6528 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6529 return false; // Use not in entry block.
6530 }
6531 return true;
6532}
6533
Dan Gohman46510a72010-04-15 01:51:59 +00006534void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006535 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006536 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006537 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006538 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006539 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006540 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006541
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006542 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006543 SmallVector<ISD::OutputArg, 4> Outs;
6544 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6545 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006546
Dan Gohman7451d3e2010-05-29 17:03:36 +00006547 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006548 // Put in an sret pointer parameter before all the other parameters.
6549 SmallVector<EVT, 1> ValueVTs;
6550 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6551
6552 // NOTE: Assuming that a pointer will never break down to more than one VT
6553 // or one register.
6554 ISD::ArgFlagsTy Flags;
6555 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006556 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006557 ISD::InputArg RetArg(Flags, RegisterVT, true);
6558 Ins.push_back(RetArg);
6559 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006560
Dan Gohman98ca4f22009-08-05 01:29:28 +00006561 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006562 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006563 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006564 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006565 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006566 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6567 bool isArgValueUsed = !I->use_empty();
6568 for (unsigned Value = 0, NumValues = ValueVTs.size();
6569 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006570 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006571 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006572 ISD::ArgFlagsTy Flags;
6573 unsigned OriginalAlignment =
6574 TD->getABITypeAlignment(ArgTy);
6575
6576 if (F.paramHasAttr(Idx, Attribute::ZExt))
6577 Flags.setZExt();
6578 if (F.paramHasAttr(Idx, Attribute::SExt))
6579 Flags.setSExt();
6580 if (F.paramHasAttr(Idx, Attribute::InReg))
6581 Flags.setInReg();
6582 if (F.paramHasAttr(Idx, Attribute::StructRet))
6583 Flags.setSRet();
6584 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6585 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006586 PointerType *Ty = cast<PointerType>(I->getType());
6587 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006588 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006589 // For ByVal, alignment should be passed from FE. BE will guess if
6590 // this info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006591 unsigned FrameAlign;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006592 if (F.getParamAlignment(Idx))
6593 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner9db20f32011-05-22 23:23:02 +00006594 else
6595 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006596 Flags.setByValAlign(FrameAlign);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006597 }
6598 if (F.paramHasAttr(Idx, Attribute::Nest))
6599 Flags.setNest();
6600 Flags.setOrigAlign(OriginalAlignment);
6601
Owen Anderson23b9b192009-08-12 00:36:31 +00006602 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6603 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006604 for (unsigned i = 0; i != NumRegs; ++i) {
6605 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6606 if (NumRegs > 1 && i == 0)
6607 MyFlags.Flags.setSplit();
6608 // if it isn't first piece, alignment must be 1
6609 else if (i > 0)
6610 MyFlags.Flags.setOrigAlign(1);
6611 Ins.push_back(MyFlags);
6612 }
6613 }
6614 }
6615
6616 // Call the target to set up the argument values.
6617 SmallVector<SDValue, 8> InVals;
6618 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6619 F.isVarArg(), Ins,
6620 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006621
6622 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006623 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006624 "LowerFormalArguments didn't return a valid chain!");
6625 assert(InVals.size() == Ins.size() &&
6626 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006627 DEBUG({
6628 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6629 assert(InVals[i].getNode() &&
6630 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006631 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006632 "LowerFormalArguments emitted a value with the wrong type!");
6633 }
6634 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006635
Dan Gohman5e866062009-08-06 15:37:27 +00006636 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006637 DAG.setRoot(NewRoot);
6638
6639 // Set up the argument values.
6640 unsigned i = 0;
6641 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006642 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006643 // Create a virtual register for the sret pointer, and put in a copy
6644 // from the sret argument into it.
6645 SmallVector<EVT, 1> ValueVTs;
6646 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6647 EVT VT = ValueVTs[0];
6648 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6649 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006650 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006651 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006652
Dan Gohman2048b852009-11-23 18:04:58 +00006653 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006654 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6655 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006656 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006657 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6658 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006659 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006660
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006661 // i indexes lowered arguments. Bump it past the hidden sret argument.
6662 // Idx indexes LLVM arguments. Don't touch it.
6663 ++i;
6664 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006665
Dan Gohman46510a72010-04-15 01:51:59 +00006666 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006667 ++I, ++Idx) {
6668 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006669 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006670 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006671 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006672
6673 // If this argument is unused then remember its value. It is used to generate
6674 // debugging information.
6675 if (I->use_empty() && NumValues)
6676 SDB->setUnusedArgValue(I, InVals[i]);
6677
Eli Friedman23d32432011-05-05 16:53:34 +00006678 for (unsigned Val = 0; Val != NumValues; ++Val) {
6679 EVT VT = ValueVTs[Val];
Owen Anderson23b9b192009-08-12 00:36:31 +00006680 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6681 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006682
6683 if (!I->use_empty()) {
6684 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6685 if (F.paramHasAttr(Idx, Attribute::SExt))
6686 AssertOp = ISD::AssertSext;
6687 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6688 AssertOp = ISD::AssertZext;
6689
Bill Wendling46ada192010-03-02 01:55:18 +00006690 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006691 NumParts, PartVT, VT,
6692 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006693 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006694
Dan Gohman98ca4f22009-08-05 01:29:28 +00006695 i += NumParts;
6696 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006697
Eli Friedman23d32432011-05-05 16:53:34 +00006698 // We don't need to do anything else for unused arguments.
6699 if (ArgValues.empty())
6700 continue;
6701
Devang Patel9aee3352011-09-08 22:59:09 +00006702 // Note down frame index.
6703 if (FrameIndexSDNode *FI =
6704 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6705 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel0b48ead2010-08-31 22:22:42 +00006706
Eli Friedman23d32432011-05-05 16:53:34 +00006707 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6708 SDB->getCurDebugLoc());
Devang Patel9aee3352011-09-08 22:59:09 +00006709
Eli Friedman23d32432011-05-05 16:53:34 +00006710 SDB->setValue(I, Res);
Devang Patel9aee3352011-09-08 22:59:09 +00006711 if (!EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
6712 if (LoadSDNode *LNode =
6713 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
6714 if (FrameIndexSDNode *FI =
6715 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
6716 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
6717 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006718
Eli Friedman23d32432011-05-05 16:53:34 +00006719 // If this argument is live outside of the entry block, insert a copy from
6720 // wherever we got it to the vreg that other BB's will reference it as.
Eli Friedman7f33d672011-05-10 21:50:58 +00006721 if (!EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00006722 // If we can, though, try to skip creating an unnecessary vreg.
6723 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00006724 // general. It's also subtly incompatible with the hacks FastISel
6725 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00006726 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
6727 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
6728 FuncInfo->ValueMap[I] = Reg;
6729 continue;
6730 }
6731 }
6732 if (!isOnlyUsedInEntryBlock(I)) {
6733 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00006734 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006735 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006736 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006737
Dan Gohman98ca4f22009-08-05 01:29:28 +00006738 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006739
6740 // Finally, if the target has anything special to do, allow it to do so.
6741 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006742 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006743}
6744
6745/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6746/// ensure constants are generated when needed. Remember the virtual registers
6747/// that need to be added to the Machine PHI nodes as input. We cannot just
6748/// directly add them, because expansion might result in multiple MBB's for one
6749/// BB. As such, the start of the BB might correspond to a different MBB than
6750/// the end.
6751///
6752void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006753SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006754 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006755
6756 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6757
6758 // Check successor nodes' PHI nodes that expect a constant to be available
6759 // from this block.
6760 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006761 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006762 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006763 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006764
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006765 // If this terminator has multiple identical successors (common for
6766 // switches), only handle each succ once.
6767 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006768
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006769 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006770
6771 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6772 // nodes and Machine PHI nodes, but the incoming operands have not been
6773 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006774 for (BasicBlock::const_iterator I = SuccBB->begin();
6775 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006776 // Ignore dead phi's.
6777 if (PN->use_empty()) continue;
6778
Rafael Espindola3fa82832011-05-13 15:18:06 +00006779 // Skip empty types
6780 if (PN->getType()->isEmptyTy())
6781 continue;
6782
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006783 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006784 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006785
Dan Gohman46510a72010-04-15 01:51:59 +00006786 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006787 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006788 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006789 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006790 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006791 }
6792 Reg = RegOut;
6793 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006794 DenseMap<const Value *, unsigned>::iterator I =
6795 FuncInfo.ValueMap.find(PHIOp);
6796 if (I != FuncInfo.ValueMap.end())
6797 Reg = I->second;
6798 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006799 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006800 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006801 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006802 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006803 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006804 }
6805 }
6806
6807 // Remember that this register needs to added to the machine PHI node as
6808 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006809 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006810 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6811 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006812 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006813 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006814 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006815 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006816 Reg += NumRegisters;
6817 }
6818 }
6819 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006820 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006821}