blob: 51d771ec9f2dec81f5ff1c04f5cff1248ae3f064 [file] [log] [blame]
Jim Grosbach2cee75a2010-10-08 17:28:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
Evan Cheng148b6a42007-07-05 21:15:40 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000068 : MachineFunctionPass(ID), JTI(0),
Dan Gohman3fb150a2010-04-17 17:42:52 +000069 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
Jim Grosbachbade37b2010-10-08 00:21:28 +000077 unsigned getBinaryCodeForInstr(const MachineInstr &MI) const;
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000104 unsigned getAddrModeSBit(const MachineInstr &MI,
105 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000106
Evan Cheng83b5cf02008-11-05 23:22:34 +0000107 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000108 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000109 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000110
Evan Cheng83b5cf02008-11-05 23:22:34 +0000111 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000112 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000113 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000114
Evan Cheng83b5cf02008-11-05 23:22:34 +0000115 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
116 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000117
118 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
119
Evan Chengfbc9d412008-11-06 01:21:28 +0000120 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000121
Evan Cheng97f48c32008-11-06 22:15:19 +0000122 void emitExtendInstruction(const MachineInstr &MI);
123
Evan Cheng8b59db32008-11-07 01:41:35 +0000124 void emitMiscArithInstruction(const MachineInstr &MI);
125
Bob Wilson9a1c1892010-08-11 00:01:18 +0000126 void emitSaturateInstruction(const MachineInstr &MI);
127
Evan Chengedda31c2008-11-05 18:35:52 +0000128 void emitBranchInstruction(const MachineInstr &MI);
129
Evan Cheng437c1732008-11-07 22:30:53 +0000130 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000131
Evan Chengedda31c2008-11-05 18:35:52 +0000132 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000133
Evan Cheng96581d32008-11-11 02:11:05 +0000134 void emitVFPArithInstruction(const MachineInstr &MI);
135
Evan Cheng78be83d2008-11-11 19:40:26 +0000136 void emitVFPConversionInstruction(const MachineInstr &MI);
137
Evan Chengcd8e66a2008-11-11 21:48:44 +0000138 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
139
140 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
141
Bob Wilsond5a563d2010-06-29 17:34:07 +0000142 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson21773e72010-06-29 20:13:29 +0000143 void emitNEONDupInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000144 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
145 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000146 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000147
Evan Cheng7602e112008-09-02 06:52:38 +0000148 /// getMachineOpValue - Return binary encoding of operand. If the machine
149 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach3e094132010-10-08 17:45:54 +0000150 unsigned getMachineOpValue(const MachineInstr &MI,
151 const MachineOperand &MO) const;
152 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) const {
Evan Cheng7602e112008-09-02 06:52:38 +0000153 return getMachineOpValue(MI, MI.getOperand(OpIdx));
154 }
Evan Cheng7602e112008-09-02 06:52:38 +0000155
Jim Grosbach08bd5492010-10-12 23:00:24 +0000156 // FIXME: The legacy JIT ARMCodeEmitter doesn't rely on the the
157 // TableGen'erated getBinaryCodeForInstr() function to encode any
158 // operand values, instead querying getMachineOpValue() directly for
159 // each operand it needs to encode. Thus, any of the new encoder
160 // helper functions can simply return 0 as the values the return
161 // are already handled elsewhere. They are placeholders to allow this
162 // encoder to continue to function until the MC encoder is sufficiently
163 // far along that this one can be eliminated entirely.
Owen Andersonc7139a62010-11-11 19:07:48 +0000164 unsigned NEONThumb2DataIPostEncoder(const MachineInstr &MI, unsigned Val)
165 const { return 0; }
Owen Anderson57dac882010-11-11 21:36:43 +0000166 unsigned NEONThumb2LoadStorePostEncoder(const MachineInstr &MI,unsigned Val)
167 const { return 0; }
Owen Anderson8f143912010-11-11 23:12:55 +0000168 unsigned NEONThumb2DupPostEncoder(const MachineInstr &MI,unsigned Val)
169 const { return 0; }
Bill Wendlingcf590262010-12-01 21:54:50 +0000170 unsigned VFPThumb2PostEncoder(const MachineInstr&MI, unsigned Val)
171 const { return 0; }
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000172 unsigned getAdrLabelOpValue(const MachineInstr &MI, unsigned Op)
173 const { return 0; }
Jim Grosbachd40963c2010-12-14 22:28:03 +0000174 unsigned getThumbAdrLabelOpValue(const MachineInstr &MI, unsigned Op)
175 const { return 0; }
Jim Grosbach662a8162010-12-06 23:57:07 +0000176 unsigned getThumbBLTargetOpValue(const MachineInstr &MI, unsigned Op)
177 const { return 0; }
Bill Wendling09aa3f02010-12-09 00:39:08 +0000178 unsigned getThumbBLXTargetOpValue(const MachineInstr &MI, unsigned Op)
179 const { return 0; }
Jim Grosbache2467172010-12-10 18:21:33 +0000180 unsigned getThumbBRTargetOpValue(const MachineInstr &MI, unsigned Op)
181 const { return 0; }
Jim Grosbach01086452010-12-10 17:13:40 +0000182 unsigned getThumbBCCTargetOpValue(const MachineInstr &MI, unsigned Op)
183 const { return 0; }
Jim Grosbach027d6e82010-12-09 19:04:53 +0000184 unsigned getThumbCBTargetOpValue(const MachineInstr &MI, unsigned Op)
Bill Wendlingdff2f712010-12-08 23:01:43 +0000185 const { return 0; }
Jim Grosbachc466b932010-11-11 18:04:49 +0000186 unsigned getBranchTargetOpValue(const MachineInstr &MI, unsigned Op)
187 const { return 0; }
Owen Andersonc2666002010-12-13 19:31:11 +0000188 unsigned getUnconditionalBranchTargetOpValue(const MachineInstr &MI,
189 unsigned Op) const { return 0; }
Jason W Kim685c3502011-02-04 19:47:15 +0000190 unsigned getARMBranchTargetOpValue(const MachineInstr &MI, unsigned Op)
191 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000192 unsigned getCCOutOpValue(const MachineInstr &MI, unsigned Op)
193 const { return 0; }
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000194 unsigned getSOImmOpValue(const MachineInstr &MI, unsigned Op)
195 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000196 unsigned getT2SOImmOpValue(const MachineInstr &MI, unsigned Op)
197 const { return 0; }
Jim Grosbachef324d72010-10-12 23:53:58 +0000198 unsigned getSORegOpValue(const MachineInstr &MI, unsigned Op)
199 const { return 0; }
Bill Wendlingf4caf692010-12-14 03:36:38 +0000200 unsigned getThumbAddrModeRegRegOpValue(const MachineInstr &MI, unsigned Op)
Owen Anderson0f4b60d2010-12-10 22:11:13 +0000201 const { return 0; }
Owen Anderson75579f72010-11-29 22:44:32 +0000202 unsigned getT2AddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
203 const { return 0; }
204 unsigned getT2AddrModeImm8OpValue(const MachineInstr &MI, unsigned Op)
205 const { return 0; }
Owen Anderson9d63d902010-12-01 19:18:46 +0000206 unsigned getT2AddrModeImm8s4OpValue(const MachineInstr &MI, unsigned Op)
207 const { return 0; }
Owen Anderson6af50f72010-11-30 00:14:31 +0000208 unsigned getT2AddrModeImm8OffsetOpValue(const MachineInstr &MI, unsigned Op)
209 const { return 0; }
Owen Anderson0e1bcdf2010-11-30 19:19:31 +0000210 unsigned getT2AddrModeImm12OffsetOpValue(const MachineInstr &MI,unsigned Op)
211 const { return 0; }
Owen Anderson75579f72010-11-29 22:44:32 +0000212 unsigned getT2AddrModeSORegOpValue(const MachineInstr &MI, unsigned Op)
213 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000214 unsigned getT2SORegOpValue(const MachineInstr &MI, unsigned Op)
215 const { return 0; }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000216 unsigned getRotImmOpValue(const MachineInstr &MI, unsigned Op)
217 const { return 0; }
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000218 unsigned getImmMinusOneOpValue(const MachineInstr &MI, unsigned Op)
219 const { return 0; }
Owen Andersona838a252010-12-14 00:36:49 +0000220 unsigned getT2AdrLabelOpValue(const MachineInstr &MI, unsigned Op)
221 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000222 unsigned getAddrMode6AddressOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersond9aa7d32010-11-02 00:05:05 +0000223 const { return 0; }
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000224 unsigned getAddrMode6DupAddressOpValue(const MachineInstr &MI, unsigned Op)
225 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000226 unsigned getAddrMode6OffsetOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersoncf667be2010-11-02 01:24:55 +0000227 const { return 0; }
Jim Grosbach3fea191052010-10-21 22:03:21 +0000228 unsigned getBitfieldInvertedMaskOpValue(const MachineInstr &MI,
229 unsigned Op) const { return 0; }
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000230 unsigned getMsbOpValue(const MachineInstr &MI,
231 unsigned Op) const { return 0; }
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000232 uint32_t getLdStmModeOpValue(const MachineInstr &MI, unsigned OpIdx)
233 const {return 0; }
Jim Grosbach54fea632010-11-09 17:20:53 +0000234 uint32_t getLdStSORegOpValue(const MachineInstr &MI, unsigned OpIdx)
235 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000236
237 unsigned getAddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
238 const {
239 // {17-13} = reg
240 // {12} = (U)nsigned (add == '1', sub == '0')
241 // {11-0} = imm12
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000242 const MachineOperand &MO = MI.getOperand(Op);
243 const MachineOperand &MO1 = MI.getOperand(Op + 1);
244 if (!MO.isReg()) {
245 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
246 return 0;
Jim Grosbachf31430f2010-10-27 19:55:59 +0000247 }
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000248 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000249 int32_t Imm12 = MO1.getImm();
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000250 uint32_t Binary;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000251 Binary = Imm12 & 0xfff;
252 if (Imm12 >= 0)
253 Binary |= (1 << 12);
254 Binary |= (Reg << 13);
255 return Binary;
256 }
Jason W Kim837caa92010-11-18 23:37:15 +0000257
Evan Cheng75972122011-01-13 07:58:56 +0000258 unsigned getHiLo16ImmOpValue(const MachineInstr &MI, unsigned Op) const {
Jason W Kim837caa92010-11-18 23:37:15 +0000259 return 0;
260 }
261
Jim Grosbach99f53d12010-11-15 20:47:07 +0000262 uint32_t getAddrMode2OpValue(const MachineInstr &MI, unsigned OpIdx)
263 const { return 0;}
264 uint32_t getAddrMode2OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
265 const { return 0;}
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000266 uint32_t getAddrMode3OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
267 const { return 0;}
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000268 uint32_t getAddrMode3OpValue(const MachineInstr &MI, unsigned Op)
269 const { return 0; }
Jim Grosbachd967cd02010-12-07 21:50:47 +0000270 uint32_t getAddrModeThumbSPOpValue(const MachineInstr &MI, unsigned Op)
271 const { return 0; }
Bill Wendling272df512010-12-09 21:49:07 +0000272 uint32_t getAddrModeSOpValue(const MachineInstr &MI, unsigned Op)
Bill Wendling1fd374e2010-11-30 22:57:21 +0000273 const { return 0; }
Bill Wendlingf4caf692010-12-14 03:36:38 +0000274 uint32_t getAddrModeISOpValue(const MachineInstr &MI, unsigned Op)
275 const { return 0; }
Bill Wendlingb8958b02010-12-08 01:57:09 +0000276 uint32_t getAddrModePCOpValue(const MachineInstr &MI, unsigned Op)
277 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000278 uint32_t getAddrMode5OpValue(const MachineInstr &MI, unsigned Op) const {
Bill Wendling20272a72010-11-20 00:26:37 +0000279 // {17-13} = reg
280 // {12} = (U)nsigned (add == '1', sub == '0')
281 // {11-0} = imm12
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000282 const MachineOperand &MO = MI.getOperand(Op);
283 const MachineOperand &MO1 = MI.getOperand(Op + 1);
284 if (!MO.isReg()) {
285 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
286 return 0;
287 }
288 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling20272a72010-11-20 00:26:37 +0000289 int32_t Imm12 = MO1.getImm();
290
291 // Special value for #-0
292 if (Imm12 == INT32_MIN)
293 Imm12 = 0;
294
295 // Immediate is always encoded as positive. The 'U' bit controls add vs
296 // sub.
297 bool isAdd = true;
298 if (Imm12 < 0) {
299 Imm12 = -Imm12;
300 isAdd = false;
301 }
302
303 uint32_t Binary = Imm12 & 0xfff;
304 if (isAdd)
305 Binary |= (1 << 12);
306 Binary |= (Reg << 13);
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000307 return Binary;
308 }
Jim Grosbachc4bc2112010-10-29 23:21:57 +0000309 unsigned getNEONVcvtImm32OpValue(const MachineInstr &MI, unsigned Op)
310 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000311
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000312 unsigned getRegisterListOpValue(const MachineInstr &MI, unsigned Op)
313 const { return 0; }
314
Bill Wendlinga656b632011-03-01 01:00:59 +0000315 unsigned getNarrowShiftRight16Imm(const MachineInstr &MI, unsigned Op)
316 const { return 0; }
317 unsigned getNarrowShiftRight32Imm(const MachineInstr &MI, unsigned Op)
318 const { return 0; }
319 unsigned getNarrowShiftRight64Imm(const MachineInstr &MI, unsigned Op)
320 const { return 0; }
321
Shih-wei Liao5170b712010-05-26 00:02:28 +0000322 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000323 /// machine operand requires relocation, record the relocation and return
324 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000325 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000326 unsigned Reloc);
Zonr Changf86399b2010-05-25 08:42:45 +0000327
Evan Cheng83b5cf02008-11-05 23:22:34 +0000328 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000329 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000330 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000331
332 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000333 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000334 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000335 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000336 intptr_t ACPV = 0) const;
337 void emitExternalSymbolAddress(const char *ES, unsigned Reloc) const;
338 void emitConstPoolAddress(unsigned CPI, unsigned Reloc) const;
339 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const;
Evan Cheng437c1732008-11-07 22:30:53 +0000340 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
Jim Grosbach3e094132010-10-08 17:45:54 +0000341 intptr_t JTBase = 0) const;
Evan Cheng148b6a42007-07-05 21:15:40 +0000342 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000343}
344
Chris Lattner33fabd72010-02-02 21:48:51 +0000345char ARMCodeEmitter::ID = 0;
346
Bob Wilson87949d42010-03-17 21:16:45 +0000347/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000348/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000349FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
350 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000351 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000352}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000353
Chris Lattner33fabd72010-02-02 21:48:51 +0000354bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000355 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
356 MF.getTarget().getRelocationModel() != Reloc::Static) &&
357 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000358 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
359 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
360 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000361 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000362 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000363 MJTEs = 0;
364 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000365 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000366 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000367 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000368 MMI = &getAnalysis<MachineModuleInfo>();
369 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000370
371 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000372 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000373 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000374 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000375 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000376 MBB != E; ++MBB) {
377 MCE.StartMachineBasicBlock(MBB);
378 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
379 I != E; ++I)
380 emitInstruction(*I);
381 }
382 } while (MCE.finishFunction(MF));
383
384 return false;
385}
386
Evan Cheng83b5cf02008-11-05 23:22:34 +0000387/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000388///
Chris Lattner33fabd72010-02-02 21:48:51 +0000389unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000390 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000391 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000392 case ARM_AM::asr: return 2;
393 case ARM_AM::lsl: return 0;
394 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000395 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000396 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000397 }
Evan Cheng7602e112008-09-02 06:52:38 +0000398 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000399}
400
Shih-wei Liao5170b712010-05-26 00:02:28 +0000401/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000402/// machine operand requires relocation, record the relocation and return zero.
403unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000404 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000405 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000406 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000407 && "Relocation to this function should be for movt or movw");
408
409 if (MO.isImm())
410 return static_cast<unsigned>(MO.getImm());
411 else if (MO.isGlobal())
412 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
413 else if (MO.isSymbol())
414 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
415 else if (MO.isMBB())
416 emitMachineBasicBlock(MO.getMBB(), Reloc);
417 else {
418#ifndef NDEBUG
419 errs() << MO;
420#endif
421 llvm_unreachable("Unsupported operand type for movw/movt");
422 }
423 return 0;
424}
425
Evan Cheng7602e112008-09-02 06:52:38 +0000426/// getMachineOpValue - Return binary encoding of operand. If the machine
427/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000428unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Jim Grosbach3e094132010-10-08 17:45:54 +0000429 const MachineOperand &MO) const {
Dan Gohmand735b802008-10-03 15:45:36 +0000430 if (MO.isReg())
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000431 return getARMRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000432 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000433 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000434 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000435 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000436 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000437 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000438 else if (MO.isCPI()) {
439 const TargetInstrDesc &TID = MI.getDesc();
440 // For VFP load, the immediate offset is multiplied by 4.
441 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
442 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
443 emitConstPoolAddress(MO.getIndex(), Reloc);
444 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000445 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000446 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000447 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Jim Grosbach817c1a62010-11-19 00:27:09 +0000448 else
449 llvm_unreachable("Unable to encode MachineOperand!");
Evan Cheng7602e112008-09-02 06:52:38 +0000450 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000451}
452
Evan Cheng057d0c32008-09-18 07:28:19 +0000453/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000454///
Dan Gohman46510a72010-04-15 01:51:59 +0000455void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000456 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000457 intptr_t ACPV) const {
Evan Cheng08669742009-09-10 01:23:53 +0000458 MachineRelocation MR = Indirect
459 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000460 const_cast<GlobalValue *>(GV),
461 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000462 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000463 const_cast<GlobalValue *>(GV), ACPV,
464 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000465 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000466}
467
468/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
469/// be emitted to the current location in the function, and allow it to be PC
470/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000471void ARMCodeEmitter::
472emitExternalSymbolAddress(const char *ES, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000473 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
474 Reloc, ES));
475}
476
477/// emitConstPoolAddress - Arrange for the address of an constant pool
478/// to be emitted to the current location in the function, and allow it to be PC
479/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000480void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) const {
Evan Cheng0f282432008-10-29 23:55:43 +0000481 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000482 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000483 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000484}
485
486/// emitJumpTableAddress - Arrange for the address of a jump table to
487/// be emitted to the current location in the function, and allow it to be PC
488/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000489void ARMCodeEmitter::
490emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000491 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000492 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000493}
494
Raul Herbster9c1a3822007-08-30 23:29:26 +0000495/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000496void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
Jim Grosbach3e094132010-10-08 17:45:54 +0000497 unsigned Reloc,
498 intptr_t JTBase) const {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000499 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000500 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000501}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000502
Chris Lattner33fabd72010-02-02 21:48:51 +0000503void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000504 DEBUG(errs() << " 0x";
505 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000506 MCE.emitWordLE(Binary);
507}
508
Chris Lattner33fabd72010-02-02 21:48:51 +0000509void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000510 DEBUG(errs() << " 0x";
511 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000512 MCE.emitDWordLE(Binary);
513}
514
Chris Lattner33fabd72010-02-02 21:48:51 +0000515void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000516 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000517
Devang Patelaf0e2722009-10-06 02:19:11 +0000518 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000519
Dan Gohmanfe601042010-06-22 15:08:57 +0000520 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000521 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000522 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000523 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000524 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000525 }
Jim Grosbach85eb54c2010-11-17 23:33:14 +0000526 case ARMII::MiscFrm:
527 if (MI.getOpcode() == ARM::LEApcrelJT) {
528 // Materialize jumptable address.
529 emitLEApcrelJTInstruction(MI);
530 break;
531 }
532 llvm_unreachable("Unhandled instruction encoding!");
533 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000534 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000535 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000536 break;
537 case ARMII::DPFrm:
538 case ARMII::DPSoRegFrm:
539 emitDataProcessingInstruction(MI);
540 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000541 case ARMII::LdFrm:
542 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000543 emitLoadStoreInstruction(MI);
544 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000545 case ARMII::LdMiscFrm:
546 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000547 emitMiscLoadStoreInstruction(MI);
548 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000549 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000550 emitLoadStoreMultipleInstruction(MI);
551 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000552 case ARMII::MulFrm:
553 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000554 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000555 case ARMII::ExtFrm:
556 emitExtendInstruction(MI);
557 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000558 case ARMII::ArithMiscFrm:
559 emitMiscArithInstruction(MI);
560 break;
Bob Wilson9a1c1892010-08-11 00:01:18 +0000561 case ARMII::SatFrm:
562 emitSaturateInstruction(MI);
563 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000564 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000565 emitBranchInstruction(MI);
566 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000567 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000568 emitMiscBranchInstruction(MI);
569 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000570 // VFP instructions.
571 case ARMII::VFPUnaryFrm:
572 case ARMII::VFPBinaryFrm:
573 emitVFPArithInstruction(MI);
574 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000575 case ARMII::VFPConv1Frm:
576 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000577 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000578 case ARMII::VFPConv4Frm:
579 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000580 emitVFPConversionInstruction(MI);
581 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000582 case ARMII::VFPLdStFrm:
583 emitVFPLoadStoreInstruction(MI);
584 break;
585 case ARMII::VFPLdStMulFrm:
586 emitVFPLoadStoreMultipleInstruction(MI);
587 break;
Bill Wendling07fda9f2010-10-15 23:35:12 +0000588
Bob Wilson1a913ed2010-06-11 21:34:50 +0000589 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000590 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000591 case ARMII::NSetLnFrm:
592 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000593 break;
Bob Wilson21773e72010-06-29 20:13:29 +0000594 case ARMII::NDupFrm:
595 emitNEONDupInstruction(MI);
596 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000597 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000598 emitNEON1RegModImmInstruction(MI);
599 break;
600 case ARMII::N2RegFrm:
601 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000602 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000603 case ARMII::N3RegFrm:
604 emitNEON3RegInstruction(MI);
605 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000606 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000607 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000608}
609
Chris Lattner33fabd72010-02-02 21:48:51 +0000610void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000611 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
612 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000613 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000614
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000615 // Remember the CONSTPOOL_ENTRY address for later relocation.
616 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
617
618 // Emit constpool island entry. In most cases, the actual values will be
619 // resolved and relocated after code emission.
620 if (MCPE.isMachineConstantPoolEntry()) {
621 ARMConstantPoolValue *ACPV =
622 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
623
Chris Lattner705e07f2009-08-23 03:41:05 +0000624 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
625 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000626
Bob Wilson28989a82009-11-02 16:59:06 +0000627 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000628 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000629 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000630 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000631 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000632 isa<Function>(GV),
633 Subtarget->GVIsIndirectSymbol(GV, RelocM),
634 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000635 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000636 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
637 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000638 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000639 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000640 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000641
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000642 DEBUG({
643 errs() << " ** Constant pool #" << CPI << " @ "
644 << (void*)MCE.getCurrentPCValue() << " ";
645 if (const Function *F = dyn_cast<Function>(CV))
646 errs() << F->getName();
647 else
648 errs() << *CV;
649 errs() << '\n';
650 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000651
Dan Gohman46510a72010-04-15 01:51:59 +0000652 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000653 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000654 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000655 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Gabor Greif41f31ef2010-10-22 23:16:11 +0000656 uint32_t Val = uint32_t(*CI->getValue().getRawData());
Evan Cheng83b5cf02008-11-05 23:22:34 +0000657 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000658 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000659 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000660 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000661 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000662 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
663 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000664 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000665 }
666 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000667 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000668 }
669 }
670}
671
Zonr Changf86399b2010-05-25 08:42:45 +0000672void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
673 const MachineOperand &MO0 = MI.getOperand(0);
674 const MachineOperand &MO1 = MI.getOperand(1);
675
676 // Emit the 'movw' instruction.
677 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
678
679 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
680
681 // Set the conditional execution predicate.
682 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
683
684 // Encode Rd.
685 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
686
687 // Encode imm16 as imm4:imm12
688 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
689 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
690 emitWordLE(Binary);
691
692 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
693 // Emit the 'movt' instruction.
694 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
695
696 // Set the conditional execution predicate.
697 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
698
699 // Encode Rd.
700 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
701
702 // Encode imm16 as imm4:imm1, same as movw above.
703 Binary |= Hi16 & 0xFFF;
704 Binary |= ((Hi16 >> 12) & 0xF) << 16;
705 emitWordLE(Binary);
706}
707
Chris Lattner33fabd72010-02-02 21:48:51 +0000708void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000709 const MachineOperand &MO0 = MI.getOperand(0);
710 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000711 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
712 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000713 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
714 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
715
716 // Emit the 'mov' instruction.
717 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
718
719 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000720 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000721
722 // Encode Rd.
723 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
724
725 // Encode so_imm.
726 // Set bit I(25) to identify this is the immediate form of <shifter_op>
727 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000728 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000729 emitWordLE(Binary);
730
731 // Now the 'orr' instruction.
732 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
733
734 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000735 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000736
737 // Encode Rd.
738 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
739
740 // Encode Rn.
741 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
742
743 // Encode so_imm.
744 // Set bit I(25) to identify this is the immediate form of <shifter_op>
745 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000746 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000747 emitWordLE(Binary);
748}
749
Chris Lattner33fabd72010-02-02 21:48:51 +0000750void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000751 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000752
Evan Cheng4df60f52008-11-07 09:06:08 +0000753 const TargetInstrDesc &TID = MI.getDesc();
754
755 // Emit the 'add' instruction.
Jim Grosbach0129be22010-11-17 21:57:51 +0000756 unsigned Binary = 0x4 << 21; // add: Insts{24-21} = 0b0100
Evan Cheng4df60f52008-11-07 09:06:08 +0000757
758 // Set the conditional execution predicate
759 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
760
761 // Encode S bit if MI modifies CPSR.
762 Binary |= getAddrModeSBit(MI, TID);
763
764 // Encode Rd.
765 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
766
767 // Encode Rn which is PC.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000768 Binary |= getARMRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
Evan Cheng4df60f52008-11-07 09:06:08 +0000769
770 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000771 Binary |= 1 << ARMII::I_BitShift;
772 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
773
774 emitWordLE(Binary);
775}
776
Chris Lattner33fabd72010-02-02 21:48:51 +0000777void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000778 unsigned Opcode = MI.getDesc().Opcode;
779
780 // Part of binary is determined by TableGn.
781 unsigned Binary = getBinaryCodeForInstr(MI);
782
783 // Set the conditional execution predicate
784 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
785
786 // Encode S bit if MI modifies CPSR.
787 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
788 Binary |= 1 << ARMII::S_BitShift;
789
790 // Encode register def if there is one.
791 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
792
793 // Encode the shift operation.
794 switch (Opcode) {
795 default: break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000796 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000797 // rrx
798 Binary |= 0x6 << 4;
799 break;
800 case ARM::MOVsrl_flag:
801 // lsr #1
802 Binary |= (0x2 << 4) | (1 << 7);
803 break;
804 case ARM::MOVsra_flag:
805 // asr #1
806 Binary |= (0x4 << 4) | (1 << 7);
807 break;
808 }
809
810 // Encode register Rm.
811 Binary |= getMachineOpValue(MI, 1);
812
813 emitWordLE(Binary);
814}
815
Chris Lattner33fabd72010-02-02 21:48:51 +0000816void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000817 DEBUG(errs() << " ** LPC" << LabelID << " @ "
818 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000819 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
820}
821
Chris Lattner33fabd72010-02-02 21:48:51 +0000822void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000823 unsigned Opcode = MI.getDesc().Opcode;
824 switch (Opcode) {
825 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000826 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Jim Grosbach532c2f12010-11-30 00:24:05 +0000827 case ARM::BX_CALL:
828 case ARM::BMOVPCRX_CALL:
829 case ARM::BXr9_CALL:
830 case ARM::BMOVPCRXr9_CALL: {
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000831 // First emit mov lr, pc
832 unsigned Binary = 0x01a0e00f;
833 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
834 emitWordLE(Binary);
835
836 // and then emit the branch.
837 emitMiscBranchInstruction(MI);
838 break;
839 }
Chris Lattner518bb532010-02-09 19:54:29 +0000840 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000841 // We allow inline assembler nodes with empty bodies - they can
842 // implicitly define registers, which is ok for JIT.
843 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000844 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000845 }
Evan Chengffa6d962008-11-13 23:36:57 +0000846 break;
847 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000848 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000849 case TargetOpcode::EH_LABEL:
850 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
851 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000852 case TargetOpcode::IMPLICIT_DEF:
853 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000854 // Do nothing.
855 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000856 case ARM::CONSTPOOL_ENTRY:
857 emitConstPoolInstruction(MI);
858 break;
859 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000860 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000861 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000862 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000863 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000864 break;
865 }
866 case ARM::PICLDR:
867 case ARM::PICLDRB:
868 case ARM::PICSTR:
869 case ARM::PICSTRB: {
870 // Remember of the address of the PC label for relocation later.
871 addPCLabel(MI.getOperand(2).getImm());
872 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000873 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000874 break;
875 }
876 case ARM::PICLDRH:
877 case ARM::PICLDRSH:
878 case ARM::PICLDRSB:
879 case ARM::PICSTRH: {
880 // Remember of the address of the PC label for relocation later.
881 addPCLabel(MI.getOperand(2).getImm());
882 // These are just load / store instructions that implicitly read pc.
883 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000884 break;
885 }
Zonr Changf86399b2010-05-25 08:42:45 +0000886
887 case ARM::MOVi32imm:
Evan Cheng893d7fe2010-11-12 23:03:38 +0000888 // Two instructions to materialize a constant.
889 if (Subtarget->hasV6T2Ops())
890 emitMOVi32immInstruction(MI);
891 else
892 emitMOVi2piecesInstruction(MI);
Zonr Changf86399b2010-05-25 08:42:45 +0000893 break;
894
Evan Cheng4df60f52008-11-07 09:06:08 +0000895 case ARM::LEApcrelJT:
896 // Materialize jumptable address.
897 emitLEApcrelJTInstruction(MI);
898 break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000899 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000900 case ARM::MOVsrl_flag:
901 case ARM::MOVsra_flag:
902 emitPseudoMoveInstruction(MI);
903 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000904 }
905}
906
Bob Wilson87949d42010-03-17 21:16:45 +0000907unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000908 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000909 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000910 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000911 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000912
913 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
914 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
915 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
916
917 // Encode the shift opcode.
918 unsigned SBits = 0;
919 unsigned Rs = MO1.getReg();
920 if (Rs) {
921 // Set shift operand (bit[7:4]).
922 // LSL - 0001
923 // LSR - 0011
924 // ASR - 0101
925 // ROR - 0111
926 // RRX - 0110 and bit[11:8] clear.
927 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000928 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000929 case ARM_AM::lsl: SBits = 0x1; break;
930 case ARM_AM::lsr: SBits = 0x3; break;
931 case ARM_AM::asr: SBits = 0x5; break;
932 case ARM_AM::ror: SBits = 0x7; break;
933 case ARM_AM::rrx: SBits = 0x6; break;
934 }
935 } else {
936 // Set shift operand (bit[6:4]).
937 // LSL - 000
938 // LSR - 010
939 // ASR - 100
940 // ROR - 110
941 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000942 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000943 case ARM_AM::lsl: SBits = 0x0; break;
944 case ARM_AM::lsr: SBits = 0x2; break;
945 case ARM_AM::asr: SBits = 0x4; break;
946 case ARM_AM::ror: SBits = 0x6; break;
947 }
948 }
949 Binary |= SBits << 4;
950 if (SOpc == ARM_AM::rrx)
951 return Binary;
952
953 // Encode the shift operation Rs or shift_imm (except rrx).
954 if (Rs) {
955 // Encode Rs bit[11:8].
956 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000957 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000958 }
959
960 // Encode shift_imm bit[11:7].
961 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
962}
963
Chris Lattner33fabd72010-02-02 21:48:51 +0000964unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000965 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
966 assert(SoImmVal != -1 && "Not a valid so_imm value!");
967
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000968 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000969 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000970 << ARMII::SoRotImmShift;
971
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000972 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000973 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000974 return Binary;
975}
976
Chris Lattner33fabd72010-02-02 21:48:51 +0000977unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000978 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000979 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000980 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000981 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000982 return 1 << ARMII::S_BitShift;
983 }
984 return 0;
985}
986
Bob Wilson87949d42010-03-17 21:16:45 +0000987void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000988 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000989 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000990 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000991
992 // Part of binary is determined by TableGn.
993 unsigned Binary = getBinaryCodeForInstr(MI);
994
Jim Grosbach33412622008-10-07 19:05:35 +0000995 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000996 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000997
Evan Cheng49a9f292008-09-12 22:45:55 +0000998 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000999 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +00001000
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001001 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +00001002 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +00001003 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +00001004 if (NumDefs)
1005 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1006 else if (ImplicitRd)
1007 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001008 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +00001009
Zonr Changf86399b2010-05-25 08:42:45 +00001010 if (TID.Opcode == ARM::MOVi16) {
1011 // Get immediate from MI.
1012 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
1013 ARM::reloc_arm_movw);
1014 // Encode imm which is the same as in emitMOVi32immInstruction().
1015 Binary |= Lo16 & 0xFFF;
1016 Binary |= ((Lo16 >> 12) & 0xF) << 16;
1017 emitWordLE(Binary);
1018 return;
1019 } else if(TID.Opcode == ARM::MOVTi16) {
1020 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
1021 ARM::reloc_arm_movt) >> 16);
1022 Binary |= Hi16 & 0xFFF;
1023 Binary |= ((Hi16 >> 12) & 0xF) << 16;
1024 emitWordLE(Binary);
1025 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +00001026 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +00001027 uint32_t v = ~MI.getOperand(2).getImm();
1028 int32_t lsb = CountTrailingZeros_32(v);
1029 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +00001030 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +00001031 Binary |= (msb & 0x1F) << 16;
1032 Binary |= (lsb & 0x1F) << 7;
1033 emitWordLE(Binary);
1034 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +00001035 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
1036 // Encode Rn in Instr{0-3}
1037 Binary |= getMachineOpValue(MI, OpIdx++);
1038
1039 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
1040 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
1041
1042 // Instr{20-16} = widthm1, Instr{11-7} = lsb
1043 Binary |= (widthm1 & 0x1F) << 16;
1044 Binary |= (lsb & 0x1F) << 7;
1045 emitWordLE(Binary);
1046 return;
Zonr Changf86399b2010-05-25 08:42:45 +00001047 }
1048
Evan Chengd87293c2008-11-06 08:47:38 +00001049 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
1050 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1051 ++OpIdx;
1052
Jim Grosbachefd30ba2008-10-01 18:16:49 +00001053 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +00001054 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
1055 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +00001056 if (ImplicitRn)
1057 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001058 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001059 else {
1060 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
1061 ++OpIdx;
1062 }
Evan Cheng7602e112008-09-02 06:52:38 +00001063 }
1064
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001065 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001066 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +00001067 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001068 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001069 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +00001070 return;
1071 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001072
Evan Chengedda31c2008-11-05 18:35:52 +00001073 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001074 // Encode register Rm.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001075 emitWordLE(Binary | getARMRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +00001076 return;
1077 }
Evan Cheng7602e112008-09-02 06:52:38 +00001078
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001079 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +00001080 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +00001081
Evan Cheng83b5cf02008-11-05 23:22:34 +00001082 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001083}
1084
Bob Wilson87949d42010-03-17 21:16:45 +00001085void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +00001086 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +00001087 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001088 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001089 unsigned Form = TID.TSFlags & ARMII::FormMask;
1090 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001091
Evan Chengedda31c2008-11-05 18:35:52 +00001092 // Part of binary is determined by TableGn.
1093 unsigned Binary = getBinaryCodeForInstr(MI);
1094
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001095 // If this is an LDRi12, STRi12 or LDRcp, nothing more needs be done.
1096 if (MI.getOpcode() == ARM::LDRi12 || MI.getOpcode() == ARM::LDRcp ||
1097 MI.getOpcode() == ARM::STRi12) {
Jim Grosbach093177d2010-10-27 17:52:51 +00001098 emitWordLE(Binary);
1099 return;
1100 }
1101
Jim Grosbach33412622008-10-07 19:05:35 +00001102 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001103 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001104
Evan Cheng4df60f52008-11-07 09:06:08 +00001105 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +00001106
1107 // Operand 0 of a pre- and post-indexed store is the address base
1108 // writeback. Skip it.
1109 bool Skipped = false;
1110 if (IsPrePost && Form == ARMII::StFrm) {
1111 ++OpIdx;
1112 Skipped = true;
1113 }
1114
1115 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +00001116 if (ImplicitRd)
1117 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001118 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001119 else
1120 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001121
1122 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001123 if (ImplicitRn)
1124 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001125 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001126 else
1127 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001128
Evan Cheng05c356e2008-11-08 01:44:13 +00001129 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +00001130 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001131 ++OpIdx;
1132
Evan Cheng83b5cf02008-11-05 23:22:34 +00001133 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001134 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001135 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001136
Evan Chenge7de7e32008-09-13 01:44:01 +00001137 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +00001138 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +00001139 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +00001140 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +00001141 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +00001142 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +00001143 Binary |= ARM_AM::getAM2Offset(AM2Opc);
1144 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001145 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001146 }
1147
Bill Wendling7d31a162010-10-20 22:44:54 +00001148 // Set bit I(25), because this is not in immediate encoding.
Evan Cheng7602e112008-09-02 06:52:38 +00001149 Binary |= 1 << ARMII::I_BitShift;
1150 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
1151 // Set bit[3:0] to the corresponding Rm register
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001152 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001153
Evan Cheng70632912008-11-12 07:34:37 +00001154 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +00001155 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001156 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +00001157 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
1158 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +00001159 }
1160
Evan Cheng83b5cf02008-11-05 23:22:34 +00001161 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001162}
1163
Chris Lattner33fabd72010-02-02 21:48:51 +00001164void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +00001165 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001166 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001167 unsigned Form = TID.TSFlags & ARMII::FormMask;
1168 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001169
Evan Chengedda31c2008-11-05 18:35:52 +00001170 // Part of binary is determined by TableGn.
1171 unsigned Binary = getBinaryCodeForInstr(MI);
1172
Jim Grosbach33412622008-10-07 19:05:35 +00001173 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001174 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001175
Evan Cheng148cad82008-11-13 07:34:59 +00001176 unsigned OpIdx = 0;
1177
1178 // Operand 0 of a pre- and post-indexed store is the address base
1179 // writeback. Skip it.
1180 bool Skipped = false;
1181 if (IsPrePost && Form == ARMII::StMiscFrm) {
1182 ++OpIdx;
1183 Skipped = true;
1184 }
1185
Evan Cheng7602e112008-09-02 06:52:38 +00001186 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +00001187 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001188
Evan Cheng358dec52009-06-15 08:28:29 +00001189 // Skip LDRD and STRD's second operand.
1190 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1191 ++OpIdx;
1192
Evan Cheng7602e112008-09-02 06:52:38 +00001193 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001194 if (ImplicitRn)
1195 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001196 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001197 else
1198 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001199
Evan Cheng05c356e2008-11-08 01:44:13 +00001200 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001201 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001202 ++OpIdx;
1203
Evan Cheng83b5cf02008-11-05 23:22:34 +00001204 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001205 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001206 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001207
Evan Chenge7de7e32008-09-13 01:44:01 +00001208 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001209 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001210 ARMII::U_BitShift);
1211
1212 // If this instr is in register offset/index encoding, set bit[3:0]
1213 // to the corresponding Rm register.
1214 if (MO2.getReg()) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001215 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001216 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001217 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001218 }
1219
Evan Chengd87293c2008-11-06 08:47:38 +00001220 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001221 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001222 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001223 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001224 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1225 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001226 }
1227
Evan Cheng83b5cf02008-11-05 23:22:34 +00001228 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001229}
1230
Evan Chengcd8e66a2008-11-11 21:48:44 +00001231static unsigned getAddrModeUPBits(unsigned Mode) {
1232 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001233
1234 // Set addressing mode by modifying bits U(23) and P(24)
1235 // IA - Increment after - bit U = 1 and bit P = 0
1236 // IB - Increment before - bit U = 1 and bit P = 1
1237 // DA - Decrement after - bit U = 0 and bit P = 0
1238 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001239 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001240 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001241 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001242 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1243 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1244 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001245 }
1246
Evan Chengcd8e66a2008-11-11 21:48:44 +00001247 return Binary;
1248}
1249
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001250void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1251 const TargetInstrDesc &TID = MI.getDesc();
1252 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1253
Evan Chengcd8e66a2008-11-11 21:48:44 +00001254 // Part of binary is determined by TableGn.
1255 unsigned Binary = getBinaryCodeForInstr(MI);
1256
1257 // Set the conditional execution predicate
1258 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1259
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001260 // Skip operand 0 of an instruction with base register update.
1261 unsigned OpIdx = 0;
1262 if (IsUpdating)
1263 ++OpIdx;
1264
Evan Chengcd8e66a2008-11-11 21:48:44 +00001265 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001266 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001267
1268 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001269 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1270 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001271
Evan Cheng7602e112008-09-02 06:52:38 +00001272 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001273 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001274 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001275
1276 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001277 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001278 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001279 if (!MO.isReg() || MO.isImplicit())
1280 break;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001281 unsigned RegNum = getARMRegisterNumbering(MO.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001282 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1283 RegNum < 16);
1284 Binary |= 0x1 << RegNum;
1285 }
1286
Evan Cheng83b5cf02008-11-05 23:22:34 +00001287 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001288}
1289
Chris Lattner33fabd72010-02-02 21:48:51 +00001290void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001291 const TargetInstrDesc &TID = MI.getDesc();
1292
1293 // Part of binary is determined by TableGn.
1294 unsigned Binary = getBinaryCodeForInstr(MI);
1295
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001296 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001297 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001298
1299 // Encode S bit if MI modifies CPSR.
1300 Binary |= getAddrModeSBit(MI, TID);
1301
1302 // 32x32->64bit operations have two destination registers. The number
1303 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001304 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001305 if (TID.getNumDefs() == 2)
1306 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1307
1308 // Encode Rd
1309 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1310
1311 // Encode Rm
1312 Binary |= getMachineOpValue(MI, OpIdx++);
1313
1314 // Encode Rs
1315 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1316
Evan Chengfbc9d412008-11-06 01:21:28 +00001317 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1318 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001319 if (TID.getNumOperands() > OpIdx &&
1320 !TID.OpInfo[OpIdx].isPredicate() &&
1321 !TID.OpInfo[OpIdx].isOptionalDef())
1322 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1323
1324 emitWordLE(Binary);
1325}
1326
Chris Lattner33fabd72010-02-02 21:48:51 +00001327void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001328 const TargetInstrDesc &TID = MI.getDesc();
1329
1330 // Part of binary is determined by TableGn.
1331 unsigned Binary = getBinaryCodeForInstr(MI);
1332
1333 // Set the conditional execution predicate
1334 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1335
1336 unsigned OpIdx = 0;
1337
1338 // Encode Rd
1339 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1340
1341 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1342 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1343 if (MO2.isReg()) {
1344 // Two register operand form.
1345 // Encode Rn.
1346 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1347
1348 // Encode Rm.
1349 Binary |= getMachineOpValue(MI, MO2);
1350 ++OpIdx;
1351 } else {
1352 Binary |= getMachineOpValue(MI, MO1);
1353 }
1354
1355 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1356 if (MI.getOperand(OpIdx).isImm() &&
1357 !TID.OpInfo[OpIdx].isPredicate() &&
1358 !TID.OpInfo[OpIdx].isOptionalDef())
1359 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001360
Evan Cheng83b5cf02008-11-05 23:22:34 +00001361 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001362}
1363
Chris Lattner33fabd72010-02-02 21:48:51 +00001364void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001365 const TargetInstrDesc &TID = MI.getDesc();
1366
1367 // Part of binary is determined by TableGn.
1368 unsigned Binary = getBinaryCodeForInstr(MI);
1369
1370 // Set the conditional execution predicate
1371 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1372
1373 unsigned OpIdx = 0;
1374
1375 // Encode Rd
1376 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1377
1378 const MachineOperand &MO = MI.getOperand(OpIdx++);
1379 if (OpIdx == TID.getNumOperands() ||
1380 TID.OpInfo[OpIdx].isPredicate() ||
1381 TID.OpInfo[OpIdx].isOptionalDef()) {
1382 // Encode Rm and it's done.
1383 Binary |= getMachineOpValue(MI, MO);
1384 emitWordLE(Binary);
1385 return;
1386 }
1387
1388 // Encode Rn.
1389 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1390
1391 // Encode Rm.
1392 Binary |= getMachineOpValue(MI, OpIdx++);
1393
1394 // Encode shift_imm.
1395 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
Bob Wilsonf955f292010-08-17 17:23:19 +00001396 if (TID.Opcode == ARM::PKHTB) {
1397 assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!");
1398 if (ShiftAmt == 32)
1399 ShiftAmt = 0;
1400 }
Evan Cheng8b59db32008-11-07 01:41:35 +00001401 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1402 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001403
Evan Cheng8b59db32008-11-07 01:41:35 +00001404 emitWordLE(Binary);
1405}
1406
Bob Wilson9a1c1892010-08-11 00:01:18 +00001407void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) {
1408 const TargetInstrDesc &TID = MI.getDesc();
1409
1410 // Part of binary is determined by TableGen.
1411 unsigned Binary = getBinaryCodeForInstr(MI);
1412
1413 // Set the conditional execution predicate
1414 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1415
1416 // Encode Rd
1417 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
1418
1419 // Encode saturate bit position.
1420 unsigned Pos = MI.getOperand(1).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001421 if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001422 Pos -= 1;
1423 assert((Pos < 16 || (Pos < 32 &&
1424 TID.Opcode != ARM::SSAT16 &&
1425 TID.Opcode != ARM::USAT16)) &&
1426 "saturate bit position out of range");
1427 Binary |= Pos << 16;
1428
1429 // Encode Rm
1430 Binary |= getMachineOpValue(MI, 2);
1431
1432 // Encode shift_imm.
1433 if (TID.getNumOperands() == 4) {
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001434 unsigned ShiftOp = MI.getOperand(3).getImm();
1435 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
1436 if (Opc == ARM_AM::asr)
1437 Binary |= (1 << 6);
Bob Wilson9a1c1892010-08-11 00:01:18 +00001438 unsigned ShiftAmt = MI.getOperand(3).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001439 if (ShiftAmt == 32 && Opc == ARM_AM::asr)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001440 ShiftAmt = 0;
1441 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1442 Binary |= ShiftAmt << ARMII::ShiftShift;
1443 }
1444
1445 emitWordLE(Binary);
1446}
1447
Chris Lattner33fabd72010-02-02 21:48:51 +00001448void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001449 const TargetInstrDesc &TID = MI.getDesc();
1450
Torok Edwindac237e2009-07-08 20:53:28 +00001451 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001452 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001453 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001454
Evan Cheng7602e112008-09-02 06:52:38 +00001455 // Part of binary is determined by TableGn.
1456 unsigned Binary = getBinaryCodeForInstr(MI);
1457
Evan Chengedda31c2008-11-05 18:35:52 +00001458 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001459 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001460
1461 // Set signed_immed_24 field
1462 Binary |= getMachineOpValue(MI, 0);
1463
Evan Cheng83b5cf02008-11-05 23:22:34 +00001464 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001465}
1466
Chris Lattner33fabd72010-02-02 21:48:51 +00001467void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001468 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001469 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001470 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001471 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1472 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001473
1474 // Now emit the jump table entries.
1475 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1476 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1477 if (IsPIC)
1478 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001479 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001480 else
1481 // Absolute DestBB address.
1482 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1483 emitWordLE(0);
1484 }
1485}
1486
Chris Lattner33fabd72010-02-02 21:48:51 +00001487void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001488 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001489
Evan Cheng437c1732008-11-07 22:30:53 +00001490 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001491 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001492 // First emit a ldr pc, [] instruction.
1493 emitDataProcessingInstruction(MI, ARM::PC);
1494
1495 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001496 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001497 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001498 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1499 emitInlineJumpTable(JTIndex);
1500 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001501 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001502 // First emit a ldr pc, [] instruction.
1503 emitLoadStoreInstruction(MI, ARM::PC);
1504
1505 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001506 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001507 return;
1508 }
1509
Evan Chengedda31c2008-11-05 18:35:52 +00001510 // Part of binary is determined by TableGn.
1511 unsigned Binary = getBinaryCodeForInstr(MI);
1512
1513 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001514 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001515
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001516 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001517 // The return register is LR.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001518 Binary |= getARMRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001519 else
Evan Chengedda31c2008-11-05 18:35:52 +00001520 // otherwise, set the return register
1521 Binary |= getMachineOpValue(MI, 0);
1522
Evan Cheng83b5cf02008-11-05 23:22:34 +00001523 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001524}
Evan Cheng7602e112008-09-02 06:52:38 +00001525
Evan Cheng80a11982008-11-12 06:41:41 +00001526static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001527 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001528 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001529 bool isSPVFP = ARM::SPRRegisterClass->contains(RegD);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001530 RegD = getARMRegisterNumbering(RegD);
Evan Chengd06d48d2008-11-12 02:19:38 +00001531 if (!isSPVFP)
1532 Binary |= RegD << ARMII::RegRdShift;
1533 else {
1534 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1535 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1536 }
Evan Cheng80a11982008-11-12 06:41:41 +00001537 return Binary;
1538}
Evan Cheng78be83d2008-11-11 19:40:26 +00001539
Evan Cheng80a11982008-11-12 06:41:41 +00001540static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001541 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001542 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001543 bool isSPVFP = ARM::SPRRegisterClass->contains(RegN);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001544 RegN = getARMRegisterNumbering(RegN);
Evan Chengd06d48d2008-11-12 02:19:38 +00001545 if (!isSPVFP)
1546 Binary |= RegN << ARMII::RegRnShift;
1547 else {
1548 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1549 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1550 }
Evan Cheng80a11982008-11-12 06:41:41 +00001551 return Binary;
1552}
Evan Chengd06d48d2008-11-12 02:19:38 +00001553
Evan Cheng80a11982008-11-12 06:41:41 +00001554static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1555 unsigned RegM = MI.getOperand(OpIdx).getReg();
1556 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001557 bool isSPVFP = ARM::SPRRegisterClass->contains(RegM);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001558 RegM = getARMRegisterNumbering(RegM);
Evan Cheng80a11982008-11-12 06:41:41 +00001559 if (!isSPVFP)
1560 Binary |= RegM;
1561 else {
1562 Binary |= ((RegM & 0x1E) >> 1);
1563 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001564 }
Evan Cheng80a11982008-11-12 06:41:41 +00001565 return Binary;
1566}
1567
Chris Lattner33fabd72010-02-02 21:48:51 +00001568void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001569 const TargetInstrDesc &TID = MI.getDesc();
1570
1571 // Part of binary is determined by TableGn.
1572 unsigned Binary = getBinaryCodeForInstr(MI);
1573
1574 // Set the conditional execution predicate
1575 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1576
1577 unsigned OpIdx = 0;
1578 assert((Binary & ARMII::D_BitShift) == 0 &&
1579 (Binary & ARMII::N_BitShift) == 0 &&
1580 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1581
1582 // Encode Dd / Sd.
1583 Binary |= encodeVFPRd(MI, OpIdx++);
1584
1585 // If this is a two-address operand, skip it, e.g. FMACD.
1586 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1587 ++OpIdx;
1588
1589 // Encode Dn / Sn.
1590 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001591 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001592
1593 if (OpIdx == TID.getNumOperands() ||
1594 TID.OpInfo[OpIdx].isPredicate() ||
1595 TID.OpInfo[OpIdx].isOptionalDef()) {
1596 // FCMPEZD etc. has only one operand.
1597 emitWordLE(Binary);
1598 return;
1599 }
1600
1601 // Encode Dm / Sm.
1602 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001603
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001604 emitWordLE(Binary);
1605}
1606
Bob Wilson87949d42010-03-17 21:16:45 +00001607void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001608 const TargetInstrDesc &TID = MI.getDesc();
1609 unsigned Form = TID.TSFlags & ARMII::FormMask;
1610
1611 // Part of binary is determined by TableGn.
1612 unsigned Binary = getBinaryCodeForInstr(MI);
1613
1614 // Set the conditional execution predicate
1615 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1616
1617 switch (Form) {
1618 default: break;
1619 case ARMII::VFPConv1Frm:
1620 case ARMII::VFPConv2Frm:
1621 case ARMII::VFPConv3Frm:
1622 // Encode Dd / Sd.
1623 Binary |= encodeVFPRd(MI, 0);
1624 break;
1625 case ARMII::VFPConv4Frm:
1626 // Encode Dn / Sn.
1627 Binary |= encodeVFPRn(MI, 0);
1628 break;
1629 case ARMII::VFPConv5Frm:
1630 // Encode Dm / Sm.
1631 Binary |= encodeVFPRm(MI, 0);
1632 break;
1633 }
1634
1635 switch (Form) {
1636 default: break;
1637 case ARMII::VFPConv1Frm:
1638 // Encode Dm / Sm.
1639 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001640 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001641 case ARMII::VFPConv2Frm:
1642 case ARMII::VFPConv3Frm:
1643 // Encode Dn / Sn.
1644 Binary |= encodeVFPRn(MI, 1);
1645 break;
1646 case ARMII::VFPConv4Frm:
1647 case ARMII::VFPConv5Frm:
1648 // Encode Dd / Sd.
1649 Binary |= encodeVFPRd(MI, 1);
1650 break;
1651 }
1652
1653 if (Form == ARMII::VFPConv5Frm)
1654 // Encode Dn / Sn.
1655 Binary |= encodeVFPRn(MI, 2);
1656 else if (Form == ARMII::VFPConv3Frm)
1657 // Encode Dm / Sm.
1658 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001659
1660 emitWordLE(Binary);
1661}
1662
Chris Lattner33fabd72010-02-02 21:48:51 +00001663void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001664 // Part of binary is determined by TableGn.
1665 unsigned Binary = getBinaryCodeForInstr(MI);
1666
1667 // Set the conditional execution predicate
1668 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1669
1670 unsigned OpIdx = 0;
1671
1672 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001673 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001674
1675 // Encode address base.
1676 const MachineOperand &Base = MI.getOperand(OpIdx++);
1677 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1678
1679 // If there is a non-zero immediate offset, encode it.
1680 if (Base.isReg()) {
1681 const MachineOperand &Offset = MI.getOperand(OpIdx);
1682 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1683 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1684 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001685 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001686 emitWordLE(Binary);
1687 return;
1688 }
1689 }
1690
1691 // If immediate offset is omitted, default to +0.
1692 Binary |= 1 << ARMII::U_BitShift;
1693
1694 emitWordLE(Binary);
1695}
1696
Bob Wilson87949d42010-03-17 21:16:45 +00001697void
1698ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001699 const TargetInstrDesc &TID = MI.getDesc();
1700 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1701
Evan Chengcd8e66a2008-11-11 21:48:44 +00001702 // Part of binary is determined by TableGn.
1703 unsigned Binary = getBinaryCodeForInstr(MI);
1704
1705 // Set the conditional execution predicate
1706 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1707
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001708 // Skip operand 0 of an instruction with base register update.
1709 unsigned OpIdx = 0;
1710 if (IsUpdating)
1711 ++OpIdx;
1712
Evan Chengcd8e66a2008-11-11 21:48:44 +00001713 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001714 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001715
1716 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001717 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1718 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001719
1720 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001721 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001722 Binary |= 0x1 << ARMII::W_BitShift;
1723
1724 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001725 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001726
Bob Wilsond4bfd542010-08-27 23:18:17 +00001727 // Count the number of registers.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001728 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001729 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001730 const MachineOperand &MO = MI.getOperand(i);
1731 if (!MO.isReg() || MO.isImplicit())
1732 break;
1733 ++NumRegs;
1734 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001735 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1736 // Otherwise, it will be 0, in the case of 32-bit registers.
1737 if(Binary & 0x100)
1738 Binary |= NumRegs * 2;
1739 else
1740 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001741
1742 emitWordLE(Binary);
1743}
1744
Bob Wilson1a913ed2010-06-11 21:34:50 +00001745static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1746 unsigned RegD = MI.getOperand(OpIdx).getReg();
1747 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001748 RegD = getARMRegisterNumbering(RegD);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001749 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1750 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1751 return Binary;
1752}
1753
Bob Wilson5e7b6072010-06-25 22:40:46 +00001754static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1755 unsigned RegN = MI.getOperand(OpIdx).getReg();
1756 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001757 RegN = getARMRegisterNumbering(RegN);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001758 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1759 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1760 return Binary;
1761}
1762
Bob Wilson583a2a02010-06-25 21:17:19 +00001763static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1764 unsigned RegM = MI.getOperand(OpIdx).getReg();
1765 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001766 RegM = getARMRegisterNumbering(RegM);
Bob Wilson583a2a02010-06-25 21:17:19 +00001767 Binary |= (RegM & 0xf);
1768 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1769 return Binary;
1770}
1771
Bob Wilsond896a972010-06-28 21:12:19 +00001772/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1773/// data-processing instruction to the corresponding Thumb encoding.
1774static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1775 assert((Binary & 0xfe000000) == 0xf2000000 &&
1776 "not an ARM NEON data-processing instruction");
1777 unsigned UBit = (Binary >> 24) & 1;
1778 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1779}
1780
Bob Wilsond5a563d2010-06-29 17:34:07 +00001781void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001782 unsigned Binary = getBinaryCodeForInstr(MI);
1783
Bob Wilsond5a563d2010-06-29 17:34:07 +00001784 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1785 const TargetInstrDesc &TID = MI.getDesc();
1786 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1787 RegTOpIdx = 0;
1788 RegNOpIdx = 1;
1789 LnOpIdx = 2;
1790 } else { // ARMII::NSetLnFrm
1791 RegTOpIdx = 2;
1792 RegNOpIdx = 0;
1793 LnOpIdx = 3;
1794 }
1795
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001796 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001797 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001798
Bob Wilsond5a563d2010-06-29 17:34:07 +00001799 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001800 RegT = getARMRegisterNumbering(RegT);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001801 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001802 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001803
1804 unsigned LaneShift;
1805 if ((Binary & (1 << 22)) != 0)
1806 LaneShift = 0; // 8-bit elements
1807 else if ((Binary & (1 << 5)) != 0)
1808 LaneShift = 1; // 16-bit elements
1809 else
1810 LaneShift = 2; // 32-bit elements
1811
Bob Wilsond5a563d2010-06-29 17:34:07 +00001812 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001813 unsigned Opc1 = Lane >> 2;
1814 unsigned Opc2 = Lane & 3;
1815 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1816 Binary |= (Opc1 << 21);
1817 Binary |= (Opc2 << 5);
1818
1819 emitWordLE(Binary);
1820}
1821
Bob Wilson21773e72010-06-29 20:13:29 +00001822void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) {
1823 unsigned Binary = getBinaryCodeForInstr(MI);
1824
1825 // Set the conditional execution predicate
1826 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
1827
1828 unsigned RegT = MI.getOperand(1).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001829 RegT = getARMRegisterNumbering(RegT);
Bob Wilson21773e72010-06-29 20:13:29 +00001830 Binary |= (RegT << ARMII::RegRdShift);
1831 Binary |= encodeNEONRn(MI, 0);
1832 emitWordLE(Binary);
1833}
1834
Bob Wilson583a2a02010-06-25 21:17:19 +00001835void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001836 unsigned Binary = getBinaryCodeForInstr(MI);
1837 // Destination register is encoded in Dd.
1838 Binary |= encodeNEONRd(MI, 0);
1839 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1840 unsigned Imm = MI.getOperand(1).getImm();
1841 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001842 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001843 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001844 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001845 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001846 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001847 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001848 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001849 emitWordLE(Binary);
1850}
1851
Bob Wilson583a2a02010-06-25 21:17:19 +00001852void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001853 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001854 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001855 // Destination register is encoded in Dd; source register in Dm.
1856 unsigned OpIdx = 0;
1857 Binary |= encodeNEONRd(MI, OpIdx++);
1858 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1859 ++OpIdx;
1860 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001861 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001862 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001863 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1864 emitWordLE(Binary);
1865}
1866
Bob Wilson5e7b6072010-06-25 22:40:46 +00001867void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1868 const TargetInstrDesc &TID = MI.getDesc();
1869 unsigned Binary = getBinaryCodeForInstr(MI);
1870 // Destination register is encoded in Dd; source registers in Dn and Dm.
1871 unsigned OpIdx = 0;
1872 Binary |= encodeNEONRd(MI, OpIdx++);
1873 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1874 ++OpIdx;
1875 Binary |= encodeNEONRn(MI, OpIdx++);
1876 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1877 ++OpIdx;
1878 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001879 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001880 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001881 // FIXME: This does not handle VMOVDneon or VMOVQ.
1882 emitWordLE(Binary);
1883}
1884
Evan Cheng7602e112008-09-02 06:52:38 +00001885#include "ARMGenCodeEmitter.inc"