blob: a8308b80a96dda81cbd3041d5f10ecccabe08be5 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
39#include "llvm/MC/MCExpr.h"
40#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000050#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000051using namespace llvm;
52
Evan Chengb1712452010-01-27 06:25:16 +000053STATISTIC(NumTailCalls, "Number of tail calls");
54
Mon P Wang3c81d352008-11-23 04:37:22 +000055static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000056DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000057
Dan Gohman2f67df72009-09-03 17:18:51 +000058// Disable16Bit - 16-bit operations typically have a larger encoding than
59// corresponding 32-bit instructions, and 16-bit code is slow on some
60// processors. This is an experimental flag to disable 16-bit operations
61// (which forces them to be Legalized to 32-bit operations).
62static cl::opt<bool>
63Disable16Bit("disable-16bit", cl::Hidden,
64 cl::desc("Disable use of 16-bit instructions"));
65
Evan Cheng10e86422008-04-25 19:11:04 +000066// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000067static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000068 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000069
Chris Lattnerf0144122009-07-28 03:13:23 +000070static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
71 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
72 default: llvm_unreachable("unknown subtarget type");
73 case X86Subtarget::isDarwin:
Chris Lattner8c6ed052009-09-16 01:46:41 +000074 if (TM.getSubtarget<X86Subtarget>().is64Bit())
75 return new X8664_MachoTargetObjectFile();
Chris Lattner228252f2009-09-18 20:22:52 +000076 return new X8632_MachoTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +000077 case X86Subtarget::isELF:
78 return new TargetLoweringObjectFileELF();
79 case X86Subtarget::isMingw:
80 case X86Subtarget::isCygwin:
81 case X86Subtarget::isWindows:
82 return new TargetLoweringObjectFileCOFF();
83 }
Eric Christopherfd179292009-08-27 18:07:15 +000084
Chris Lattnerf0144122009-07-28 03:13:23 +000085}
86
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000087X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000088 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000089 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000090 X86ScalarSSEf64 = Subtarget->hasSSE2();
91 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000092 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000093
Anton Korobeynikov2365f512007-07-14 14:06:15 +000094 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000095 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000096
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000097 // Set up the TargetLowering object.
98
99 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000100 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000101 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +0000102 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000103 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000104
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000105 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000106 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000107 setUseUnderscoreSetJmp(false);
108 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000109 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000110 // MS runtime is weird: it exports _setjmp, but longjmp!
111 setUseUnderscoreSetJmp(true);
112 setUseUnderscoreLongJmp(false);
113 } else {
114 setUseUnderscoreSetJmp(true);
115 setUseUnderscoreLongJmp(true);
116 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000117
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000118 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000119 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000120 if (!Disable16Bit)
121 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000123 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000125
Owen Anderson825b72b2009-08-11 20:47:22 +0000126 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000127
Scott Michelfdc40a02009-02-17 22:15:04 +0000128 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000130 if (!Disable16Bit)
131 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000133 if (!Disable16Bit)
134 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
136 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000137
138 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
140 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
141 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
142 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
143 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
144 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000145
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000146 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
147 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
149 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
150 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000151
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
154 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000155 } else if (!UseSoftFloat) {
156 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000157 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000159 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000160 // We have an algorithm for SSE2, and we turn this into a 64-bit
161 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000163 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000164
165 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
166 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
168 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000169
Devang Patel6a784892009-06-05 18:48:29 +0000170 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000171 // SSE has no i16 to fp conversion, only i32
172 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000174 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000176 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
178 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000179 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000180 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
182 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000183 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000184
Dale Johannesen73328d12007-09-19 23:55:34 +0000185 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
186 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
188 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000189
Evan Cheng02568ff2006-01-30 22:13:22 +0000190 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
191 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
193 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000194
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000195 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000197 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000199 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
201 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000202 }
203
204 // Handle FP_TO_UINT by promoting the destination to a larger signed
205 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000206 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
207 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
208 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000209
Evan Cheng25ab6902006-09-08 06:48:29 +0000210 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
212 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000213 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000214 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000215 // Expand FP_TO_UINT into a select.
216 // FIXME: We would like to use a Custom expander here eventually to do
217 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000219 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000220 // With SSE3 we can use fisttpll to convert to a signed i64; without
221 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000223 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000224
Chris Lattner399610a2006-12-05 18:22:22 +0000225 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000226 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
228 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000229 }
Chris Lattner21f66852005-12-23 05:15:23 +0000230
Dan Gohmanb00ee212008-02-18 19:34:53 +0000231 // Scalar integer divide and remainder are lowered to use operations that
232 // produce two results, to match the available instructions. This exposes
233 // the two-result form to trivial CSE, which is able to combine x/y and x%y
234 // into a single instruction.
235 //
236 // Scalar integer multiply-high is also lowered to use two-result
237 // operations, to match the available instructions. However, plain multiply
238 // (low) operations are left as Legal, as there are single-result
239 // instructions for this in x86. Using the two-result multiply instructions
240 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
242 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
243 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
244 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
245 setOperationAction(ISD::SREM , MVT::i8 , Expand);
246 setOperationAction(ISD::UREM , MVT::i8 , Expand);
247 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
248 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
249 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
250 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
251 setOperationAction(ISD::SREM , MVT::i16 , Expand);
252 setOperationAction(ISD::UREM , MVT::i16 , Expand);
253 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
254 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
255 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
256 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
257 setOperationAction(ISD::SREM , MVT::i32 , Expand);
258 setOperationAction(ISD::UREM , MVT::i32 , Expand);
259 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
260 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
261 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
262 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
263 setOperationAction(ISD::SREM , MVT::i64 , Expand);
264 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000265
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
267 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
268 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
269 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000270 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
275 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
276 setOperationAction(ISD::FREM , MVT::f32 , Expand);
277 setOperationAction(ISD::FREM , MVT::f64 , Expand);
278 setOperationAction(ISD::FREM , MVT::f80 , Expand);
279 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000280
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
282 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
284 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000285 if (Disable16Bit) {
286 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
287 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
288 } else {
289 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
291 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
293 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
294 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000295 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
297 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
298 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000299 }
300
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
302 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000303
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000304 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000305 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000306 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000307 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000308 if (Disable16Bit)
309 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
310 else
311 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
313 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
314 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
315 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
316 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000317 if (Disable16Bit)
318 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
319 else
320 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
322 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
323 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
324 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000325 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
327 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000330
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000331 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
333 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
334 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
335 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000336 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
338 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000339 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000340 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
342 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
343 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
344 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000345 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000346 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000347 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
349 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
350 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000351 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
353 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
354 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000355 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000356
Evan Chengd2cde682008-03-10 19:38:10 +0000357 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000359
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000360 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000362
Mon P Wang63307c32008-05-05 19:05:59 +0000363 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
365 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
366 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000368
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000373
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000374 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
376 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
377 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
378 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000382 }
383
Evan Cheng3c992d22006-03-07 02:02:57 +0000384 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000385 if (!Subtarget->isTargetDarwin() &&
386 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000387 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000389 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000390
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
392 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
393 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
394 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000395 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000396 setExceptionPointerRegister(X86::RAX);
397 setExceptionSelectorRegister(X86::RDX);
398 } else {
399 setExceptionPointerRegister(X86::EAX);
400 setExceptionSelectorRegister(X86::EDX);
401 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
403 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000404
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000406
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000408
Nate Begemanacc398c2006-01-25 18:21:52 +0000409 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::VASTART , MVT::Other, Custom);
411 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000412 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::VAARG , MVT::Other, Custom);
414 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000415 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::VAARG , MVT::Other, Expand);
417 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000418 }
Evan Chengae642192007-03-02 23:16:35 +0000419
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
421 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000422 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000424 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000426 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000428
Evan Chengc7ce29b2009-02-13 22:36:38 +0000429 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000430 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000431 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
433 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434
Evan Cheng223547a2006-01-31 22:28:30 +0000435 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FABS , MVT::f64, Custom);
437 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000438
439 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::FNEG , MVT::f64, Custom);
441 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000442
Evan Cheng68c47cb2007-01-05 07:55:56 +0000443 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
445 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000446
Evan Chengd25e9e82006-02-02 00:28:23 +0000447 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000448 setOperationAction(ISD::FSIN , MVT::f64, Expand);
449 setOperationAction(ISD::FCOS , MVT::f64, Expand);
450 setOperationAction(ISD::FSIN , MVT::f32, Expand);
451 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000452
Chris Lattnera54aa942006-01-29 06:26:08 +0000453 // Expand FP immediates into loads from the stack, except for the special
454 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455 addLegalFPImmediate(APFloat(+0.0)); // xorpd
456 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000457 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458 // Use SSE for f32, x87 for f64.
459 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
461 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
463 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
466 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000470
471 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
473 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000474
475 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::FSIN , MVT::f32, Expand);
477 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478
Nate Begemane1795842008-02-14 08:57:00 +0000479 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000480 addLegalFPImmediate(APFloat(+0.0f)); // xorps
481 addLegalFPImmediate(APFloat(+0.0)); // FLD0
482 addLegalFPImmediate(APFloat(+1.0)); // FLD1
483 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
484 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
485
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000486 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
488 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000490 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000491 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000492 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000493 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
494 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000495
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
497 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
498 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
499 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000500
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000501 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
503 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000504 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000505 addLegalFPImmediate(APFloat(+0.0)); // FLD0
506 addLegalFPImmediate(APFloat(+1.0)); // FLD1
507 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
508 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000509 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
510 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
511 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
512 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000513 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000514
Dale Johannesen59a58732007-08-05 18:49:15 +0000515 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000516 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
518 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
519 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000520 {
521 bool ignored;
522 APFloat TmpFlt(+0.0);
523 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
524 &ignored);
525 addLegalFPImmediate(TmpFlt); // FLD0
526 TmpFlt.changeSign();
527 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
528 APFloat TmpFlt2(+1.0);
529 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
530 &ignored);
531 addLegalFPImmediate(TmpFlt2); // FLD1
532 TmpFlt2.changeSign();
533 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
534 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000535
Evan Chengc7ce29b2009-02-13 22:36:38 +0000536 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
538 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000539 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000540 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000541
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000542 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
544 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
545 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000546
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::FLOG, MVT::f80, Expand);
548 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
549 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
550 setOperationAction(ISD::FEXP, MVT::f80, Expand);
551 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000552
Mon P Wangf007a8b2008-11-06 05:31:54 +0000553 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000554 // (for widening) or expand (for scalarization). Then we will selectively
555 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000556 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
557 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
558 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
573 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
574 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000606 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000607 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
609 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
610 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
611 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
612 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
613 setTruncStoreAction((MVT::SimpleValueType)VT,
614 (MVT::SimpleValueType)InnerVT, Expand);
615 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
616 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
617 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000618 }
619
Evan Chengc7ce29b2009-02-13 22:36:38 +0000620 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
621 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000622 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
624 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
625 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
626 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
627 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000628
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
630 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
631 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
632 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
635 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
636 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
637 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
640 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::AND, MVT::v8i8, Promote);
643 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
644 setOperationAction(ISD::AND, MVT::v4i16, Promote);
645 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
646 setOperationAction(ISD::AND, MVT::v2i32, Promote);
647 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
648 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000649
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::OR, MVT::v8i8, Promote);
651 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
652 setOperationAction(ISD::OR, MVT::v4i16, Promote);
653 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
654 setOperationAction(ISD::OR, MVT::v2i32, Promote);
655 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
656 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000657
Owen Anderson825b72b2009-08-11 20:47:22 +0000658 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
659 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
660 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
661 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
662 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
663 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
664 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000665
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
667 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
668 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
669 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
670 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
671 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
672 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
673 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
674 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000675
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
677 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
678 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
679 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
680 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000681
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
683 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
684 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
685 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000686
Owen Anderson825b72b2009-08-11 20:47:22 +0000687 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
688 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
689 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
690 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000691
Owen Anderson825b72b2009-08-11 20:47:22 +0000692 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000693
Owen Anderson825b72b2009-08-11 20:47:22 +0000694 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
695 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
696 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
697 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
698 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
699 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
700 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701 }
702
Evan Cheng92722532009-03-26 23:06:32 +0000703 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000705
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
707 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
708 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
709 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
710 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
711 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
712 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
713 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
714 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
715 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
716 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
717 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000718 }
719
Evan Cheng92722532009-03-26 23:06:32 +0000720 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000722
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000723 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
724 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
726 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
727 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
728 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000729
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
731 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
732 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
733 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
734 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
735 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
736 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
737 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
738 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
739 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
740 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
741 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
742 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
743 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
744 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
745 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000746
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
748 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
749 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
750 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000751
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
753 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
754 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
755 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
756 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000757
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
759 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
760 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
763
Evan Cheng2c3ae372006-04-12 21:21:57 +0000764 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000765 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
766 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000767 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000768 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000769 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000770 // Do not attempt to custom lower non-128-bit vectors
771 if (!VT.is128BitVector())
772 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000773 setOperationAction(ISD::BUILD_VECTOR,
774 VT.getSimpleVT().SimpleTy, Custom);
775 setOperationAction(ISD::VECTOR_SHUFFLE,
776 VT.getSimpleVT().SimpleTy, Custom);
777 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
778 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000779 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000780
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
782 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
783 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
784 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000787
Nate Begemancdd1eec2008-02-12 22:51:28 +0000788 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
790 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000791 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000792
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000793 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000794 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
795 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000796 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000797
798 // Do not attempt to promote non-128-bit vectors
799 if (!VT.is128BitVector()) {
800 continue;
801 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000802 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000804 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000808 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000810 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000812 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000813
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000815
Evan Cheng2c3ae372006-04-12 21:21:57 +0000816 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
818 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
819 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
820 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000821
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
823 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000824 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
826 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000827 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000828 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000829
Nate Begeman14d12ca2008-02-11 04:19:36 +0000830 if (Subtarget->hasSSE41()) {
831 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000833
834 // i8 and i16 vectors are custom , because the source register and source
835 // source memory operand types are not the same width. f32 vectors are
836 // custom since the immediate controlling the insert encodes additional
837 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
839 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000842
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
844 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
845 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
846 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000847
848 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000851 }
852 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000853
Nate Begeman30a0de92008-07-17 16:51:19 +0000854 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000855 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000856 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000857
David Greene9b9838d2009-06-29 16:47:10 +0000858 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000859 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
860 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
861 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
862 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000863
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
865 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
866 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
867 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
868 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
869 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
870 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
871 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
872 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
873 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
874 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
875 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
876 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
877 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
878 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000879
880 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
882 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
883 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
884 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
885 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
886 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
887 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
888 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
889 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
890 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
891 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
892 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
893 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
894 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000895
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
897 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
898 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
899 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000900
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
902 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
903 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
904 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
905 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000906
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
908 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
909 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
910 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
912 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000913
914#if 0
915 // Not sure we want to do this since there are no 256-bit integer
916 // operations in AVX
917
918 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
919 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
921 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000922
923 // Do not attempt to custom lower non-power-of-2 vectors
924 if (!isPowerOf2_32(VT.getVectorNumElements()))
925 continue;
926
927 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
928 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
929 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
930 }
931
932 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
934 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000935 }
David Greene9b9838d2009-06-29 16:47:10 +0000936#endif
937
938#if 0
939 // Not sure we want to do this since there are no 256-bit integer
940 // operations in AVX
941
942 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
943 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000944 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
945 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000946
947 if (!VT.is256BitVector()) {
948 continue;
949 }
950 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000952 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000953 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000954 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000955 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000956 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000958 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000960 }
961
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000963#endif
964 }
965
Evan Cheng6be2c582006-04-05 23:38:46 +0000966 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000968
Bill Wendling74c37652008-12-09 22:08:41 +0000969 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000970 setOperationAction(ISD::SADDO, MVT::i32, Custom);
971 setOperationAction(ISD::SADDO, MVT::i64, Custom);
972 setOperationAction(ISD::UADDO, MVT::i32, Custom);
973 setOperationAction(ISD::UADDO, MVT::i64, Custom);
974 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
975 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
976 setOperationAction(ISD::USUBO, MVT::i32, Custom);
977 setOperationAction(ISD::USUBO, MVT::i64, Custom);
978 setOperationAction(ISD::SMULO, MVT::i32, Custom);
979 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000980
Evan Chengd54f2d52009-03-31 19:38:51 +0000981 if (!Subtarget->is64Bit()) {
982 // These libcalls are not available in 32-bit.
983 setLibcallName(RTLIB::SHL_I128, 0);
984 setLibcallName(RTLIB::SRL_I128, 0);
985 setLibcallName(RTLIB::SRA_I128, 0);
986 }
987
Evan Cheng206ee9d2006-07-07 08:33:52 +0000988 // We have target-specific dag combine patterns for the following nodes:
989 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000990 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000991 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000992 setTargetDAGCombine(ISD::SHL);
993 setTargetDAGCombine(ISD::SRA);
994 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000995 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +0000996 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000997 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +0000998 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000999 if (Subtarget->is64Bit())
1000 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001001
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001002 computeRegisterProperties();
1003
Mon P Wangcd6e7252009-11-30 02:42:02 +00001004 // Divide and reminder operations have no vector equivalent and can
1005 // trap. Do a custom widening for these operations in which we never
1006 // generate more divides/remainder than the original vector width.
1007 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1008 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
1009 if (!isTypeLegal((MVT::SimpleValueType)VT)) {
1010 setOperationAction(ISD::SDIV, (MVT::SimpleValueType) VT, Custom);
1011 setOperationAction(ISD::UDIV, (MVT::SimpleValueType) VT, Custom);
1012 setOperationAction(ISD::SREM, (MVT::SimpleValueType) VT, Custom);
1013 setOperationAction(ISD::UREM, (MVT::SimpleValueType) VT, Custom);
1014 }
1015 }
1016
Evan Cheng87ed7162006-02-14 08:25:08 +00001017 // FIXME: These should be based on subtarget info. Plus, the values should
1018 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001019 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1020 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
1021 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001022 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001023 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001024}
1025
Scott Michel5b8f82e2008-03-10 15:42:14 +00001026
Owen Anderson825b72b2009-08-11 20:47:22 +00001027MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1028 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001029}
1030
1031
Evan Cheng29286502008-01-23 23:17:41 +00001032/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1033/// the desired ByVal argument alignment.
1034static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1035 if (MaxAlign == 16)
1036 return;
1037 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1038 if (VTy->getBitWidth() == 128)
1039 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001040 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1041 unsigned EltAlign = 0;
1042 getMaxByValAlign(ATy->getElementType(), EltAlign);
1043 if (EltAlign > MaxAlign)
1044 MaxAlign = EltAlign;
1045 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1046 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1047 unsigned EltAlign = 0;
1048 getMaxByValAlign(STy->getElementType(i), EltAlign);
1049 if (EltAlign > MaxAlign)
1050 MaxAlign = EltAlign;
1051 if (MaxAlign == 16)
1052 break;
1053 }
1054 }
1055 return;
1056}
1057
1058/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1059/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001060/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1061/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001062unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001063 if (Subtarget->is64Bit()) {
1064 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001065 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001066 if (TyAlign > 8)
1067 return TyAlign;
1068 return 8;
1069 }
1070
Evan Cheng29286502008-01-23 23:17:41 +00001071 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001072 if (Subtarget->hasSSE1())
1073 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001074 return Align;
1075}
Chris Lattner2b02a442007-02-25 08:29:00 +00001076
Evan Chengf0df0312008-05-15 08:39:06 +00001077/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001078/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001079/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001080/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001081EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001082X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001083 bool isSrcConst, bool isSrcStr,
1084 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001085 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1086 // linux. This is because the stack realignment code can't handle certain
1087 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001088 const Function *F = DAG.getMachineFunction().getFunction();
1089 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1090 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001091 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001092 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001093 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001094 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001095 }
Evan Chengf0df0312008-05-15 08:39:06 +00001096 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001097 return MVT::i64;
1098 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001099}
1100
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001101/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1102/// current function. The returned value is a member of the
1103/// MachineJumpTableInfo::JTEntryKind enum.
1104unsigned X86TargetLowering::getJumpTableEncoding() const {
1105 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1106 // symbol.
1107 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1108 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001109 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001110
1111 // Otherwise, use the normal jump table encoding heuristics.
1112 return TargetLowering::getJumpTableEncoding();
1113}
1114
Chris Lattner589c6f62010-01-26 06:28:43 +00001115/// getPICBaseSymbol - Return the X86-32 PIC base.
1116MCSymbol *
1117X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1118 MCContext &Ctx) const {
1119 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
1120 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1121 Twine(MF->getFunctionNumber())+"$pb");
1122}
1123
1124
Chris Lattnerc64daab2010-01-26 05:02:42 +00001125const MCExpr *
1126X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1127 const MachineBasicBlock *MBB,
1128 unsigned uid,MCContext &Ctx) const{
1129 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1130 Subtarget->isPICStyleGOT());
1131 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1132 // entries.
1133
1134 // FIXME: @GOTOFF should be a property of MCSymbolRefExpr not in the MCSymbol.
1135 std::string Name = MBB->getSymbol(Ctx)->getName() + "@GOTOFF";
1136 return MCSymbolRefExpr::Create(Ctx.GetOrCreateSymbol(StringRef(Name)), Ctx);
1137}
1138
Evan Chengcc415862007-11-09 01:32:10 +00001139/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1140/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001141SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001142 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001143 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001144 // This doesn't have DebugLoc associated with it, but is not really the
1145 // same as a Register.
1146 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1147 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001148 return Table;
1149}
1150
Chris Lattner589c6f62010-01-26 06:28:43 +00001151/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1152/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1153/// MCExpr.
1154const MCExpr *X86TargetLowering::
1155getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1156 MCContext &Ctx) const {
1157 // X86-64 uses RIP relative addressing based on the jump table label.
1158 if (Subtarget->isPICStyleRIPRel())
1159 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1160
1161 // Otherwise, the reference is relative to the PIC base.
1162 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1163}
1164
Bill Wendlingb4202b82009-07-01 18:50:55 +00001165/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001166unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001167 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001168}
1169
Chris Lattner2b02a442007-02-25 08:29:00 +00001170//===----------------------------------------------------------------------===//
1171// Return Value Calling Convention Implementation
1172//===----------------------------------------------------------------------===//
1173
Chris Lattner59ed56b2007-02-28 04:55:35 +00001174#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001175
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001176bool
1177X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1178 const SmallVectorImpl<EVT> &OutTys,
1179 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1180 SelectionDAG &DAG) {
1181 SmallVector<CCValAssign, 16> RVLocs;
1182 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1183 RVLocs, *DAG.getContext());
1184 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1185}
1186
Dan Gohman98ca4f22009-08-05 01:29:28 +00001187SDValue
1188X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001189 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001190 const SmallVectorImpl<ISD::OutputArg> &Outs,
1191 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001192
Chris Lattner9774c912007-02-27 05:28:59 +00001193 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001194 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1195 RVLocs, *DAG.getContext());
1196 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001197
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001198 // If this is the first return lowered for this function, add the regs to the
1199 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001200 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001201 for (unsigned i = 0; i != RVLocs.size(); ++i)
1202 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001203 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001204 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001205
Dan Gohman475871a2008-07-27 21:46:04 +00001206 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001207
Dan Gohman475871a2008-07-27 21:46:04 +00001208 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001209 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1210 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001211 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001212
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001213 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001214 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1215 CCValAssign &VA = RVLocs[i];
1216 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001217 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001218
Chris Lattner447ff682008-03-11 03:23:40 +00001219 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1220 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001221 if (VA.getLocReg() == X86::ST0 ||
1222 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001223 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1224 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001225 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001226 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001227 RetOps.push_back(ValToCopy);
1228 // Don't emit a copytoreg.
1229 continue;
1230 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001231
Evan Cheng242b38b2009-02-23 09:03:22 +00001232 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1233 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001234 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001235 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001236 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001237 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001238 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001239 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001240 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001241 }
1242
Dale Johannesendd64c412009-02-04 00:33:20 +00001243 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001244 Flag = Chain.getValue(1);
1245 }
Dan Gohman61a92132008-04-21 23:59:07 +00001246
1247 // The x86-64 ABI for returning structs by value requires that we copy
1248 // the sret argument into %rax for the return. We saved the argument into
1249 // a virtual register in the entry block, so now we copy the value out
1250 // and into %rax.
1251 if (Subtarget->is64Bit() &&
1252 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1253 MachineFunction &MF = DAG.getMachineFunction();
1254 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1255 unsigned Reg = FuncInfo->getSRetReturnReg();
1256 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001257 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001258 FuncInfo->setSRetReturnReg(Reg);
1259 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001260 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001261
Dale Johannesendd64c412009-02-04 00:33:20 +00001262 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001263 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001264
1265 // RAX now acts like a return value.
1266 MF.getRegInfo().addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001267 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001268
Chris Lattner447ff682008-03-11 03:23:40 +00001269 RetOps[0] = Chain; // Update chain.
1270
1271 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001272 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001273 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001274
1275 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001276 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001277}
1278
Dan Gohman98ca4f22009-08-05 01:29:28 +00001279/// LowerCallResult - Lower the result values of a call into the
1280/// appropriate copies out of appropriate physical registers.
1281///
1282SDValue
1283X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001284 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001285 const SmallVectorImpl<ISD::InputArg> &Ins,
1286 DebugLoc dl, SelectionDAG &DAG,
1287 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001288
Chris Lattnere32bbf62007-02-28 07:09:55 +00001289 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001290 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001291 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001292 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001293 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001294 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001295
Chris Lattner3085e152007-02-25 08:59:22 +00001296 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001297 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001298 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001299 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001300
Torok Edwin3f142c32009-02-01 18:15:56 +00001301 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001302 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001303 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001304 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001305 }
1306
Chris Lattner8e6da152008-03-10 21:08:41 +00001307 // If this is a call to a function that returns an fp value on the floating
1308 // point stack, but where we prefer to use the value in xmm registers, copy
1309 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001310 if ((VA.getLocReg() == X86::ST0 ||
1311 VA.getLocReg() == X86::ST1) &&
1312 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001313 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001314 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001315
Evan Cheng79fb3b42009-02-20 20:43:02 +00001316 SDValue Val;
1317 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001318 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1319 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1320 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001321 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001322 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001323 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1324 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001325 } else {
1326 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001327 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001328 Val = Chain.getValue(0);
1329 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001330 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1331 } else {
1332 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1333 CopyVT, InFlag).getValue(1);
1334 Val = Chain.getValue(0);
1335 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001336 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001337
Dan Gohman37eed792009-02-04 17:28:58 +00001338 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001339 // Round the F80 the right size, which also moves to the appropriate xmm
1340 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001341 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001342 // This truncation won't change the value.
1343 DAG.getIntPtrConstant(1));
1344 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001345
Dan Gohman98ca4f22009-08-05 01:29:28 +00001346 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001347 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001348
Dan Gohman98ca4f22009-08-05 01:29:28 +00001349 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001350}
1351
1352
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001353//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001354// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001355//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001356// StdCall calling convention seems to be standard for many Windows' API
1357// routines and around. It differs from C calling convention just a little:
1358// callee should clean up the stack, not caller. Symbols should be also
1359// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001360// For info on fast calling convention see Fast Calling Convention (tail call)
1361// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001362
Dan Gohman98ca4f22009-08-05 01:29:28 +00001363/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001364/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001365static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1366 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001367 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001368
Dan Gohman98ca4f22009-08-05 01:29:28 +00001369 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001370}
1371
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001372/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001373/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001374static bool
1375ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1376 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001377 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001378
Dan Gohman98ca4f22009-08-05 01:29:28 +00001379 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001380}
1381
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001382/// IsCalleePop - Determines whether the callee is required to pop its
1383/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001384bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001385 if (IsVarArg)
1386 return false;
1387
Dan Gohman095cc292008-09-13 01:54:27 +00001388 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001389 default:
1390 return false;
1391 case CallingConv::X86_StdCall:
1392 return !Subtarget->is64Bit();
1393 case CallingConv::X86_FastCall:
1394 return !Subtarget->is64Bit();
1395 case CallingConv::Fast:
1396 return PerformTailCallOpt;
1397 }
1398}
1399
Dan Gohman095cc292008-09-13 01:54:27 +00001400/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1401/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001402CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001403 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001404 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001405 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001406 else
1407 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001408 }
1409
Gordon Henriksen86737662008-01-05 16:56:59 +00001410 if (CC == CallingConv::X86_FastCall)
1411 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001412 else if (CC == CallingConv::Fast)
1413 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001414 else
1415 return CC_X86_32_C;
1416}
1417
Dan Gohman98ca4f22009-08-05 01:29:28 +00001418/// NameDecorationForCallConv - Selects the appropriate decoration to
1419/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen86737662008-01-05 16:56:59 +00001420NameDecorationStyle
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001421X86TargetLowering::NameDecorationForCallConv(CallingConv::ID CallConv) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001422 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001423 return FastCall;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001424 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001425 return StdCall;
1426 return None;
1427}
1428
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001429
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001430/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1431/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001432/// the specific parameter attribute. The copy will be passed as a byval
1433/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001434static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001435CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001436 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1437 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001438 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001439 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001440 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001441}
1442
Evan Cheng0c439eb2010-01-27 00:07:07 +00001443/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1444/// a tailcall target by changing its ABI.
1445static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
1446 return PerformTailCallOpt && CC == CallingConv::Fast;
1447}
1448
Dan Gohman98ca4f22009-08-05 01:29:28 +00001449SDValue
1450X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001451 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001452 const SmallVectorImpl<ISD::InputArg> &Ins,
1453 DebugLoc dl, SelectionDAG &DAG,
1454 const CCValAssign &VA,
1455 MachineFrameInfo *MFI,
1456 unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001457 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001458 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001459 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001460 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001461 EVT ValVT;
1462
1463 // If value is passed by pointer we have address passed instead of the value
1464 // itself.
1465 if (VA.getLocInfo() == CCValAssign::Indirect)
1466 ValVT = VA.getLocVT();
1467 else
1468 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001469
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001470 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001471 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001472 // In case of tail call optimization mark all arguments mutable. Since they
1473 // could be overwritten by lowering of arguments in case of a tail call.
Anton Korobeynikov22472762009-08-14 18:19:10 +00001474 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
David Greene3f2bf852009-11-12 20:49:22 +00001475 VA.getLocMemOffset(), isImmutable, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001476 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001477 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001478 return FIN;
Anton Korobeynikov22472762009-08-14 18:19:10 +00001479 return DAG.getLoad(ValVT, dl, Chain, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00001480 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001481}
1482
Dan Gohman475871a2008-07-27 21:46:04 +00001483SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001484X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001485 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001486 bool isVarArg,
1487 const SmallVectorImpl<ISD::InputArg> &Ins,
1488 DebugLoc dl,
1489 SelectionDAG &DAG,
1490 SmallVectorImpl<SDValue> &InVals) {
1491
Evan Cheng1bc78042006-04-26 01:20:17 +00001492 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001493 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001494
Gordon Henriksen86737662008-01-05 16:56:59 +00001495 const Function* Fn = MF.getFunction();
1496 if (Fn->hasExternalLinkage() &&
1497 Subtarget->isTargetCygMing() &&
1498 Fn->getName() == "main")
1499 FuncInfo->setForceFramePointer(true);
1500
1501 // Decorate the function name.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001502 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001503
Evan Cheng1bc78042006-04-26 01:20:17 +00001504 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001505 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001506 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001507
Dan Gohman98ca4f22009-08-05 01:29:28 +00001508 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001509 "Var args not supported with calling convention fastcc");
1510
Chris Lattner638402b2007-02-28 07:00:42 +00001511 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001512 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001513 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1514 ArgLocs, *DAG.getContext());
1515 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001516
Chris Lattnerf39f7712007-02-28 05:46:49 +00001517 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001518 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001519 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1520 CCValAssign &VA = ArgLocs[i];
1521 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1522 // places.
1523 assert(VA.getValNo() != LastVal &&
1524 "Don't support value assigned to multiple locs yet");
1525 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001526
Chris Lattnerf39f7712007-02-28 05:46:49 +00001527 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001528 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001529 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001530 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001531 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001532 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001533 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001534 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001535 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001536 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001537 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001538 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001539 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001540 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1541 RC = X86::VR64RegisterClass;
1542 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001543 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001544
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001545 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001546 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001547
Chris Lattnerf39f7712007-02-28 05:46:49 +00001548 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1549 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1550 // right size.
1551 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001552 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001553 DAG.getValueType(VA.getValVT()));
1554 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001555 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001556 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001557 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001558 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001559
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001560 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001561 // Handle MMX values passed in XMM regs.
1562 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001563 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1564 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001565 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1566 } else
1567 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001568 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001569 } else {
1570 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001571 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001572 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001573
1574 // If value is passed via pointer - do a load.
1575 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001576 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001577
Dan Gohman98ca4f22009-08-05 01:29:28 +00001578 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001579 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001580
Dan Gohman61a92132008-04-21 23:59:07 +00001581 // The x86-64 ABI for returning structs by value requires that we copy
1582 // the sret argument into %rax for the return. Save the argument into
1583 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001584 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001585 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1586 unsigned Reg = FuncInfo->getSRetReturnReg();
1587 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001588 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001589 FuncInfo->setSRetReturnReg(Reg);
1590 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001591 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001592 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001593 }
1594
Chris Lattnerf39f7712007-02-28 05:46:49 +00001595 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001596 // Align stack specially for tail calls.
1597 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001598 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001599
Evan Cheng1bc78042006-04-26 01:20:17 +00001600 // If the function takes variable number of arguments, make a frame index for
1601 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001602 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001603 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001604 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001605 }
1606 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001607 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1608
1609 // FIXME: We should really autogenerate these arrays
1610 static const unsigned GPR64ArgRegsWin64[] = {
1611 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001612 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001613 static const unsigned XMMArgRegsWin64[] = {
1614 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1615 };
1616 static const unsigned GPR64ArgRegs64Bit[] = {
1617 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1618 };
1619 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001620 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1621 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1622 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001623 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1624
1625 if (IsWin64) {
1626 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1627 GPR64ArgRegs = GPR64ArgRegsWin64;
1628 XMMArgRegs = XMMArgRegsWin64;
1629 } else {
1630 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1631 GPR64ArgRegs = GPR64ArgRegs64Bit;
1632 XMMArgRegs = XMMArgRegs64Bit;
1633 }
1634 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1635 TotalNumIntRegs);
1636 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1637 TotalNumXMMRegs);
1638
Devang Patel578efa92009-06-05 21:57:13 +00001639 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001640 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001641 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001642 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001643 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001644 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001645 // Kernel mode asks for SSE to be disabled, so don't push them
1646 // on the stack.
1647 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001648
Gordon Henriksen86737662008-01-05 16:56:59 +00001649 // For X86-64, if there are vararg parameters that are passed via
1650 // registers, then we must store them to their spots on the stack so they
1651 // may be loaded by deferencing the result of va_next.
1652 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001653 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1654 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001655 TotalNumXMMRegs * 16, 16,
1656 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001657
Gordon Henriksen86737662008-01-05 16:56:59 +00001658 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001659 SmallVector<SDValue, 8> MemOps;
1660 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001661 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001662 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001663 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1664 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001665 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1666 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001667 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001668 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001669 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001670 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
Dan Gohmand6708ea2009-08-15 01:38:56 +00001671 Offset);
Gordon Henriksen86737662008-01-05 16:56:59 +00001672 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001673 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001674 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001675
Dan Gohmanface41a2009-08-16 21:24:25 +00001676 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1677 // Now store the XMM (fp + vector) parameter registers.
1678 SmallVector<SDValue, 11> SaveXMMOps;
1679 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001680
Dan Gohmanface41a2009-08-16 21:24:25 +00001681 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1682 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1683 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001684
Dan Gohmanface41a2009-08-16 21:24:25 +00001685 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1686 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001687
Dan Gohmanface41a2009-08-16 21:24:25 +00001688 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1689 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1690 X86::VR128RegisterClass);
1691 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1692 SaveXMMOps.push_back(Val);
1693 }
1694 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1695 MVT::Other,
1696 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001697 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001698
1699 if (!MemOps.empty())
1700 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1701 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001702 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001703 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001704
Gordon Henriksen86737662008-01-05 16:56:59 +00001705 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001706 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001707 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001708 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001709 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001710 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001711 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001712 BytesToPopOnReturn = 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001713 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001714
Gordon Henriksen86737662008-01-05 16:56:59 +00001715 if (!Is64Bit) {
1716 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001717 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001718 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1719 }
Evan Cheng25caf632006-05-23 21:06:34 +00001720
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001721 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001722
Dan Gohman98ca4f22009-08-05 01:29:28 +00001723 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001724}
1725
Dan Gohman475871a2008-07-27 21:46:04 +00001726SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001727X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1728 SDValue StackPtr, SDValue Arg,
1729 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001730 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001731 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001732 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001733 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001734 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001735 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001736 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001737 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001738 }
Dale Johannesenace16102009-02-03 19:33:06 +00001739 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001740 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001741}
1742
Bill Wendling64e87322009-01-16 19:25:27 +00001743/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001744/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001745SDValue
1746X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001747 SDValue &OutRetAddr, SDValue Chain,
1748 bool IsTailCall, bool Is64Bit,
1749 int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001750 if (!IsTailCall || FPDiff==0) return Chain;
1751
1752 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001753 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001754 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001755
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001756 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001757 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001758 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001759}
1760
1761/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1762/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001763static SDValue
1764EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001765 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001766 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001767 // Store the return address to the appropriate stack slot.
1768 if (!FPDiff) return Chain;
1769 // Calculate the new stack slot for the return address.
1770 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001771 int NewReturnAddrFI =
Evan Chengddc419c2010-01-26 19:04:47 +00001772 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, true,false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001773 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001774 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001775 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00001776 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001777 return Chain;
1778}
1779
Dan Gohman98ca4f22009-08-05 01:29:28 +00001780SDValue
1781X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001782 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001783 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001784 const SmallVectorImpl<ISD::OutputArg> &Outs,
1785 const SmallVectorImpl<ISD::InputArg> &Ins,
1786 DebugLoc dl, SelectionDAG &DAG,
1787 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001788 MachineFunction &MF = DAG.getMachineFunction();
1789 bool Is64Bit = Subtarget->is64Bit();
1790 bool IsStructRet = CallIsStructReturn(Outs);
1791
Evan Cheng0c439eb2010-01-27 00:07:07 +00001792 if (isTailCall)
1793 // Check if it's really possible to do a tail call.
1794 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
Evan Chengb1712452010-01-27 06:25:16 +00001795 Outs, Ins, DAG);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001796
Dan Gohman98ca4f22009-08-05 01:29:28 +00001797 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001798 "Var args not supported with calling convention fastcc");
1799
Chris Lattner638402b2007-02-28 07:00:42 +00001800 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001801 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001802 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1803 ArgLocs, *DAG.getContext());
1804 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001805
Chris Lattner423c5f42007-02-28 05:31:48 +00001806 // Get a count of how many bytes are to be pushed on the stack.
1807 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001808 if (FuncIsMadeTailCallSafe(CallConv))
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001809 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001810
Gordon Henriksen86737662008-01-05 16:56:59 +00001811 int FPDiff = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001812 if (isTailCall) {
Evan Chengb1712452010-01-27 06:25:16 +00001813 ++NumTailCalls;
1814
Gordon Henriksen86737662008-01-05 16:56:59 +00001815 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001816 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001817 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1818 FPDiff = NumBytesCallerPushed - NumBytes;
1819
1820 // Set the delta of movement of the returnaddr stackslot.
1821 // But only set if delta is greater than previous delta.
1822 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1823 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1824 }
1825
Chris Lattnere563bbc2008-10-11 22:08:30 +00001826 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001827
Dan Gohman475871a2008-07-27 21:46:04 +00001828 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001829 // Load return adress for tail calls.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001830 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001831 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001832
Dan Gohman475871a2008-07-27 21:46:04 +00001833 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1834 SmallVector<SDValue, 8> MemOpChains;
1835 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001836
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001837 // Walk the register/memloc assignments, inserting copies/loads. In the case
1838 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001839 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1840 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001841 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001842 SDValue Arg = Outs[i].Val;
1843 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001844 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001845
Chris Lattner423c5f42007-02-28 05:31:48 +00001846 // Promote the value if needed.
1847 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001848 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001849 case CCValAssign::Full: break;
1850 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001851 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001852 break;
1853 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001854 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001855 break;
1856 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001857 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1858 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001859 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1860 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1861 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001862 } else
1863 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1864 break;
1865 case CCValAssign::BCvt:
1866 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001867 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001868 case CCValAssign::Indirect: {
1869 // Store the argument.
1870 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001871 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001872 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00001873 PseudoSourceValue::getFixedStack(FI), 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001874 Arg = SpillSlot;
1875 break;
1876 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001877 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001878
Chris Lattner423c5f42007-02-28 05:31:48 +00001879 if (VA.isRegLoc()) {
1880 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1881 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001882 if (!isTailCall || (isTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001883 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001884 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001885 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001886
Dan Gohman98ca4f22009-08-05 01:29:28 +00001887 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1888 dl, DAG, VA, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001889 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001890 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001891 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001892
Evan Cheng32fe1032006-05-25 00:59:30 +00001893 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001894 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001895 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001896
Evan Cheng347d5f72006-04-28 21:29:37 +00001897 // Build a sequence of copy-to-reg nodes chained together with token chain
1898 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001899 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001900 // Tail call byval lowering might overwrite argument registers so in case of
1901 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001902 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001903 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001904 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001905 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001906 InFlag = Chain.getValue(1);
1907 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001908
Eric Christopherfd179292009-08-27 18:07:15 +00001909
Chris Lattner88e1fd52009-07-09 04:24:46 +00001910 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001911 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1912 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001913 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001914 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1915 DAG.getNode(X86ISD::GlobalBaseReg,
1916 DebugLoc::getUnknownLoc(),
1917 getPointerTy()),
1918 InFlag);
1919 InFlag = Chain.getValue(1);
1920 } else {
1921 // If we are tail calling and generating PIC/GOT style code load the
1922 // address of the callee into ECX. The value in ecx is used as target of
1923 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1924 // for tail calls on PIC/GOT architectures. Normally we would just put the
1925 // address of GOT into ebx and then call target@PLT. But for tail calls
1926 // ebx would be restored (since ebx is callee saved) before jumping to the
1927 // target@PLT.
1928
1929 // Note: The actual moving to ECX is done further down.
1930 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1931 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1932 !G->getGlobal()->hasProtectedVisibility())
1933 Callee = LowerGlobalAddress(Callee, DAG);
1934 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001935 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001936 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001937 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001938
Gordon Henriksen86737662008-01-05 16:56:59 +00001939 if (Is64Bit && isVarArg) {
1940 // From AMD64 ABI document:
1941 // For calls that may call functions that use varargs or stdargs
1942 // (prototype-less calls or calls to functions containing ellipsis (...) in
1943 // the declaration) %al is used as hidden argument to specify the number
1944 // of SSE registers used. The contents of %al do not need to match exactly
1945 // the number of registers, but must be an ubound on the number of SSE
1946 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001947
1948 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001949 // Count the number of XMM registers allocated.
1950 static const unsigned XMMArgRegs[] = {
1951 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1952 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1953 };
1954 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001955 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001956 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001957
Dale Johannesendd64c412009-02-04 00:33:20 +00001958 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001959 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001960 InFlag = Chain.getValue(1);
1961 }
1962
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001963
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001964 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001965 if (isTailCall) {
1966 // Force all the incoming stack arguments to be loaded from the stack
1967 // before any new outgoing arguments are stored to the stack, because the
1968 // outgoing stack slots may alias the incoming argument stack slots, and
1969 // the alias isn't otherwise explicit. This is slightly more conservative
1970 // than necessary, because it means that each store effectively depends
1971 // on every argument instead of just those arguments it would clobber.
1972 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1973
Dan Gohman475871a2008-07-27 21:46:04 +00001974 SmallVector<SDValue, 8> MemOpChains2;
1975 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001976 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001977 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001978 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001979 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1980 CCValAssign &VA = ArgLocs[i];
1981 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001982 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001983 SDValue Arg = Outs[i].Val;
1984 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001985 // Create frame index.
1986 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001987 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00001988 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001989 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001990
Duncan Sands276dcbd2008-03-21 09:14:45 +00001991 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001992 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001993 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001994 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001995 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001996 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001997 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001998
Dan Gohman98ca4f22009-08-05 01:29:28 +00001999 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2000 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002001 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002002 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002003 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002004 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002005 DAG.getStore(ArgChain, dl, Arg, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00002006 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002007 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002008 }
2009 }
2010
2011 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002012 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002013 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002014
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002015 // Copy arguments to their registers.
2016 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002017 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002018 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002019 InFlag = Chain.getValue(1);
2020 }
Dan Gohman475871a2008-07-27 21:46:04 +00002021 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002022
Gordon Henriksen86737662008-01-05 16:56:59 +00002023 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002024 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002025 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002026 }
2027
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002028 bool WasGlobalOrExternal = false;
2029 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2030 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2031 // In the 64-bit large code model, we have to make all calls
2032 // through a register, since the call instruction's 32-bit
2033 // pc-relative offset may not be large enough to hold the whole
2034 // address.
2035 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2036 WasGlobalOrExternal = true;
2037 // If the callee is a GlobalAddress node (quite common, every direct call
2038 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2039 // it.
2040
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002041 // We should use extra load for direct calls to dllimported functions in
2042 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00002043 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002044 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002045 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002046
Chris Lattner48a7d022009-07-09 05:02:21 +00002047 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2048 // external symbols most go through the PLT in PIC mode. If the symbol
2049 // has hidden or protected visibility, or if it is static or local, then
2050 // we don't need to use the PLT - we can directly call it.
2051 if (Subtarget->isTargetELF() &&
2052 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002053 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002054 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002055 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002056 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2057 Subtarget->getDarwinVers() < 9) {
2058 // PC-relative references to external symbols should go through $stub,
2059 // unless we're building with the leopard linker or later, which
2060 // automatically synthesizes these stubs.
2061 OpFlags = X86II::MO_DARWIN_STUB;
2062 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002063
Chris Lattner74e726e2009-07-09 05:27:35 +00002064 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002065 G->getOffset(), OpFlags);
2066 }
Bill Wendling056292f2008-09-16 21:48:12 +00002067 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002068 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002069 unsigned char OpFlags = 0;
2070
2071 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2072 // symbols should go through the PLT.
2073 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002074 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002075 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002076 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002077 Subtarget->getDarwinVers() < 9) {
2078 // PC-relative references to external symbols should go through $stub,
2079 // unless we're building with the leopard linker or later, which
2080 // automatically synthesizes these stubs.
2081 OpFlags = X86II::MO_DARWIN_STUB;
2082 }
Eric Christopherfd179292009-08-27 18:07:15 +00002083
Chris Lattner48a7d022009-07-09 05:02:21 +00002084 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2085 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002086 }
2087
2088 if (isTailCall && !WasGlobalOrExternal) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00002089 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00002090
Dale Johannesendd64c412009-02-04 00:33:20 +00002091 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00002092 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00002093 Callee,InFlag);
2094 Callee = DAG.getRegister(Opc, getPointerTy());
2095 // Add register as live out.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00002096 MF.getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002097 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002098
Chris Lattnerd96d0722007-02-25 06:40:16 +00002099 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002100 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002101 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002102
Dan Gohman98ca4f22009-08-05 01:29:28 +00002103 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002104 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2105 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002106 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002107 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002108
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002109 Ops.push_back(Chain);
2110 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002111
Dan Gohman98ca4f22009-08-05 01:29:28 +00002112 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002113 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002114
Gordon Henriksen86737662008-01-05 16:56:59 +00002115 // Add argument registers to the end of the list so that they are known live
2116 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002117 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2118 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2119 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002120
Evan Cheng586ccac2008-03-18 23:36:35 +00002121 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002122 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002123 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2124
2125 // Add an implicit use of AL for x86 vararg functions.
2126 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002127 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002128
Gabor Greifba36cb52008-08-28 21:40:38 +00002129 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002130 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002131
Dan Gohman98ca4f22009-08-05 01:29:28 +00002132 if (isTailCall) {
2133 // If this is the first return lowered for this function, add the regs
2134 // to the liveout set for the function.
2135 if (MF.getRegInfo().liveout_empty()) {
2136 SmallVector<CCValAssign, 16> RVLocs;
2137 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2138 *DAG.getContext());
2139 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2140 for (unsigned i = 0; i != RVLocs.size(); ++i)
2141 if (RVLocs[i].isRegLoc())
2142 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2143 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002144
Dan Gohman98ca4f22009-08-05 01:29:28 +00002145 assert(((Callee.getOpcode() == ISD::Register &&
2146 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002147 cast<RegisterSDNode>(Callee)->getReg() == X86::R11)) ||
Dan Gohman98ca4f22009-08-05 01:29:28 +00002148 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2149 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002150 "Expecting a global address, external symbol, or scratch register");
Dan Gohman98ca4f22009-08-05 01:29:28 +00002151
2152 return DAG.getNode(X86ISD::TC_RETURN, dl,
2153 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002154 }
2155
Dale Johannesenace16102009-02-03 19:33:06 +00002156 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002157 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002158
Chris Lattner2d297092006-05-23 18:50:38 +00002159 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002160 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002161 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002162 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002163 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002164 // If this is is a call to a struct-return function, the callee
2165 // pops the hidden struct pointer, so we have to push it back.
2166 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002167 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002168 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002169 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002170
Gordon Henriksenae636f82008-01-03 16:47:34 +00002171 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002172 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002173 DAG.getIntPtrConstant(NumBytes, true),
2174 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2175 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002176 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002177 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002178
Chris Lattner3085e152007-02-25 08:59:22 +00002179 // Handle result values, copying them out of physregs into vregs that we
2180 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002181 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2182 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002183}
2184
Evan Cheng25ab6902006-09-08 06:48:29 +00002185
2186//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002187// Fast Calling Convention (tail call) implementation
2188//===----------------------------------------------------------------------===//
2189
2190// Like std call, callee cleans arguments, convention except that ECX is
2191// reserved for storing the tail called function address. Only 2 registers are
2192// free for argument passing (inreg). Tail call optimization is performed
2193// provided:
2194// * tailcallopt is enabled
2195// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002196// On X86_64 architecture with GOT-style position independent code only local
2197// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002198// To keep the stack aligned according to platform abi the function
2199// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2200// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002201// If a tail called function callee has more arguments than the caller the
2202// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002203// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002204// original REtADDR, but before the saved framepointer or the spilled registers
2205// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2206// stack layout:
2207// arg1
2208// arg2
2209// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002210// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002211// move area ]
2212// (possible EBP)
2213// ESI
2214// EDI
2215// local1 ..
2216
2217/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2218/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002219unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002220 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002221 MachineFunction &MF = DAG.getMachineFunction();
2222 const TargetMachine &TM = MF.getTarget();
2223 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2224 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002225 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002226 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002227 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002228 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2229 // Number smaller than 12 so just add the difference.
2230 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2231 } else {
2232 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002233 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002234 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002235 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002236 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002237}
2238
Dan Gohman98ca4f22009-08-05 01:29:28 +00002239/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2240/// for tail call optimization. Targets which want to do tail call
2241/// optimization should implement this function.
2242bool
2243X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002244 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002245 bool isVarArg,
Evan Chengb1712452010-01-27 06:25:16 +00002246 const SmallVectorImpl<ISD::OutputArg> &Outs,
2247 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002248 SelectionDAG& DAG) const {
Evan Chengb1712452010-01-27 06:25:16 +00002249 if (CalleeCC != CallingConv::Fast &&
2250 CalleeCC != CallingConv::C)
2251 return false;
2252
Evan Cheng7096ae42010-01-29 06:45:59 +00002253 // If -tailcallopt is specified, make fastcc functions tail-callable.
2254 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng843bd692010-01-31 06:44:49 +00002255 if (PerformTailCallOpt) {
2256 if (CalleeCC == CallingConv::Fast &&
2257 CallerF->getCallingConv() == CalleeCC)
2258 return true;
2259 return false;
2260 }
2261
2262 // Do not tail call optimize vararg calls for now.
2263 if (isVarArg)
2264 return false;
2265
Evan Chengb1712452010-01-27 06:25:16 +00002266 // Look for obvious safe cases to perform tail call optimization.
Evan Chenga6bff982010-01-30 01:22:00 +00002267 // If the callee takes no arguments then go on to check the results of the
2268 // call.
2269 if (!Outs.empty()) {
2270 // Check if stack adjustment is needed. For now, do not do this if any
2271 // argument is passed on the stack.
2272 SmallVector<CCValAssign, 16> ArgLocs;
2273 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2274 ArgLocs, *DAG.getContext());
2275 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
2276 if (CCInfo.getNextStackOffset())
2277 return false;
2278 }
Evan Chengb1712452010-01-27 06:25:16 +00002279
Evan Cheng7096ae42010-01-29 06:45:59 +00002280 // If the caller does not return a value, then this is obviously safe.
2281 // This is one case where it's safe to perform this optimization even
2282 // if the return types do not match.
2283 const Type *CallerRetTy = CallerF->getReturnType();
2284 if (CallerRetTy->isVoidTy())
2285 return true;
Evan Chengb1712452010-01-27 06:25:16 +00002286
Evan Cheng7096ae42010-01-29 06:45:59 +00002287 // If the return types match, then it's safe.
Evan Cheng0a4fd462010-02-01 02:13:39 +00002288 // Don't tail call optimize recursive call.
2289 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
Evan Cheng7096ae42010-01-29 06:45:59 +00002290 if (!G) return false; // FIXME: common external symbols?
Evan Cheng7276c8c2010-02-01 22:40:09 +00002291 if (const Function *CalleeF = dyn_cast<Function>(G->getGlobal())) {
2292 const Type *CalleeRetTy = CalleeF->getReturnType();
2293 return CallerRetTy == CalleeRetTy;
2294 }
2295 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002296}
2297
Dan Gohman3df24e62008-09-03 23:12:08 +00002298FastISel *
Evan Chengddc419c2010-01-26 19:04:47 +00002299X86TargetLowering::createFastISel(MachineFunction &mf, MachineModuleInfo *mmo,
2300 DwarfWriter *dw,
2301 DenseMap<const Value *, unsigned> &vm,
2302 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2303 DenseMap<const AllocaInst *, int> &am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002304#ifndef NDEBUG
Evan Chengddc419c2010-01-26 19:04:47 +00002305 , SmallSet<Instruction*, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002306#endif
2307 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002308 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002309#ifndef NDEBUG
2310 , cil
2311#endif
2312 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002313}
2314
2315
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002316//===----------------------------------------------------------------------===//
2317// Other Lowering Hooks
2318//===----------------------------------------------------------------------===//
2319
2320
Dan Gohman475871a2008-07-27 21:46:04 +00002321SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002322 MachineFunction &MF = DAG.getMachineFunction();
2323 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2324 int ReturnAddrIndex = FuncInfo->getRAIndex();
2325
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002326 if (ReturnAddrIndex == 0) {
2327 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002328 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002329 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
2330 true, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002331 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002332 }
2333
Evan Cheng25ab6902006-09-08 06:48:29 +00002334 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002335}
2336
2337
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002338bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2339 bool hasSymbolicDisplacement) {
2340 // Offset should fit into 32 bit immediate field.
2341 if (!isInt32(Offset))
2342 return false;
2343
2344 // If we don't have a symbolic displacement - we don't have any extra
2345 // restrictions.
2346 if (!hasSymbolicDisplacement)
2347 return true;
2348
2349 // FIXME: Some tweaks might be needed for medium code model.
2350 if (M != CodeModel::Small && M != CodeModel::Kernel)
2351 return false;
2352
2353 // For small code model we assume that latest object is 16MB before end of 31
2354 // bits boundary. We may also accept pretty large negative constants knowing
2355 // that all objects are in the positive half of address space.
2356 if (M == CodeModel::Small && Offset < 16*1024*1024)
2357 return true;
2358
2359 // For kernel code model we know that all object resist in the negative half
2360 // of 32bits address space. We may not accept negative offsets, since they may
2361 // be just off and we may accept pretty large positive ones.
2362 if (M == CodeModel::Kernel && Offset > 0)
2363 return true;
2364
2365 return false;
2366}
2367
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002368/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2369/// specific condition code, returning the condition code and the LHS/RHS of the
2370/// comparison to make.
2371static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2372 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002373 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002374 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2375 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2376 // X > -1 -> X == 0, jump !sign.
2377 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002378 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002379 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2380 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002381 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002382 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002383 // X < 1 -> X <= 0
2384 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002385 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002386 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002387 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002388
Evan Chengd9558e02006-01-06 00:43:03 +00002389 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002390 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002391 case ISD::SETEQ: return X86::COND_E;
2392 case ISD::SETGT: return X86::COND_G;
2393 case ISD::SETGE: return X86::COND_GE;
2394 case ISD::SETLT: return X86::COND_L;
2395 case ISD::SETLE: return X86::COND_LE;
2396 case ISD::SETNE: return X86::COND_NE;
2397 case ISD::SETULT: return X86::COND_B;
2398 case ISD::SETUGT: return X86::COND_A;
2399 case ISD::SETULE: return X86::COND_BE;
2400 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002401 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002402 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002403
Chris Lattner4c78e022008-12-23 23:42:27 +00002404 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002405
Chris Lattner4c78e022008-12-23 23:42:27 +00002406 // If LHS is a foldable load, but RHS is not, flip the condition.
2407 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2408 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2409 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2410 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002411 }
2412
Chris Lattner4c78e022008-12-23 23:42:27 +00002413 switch (SetCCOpcode) {
2414 default: break;
2415 case ISD::SETOLT:
2416 case ISD::SETOLE:
2417 case ISD::SETUGT:
2418 case ISD::SETUGE:
2419 std::swap(LHS, RHS);
2420 break;
2421 }
2422
2423 // On a floating point condition, the flags are set as follows:
2424 // ZF PF CF op
2425 // 0 | 0 | 0 | X > Y
2426 // 0 | 0 | 1 | X < Y
2427 // 1 | 0 | 0 | X == Y
2428 // 1 | 1 | 1 | unordered
2429 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002430 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002431 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002432 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002433 case ISD::SETOLT: // flipped
2434 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002435 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002436 case ISD::SETOLE: // flipped
2437 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002438 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002439 case ISD::SETUGT: // flipped
2440 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002441 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002442 case ISD::SETUGE: // flipped
2443 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002444 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002445 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002446 case ISD::SETNE: return X86::COND_NE;
2447 case ISD::SETUO: return X86::COND_P;
2448 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002449 case ISD::SETOEQ:
2450 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002451 }
Evan Chengd9558e02006-01-06 00:43:03 +00002452}
2453
Evan Cheng4a460802006-01-11 00:33:36 +00002454/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2455/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002456/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002457static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002458 switch (X86CC) {
2459 default:
2460 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002461 case X86::COND_B:
2462 case X86::COND_BE:
2463 case X86::COND_E:
2464 case X86::COND_P:
2465 case X86::COND_A:
2466 case X86::COND_AE:
2467 case X86::COND_NE:
2468 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002469 return true;
2470 }
2471}
2472
Evan Chengeb2f9692009-10-27 19:56:55 +00002473/// isFPImmLegal - Returns true if the target can instruction select the
2474/// specified FP immediate natively. If false, the legalizer will
2475/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002476bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002477 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2478 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2479 return true;
2480 }
2481 return false;
2482}
2483
Nate Begeman9008ca62009-04-27 18:41:29 +00002484/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2485/// the specified range (L, H].
2486static bool isUndefOrInRange(int Val, int Low, int Hi) {
2487 return (Val < 0) || (Val >= Low && Val < Hi);
2488}
2489
2490/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2491/// specified value.
2492static bool isUndefOrEqual(int Val, int CmpVal) {
2493 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002494 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002495 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002496}
2497
Nate Begeman9008ca62009-04-27 18:41:29 +00002498/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2499/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2500/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002501static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002502 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002503 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002504 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002505 return (Mask[0] < 2 && Mask[1] < 2);
2506 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002507}
2508
Nate Begeman9008ca62009-04-27 18:41:29 +00002509bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002510 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002511 N->getMask(M);
2512 return ::isPSHUFDMask(M, N->getValueType(0));
2513}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002514
Nate Begeman9008ca62009-04-27 18:41:29 +00002515/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2516/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002517static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002518 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002519 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002520
Nate Begeman9008ca62009-04-27 18:41:29 +00002521 // Lower quadword copied in order or undef.
2522 for (int i = 0; i != 4; ++i)
2523 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002524 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002525
Evan Cheng506d3df2006-03-29 23:07:14 +00002526 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002527 for (int i = 4; i != 8; ++i)
2528 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002529 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002530
Evan Cheng506d3df2006-03-29 23:07:14 +00002531 return true;
2532}
2533
Nate Begeman9008ca62009-04-27 18:41:29 +00002534bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002535 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002536 N->getMask(M);
2537 return ::isPSHUFHWMask(M, N->getValueType(0));
2538}
Evan Cheng506d3df2006-03-29 23:07:14 +00002539
Nate Begeman9008ca62009-04-27 18:41:29 +00002540/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2541/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002542static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002543 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002544 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002545
Rafael Espindola15684b22009-04-24 12:40:33 +00002546 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002547 for (int i = 4; i != 8; ++i)
2548 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002549 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002550
Rafael Espindola15684b22009-04-24 12:40:33 +00002551 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002552 for (int i = 0; i != 4; ++i)
2553 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002554 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002555
Rafael Espindola15684b22009-04-24 12:40:33 +00002556 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002557}
2558
Nate Begeman9008ca62009-04-27 18:41:29 +00002559bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002560 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002561 N->getMask(M);
2562 return ::isPSHUFLWMask(M, N->getValueType(0));
2563}
2564
Nate Begemana09008b2009-10-19 02:17:23 +00002565/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2566/// is suitable for input to PALIGNR.
2567static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2568 bool hasSSSE3) {
2569 int i, e = VT.getVectorNumElements();
2570
2571 // Do not handle v2i64 / v2f64 shuffles with palignr.
2572 if (e < 4 || !hasSSSE3)
2573 return false;
2574
2575 for (i = 0; i != e; ++i)
2576 if (Mask[i] >= 0)
2577 break;
2578
2579 // All undef, not a palignr.
2580 if (i == e)
2581 return false;
2582
2583 // Determine if it's ok to perform a palignr with only the LHS, since we
2584 // don't have access to the actual shuffle elements to see if RHS is undef.
2585 bool Unary = Mask[i] < (int)e;
2586 bool NeedsUnary = false;
2587
2588 int s = Mask[i] - i;
2589
2590 // Check the rest of the elements to see if they are consecutive.
2591 for (++i; i != e; ++i) {
2592 int m = Mask[i];
2593 if (m < 0)
2594 continue;
2595
2596 Unary = Unary && (m < (int)e);
2597 NeedsUnary = NeedsUnary || (m < s);
2598
2599 if (NeedsUnary && !Unary)
2600 return false;
2601 if (Unary && m != ((s+i) & (e-1)))
2602 return false;
2603 if (!Unary && m != (s+i))
2604 return false;
2605 }
2606 return true;
2607}
2608
2609bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2610 SmallVector<int, 8> M;
2611 N->getMask(M);
2612 return ::isPALIGNRMask(M, N->getValueType(0), true);
2613}
2614
Evan Cheng14aed5e2006-03-24 01:18:28 +00002615/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2616/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002617static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002618 int NumElems = VT.getVectorNumElements();
2619 if (NumElems != 2 && NumElems != 4)
2620 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002621
Nate Begeman9008ca62009-04-27 18:41:29 +00002622 int Half = NumElems / 2;
2623 for (int i = 0; i < Half; ++i)
2624 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002625 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002626 for (int i = Half; i < NumElems; ++i)
2627 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002628 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002629
Evan Cheng14aed5e2006-03-24 01:18:28 +00002630 return true;
2631}
2632
Nate Begeman9008ca62009-04-27 18:41:29 +00002633bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2634 SmallVector<int, 8> M;
2635 N->getMask(M);
2636 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002637}
2638
Evan Cheng213d2cf2007-05-17 18:45:50 +00002639/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002640/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2641/// half elements to come from vector 1 (which would equal the dest.) and
2642/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002643static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002644 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002645
2646 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002647 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002648
Nate Begeman9008ca62009-04-27 18:41:29 +00002649 int Half = NumElems / 2;
2650 for (int i = 0; i < Half; ++i)
2651 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002652 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002653 for (int i = Half; i < NumElems; ++i)
2654 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002655 return false;
2656 return true;
2657}
2658
Nate Begeman9008ca62009-04-27 18:41:29 +00002659static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2660 SmallVector<int, 8> M;
2661 N->getMask(M);
2662 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002663}
2664
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002665/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2666/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002667bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2668 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002669 return false;
2670
Evan Cheng2064a2b2006-03-28 06:50:32 +00002671 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002672 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2673 isUndefOrEqual(N->getMaskElt(1), 7) &&
2674 isUndefOrEqual(N->getMaskElt(2), 2) &&
2675 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002676}
2677
Nate Begeman0b10b912009-11-07 23:17:15 +00002678/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2679/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2680/// <2, 3, 2, 3>
2681bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2682 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2683
2684 if (NumElems != 4)
2685 return false;
2686
2687 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2688 isUndefOrEqual(N->getMaskElt(1), 3) &&
2689 isUndefOrEqual(N->getMaskElt(2), 2) &&
2690 isUndefOrEqual(N->getMaskElt(3), 3);
2691}
2692
Evan Cheng5ced1d82006-04-06 23:23:56 +00002693/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2694/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002695bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2696 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002697
Evan Cheng5ced1d82006-04-06 23:23:56 +00002698 if (NumElems != 2 && NumElems != 4)
2699 return false;
2700
Evan Chengc5cdff22006-04-07 21:53:05 +00002701 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002702 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002703 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002704
Evan Chengc5cdff22006-04-07 21:53:05 +00002705 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002706 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002707 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002708
2709 return true;
2710}
2711
Nate Begeman0b10b912009-11-07 23:17:15 +00002712/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2713/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2714bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002715 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002716
Evan Cheng5ced1d82006-04-06 23:23:56 +00002717 if (NumElems != 2 && NumElems != 4)
2718 return false;
2719
Evan Chengc5cdff22006-04-07 21:53:05 +00002720 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002721 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002722 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002723
Nate Begeman9008ca62009-04-27 18:41:29 +00002724 for (unsigned i = 0; i < NumElems/2; ++i)
2725 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002726 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002727
2728 return true;
2729}
2730
Evan Cheng0038e592006-03-28 00:39:58 +00002731/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2732/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002733static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002734 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002735 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002736 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002737 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002738
Nate Begeman9008ca62009-04-27 18:41:29 +00002739 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2740 int BitI = Mask[i];
2741 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002742 if (!isUndefOrEqual(BitI, j))
2743 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002744 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002745 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002746 return false;
2747 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002748 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002749 return false;
2750 }
Evan Cheng0038e592006-03-28 00:39:58 +00002751 }
Evan Cheng0038e592006-03-28 00:39:58 +00002752 return true;
2753}
2754
Nate Begeman9008ca62009-04-27 18:41:29 +00002755bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2756 SmallVector<int, 8> M;
2757 N->getMask(M);
2758 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002759}
2760
Evan Cheng4fcb9222006-03-28 02:43:26 +00002761/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2762/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002763static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002764 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002765 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002766 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002767 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002768
Nate Begeman9008ca62009-04-27 18:41:29 +00002769 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2770 int BitI = Mask[i];
2771 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002772 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002773 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002774 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002775 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002776 return false;
2777 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002778 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002779 return false;
2780 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002781 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002782 return true;
2783}
2784
Nate Begeman9008ca62009-04-27 18:41:29 +00002785bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2786 SmallVector<int, 8> M;
2787 N->getMask(M);
2788 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002789}
2790
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002791/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2792/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2793/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002794static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002795 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002796 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002797 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002798
Nate Begeman9008ca62009-04-27 18:41:29 +00002799 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2800 int BitI = Mask[i];
2801 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002802 if (!isUndefOrEqual(BitI, j))
2803 return false;
2804 if (!isUndefOrEqual(BitI1, j))
2805 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002806 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002807 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002808}
2809
Nate Begeman9008ca62009-04-27 18:41:29 +00002810bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2811 SmallVector<int, 8> M;
2812 N->getMask(M);
2813 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2814}
2815
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002816/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2817/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2818/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002819static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002820 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002821 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2822 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002823
Nate Begeman9008ca62009-04-27 18:41:29 +00002824 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2825 int BitI = Mask[i];
2826 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002827 if (!isUndefOrEqual(BitI, j))
2828 return false;
2829 if (!isUndefOrEqual(BitI1, j))
2830 return false;
2831 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002832 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002833}
2834
Nate Begeman9008ca62009-04-27 18:41:29 +00002835bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2836 SmallVector<int, 8> M;
2837 N->getMask(M);
2838 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2839}
2840
Evan Cheng017dcc62006-04-21 01:05:10 +00002841/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2842/// specifies a shuffle of elements that is suitable for input to MOVSS,
2843/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002844static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002845 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002846 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002847
2848 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002849
Nate Begeman9008ca62009-04-27 18:41:29 +00002850 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002851 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002852
Nate Begeman9008ca62009-04-27 18:41:29 +00002853 for (int i = 1; i < NumElts; ++i)
2854 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002855 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002856
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002857 return true;
2858}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002859
Nate Begeman9008ca62009-04-27 18:41:29 +00002860bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2861 SmallVector<int, 8> M;
2862 N->getMask(M);
2863 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002864}
2865
Evan Cheng017dcc62006-04-21 01:05:10 +00002866/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2867/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002868/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002869static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002870 bool V2IsSplat = false, bool V2IsUndef = false) {
2871 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002872 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002873 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002874
Nate Begeman9008ca62009-04-27 18:41:29 +00002875 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002876 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002877
Nate Begeman9008ca62009-04-27 18:41:29 +00002878 for (int i = 1; i < NumOps; ++i)
2879 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2880 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2881 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002882 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002883
Evan Cheng39623da2006-04-20 08:58:49 +00002884 return true;
2885}
2886
Nate Begeman9008ca62009-04-27 18:41:29 +00002887static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002888 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002889 SmallVector<int, 8> M;
2890 N->getMask(M);
2891 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002892}
2893
Evan Chengd9539472006-04-14 21:59:03 +00002894/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2895/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002896bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2897 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002898 return false;
2899
2900 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002901 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002902 int Elt = N->getMaskElt(i);
2903 if (Elt >= 0 && Elt != 1)
2904 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002905 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002906
2907 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002908 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002909 int Elt = N->getMaskElt(i);
2910 if (Elt >= 0 && Elt != 3)
2911 return false;
2912 if (Elt == 3)
2913 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002914 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002915 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002916 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002917 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002918}
2919
2920/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2921/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002922bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2923 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002924 return false;
2925
2926 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002927 for (unsigned i = 0; i < 2; ++i)
2928 if (N->getMaskElt(i) > 0)
2929 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002930
2931 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002932 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002933 int Elt = N->getMaskElt(i);
2934 if (Elt >= 0 && Elt != 2)
2935 return false;
2936 if (Elt == 2)
2937 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002938 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002939 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002940 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002941}
2942
Evan Cheng0b457f02008-09-25 20:50:48 +00002943/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2944/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002945bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2946 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00002947
Nate Begeman9008ca62009-04-27 18:41:29 +00002948 for (int i = 0; i < e; ++i)
2949 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002950 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002951 for (int i = 0; i < e; ++i)
2952 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002953 return false;
2954 return true;
2955}
2956
Evan Cheng63d33002006-03-22 08:01:21 +00002957/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002958/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00002959unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002960 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2961 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2962
Evan Chengb9df0ca2006-03-22 02:53:00 +00002963 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2964 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002965 for (int i = 0; i < NumOperands; ++i) {
2966 int Val = SVOp->getMaskElt(NumOperands-i-1);
2967 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002968 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002969 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002970 if (i != NumOperands - 1)
2971 Mask <<= Shift;
2972 }
Evan Cheng63d33002006-03-22 08:01:21 +00002973 return Mask;
2974}
2975
Evan Cheng506d3df2006-03-29 23:07:14 +00002976/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002977/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002978unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002979 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002980 unsigned Mask = 0;
2981 // 8 nodes, but we only care about the last 4.
2982 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002983 int Val = SVOp->getMaskElt(i);
2984 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002985 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002986 if (i != 4)
2987 Mask <<= 2;
2988 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002989 return Mask;
2990}
2991
2992/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002993/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002994unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002995 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002996 unsigned Mask = 0;
2997 // 8 nodes, but we only care about the first 4.
2998 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002999 int Val = SVOp->getMaskElt(i);
3000 if (Val >= 0)
3001 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003002 if (i != 0)
3003 Mask <<= 2;
3004 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003005 return Mask;
3006}
3007
Nate Begemana09008b2009-10-19 02:17:23 +00003008/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3009/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3010unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3011 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3012 EVT VVT = N->getValueType(0);
3013 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3014 int Val = 0;
3015
3016 unsigned i, e;
3017 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3018 Val = SVOp->getMaskElt(i);
3019 if (Val >= 0)
3020 break;
3021 }
3022 return (Val - i) * EltSize;
3023}
3024
Evan Cheng37b73872009-07-30 08:33:02 +00003025/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3026/// constant +0.0.
3027bool X86::isZeroNode(SDValue Elt) {
3028 return ((isa<ConstantSDNode>(Elt) &&
3029 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3030 (isa<ConstantFPSDNode>(Elt) &&
3031 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3032}
3033
Nate Begeman9008ca62009-04-27 18:41:29 +00003034/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3035/// their permute mask.
3036static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3037 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003038 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003039 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003040 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003041
Nate Begeman5a5ca152009-04-29 05:20:52 +00003042 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003043 int idx = SVOp->getMaskElt(i);
3044 if (idx < 0)
3045 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003046 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003047 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003048 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003049 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003050 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003051 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3052 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003053}
3054
Evan Cheng779ccea2007-12-07 21:30:01 +00003055/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3056/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003057static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003058 unsigned NumElems = VT.getVectorNumElements();
3059 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003060 int idx = Mask[i];
3061 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003062 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003063 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003064 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003065 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003066 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003067 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003068}
3069
Evan Cheng533a0aa2006-04-19 20:35:22 +00003070/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3071/// match movhlps. The lower half elements should come from upper half of
3072/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003073/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003074static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3075 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003076 return false;
3077 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003078 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003079 return false;
3080 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003081 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003082 return false;
3083 return true;
3084}
3085
Evan Cheng5ced1d82006-04-06 23:23:56 +00003086/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003087/// is promoted to a vector. It also returns the LoadSDNode by reference if
3088/// required.
3089static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003090 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3091 return false;
3092 N = N->getOperand(0).getNode();
3093 if (!ISD::isNON_EXTLoad(N))
3094 return false;
3095 if (LD)
3096 *LD = cast<LoadSDNode>(N);
3097 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003098}
3099
Evan Cheng533a0aa2006-04-19 20:35:22 +00003100/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3101/// match movlp{s|d}. The lower half elements should come from lower half of
3102/// V1 (and in order), and the upper half elements should come from the upper
3103/// half of V2 (and in order). And since V1 will become the source of the
3104/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003105static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3106 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003107 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003108 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003109 // Is V2 is a vector load, don't do this transformation. We will try to use
3110 // load folding shufps op.
3111 if (ISD::isNON_EXTLoad(V2))
3112 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003113
Nate Begeman5a5ca152009-04-29 05:20:52 +00003114 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003115
Evan Cheng533a0aa2006-04-19 20:35:22 +00003116 if (NumElems != 2 && NumElems != 4)
3117 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003118 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003119 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003120 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003121 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003122 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003123 return false;
3124 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003125}
3126
Evan Cheng39623da2006-04-20 08:58:49 +00003127/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3128/// all the same.
3129static bool isSplatVector(SDNode *N) {
3130 if (N->getOpcode() != ISD::BUILD_VECTOR)
3131 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003132
Dan Gohman475871a2008-07-27 21:46:04 +00003133 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003134 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3135 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003136 return false;
3137 return true;
3138}
3139
Evan Cheng213d2cf2007-05-17 18:45:50 +00003140/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003141/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003142/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003143static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003144 SDValue V1 = N->getOperand(0);
3145 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003146 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3147 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003148 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003149 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003150 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003151 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3152 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003153 if (Opc != ISD::BUILD_VECTOR ||
3154 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003155 return false;
3156 } else if (Idx >= 0) {
3157 unsigned Opc = V1.getOpcode();
3158 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3159 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003160 if (Opc != ISD::BUILD_VECTOR ||
3161 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003162 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003163 }
3164 }
3165 return true;
3166}
3167
3168/// getZeroVector - Returns a vector of specified type with all zero elements.
3169///
Owen Andersone50ed302009-08-10 22:56:29 +00003170static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003171 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003172 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003173
Chris Lattner8a594482007-11-25 00:24:49 +00003174 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3175 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003176 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003177 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003178 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3179 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003180 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003181 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3182 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003183 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003184 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3185 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003186 }
Dale Johannesenace16102009-02-03 19:33:06 +00003187 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003188}
3189
Chris Lattner8a594482007-11-25 00:24:49 +00003190/// getOnesVector - Returns a vector of specified type with all bits set.
3191///
Owen Andersone50ed302009-08-10 22:56:29 +00003192static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003193 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003194
Chris Lattner8a594482007-11-25 00:24:49 +00003195 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3196 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003197 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003198 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003199 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003200 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003201 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003202 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003203 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003204}
3205
3206
Evan Cheng39623da2006-04-20 08:58:49 +00003207/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3208/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003209static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003210 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003211 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003212
Evan Cheng39623da2006-04-20 08:58:49 +00003213 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003214 SmallVector<int, 8> MaskVec;
3215 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003216
Nate Begeman5a5ca152009-04-29 05:20:52 +00003217 for (unsigned i = 0; i != NumElems; ++i) {
3218 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003219 MaskVec[i] = NumElems;
3220 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003221 }
Evan Cheng39623da2006-04-20 08:58:49 +00003222 }
Evan Cheng39623da2006-04-20 08:58:49 +00003223 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003224 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3225 SVOp->getOperand(1), &MaskVec[0]);
3226 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003227}
3228
Evan Cheng017dcc62006-04-21 01:05:10 +00003229/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3230/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003231static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003232 SDValue V2) {
3233 unsigned NumElems = VT.getVectorNumElements();
3234 SmallVector<int, 8> Mask;
3235 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003236 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003237 Mask.push_back(i);
3238 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003239}
3240
Nate Begeman9008ca62009-04-27 18:41:29 +00003241/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003242static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003243 SDValue V2) {
3244 unsigned NumElems = VT.getVectorNumElements();
3245 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003246 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003247 Mask.push_back(i);
3248 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003249 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003250 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003251}
3252
Nate Begeman9008ca62009-04-27 18:41:29 +00003253/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003254static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003255 SDValue V2) {
3256 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003257 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003258 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003259 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003260 Mask.push_back(i + Half);
3261 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003262 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003263 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003264}
3265
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003266/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003267static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003268 bool HasSSE2) {
3269 if (SV->getValueType(0).getVectorNumElements() <= 4)
3270 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003271
Owen Anderson825b72b2009-08-11 20:47:22 +00003272 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003273 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003274 DebugLoc dl = SV->getDebugLoc();
3275 SDValue V1 = SV->getOperand(0);
3276 int NumElems = VT.getVectorNumElements();
3277 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003278
Nate Begeman9008ca62009-04-27 18:41:29 +00003279 // unpack elements to the correct location
3280 while (NumElems > 4) {
3281 if (EltNo < NumElems/2) {
3282 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3283 } else {
3284 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3285 EltNo -= NumElems/2;
3286 }
3287 NumElems >>= 1;
3288 }
Eric Christopherfd179292009-08-27 18:07:15 +00003289
Nate Begeman9008ca62009-04-27 18:41:29 +00003290 // Perform the splat.
3291 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003292 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003293 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3294 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003295}
3296
Evan Chengba05f722006-04-21 23:03:30 +00003297/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003298/// vector of zero or undef vector. This produces a shuffle where the low
3299/// element of V2 is swizzled into the zero/undef vector, landing at element
3300/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003301static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003302 bool isZero, bool HasSSE2,
3303 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003304 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003305 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003306 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3307 unsigned NumElems = VT.getVectorNumElements();
3308 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003309 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003310 // If this is the insertion idx, put the low elt of V2 here.
3311 MaskVec.push_back(i == Idx ? NumElems : i);
3312 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003313}
3314
Evan Chengf26ffe92008-05-29 08:22:04 +00003315/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3316/// a shuffle that is zero.
3317static
Nate Begeman9008ca62009-04-27 18:41:29 +00003318unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3319 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003320 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003321 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003322 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003323 int Idx = SVOp->getMaskElt(Index);
3324 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003325 ++NumZeros;
3326 continue;
3327 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003328 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003329 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003330 ++NumZeros;
3331 else
3332 break;
3333 }
3334 return NumZeros;
3335}
3336
3337/// isVectorShift - Returns true if the shuffle can be implemented as a
3338/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003339/// FIXME: split into pslldqi, psrldqi, palignr variants.
3340static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003341 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003342 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003343
3344 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003345 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003346 if (!NumZeros) {
3347 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003348 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003349 if (!NumZeros)
3350 return false;
3351 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003352 bool SeenV1 = false;
3353 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003354 for (int i = NumZeros; i < NumElems; ++i) {
3355 int Val = isLeft ? (i - NumZeros) : i;
3356 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3357 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003358 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003359 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003360 SeenV1 = true;
3361 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003362 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003363 SeenV2 = true;
3364 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003365 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003366 return false;
3367 }
3368 if (SeenV1 && SeenV2)
3369 return false;
3370
Nate Begeman9008ca62009-04-27 18:41:29 +00003371 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003372 ShAmt = NumZeros;
3373 return true;
3374}
3375
3376
Evan Chengc78d3b42006-04-24 18:01:45 +00003377/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3378///
Dan Gohman475871a2008-07-27 21:46:04 +00003379static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003380 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003381 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003382 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003383 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003384
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003385 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003386 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003387 bool First = true;
3388 for (unsigned i = 0; i < 16; ++i) {
3389 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3390 if (ThisIsNonZero && First) {
3391 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003392 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003393 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003394 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003395 First = false;
3396 }
3397
3398 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003399 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003400 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3401 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003402 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003403 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003404 }
3405 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003406 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3407 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3408 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003409 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003410 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003411 } else
3412 ThisElt = LastElt;
3413
Gabor Greifba36cb52008-08-28 21:40:38 +00003414 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003415 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003416 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003417 }
3418 }
3419
Owen Anderson825b72b2009-08-11 20:47:22 +00003420 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003421}
3422
Bill Wendlinga348c562007-03-22 18:42:45 +00003423/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003424///
Dan Gohman475871a2008-07-27 21:46:04 +00003425static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003426 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003427 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003428 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003429 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003430
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003431 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003432 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003433 bool First = true;
3434 for (unsigned i = 0; i < 8; ++i) {
3435 bool isNonZero = (NonZeros & (1 << i)) != 0;
3436 if (isNonZero) {
3437 if (First) {
3438 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003439 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003440 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003441 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003442 First = false;
3443 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003444 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003445 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003446 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003447 }
3448 }
3449
3450 return V;
3451}
3452
Evan Chengf26ffe92008-05-29 08:22:04 +00003453/// getVShift - Return a vector logical shift node.
3454///
Owen Andersone50ed302009-08-10 22:56:29 +00003455static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003456 unsigned NumBits, SelectionDAG &DAG,
3457 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003458 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003459 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003460 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003461 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3462 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3463 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003464 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003465}
3466
Dan Gohman475871a2008-07-27 21:46:04 +00003467SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003468X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3469 SelectionDAG &DAG) {
3470
3471 // Check if the scalar load can be widened into a vector load. And if
3472 // the address is "base + cst" see if the cst can be "absorbed" into
3473 // the shuffle mask.
3474 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3475 SDValue Ptr = LD->getBasePtr();
3476 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3477 return SDValue();
3478 EVT PVT = LD->getValueType(0);
3479 if (PVT != MVT::i32 && PVT != MVT::f32)
3480 return SDValue();
3481
3482 int FI = -1;
3483 int64_t Offset = 0;
3484 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3485 FI = FINode->getIndex();
3486 Offset = 0;
3487 } else if (Ptr.getOpcode() == ISD::ADD &&
3488 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3489 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3490 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3491 Offset = Ptr.getConstantOperandVal(1);
3492 Ptr = Ptr.getOperand(0);
3493 } else {
3494 return SDValue();
3495 }
3496
3497 SDValue Chain = LD->getChain();
3498 // Make sure the stack object alignment is at least 16.
3499 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3500 if (DAG.InferPtrAlignment(Ptr) < 16) {
3501 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003502 // Can't change the alignment. FIXME: It's possible to compute
3503 // the exact stack offset and reference FI + adjust offset instead.
3504 // If someone *really* cares about this. That's the way to implement it.
3505 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003506 } else {
3507 MFI->setObjectAlignment(FI, 16);
3508 }
3509 }
3510
3511 // (Offset % 16) must be multiple of 4. Then address is then
3512 // Ptr + (Offset & ~15).
3513 if (Offset < 0)
3514 return SDValue();
3515 if ((Offset % 16) & 3)
3516 return SDValue();
3517 int64_t StartOffset = Offset & ~15;
3518 if (StartOffset)
3519 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3520 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3521
3522 int EltNo = (Offset - StartOffset) >> 2;
3523 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3524 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
3525 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0);
3526 // Canonicalize it to a v4i32 shuffle.
3527 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3528 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3529 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3530 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3531 }
3532
3533 return SDValue();
3534}
3535
3536SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003537X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003538 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003539 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003540 if (ISD::isBuildVectorAllZeros(Op.getNode())
3541 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003542 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3543 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3544 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003545 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003546 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003547
Gabor Greifba36cb52008-08-28 21:40:38 +00003548 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003549 return getOnesVector(Op.getValueType(), DAG, dl);
3550 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003551 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003552
Owen Andersone50ed302009-08-10 22:56:29 +00003553 EVT VT = Op.getValueType();
3554 EVT ExtVT = VT.getVectorElementType();
3555 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003556
3557 unsigned NumElems = Op.getNumOperands();
3558 unsigned NumZero = 0;
3559 unsigned NumNonZero = 0;
3560 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003561 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003562 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003563 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003564 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003565 if (Elt.getOpcode() == ISD::UNDEF)
3566 continue;
3567 Values.insert(Elt);
3568 if (Elt.getOpcode() != ISD::Constant &&
3569 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003570 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003571 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003572 NumZero++;
3573 else {
3574 NonZeros |= (1 << i);
3575 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003576 }
3577 }
3578
Dan Gohman7f321562007-06-25 16:23:39 +00003579 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003580 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003581 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003582 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003583
Chris Lattner67f453a2008-03-09 05:42:06 +00003584 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003585 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003586 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003587 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003588
Chris Lattner62098042008-03-09 01:05:04 +00003589 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3590 // the value are obviously zero, truncate the value to i32 and do the
3591 // insertion that way. Only do this if the value is non-constant or if the
3592 // value is a constant being inserted into element 0. It is cheaper to do
3593 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003594 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003595 (!IsAllConstants || Idx == 0)) {
3596 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3597 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003598 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3599 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003600
Chris Lattner62098042008-03-09 01:05:04 +00003601 // Truncate the value (which may itself be a constant) to i32, and
3602 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003603 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003604 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003605 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3606 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003607
Chris Lattner62098042008-03-09 01:05:04 +00003608 // Now we have our 32-bit value zero extended in the low element of
3609 // a vector. If Idx != 0, swizzle it into place.
3610 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003611 SmallVector<int, 4> Mask;
3612 Mask.push_back(Idx);
3613 for (unsigned i = 1; i != VecElts; ++i)
3614 Mask.push_back(i);
3615 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003616 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003617 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003618 }
Dale Johannesenace16102009-02-03 19:33:06 +00003619 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003620 }
3621 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003622
Chris Lattner19f79692008-03-08 22:59:52 +00003623 // If we have a constant or non-constant insertion into the low element of
3624 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3625 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003626 // depending on what the source datatype is.
3627 if (Idx == 0) {
3628 if (NumZero == 0) {
3629 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003630 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3631 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003632 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3633 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3634 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3635 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003636 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3637 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3638 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003639 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3640 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3641 Subtarget->hasSSE2(), DAG);
3642 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3643 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003644 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003645
3646 // Is it a vector logical left shift?
3647 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003648 X86::isZeroNode(Op.getOperand(0)) &&
3649 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003650 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003651 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003652 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003653 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003654 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003655 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003656
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003657 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003658 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003659
Chris Lattner19f79692008-03-08 22:59:52 +00003660 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3661 // is a non-constant being inserted into an element other than the low one,
3662 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3663 // movd/movss) to move this into the low element, then shuffle it into
3664 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003665 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003666 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003667
Evan Cheng0db9fe62006-04-25 20:13:52 +00003668 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003669 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3670 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003671 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003672 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003673 MaskVec.push_back(i == Idx ? 0 : 1);
3674 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003675 }
3676 }
3677
Chris Lattner67f453a2008-03-09 05:42:06 +00003678 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003679 if (Values.size() == 1) {
3680 if (EVTBits == 32) {
3681 // Instead of a shuffle like this:
3682 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3683 // Check if it's possible to issue this instead.
3684 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3685 unsigned Idx = CountTrailingZeros_32(NonZeros);
3686 SDValue Item = Op.getOperand(Idx);
3687 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3688 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3689 }
Dan Gohman475871a2008-07-27 21:46:04 +00003690 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003691 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003692
Dan Gohmana3941172007-07-24 22:55:08 +00003693 // A vector full of immediates; various special cases are already
3694 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003695 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003696 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003697
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003698 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003699 if (EVTBits == 64) {
3700 if (NumNonZero == 1) {
3701 // One half is zero or undef.
3702 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003703 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003704 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003705 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3706 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003707 }
Dan Gohman475871a2008-07-27 21:46:04 +00003708 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003709 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003710
3711 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003712 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003713 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003714 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003715 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003716 }
3717
Bill Wendling826f36f2007-03-28 00:57:11 +00003718 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003719 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003720 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003721 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003722 }
3723
3724 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003725 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003726 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003727 if (NumElems == 4 && NumZero > 0) {
3728 for (unsigned i = 0; i < 4; ++i) {
3729 bool isZero = !(NonZeros & (1 << i));
3730 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003731 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003732 else
Dale Johannesenace16102009-02-03 19:33:06 +00003733 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003734 }
3735
3736 for (unsigned i = 0; i < 2; ++i) {
3737 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3738 default: break;
3739 case 0:
3740 V[i] = V[i*2]; // Must be a zero vector.
3741 break;
3742 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003743 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003744 break;
3745 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003746 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003747 break;
3748 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003749 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003750 break;
3751 }
3752 }
3753
Nate Begeman9008ca62009-04-27 18:41:29 +00003754 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003755 bool Reverse = (NonZeros & 0x3) == 2;
3756 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003757 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003758 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3759 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003760 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3761 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003762 }
3763
3764 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003765 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3766 // values to be inserted is equal to the number of elements, in which case
3767 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003768 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003769 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003770 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003771 getSubtarget()->hasSSE41()) {
3772 V[0] = DAG.getUNDEF(VT);
3773 for (unsigned i = 0; i < NumElems; ++i)
3774 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3775 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3776 Op.getOperand(i), DAG.getIntPtrConstant(i));
3777 return V[0];
3778 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003779 // Expand into a number of unpckl*.
3780 // e.g. for v4f32
3781 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3782 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3783 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003784 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003785 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003786 NumElems >>= 1;
3787 while (NumElems != 0) {
3788 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003789 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003790 NumElems >>= 1;
3791 }
3792 return V[0];
3793 }
3794
Dan Gohman475871a2008-07-27 21:46:04 +00003795 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003796}
3797
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003798SDValue
3799X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3800 // We support concatenate two MMX registers and place them in a MMX
3801 // register. This is better than doing a stack convert.
3802 DebugLoc dl = Op.getDebugLoc();
3803 EVT ResVT = Op.getValueType();
3804 assert(Op.getNumOperands() == 2);
3805 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3806 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3807 int Mask[2];
3808 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
3809 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3810 InVec = Op.getOperand(1);
3811 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3812 unsigned NumElts = ResVT.getVectorNumElements();
3813 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3814 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
3815 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
3816 } else {
3817 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
3818 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3819 Mask[0] = 0; Mask[1] = 2;
3820 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
3821 }
3822 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3823}
3824
Nate Begemanb9a47b82009-02-23 08:49:38 +00003825// v8i16 shuffles - Prefer shuffles in the following order:
3826// 1. [all] pshuflw, pshufhw, optional move
3827// 2. [ssse3] 1 x pshufb
3828// 3. [ssse3] 2 x pshufb + 1 x por
3829// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003830static
Nate Begeman9008ca62009-04-27 18:41:29 +00003831SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3832 SelectionDAG &DAG, X86TargetLowering &TLI) {
3833 SDValue V1 = SVOp->getOperand(0);
3834 SDValue V2 = SVOp->getOperand(1);
3835 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003836 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003837
Nate Begemanb9a47b82009-02-23 08:49:38 +00003838 // Determine if more than 1 of the words in each of the low and high quadwords
3839 // of the result come from the same quadword of one of the two inputs. Undef
3840 // mask values count as coming from any quadword, for better codegen.
3841 SmallVector<unsigned, 4> LoQuad(4);
3842 SmallVector<unsigned, 4> HiQuad(4);
3843 BitVector InputQuads(4);
3844 for (unsigned i = 0; i < 8; ++i) {
3845 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003846 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003847 MaskVals.push_back(EltIdx);
3848 if (EltIdx < 0) {
3849 ++Quad[0];
3850 ++Quad[1];
3851 ++Quad[2];
3852 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003853 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003854 }
3855 ++Quad[EltIdx / 4];
3856 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003857 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003858
Nate Begemanb9a47b82009-02-23 08:49:38 +00003859 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003860 unsigned MaxQuad = 1;
3861 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003862 if (LoQuad[i] > MaxQuad) {
3863 BestLoQuad = i;
3864 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003865 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003866 }
3867
Nate Begemanb9a47b82009-02-23 08:49:38 +00003868 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003869 MaxQuad = 1;
3870 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003871 if (HiQuad[i] > MaxQuad) {
3872 BestHiQuad = i;
3873 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003874 }
3875 }
3876
Nate Begemanb9a47b82009-02-23 08:49:38 +00003877 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003878 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003879 // single pshufb instruction is necessary. If There are more than 2 input
3880 // quads, disable the next transformation since it does not help SSSE3.
3881 bool V1Used = InputQuads[0] || InputQuads[1];
3882 bool V2Used = InputQuads[2] || InputQuads[3];
3883 if (TLI.getSubtarget()->hasSSSE3()) {
3884 if (InputQuads.count() == 2 && V1Used && V2Used) {
3885 BestLoQuad = InputQuads.find_first();
3886 BestHiQuad = InputQuads.find_next(BestLoQuad);
3887 }
3888 if (InputQuads.count() > 2) {
3889 BestLoQuad = -1;
3890 BestHiQuad = -1;
3891 }
3892 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003893
Nate Begemanb9a47b82009-02-23 08:49:38 +00003894 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3895 // the shuffle mask. If a quad is scored as -1, that means that it contains
3896 // words from all 4 input quadwords.
3897 SDValue NewV;
3898 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003899 SmallVector<int, 8> MaskV;
3900 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3901 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003902 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003903 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3904 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3905 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003906
Nate Begemanb9a47b82009-02-23 08:49:38 +00003907 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3908 // source words for the shuffle, to aid later transformations.
3909 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003910 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003911 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003912 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003913 if (idx != (int)i)
3914 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003915 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003916 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003917 AllWordsInNewV = false;
3918 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003919 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003920
Nate Begemanb9a47b82009-02-23 08:49:38 +00003921 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3922 if (AllWordsInNewV) {
3923 for (int i = 0; i != 8; ++i) {
3924 int idx = MaskVals[i];
3925 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003926 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003927 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003928 if ((idx != i) && idx < 4)
3929 pshufhw = false;
3930 if ((idx != i) && idx > 3)
3931 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003932 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003933 V1 = NewV;
3934 V2Used = false;
3935 BestLoQuad = 0;
3936 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003937 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003938
Nate Begemanb9a47b82009-02-23 08:49:38 +00003939 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3940 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003941 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00003942 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00003943 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003944 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003945 }
Eric Christopherfd179292009-08-27 18:07:15 +00003946
Nate Begemanb9a47b82009-02-23 08:49:38 +00003947 // If we have SSSE3, and all words of the result are from 1 input vector,
3948 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3949 // is present, fall back to case 4.
3950 if (TLI.getSubtarget()->hasSSSE3()) {
3951 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003952
Nate Begemanb9a47b82009-02-23 08:49:38 +00003953 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00003954 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00003955 // mask, and elements that come from V1 in the V2 mask, so that the two
3956 // results can be OR'd together.
3957 bool TwoInputs = V1Used && V2Used;
3958 for (unsigned i = 0; i != 8; ++i) {
3959 int EltIdx = MaskVals[i] * 2;
3960 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003961 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3962 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003963 continue;
3964 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003965 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3966 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003967 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003968 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003969 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003970 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003971 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003972 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00003973 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003974
Nate Begemanb9a47b82009-02-23 08:49:38 +00003975 // Calculate the shuffle mask for the second input, shuffle it, and
3976 // OR it with the first shuffled input.
3977 pshufbMask.clear();
3978 for (unsigned i = 0; i != 8; ++i) {
3979 int EltIdx = MaskVals[i] * 2;
3980 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003981 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3982 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003983 continue;
3984 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003985 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3986 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003987 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003988 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00003989 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003990 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003991 MVT::v16i8, &pshufbMask[0], 16));
3992 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3993 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003994 }
3995
3996 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3997 // and update MaskVals with new element order.
3998 BitVector InOrder(8);
3999 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004000 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004001 for (int i = 0; i != 4; ++i) {
4002 int idx = MaskVals[i];
4003 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004004 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004005 InOrder.set(i);
4006 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004007 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004008 InOrder.set(i);
4009 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004010 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004011 }
4012 }
4013 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004014 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004015 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004016 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004017 }
Eric Christopherfd179292009-08-27 18:07:15 +00004018
Nate Begemanb9a47b82009-02-23 08:49:38 +00004019 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4020 // and update MaskVals with the new element order.
4021 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004022 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004023 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004024 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004025 for (unsigned i = 4; i != 8; ++i) {
4026 int idx = MaskVals[i];
4027 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004028 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004029 InOrder.set(i);
4030 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004031 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004032 InOrder.set(i);
4033 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004034 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004035 }
4036 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004037 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004038 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004039 }
Eric Christopherfd179292009-08-27 18:07:15 +00004040
Nate Begemanb9a47b82009-02-23 08:49:38 +00004041 // In case BestHi & BestLo were both -1, which means each quadword has a word
4042 // from each of the four input quadwords, calculate the InOrder bitvector now
4043 // before falling through to the insert/extract cleanup.
4044 if (BestLoQuad == -1 && BestHiQuad == -1) {
4045 NewV = V1;
4046 for (int i = 0; i != 8; ++i)
4047 if (MaskVals[i] < 0 || MaskVals[i] == i)
4048 InOrder.set(i);
4049 }
Eric Christopherfd179292009-08-27 18:07:15 +00004050
Nate Begemanb9a47b82009-02-23 08:49:38 +00004051 // The other elements are put in the right place using pextrw and pinsrw.
4052 for (unsigned i = 0; i != 8; ++i) {
4053 if (InOrder[i])
4054 continue;
4055 int EltIdx = MaskVals[i];
4056 if (EltIdx < 0)
4057 continue;
4058 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004059 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004060 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004061 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004062 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004063 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004064 DAG.getIntPtrConstant(i));
4065 }
4066 return NewV;
4067}
4068
4069// v16i8 shuffles - Prefer shuffles in the following order:
4070// 1. [ssse3] 1 x pshufb
4071// 2. [ssse3] 2 x pshufb + 1 x por
4072// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4073static
Nate Begeman9008ca62009-04-27 18:41:29 +00004074SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4075 SelectionDAG &DAG, X86TargetLowering &TLI) {
4076 SDValue V1 = SVOp->getOperand(0);
4077 SDValue V2 = SVOp->getOperand(1);
4078 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004079 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004080 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004081
Nate Begemanb9a47b82009-02-23 08:49:38 +00004082 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004083 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004084 // present, fall back to case 3.
4085 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4086 bool V1Only = true;
4087 bool V2Only = true;
4088 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004089 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004090 if (EltIdx < 0)
4091 continue;
4092 if (EltIdx < 16)
4093 V2Only = false;
4094 else
4095 V1Only = false;
4096 }
Eric Christopherfd179292009-08-27 18:07:15 +00004097
Nate Begemanb9a47b82009-02-23 08:49:38 +00004098 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4099 if (TLI.getSubtarget()->hasSSSE3()) {
4100 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004101
Nate Begemanb9a47b82009-02-23 08:49:38 +00004102 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004103 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004104 //
4105 // Otherwise, we have elements from both input vectors, and must zero out
4106 // elements that come from V2 in the first mask, and V1 in the second mask
4107 // so that we can OR them together.
4108 bool TwoInputs = !(V1Only || V2Only);
4109 for (unsigned i = 0; i != 16; ++i) {
4110 int EltIdx = MaskVals[i];
4111 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004112 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004113 continue;
4114 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004115 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004116 }
4117 // If all the elements are from V2, assign it to V1 and return after
4118 // building the first pshufb.
4119 if (V2Only)
4120 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004121 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004122 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004123 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004124 if (!TwoInputs)
4125 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004126
Nate Begemanb9a47b82009-02-23 08:49:38 +00004127 // Calculate the shuffle mask for the second input, shuffle it, and
4128 // OR it with the first shuffled input.
4129 pshufbMask.clear();
4130 for (unsigned i = 0; i != 16; ++i) {
4131 int EltIdx = MaskVals[i];
4132 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004133 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004134 continue;
4135 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004136 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004137 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004138 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004139 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004140 MVT::v16i8, &pshufbMask[0], 16));
4141 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004142 }
Eric Christopherfd179292009-08-27 18:07:15 +00004143
Nate Begemanb9a47b82009-02-23 08:49:38 +00004144 // No SSSE3 - Calculate in place words and then fix all out of place words
4145 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4146 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004147 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4148 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004149 SDValue NewV = V2Only ? V2 : V1;
4150 for (int i = 0; i != 8; ++i) {
4151 int Elt0 = MaskVals[i*2];
4152 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004153
Nate Begemanb9a47b82009-02-23 08:49:38 +00004154 // This word of the result is all undef, skip it.
4155 if (Elt0 < 0 && Elt1 < 0)
4156 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004157
Nate Begemanb9a47b82009-02-23 08:49:38 +00004158 // This word of the result is already in the correct place, skip it.
4159 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4160 continue;
4161 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4162 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004163
Nate Begemanb9a47b82009-02-23 08:49:38 +00004164 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4165 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4166 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004167
4168 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4169 // using a single extract together, load it and store it.
4170 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004171 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004172 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004173 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004174 DAG.getIntPtrConstant(i));
4175 continue;
4176 }
4177
Nate Begemanb9a47b82009-02-23 08:49:38 +00004178 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004179 // source byte is not also odd, shift the extracted word left 8 bits
4180 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004181 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004182 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004183 DAG.getIntPtrConstant(Elt1 / 2));
4184 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004185 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004186 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004187 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004188 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4189 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004190 }
4191 // If Elt0 is defined, extract it from the appropriate source. If the
4192 // source byte is not also even, shift the extracted word right 8 bits. If
4193 // Elt1 was also defined, OR the extracted values together before
4194 // inserting them in the result.
4195 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004196 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004197 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4198 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004199 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004200 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004201 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004202 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4203 DAG.getConstant(0x00FF, MVT::i16));
4204 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004205 : InsElt0;
4206 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004207 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004208 DAG.getIntPtrConstant(i));
4209 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004210 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004211}
4212
Evan Cheng7a831ce2007-12-15 03:00:47 +00004213/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4214/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4215/// done when every pair / quad of shuffle mask elements point to elements in
4216/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004217/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4218static
Nate Begeman9008ca62009-04-27 18:41:29 +00004219SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4220 SelectionDAG &DAG,
4221 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004222 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004223 SDValue V1 = SVOp->getOperand(0);
4224 SDValue V2 = SVOp->getOperand(1);
4225 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004226 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004227 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004228 EVT MaskEltVT = MaskVT.getVectorElementType();
4229 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004230 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004231 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004232 case MVT::v4f32: NewVT = MVT::v2f64; break;
4233 case MVT::v4i32: NewVT = MVT::v2i64; break;
4234 case MVT::v8i16: NewVT = MVT::v4i32; break;
4235 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004236 }
4237
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004238 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004239 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004240 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004241 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004242 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004243 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004244 int Scale = NumElems / NewWidth;
4245 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004246 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004247 int StartIdx = -1;
4248 for (int j = 0; j < Scale; ++j) {
4249 int EltIdx = SVOp->getMaskElt(i+j);
4250 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004251 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004252 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004253 StartIdx = EltIdx - (EltIdx % Scale);
4254 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004255 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004256 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004257 if (StartIdx == -1)
4258 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004259 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004260 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004261 }
4262
Dale Johannesenace16102009-02-03 19:33:06 +00004263 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4264 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004265 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004266}
4267
Evan Chengd880b972008-05-09 21:53:03 +00004268/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004269///
Owen Andersone50ed302009-08-10 22:56:29 +00004270static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004271 SDValue SrcOp, SelectionDAG &DAG,
4272 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004273 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004274 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004275 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004276 LD = dyn_cast<LoadSDNode>(SrcOp);
4277 if (!LD) {
4278 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4279 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004280 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4281 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004282 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4283 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004284 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004285 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004286 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004287 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4288 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4289 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4290 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004291 SrcOp.getOperand(0)
4292 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004293 }
4294 }
4295 }
4296
Dale Johannesenace16102009-02-03 19:33:06 +00004297 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4298 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004299 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004300 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004301}
4302
Evan Chengace3c172008-07-22 21:13:36 +00004303/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4304/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004305static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004306LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4307 SDValue V1 = SVOp->getOperand(0);
4308 SDValue V2 = SVOp->getOperand(1);
4309 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004310 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004311
Evan Chengace3c172008-07-22 21:13:36 +00004312 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004313 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004314 SmallVector<int, 8> Mask1(4U, -1);
4315 SmallVector<int, 8> PermMask;
4316 SVOp->getMask(PermMask);
4317
Evan Chengace3c172008-07-22 21:13:36 +00004318 unsigned NumHi = 0;
4319 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004320 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004321 int Idx = PermMask[i];
4322 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004323 Locs[i] = std::make_pair(-1, -1);
4324 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004325 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4326 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004327 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004328 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004329 NumLo++;
4330 } else {
4331 Locs[i] = std::make_pair(1, NumHi);
4332 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004333 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004334 NumHi++;
4335 }
4336 }
4337 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004338
Evan Chengace3c172008-07-22 21:13:36 +00004339 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004340 // If no more than two elements come from either vector. This can be
4341 // implemented with two shuffles. First shuffle gather the elements.
4342 // The second shuffle, which takes the first shuffle as both of its
4343 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004344 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004345
Nate Begeman9008ca62009-04-27 18:41:29 +00004346 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004347
Evan Chengace3c172008-07-22 21:13:36 +00004348 for (unsigned i = 0; i != 4; ++i) {
4349 if (Locs[i].first == -1)
4350 continue;
4351 else {
4352 unsigned Idx = (i < 2) ? 0 : 4;
4353 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004354 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004355 }
4356 }
4357
Nate Begeman9008ca62009-04-27 18:41:29 +00004358 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004359 } else if (NumLo == 3 || NumHi == 3) {
4360 // Otherwise, we must have three elements from one vector, call it X, and
4361 // one element from the other, call it Y. First, use a shufps to build an
4362 // intermediate vector with the one element from Y and the element from X
4363 // that will be in the same half in the final destination (the indexes don't
4364 // matter). Then, use a shufps to build the final vector, taking the half
4365 // containing the element from Y from the intermediate, and the other half
4366 // from X.
4367 if (NumHi == 3) {
4368 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004369 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004370 std::swap(V1, V2);
4371 }
4372
4373 // Find the element from V2.
4374 unsigned HiIndex;
4375 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004376 int Val = PermMask[HiIndex];
4377 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004378 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004379 if (Val >= 4)
4380 break;
4381 }
4382
Nate Begeman9008ca62009-04-27 18:41:29 +00004383 Mask1[0] = PermMask[HiIndex];
4384 Mask1[1] = -1;
4385 Mask1[2] = PermMask[HiIndex^1];
4386 Mask1[3] = -1;
4387 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004388
4389 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004390 Mask1[0] = PermMask[0];
4391 Mask1[1] = PermMask[1];
4392 Mask1[2] = HiIndex & 1 ? 6 : 4;
4393 Mask1[3] = HiIndex & 1 ? 4 : 6;
4394 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004395 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004396 Mask1[0] = HiIndex & 1 ? 2 : 0;
4397 Mask1[1] = HiIndex & 1 ? 0 : 2;
4398 Mask1[2] = PermMask[2];
4399 Mask1[3] = PermMask[3];
4400 if (Mask1[2] >= 0)
4401 Mask1[2] += 4;
4402 if (Mask1[3] >= 0)
4403 Mask1[3] += 4;
4404 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004405 }
Evan Chengace3c172008-07-22 21:13:36 +00004406 }
4407
4408 // Break it into (shuffle shuffle_hi, shuffle_lo).
4409 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004410 SmallVector<int,8> LoMask(4U, -1);
4411 SmallVector<int,8> HiMask(4U, -1);
4412
4413 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004414 unsigned MaskIdx = 0;
4415 unsigned LoIdx = 0;
4416 unsigned HiIdx = 2;
4417 for (unsigned i = 0; i != 4; ++i) {
4418 if (i == 2) {
4419 MaskPtr = &HiMask;
4420 MaskIdx = 1;
4421 LoIdx = 0;
4422 HiIdx = 2;
4423 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004424 int Idx = PermMask[i];
4425 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004426 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004427 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004428 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004429 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004430 LoIdx++;
4431 } else {
4432 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004433 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004434 HiIdx++;
4435 }
4436 }
4437
Nate Begeman9008ca62009-04-27 18:41:29 +00004438 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4439 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4440 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004441 for (unsigned i = 0; i != 4; ++i) {
4442 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004443 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004444 } else {
4445 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004446 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004447 }
4448 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004449 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004450}
4451
Dan Gohman475871a2008-07-27 21:46:04 +00004452SDValue
4453X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004454 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004455 SDValue V1 = Op.getOperand(0);
4456 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004457 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004458 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004459 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004460 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004461 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4462 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004463 bool V1IsSplat = false;
4464 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004465
Nate Begeman9008ca62009-04-27 18:41:29 +00004466 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004467 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004468
Nate Begeman9008ca62009-04-27 18:41:29 +00004469 // Promote splats to v4f32.
4470 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004471 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004472 return Op;
4473 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004474 }
4475
Evan Cheng7a831ce2007-12-15 03:00:47 +00004476 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4477 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004478 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004479 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004480 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004481 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004482 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004483 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004484 // FIXME: Figure out a cleaner way to do this.
4485 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004486 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004487 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004488 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004489 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4490 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4491 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004492 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004493 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004494 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4495 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004496 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004497 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004498 }
4499 }
Eric Christopherfd179292009-08-27 18:07:15 +00004500
Nate Begeman9008ca62009-04-27 18:41:29 +00004501 if (X86::isPSHUFDMask(SVOp))
4502 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004503
Evan Chengf26ffe92008-05-29 08:22:04 +00004504 // Check if this can be converted into a logical shift.
4505 bool isLeft = false;
4506 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004507 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004508 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004509 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004510 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004511 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004512 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004513 EVT EltVT = VT.getVectorElementType();
4514 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004515 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004516 }
Eric Christopherfd179292009-08-27 18:07:15 +00004517
Nate Begeman9008ca62009-04-27 18:41:29 +00004518 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004519 if (V1IsUndef)
4520 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004521 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004522 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004523 if (!isMMX)
4524 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004525 }
Eric Christopherfd179292009-08-27 18:07:15 +00004526
Nate Begeman9008ca62009-04-27 18:41:29 +00004527 // FIXME: fold these into legal mask.
4528 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4529 X86::isMOVSLDUPMask(SVOp) ||
4530 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004531 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004532 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004533 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004534
Nate Begeman9008ca62009-04-27 18:41:29 +00004535 if (ShouldXformToMOVHLPS(SVOp) ||
4536 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4537 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004538
Evan Chengf26ffe92008-05-29 08:22:04 +00004539 if (isShift) {
4540 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004541 EVT EltVT = VT.getVectorElementType();
4542 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004543 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004544 }
Eric Christopherfd179292009-08-27 18:07:15 +00004545
Evan Cheng9eca5e82006-10-25 21:49:50 +00004546 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004547 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4548 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004549 V1IsSplat = isSplatVector(V1.getNode());
4550 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004551
Chris Lattner8a594482007-11-25 00:24:49 +00004552 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004553 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004554 Op = CommuteVectorShuffle(SVOp, DAG);
4555 SVOp = cast<ShuffleVectorSDNode>(Op);
4556 V1 = SVOp->getOperand(0);
4557 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004558 std::swap(V1IsSplat, V2IsSplat);
4559 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004560 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004561 }
4562
Nate Begeman9008ca62009-04-27 18:41:29 +00004563 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4564 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004565 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004566 return V1;
4567 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4568 // the instruction selector will not match, so get a canonical MOVL with
4569 // swapped operands to undo the commute.
4570 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004571 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004572
Nate Begeman9008ca62009-04-27 18:41:29 +00004573 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4574 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4575 X86::isUNPCKLMask(SVOp) ||
4576 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004577 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004578
Evan Cheng9bbbb982006-10-25 20:48:19 +00004579 if (V2IsSplat) {
4580 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004581 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004582 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004583 SDValue NewMask = NormalizeMask(SVOp, DAG);
4584 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4585 if (NSVOp != SVOp) {
4586 if (X86::isUNPCKLMask(NSVOp, true)) {
4587 return NewMask;
4588 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4589 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004590 }
4591 }
4592 }
4593
Evan Cheng9eca5e82006-10-25 21:49:50 +00004594 if (Commuted) {
4595 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004596 // FIXME: this seems wrong.
4597 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4598 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4599 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4600 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4601 X86::isUNPCKLMask(NewSVOp) ||
4602 X86::isUNPCKHMask(NewSVOp))
4603 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004604 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004605
Nate Begemanb9a47b82009-02-23 08:49:38 +00004606 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004607
4608 // Normalize the node to match x86 shuffle ops if needed
4609 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4610 return CommuteVectorShuffle(SVOp, DAG);
4611
4612 // Check for legal shuffle and return?
4613 SmallVector<int, 16> PermMask;
4614 SVOp->getMask(PermMask);
4615 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004616 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004617
Evan Cheng14b32e12007-12-11 01:46:18 +00004618 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004619 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004620 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004621 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004622 return NewOp;
4623 }
4624
Owen Anderson825b72b2009-08-11 20:47:22 +00004625 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004626 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004627 if (NewOp.getNode())
4628 return NewOp;
4629 }
Eric Christopherfd179292009-08-27 18:07:15 +00004630
Evan Chengace3c172008-07-22 21:13:36 +00004631 // Handle all 4 wide cases with a number of shuffles except for MMX.
4632 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004633 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004634
Dan Gohman475871a2008-07-27 21:46:04 +00004635 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004636}
4637
Dan Gohman475871a2008-07-27 21:46:04 +00004638SDValue
4639X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004640 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004641 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004642 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004643 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004644 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004645 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004646 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004647 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004648 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004649 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004650 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4651 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4652 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004653 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4654 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004655 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004656 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004657 Op.getOperand(0)),
4658 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004659 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004660 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004661 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004662 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004663 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004664 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004665 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4666 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004667 // result has a single use which is a store or a bitcast to i32. And in
4668 // the case of a store, it's not worth it if the index is a constant 0,
4669 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004670 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004671 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004672 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004673 if ((User->getOpcode() != ISD::STORE ||
4674 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4675 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004676 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004677 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004678 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004679 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4680 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004681 Op.getOperand(0)),
4682 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004683 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4684 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004685 // ExtractPS works with constant index.
4686 if (isa<ConstantSDNode>(Op.getOperand(1)))
4687 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004688 }
Dan Gohman475871a2008-07-27 21:46:04 +00004689 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004690}
4691
4692
Dan Gohman475871a2008-07-27 21:46:04 +00004693SDValue
4694X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004695 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004696 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004697
Evan Cheng62a3f152008-03-24 21:52:23 +00004698 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004699 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004700 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004701 return Res;
4702 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004703
Owen Andersone50ed302009-08-10 22:56:29 +00004704 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004705 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004706 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004707 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004708 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004709 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004710 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004711 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4712 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004713 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004714 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004715 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004716 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004717 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004718 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004719 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004720 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004721 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004722 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004723 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004724 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004725 if (Idx == 0)
4726 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004727
Evan Cheng0db9fe62006-04-25 20:13:52 +00004728 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004729 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004730 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004731 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004732 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004733 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004734 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004735 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004736 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4737 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4738 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004739 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004740 if (Idx == 0)
4741 return Op;
4742
4743 // UNPCKHPD the element to the lowest double word, then movsd.
4744 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4745 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004746 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004747 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004748 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004749 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004750 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004751 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004752 }
4753
Dan Gohman475871a2008-07-27 21:46:04 +00004754 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004755}
4756
Dan Gohman475871a2008-07-27 21:46:04 +00004757SDValue
4758X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004759 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004760 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004761 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004762
Dan Gohman475871a2008-07-27 21:46:04 +00004763 SDValue N0 = Op.getOperand(0);
4764 SDValue N1 = Op.getOperand(1);
4765 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004766
Dan Gohman8a55ce42009-09-23 21:02:20 +00004767 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004768 isa<ConstantSDNode>(N2)) {
Dan Gohman8a55ce42009-09-23 21:02:20 +00004769 unsigned Opc = (EltVT.getSizeInBits() == 8) ? X86ISD::PINSRB
4770 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004771 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4772 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004773 if (N1.getValueType() != MVT::i32)
4774 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4775 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004776 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004777 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004778 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004779 // Bits [7:6] of the constant are the source select. This will always be
4780 // zero here. The DAG Combiner may combine an extract_elt index into these
4781 // bits. For example (insert (extract, 3), 2) could be matched by putting
4782 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004783 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004784 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004785 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004786 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004787 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004788 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004789 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004790 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004791 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004792 // PINSR* works with constant index.
4793 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004794 }
Dan Gohman475871a2008-07-27 21:46:04 +00004795 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004796}
4797
Dan Gohman475871a2008-07-27 21:46:04 +00004798SDValue
4799X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004800 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004801 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004802
4803 if (Subtarget->hasSSE41())
4804 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4805
Dan Gohman8a55ce42009-09-23 21:02:20 +00004806 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004807 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004808
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004809 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004810 SDValue N0 = Op.getOperand(0);
4811 SDValue N1 = Op.getOperand(1);
4812 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004813
Dan Gohman8a55ce42009-09-23 21:02:20 +00004814 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004815 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4816 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004817 if (N1.getValueType() != MVT::i32)
4818 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4819 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004820 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004821 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004822 }
Dan Gohman475871a2008-07-27 21:46:04 +00004823 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004824}
4825
Dan Gohman475871a2008-07-27 21:46:04 +00004826SDValue
4827X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004828 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004829 if (Op.getValueType() == MVT::v2f32)
4830 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4831 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4832 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004833 Op.getOperand(0))));
4834
Owen Anderson825b72b2009-08-11 20:47:22 +00004835 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4836 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004837
Owen Anderson825b72b2009-08-11 20:47:22 +00004838 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4839 EVT VT = MVT::v2i32;
4840 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004841 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004842 case MVT::v16i8:
4843 case MVT::v8i16:
4844 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004845 break;
4846 }
Dale Johannesenace16102009-02-03 19:33:06 +00004847 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4848 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004849}
4850
Bill Wendling056292f2008-09-16 21:48:12 +00004851// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4852// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4853// one of the above mentioned nodes. It has to be wrapped because otherwise
4854// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4855// be used to form addressing mode. These wrapped nodes will be selected
4856// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004857SDValue
4858X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004859 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004860
Chris Lattner41621a22009-06-26 19:22:52 +00004861 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4862 // global base reg.
4863 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004864 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004865 CodeModel::Model M = getTargetMachine().getCodeModel();
4866
Chris Lattner4f066492009-07-11 20:29:19 +00004867 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004868 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004869 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004870 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004871 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004872 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004873 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004874
Evan Cheng1606e8e2009-03-13 07:51:59 +00004875 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004876 CP->getAlignment(),
4877 CP->getOffset(), OpFlag);
4878 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004879 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004880 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004881 if (OpFlag) {
4882 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004883 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004884 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004885 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004886 }
4887
4888 return Result;
4889}
4890
Chris Lattner18c59872009-06-27 04:16:01 +00004891SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4892 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004893
Chris Lattner18c59872009-06-27 04:16:01 +00004894 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4895 // global base reg.
4896 unsigned char OpFlag = 0;
4897 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004898 CodeModel::Model M = getTargetMachine().getCodeModel();
4899
Chris Lattner4f066492009-07-11 20:29:19 +00004900 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004901 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004902 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004903 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004904 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004905 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004906 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004907
Chris Lattner18c59872009-06-27 04:16:01 +00004908 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4909 OpFlag);
4910 DebugLoc DL = JT->getDebugLoc();
4911 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004912
Chris Lattner18c59872009-06-27 04:16:01 +00004913 // With PIC, the address is actually $g + Offset.
4914 if (OpFlag) {
4915 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4916 DAG.getNode(X86ISD::GlobalBaseReg,
4917 DebugLoc::getUnknownLoc(), getPointerTy()),
4918 Result);
4919 }
Eric Christopherfd179292009-08-27 18:07:15 +00004920
Chris Lattner18c59872009-06-27 04:16:01 +00004921 return Result;
4922}
4923
4924SDValue
4925X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4926 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004927
Chris Lattner18c59872009-06-27 04:16:01 +00004928 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4929 // global base reg.
4930 unsigned char OpFlag = 0;
4931 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004932 CodeModel::Model M = getTargetMachine().getCodeModel();
4933
Chris Lattner4f066492009-07-11 20:29:19 +00004934 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004935 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004936 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004937 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004938 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004939 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004940 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004941
Chris Lattner18c59872009-06-27 04:16:01 +00004942 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00004943
Chris Lattner18c59872009-06-27 04:16:01 +00004944 DebugLoc DL = Op.getDebugLoc();
4945 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004946
4947
Chris Lattner18c59872009-06-27 04:16:01 +00004948 // With PIC, the address is actually $g + Offset.
4949 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004950 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004951 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4952 DAG.getNode(X86ISD::GlobalBaseReg,
4953 DebugLoc::getUnknownLoc(),
4954 getPointerTy()),
4955 Result);
4956 }
Eric Christopherfd179292009-08-27 18:07:15 +00004957
Chris Lattner18c59872009-06-27 04:16:01 +00004958 return Result;
4959}
4960
Dan Gohman475871a2008-07-27 21:46:04 +00004961SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00004962X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00004963 // Create the TargetBlockAddressAddress node.
4964 unsigned char OpFlags =
4965 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00004966 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00004967 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
4968 DebugLoc dl = Op.getDebugLoc();
4969 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
4970 /*isTarget=*/true, OpFlags);
4971
Dan Gohmanf705adb2009-10-30 01:28:02 +00004972 if (Subtarget->isPICStyleRIPRel() &&
4973 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00004974 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4975 else
4976 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00004977
Dan Gohman29cbade2009-11-20 23:18:13 +00004978 // With PIC, the address is actually $g + Offset.
4979 if (isGlobalRelativeToPICBase(OpFlags)) {
4980 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4981 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
4982 Result);
4983 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00004984
4985 return Result;
4986}
4987
4988SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004989X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004990 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004991 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004992 // Create the TargetGlobalAddress node, folding in the constant
4993 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004994 unsigned char OpFlags =
4995 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004996 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00004997 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004998 if (OpFlags == X86II::MO_NO_FLAG &&
4999 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005000 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005001 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005002 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005003 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005004 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005005 }
Eric Christopherfd179292009-08-27 18:07:15 +00005006
Chris Lattner4f066492009-07-11 20:29:19 +00005007 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005008 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005009 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5010 else
5011 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005012
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005013 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005014 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005015 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5016 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005017 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005018 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005019
Chris Lattner36c25012009-07-10 07:34:39 +00005020 // For globals that require a load from a stub to get the address, emit the
5021 // load.
5022 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005023 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00005024 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005025
Dan Gohman6520e202008-10-18 02:06:02 +00005026 // If there was a non-zero offset that we didn't fold, create an explicit
5027 // addition for it.
5028 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005029 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005030 DAG.getConstant(Offset, getPointerTy()));
5031
Evan Cheng0db9fe62006-04-25 20:13:52 +00005032 return Result;
5033}
5034
Evan Chengda43bcf2008-09-24 00:05:32 +00005035SDValue
5036X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
5037 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005038 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005039 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005040}
5041
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005042static SDValue
5043GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005044 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005045 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005046 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005047 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005048 DebugLoc dl = GA->getDebugLoc();
5049 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5050 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005051 GA->getOffset(),
5052 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005053 if (InFlag) {
5054 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005055 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005056 } else {
5057 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005058 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005059 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005060
5061 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5062 MFI->setHasCalls(true);
5063
Rafael Espindola15f1b662009-04-24 12:59:40 +00005064 SDValue Flag = Chain.getValue(1);
5065 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005066}
5067
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005068// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005069static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005070LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005071 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005072 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005073 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5074 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005075 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005076 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005077 PtrVT), InFlag);
5078 InFlag = Chain.getValue(1);
5079
Chris Lattnerb903bed2009-06-26 21:20:29 +00005080 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005081}
5082
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005083// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005084static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005085LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005086 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005087 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5088 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005089}
5090
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005091// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5092// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005093static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005094 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005095 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005096 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005097 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005098 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
5099 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005100 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005101 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005102
5103 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
5104 NULL, 0);
5105
Chris Lattnerb903bed2009-06-26 21:20:29 +00005106 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005107 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5108 // initialexec.
5109 unsigned WrapperKind = X86ISD::Wrapper;
5110 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005111 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005112 } else if (is64Bit) {
5113 assert(model == TLSModel::InitialExec);
5114 OperandFlags = X86II::MO_GOTTPOFF;
5115 WrapperKind = X86ISD::WrapperRIP;
5116 } else {
5117 assert(model == TLSModel::InitialExec);
5118 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005119 }
Eric Christopherfd179292009-08-27 18:07:15 +00005120
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005121 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5122 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005123 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005124 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005125 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005126
Rafael Espindola9a580232009-02-27 13:37:18 +00005127 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005128 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00005129 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005130
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005131 // The address of the thread local variable is the add of the thread
5132 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005133 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005134}
5135
Dan Gohman475871a2008-07-27 21:46:04 +00005136SDValue
5137X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005138 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005139 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005140 assert(Subtarget->isTargetELF() &&
5141 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005142 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005143 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005144
Chris Lattnerb903bed2009-06-26 21:20:29 +00005145 // If GV is an alias then use the aliasee for determining
5146 // thread-localness.
5147 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5148 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005149
Chris Lattnerb903bed2009-06-26 21:20:29 +00005150 TLSModel::Model model = getTLSModel(GV,
5151 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005152
Chris Lattnerb903bed2009-06-26 21:20:29 +00005153 switch (model) {
5154 case TLSModel::GeneralDynamic:
5155 case TLSModel::LocalDynamic: // not implemented
5156 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005157 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005158 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005159
Chris Lattnerb903bed2009-06-26 21:20:29 +00005160 case TLSModel::InitialExec:
5161 case TLSModel::LocalExec:
5162 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5163 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005164 }
Eric Christopherfd179292009-08-27 18:07:15 +00005165
Torok Edwinc23197a2009-07-14 16:55:14 +00005166 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005167 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005168}
5169
Evan Cheng0db9fe62006-04-25 20:13:52 +00005170
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005171/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005172/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005173SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005174 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005175 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005176 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005177 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005178 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005179 SDValue ShOpLo = Op.getOperand(0);
5180 SDValue ShOpHi = Op.getOperand(1);
5181 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005182 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005183 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005184 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005185
Dan Gohman475871a2008-07-27 21:46:04 +00005186 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005187 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005188 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5189 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005190 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005191 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5192 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005193 }
Evan Chenge3413162006-01-09 18:33:28 +00005194
Owen Anderson825b72b2009-08-11 20:47:22 +00005195 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5196 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005197 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005198 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005199
Dan Gohman475871a2008-07-27 21:46:04 +00005200 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005201 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005202 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5203 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005204
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005205 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005206 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5207 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005208 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005209 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5210 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005211 }
5212
Dan Gohman475871a2008-07-27 21:46:04 +00005213 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005214 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005215}
Evan Chenga3195e82006-01-12 22:54:21 +00005216
Dan Gohman475871a2008-07-27 21:46:04 +00005217SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005218 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005219
5220 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005221 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005222 return Op;
5223 }
5224 return SDValue();
5225 }
5226
Owen Anderson825b72b2009-08-11 20:47:22 +00005227 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005228 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005229
Eli Friedman36df4992009-05-27 00:47:34 +00005230 // These are really Legal; return the operand so the caller accepts it as
5231 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005232 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005233 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005234 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005235 Subtarget->is64Bit()) {
5236 return Op;
5237 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005238
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005239 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005240 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005241 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005242 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005243 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005244 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005245 StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005246 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005247 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5248}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005249
Owen Andersone50ed302009-08-10 22:56:29 +00005250SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005251 SDValue StackSlot,
5252 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005253 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005254 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005255 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005256 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005257 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005258 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005259 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005260 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005261 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005262 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005263 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005264
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005265 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005266 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005267 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005268
5269 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5270 // shouldn't be necessary except that RFP cannot be live across
5271 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005272 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005273 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005274 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005275 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005276 SDValue Ops[] = {
5277 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5278 };
5279 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005280 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005281 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005282 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005283
Evan Cheng0db9fe62006-04-25 20:13:52 +00005284 return Result;
5285}
5286
Bill Wendling8b8a6362009-01-17 03:56:04 +00005287// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5288SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5289 // This algorithm is not obvious. Here it is in C code, more or less:
5290 /*
5291 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5292 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5293 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005294
Bill Wendling8b8a6362009-01-17 03:56:04 +00005295 // Copy ints to xmm registers.
5296 __m128i xh = _mm_cvtsi32_si128( hi );
5297 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005298
Bill Wendling8b8a6362009-01-17 03:56:04 +00005299 // Combine into low half of a single xmm register.
5300 __m128i x = _mm_unpacklo_epi32( xh, xl );
5301 __m128d d;
5302 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005303
Bill Wendling8b8a6362009-01-17 03:56:04 +00005304 // Merge in appropriate exponents to give the integer bits the right
5305 // magnitude.
5306 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005307
Bill Wendling8b8a6362009-01-17 03:56:04 +00005308 // Subtract away the biases to deal with the IEEE-754 double precision
5309 // implicit 1.
5310 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005311
Bill Wendling8b8a6362009-01-17 03:56:04 +00005312 // All conversions up to here are exact. The correctly rounded result is
5313 // calculated using the current rounding mode using the following
5314 // horizontal add.
5315 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5316 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5317 // store doesn't really need to be here (except
5318 // maybe to zero the other double)
5319 return sd;
5320 }
5321 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005322
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005323 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005324 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005325
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005326 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005327 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005328 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5329 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5330 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5331 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005332 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005333 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005334
Bill Wendling8b8a6362009-01-17 03:56:04 +00005335 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005336 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005337 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005338 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005339 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005340 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005341 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005342
Owen Anderson825b72b2009-08-11 20:47:22 +00005343 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5344 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005345 Op.getOperand(0),
5346 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005347 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5348 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005349 Op.getOperand(0),
5350 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005351 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5352 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005353 PseudoSourceValue::getConstantPool(), 0,
5354 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005355 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5356 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5357 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005358 PseudoSourceValue::getConstantPool(), 0,
5359 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005360 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005361
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005362 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005363 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005364 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5365 DAG.getUNDEF(MVT::v2f64), ShufMask);
5366 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5367 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005368 DAG.getIntPtrConstant(0));
5369}
5370
Bill Wendling8b8a6362009-01-17 03:56:04 +00005371// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5372SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005373 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005374 // FP constant to bias correct the final result.
5375 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005376 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005377
5378 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005379 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5380 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005381 Op.getOperand(0),
5382 DAG.getIntPtrConstant(0)));
5383
Owen Anderson825b72b2009-08-11 20:47:22 +00005384 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5385 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005386 DAG.getIntPtrConstant(0));
5387
5388 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005389 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5390 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005391 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005392 MVT::v2f64, Load)),
5393 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005394 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005395 MVT::v2f64, Bias)));
5396 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5397 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005398 DAG.getIntPtrConstant(0));
5399
5400 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005401 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005402
5403 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005404 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005405
Owen Anderson825b72b2009-08-11 20:47:22 +00005406 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005407 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005408 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005409 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005410 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005411 }
5412
5413 // Handle final rounding.
5414 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005415}
5416
5417SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005418 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005419 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005420
Evan Chenga06ec9e2009-01-19 08:08:22 +00005421 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5422 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5423 // the optimization here.
5424 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005425 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005426
Owen Andersone50ed302009-08-10 22:56:29 +00005427 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005428 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005429 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005430 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005431 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005432
Bill Wendling8b8a6362009-01-17 03:56:04 +00005433 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005434 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005435 return LowerUINT_TO_FP_i32(Op, DAG);
5436 }
5437
Owen Anderson825b72b2009-08-11 20:47:22 +00005438 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005439
5440 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005441 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005442 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5443 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5444 getPointerTy(), StackSlot, WordOff);
5445 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5446 StackSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005447 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman948e95a2009-05-23 09:59:16 +00005448 OffsetSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005449 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005450}
5451
Dan Gohman475871a2008-07-27 21:46:04 +00005452std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005453FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005454 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005455
Owen Andersone50ed302009-08-10 22:56:29 +00005456 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005457
5458 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005459 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5460 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005461 }
5462
Owen Anderson825b72b2009-08-11 20:47:22 +00005463 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5464 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005465 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005466
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005467 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005468 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005469 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005470 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005471 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005472 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005473 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005474 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005475
Evan Cheng87c89352007-10-15 20:11:21 +00005476 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5477 // stack slot.
5478 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005479 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005480 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005481 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005482
Evan Cheng0db9fe62006-04-25 20:13:52 +00005483 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005484 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005485 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005486 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5487 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5488 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005489 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005490
Dan Gohman475871a2008-07-27 21:46:04 +00005491 SDValue Chain = DAG.getEntryNode();
5492 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005493 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005494 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005495 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005496 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005497 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005498 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005499 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5500 };
Dale Johannesenace16102009-02-03 19:33:06 +00005501 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005502 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005503 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005504 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5505 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005506
Evan Cheng0db9fe62006-04-25 20:13:52 +00005507 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005508 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005509 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005510
Chris Lattner27a6c732007-11-24 07:07:01 +00005511 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005512}
5513
Dan Gohman475871a2008-07-27 21:46:04 +00005514SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005515 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005516 if (Op.getValueType() == MVT::v2i32 &&
5517 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005518 return Op;
5519 }
5520 return SDValue();
5521 }
5522
Eli Friedman948e95a2009-05-23 09:59:16 +00005523 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005524 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005525 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5526 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005527
Chris Lattner27a6c732007-11-24 07:07:01 +00005528 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005529 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005530 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005531}
5532
Eli Friedman948e95a2009-05-23 09:59:16 +00005533SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5534 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5535 SDValue FIST = Vals.first, StackSlot = Vals.second;
5536 assert(FIST.getNode() && "Unexpected failure");
5537
5538 // Load the result.
5539 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5540 FIST, StackSlot, NULL, 0);
5541}
5542
Dan Gohman475871a2008-07-27 21:46:04 +00005543SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005544 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005545 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005546 EVT VT = Op.getValueType();
5547 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005548 if (VT.isVector())
5549 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005550 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005551 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005552 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005553 CV.push_back(C);
5554 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005555 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005556 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005557 CV.push_back(C);
5558 CV.push_back(C);
5559 CV.push_back(C);
5560 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005561 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005562 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005563 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005564 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005565 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005566 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005567 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005568}
5569
Dan Gohman475871a2008-07-27 21:46:04 +00005570SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005571 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005572 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005573 EVT VT = Op.getValueType();
5574 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005575 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005576 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005577 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005578 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005579 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005580 CV.push_back(C);
5581 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005582 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005583 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005584 CV.push_back(C);
5585 CV.push_back(C);
5586 CV.push_back(C);
5587 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005588 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005589 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005590 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005591 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005592 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005593 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005594 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005595 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005596 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5597 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005598 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005599 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005600 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005601 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005602 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005603}
5604
Dan Gohman475871a2008-07-27 21:46:04 +00005605SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005606 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005607 SDValue Op0 = Op.getOperand(0);
5608 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005609 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005610 EVT VT = Op.getValueType();
5611 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005612
5613 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005614 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005615 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005616 SrcVT = VT;
5617 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005618 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005619 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005620 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005621 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005622 }
5623
5624 // At this point the operands and the result should have the same
5625 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005626
Evan Cheng68c47cb2007-01-05 07:55:56 +00005627 // First get the sign bit of second operand.
5628 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005629 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005630 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5631 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005632 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005633 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5634 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5635 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5636 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005637 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005638 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005639 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005640 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005641 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005642 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005643 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005644
5645 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005646 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005647 // Op0 is MVT::f32, Op1 is MVT::f64.
5648 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5649 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5650 DAG.getConstant(32, MVT::i32));
5651 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5652 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005653 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005654 }
5655
Evan Cheng73d6cf12007-01-05 21:37:56 +00005656 // Clear first operand sign bit.
5657 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005658 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005659 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5660 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005661 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005662 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5663 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5664 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5665 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005666 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005667 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005668 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005669 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005670 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005671 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005672 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005673
5674 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005675 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005676}
5677
Dan Gohman076aee32009-03-04 19:44:21 +00005678/// Emit nodes that will be selected as "test Op0,Op0", or something
5679/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005680SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5681 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005682 DebugLoc dl = Op.getDebugLoc();
5683
Dan Gohman31125812009-03-07 01:58:32 +00005684 // CF and OF aren't always set the way we want. Determine which
5685 // of these we need.
5686 bool NeedCF = false;
5687 bool NeedOF = false;
5688 switch (X86CC) {
5689 case X86::COND_A: case X86::COND_AE:
5690 case X86::COND_B: case X86::COND_BE:
5691 NeedCF = true;
5692 break;
5693 case X86::COND_G: case X86::COND_GE:
5694 case X86::COND_L: case X86::COND_LE:
5695 case X86::COND_O: case X86::COND_NO:
5696 NeedOF = true;
5697 break;
5698 default: break;
5699 }
5700
Dan Gohman076aee32009-03-04 19:44:21 +00005701 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005702 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5703 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5704 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005705 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005706 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005707 switch (Op.getNode()->getOpcode()) {
5708 case ISD::ADD:
5709 // Due to an isel shortcoming, be conservative if this add is likely to
5710 // be selected as part of a load-modify-store instruction. When the root
5711 // node in a match is a store, isel doesn't know how to remap non-chain
5712 // non-flag uses of other nodes in the match, such as the ADD in this
5713 // case. This leads to the ADD being left around and reselected, with
5714 // the result being two adds in the output.
5715 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5716 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5717 if (UI->getOpcode() == ISD::STORE)
5718 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005719 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005720 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5721 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005722 if (C->getAPIntValue() == 1) {
5723 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005724 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005725 break;
5726 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005727 // An add of negative one (subtract of one) will be selected as a DEC.
5728 if (C->getAPIntValue().isAllOnesValue()) {
5729 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005730 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005731 break;
5732 }
5733 }
Dan Gohman076aee32009-03-04 19:44:21 +00005734 // Otherwise use a regular EFLAGS-setting add.
5735 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005736 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005737 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005738 case ISD::AND: {
5739 // If the primary and result isn't used, don't bother using X86ISD::AND,
5740 // because a TEST instruction will be better.
5741 bool NonFlagUse = false;
5742 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00005743 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5744 SDNode *User = *UI;
5745 unsigned UOpNo = UI.getOperandNo();
5746 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5747 // Look pass truncate.
5748 UOpNo = User->use_begin().getOperandNo();
5749 User = *User->use_begin();
5750 }
5751 if (User->getOpcode() != ISD::BRCOND &&
5752 User->getOpcode() != ISD::SETCC &&
5753 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00005754 NonFlagUse = true;
5755 break;
5756 }
Evan Cheng17751da2010-01-07 00:54:06 +00005757 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00005758 if (!NonFlagUse)
5759 break;
5760 }
5761 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005762 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005763 case ISD::OR:
5764 case ISD::XOR:
5765 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005766 // likely to be selected as part of a load-modify-store instruction.
5767 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5768 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5769 if (UI->getOpcode() == ISD::STORE)
5770 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005771 // Otherwise use a regular EFLAGS-setting instruction.
5772 switch (Op.getNode()->getOpcode()) {
5773 case ISD::SUB: Opcode = X86ISD::SUB; break;
5774 case ISD::OR: Opcode = X86ISD::OR; break;
5775 case ISD::XOR: Opcode = X86ISD::XOR; break;
5776 case ISD::AND: Opcode = X86ISD::AND; break;
5777 default: llvm_unreachable("unexpected operator!");
5778 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005779 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005780 break;
5781 case X86ISD::ADD:
5782 case X86ISD::SUB:
5783 case X86ISD::INC:
5784 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005785 case X86ISD::OR:
5786 case X86ISD::XOR:
5787 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005788 return SDValue(Op.getNode(), 1);
5789 default:
5790 default_case:
5791 break;
5792 }
5793 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005794 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005795 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005796 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005797 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005798 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005799 DAG.ReplaceAllUsesWith(Op, New);
5800 return SDValue(New.getNode(), 1);
5801 }
5802 }
5803
5804 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005805 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005806 DAG.getConstant(0, Op.getValueType()));
5807}
5808
5809/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5810/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005811SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5812 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005813 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5814 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005815 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005816
5817 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005818 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005819}
5820
Evan Chengd40d03e2010-01-06 19:38:29 +00005821/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
5822/// if it's possible.
5823static SDValue LowerToBT(SDValue Op0, ISD::CondCode CC,
Evan Cheng54de3ea2010-01-05 06:52:31 +00005824 DebugLoc dl, SelectionDAG &DAG) {
Evan Chengd40d03e2010-01-06 19:38:29 +00005825 SDValue LHS, RHS;
5826 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5827 if (ConstantSDNode *Op010C =
5828 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5829 if (Op010C->getZExtValue() == 1) {
5830 LHS = Op0.getOperand(0);
5831 RHS = Op0.getOperand(1).getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005832 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005833 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5834 if (ConstantSDNode *Op000C =
5835 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5836 if (Op000C->getZExtValue() == 1) {
5837 LHS = Op0.getOperand(1);
5838 RHS = Op0.getOperand(0).getOperand(1);
5839 }
5840 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5841 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5842 SDValue AndLHS = Op0.getOperand(0);
5843 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5844 LHS = AndLHS.getOperand(0);
5845 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005846 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005847 }
Evan Cheng0488db92007-09-25 01:57:46 +00005848
Evan Chengd40d03e2010-01-06 19:38:29 +00005849 if (LHS.getNode()) {
5850 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5851 // instruction. Since the shift amount is in-range-or-undefined, we know
5852 // that doing a bittest on the i16 value is ok. We extend to i32 because
5853 // the encoding for the i16 version is larger than the i32 version.
5854 if (LHS.getValueType() == MVT::i8)
5855 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005856
Evan Chengd40d03e2010-01-06 19:38:29 +00005857 // If the operand types disagree, extend the shift amount to match. Since
5858 // BT ignores high bits (like shifts) we can use anyextend.
5859 if (LHS.getValueType() != RHS.getValueType())
5860 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005861
Evan Chengd40d03e2010-01-06 19:38:29 +00005862 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
5863 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
5864 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5865 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005866 }
5867
Evan Cheng54de3ea2010-01-05 06:52:31 +00005868 return SDValue();
5869}
5870
5871SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
5872 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
5873 SDValue Op0 = Op.getOperand(0);
5874 SDValue Op1 = Op.getOperand(1);
5875 DebugLoc dl = Op.getDebugLoc();
5876 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
5877
5878 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00005879 // Lower (X & (1 << N)) == 0 to BT(X, N).
5880 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5881 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
5882 if (Op0.getOpcode() == ISD::AND &&
5883 Op0.hasOneUse() &&
5884 Op1.getOpcode() == ISD::Constant &&
5885 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
5886 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
5887 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
5888 if (NewSetCC.getNode())
5889 return NewSetCC;
5890 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00005891
Chris Lattnere55484e2008-12-25 05:34:37 +00005892 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5893 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00005894 if (X86CC == X86::COND_INVALID)
5895 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005896
Dan Gohman31125812009-03-07 01:58:32 +00005897 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00005898
5899 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00005900 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00005901 return DAG.getNode(ISD::AND, dl, MVT::i8,
5902 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
5903 DAG.getConstant(X86CC, MVT::i8), Cond),
5904 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00005905
Owen Anderson825b72b2009-08-11 20:47:22 +00005906 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5907 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005908}
5909
Dan Gohman475871a2008-07-27 21:46:04 +00005910SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5911 SDValue Cond;
5912 SDValue Op0 = Op.getOperand(0);
5913 SDValue Op1 = Op.getOperand(1);
5914 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005915 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005916 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5917 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005918 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005919
5920 if (isFP) {
5921 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005922 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005923 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5924 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005925 bool Swap = false;
5926
5927 switch (SetCCOpcode) {
5928 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005929 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005930 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005931 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005932 case ISD::SETGT: Swap = true; // Fallthrough
5933 case ISD::SETLT:
5934 case ISD::SETOLT: SSECC = 1; break;
5935 case ISD::SETOGE:
5936 case ISD::SETGE: Swap = true; // Fallthrough
5937 case ISD::SETLE:
5938 case ISD::SETOLE: SSECC = 2; break;
5939 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005940 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005941 case ISD::SETNE: SSECC = 4; break;
5942 case ISD::SETULE: Swap = true;
5943 case ISD::SETUGE: SSECC = 5; break;
5944 case ISD::SETULT: Swap = true;
5945 case ISD::SETUGT: SSECC = 6; break;
5946 case ISD::SETO: SSECC = 7; break;
5947 }
5948 if (Swap)
5949 std::swap(Op0, Op1);
5950
Nate Begemanfb8ead02008-07-25 19:05:58 +00005951 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005952 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005953 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005954 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005955 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5956 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005957 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005958 }
5959 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005960 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005961 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5962 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005963 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005964 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005965 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005966 }
5967 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00005968 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005969 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005970
Nate Begeman30a0de92008-07-17 16:51:19 +00005971 // We are handling one of the integer comparisons here. Since SSE only has
5972 // GT and EQ comparisons for integer, swapping operands and multiple
5973 // operations may be required for some comparisons.
5974 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5975 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005976
Owen Anderson825b72b2009-08-11 20:47:22 +00005977 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00005978 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005979 case MVT::v8i8:
5980 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5981 case MVT::v4i16:
5982 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5983 case MVT::v2i32:
5984 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5985 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00005986 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005987
Nate Begeman30a0de92008-07-17 16:51:19 +00005988 switch (SetCCOpcode) {
5989 default: break;
5990 case ISD::SETNE: Invert = true;
5991 case ISD::SETEQ: Opc = EQOpc; break;
5992 case ISD::SETLT: Swap = true;
5993 case ISD::SETGT: Opc = GTOpc; break;
5994 case ISD::SETGE: Swap = true;
5995 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5996 case ISD::SETULT: Swap = true;
5997 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5998 case ISD::SETUGE: Swap = true;
5999 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6000 }
6001 if (Swap)
6002 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006003
Nate Begeman30a0de92008-07-17 16:51:19 +00006004 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6005 // bits of the inputs before performing those operations.
6006 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006007 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006008 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6009 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006010 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006011 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6012 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006013 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6014 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006015 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006016
Dale Johannesenace16102009-02-03 19:33:06 +00006017 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006018
6019 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006020 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006021 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006022
Nate Begeman30a0de92008-07-17 16:51:19 +00006023 return Result;
6024}
Evan Cheng0488db92007-09-25 01:57:46 +00006025
Evan Cheng370e5342008-12-03 08:38:43 +00006026// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006027static bool isX86LogicalCmp(SDValue Op) {
6028 unsigned Opc = Op.getNode()->getOpcode();
6029 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6030 return true;
6031 if (Op.getResNo() == 1 &&
6032 (Opc == X86ISD::ADD ||
6033 Opc == X86ISD::SUB ||
6034 Opc == X86ISD::SMUL ||
6035 Opc == X86ISD::UMUL ||
6036 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006037 Opc == X86ISD::DEC ||
6038 Opc == X86ISD::OR ||
6039 Opc == X86ISD::XOR ||
6040 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006041 return true;
6042
6043 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006044}
6045
Dan Gohman475871a2008-07-27 21:46:04 +00006046SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006047 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006048 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006049 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006050 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006051
Dan Gohman1a492952009-10-20 16:22:37 +00006052 if (Cond.getOpcode() == ISD::SETCC) {
6053 SDValue NewCond = LowerSETCC(Cond, DAG);
6054 if (NewCond.getNode())
6055 Cond = NewCond;
6056 }
Evan Cheng734503b2006-09-11 02:19:56 +00006057
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006058 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6059 SDValue Op1 = Op.getOperand(1);
6060 SDValue Op2 = Op.getOperand(2);
6061 if (Cond.getOpcode() == X86ISD::SETCC &&
6062 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6063 SDValue Cmp = Cond.getOperand(1);
6064 if (Cmp.getOpcode() == X86ISD::CMP) {
6065 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6066 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6067 ConstantSDNode *RHSC =
6068 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6069 if (N1C && N1C->isAllOnesValue() &&
6070 N2C && N2C->isNullValue() &&
6071 RHSC && RHSC->isNullValue()) {
6072 SDValue CmpOp0 = Cmp.getOperand(0);
Evan Cheng5fef8bc2010-01-28 01:57:22 +00006073 Cmp = DAG.getNode(X86ISD::CMP, dl, CmpOp0.getValueType(),
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006074 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6075 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6076 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6077 }
6078 }
6079 }
6080
Evan Chengad9c0a32009-12-15 00:53:42 +00006081 // Look pass (and (setcc_carry (cmp ...)), 1).
6082 if (Cond.getOpcode() == ISD::AND &&
6083 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6084 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6085 if (C && C->getAPIntValue() == 1)
6086 Cond = Cond.getOperand(0);
6087 }
6088
Evan Cheng3f41d662007-10-08 22:16:29 +00006089 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6090 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006091 if (Cond.getOpcode() == X86ISD::SETCC ||
6092 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006093 CC = Cond.getOperand(0);
6094
Dan Gohman475871a2008-07-27 21:46:04 +00006095 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006096 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006097 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006098
Evan Cheng3f41d662007-10-08 22:16:29 +00006099 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006100 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006101 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006102 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006103
Chris Lattnerd1980a52009-03-12 06:52:53 +00006104 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6105 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006106 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006107 addTest = false;
6108 }
6109 }
6110
6111 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006112 // Look pass the truncate.
6113 if (Cond.getOpcode() == ISD::TRUNCATE)
6114 Cond = Cond.getOperand(0);
6115
6116 // We know the result of AND is compared against zero. Try to match
6117 // it to BT.
6118 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6119 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6120 if (NewSetCC.getNode()) {
6121 CC = NewSetCC.getOperand(0);
6122 Cond = NewSetCC.getOperand(1);
6123 addTest = false;
6124 }
6125 }
6126 }
6127
6128 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006129 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006130 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006131 }
6132
Evan Cheng0488db92007-09-25 01:57:46 +00006133 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6134 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006135 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6136 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006137 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006138}
6139
Evan Cheng370e5342008-12-03 08:38:43 +00006140// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6141// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6142// from the AND / OR.
6143static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6144 Opc = Op.getOpcode();
6145 if (Opc != ISD::OR && Opc != ISD::AND)
6146 return false;
6147 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6148 Op.getOperand(0).hasOneUse() &&
6149 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6150 Op.getOperand(1).hasOneUse());
6151}
6152
Evan Cheng961d6d42009-02-02 08:19:07 +00006153// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6154// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006155static bool isXor1OfSetCC(SDValue Op) {
6156 if (Op.getOpcode() != ISD::XOR)
6157 return false;
6158 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6159 if (N1C && N1C->getAPIntValue() == 1) {
6160 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6161 Op.getOperand(0).hasOneUse();
6162 }
6163 return false;
6164}
6165
Dan Gohman475871a2008-07-27 21:46:04 +00006166SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006167 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006168 SDValue Chain = Op.getOperand(0);
6169 SDValue Cond = Op.getOperand(1);
6170 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006171 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006172 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006173
Dan Gohman1a492952009-10-20 16:22:37 +00006174 if (Cond.getOpcode() == ISD::SETCC) {
6175 SDValue NewCond = LowerSETCC(Cond, DAG);
6176 if (NewCond.getNode())
6177 Cond = NewCond;
6178 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006179#if 0
6180 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006181 else if (Cond.getOpcode() == X86ISD::ADD ||
6182 Cond.getOpcode() == X86ISD::SUB ||
6183 Cond.getOpcode() == X86ISD::SMUL ||
6184 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006185 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006186#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006187
Evan Chengad9c0a32009-12-15 00:53:42 +00006188 // Look pass (and (setcc_carry (cmp ...)), 1).
6189 if (Cond.getOpcode() == ISD::AND &&
6190 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6191 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6192 if (C && C->getAPIntValue() == 1)
6193 Cond = Cond.getOperand(0);
6194 }
6195
Evan Cheng3f41d662007-10-08 22:16:29 +00006196 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6197 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006198 if (Cond.getOpcode() == X86ISD::SETCC ||
6199 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006200 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006201
Dan Gohman475871a2008-07-27 21:46:04 +00006202 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006203 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006204 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006205 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006206 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006207 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006208 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006209 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006210 default: break;
6211 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006212 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006213 // These can only come from an arithmetic instruction with overflow,
6214 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006215 Cond = Cond.getNode()->getOperand(1);
6216 addTest = false;
6217 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006218 }
Evan Cheng0488db92007-09-25 01:57:46 +00006219 }
Evan Cheng370e5342008-12-03 08:38:43 +00006220 } else {
6221 unsigned CondOpc;
6222 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6223 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006224 if (CondOpc == ISD::OR) {
6225 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6226 // two branches instead of an explicit OR instruction with a
6227 // separate test.
6228 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006229 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006230 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006231 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006232 Chain, Dest, CC, Cmp);
6233 CC = Cond.getOperand(1).getOperand(0);
6234 Cond = Cmp;
6235 addTest = false;
6236 }
6237 } else { // ISD::AND
6238 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6239 // two branches instead of an explicit AND instruction with a
6240 // separate test. However, we only do this if this block doesn't
6241 // have a fall-through edge, because this requires an explicit
6242 // jmp when the condition is false.
6243 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006244 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006245 Op.getNode()->hasOneUse()) {
6246 X86::CondCode CCode =
6247 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6248 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006249 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006250 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6251 // Look for an unconditional branch following this conditional branch.
6252 // We need this because we need to reverse the successors in order
6253 // to implement FCMP_OEQ.
6254 if (User.getOpcode() == ISD::BR) {
6255 SDValue FalseBB = User.getOperand(1);
6256 SDValue NewBR =
6257 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6258 assert(NewBR == User);
6259 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006260
Dale Johannesene4d209d2009-02-03 20:21:25 +00006261 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006262 Chain, Dest, CC, Cmp);
6263 X86::CondCode CCode =
6264 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6265 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006266 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006267 Cond = Cmp;
6268 addTest = false;
6269 }
6270 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006271 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006272 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6273 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6274 // It should be transformed during dag combiner except when the condition
6275 // is set by a arithmetics with overflow node.
6276 X86::CondCode CCode =
6277 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6278 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006279 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006280 Cond = Cond.getOperand(0).getOperand(1);
6281 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006282 }
Evan Cheng0488db92007-09-25 01:57:46 +00006283 }
6284
6285 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006286 // Look pass the truncate.
6287 if (Cond.getOpcode() == ISD::TRUNCATE)
6288 Cond = Cond.getOperand(0);
6289
6290 // We know the result of AND is compared against zero. Try to match
6291 // it to BT.
6292 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6293 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6294 if (NewSetCC.getNode()) {
6295 CC = NewSetCC.getOperand(0);
6296 Cond = NewSetCC.getOperand(1);
6297 addTest = false;
6298 }
6299 }
6300 }
6301
6302 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006303 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006304 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006305 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006306 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006307 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006308}
6309
Anton Korobeynikove060b532007-04-17 19:34:00 +00006310
6311// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6312// Calls to _alloca is needed to probe the stack when allocating more than 4k
6313// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6314// that the guard pages used by the OS virtual memory manager are allocated in
6315// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006316SDValue
6317X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006318 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006319 assert(Subtarget->isTargetCygMing() &&
6320 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006321 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006322
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006323 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006324 SDValue Chain = Op.getOperand(0);
6325 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006326 // FIXME: Ensure alignment here
6327
Dan Gohman475871a2008-07-27 21:46:04 +00006328 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006329
Owen Andersone50ed302009-08-10 22:56:29 +00006330 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006331 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006332
Chris Lattnere563bbc2008-10-11 22:08:30 +00006333 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006334
Dale Johannesendd64c412009-02-04 00:33:20 +00006335 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006336 Flag = Chain.getValue(1);
6337
Owen Anderson825b72b2009-08-11 20:47:22 +00006338 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006339 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00006340 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006341 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006342 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006343 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006344 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006345 Flag = Chain.getValue(1);
6346
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006347 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00006348 DAG.getIntPtrConstant(0, true),
6349 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006350 Flag);
6351
Dale Johannesendd64c412009-02-04 00:33:20 +00006352 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006353
Dan Gohman475871a2008-07-27 21:46:04 +00006354 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006355 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006356}
6357
Dan Gohman475871a2008-07-27 21:46:04 +00006358SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006359X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006360 SDValue Chain,
6361 SDValue Dst, SDValue Src,
6362 SDValue Size, unsigned Align,
6363 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006364 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006365 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006366
Bill Wendling6f287b22008-09-30 21:22:07 +00006367 // If not DWORD aligned or size is more than the threshold, call the library.
6368 // The libc version is likely to be faster for these cases. It can use the
6369 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006370 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006371 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006372 ConstantSize->getZExtValue() >
6373 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006374 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006375
6376 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006377 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006378
Bill Wendling6158d842008-10-01 00:59:58 +00006379 if (const char *bzeroEntry = V &&
6380 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006381 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006382 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006383 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006384 TargetLowering::ArgListEntry Entry;
6385 Entry.Node = Dst;
6386 Entry.Ty = IntPtrTy;
6387 Args.push_back(Entry);
6388 Entry.Node = Size;
6389 Args.push_back(Entry);
6390 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006391 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6392 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006393 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006394 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl,
6395 DAG.GetOrdering(Chain.getNode()));
Bill Wendling6158d842008-10-01 00:59:58 +00006396 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006397 }
6398
Dan Gohman707e0182008-04-12 04:36:06 +00006399 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006400 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006401 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006402
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006403 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006404 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006405 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006406 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006407 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006408 unsigned BytesLeft = 0;
6409 bool TwoRepStos = false;
6410 if (ValC) {
6411 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006412 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006413
Evan Cheng0db9fe62006-04-25 20:13:52 +00006414 // If the value is a constant, then we can potentially use larger sets.
6415 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006416 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006417 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006418 ValReg = X86::AX;
6419 Val = (Val << 8) | Val;
6420 break;
6421 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006422 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006423 ValReg = X86::EAX;
6424 Val = (Val << 8) | Val;
6425 Val = (Val << 16) | Val;
6426 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006427 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006428 ValReg = X86::RAX;
6429 Val = (Val << 32) | Val;
6430 }
6431 break;
6432 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006433 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006434 ValReg = X86::AL;
6435 Count = DAG.getIntPtrConstant(SizeVal);
6436 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006437 }
6438
Owen Anderson825b72b2009-08-11 20:47:22 +00006439 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006440 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006441 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6442 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006443 }
6444
Dale Johannesen0f502f62009-02-03 22:26:09 +00006445 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006446 InFlag);
6447 InFlag = Chain.getValue(1);
6448 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006449 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006450 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006451 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006452 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006453 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006454
Scott Michelfdc40a02009-02-17 22:15:04 +00006455 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006456 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006457 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006458 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006459 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006460 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006461 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006462 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006463
Owen Anderson825b72b2009-08-11 20:47:22 +00006464 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006465 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6466 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006467
Evan Cheng0db9fe62006-04-25 20:13:52 +00006468 if (TwoRepStos) {
6469 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006470 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006471 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006472 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006473 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6474 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006475 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006476 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006477 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006478 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006479 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6480 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006481 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006482 // Handle the last 1 - 7 bytes.
6483 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006484 EVT AddrVT = Dst.getValueType();
6485 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006486
Dale Johannesen0f502f62009-02-03 22:26:09 +00006487 Chain = DAG.getMemset(Chain, dl,
6488 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006489 DAG.getConstant(Offset, AddrVT)),
6490 Src,
6491 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006492 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006493 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006494
Dan Gohman707e0182008-04-12 04:36:06 +00006495 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006496 return Chain;
6497}
Evan Cheng11e15b32006-04-03 20:53:28 +00006498
Dan Gohman475871a2008-07-27 21:46:04 +00006499SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006500X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006501 SDValue Chain, SDValue Dst, SDValue Src,
6502 SDValue Size, unsigned Align,
6503 bool AlwaysInline,
6504 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006505 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006506 // This requires the copy size to be a constant, preferrably
6507 // within a subtarget-specific limit.
6508 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6509 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006510 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006511 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006512 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006513 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006514
Evan Cheng1887c1c2008-08-21 21:00:15 +00006515 /// If not DWORD aligned, call the library.
6516 if ((Align & 3) != 0)
6517 return SDValue();
6518
6519 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006520 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006521 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006522 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006523
Duncan Sands83ec4b62008-06-06 12:08:01 +00006524 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006525 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006526 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006527 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006528
Dan Gohman475871a2008-07-27 21:46:04 +00006529 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006530 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006531 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006532 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006533 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006534 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006535 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006536 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006537 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006538 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006539 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006540 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006541 InFlag = Chain.getValue(1);
6542
Owen Anderson825b72b2009-08-11 20:47:22 +00006543 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006544 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6545 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6546 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006547
Dan Gohman475871a2008-07-27 21:46:04 +00006548 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006549 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006550 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006551 // Handle the last 1 - 7 bytes.
6552 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006553 EVT DstVT = Dst.getValueType();
6554 EVT SrcVT = Src.getValueType();
6555 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006556 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006557 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006558 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006559 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006560 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006561 DAG.getConstant(BytesLeft, SizeVT),
6562 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006563 DstSV, DstSVOff + Offset,
6564 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006565 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006566
Owen Anderson825b72b2009-08-11 20:47:22 +00006567 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006568 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006569}
6570
Dan Gohman475871a2008-07-27 21:46:04 +00006571SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006572 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006573 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006574
Evan Cheng25ab6902006-09-08 06:48:29 +00006575 if (!Subtarget->is64Bit()) {
6576 // vastart just stores the address of the VarArgsFrameIndex slot into the
6577 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006578 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006579 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006580 }
6581
6582 // __va_list_tag:
6583 // gp_offset (0 - 6 * 8)
6584 // fp_offset (48 - 48 + 8 * 16)
6585 // overflow_arg_area (point to parameters coming in memory).
6586 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006587 SmallVector<SDValue, 8> MemOps;
6588 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006589 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006590 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006591 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006592 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006593 MemOps.push_back(Store);
6594
6595 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006596 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006597 FIN, DAG.getIntPtrConstant(4));
6598 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006599 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006600 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006601 MemOps.push_back(Store);
6602
6603 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006604 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006605 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006606 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006607 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006608 MemOps.push_back(Store);
6609
6610 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006611 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006612 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006613 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006614 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006615 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006616 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006617 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006618}
6619
Dan Gohman475871a2008-07-27 21:46:04 +00006620SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006621 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6622 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006623 SDValue Chain = Op.getOperand(0);
6624 SDValue SrcPtr = Op.getOperand(1);
6625 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006626
Torok Edwindac237e2009-07-08 20:53:28 +00006627 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006628 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006629}
6630
Dan Gohman475871a2008-07-27 21:46:04 +00006631SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006632 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006633 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006634 SDValue Chain = Op.getOperand(0);
6635 SDValue DstPtr = Op.getOperand(1);
6636 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006637 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6638 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006639 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006640
Dale Johannesendd64c412009-02-04 00:33:20 +00006641 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006642 DAG.getIntPtrConstant(24), 8, false,
6643 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006644}
6645
Dan Gohman475871a2008-07-27 21:46:04 +00006646SDValue
6647X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006648 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006649 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006650 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006651 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006652 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006653 case Intrinsic::x86_sse_comieq_ss:
6654 case Intrinsic::x86_sse_comilt_ss:
6655 case Intrinsic::x86_sse_comile_ss:
6656 case Intrinsic::x86_sse_comigt_ss:
6657 case Intrinsic::x86_sse_comige_ss:
6658 case Intrinsic::x86_sse_comineq_ss:
6659 case Intrinsic::x86_sse_ucomieq_ss:
6660 case Intrinsic::x86_sse_ucomilt_ss:
6661 case Intrinsic::x86_sse_ucomile_ss:
6662 case Intrinsic::x86_sse_ucomigt_ss:
6663 case Intrinsic::x86_sse_ucomige_ss:
6664 case Intrinsic::x86_sse_ucomineq_ss:
6665 case Intrinsic::x86_sse2_comieq_sd:
6666 case Intrinsic::x86_sse2_comilt_sd:
6667 case Intrinsic::x86_sse2_comile_sd:
6668 case Intrinsic::x86_sse2_comigt_sd:
6669 case Intrinsic::x86_sse2_comige_sd:
6670 case Intrinsic::x86_sse2_comineq_sd:
6671 case Intrinsic::x86_sse2_ucomieq_sd:
6672 case Intrinsic::x86_sse2_ucomilt_sd:
6673 case Intrinsic::x86_sse2_ucomile_sd:
6674 case Intrinsic::x86_sse2_ucomigt_sd:
6675 case Intrinsic::x86_sse2_ucomige_sd:
6676 case Intrinsic::x86_sse2_ucomineq_sd: {
6677 unsigned Opc = 0;
6678 ISD::CondCode CC = ISD::SETCC_INVALID;
6679 switch (IntNo) {
6680 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006681 case Intrinsic::x86_sse_comieq_ss:
6682 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006683 Opc = X86ISD::COMI;
6684 CC = ISD::SETEQ;
6685 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006686 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006687 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006688 Opc = X86ISD::COMI;
6689 CC = ISD::SETLT;
6690 break;
6691 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006692 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006693 Opc = X86ISD::COMI;
6694 CC = ISD::SETLE;
6695 break;
6696 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006697 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006698 Opc = X86ISD::COMI;
6699 CC = ISD::SETGT;
6700 break;
6701 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006702 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006703 Opc = X86ISD::COMI;
6704 CC = ISD::SETGE;
6705 break;
6706 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006707 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006708 Opc = X86ISD::COMI;
6709 CC = ISD::SETNE;
6710 break;
6711 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006712 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006713 Opc = X86ISD::UCOMI;
6714 CC = ISD::SETEQ;
6715 break;
6716 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006717 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006718 Opc = X86ISD::UCOMI;
6719 CC = ISD::SETLT;
6720 break;
6721 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006722 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006723 Opc = X86ISD::UCOMI;
6724 CC = ISD::SETLE;
6725 break;
6726 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006727 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006728 Opc = X86ISD::UCOMI;
6729 CC = ISD::SETGT;
6730 break;
6731 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006732 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006733 Opc = X86ISD::UCOMI;
6734 CC = ISD::SETGE;
6735 break;
6736 case Intrinsic::x86_sse_ucomineq_ss:
6737 case Intrinsic::x86_sse2_ucomineq_sd:
6738 Opc = X86ISD::UCOMI;
6739 CC = ISD::SETNE;
6740 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006741 }
Evan Cheng734503b2006-09-11 02:19:56 +00006742
Dan Gohman475871a2008-07-27 21:46:04 +00006743 SDValue LHS = Op.getOperand(1);
6744 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006745 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006746 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006747 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6748 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6749 DAG.getConstant(X86CC, MVT::i8), Cond);
6750 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006751 }
Eric Christopher71c67532009-07-29 00:28:05 +00006752 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006753 // an integer value, not just an instruction so lower it to the ptest
6754 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006755 case Intrinsic::x86_sse41_ptestz:
6756 case Intrinsic::x86_sse41_ptestc:
6757 case Intrinsic::x86_sse41_ptestnzc:{
6758 unsigned X86CC = 0;
6759 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006760 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006761 case Intrinsic::x86_sse41_ptestz:
6762 // ZF = 1
6763 X86CC = X86::COND_E;
6764 break;
6765 case Intrinsic::x86_sse41_ptestc:
6766 // CF = 1
6767 X86CC = X86::COND_B;
6768 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006769 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006770 // ZF and CF = 0
6771 X86CC = X86::COND_A;
6772 break;
6773 }
Eric Christopherfd179292009-08-27 18:07:15 +00006774
Eric Christopher71c67532009-07-29 00:28:05 +00006775 SDValue LHS = Op.getOperand(1);
6776 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006777 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6778 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6779 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6780 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006781 }
Evan Cheng5759f972008-05-04 09:15:50 +00006782
6783 // Fix vector shift instructions where the last operand is a non-immediate
6784 // i32 value.
6785 case Intrinsic::x86_sse2_pslli_w:
6786 case Intrinsic::x86_sse2_pslli_d:
6787 case Intrinsic::x86_sse2_pslli_q:
6788 case Intrinsic::x86_sse2_psrli_w:
6789 case Intrinsic::x86_sse2_psrli_d:
6790 case Intrinsic::x86_sse2_psrli_q:
6791 case Intrinsic::x86_sse2_psrai_w:
6792 case Intrinsic::x86_sse2_psrai_d:
6793 case Intrinsic::x86_mmx_pslli_w:
6794 case Intrinsic::x86_mmx_pslli_d:
6795 case Intrinsic::x86_mmx_pslli_q:
6796 case Intrinsic::x86_mmx_psrli_w:
6797 case Intrinsic::x86_mmx_psrli_d:
6798 case Intrinsic::x86_mmx_psrli_q:
6799 case Intrinsic::x86_mmx_psrai_w:
6800 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006801 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006802 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006803 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006804
6805 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006806 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006807 switch (IntNo) {
6808 case Intrinsic::x86_sse2_pslli_w:
6809 NewIntNo = Intrinsic::x86_sse2_psll_w;
6810 break;
6811 case Intrinsic::x86_sse2_pslli_d:
6812 NewIntNo = Intrinsic::x86_sse2_psll_d;
6813 break;
6814 case Intrinsic::x86_sse2_pslli_q:
6815 NewIntNo = Intrinsic::x86_sse2_psll_q;
6816 break;
6817 case Intrinsic::x86_sse2_psrli_w:
6818 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6819 break;
6820 case Intrinsic::x86_sse2_psrli_d:
6821 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6822 break;
6823 case Intrinsic::x86_sse2_psrli_q:
6824 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6825 break;
6826 case Intrinsic::x86_sse2_psrai_w:
6827 NewIntNo = Intrinsic::x86_sse2_psra_w;
6828 break;
6829 case Intrinsic::x86_sse2_psrai_d:
6830 NewIntNo = Intrinsic::x86_sse2_psra_d;
6831 break;
6832 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006833 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006834 switch (IntNo) {
6835 case Intrinsic::x86_mmx_pslli_w:
6836 NewIntNo = Intrinsic::x86_mmx_psll_w;
6837 break;
6838 case Intrinsic::x86_mmx_pslli_d:
6839 NewIntNo = Intrinsic::x86_mmx_psll_d;
6840 break;
6841 case Intrinsic::x86_mmx_pslli_q:
6842 NewIntNo = Intrinsic::x86_mmx_psll_q;
6843 break;
6844 case Intrinsic::x86_mmx_psrli_w:
6845 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6846 break;
6847 case Intrinsic::x86_mmx_psrli_d:
6848 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6849 break;
6850 case Intrinsic::x86_mmx_psrli_q:
6851 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6852 break;
6853 case Intrinsic::x86_mmx_psrai_w:
6854 NewIntNo = Intrinsic::x86_mmx_psra_w;
6855 break;
6856 case Intrinsic::x86_mmx_psrai_d:
6857 NewIntNo = Intrinsic::x86_mmx_psra_d;
6858 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006859 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006860 }
6861 break;
6862 }
6863 }
Mon P Wangefa42202009-09-03 19:56:25 +00006864
6865 // The vector shift intrinsics with scalars uses 32b shift amounts but
6866 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6867 // to be zero.
6868 SDValue ShOps[4];
6869 ShOps[0] = ShAmt;
6870 ShOps[1] = DAG.getConstant(0, MVT::i32);
6871 if (ShAmtVT == MVT::v4i32) {
6872 ShOps[2] = DAG.getUNDEF(MVT::i32);
6873 ShOps[3] = DAG.getUNDEF(MVT::i32);
6874 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6875 } else {
6876 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6877 }
6878
Owen Andersone50ed302009-08-10 22:56:29 +00006879 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006880 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006881 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006882 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006883 Op.getOperand(1), ShAmt);
6884 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006885 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006886}
Evan Cheng72261582005-12-20 06:22:03 +00006887
Dan Gohman475871a2008-07-27 21:46:04 +00006888SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006889 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006890 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006891
6892 if (Depth > 0) {
6893 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6894 SDValue Offset =
6895 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006896 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006897 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006898 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006899 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006900 NULL, 0);
6901 }
6902
6903 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006904 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006905 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006906 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006907}
6908
Dan Gohman475871a2008-07-27 21:46:04 +00006909SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006910 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6911 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006912 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006913 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006914 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6915 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006916 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006917 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006918 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006919 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006920}
6921
Dan Gohman475871a2008-07-27 21:46:04 +00006922SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006923 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006924 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006925}
6926
Dan Gohman475871a2008-07-27 21:46:04 +00006927SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006928{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006929 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006930 SDValue Chain = Op.getOperand(0);
6931 SDValue Offset = Op.getOperand(1);
6932 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006933 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006934
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006935 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6936 getPointerTy());
6937 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006938
Dale Johannesene4d209d2009-02-03 20:21:25 +00006939 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006940 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006941 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6942 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006943 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006944 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006945
Dale Johannesene4d209d2009-02-03 20:21:25 +00006946 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006947 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006948 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006949}
6950
Dan Gohman475871a2008-07-27 21:46:04 +00006951SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006952 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006953 SDValue Root = Op.getOperand(0);
6954 SDValue Trmp = Op.getOperand(1); // trampoline
6955 SDValue FPtr = Op.getOperand(2); // nested function
6956 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006957 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006958
Dan Gohman69de1932008-02-06 22:27:42 +00006959 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006960
Duncan Sands339e14f2008-01-16 22:55:25 +00006961 const X86InstrInfo *TII =
6962 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6963
Duncan Sandsb116fac2007-07-27 20:02:49 +00006964 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006965 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006966
6967 // Large code-model.
6968
6969 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6970 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6971
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006972 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6973 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006974
6975 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6976
6977 // Load the pointer to the nested function into R11.
6978 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006979 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00006980 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006981 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006982
Owen Anderson825b72b2009-08-11 20:47:22 +00006983 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6984 DAG.getConstant(2, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006985 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006986
6987 // Load the 'nest' parameter value into R10.
6988 // R10 is specified in X86CallingConv.td
6989 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00006990 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6991 DAG.getConstant(10, MVT::i64));
6992 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006993 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006994
Owen Anderson825b72b2009-08-11 20:47:22 +00006995 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6996 DAG.getConstant(12, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006997 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006998
6999 // Jump to the nested function.
7000 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007001 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7002 DAG.getConstant(20, MVT::i64));
7003 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007004 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00007005
7006 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007007 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7008 DAG.getConstant(22, MVT::i64));
7009 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00007010 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00007011
Dan Gohman475871a2008-07-27 21:46:04 +00007012 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007013 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007014 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007015 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007016 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007017 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007018 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007019 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007020
7021 switch (CC) {
7022 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007023 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007024 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007025 case CallingConv::X86_StdCall: {
7026 // Pass 'nest' parameter in ECX.
7027 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007028 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007029
7030 // Check that ECX wasn't needed by an 'inreg' parameter.
7031 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007032 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007033
Chris Lattner58d74912008-03-12 17:45:29 +00007034 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007035 unsigned InRegCount = 0;
7036 unsigned Idx = 1;
7037
7038 for (FunctionType::param_iterator I = FTy->param_begin(),
7039 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007040 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007041 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007042 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007043
7044 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00007045 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007046 }
7047 }
7048 break;
7049 }
7050 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007051 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007052 // Pass 'nest' parameter in EAX.
7053 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007054 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007055 break;
7056 }
7057
Dan Gohman475871a2008-07-27 21:46:04 +00007058 SDValue OutChains[4];
7059 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007060
Owen Anderson825b72b2009-08-11 20:47:22 +00007061 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7062 DAG.getConstant(10, MVT::i32));
7063 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007064
Duncan Sands339e14f2008-01-16 22:55:25 +00007065 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007066 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007067 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007068 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00007069 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007070
Owen Anderson825b72b2009-08-11 20:47:22 +00007071 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7072 DAG.getConstant(1, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007073 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007074
Duncan Sands339e14f2008-01-16 22:55:25 +00007075 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Owen Anderson825b72b2009-08-11 20:47:22 +00007076 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7077 DAG.getConstant(5, MVT::i32));
7078 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00007079 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007080
Owen Anderson825b72b2009-08-11 20:47:22 +00007081 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7082 DAG.getConstant(6, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007083 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007084
Dan Gohman475871a2008-07-27 21:46:04 +00007085 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007086 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007087 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007088 }
7089}
7090
Dan Gohman475871a2008-07-27 21:46:04 +00007091SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007092 /*
7093 The rounding mode is in bits 11:10 of FPSR, and has the following
7094 settings:
7095 00 Round to nearest
7096 01 Round to -inf
7097 10 Round to +inf
7098 11 Round to 0
7099
7100 FLT_ROUNDS, on the other hand, expects the following:
7101 -1 Undefined
7102 0 Round to 0
7103 1 Round to nearest
7104 2 Round to +inf
7105 3 Round to -inf
7106
7107 To perform the conversion, we do:
7108 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7109 */
7110
7111 MachineFunction &MF = DAG.getMachineFunction();
7112 const TargetMachine &TM = MF.getTarget();
7113 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7114 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007115 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007116 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007117
7118 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007119 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007120 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007121
Owen Anderson825b72b2009-08-11 20:47:22 +00007122 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007123 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007124
7125 // Load FP Control Word from stack slot
Owen Anderson825b72b2009-08-11 20:47:22 +00007126 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007127
7128 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007129 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007130 DAG.getNode(ISD::SRL, dl, MVT::i16,
7131 DAG.getNode(ISD::AND, dl, MVT::i16,
7132 CWD, DAG.getConstant(0x800, MVT::i16)),
7133 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007134 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007135 DAG.getNode(ISD::SRL, dl, MVT::i16,
7136 DAG.getNode(ISD::AND, dl, MVT::i16,
7137 CWD, DAG.getConstant(0x400, MVT::i16)),
7138 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007139
Dan Gohman475871a2008-07-27 21:46:04 +00007140 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007141 DAG.getNode(ISD::AND, dl, MVT::i16,
7142 DAG.getNode(ISD::ADD, dl, MVT::i16,
7143 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7144 DAG.getConstant(1, MVT::i16)),
7145 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007146
7147
Duncan Sands83ec4b62008-06-06 12:08:01 +00007148 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007149 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007150}
7151
Dan Gohman475871a2008-07-27 21:46:04 +00007152SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007153 EVT VT = Op.getValueType();
7154 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007155 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007156 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007157
7158 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007159 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007160 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007161 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007162 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007163 }
Evan Cheng18efe262007-12-14 02:13:44 +00007164
Evan Cheng152804e2007-12-14 08:30:15 +00007165 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007166 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007167 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007168
7169 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007170 SDValue Ops[] = {
7171 Op,
7172 DAG.getConstant(NumBits+NumBits-1, OpVT),
7173 DAG.getConstant(X86::COND_E, MVT::i8),
7174 Op.getValue(1)
7175 };
7176 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007177
7178 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007179 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007180
Owen Anderson825b72b2009-08-11 20:47:22 +00007181 if (VT == MVT::i8)
7182 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007183 return Op;
7184}
7185
Dan Gohman475871a2008-07-27 21:46:04 +00007186SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007187 EVT VT = Op.getValueType();
7188 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007189 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007190 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007191
7192 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007193 if (VT == MVT::i8) {
7194 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007195 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007196 }
Evan Cheng152804e2007-12-14 08:30:15 +00007197
7198 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007199 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007200 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007201
7202 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007203 SDValue Ops[] = {
7204 Op,
7205 DAG.getConstant(NumBits, OpVT),
7206 DAG.getConstant(X86::COND_E, MVT::i8),
7207 Op.getValue(1)
7208 };
7209 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007210
Owen Anderson825b72b2009-08-11 20:47:22 +00007211 if (VT == MVT::i8)
7212 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007213 return Op;
7214}
7215
Mon P Wangaf9b9522008-12-18 21:42:19 +00007216SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007217 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007218 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007219 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007220
Mon P Wangaf9b9522008-12-18 21:42:19 +00007221 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7222 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7223 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7224 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7225 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7226 //
7227 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7228 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7229 // return AloBlo + AloBhi + AhiBlo;
7230
7231 SDValue A = Op.getOperand(0);
7232 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007233
Dale Johannesene4d209d2009-02-03 20:21:25 +00007234 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007235 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7236 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007237 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007238 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7239 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007240 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007241 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007242 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007243 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007244 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007245 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007246 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007247 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007248 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007249 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007250 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7251 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007252 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007253 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7254 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007255 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7256 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007257 return Res;
7258}
7259
7260
Bill Wendling74c37652008-12-09 22:08:41 +00007261SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7262 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7263 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007264 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7265 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007266 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007267 SDValue LHS = N->getOperand(0);
7268 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007269 unsigned BaseOp = 0;
7270 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007271 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007272
7273 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007274 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007275 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007276 // A subtract of one will be selected as a INC. Note that INC doesn't
7277 // set CF, so we can't do this for UADDO.
7278 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7279 if (C->getAPIntValue() == 1) {
7280 BaseOp = X86ISD::INC;
7281 Cond = X86::COND_O;
7282 break;
7283 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007284 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007285 Cond = X86::COND_O;
7286 break;
7287 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007288 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007289 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007290 break;
7291 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007292 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7293 // set CF, so we can't do this for USUBO.
7294 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7295 if (C->getAPIntValue() == 1) {
7296 BaseOp = X86ISD::DEC;
7297 Cond = X86::COND_O;
7298 break;
7299 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007300 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007301 Cond = X86::COND_O;
7302 break;
7303 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007304 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007305 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007306 break;
7307 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007308 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007309 Cond = X86::COND_O;
7310 break;
7311 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007312 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007313 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007314 break;
7315 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007316
Bill Wendling61edeb52008-12-02 01:06:39 +00007317 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007318 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007319 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007320
Bill Wendling61edeb52008-12-02 01:06:39 +00007321 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007322 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007323 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007324
Bill Wendling61edeb52008-12-02 01:06:39 +00007325 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7326 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007327}
7328
Dan Gohman475871a2008-07-27 21:46:04 +00007329SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007330 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007331 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007332 unsigned Reg = 0;
7333 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007334 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007335 default:
7336 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007337 case MVT::i8: Reg = X86::AL; size = 1; break;
7338 case MVT::i16: Reg = X86::AX; size = 2; break;
7339 case MVT::i32: Reg = X86::EAX; size = 4; break;
7340 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007341 assert(Subtarget->is64Bit() && "Node not type legal!");
7342 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007343 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007344 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007345 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007346 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007347 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007348 Op.getOperand(1),
7349 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007350 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007351 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007352 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007353 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007354 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007355 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007356 return cpOut;
7357}
7358
Duncan Sands1607f052008-12-01 11:39:25 +00007359SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007360 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007361 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007362 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007363 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007364 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007365 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007366 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7367 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007368 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007369 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7370 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007371 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007372 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007373 rdx.getValue(1)
7374 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007375 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007376}
7377
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007378SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7379 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007380 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007381 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007382 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007383 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007384 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007385 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007386 Node->getOperand(0),
7387 Node->getOperand(1), negOp,
7388 cast<AtomicSDNode>(Node)->getSrcValue(),
7389 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007390}
7391
Evan Cheng0db9fe62006-04-25 20:13:52 +00007392/// LowerOperation - Provide custom lowering hooks for some operations.
7393///
Dan Gohman475871a2008-07-27 21:46:04 +00007394SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007395 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007396 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007397 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7398 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007399 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007400 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007401 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7402 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7403 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7404 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7405 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7406 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007407 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007408 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007409 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007410 case ISD::SHL_PARTS:
7411 case ISD::SRA_PARTS:
7412 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7413 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007414 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007415 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007416 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007417 case ISD::FABS: return LowerFABS(Op, DAG);
7418 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007419 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007420 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007421 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007422 case ISD::SELECT: return LowerSELECT(Op, DAG);
7423 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007424 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007425 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007426 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007427 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007428 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007429 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7430 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007431 case ISD::FRAME_TO_ARGS_OFFSET:
7432 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007433 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007434 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007435 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007436 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007437 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7438 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007439 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007440 case ISD::SADDO:
7441 case ISD::UADDO:
7442 case ISD::SSUBO:
7443 case ISD::USUBO:
7444 case ISD::SMULO:
7445 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007446 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007447 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007448}
7449
Duncan Sands1607f052008-12-01 11:39:25 +00007450void X86TargetLowering::
7451ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7452 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007453 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007454 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007455 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007456
7457 SDValue Chain = Node->getOperand(0);
7458 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007459 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007460 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007461 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007462 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007463 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007464 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007465 SDValue Result =
7466 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7467 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007468 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007469 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007470 Results.push_back(Result.getValue(2));
7471}
7472
Duncan Sands126d9072008-07-04 11:47:58 +00007473/// ReplaceNodeResults - Replace a node with an illegal result type
7474/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007475void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7476 SmallVectorImpl<SDValue>&Results,
7477 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007478 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007479 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007480 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007481 assert(false && "Do not know how to custom type legalize this operation!");
7482 return;
7483 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007484 std::pair<SDValue,SDValue> Vals =
7485 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007486 SDValue FIST = Vals.first, StackSlot = Vals.second;
7487 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007488 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007489 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007490 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007491 }
7492 return;
7493 }
7494 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007495 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007496 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007497 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007498 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007499 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007500 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007501 eax.getValue(2));
7502 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7503 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007504 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007505 Results.push_back(edx.getValue(1));
7506 return;
7507 }
Mon P Wangcd6e7252009-11-30 02:42:02 +00007508 case ISD::SDIV:
7509 case ISD::UDIV:
7510 case ISD::SREM:
7511 case ISD::UREM: {
7512 EVT WidenVT = getTypeToTransformTo(*DAG.getContext(), N->getValueType(0));
7513 Results.push_back(DAG.UnrollVectorOp(N, WidenVT.getVectorNumElements()));
7514 return;
7515 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007516 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007517 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007518 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007519 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007520 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7521 DAG.getConstant(0, MVT::i32));
7522 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7523 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007524 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7525 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007526 cpInL.getValue(1));
7527 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007528 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7529 DAG.getConstant(0, MVT::i32));
7530 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7531 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007532 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007533 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007534 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007535 swapInL.getValue(1));
7536 SDValue Ops[] = { swapInH.getValue(0),
7537 N->getOperand(1),
7538 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007539 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007540 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007541 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007542 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007543 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007544 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007545 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007546 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007547 Results.push_back(cpOutH.getValue(1));
7548 return;
7549 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007550 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007551 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7552 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007553 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007554 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7555 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007556 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007557 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7558 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007559 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007560 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7561 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007562 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007563 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7564 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007565 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007566 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7567 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007568 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007569 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7570 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007571 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007572}
7573
Evan Cheng72261582005-12-20 06:22:03 +00007574const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7575 switch (Opcode) {
7576 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007577 case X86ISD::BSF: return "X86ISD::BSF";
7578 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007579 case X86ISD::SHLD: return "X86ISD::SHLD";
7580 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007581 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007582 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007583 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007584 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007585 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007586 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007587 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7588 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7589 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007590 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007591 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007592 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007593 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007594 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007595 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007596 case X86ISD::COMI: return "X86ISD::COMI";
7597 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007598 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007599 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007600 case X86ISD::CMOV: return "X86ISD::CMOV";
7601 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007602 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007603 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7604 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007605 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007606 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007607 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007608 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007609 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007610 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7611 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007612 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007613 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007614 case X86ISD::FMAX: return "X86ISD::FMAX";
7615 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007616 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7617 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007618 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007619 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007620 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007621 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007622 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007623 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7624 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007625 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7626 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7627 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7628 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7629 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7630 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007631 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7632 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007633 case X86ISD::VSHL: return "X86ISD::VSHL";
7634 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007635 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7636 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7637 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7638 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7639 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7640 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7641 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7642 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7643 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7644 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007645 case X86ISD::ADD: return "X86ISD::ADD";
7646 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007647 case X86ISD::SMUL: return "X86ISD::SMUL";
7648 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007649 case X86ISD::INC: return "X86ISD::INC";
7650 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007651 case X86ISD::OR: return "X86ISD::OR";
7652 case X86ISD::XOR: return "X86ISD::XOR";
7653 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007654 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007655 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007656 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007657 }
7658}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007659
Chris Lattnerc9addb72007-03-30 23:15:24 +00007660// isLegalAddressingMode - Return true if the addressing mode represented
7661// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007662bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007663 const Type *Ty) const {
7664 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007665 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007666
Chris Lattnerc9addb72007-03-30 23:15:24 +00007667 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007668 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007669 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007670
Chris Lattnerc9addb72007-03-30 23:15:24 +00007671 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007672 unsigned GVFlags =
7673 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007674
Chris Lattnerdfed4132009-07-10 07:38:24 +00007675 // If a reference to this global requires an extra load, we can't fold it.
7676 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007677 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007678
Chris Lattnerdfed4132009-07-10 07:38:24 +00007679 // If BaseGV requires a register for the PIC base, we cannot also have a
7680 // BaseReg specified.
7681 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007682 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007683
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007684 // If lower 4G is not available, then we must use rip-relative addressing.
7685 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7686 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007687 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007688
Chris Lattnerc9addb72007-03-30 23:15:24 +00007689 switch (AM.Scale) {
7690 case 0:
7691 case 1:
7692 case 2:
7693 case 4:
7694 case 8:
7695 // These scales always work.
7696 break;
7697 case 3:
7698 case 5:
7699 case 9:
7700 // These scales are formed with basereg+scalereg. Only accept if there is
7701 // no basereg yet.
7702 if (AM.HasBaseReg)
7703 return false;
7704 break;
7705 default: // Other stuff never works.
7706 return false;
7707 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007708
Chris Lattnerc9addb72007-03-30 23:15:24 +00007709 return true;
7710}
7711
7712
Evan Cheng2bd122c2007-10-26 01:56:11 +00007713bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7714 if (!Ty1->isInteger() || !Ty2->isInteger())
7715 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007716 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7717 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007718 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007719 return false;
7720 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007721}
7722
Owen Andersone50ed302009-08-10 22:56:29 +00007723bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007724 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007725 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007726 unsigned NumBits1 = VT1.getSizeInBits();
7727 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007728 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007729 return false;
7730 return Subtarget->is64Bit() || NumBits1 < 64;
7731}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007732
Dan Gohman97121ba2009-04-08 00:15:30 +00007733bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007734 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman5ad7de22010-01-15 22:18:15 +00007735 return Ty1->isInteger(32) && Ty2->isInteger(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007736}
7737
Owen Andersone50ed302009-08-10 22:56:29 +00007738bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007739 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007740 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007741}
7742
Owen Andersone50ed302009-08-10 22:56:29 +00007743bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007744 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007745 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007746}
7747
Evan Cheng60c07e12006-07-05 22:17:51 +00007748/// isShuffleMaskLegal - Targets can use this to indicate that they only
7749/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7750/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7751/// are assumed to be legal.
7752bool
Eric Christopherfd179292009-08-27 18:07:15 +00007753X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007754 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007755 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007756 if (VT.getSizeInBits() == 64)
7757 return false;
7758
Nate Begemana09008b2009-10-19 02:17:23 +00007759 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007760 return (VT.getVectorNumElements() == 2 ||
7761 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7762 isMOVLMask(M, VT) ||
7763 isSHUFPMask(M, VT) ||
7764 isPSHUFDMask(M, VT) ||
7765 isPSHUFHWMask(M, VT) ||
7766 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007767 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007768 isUNPCKLMask(M, VT) ||
7769 isUNPCKHMask(M, VT) ||
7770 isUNPCKL_v_undef_Mask(M, VT) ||
7771 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007772}
7773
Dan Gohman7d8143f2008-04-09 20:09:42 +00007774bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007775X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007776 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007777 unsigned NumElts = VT.getVectorNumElements();
7778 // FIXME: This collection of masks seems suspect.
7779 if (NumElts == 2)
7780 return true;
7781 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7782 return (isMOVLMask(Mask, VT) ||
7783 isCommutedMOVLMask(Mask, VT, true) ||
7784 isSHUFPMask(Mask, VT) ||
7785 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007786 }
7787 return false;
7788}
7789
7790//===----------------------------------------------------------------------===//
7791// X86 Scheduler Hooks
7792//===----------------------------------------------------------------------===//
7793
Mon P Wang63307c32008-05-05 19:05:59 +00007794// private utility function
7795MachineBasicBlock *
7796X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7797 MachineBasicBlock *MBB,
7798 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007799 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007800 unsigned LoadOpc,
7801 unsigned CXchgOpc,
7802 unsigned copyOpc,
7803 unsigned notOpc,
7804 unsigned EAXreg,
7805 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007806 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007807 // For the atomic bitwise operator, we generate
7808 // thisMBB:
7809 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007810 // ld t1 = [bitinstr.addr]
7811 // op t2 = t1, [bitinstr.val]
7812 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007813 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7814 // bz newMBB
7815 // fallthrough -->nextMBB
7816 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7817 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007818 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007819 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007820
Mon P Wang63307c32008-05-05 19:05:59 +00007821 /// First build the CFG
7822 MachineFunction *F = MBB->getParent();
7823 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007824 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7825 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7826 F->insert(MBBIter, newMBB);
7827 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007828
Mon P Wang63307c32008-05-05 19:05:59 +00007829 // Move all successors to thisMBB to nextMBB
7830 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007831
Mon P Wang63307c32008-05-05 19:05:59 +00007832 // Update thisMBB to fall through to newMBB
7833 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007834
Mon P Wang63307c32008-05-05 19:05:59 +00007835 // newMBB jumps to itself and fall through to nextMBB
7836 newMBB->addSuccessor(nextMBB);
7837 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007838
Mon P Wang63307c32008-05-05 19:05:59 +00007839 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007840 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007841 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007842 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007843 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007844 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007845 int numArgs = bInstr->getNumOperands() - 1;
7846 for (int i=0; i < numArgs; ++i)
7847 argOpers[i] = &bInstr->getOperand(i+1);
7848
7849 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007850 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7851 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007852
Dale Johannesen140be2d2008-08-19 18:47:28 +00007853 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007854 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007855 for (int i=0; i <= lastAddrIndx; ++i)
7856 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007857
Dale Johannesen140be2d2008-08-19 18:47:28 +00007858 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007859 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007860 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007861 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007862 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007863 tt = t1;
7864
Dale Johannesen140be2d2008-08-19 18:47:28 +00007865 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007866 assert((argOpers[valArgIndx]->isReg() ||
7867 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007868 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007869 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007870 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007871 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007872 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007873 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007874 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007875
Dale Johannesene4d209d2009-02-03 20:21:25 +00007876 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007877 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007878
Dale Johannesene4d209d2009-02-03 20:21:25 +00007879 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007880 for (int i=0; i <= lastAddrIndx; ++i)
7881 (*MIB).addOperand(*argOpers[i]);
7882 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007883 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007884 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7885 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007886
Dale Johannesene4d209d2009-02-03 20:21:25 +00007887 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007888 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007889
Mon P Wang63307c32008-05-05 19:05:59 +00007890 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007891 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007892
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007893 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007894 return nextMBB;
7895}
7896
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007897// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007898MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007899X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7900 MachineBasicBlock *MBB,
7901 unsigned regOpcL,
7902 unsigned regOpcH,
7903 unsigned immOpcL,
7904 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007905 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007906 // For the atomic bitwise operator, we generate
7907 // thisMBB (instructions are in pairs, except cmpxchg8b)
7908 // ld t1,t2 = [bitinstr.addr]
7909 // newMBB:
7910 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7911 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007912 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007913 // mov ECX, EBX <- t5, t6
7914 // mov EAX, EDX <- t1, t2
7915 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7916 // mov t3, t4 <- EAX, EDX
7917 // bz newMBB
7918 // result in out1, out2
7919 // fallthrough -->nextMBB
7920
7921 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7922 const unsigned LoadOpc = X86::MOV32rm;
7923 const unsigned copyOpc = X86::MOV32rr;
7924 const unsigned NotOpc = X86::NOT32r;
7925 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7926 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7927 MachineFunction::iterator MBBIter = MBB;
7928 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007929
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007930 /// First build the CFG
7931 MachineFunction *F = MBB->getParent();
7932 MachineBasicBlock *thisMBB = MBB;
7933 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7934 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7935 F->insert(MBBIter, newMBB);
7936 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007937
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007938 // Move all successors to thisMBB to nextMBB
7939 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007940
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007941 // Update thisMBB to fall through to newMBB
7942 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007943
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007944 // newMBB jumps to itself and fall through to nextMBB
7945 newMBB->addSuccessor(nextMBB);
7946 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007947
Dale Johannesene4d209d2009-02-03 20:21:25 +00007948 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007949 // Insert instructions into newMBB based on incoming instruction
7950 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007951 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007952 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007953 MachineOperand& dest1Oper = bInstr->getOperand(0);
7954 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007955 MachineOperand* argOpers[2 + X86AddrNumOperands];
7956 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007957 argOpers[i] = &bInstr->getOperand(i+2);
7958
Evan Chengad5b52f2010-01-08 19:14:57 +00007959 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007960 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007961
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007962 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007963 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007964 for (int i=0; i <= lastAddrIndx; ++i)
7965 (*MIB).addOperand(*argOpers[i]);
7966 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007967 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007968 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007969 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007970 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007971 MachineOperand newOp3 = *(argOpers[3]);
7972 if (newOp3.isImm())
7973 newOp3.setImm(newOp3.getImm()+4);
7974 else
7975 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007976 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007977 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007978
7979 // t3/4 are defined later, at the bottom of the loop
7980 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7981 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007982 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007983 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007984 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007985 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7986
Evan Cheng306b4ca2010-01-08 23:41:50 +00007987 // The subsequent operations should be using the destination registers of
7988 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00007989 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00007990 t1 = F->getRegInfo().createVirtualRegister(RC);
7991 t2 = F->getRegInfo().createVirtualRegister(RC);
7992 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
7993 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007994 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00007995 t1 = dest1Oper.getReg();
7996 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007997 }
7998
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007999 int valArgIndx = lastAddrIndx + 1;
8000 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008001 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008002 "invalid operand");
8003 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8004 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008005 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008006 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008007 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008008 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008009 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008010 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008011 (*MIB).addOperand(*argOpers[valArgIndx]);
8012 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008013 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008014 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008015 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008016 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008017 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008018 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008019 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008020 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008021 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008022 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008023
Dale Johannesene4d209d2009-02-03 20:21:25 +00008024 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008025 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008026 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008027 MIB.addReg(t2);
8028
Dale Johannesene4d209d2009-02-03 20:21:25 +00008029 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008030 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008031 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008032 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008033
Dale Johannesene4d209d2009-02-03 20:21:25 +00008034 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008035 for (int i=0; i <= lastAddrIndx; ++i)
8036 (*MIB).addOperand(*argOpers[i]);
8037
8038 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008039 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8040 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008041
Dale Johannesene4d209d2009-02-03 20:21:25 +00008042 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008043 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008044 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008045 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008046
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008047 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00008048 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008049
8050 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8051 return nextMBB;
8052}
8053
8054// private utility function
8055MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008056X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8057 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008058 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008059 // For the atomic min/max operator, we generate
8060 // thisMBB:
8061 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008062 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008063 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008064 // cmp t1, t2
8065 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008066 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008067 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8068 // bz newMBB
8069 // fallthrough -->nextMBB
8070 //
8071 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8072 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008073 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008074 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008075
Mon P Wang63307c32008-05-05 19:05:59 +00008076 /// First build the CFG
8077 MachineFunction *F = MBB->getParent();
8078 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008079 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8080 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8081 F->insert(MBBIter, newMBB);
8082 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008083
Dan Gohmand6708ea2009-08-15 01:38:56 +00008084 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008085 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008086
Mon P Wang63307c32008-05-05 19:05:59 +00008087 // Update thisMBB to fall through to newMBB
8088 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008089
Mon P Wang63307c32008-05-05 19:05:59 +00008090 // newMBB jumps to newMBB and fall through to nextMBB
8091 newMBB->addSuccessor(nextMBB);
8092 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008093
Dale Johannesene4d209d2009-02-03 20:21:25 +00008094 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008095 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008096 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008097 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008098 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008099 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008100 int numArgs = mInstr->getNumOperands() - 1;
8101 for (int i=0; i < numArgs; ++i)
8102 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008103
Mon P Wang63307c32008-05-05 19:05:59 +00008104 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008105 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8106 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008107
Mon P Wangab3e7472008-05-05 22:56:23 +00008108 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008109 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008110 for (int i=0; i <= lastAddrIndx; ++i)
8111 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008112
Mon P Wang63307c32008-05-05 19:05:59 +00008113 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008114 assert((argOpers[valArgIndx]->isReg() ||
8115 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008116 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008117
8118 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008119 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008120 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008121 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008122 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008123 (*MIB).addOperand(*argOpers[valArgIndx]);
8124
Dale Johannesene4d209d2009-02-03 20:21:25 +00008125 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008126 MIB.addReg(t1);
8127
Dale Johannesene4d209d2009-02-03 20:21:25 +00008128 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008129 MIB.addReg(t1);
8130 MIB.addReg(t2);
8131
8132 // Generate movc
8133 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008134 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008135 MIB.addReg(t2);
8136 MIB.addReg(t1);
8137
8138 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008139 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008140 for (int i=0; i <= lastAddrIndx; ++i)
8141 (*MIB).addOperand(*argOpers[i]);
8142 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008143 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008144 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8145 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008146
Dale Johannesene4d209d2009-02-03 20:21:25 +00008147 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008148 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008149
Mon P Wang63307c32008-05-05 19:05:59 +00008150 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00008151 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008152
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008153 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008154 return nextMBB;
8155}
8156
Eric Christopherf83a5de2009-08-27 18:08:16 +00008157// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8158// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008159MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008160X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008161 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008162
8163 MachineFunction *F = BB->getParent();
8164 DebugLoc dl = MI->getDebugLoc();
8165 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8166
8167 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008168 if (memArg)
8169 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8170 else
8171 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008172
8173 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8174
8175 for (unsigned i = 0; i < numArgs; ++i) {
8176 MachineOperand &Op = MI->getOperand(i+1);
8177
8178 if (!(Op.isReg() && Op.isImplicit()))
8179 MIB.addOperand(Op);
8180 }
8181
8182 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8183 .addReg(X86::XMM0);
8184
8185 F->DeleteMachineInstr(MI);
8186
8187 return BB;
8188}
8189
8190MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008191X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8192 MachineInstr *MI,
8193 MachineBasicBlock *MBB) const {
8194 // Emit code to save XMM registers to the stack. The ABI says that the
8195 // number of registers to save is given in %al, so it's theoretically
8196 // possible to do an indirect jump trick to avoid saving all of them,
8197 // however this code takes a simpler approach and just executes all
8198 // of the stores if %al is non-zero. It's less code, and it's probably
8199 // easier on the hardware branch predictor, and stores aren't all that
8200 // expensive anyway.
8201
8202 // Create the new basic blocks. One block contains all the XMM stores,
8203 // and one block is the final destination regardless of whether any
8204 // stores were performed.
8205 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8206 MachineFunction *F = MBB->getParent();
8207 MachineFunction::iterator MBBIter = MBB;
8208 ++MBBIter;
8209 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8210 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8211 F->insert(MBBIter, XMMSaveMBB);
8212 F->insert(MBBIter, EndMBB);
8213
8214 // Set up the CFG.
8215 // Move any original successors of MBB to the end block.
8216 EndMBB->transferSuccessors(MBB);
8217 // The original block will now fall through to the XMM save block.
8218 MBB->addSuccessor(XMMSaveMBB);
8219 // The XMMSaveMBB will fall through to the end block.
8220 XMMSaveMBB->addSuccessor(EndMBB);
8221
8222 // Now add the instructions.
8223 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8224 DebugLoc DL = MI->getDebugLoc();
8225
8226 unsigned CountReg = MI->getOperand(0).getReg();
8227 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8228 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8229
8230 if (!Subtarget->isTargetWin64()) {
8231 // If %al is 0, branch around the XMM save block.
8232 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
8233 BuildMI(MBB, DL, TII->get(X86::JE)).addMBB(EndMBB);
8234 MBB->addSuccessor(EndMBB);
8235 }
8236
8237 // In the XMM save block, save all the XMM argument registers.
8238 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8239 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008240 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008241 F->getMachineMemOperand(
8242 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8243 MachineMemOperand::MOStore, Offset,
8244 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008245 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8246 .addFrameIndex(RegSaveFrameIndex)
8247 .addImm(/*Scale=*/1)
8248 .addReg(/*IndexReg=*/0)
8249 .addImm(/*Disp=*/Offset)
8250 .addReg(/*Segment=*/0)
8251 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008252 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008253 }
8254
8255 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8256
8257 return EndMBB;
8258}
Mon P Wang63307c32008-05-05 19:05:59 +00008259
Evan Cheng60c07e12006-07-05 22:17:51 +00008260MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008261X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008262 MachineBasicBlock *BB,
8263 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008264 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8265 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008266
Chris Lattner52600972009-09-02 05:57:00 +00008267 // To "insert" a SELECT_CC instruction, we actually have to insert the
8268 // diamond control-flow pattern. The incoming instruction knows the
8269 // destination vreg to set, the condition code register to branch on, the
8270 // true/false values to select between, and a branch opcode to use.
8271 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8272 MachineFunction::iterator It = BB;
8273 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008274
Chris Lattner52600972009-09-02 05:57:00 +00008275 // thisMBB:
8276 // ...
8277 // TrueVal = ...
8278 // cmpTY ccX, r1, r2
8279 // bCC copy1MBB
8280 // fallthrough --> copy0MBB
8281 MachineBasicBlock *thisMBB = BB;
8282 MachineFunction *F = BB->getParent();
8283 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8284 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8285 unsigned Opc =
8286 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8287 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8288 F->insert(It, copy0MBB);
8289 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008290 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008291 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008292 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008293 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008294 E = BB->succ_end(); I != E; ++I) {
8295 EM->insert(std::make_pair(*I, sinkMBB));
8296 sinkMBB->addSuccessor(*I);
8297 }
8298 // Next, remove all successors of the current block, and add the true
8299 // and fallthrough blocks as its successors.
8300 while (!BB->succ_empty())
8301 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008302 // Add the true and fallthrough blocks as its successors.
8303 BB->addSuccessor(copy0MBB);
8304 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008305
Chris Lattner52600972009-09-02 05:57:00 +00008306 // copy0MBB:
8307 // %FalseValue = ...
8308 // # fallthrough to sinkMBB
8309 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008310
Chris Lattner52600972009-09-02 05:57:00 +00008311 // Update machine-CFG edges
8312 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008313
Chris Lattner52600972009-09-02 05:57:00 +00008314 // sinkMBB:
8315 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8316 // ...
8317 BB = sinkMBB;
8318 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8319 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8320 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8321
8322 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8323 return BB;
8324}
8325
8326
8327MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008328X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008329 MachineBasicBlock *BB,
8330 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008331 switch (MI->getOpcode()) {
8332 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008333 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008334 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008335 case X86::CMOV_FR32:
8336 case X86::CMOV_FR64:
8337 case X86::CMOV_V4F32:
8338 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008339 case X86::CMOV_V2I64:
Evan Chengce319102009-09-19 09:51:03 +00008340 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008341
Dale Johannesen849f2142007-07-03 00:53:03 +00008342 case X86::FP32_TO_INT16_IN_MEM:
8343 case X86::FP32_TO_INT32_IN_MEM:
8344 case X86::FP32_TO_INT64_IN_MEM:
8345 case X86::FP64_TO_INT16_IN_MEM:
8346 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008347 case X86::FP64_TO_INT64_IN_MEM:
8348 case X86::FP80_TO_INT16_IN_MEM:
8349 case X86::FP80_TO_INT32_IN_MEM:
8350 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008351 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8352 DebugLoc DL = MI->getDebugLoc();
8353
Evan Cheng60c07e12006-07-05 22:17:51 +00008354 // Change the floating point control register to use "round towards zero"
8355 // mode when truncating to an integer value.
8356 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008357 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008358 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008359
8360 // Load the old value of the high byte of the control word...
8361 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008362 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008363 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008364 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008365
8366 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008367 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008368 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008369
8370 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008371 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008372
8373 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008374 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008375 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008376
8377 // Get the X86 opcode to use.
8378 unsigned Opc;
8379 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008380 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008381 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8382 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8383 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8384 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8385 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8386 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008387 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8388 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8389 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008390 }
8391
8392 X86AddressMode AM;
8393 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008394 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008395 AM.BaseType = X86AddressMode::RegBase;
8396 AM.Base.Reg = Op.getReg();
8397 } else {
8398 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008399 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008400 }
8401 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008402 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008403 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008404 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008405 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008406 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008407 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008408 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008409 AM.GV = Op.getGlobal();
8410 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008411 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008412 }
Chris Lattner52600972009-09-02 05:57:00 +00008413 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008414 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008415
8416 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008417 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008418
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008419 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008420 return BB;
8421 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008422 // String/text processing lowering.
8423 case X86::PCMPISTRM128REG:
8424 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8425 case X86::PCMPISTRM128MEM:
8426 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8427 case X86::PCMPESTRM128REG:
8428 return EmitPCMP(MI, BB, 5, false /* in mem */);
8429 case X86::PCMPESTRM128MEM:
8430 return EmitPCMP(MI, BB, 5, true /* in mem */);
8431
8432 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008433 case X86::ATOMAND32:
8434 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008435 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008436 X86::LCMPXCHG32, X86::MOV32rr,
8437 X86::NOT32r, X86::EAX,
8438 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008439 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008440 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8441 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008442 X86::LCMPXCHG32, X86::MOV32rr,
8443 X86::NOT32r, X86::EAX,
8444 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008445 case X86::ATOMXOR32:
8446 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008447 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008448 X86::LCMPXCHG32, X86::MOV32rr,
8449 X86::NOT32r, X86::EAX,
8450 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008451 case X86::ATOMNAND32:
8452 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008453 X86::AND32ri, X86::MOV32rm,
8454 X86::LCMPXCHG32, X86::MOV32rr,
8455 X86::NOT32r, X86::EAX,
8456 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008457 case X86::ATOMMIN32:
8458 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8459 case X86::ATOMMAX32:
8460 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8461 case X86::ATOMUMIN32:
8462 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8463 case X86::ATOMUMAX32:
8464 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008465
8466 case X86::ATOMAND16:
8467 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8468 X86::AND16ri, X86::MOV16rm,
8469 X86::LCMPXCHG16, X86::MOV16rr,
8470 X86::NOT16r, X86::AX,
8471 X86::GR16RegisterClass);
8472 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008473 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008474 X86::OR16ri, X86::MOV16rm,
8475 X86::LCMPXCHG16, X86::MOV16rr,
8476 X86::NOT16r, X86::AX,
8477 X86::GR16RegisterClass);
8478 case X86::ATOMXOR16:
8479 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8480 X86::XOR16ri, X86::MOV16rm,
8481 X86::LCMPXCHG16, X86::MOV16rr,
8482 X86::NOT16r, X86::AX,
8483 X86::GR16RegisterClass);
8484 case X86::ATOMNAND16:
8485 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8486 X86::AND16ri, X86::MOV16rm,
8487 X86::LCMPXCHG16, X86::MOV16rr,
8488 X86::NOT16r, X86::AX,
8489 X86::GR16RegisterClass, true);
8490 case X86::ATOMMIN16:
8491 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8492 case X86::ATOMMAX16:
8493 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8494 case X86::ATOMUMIN16:
8495 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8496 case X86::ATOMUMAX16:
8497 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8498
8499 case X86::ATOMAND8:
8500 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8501 X86::AND8ri, X86::MOV8rm,
8502 X86::LCMPXCHG8, X86::MOV8rr,
8503 X86::NOT8r, X86::AL,
8504 X86::GR8RegisterClass);
8505 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008506 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008507 X86::OR8ri, X86::MOV8rm,
8508 X86::LCMPXCHG8, X86::MOV8rr,
8509 X86::NOT8r, X86::AL,
8510 X86::GR8RegisterClass);
8511 case X86::ATOMXOR8:
8512 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8513 X86::XOR8ri, X86::MOV8rm,
8514 X86::LCMPXCHG8, X86::MOV8rr,
8515 X86::NOT8r, X86::AL,
8516 X86::GR8RegisterClass);
8517 case X86::ATOMNAND8:
8518 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8519 X86::AND8ri, X86::MOV8rm,
8520 X86::LCMPXCHG8, X86::MOV8rr,
8521 X86::NOT8r, X86::AL,
8522 X86::GR8RegisterClass, true);
8523 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008524 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008525 case X86::ATOMAND64:
8526 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008527 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008528 X86::LCMPXCHG64, X86::MOV64rr,
8529 X86::NOT64r, X86::RAX,
8530 X86::GR64RegisterClass);
8531 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008532 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8533 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008534 X86::LCMPXCHG64, X86::MOV64rr,
8535 X86::NOT64r, X86::RAX,
8536 X86::GR64RegisterClass);
8537 case X86::ATOMXOR64:
8538 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008539 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008540 X86::LCMPXCHG64, X86::MOV64rr,
8541 X86::NOT64r, X86::RAX,
8542 X86::GR64RegisterClass);
8543 case X86::ATOMNAND64:
8544 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8545 X86::AND64ri32, X86::MOV64rm,
8546 X86::LCMPXCHG64, X86::MOV64rr,
8547 X86::NOT64r, X86::RAX,
8548 X86::GR64RegisterClass, true);
8549 case X86::ATOMMIN64:
8550 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8551 case X86::ATOMMAX64:
8552 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8553 case X86::ATOMUMIN64:
8554 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8555 case X86::ATOMUMAX64:
8556 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008557
8558 // This group does 64-bit operations on a 32-bit host.
8559 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008560 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008561 X86::AND32rr, X86::AND32rr,
8562 X86::AND32ri, X86::AND32ri,
8563 false);
8564 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008565 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008566 X86::OR32rr, X86::OR32rr,
8567 X86::OR32ri, X86::OR32ri,
8568 false);
8569 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008570 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008571 X86::XOR32rr, X86::XOR32rr,
8572 X86::XOR32ri, X86::XOR32ri,
8573 false);
8574 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008575 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008576 X86::AND32rr, X86::AND32rr,
8577 X86::AND32ri, X86::AND32ri,
8578 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008579 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008580 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008581 X86::ADD32rr, X86::ADC32rr,
8582 X86::ADD32ri, X86::ADC32ri,
8583 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008584 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008585 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008586 X86::SUB32rr, X86::SBB32rr,
8587 X86::SUB32ri, X86::SBB32ri,
8588 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008589 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008590 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008591 X86::MOV32rr, X86::MOV32rr,
8592 X86::MOV32ri, X86::MOV32ri,
8593 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008594 case X86::VASTART_SAVE_XMM_REGS:
8595 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008596 }
8597}
8598
8599//===----------------------------------------------------------------------===//
8600// X86 Optimization Hooks
8601//===----------------------------------------------------------------------===//
8602
Dan Gohman475871a2008-07-27 21:46:04 +00008603void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008604 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008605 APInt &KnownZero,
8606 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008607 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008608 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008609 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008610 assert((Opc >= ISD::BUILTIN_OP_END ||
8611 Opc == ISD::INTRINSIC_WO_CHAIN ||
8612 Opc == ISD::INTRINSIC_W_CHAIN ||
8613 Opc == ISD::INTRINSIC_VOID) &&
8614 "Should use MaskedValueIsZero if you don't know whether Op"
8615 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008616
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008617 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008618 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008619 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008620 case X86ISD::ADD:
8621 case X86ISD::SUB:
8622 case X86ISD::SMUL:
8623 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008624 case X86ISD::INC:
8625 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008626 case X86ISD::OR:
8627 case X86ISD::XOR:
8628 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008629 // These nodes' second result is a boolean.
8630 if (Op.getResNo() == 0)
8631 break;
8632 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008633 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008634 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8635 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008636 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008637 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008638}
Chris Lattner259e97c2006-01-31 19:43:35 +00008639
Evan Cheng206ee9d2006-07-07 08:33:52 +00008640/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008641/// node is a GlobalAddress + offset.
8642bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8643 GlobalValue* &GA, int64_t &Offset) const{
8644 if (N->getOpcode() == X86ISD::Wrapper) {
8645 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008646 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008647 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008648 return true;
8649 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008650 }
Evan Chengad4196b2008-05-12 19:56:52 +00008651 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008652}
8653
Nate Begeman9008ca62009-04-27 18:41:29 +00008654static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008655 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008656 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008657 SelectionDAG &DAG, MachineFrameInfo *MFI,
8658 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008659 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008660 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008661 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008662 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008663 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008664 return false;
8665 continue;
8666 }
8667
Dan Gohman475871a2008-07-27 21:46:04 +00008668 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008669 if (!Elt.getNode() ||
8670 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008671 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008672 if (!LDBase) {
8673 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008674 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008675 LDBase = cast<LoadSDNode>(Elt.getNode());
8676 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008677 continue;
8678 }
8679 if (Elt.getOpcode() == ISD::UNDEF)
8680 continue;
8681
Nate Begemanabc01992009-06-05 21:37:30 +00008682 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Evan Cheng64fa4a92009-12-09 01:36:00 +00008683 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008684 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008685 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008686 }
8687 return true;
8688}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008689
8690/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8691/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8692/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008693/// order. In the case of v2i64, it will see if it can rewrite the
8694/// shuffle to be an appropriate build vector so it can take advantage of
8695// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008696static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008697 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008698 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008699 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008700 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008701 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8702 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008703
Eli Friedman7a5e5552009-06-07 06:52:44 +00008704 if (VT.getSizeInBits() != 128)
8705 return SDValue();
8706
Mon P Wang1e955802009-04-03 02:43:30 +00008707 // Try to combine a vector_shuffle into a 128-bit load.
8708 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008709 LoadSDNode *LD = NULL;
8710 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008711 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008712 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008713 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008714
Eli Friedman7a5e5552009-06-07 06:52:44 +00008715 if (LastLoadedElt == NumElems - 1) {
Evan Cheng7bd64782009-12-09 01:53:58 +00008716 if (DAG.InferPtrAlignment(LD->getBasePtr()) >= 16)
Eli Friedman7a5e5552009-06-07 06:52:44 +00008717 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8718 LD->getSrcValue(), LD->getSrcValueOffset(),
8719 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008720 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008721 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008722 LD->isVolatile(), LD->getAlignment());
8723 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008724 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008725 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8726 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008727 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8728 }
8729 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008730}
Evan Chengd880b972008-05-09 21:53:03 +00008731
Chris Lattner83e6c992006-10-04 06:57:07 +00008732/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008733static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008734 const X86Subtarget *Subtarget) {
8735 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008736 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008737 // Get the LHS/RHS of the select.
8738 SDValue LHS = N->getOperand(1);
8739 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008740
Dan Gohman670e5392009-09-21 18:03:22 +00008741 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
8742 // instructions have the peculiarity that if either operand is a NaN,
8743 // they chose what we call the RHS operand (and as such are not symmetric).
8744 // It happens that this matches the semantics of the common C idiom
8745 // x<y?x:y and related forms, so we can recognize these cases.
Chris Lattner83e6c992006-10-04 06:57:07 +00008746 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008747 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008748 Cond.getOpcode() == ISD::SETCC) {
8749 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008750
Chris Lattner47b4ce82009-03-11 05:48:52 +00008751 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008752 // Check for x CC y ? x : y.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008753 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8754 switch (CC) {
8755 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008756 case ISD::SETULT:
8757 // This can be a min if we can prove that at least one of the operands
8758 // is not a nan.
8759 if (!FiniteOnlyFPMath()) {
8760 if (DAG.isKnownNeverNaN(RHS)) {
8761 // Put the potential NaN in the RHS so that SSE will preserve it.
8762 std::swap(LHS, RHS);
8763 } else if (!DAG.isKnownNeverNaN(LHS))
8764 break;
8765 }
8766 Opcode = X86ISD::FMIN;
8767 break;
8768 case ISD::SETOLE:
8769 // This can be a min if we can prove that at least one of the operands
8770 // is not a nan.
8771 if (!FiniteOnlyFPMath()) {
8772 if (DAG.isKnownNeverNaN(LHS)) {
8773 // Put the potential NaN in the RHS so that SSE will preserve it.
8774 std::swap(LHS, RHS);
8775 } else if (!DAG.isKnownNeverNaN(RHS))
8776 break;
8777 }
8778 Opcode = X86ISD::FMIN;
8779 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008780 case ISD::SETULE:
Dan Gohman670e5392009-09-21 18:03:22 +00008781 // This can be a min, but if either operand is a NaN we need it to
8782 // preserve the original LHS.
8783 std::swap(LHS, RHS);
8784 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008785 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008786 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008787 Opcode = X86ISD::FMIN;
8788 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008789
Dan Gohman670e5392009-09-21 18:03:22 +00008790 case ISD::SETOGE:
8791 // This can be a max if we can prove that at least one of the operands
8792 // is not a nan.
8793 if (!FiniteOnlyFPMath()) {
8794 if (DAG.isKnownNeverNaN(LHS)) {
8795 // Put the potential NaN in the RHS so that SSE will preserve it.
8796 std::swap(LHS, RHS);
8797 } else if (!DAG.isKnownNeverNaN(RHS))
8798 break;
8799 }
8800 Opcode = X86ISD::FMAX;
8801 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008802 case ISD::SETUGT:
Dan Gohman670e5392009-09-21 18:03:22 +00008803 // This can be a max if we can prove that at least one of the operands
8804 // is not a nan.
8805 if (!FiniteOnlyFPMath()) {
8806 if (DAG.isKnownNeverNaN(RHS)) {
8807 // Put the potential NaN in the RHS so that SSE will preserve it.
8808 std::swap(LHS, RHS);
8809 } else if (!DAG.isKnownNeverNaN(LHS))
8810 break;
8811 }
8812 Opcode = X86ISD::FMAX;
8813 break;
8814 case ISD::SETUGE:
8815 // This can be a max, but if either operand is a NaN we need it to
8816 // preserve the original LHS.
8817 std::swap(LHS, RHS);
8818 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008819 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008820 case ISD::SETGE:
8821 Opcode = X86ISD::FMAX;
8822 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008823 }
Dan Gohman670e5392009-09-21 18:03:22 +00008824 // Check for x CC y ? y : x -- a min/max with reversed arms.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008825 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8826 switch (CC) {
8827 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008828 case ISD::SETOGE:
8829 // This can be a min if we can prove that at least one of the operands
8830 // is not a nan.
8831 if (!FiniteOnlyFPMath()) {
8832 if (DAG.isKnownNeverNaN(RHS)) {
8833 // Put the potential NaN in the RHS so that SSE will preserve it.
8834 std::swap(LHS, RHS);
8835 } else if (!DAG.isKnownNeverNaN(LHS))
8836 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008837 }
Dan Gohman670e5392009-09-21 18:03:22 +00008838 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008839 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008840 case ISD::SETUGT:
8841 // This can be a min if we can prove that at least one of the operands
8842 // is not a nan.
8843 if (!FiniteOnlyFPMath()) {
8844 if (DAG.isKnownNeverNaN(LHS)) {
8845 // Put the potential NaN in the RHS so that SSE will preserve it.
8846 std::swap(LHS, RHS);
8847 } else if (!DAG.isKnownNeverNaN(RHS))
8848 break;
8849 }
8850 Opcode = X86ISD::FMIN;
8851 break;
8852 case ISD::SETUGE:
8853 // This can be a min, but if either operand is a NaN we need it to
8854 // preserve the original LHS.
8855 std::swap(LHS, RHS);
8856 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008857 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008858 case ISD::SETGE:
8859 Opcode = X86ISD::FMIN;
8860 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008861
Dan Gohman670e5392009-09-21 18:03:22 +00008862 case ISD::SETULT:
8863 // This can be a max if we can prove that at least one of the operands
8864 // is not a nan.
8865 if (!FiniteOnlyFPMath()) {
8866 if (DAG.isKnownNeverNaN(LHS)) {
8867 // Put the potential NaN in the RHS so that SSE will preserve it.
8868 std::swap(LHS, RHS);
8869 } else if (!DAG.isKnownNeverNaN(RHS))
8870 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008871 }
Dan Gohman670e5392009-09-21 18:03:22 +00008872 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008873 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008874 case ISD::SETOLE:
8875 // This can be a max if we can prove that at least one of the operands
8876 // is not a nan.
8877 if (!FiniteOnlyFPMath()) {
8878 if (DAG.isKnownNeverNaN(RHS)) {
8879 // Put the potential NaN in the RHS so that SSE will preserve it.
8880 std::swap(LHS, RHS);
8881 } else if (!DAG.isKnownNeverNaN(LHS))
8882 break;
8883 }
8884 Opcode = X86ISD::FMAX;
8885 break;
8886 case ISD::SETULE:
8887 // This can be a max, but if either operand is a NaN we need it to
8888 // preserve the original LHS.
8889 std::swap(LHS, RHS);
8890 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008891 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008892 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008893 Opcode = X86ISD::FMAX;
8894 break;
8895 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008896 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008897
Chris Lattner47b4ce82009-03-11 05:48:52 +00008898 if (Opcode)
8899 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008900 }
Eric Christopherfd179292009-08-27 18:07:15 +00008901
Chris Lattnerd1980a52009-03-12 06:52:53 +00008902 // If this is a select between two integer constants, try to do some
8903 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008904 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8905 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008906 // Don't do this for crazy integer types.
8907 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8908 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008909 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008910 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008911
Chris Lattnercee56e72009-03-13 05:53:31 +00008912 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008913 // Efficiently invertible.
8914 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8915 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8916 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8917 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008918 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008919 }
Eric Christopherfd179292009-08-27 18:07:15 +00008920
Chris Lattnerd1980a52009-03-12 06:52:53 +00008921 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008922 if (FalseC->getAPIntValue() == 0 &&
8923 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008924 if (NeedsCondInvert) // Invert the condition if needed.
8925 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8926 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008927
Chris Lattnerd1980a52009-03-12 06:52:53 +00008928 // Zero extend the condition if needed.
8929 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008930
Chris Lattnercee56e72009-03-13 05:53:31 +00008931 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008932 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008933 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008934 }
Eric Christopherfd179292009-08-27 18:07:15 +00008935
Chris Lattner97a29a52009-03-13 05:22:11 +00008936 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008937 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008938 if (NeedsCondInvert) // Invert the condition if needed.
8939 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8940 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008941
Chris Lattner97a29a52009-03-13 05:22:11 +00008942 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008943 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8944 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008945 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008946 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008947 }
Eric Christopherfd179292009-08-27 18:07:15 +00008948
Chris Lattnercee56e72009-03-13 05:53:31 +00008949 // Optimize cases that will turn into an LEA instruction. This requires
8950 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008951 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008952 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008953 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008954
Chris Lattnercee56e72009-03-13 05:53:31 +00008955 bool isFastMultiplier = false;
8956 if (Diff < 10) {
8957 switch ((unsigned char)Diff) {
8958 default: break;
8959 case 1: // result = add base, cond
8960 case 2: // result = lea base( , cond*2)
8961 case 3: // result = lea base(cond, cond*2)
8962 case 4: // result = lea base( , cond*4)
8963 case 5: // result = lea base(cond, cond*4)
8964 case 8: // result = lea base( , cond*8)
8965 case 9: // result = lea base(cond, cond*8)
8966 isFastMultiplier = true;
8967 break;
8968 }
8969 }
Eric Christopherfd179292009-08-27 18:07:15 +00008970
Chris Lattnercee56e72009-03-13 05:53:31 +00008971 if (isFastMultiplier) {
8972 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8973 if (NeedsCondInvert) // Invert the condition if needed.
8974 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8975 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008976
Chris Lattnercee56e72009-03-13 05:53:31 +00008977 // Zero extend the condition if needed.
8978 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8979 Cond);
8980 // Scale the condition by the difference.
8981 if (Diff != 1)
8982 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8983 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008984
Chris Lattnercee56e72009-03-13 05:53:31 +00008985 // Add the base if non-zero.
8986 if (FalseC->getAPIntValue() != 0)
8987 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8988 SDValue(FalseC, 0));
8989 return Cond;
8990 }
Eric Christopherfd179292009-08-27 18:07:15 +00008991 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008992 }
8993 }
Eric Christopherfd179292009-08-27 18:07:15 +00008994
Dan Gohman475871a2008-07-27 21:46:04 +00008995 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008996}
8997
Chris Lattnerd1980a52009-03-12 06:52:53 +00008998/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8999static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9000 TargetLowering::DAGCombinerInfo &DCI) {
9001 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009002
Chris Lattnerd1980a52009-03-12 06:52:53 +00009003 // If the flag operand isn't dead, don't touch this CMOV.
9004 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9005 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009006
Chris Lattnerd1980a52009-03-12 06:52:53 +00009007 // If this is a select between two integer constants, try to do some
9008 // optimizations. Note that the operands are ordered the opposite of SELECT
9009 // operands.
9010 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9011 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9012 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9013 // larger than FalseC (the false value).
9014 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009015
Chris Lattnerd1980a52009-03-12 06:52:53 +00009016 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9017 CC = X86::GetOppositeBranchCondition(CC);
9018 std::swap(TrueC, FalseC);
9019 }
Eric Christopherfd179292009-08-27 18:07:15 +00009020
Chris Lattnerd1980a52009-03-12 06:52:53 +00009021 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009022 // This is efficient for any integer data type (including i8/i16) and
9023 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009024 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9025 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009026 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9027 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009028
Chris Lattnerd1980a52009-03-12 06:52:53 +00009029 // Zero extend the condition if needed.
9030 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009031
Chris Lattnerd1980a52009-03-12 06:52:53 +00009032 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9033 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009034 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009035 if (N->getNumValues() == 2) // Dead flag value?
9036 return DCI.CombineTo(N, Cond, SDValue());
9037 return Cond;
9038 }
Eric Christopherfd179292009-08-27 18:07:15 +00009039
Chris Lattnercee56e72009-03-13 05:53:31 +00009040 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9041 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009042 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9043 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009044 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9045 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009046
Chris Lattner97a29a52009-03-13 05:22:11 +00009047 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009048 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9049 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009050 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9051 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009052
Chris Lattner97a29a52009-03-13 05:22:11 +00009053 if (N->getNumValues() == 2) // Dead flag value?
9054 return DCI.CombineTo(N, Cond, SDValue());
9055 return Cond;
9056 }
Eric Christopherfd179292009-08-27 18:07:15 +00009057
Chris Lattnercee56e72009-03-13 05:53:31 +00009058 // Optimize cases that will turn into an LEA instruction. This requires
9059 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009060 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009061 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009062 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009063
Chris Lattnercee56e72009-03-13 05:53:31 +00009064 bool isFastMultiplier = false;
9065 if (Diff < 10) {
9066 switch ((unsigned char)Diff) {
9067 default: break;
9068 case 1: // result = add base, cond
9069 case 2: // result = lea base( , cond*2)
9070 case 3: // result = lea base(cond, cond*2)
9071 case 4: // result = lea base( , cond*4)
9072 case 5: // result = lea base(cond, cond*4)
9073 case 8: // result = lea base( , cond*8)
9074 case 9: // result = lea base(cond, cond*8)
9075 isFastMultiplier = true;
9076 break;
9077 }
9078 }
Eric Christopherfd179292009-08-27 18:07:15 +00009079
Chris Lattnercee56e72009-03-13 05:53:31 +00009080 if (isFastMultiplier) {
9081 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9082 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009083 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9084 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009085 // Zero extend the condition if needed.
9086 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9087 Cond);
9088 // Scale the condition by the difference.
9089 if (Diff != 1)
9090 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9091 DAG.getConstant(Diff, Cond.getValueType()));
9092
9093 // Add the base if non-zero.
9094 if (FalseC->getAPIntValue() != 0)
9095 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9096 SDValue(FalseC, 0));
9097 if (N->getNumValues() == 2) // Dead flag value?
9098 return DCI.CombineTo(N, Cond, SDValue());
9099 return Cond;
9100 }
Eric Christopherfd179292009-08-27 18:07:15 +00009101 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009102 }
9103 }
9104 return SDValue();
9105}
9106
9107
Evan Cheng0b0cd912009-03-28 05:57:29 +00009108/// PerformMulCombine - Optimize a single multiply with constant into two
9109/// in order to implement it with two cheaper instructions, e.g.
9110/// LEA + SHL, LEA + LEA.
9111static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9112 TargetLowering::DAGCombinerInfo &DCI) {
9113 if (DAG.getMachineFunction().
9114 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
9115 return SDValue();
9116
9117 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9118 return SDValue();
9119
Owen Andersone50ed302009-08-10 22:56:29 +00009120 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009121 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009122 return SDValue();
9123
9124 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9125 if (!C)
9126 return SDValue();
9127 uint64_t MulAmt = C->getZExtValue();
9128 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9129 return SDValue();
9130
9131 uint64_t MulAmt1 = 0;
9132 uint64_t MulAmt2 = 0;
9133 if ((MulAmt % 9) == 0) {
9134 MulAmt1 = 9;
9135 MulAmt2 = MulAmt / 9;
9136 } else if ((MulAmt % 5) == 0) {
9137 MulAmt1 = 5;
9138 MulAmt2 = MulAmt / 5;
9139 } else if ((MulAmt % 3) == 0) {
9140 MulAmt1 = 3;
9141 MulAmt2 = MulAmt / 3;
9142 }
9143 if (MulAmt2 &&
9144 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9145 DebugLoc DL = N->getDebugLoc();
9146
9147 if (isPowerOf2_64(MulAmt2) &&
9148 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9149 // If second multiplifer is pow2, issue it first. We want the multiply by
9150 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9151 // is an add.
9152 std::swap(MulAmt1, MulAmt2);
9153
9154 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009155 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009156 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009157 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009158 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009159 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009160 DAG.getConstant(MulAmt1, VT));
9161
Eric Christopherfd179292009-08-27 18:07:15 +00009162 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009163 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009164 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009165 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009166 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009167 DAG.getConstant(MulAmt2, VT));
9168
9169 // Do not add new nodes to DAG combiner worklist.
9170 DCI.CombineTo(N, NewMul, false);
9171 }
9172 return SDValue();
9173}
9174
Evan Chengad9c0a32009-12-15 00:53:42 +00009175static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9176 SDValue N0 = N->getOperand(0);
9177 SDValue N1 = N->getOperand(1);
9178 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9179 EVT VT = N0.getValueType();
9180
9181 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9182 // since the result of setcc_c is all zero's or all ones.
9183 if (N1C && N0.getOpcode() == ISD::AND &&
9184 N0.getOperand(1).getOpcode() == ISD::Constant) {
9185 SDValue N00 = N0.getOperand(0);
9186 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9187 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9188 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9189 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9190 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9191 APInt ShAmt = N1C->getAPIntValue();
9192 Mask = Mask.shl(ShAmt);
9193 if (Mask != 0)
9194 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9195 N00, DAG.getConstant(Mask, VT));
9196 }
9197 }
9198
9199 return SDValue();
9200}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009201
Nate Begeman740ab032009-01-26 00:52:55 +00009202/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9203/// when possible.
9204static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9205 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009206 EVT VT = N->getValueType(0);
9207 if (!VT.isVector() && VT.isInteger() &&
9208 N->getOpcode() == ISD::SHL)
9209 return PerformSHLCombine(N, DAG);
9210
Nate Begeman740ab032009-01-26 00:52:55 +00009211 // On X86 with SSE2 support, we can transform this to a vector shift if
9212 // all elements are shifted by the same amount. We can't do this in legalize
9213 // because the a constant vector is typically transformed to a constant pool
9214 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009215 if (!Subtarget->hasSSE2())
9216 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009217
Owen Anderson825b72b2009-08-11 20:47:22 +00009218 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009219 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009220
Mon P Wang3becd092009-01-28 08:12:05 +00009221 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009222 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009223 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009224 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009225 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9226 unsigned NumElts = VT.getVectorNumElements();
9227 unsigned i = 0;
9228 for (; i != NumElts; ++i) {
9229 SDValue Arg = ShAmtOp.getOperand(i);
9230 if (Arg.getOpcode() == ISD::UNDEF) continue;
9231 BaseShAmt = Arg;
9232 break;
9233 }
9234 for (; i != NumElts; ++i) {
9235 SDValue Arg = ShAmtOp.getOperand(i);
9236 if (Arg.getOpcode() == ISD::UNDEF) continue;
9237 if (Arg != BaseShAmt) {
9238 return SDValue();
9239 }
9240 }
9241 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009242 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009243 SDValue InVec = ShAmtOp.getOperand(0);
9244 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9245 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9246 unsigned i = 0;
9247 for (; i != NumElts; ++i) {
9248 SDValue Arg = InVec.getOperand(i);
9249 if (Arg.getOpcode() == ISD::UNDEF) continue;
9250 BaseShAmt = Arg;
9251 break;
9252 }
9253 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9254 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
9255 unsigned SplatIdx = cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
9256 if (C->getZExtValue() == SplatIdx)
9257 BaseShAmt = InVec.getOperand(1);
9258 }
9259 }
9260 if (BaseShAmt.getNode() == 0)
9261 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9262 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009263 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009264 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009265
Mon P Wangefa42202009-09-03 19:56:25 +00009266 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009267 if (EltVT.bitsGT(MVT::i32))
9268 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9269 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009270 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009271
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009272 // The shift amount is identical so we can do a vector shift.
9273 SDValue ValOp = N->getOperand(0);
9274 switch (N->getOpcode()) {
9275 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009276 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009277 break;
9278 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009279 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009280 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009281 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009282 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009283 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009284 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009285 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009286 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009287 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009288 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009289 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009290 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009291 break;
9292 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009293 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009294 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009295 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009296 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009297 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009298 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009299 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009300 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009301 break;
9302 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009303 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009304 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009305 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009306 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009307 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009308 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009309 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009310 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009311 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009312 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009313 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009314 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009315 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009316 }
9317 return SDValue();
9318}
9319
Evan Cheng760d1942010-01-04 21:22:48 +00009320static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9321 const X86Subtarget *Subtarget) {
9322 EVT VT = N->getValueType(0);
9323 if (VT != MVT::i64 || !Subtarget->is64Bit())
9324 return SDValue();
9325
9326 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9327 SDValue N0 = N->getOperand(0);
9328 SDValue N1 = N->getOperand(1);
9329 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9330 std::swap(N0, N1);
9331 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9332 return SDValue();
9333
9334 SDValue ShAmt0 = N0.getOperand(1);
9335 if (ShAmt0.getValueType() != MVT::i8)
9336 return SDValue();
9337 SDValue ShAmt1 = N1.getOperand(1);
9338 if (ShAmt1.getValueType() != MVT::i8)
9339 return SDValue();
9340 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9341 ShAmt0 = ShAmt0.getOperand(0);
9342 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9343 ShAmt1 = ShAmt1.getOperand(0);
9344
9345 DebugLoc DL = N->getDebugLoc();
9346 unsigned Opc = X86ISD::SHLD;
9347 SDValue Op0 = N0.getOperand(0);
9348 SDValue Op1 = N1.getOperand(0);
9349 if (ShAmt0.getOpcode() == ISD::SUB) {
9350 Opc = X86ISD::SHRD;
9351 std::swap(Op0, Op1);
9352 std::swap(ShAmt0, ShAmt1);
9353 }
9354
9355 if (ShAmt1.getOpcode() == ISD::SUB) {
9356 SDValue Sum = ShAmt1.getOperand(0);
9357 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9358 if (SumC->getSExtValue() == 64 &&
9359 ShAmt1.getOperand(1) == ShAmt0)
9360 return DAG.getNode(Opc, DL, VT,
9361 Op0, Op1,
9362 DAG.getNode(ISD::TRUNCATE, DL,
9363 MVT::i8, ShAmt0));
9364 }
9365 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9366 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9367 if (ShAmt0C &&
9368 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9369 return DAG.getNode(Opc, DL, VT,
9370 N0.getOperand(0), N1.getOperand(0),
9371 DAG.getNode(ISD::TRUNCATE, DL,
9372 MVT::i8, ShAmt0));
9373 }
9374
9375 return SDValue();
9376}
9377
Chris Lattner149a4e52008-02-22 02:09:43 +00009378/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009379static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009380 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009381 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9382 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009383 // A preferable solution to the general problem is to figure out the right
9384 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009385
9386 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009387 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009388 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009389 if (VT.getSizeInBits() != 64)
9390 return SDValue();
9391
Devang Patel578efa92009-06-05 21:57:13 +00009392 const Function *F = DAG.getMachineFunction().getFunction();
9393 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009394 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009395 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009396 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009397 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009398 isa<LoadSDNode>(St->getValue()) &&
9399 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9400 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009401 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009402 LoadSDNode *Ld = 0;
9403 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009404 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009405 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009406 // Must be a store of a load. We currently handle two cases: the load
9407 // is a direct child, and it's under an intervening TokenFactor. It is
9408 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009409 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009410 Ld = cast<LoadSDNode>(St->getChain());
9411 else if (St->getValue().hasOneUse() &&
9412 ChainVal->getOpcode() == ISD::TokenFactor) {
9413 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009414 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009415 TokenFactorIndex = i;
9416 Ld = cast<LoadSDNode>(St->getValue());
9417 } else
9418 Ops.push_back(ChainVal->getOperand(i));
9419 }
9420 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009421
Evan Cheng536e6672009-03-12 05:59:15 +00009422 if (!Ld || !ISD::isNormalLoad(Ld))
9423 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009424
Evan Cheng536e6672009-03-12 05:59:15 +00009425 // If this is not the MMX case, i.e. we are just turning i64 load/store
9426 // into f64 load/store, avoid the transformation if there are multiple
9427 // uses of the loaded value.
9428 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9429 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009430
Evan Cheng536e6672009-03-12 05:59:15 +00009431 DebugLoc LdDL = Ld->getDebugLoc();
9432 DebugLoc StDL = N->getDebugLoc();
9433 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9434 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9435 // pair instead.
9436 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009437 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009438 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9439 Ld->getBasePtr(), Ld->getSrcValue(),
9440 Ld->getSrcValueOffset(), Ld->isVolatile(),
9441 Ld->getAlignment());
9442 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009443 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009444 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009445 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009446 Ops.size());
9447 }
Evan Cheng536e6672009-03-12 05:59:15 +00009448 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009449 St->getSrcValue(), St->getSrcValueOffset(),
9450 St->isVolatile(), St->getAlignment());
9451 }
Evan Cheng536e6672009-03-12 05:59:15 +00009452
9453 // Otherwise, lower to two pairs of 32-bit loads / stores.
9454 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009455 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9456 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009457
Owen Anderson825b72b2009-08-11 20:47:22 +00009458 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009459 Ld->getSrcValue(), Ld->getSrcValueOffset(),
9460 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009461 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009462 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
9463 Ld->isVolatile(),
9464 MinAlign(Ld->getAlignment(), 4));
9465
9466 SDValue NewChain = LoLd.getValue(1);
9467 if (TokenFactorIndex != -1) {
9468 Ops.push_back(LoLd);
9469 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009470 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009471 Ops.size());
9472 }
9473
9474 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009475 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9476 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009477
9478 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9479 St->getSrcValue(), St->getSrcValueOffset(),
9480 St->isVolatile(), St->getAlignment());
9481 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9482 St->getSrcValue(),
9483 St->getSrcValueOffset() + 4,
9484 St->isVolatile(),
9485 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009486 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009487 }
Dan Gohman475871a2008-07-27 21:46:04 +00009488 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009489}
9490
Chris Lattner6cf73262008-01-25 06:14:17 +00009491/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9492/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009493static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009494 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9495 // F[X]OR(0.0, x) -> x
9496 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009497 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9498 if (C->getValueAPF().isPosZero())
9499 return N->getOperand(1);
9500 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9501 if (C->getValueAPF().isPosZero())
9502 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009503 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009504}
9505
9506/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009507static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009508 // FAND(0.0, x) -> 0.0
9509 // FAND(x, 0.0) -> 0.0
9510 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9511 if (C->getValueAPF().isPosZero())
9512 return N->getOperand(0);
9513 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9514 if (C->getValueAPF().isPosZero())
9515 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009516 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009517}
9518
Dan Gohmane5af2d32009-01-29 01:59:02 +00009519static SDValue PerformBTCombine(SDNode *N,
9520 SelectionDAG &DAG,
9521 TargetLowering::DAGCombinerInfo &DCI) {
9522 // BT ignores high bits in the bit index operand.
9523 SDValue Op1 = N->getOperand(1);
9524 if (Op1.hasOneUse()) {
9525 unsigned BitWidth = Op1.getValueSizeInBits();
9526 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9527 APInt KnownZero, KnownOne;
9528 TargetLowering::TargetLoweringOpt TLO(DAG);
9529 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9530 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9531 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9532 DCI.CommitTargetLoweringOpt(TLO);
9533 }
9534 return SDValue();
9535}
Chris Lattner83e6c992006-10-04 06:57:07 +00009536
Eli Friedman7a5e5552009-06-07 06:52:44 +00009537static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9538 SDValue Op = N->getOperand(0);
9539 if (Op.getOpcode() == ISD::BIT_CONVERT)
9540 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009541 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009542 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009543 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009544 OpVT.getVectorElementType().getSizeInBits()) {
9545 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9546 }
9547 return SDValue();
9548}
9549
Owen Anderson99177002009-06-29 18:04:45 +00009550// On X86 and X86-64, atomic operations are lowered to locked instructions.
9551// Locked instructions, in turn, have implicit fence semantics (all memory
9552// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009553// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009554// fence-atomic-fence.
9555static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9556 SDValue atomic = N->getOperand(0);
9557 switch (atomic.getOpcode()) {
9558 case ISD::ATOMIC_CMP_SWAP:
9559 case ISD::ATOMIC_SWAP:
9560 case ISD::ATOMIC_LOAD_ADD:
9561 case ISD::ATOMIC_LOAD_SUB:
9562 case ISD::ATOMIC_LOAD_AND:
9563 case ISD::ATOMIC_LOAD_OR:
9564 case ISD::ATOMIC_LOAD_XOR:
9565 case ISD::ATOMIC_LOAD_NAND:
9566 case ISD::ATOMIC_LOAD_MIN:
9567 case ISD::ATOMIC_LOAD_MAX:
9568 case ISD::ATOMIC_LOAD_UMIN:
9569 case ISD::ATOMIC_LOAD_UMAX:
9570 break;
9571 default:
9572 return SDValue();
9573 }
Eric Christopherfd179292009-08-27 18:07:15 +00009574
Owen Anderson99177002009-06-29 18:04:45 +00009575 SDValue fence = atomic.getOperand(0);
9576 if (fence.getOpcode() != ISD::MEMBARRIER)
9577 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009578
Owen Anderson99177002009-06-29 18:04:45 +00009579 switch (atomic.getOpcode()) {
9580 case ISD::ATOMIC_CMP_SWAP:
9581 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9582 atomic.getOperand(1), atomic.getOperand(2),
9583 atomic.getOperand(3));
9584 case ISD::ATOMIC_SWAP:
9585 case ISD::ATOMIC_LOAD_ADD:
9586 case ISD::ATOMIC_LOAD_SUB:
9587 case ISD::ATOMIC_LOAD_AND:
9588 case ISD::ATOMIC_LOAD_OR:
9589 case ISD::ATOMIC_LOAD_XOR:
9590 case ISD::ATOMIC_LOAD_NAND:
9591 case ISD::ATOMIC_LOAD_MIN:
9592 case ISD::ATOMIC_LOAD_MAX:
9593 case ISD::ATOMIC_LOAD_UMIN:
9594 case ISD::ATOMIC_LOAD_UMAX:
9595 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9596 atomic.getOperand(1), atomic.getOperand(2));
9597 default:
9598 return SDValue();
9599 }
9600}
9601
Evan Cheng2e489c42009-12-16 00:53:11 +00009602static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9603 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9604 // (and (i32 x86isd::setcc_carry), 1)
9605 // This eliminates the zext. This transformation is necessary because
9606 // ISD::SETCC is always legalized to i8.
9607 DebugLoc dl = N->getDebugLoc();
9608 SDValue N0 = N->getOperand(0);
9609 EVT VT = N->getValueType(0);
9610 if (N0.getOpcode() == ISD::AND &&
9611 N0.hasOneUse() &&
9612 N0.getOperand(0).hasOneUse()) {
9613 SDValue N00 = N0.getOperand(0);
9614 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9615 return SDValue();
9616 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9617 if (!C || C->getZExtValue() != 1)
9618 return SDValue();
9619 return DAG.getNode(ISD::AND, dl, VT,
9620 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9621 N00.getOperand(0), N00.getOperand(1)),
9622 DAG.getConstant(1, VT));
9623 }
9624
9625 return SDValue();
9626}
9627
Dan Gohman475871a2008-07-27 21:46:04 +00009628SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009629 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009630 SelectionDAG &DAG = DCI.DAG;
9631 switch (N->getOpcode()) {
9632 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009633 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009634 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009635 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009636 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009637 case ISD::SHL:
9638 case ISD::SRA:
9639 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009640 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009641 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009642 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009643 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9644 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009645 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009646 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009647 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009648 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009649 }
9650
Dan Gohman475871a2008-07-27 21:46:04 +00009651 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009652}
9653
Evan Cheng60c07e12006-07-05 22:17:51 +00009654//===----------------------------------------------------------------------===//
9655// X86 Inline Assembly Support
9656//===----------------------------------------------------------------------===//
9657
Chris Lattnerb8105652009-07-20 17:51:36 +00009658static bool LowerToBSwap(CallInst *CI) {
9659 // FIXME: this should verify that we are targetting a 486 or better. If not,
9660 // we will turn this bswap into something that will be lowered to logical ops
9661 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9662 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009663
Chris Lattnerb8105652009-07-20 17:51:36 +00009664 // Verify this is a simple bswap.
9665 if (CI->getNumOperands() != 2 ||
9666 CI->getType() != CI->getOperand(1)->getType() ||
9667 !CI->getType()->isInteger())
9668 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009669
Chris Lattnerb8105652009-07-20 17:51:36 +00009670 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9671 if (!Ty || Ty->getBitWidth() % 16 != 0)
9672 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009673
Chris Lattnerb8105652009-07-20 17:51:36 +00009674 // Okay, we can do this xform, do so now.
9675 const Type *Tys[] = { Ty };
9676 Module *M = CI->getParent()->getParent()->getParent();
9677 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009678
Chris Lattnerb8105652009-07-20 17:51:36 +00009679 Value *Op = CI->getOperand(1);
9680 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009681
Chris Lattnerb8105652009-07-20 17:51:36 +00009682 CI->replaceAllUsesWith(Op);
9683 CI->eraseFromParent();
9684 return true;
9685}
9686
9687bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9688 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9689 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9690
9691 std::string AsmStr = IA->getAsmString();
9692
9693 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009694 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009695 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9696
9697 switch (AsmPieces.size()) {
9698 default: return false;
9699 case 1:
9700 AsmStr = AsmPieces[0];
9701 AsmPieces.clear();
9702 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9703
9704 // bswap $0
9705 if (AsmPieces.size() == 2 &&
9706 (AsmPieces[0] == "bswap" ||
9707 AsmPieces[0] == "bswapq" ||
9708 AsmPieces[0] == "bswapl") &&
9709 (AsmPieces[1] == "$0" ||
9710 AsmPieces[1] == "${0:q}")) {
9711 // No need to check constraints, nothing other than the equivalent of
9712 // "=r,0" would be valid here.
9713 return LowerToBSwap(CI);
9714 }
9715 // rorw $$8, ${0:w} --> llvm.bswap.i16
Benjamin Kramer11acaa32010-01-05 20:07:06 +00009716 if (CI->getType()->isInteger(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009717 AsmPieces.size() == 3 &&
9718 AsmPieces[0] == "rorw" &&
9719 AsmPieces[1] == "$$8," &&
9720 AsmPieces[2] == "${0:w}" &&
9721 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
9722 return LowerToBSwap(CI);
9723 }
9724 break;
9725 case 3:
Benjamin Kramer11acaa32010-01-05 20:07:06 +00009726 if (CI->getType()->isInteger(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009727 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009728 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9729 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9730 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009731 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +00009732 SplitString(AsmPieces[0], Words, " \t");
9733 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9734 Words.clear();
9735 SplitString(AsmPieces[1], Words, " \t");
9736 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9737 Words.clear();
9738 SplitString(AsmPieces[2], Words, " \t,");
9739 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9740 Words[2] == "%edx") {
9741 return LowerToBSwap(CI);
9742 }
9743 }
9744 }
9745 }
9746 break;
9747 }
9748 return false;
9749}
9750
9751
9752
Chris Lattnerf4dff842006-07-11 02:54:03 +00009753/// getConstraintType - Given a constraint letter, return the type of
9754/// constraint it is for this target.
9755X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009756X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9757 if (Constraint.size() == 1) {
9758 switch (Constraint[0]) {
9759 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009760 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009761 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009762 case 'r':
9763 case 'R':
9764 case 'l':
9765 case 'q':
9766 case 'Q':
9767 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009768 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009769 case 'Y':
9770 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009771 case 'e':
9772 case 'Z':
9773 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009774 default:
9775 break;
9776 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009777 }
Chris Lattner4234f572007-03-25 02:14:49 +00009778 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009779}
9780
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009781/// LowerXConstraint - try to replace an X constraint, which matches anything,
9782/// with another that has more specific requirements based on the type of the
9783/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009784const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009785LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009786 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9787 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009788 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009789 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009790 return "Y";
9791 if (Subtarget->hasSSE1())
9792 return "x";
9793 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009794
Chris Lattner5e764232008-04-26 23:02:14 +00009795 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009796}
9797
Chris Lattner48884cd2007-08-25 00:47:38 +00009798/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9799/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009800void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009801 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009802 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009803 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009804 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009805 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009806
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009807 switch (Constraint) {
9808 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009809 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009810 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009811 if (C->getZExtValue() <= 31) {
9812 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009813 break;
9814 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009815 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009816 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009817 case 'J':
9818 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009819 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009820 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9821 break;
9822 }
9823 }
9824 return;
9825 case 'K':
9826 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009827 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009828 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9829 break;
9830 }
9831 }
9832 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009833 case 'N':
9834 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009835 if (C->getZExtValue() <= 255) {
9836 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009837 break;
9838 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009839 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009840 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009841 case 'e': {
9842 // 32-bit signed value
9843 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9844 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009845 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9846 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009847 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009848 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009849 break;
9850 }
9851 // FIXME gcc accepts some relocatable values here too, but only in certain
9852 // memory models; it's complicated.
9853 }
9854 return;
9855 }
9856 case 'Z': {
9857 // 32-bit unsigned value
9858 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9859 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009860 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9861 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009862 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9863 break;
9864 }
9865 }
9866 // FIXME gcc accepts some relocatable values here too, but only in certain
9867 // memory models; it's complicated.
9868 return;
9869 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009870 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009871 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009872 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009873 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009874 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009875 break;
9876 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009877
Chris Lattnerdc43a882007-05-03 16:52:29 +00009878 // If we are in non-pic codegen mode, we allow the address of a global (with
9879 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009880 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009881 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009882
Chris Lattner49921962009-05-08 18:23:14 +00009883 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9884 while (1) {
9885 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9886 Offset += GA->getOffset();
9887 break;
9888 } else if (Op.getOpcode() == ISD::ADD) {
9889 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9890 Offset += C->getZExtValue();
9891 Op = Op.getOperand(0);
9892 continue;
9893 }
9894 } else if (Op.getOpcode() == ISD::SUB) {
9895 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9896 Offset += -C->getZExtValue();
9897 Op = Op.getOperand(0);
9898 continue;
9899 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009900 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009901
Chris Lattner49921962009-05-08 18:23:14 +00009902 // Otherwise, this isn't something we can handle, reject it.
9903 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009904 }
Eric Christopherfd179292009-08-27 18:07:15 +00009905
Chris Lattner36c25012009-07-10 07:34:39 +00009906 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009907 // If we require an extra load to get this address, as in PIC mode, we
9908 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009909 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9910 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009911 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009912
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009913 if (hasMemory)
9914 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9915 else
9916 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009917 Result = Op;
9918 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009919 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009920 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009921
Gabor Greifba36cb52008-08-28 21:40:38 +00009922 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00009923 Ops.push_back(Result);
9924 return;
9925 }
Evan Chengda43bcf2008-09-24 00:05:32 +00009926 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9927 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009928}
9929
Chris Lattner259e97c2006-01-31 19:43:35 +00009930std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00009931getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009932 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00009933 if (Constraint.size() == 1) {
9934 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00009935 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00009936 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00009937 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9938 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009939 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009940 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9941 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9942 X86::R10D,X86::R11D,X86::R12D,
9943 X86::R13D,X86::R14D,X86::R15D,
9944 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009945 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009946 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9947 X86::SI, X86::DI, X86::R8W,X86::R9W,
9948 X86::R10W,X86::R11W,X86::R12W,
9949 X86::R13W,X86::R14W,X86::R15W,
9950 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009951 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009952 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9953 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9954 X86::R10B,X86::R11B,X86::R12B,
9955 X86::R13B,X86::R14B,X86::R15B,
9956 X86::BPL, X86::SPL, 0);
9957
Owen Anderson825b72b2009-08-11 20:47:22 +00009958 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009959 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9960 X86::RSI, X86::RDI, X86::R8, X86::R9,
9961 X86::R10, X86::R11, X86::R12,
9962 X86::R13, X86::R14, X86::R15,
9963 X86::RBP, X86::RSP, 0);
9964
9965 break;
9966 }
Eric Christopherfd179292009-08-27 18:07:15 +00009967 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00009968 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009969 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009970 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009971 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009972 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009973 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00009974 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009975 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +00009976 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
9977 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00009978 }
9979 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009980
Chris Lattner1efa40f2006-02-22 00:56:39 +00009981 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00009982}
Chris Lattnerf76d1802006-07-31 23:26:50 +00009983
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009984std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00009985X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009986 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00009987 // First, see if this is a constraint that directly corresponds to an LLVM
9988 // register class.
9989 if (Constraint.size() == 1) {
9990 // GCC Constraint Letters
9991 switch (Constraint[0]) {
9992 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00009993 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +00009994 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009995 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00009996 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009997 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +00009998 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009999 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010000 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010001 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010002 case 'R': // LEGACY_REGS
10003 if (VT == MVT::i8)
10004 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10005 if (VT == MVT::i16)
10006 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10007 if (VT == MVT::i32 || !Subtarget->is64Bit())
10008 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10009 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010010 case 'f': // FP Stack registers.
10011 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10012 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010013 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010014 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010015 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010016 return std::make_pair(0U, X86::RFP64RegisterClass);
10017 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010018 case 'y': // MMX_REGS if MMX allowed.
10019 if (!Subtarget->hasMMX()) break;
10020 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010021 case 'Y': // SSE_REGS if SSE2 allowed
10022 if (!Subtarget->hasSSE2()) break;
10023 // FALL THROUGH.
10024 case 'x': // SSE_REGS if SSE1 allowed
10025 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010026
Owen Anderson825b72b2009-08-11 20:47:22 +000010027 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010028 default: break;
10029 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010030 case MVT::f32:
10031 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010032 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010033 case MVT::f64:
10034 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010035 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010036 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010037 case MVT::v16i8:
10038 case MVT::v8i16:
10039 case MVT::v4i32:
10040 case MVT::v2i64:
10041 case MVT::v4f32:
10042 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010043 return std::make_pair(0U, X86::VR128RegisterClass);
10044 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010045 break;
10046 }
10047 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010048
Chris Lattnerf76d1802006-07-31 23:26:50 +000010049 // Use the default implementation in TargetLowering to convert the register
10050 // constraint into a member of a register class.
10051 std::pair<unsigned, const TargetRegisterClass*> Res;
10052 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010053
10054 // Not found as a standard register?
10055 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010056 // Map st(0) -> st(7) -> ST0
10057 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10058 tolower(Constraint[1]) == 's' &&
10059 tolower(Constraint[2]) == 't' &&
10060 Constraint[3] == '(' &&
10061 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10062 Constraint[5] == ')' &&
10063 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010064
Chris Lattner56d77c72009-09-13 22:41:48 +000010065 Res.first = X86::ST0+Constraint[4]-'0';
10066 Res.second = X86::RFP80RegisterClass;
10067 return Res;
10068 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010069
Chris Lattner56d77c72009-09-13 22:41:48 +000010070 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010071 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010072 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010073 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010074 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010075 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010076
10077 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010078 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010079 Res.first = X86::EFLAGS;
10080 Res.second = X86::CCRRegisterClass;
10081 return Res;
10082 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010083
Dale Johannesen330169f2008-11-13 21:52:36 +000010084 // 'A' means EAX + EDX.
10085 if (Constraint == "A") {
10086 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010087 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010088 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010089 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010090 return Res;
10091 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010092
Chris Lattnerf76d1802006-07-31 23:26:50 +000010093 // Otherwise, check to see if this is a register class of the wrong value
10094 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10095 // turn into {ax},{dx}.
10096 if (Res.second->hasType(VT))
10097 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010098
Chris Lattnerf76d1802006-07-31 23:26:50 +000010099 // All of the single-register GCC register classes map their values onto
10100 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10101 // really want an 8-bit or 32-bit register, map to the appropriate register
10102 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010103 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010104 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010105 unsigned DestReg = 0;
10106 switch (Res.first) {
10107 default: break;
10108 case X86::AX: DestReg = X86::AL; break;
10109 case X86::DX: DestReg = X86::DL; break;
10110 case X86::CX: DestReg = X86::CL; break;
10111 case X86::BX: DestReg = X86::BL; break;
10112 }
10113 if (DestReg) {
10114 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010115 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010116 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010117 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010118 unsigned DestReg = 0;
10119 switch (Res.first) {
10120 default: break;
10121 case X86::AX: DestReg = X86::EAX; break;
10122 case X86::DX: DestReg = X86::EDX; break;
10123 case X86::CX: DestReg = X86::ECX; break;
10124 case X86::BX: DestReg = X86::EBX; break;
10125 case X86::SI: DestReg = X86::ESI; break;
10126 case X86::DI: DestReg = X86::EDI; break;
10127 case X86::BP: DestReg = X86::EBP; break;
10128 case X86::SP: DestReg = X86::ESP; break;
10129 }
10130 if (DestReg) {
10131 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010132 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010133 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010134 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010135 unsigned DestReg = 0;
10136 switch (Res.first) {
10137 default: break;
10138 case X86::AX: DestReg = X86::RAX; break;
10139 case X86::DX: DestReg = X86::RDX; break;
10140 case X86::CX: DestReg = X86::RCX; break;
10141 case X86::BX: DestReg = X86::RBX; break;
10142 case X86::SI: DestReg = X86::RSI; break;
10143 case X86::DI: DestReg = X86::RDI; break;
10144 case X86::BP: DestReg = X86::RBP; break;
10145 case X86::SP: DestReg = X86::RSP; break;
10146 }
10147 if (DestReg) {
10148 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010149 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010150 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010151 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010152 } else if (Res.second == X86::FR32RegisterClass ||
10153 Res.second == X86::FR64RegisterClass ||
10154 Res.second == X86::VR128RegisterClass) {
10155 // Handle references to XMM physical registers that got mapped into the
10156 // wrong class. This can happen with constraints like {xmm0} where the
10157 // target independent register mapper will just pick the first match it can
10158 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010159 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010160 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010161 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010162 Res.second = X86::FR64RegisterClass;
10163 else if (X86::VR128RegisterClass->hasType(VT))
10164 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010165 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010166
Chris Lattnerf76d1802006-07-31 23:26:50 +000010167 return Res;
10168}
Mon P Wang0c397192008-10-30 08:01:45 +000010169
10170//===----------------------------------------------------------------------===//
10171// X86 Widen vector type
10172//===----------------------------------------------------------------------===//
10173
10174/// getWidenVectorType: given a vector type, returns the type to widen
10175/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +000010176/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +000010177/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +000010178/// scalarizing vs using the wider vector type.
10179
Owen Andersone50ed302009-08-10 22:56:29 +000010180EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +000010181 assert(VT.isVector());
10182 if (isTypeLegal(VT))
10183 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010184
Mon P Wang0c397192008-10-30 08:01:45 +000010185 // TODO: In computeRegisterProperty, we can compute the list of legal vector
10186 // type based on element type. This would speed up our search (though
10187 // it may not be worth it since the size of the list is relatively
10188 // small).
Owen Andersone50ed302009-08-10 22:56:29 +000010189 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +000010190 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +000010191
Mon P Wang0c397192008-10-30 08:01:45 +000010192 // On X86, it make sense to widen any vector wider than 1
10193 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +000010194 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +000010195
Owen Anderson825b72b2009-08-11 20:47:22 +000010196 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
10197 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
10198 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010199
10200 if (isTypeLegal(SVT) &&
10201 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +000010202 SVT.getVectorNumElements() > NElts)
10203 return SVT;
10204 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010205 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +000010206}