blob: a70d6dfe815b37ab14998712e19cdfde2c55cfe1 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Chenga8e29892007-01-19 07:51:42 +000041def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
42
43def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
44 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
45
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000046def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000047def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
48 SDTCisInt<2>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000049
Jim Grosbach7c03dbd2009-12-14 21:24:16 +000050def SDT_ARMMEMBARRIERV7 : SDTypeProfile<0, 0, []>;
51def SDT_ARMSYNCBARRIERV7 : SDTypeProfile<0, 0, []>;
52def SDT_ARMMEMBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
53def SDT_ARMSYNCBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000054
Evan Chenga8e29892007-01-19 07:51:42 +000055// Node definitions.
56def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000057def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
58
Bill Wendlingc69107c2007-11-13 09:19:02 +000059def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000060 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000061def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000062 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000063
64def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000065 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
66 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000067def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000068 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
69 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000070def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000071 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
72 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000073
Chris Lattner48be23c2008-01-15 22:02:54 +000074def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000075 [SDNPHasChain, SDNPOptInFlag]>;
76
77def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
78 [SDNPInFlag]>;
79def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
80 [SDNPInFlag]>;
81
82def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
83 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
84
85def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
86 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000087def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
88 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +000089
90def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
91 [SDNPOutFlag]>;
92
David Goodwinc0309b42009-06-29 15:33:01 +000093def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
94 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000095
Evan Chenga8e29892007-01-19 07:51:42 +000096def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
97
98def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
99def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
100def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000101
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000102def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +0000103def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000104
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000105def ARMMemBarrierV7 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV7,
Jim Grosbach3728e962009-12-10 00:11:09 +0000106 [SDNPHasChain]>;
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000107def ARMSyncBarrierV7 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV7,
108 [SDNPHasChain]>;
109def ARMMemBarrierV6 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV6,
110 [SDNPHasChain]>;
111def ARMSyncBarrierV6 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV6,
Jim Grosbach3728e962009-12-10 00:11:09 +0000112 [SDNPHasChain]>;
113
Evan Chengf609bb82010-01-19 00:44:15 +0000114def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
115
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000116//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000117// ARM Instruction Predicate Definitions.
118//
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000119def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
120def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000121def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
122def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
123def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000124def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000125def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000126def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
127def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
128def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
129def HasNEON : Predicate<"Subtarget->hasNEON()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000130def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
131def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000132def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000133def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000134def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000135def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000136def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
137def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000138
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000139// FIXME: Eventually this will be just "hasV6T2Ops".
140def UseMovt : Predicate<"Subtarget->useMovt()">;
141def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
142
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000143//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000144// ARM Flag Definitions.
145
146class RegConstraint<string C> {
147 string Constraints = C;
148}
149
150//===----------------------------------------------------------------------===//
151// ARM specific transformation functions and pattern fragments.
152//
153
Evan Chenga8e29892007-01-19 07:51:42 +0000154// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
155// so_imm_neg def below.
156def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000158}]>;
159
160// so_imm_not_XFORM - Return a so_imm value packed into the format described for
161// so_imm_not def below.
162def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000164}]>;
165
166// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
167def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000168 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000169 return v == 8 || v == 16 || v == 24;
170}]>;
171
172/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
173def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000174 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000175}]>;
176
177/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
178def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000179 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000180}]>;
181
Jim Grosbach64171712010-02-16 21:07:46 +0000182def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000183 PatLeaf<(imm), [{
184 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
185 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000186
Evan Chenga2515702007-03-19 07:09:02 +0000187def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000188 PatLeaf<(imm), [{
189 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
190 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000191
192// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
193def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000194 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000195}]>;
196
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000197/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
198/// e.g., 0xf000ffff
199def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000200 PatLeaf<(imm), [{
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000201 uint32_t v = (uint32_t)N->getZExtValue();
202 if (v == 0xffffffff)
203 return 0;
David Goodwinc2ffd282009-07-14 00:57:56 +0000204 // there can be 1's on either or both "outsides", all the "inside"
205 // bits must be 0's
206 unsigned int lsb = 0, msb = 31;
207 while (v & (1 << msb)) --msb;
208 while (v & (1 << lsb)) ++lsb;
209 for (unsigned int i = lsb; i <= msb; ++i) {
210 if (v & (1 << i))
211 return 0;
212 }
213 return 1;
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000214}] > {
215 let PrintMethod = "printBitfieldInvMaskImmOperand";
216}
217
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000218/// Split a 32-bit immediate into two 16 bit parts.
219def lo16 : SDNodeXForm<imm, [{
220 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
221 MVT::i32);
222}]>;
223
224def hi16 : SDNodeXForm<imm, [{
225 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
226}]>;
227
228def lo16AllZero : PatLeaf<(i32 imm), [{
229 // Returns true if all low 16-bits are 0.
230 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000231}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000232
Jim Grosbach64171712010-02-16 21:07:46 +0000233/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000234/// [0.65535].
235def imm0_65535 : PatLeaf<(i32 imm), [{
236 return (uint32_t)N->getZExtValue() < 65536;
237}]>;
238
Evan Cheng37f25d92008-08-28 23:39:26 +0000239class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
240class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000241
Jim Grosbach0a145f32010-02-16 20:17:57 +0000242/// adde and sube predicates - True based on whether the carry flag output
243/// will be needed or not.
244def adde_dead_carry :
245 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
246 [{return !N->hasAnyUseOfValue(1);}]>;
247def sube_dead_carry :
248 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
249 [{return !N->hasAnyUseOfValue(1);}]>;
250def adde_live_carry :
251 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
252 [{return N->hasAnyUseOfValue(1);}]>;
253def sube_live_carry :
254 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
255 [{return N->hasAnyUseOfValue(1);}]>;
256
Evan Chenga8e29892007-01-19 07:51:42 +0000257//===----------------------------------------------------------------------===//
258// Operand Definitions.
259//
260
261// Branch target.
262def brtarget : Operand<OtherVT>;
263
Evan Chenga8e29892007-01-19 07:51:42 +0000264// A list of registers separated by comma. Used by load/store multiple.
265def reglist : Operand<i32> {
266 let PrintMethod = "printRegisterList";
267}
268
269// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
270def cpinst_operand : Operand<i32> {
271 let PrintMethod = "printCPInstOperand";
272}
273
274def jtblock_operand : Operand<i32> {
275 let PrintMethod = "printJTBlockOperand";
276}
Evan Cheng66ac5312009-07-25 00:33:29 +0000277def jt2block_operand : Operand<i32> {
278 let PrintMethod = "printJT2BlockOperand";
279}
Evan Chenga8e29892007-01-19 07:51:42 +0000280
281// Local PC labels.
282def pclabel : Operand<i32> {
283 let PrintMethod = "printPCLabel";
284}
285
286// shifter_operand operands: so_reg and so_imm.
287def so_reg : Operand<i32>, // reg reg imm
288 ComplexPattern<i32, 3, "SelectShifterOperandReg",
289 [shl,srl,sra,rotr]> {
290 let PrintMethod = "printSORegOperand";
291 let MIOperandInfo = (ops GPR, GPR, i32imm);
292}
293
294// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
295// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
296// represented in the imm field in the same 12-bit form that they are encoded
297// into so_imm instructions: the 8-bit immediate is the least significant bits
298// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
299def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000300 PatLeaf<(imm), [{
301 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
302 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000303 let PrintMethod = "printSOImmOperand";
304}
305
Evan Chengc70d1842007-03-20 08:11:30 +0000306// Break so_imm's up into two pieces. This handles immediates with up to 16
307// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
308// get the first/second pieces.
309def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000310 PatLeaf<(imm), [{
311 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
312 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000313 let PrintMethod = "printSOImm2PartOperand";
314}
315
316def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000317 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000319}]>;
320
321def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000322 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000324}]>;
325
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000326def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
327 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
328 }]> {
329 let PrintMethod = "printSOImm2PartOperand";
330}
331
332def so_neg_imm2part_1 : SDNodeXForm<imm, [{
333 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
334 return CurDAG->getTargetConstant(V, MVT::i32);
335}]>;
336
337def so_neg_imm2part_2 : SDNodeXForm<imm, [{
338 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
339 return CurDAG->getTargetConstant(V, MVT::i32);
340}]>;
341
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000342/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
343def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
344 return (int32_t)N->getZExtValue() < 32;
345}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000346
347// Define ARM specific addressing modes.
348
349// addrmode2 := reg +/- reg shop imm
350// addrmode2 := reg +/- imm12
351//
352def addrmode2 : Operand<i32>,
353 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
354 let PrintMethod = "printAddrMode2Operand";
355 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
356}
357
358def am2offset : Operand<i32>,
359 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
360 let PrintMethod = "printAddrMode2OffsetOperand";
361 let MIOperandInfo = (ops GPR, i32imm);
362}
363
364// addrmode3 := reg +/- reg
365// addrmode3 := reg +/- imm8
366//
367def addrmode3 : Operand<i32>,
368 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
369 let PrintMethod = "printAddrMode3Operand";
370 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
371}
372
373def am3offset : Operand<i32>,
374 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
375 let PrintMethod = "printAddrMode3OffsetOperand";
376 let MIOperandInfo = (ops GPR, i32imm);
377}
378
379// addrmode4 := reg, <mode|W>
380//
381def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000382 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000383 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000384 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000385}
386
387// addrmode5 := reg +/- imm8*4
388//
389def addrmode5 : Operand<i32>,
390 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
391 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000392 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000393}
394
Bob Wilson8b024a52009-07-01 23:16:05 +0000395// addrmode6 := reg with optional writeback
396//
397def addrmode6 : Operand<i32>,
Bob Wilsona43e6bf2010-03-16 23:01:13 +0000398 ComplexPattern<i32, 4, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000399 let PrintMethod = "printAddrMode6Operand";
Bob Wilsona43e6bf2010-03-16 23:01:13 +0000400 let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm, i32imm);
Bob Wilson8b024a52009-07-01 23:16:05 +0000401}
402
Evan Chenga8e29892007-01-19 07:51:42 +0000403// addrmodepc := pc + reg
404//
405def addrmodepc : Operand<i32>,
406 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
407 let PrintMethod = "printAddrModePCOperand";
408 let MIOperandInfo = (ops GPR, i32imm);
409}
410
Bob Wilson4f38b382009-08-21 21:58:55 +0000411def nohash_imm : Operand<i32> {
412 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000413}
414
Evan Chenga8e29892007-01-19 07:51:42 +0000415//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000416
Evan Cheng37f25d92008-08-28 23:39:26 +0000417include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000418
419//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000420// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000421//
422
Evan Cheng3924f782008-08-29 07:36:24 +0000423/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000424/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000425multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
426 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000427 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000428 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000429 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
430 let Inst{25} = 1;
431 }
Evan Chengedda31c2008-11-05 18:35:52 +0000432 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000433 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000434 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000435 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000436 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000437 let isCommutable = Commutable;
438 }
Evan Chengedda31c2008-11-05 18:35:52 +0000439 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000440 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000441 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
442 let Inst{25} = 0;
443 }
Evan Chenga8e29892007-01-19 07:51:42 +0000444}
445
Evan Cheng1e249e32009-06-25 20:59:23 +0000446/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000447/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000448let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000449multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
450 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000451 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000452 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000453 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000454 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000455 let Inst{25} = 1;
456 }
Evan Chengedda31c2008-11-05 18:35:52 +0000457 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000458 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000459 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
460 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000461 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000462 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000463 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000464 }
Evan Chengedda31c2008-11-05 18:35:52 +0000465 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000466 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000467 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000468 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000469 let Inst{25} = 0;
470 }
Evan Cheng071a2792007-09-11 19:55:27 +0000471}
Evan Chengc85e8322007-07-05 07:13:32 +0000472}
473
474/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000475/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000476/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000477let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000478multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
479 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000480 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng162e3092009-10-26 23:45:59 +0000481 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000482 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000483 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000484 let Inst{25} = 1;
485 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000486 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng162e3092009-10-26 23:45:59 +0000487 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000488 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000489 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000490 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000491 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000492 let isCommutable = Commutable;
493 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000494 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000495 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000496 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000497 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000498 let Inst{25} = 0;
499 }
Evan Cheng071a2792007-09-11 19:55:27 +0000500}
Evan Chenga8e29892007-01-19 07:51:42 +0000501}
502
Evan Chenga8e29892007-01-19 07:51:42 +0000503/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
504/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000505/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
506multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000507 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng162e3092009-10-26 23:45:59 +0000508 IIC_iUNAr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000509 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000510 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000511 let Inst{11-10} = 0b00;
512 let Inst{19-16} = 0b1111;
513 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000514 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000515 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000516 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000517 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000518 let Inst{19-16} = 0b1111;
519 }
Evan Chenga8e29892007-01-19 07:51:42 +0000520}
521
Johnny Chen2ec5e492010-02-22 21:50:40 +0000522multiclass AI_unary_rrot_np<bits<8> opcod, string opc> {
523 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
524 IIC_iUNAr, opc, "\t$dst, $src",
525 [/* For disassembly only; pattern left blank */]>,
526 Requires<[IsARM, HasV6]> {
527 let Inst{11-10} = 0b00;
528 let Inst{19-16} = 0b1111;
529 }
530 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
531 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
532 [/* For disassembly only; pattern left blank */]>,
533 Requires<[IsARM, HasV6]> {
534 let Inst{19-16} = 0b1111;
535 }
536}
537
Evan Chenga8e29892007-01-19 07:51:42 +0000538/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
539/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000540multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
541 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng162e3092009-10-26 23:45:59 +0000542 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000543 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000544 Requires<[IsARM, HasV6]> {
545 let Inst{11-10} = 0b00;
546 }
Jim Grosbach80dc1162010-02-16 21:23:02 +0000547 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
548 i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000549 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000550 [(set GPR:$dst, (opnode GPR:$LHS,
551 (rotr GPR:$RHS, rot_imm:$rot)))]>,
552 Requires<[IsARM, HasV6]>;
553}
554
Johnny Chen2ec5e492010-02-22 21:50:40 +0000555// For disassembly only.
556multiclass AI_bin_rrot_np<bits<8> opcod, string opc> {
557 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
558 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
559 [/* For disassembly only; pattern left blank */]>,
560 Requires<[IsARM, HasV6]> {
561 let Inst{11-10} = 0b00;
562 }
563 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
564 i32imm:$rot),
565 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
566 [/* For disassembly only; pattern left blank */]>,
567 Requires<[IsARM, HasV6]>;
568}
569
Evan Cheng62674222009-06-25 23:34:10 +0000570/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
571let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000572multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
573 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000574 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000575 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000576 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000577 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000578 let Inst{25} = 1;
579 }
Evan Cheng62674222009-06-25 23:34:10 +0000580 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000581 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000582 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000583 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000584 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000585 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000586 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000587 }
Evan Cheng62674222009-06-25 23:34:10 +0000588 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000589 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000590 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000591 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000592 let Inst{25} = 0;
593 }
Jim Grosbache5165492009-11-09 00:11:35 +0000594}
595// Carry setting variants
596let Defs = [CPSR] in {
597multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
598 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000599 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000600 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000601 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000602 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000603 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000604 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000605 }
Evan Cheng62674222009-06-25 23:34:10 +0000606 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000607 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000608 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000609 Requires<[IsARM]> {
Johnny Chen04301522009-11-07 00:54:36 +0000610 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000611 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000612 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000613 }
Evan Cheng62674222009-06-25 23:34:10 +0000614 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000615 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000616 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000617 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000618 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000619 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000620 }
Evan Cheng071a2792007-09-11 19:55:27 +0000621}
Evan Chengc85e8322007-07-05 07:13:32 +0000622}
Jim Grosbache5165492009-11-09 00:11:35 +0000623}
Evan Chengc85e8322007-07-05 07:13:32 +0000624
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000625//===----------------------------------------------------------------------===//
626// Instructions
627//===----------------------------------------------------------------------===//
628
Evan Chenga8e29892007-01-19 07:51:42 +0000629//===----------------------------------------------------------------------===//
630// Miscellaneous Instructions.
631//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000632
Evan Chenga8e29892007-01-19 07:51:42 +0000633/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
634/// the function. The first operand is the ID# for this instruction, the second
635/// is the index into the MachineConstantPool that this is, the third is the
636/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000637let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000638def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000639PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000640 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000641 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000642
Jim Grosbach4642ad32010-02-22 23:10:38 +0000643// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
644// from removing one half of the matched pairs. That breaks PEI, which assumes
645// these will always be in pairs, and asserts if it finds otherwise. Better way?
646let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000647def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000648PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000649 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000650 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000651
Jim Grosbach64171712010-02-16 21:07:46 +0000652def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000653PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000654 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000655 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000656}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000657
Johnny Chenf4d81052010-02-12 22:53:19 +0000658def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000659 [/* For disassembly only; pattern left blank */]>,
660 Requires<[IsARM, HasV6T2]> {
661 let Inst{27-16} = 0b001100100000;
662 let Inst{7-0} = 0b00000000;
663}
664
Johnny Chenf4d81052010-02-12 22:53:19 +0000665def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
666 [/* For disassembly only; pattern left blank */]>,
667 Requires<[IsARM, HasV6T2]> {
668 let Inst{27-16} = 0b001100100000;
669 let Inst{7-0} = 0b00000001;
670}
671
672def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
673 [/* For disassembly only; pattern left blank */]>,
674 Requires<[IsARM, HasV6T2]> {
675 let Inst{27-16} = 0b001100100000;
676 let Inst{7-0} = 0b00000010;
677}
678
679def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
680 [/* For disassembly only; pattern left blank */]>,
681 Requires<[IsARM, HasV6T2]> {
682 let Inst{27-16} = 0b001100100000;
683 let Inst{7-0} = 0b00000011;
684}
685
Johnny Chen2ec5e492010-02-22 21:50:40 +0000686def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
687 "\t$dst, $a, $b",
688 [/* For disassembly only; pattern left blank */]>,
689 Requires<[IsARM, HasV6]> {
690 let Inst{27-20} = 0b01101000;
691 let Inst{7-4} = 0b1011;
692}
693
Johnny Chenf4d81052010-02-12 22:53:19 +0000694def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
695 [/* For disassembly only; pattern left blank */]>,
696 Requires<[IsARM, HasV6T2]> {
697 let Inst{27-16} = 0b001100100000;
698 let Inst{7-0} = 0b00000100;
699}
700
Johnny Chenc6f7b272010-02-11 18:12:29 +0000701// The i32imm operand $val can be used by a debugger to store more information
702// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000703def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000704 [/* For disassembly only; pattern left blank */]>,
705 Requires<[IsARM]> {
706 let Inst{27-20} = 0b00010010;
707 let Inst{7-4} = 0b0111;
708}
709
Johnny Chenb98e1602010-02-12 18:55:33 +0000710// Change Processor State is a system instruction -- for disassembly only.
711// The singleton $opt operand contains the following information:
712// opt{4-0} = mode from Inst{4-0}
713// opt{5} = changemode from Inst{17}
714// opt{8-6} = AIF from Inst{8-6}
715// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000716def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000717 [/* For disassembly only; pattern left blank */]>,
718 Requires<[IsARM]> {
719 let Inst{31-28} = 0b1111;
720 let Inst{27-20} = 0b00010000;
721 let Inst{16} = 0;
722 let Inst{5} = 0;
723}
724
Johnny Chenb92a23f2010-02-21 04:42:01 +0000725// Preload signals the memory system of possible future data/instruction access.
726// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000727//
728// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
729// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000730multiclass APreLoad<bit data, bit read, string opc> {
731
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000732 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000733 !strconcat(opc, "\t[$base, $imm]"), []> {
734 let Inst{31-26} = 0b111101;
735 let Inst{25} = 0; // 0 for immediate form
736 let Inst{24} = data;
737 let Inst{22} = read;
738 let Inst{21-20} = 0b01;
739 }
740
741 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
742 !strconcat(opc, "\t$addr"), []> {
743 let Inst{31-26} = 0b111101;
744 let Inst{25} = 1; // 1 for register form
745 let Inst{24} = data;
746 let Inst{22} = read;
747 let Inst{21-20} = 0b01;
748 let Inst{4} = 0;
749 }
750}
751
752defm PLD : APreLoad<1, 1, "pld">;
753defm PLDW : APreLoad<1, 0, "pldw">;
754defm PLI : APreLoad<0, 1, "pli">;
755
Johnny Chena1e76212010-02-13 02:51:09 +0000756def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
757 [/* For disassembly only; pattern left blank */]>,
758 Requires<[IsARM]> {
759 let Inst{31-28} = 0b1111;
760 let Inst{27-20} = 0b00010000;
761 let Inst{16} = 1;
762 let Inst{9} = 1;
763 let Inst{7-4} = 0b0000;
764}
765
766def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
767 [/* For disassembly only; pattern left blank */]>,
768 Requires<[IsARM]> {
769 let Inst{31-28} = 0b1111;
770 let Inst{27-20} = 0b00010000;
771 let Inst{16} = 1;
772 let Inst{9} = 0;
773 let Inst{7-4} = 0b0000;
774}
775
Johnny Chenf4d81052010-02-12 22:53:19 +0000776def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000777 [/* For disassembly only; pattern left blank */]>,
778 Requires<[IsARM, HasV7]> {
779 let Inst{27-16} = 0b001100100000;
780 let Inst{7-4} = 0b1111;
781}
782
Johnny Chenba6e0332010-02-11 17:14:31 +0000783// A5.4 Permanently UNDEFINED instructions.
Johnny Chenf4d81052010-02-12 22:53:19 +0000784def TRAP : AI<(outs), (ins), MiscFrm, NoItinerary, "trap", "",
Johnny Chenba6e0332010-02-11 17:14:31 +0000785 [/* For disassembly only; pattern left blank */]>,
786 Requires<[IsARM]> {
787 let Inst{27-25} = 0b011;
788 let Inst{24-20} = 0b11111;
789 let Inst{7-5} = 0b111;
790 let Inst{4} = 0b1;
791}
792
Evan Cheng12c3a532008-11-06 17:48:05 +0000793// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000794let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000795def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000796 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000797 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000798
Evan Cheng325474e2008-01-07 23:56:57 +0000799let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000800def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000801 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000802 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000803
Evan Chengd87293c2008-11-06 08:47:38 +0000804def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000805 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000806 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
807
Evan Chengd87293c2008-11-06 08:47:38 +0000808def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000809 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000810 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
811
Evan Chengd87293c2008-11-06 08:47:38 +0000812def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000813 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000814 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
815
Evan Chengd87293c2008-11-06 08:47:38 +0000816def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000817 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000818 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
819}
Chris Lattner13c63102008-01-06 05:55:01 +0000820let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000821def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000822 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000823 [(store GPR:$src, addrmodepc:$addr)]>;
824
Evan Chengd87293c2008-11-06 08:47:38 +0000825def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000826 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000827 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
828
Evan Chengd87293c2008-11-06 08:47:38 +0000829def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000830 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000831 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
832}
Evan Cheng12c3a532008-11-06 17:48:05 +0000833} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000834
Evan Chenge07715c2009-06-23 05:25:29 +0000835
836// LEApcrel - Load a pc-relative address into a register without offending the
837// assembler.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000838def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000839 Pseudo, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +0000840 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, ($label-(",
841 "${:private}PCRELL${:uid}+8))\n"),
842 !strconcat("${:private}PCRELL${:uid}:\n\t",
843 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chenge07715c2009-06-23 05:25:29 +0000844 []>;
845
Evan Cheng023dd3f2009-06-24 23:14:45 +0000846def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000847 (ins i32imm:$label, nohash_imm:$id, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000848 Pseudo, IIC_iALUi,
Evan Chengeadf0492009-07-22 22:03:29 +0000849 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, "
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000850 "(${label}_${id}-(",
Evan Chengeadf0492009-07-22 22:03:29 +0000851 "${:private}PCRELL${:uid}+8))\n"),
852 !strconcat("${:private}PCRELL${:uid}:\n\t",
Jim Grosbach80dc1162010-02-16 21:23:02 +0000853 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chengbc8a9452009-07-07 23:40:25 +0000854 []> {
855 let Inst{25} = 1;
856}
Evan Chenge07715c2009-06-23 05:25:29 +0000857
Evan Chenga8e29892007-01-19 07:51:42 +0000858//===----------------------------------------------------------------------===//
859// Control Flow Instructions.
860//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000861
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000862let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
863 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +0000864 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000865 "bx", "\tlr", [(ARMretflag)]>,
866 Requires<[IsARM, HasV4T]> {
867 let Inst{3-0} = 0b1110;
868 let Inst{7-4} = 0b0001;
869 let Inst{19-8} = 0b111111111111;
870 let Inst{27-20} = 0b00010010;
871 }
872
873 // ARMV4 only
874 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
875 "mov", "\tpc, lr", [(ARMretflag)]>,
876 Requires<[IsARM, NoV4T]> {
877 let Inst{11-0} = 0b000000001110;
878 let Inst{15-12} = 0b1111;
879 let Inst{19-16} = 0b0000;
880 let Inst{27-20} = 0b00011010;
881 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000882}
Rafael Espindola27185192006-09-29 21:20:16 +0000883
Bob Wilson04ea6e52009-10-28 00:37:03 +0000884// Indirect branches
885let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000886 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000887 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000888 [(brind GPR:$dst)]>,
889 Requires<[IsARM, HasV4T]> {
Bob Wilson04ea6e52009-10-28 00:37:03 +0000890 let Inst{7-4} = 0b0001;
891 let Inst{19-8} = 0b111111111111;
892 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000893 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000894 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000895
896 // ARMV4 only
897 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
898 [(brind GPR:$dst)]>,
899 Requires<[IsARM, NoV4T]> {
900 let Inst{11-4} = 0b00000000;
901 let Inst{15-12} = 0b1111;
902 let Inst{19-16} = 0b0000;
903 let Inst{27-20} = 0b00011010;
904 let Inst{31-28} = 0b1110;
905 }
Bob Wilson04ea6e52009-10-28 00:37:03 +0000906}
907
Evan Chenga8e29892007-01-19 07:51:42 +0000908// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000909// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000910let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
911 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000912 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
913 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000914 IndexModeUpd, LdStMulFrm, IIC_Br,
Bob Wilsonab346052010-03-16 17:46:45 +0000915 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +0000916 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000917
Bob Wilson54fc1242009-06-22 21:01:46 +0000918// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000919let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000920 Defs = [R0, R1, R2, R3, R12, LR,
921 D0, D1, D2, D3, D4, D5, D6, D7,
922 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000923 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000924 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000925 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000926 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000927 Requires<[IsARM, IsNotDarwin]> {
928 let Inst{31-28} = 0b1110;
929 }
Evan Cheng277f0742007-06-19 21:05:09 +0000930
Evan Cheng12c3a532008-11-06 17:48:05 +0000931 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000932 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000933 [(ARMcall_pred tglobaladdr:$func)]>,
934 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000935
Evan Chenga8e29892007-01-19 07:51:42 +0000936 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000937 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000938 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000939 [(ARMcall GPR:$func)]>,
940 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000941 let Inst{7-4} = 0b0011;
942 let Inst{19-8} = 0b111111111111;
943 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000944 }
945
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000946 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000947 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
948 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000949 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000950 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000951 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000952 let Inst{7-4} = 0b0001;
953 let Inst{19-8} = 0b111111111111;
954 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000955 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000956
957 // ARMv4
958 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
959 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
960 [(ARMcall_nolink tGPR:$func)]>,
961 Requires<[IsARM, NoV4T, IsNotDarwin]> {
962 let Inst{11-4} = 0b00000000;
963 let Inst{15-12} = 0b1111;
964 let Inst{19-16} = 0b0000;
965 let Inst{27-20} = 0b00011010;
966 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000967}
968
969// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000970let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000971 Defs = [R0, R1, R2, R3, R9, R12, LR,
972 D0, D1, D2, D3, D4, D5, D6, D7,
973 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000974 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +0000975 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000976 IIC_Br, "bl\t${func:call}",
Johnny Cheneadeffb2009-10-27 20:45:15 +0000977 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
978 let Inst{31-28} = 0b1110;
979 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000980
981 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000982 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000983 [(ARMcall_pred tglobaladdr:$func)]>,
984 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +0000985
986 // ARMv5T and above
987 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000988 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000989 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
990 let Inst{7-4} = 0b0011;
991 let Inst{19-8} = 0b111111111111;
992 let Inst{27-20} = 0b00010010;
993 }
994
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000995 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000996 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
997 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000998 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000999 [(ARMcall_nolink tGPR:$func)]>,
1000 Requires<[IsARM, HasV4T, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001001 let Inst{7-4} = 0b0001;
1002 let Inst{19-8} = 0b111111111111;
1003 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001004 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001005
1006 // ARMv4
1007 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1008 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1009 [(ARMcall_nolink tGPR:$func)]>,
1010 Requires<[IsARM, NoV4T, IsDarwin]> {
1011 let Inst{11-4} = 0b00000000;
1012 let Inst{15-12} = 0b1111;
1013 let Inst{19-16} = 0b0000;
1014 let Inst{27-20} = 0b00011010;
1015 }
Rafael Espindola35574632006-07-18 17:00:30 +00001016}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001017
David Goodwin1a8f36e2009-08-12 18:31:53 +00001018let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001019 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001020 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001021 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001022 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001023 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001024
Owen Anderson20ab2902007-11-12 07:39:39 +00001025 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001026 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001027 IIC_Br, "mov\tpc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001028 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001029 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001030 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001031 let Inst{20} = 0; // S Bit
1032 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001033 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001034 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001035 def BR_JTm : JTI<(outs),
1036 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001037 IIC_Br, "ldr\tpc, $target \n$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001038 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1039 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001040 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001041 let Inst{20} = 1; // L bit
1042 let Inst{21} = 0; // W bit
1043 let Inst{22} = 0; // B bit
1044 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001045 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001046 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001047 def BR_JTadd : JTI<(outs),
1048 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001049 IIC_Br, "add\tpc, $target, $idx \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001050 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1051 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001052 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001053 let Inst{20} = 0; // S bit
1054 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001055 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001056 }
1057 } // isNotDuplicable = 1, isIndirectBranch = 1
1058 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001059
Evan Chengc85e8322007-07-05 07:13:32 +00001060 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001061 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001062 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001063 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001064 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001065}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001066
Johnny Chena1e76212010-02-13 02:51:09 +00001067// Branch and Exchange Jazelle -- for disassembly only
1068def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1069 [/* For disassembly only; pattern left blank */]> {
1070 let Inst{23-20} = 0b0010;
1071 //let Inst{19-8} = 0xfff;
1072 let Inst{7-4} = 0b0010;
1073}
1074
Johnny Chen0296f3e2010-02-16 21:59:54 +00001075// Secure Monitor Call is a system instruction -- for disassembly only
1076def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1077 [/* For disassembly only; pattern left blank */]> {
1078 let Inst{23-20} = 0b0110;
1079 let Inst{7-4} = 0b0111;
1080}
1081
Johnny Chen64dfb782010-02-16 20:04:27 +00001082// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001083let isCall = 1 in {
1084def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
1085 [/* For disassembly only; pattern left blank */]>;
1086}
1087
Johnny Chenfb566792010-02-17 21:39:10 +00001088// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001089def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1090 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001091 [/* For disassembly only; pattern left blank */]> {
1092 let Inst{31-28} = 0b1111;
1093 let Inst{22-20} = 0b110; // W = 1
1094}
1095
1096def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1097 NoItinerary, "srs${addr:submode}\tsp, $mode",
1098 [/* For disassembly only; pattern left blank */]> {
1099 let Inst{31-28} = 0b1111;
1100 let Inst{22-20} = 0b100; // W = 0
1101}
1102
Johnny Chenfb566792010-02-17 21:39:10 +00001103// Return From Exception is a system instruction -- for disassembly only
1104def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1105 NoItinerary, "rfe${addr:submode}\t$base!",
1106 [/* For disassembly only; pattern left blank */]> {
1107 let Inst{31-28} = 0b1111;
1108 let Inst{22-20} = 0b011; // W = 1
1109}
1110
1111def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1112 NoItinerary, "rfe${addr:submode}\t$base",
1113 [/* For disassembly only; pattern left blank */]> {
1114 let Inst{31-28} = 0b1111;
1115 let Inst{22-20} = 0b001; // W = 0
1116}
1117
Evan Chenga8e29892007-01-19 07:51:42 +00001118//===----------------------------------------------------------------------===//
1119// Load / store Instructions.
1120//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001121
Evan Chenga8e29892007-01-19 07:51:42 +00001122// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001123let canFoldAsLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001124def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001125 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001126 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001127
Evan Chengfa775d02007-03-19 07:20:03 +00001128// Special LDR for loads from non-pc-relative constpools.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001129let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001130def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001131 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001132
Evan Chenga8e29892007-01-19 07:51:42 +00001133// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001134def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001135 IIC_iLoadr, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001136 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001137
Jim Grosbach64171712010-02-16 21:07:46 +00001138def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001139 IIC_iLoadr, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001140 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001141
Evan Chenga8e29892007-01-19 07:51:42 +00001142// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001143def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001144 IIC_iLoadr, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001145 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001146
David Goodwin5d598aa2009-08-19 18:00:44 +00001147def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001148 IIC_iLoadr, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001149 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001150
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001151let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001152// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001153def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001154 IIC_iLoadr, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001155 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001156
Evan Chenga8e29892007-01-19 07:51:42 +00001157// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001158def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001159 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001160 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001161
Evan Chengd87293c2008-11-06 08:47:38 +00001162def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001163 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001164 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001165
Evan Chengd87293c2008-11-06 08:47:38 +00001166def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001167 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001168 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001169
Evan Chengd87293c2008-11-06 08:47:38 +00001170def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001171 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001172 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001173
Evan Chengd87293c2008-11-06 08:47:38 +00001174def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001175 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001176 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001177
Evan Chengd87293c2008-11-06 08:47:38 +00001178def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001179 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001180 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001181
Evan Chengd87293c2008-11-06 08:47:38 +00001182def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001183 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001184 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001185
Evan Chengd87293c2008-11-06 08:47:38 +00001186def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001187 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001188 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001189
Evan Chengd87293c2008-11-06 08:47:38 +00001190def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001191 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001192 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001193
Evan Chengd87293c2008-11-06 08:47:38 +00001194def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001195 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001196 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001197
1198// For disassembly only
1199def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1200 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadr,
1201 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1202 Requires<[IsARM, HasV5TE]>;
1203
1204// For disassembly only
1205def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1206 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadr,
1207 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1208 Requires<[IsARM, HasV5TE]>;
1209
Chris Lattner9b37aaf2008-01-10 05:12:37 +00001210}
Evan Chenga8e29892007-01-19 07:51:42 +00001211
Johnny Chenadb561d2010-02-18 03:27:42 +00001212// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001213
1214def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
1215 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
1216 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1217 let Inst{21} = 1; // overwrite
1218}
1219
1220def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chenadb561d2010-02-18 03:27:42 +00001221 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
1222 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1223 let Inst{21} = 1; // overwrite
1224}
1225
1226def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
1227 (ins GPR:$base,am2offset:$offset), LdMiscFrm, IIC_iLoadru,
1228 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1229 let Inst{21} = 1; // overwrite
1230}
1231
1232def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
1233 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1234 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1235 let Inst{21} = 1; // overwrite
1236}
1237
1238def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
1239 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1240 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001241 let Inst{21} = 1; // overwrite
1242}
1243
Evan Chenga8e29892007-01-19 07:51:42 +00001244// Store
David Goodwin5d598aa2009-08-19 18:00:44 +00001245def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +00001246 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001247 [(store GPR:$src, addrmode2:$addr)]>;
1248
1249// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001250def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
1251 IIC_iStorer, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001252 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1253
David Goodwin5d598aa2009-08-19 18:00:44 +00001254def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001255 "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001256 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1257
1258// Store doubleword
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001259let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001260def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001261 StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001262 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001263
1264// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001265def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001266 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001267 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001268 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001269 [(set GPR:$base_wb,
1270 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1271
Evan Chengd87293c2008-11-06 08:47:38 +00001272def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001273 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001274 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001275 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001276 [(set GPR:$base_wb,
1277 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1278
Evan Chengd87293c2008-11-06 08:47:38 +00001279def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001280 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001281 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001282 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001283 [(set GPR:$base_wb,
1284 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1285
Evan Chengd87293c2008-11-06 08:47:38 +00001286def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001287 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001288 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001289 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001290 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1291 GPR:$base, am3offset:$offset))]>;
1292
Evan Chengd87293c2008-11-06 08:47:38 +00001293def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001294 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001295 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001296 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001297 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1298 GPR:$base, am2offset:$offset))]>;
1299
Evan Chengd87293c2008-11-06 08:47:38 +00001300def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001301 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001302 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001303 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001304 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1305 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001306
Johnny Chen39a4bb32010-02-18 22:31:18 +00001307// For disassembly only
1308def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1309 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1310 StMiscFrm, IIC_iStoreru,
1311 "strd", "\t$src1, $src2, [$base, $offset]!",
1312 "$base = $base_wb", []>;
1313
1314// For disassembly only
1315def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1316 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1317 StMiscFrm, IIC_iStoreru,
1318 "strd", "\t$src1, $src2, [$base], $offset",
1319 "$base = $base_wb", []>;
1320
Johnny Chenad4df4c2010-03-01 19:22:00 +00001321// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001322
1323def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001324 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001325 StFrm, IIC_iStoreru,
1326 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1327 [/* For disassembly only; pattern left blank */]> {
1328 let Inst{21} = 1; // overwrite
1329}
1330
1331def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001332 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001333 StFrm, IIC_iStoreru,
1334 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1335 [/* For disassembly only; pattern left blank */]> {
1336 let Inst{21} = 1; // overwrite
1337}
1338
Johnny Chenad4df4c2010-03-01 19:22:00 +00001339def STRHT: AI3sthpo<(outs GPR:$base_wb),
1340 (ins GPR:$src, GPR:$base,am3offset:$offset),
1341 StMiscFrm, IIC_iStoreru,
1342 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1343 [/* For disassembly only; pattern left blank */]> {
1344 let Inst{21} = 1; // overwrite
1345}
1346
Evan Chenga8e29892007-01-19 07:51:42 +00001347//===----------------------------------------------------------------------===//
1348// Load / store multiple Instructions.
1349//
1350
Bob Wilson815baeb2010-03-13 01:08:20 +00001351let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
1352def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001353 reglist:$dsts, variable_ops),
1354 IndexModeNone, LdStMulFrm, IIC_iLoadm,
Bob Wilson815baeb2010-03-13 01:08:20 +00001355 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001356
Bob Wilson815baeb2010-03-13 01:08:20 +00001357def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1358 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001359 IndexModeUpd, LdStMulFrm, IIC_iLoadm,
Bob Wilsonab346052010-03-16 17:46:45 +00001360 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001361 "$addr.addr = $wb", []>;
Bob Wilson815baeb2010-03-13 01:08:20 +00001362} // mayLoad, hasExtraDefRegAllocReq
1363
1364let mayStore = 1, hasExtraSrcRegAllocReq = 1 in {
1365def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001366 reglist:$srcs, variable_ops),
1367 IndexModeNone, LdStMulFrm, IIC_iStorem,
Bob Wilson815baeb2010-03-13 01:08:20 +00001368 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1369
1370def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1371 reglist:$srcs, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001372 IndexModeUpd, LdStMulFrm, IIC_iStorem,
Bob Wilsonab346052010-03-16 17:46:45 +00001373 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001374 "$addr.addr = $wb", []>;
Bob Wilson815baeb2010-03-13 01:08:20 +00001375} // mayStore, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001376
1377//===----------------------------------------------------------------------===//
1378// Move Instructions.
1379//
1380
Evan Chengcd799b92009-06-12 20:46:18 +00001381let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001382def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001383 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001384 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001385 let Inst{25} = 0;
1386}
1387
Jim Grosbach64171712010-02-16 21:07:46 +00001388def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001389 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001390 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001391 let Inst{25} = 0;
1392}
Evan Chenga2515702007-03-19 07:09:02 +00001393
Evan Chengb3379fb2009-02-05 08:42:55 +00001394let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001395def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001396 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001397 let Inst{25} = 1;
1398}
1399
1400let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001401def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001402 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001403 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001404 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001405 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001406 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001407 let Inst{25} = 1;
1408}
1409
Evan Cheng5adb66a2009-09-28 09:14:39 +00001410let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001411def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1412 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001413 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001414 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001415 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001416 lo16AllZero:$imm))]>, UnaryDP,
1417 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001418 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001419 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001420}
Evan Cheng13ab0202007-07-10 18:08:01 +00001421
Evan Cheng20956592009-10-21 08:15:52 +00001422def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1423 Requires<[IsARM, HasV6T2]>;
1424
David Goodwinca01a8d2009-09-01 18:32:09 +00001425let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001426def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001427 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001428 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001429
1430// These aren't really mov instructions, but we have to define them this way
1431// due to flag operands.
1432
Evan Cheng071a2792007-09-11 19:55:27 +00001433let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001434def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001435 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001436 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001437def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001438 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001439 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001440}
Evan Chenga8e29892007-01-19 07:51:42 +00001441
Evan Chenga8e29892007-01-19 07:51:42 +00001442//===----------------------------------------------------------------------===//
1443// Extend Instructions.
1444//
1445
1446// Sign extenders
1447
Evan Cheng97f48c32008-11-06 22:15:19 +00001448defm SXTB : AI_unary_rrot<0b01101010,
1449 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1450defm SXTH : AI_unary_rrot<0b01101011,
1451 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001452
Evan Cheng97f48c32008-11-06 22:15:19 +00001453defm SXTAB : AI_bin_rrot<0b01101010,
1454 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1455defm SXTAH : AI_bin_rrot<0b01101011,
1456 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001457
Johnny Chen2ec5e492010-02-22 21:50:40 +00001458// For disassembly only
1459defm SXTB16 : AI_unary_rrot_np<0b01101000, "sxtb16">;
1460
1461// For disassembly only
1462defm SXTAB16 : AI_bin_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001463
1464// Zero extenders
1465
1466let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +00001467defm UXTB : AI_unary_rrot<0b01101110,
1468 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1469defm UXTH : AI_unary_rrot<0b01101111,
1470 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1471defm UXTB16 : AI_unary_rrot<0b01101100,
1472 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001473
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001474def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001475 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001476def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001477 (UXTB16r_rot GPR:$Src, 8)>;
1478
Evan Cheng97f48c32008-11-06 22:15:19 +00001479defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001480 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001481defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001482 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001483}
1484
Evan Chenga8e29892007-01-19 07:51:42 +00001485// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001486// For disassembly only
1487defm UXTAB16 : AI_bin_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001488
Evan Chenga8e29892007-01-19 07:51:42 +00001489
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001490def SBFX : I<(outs GPR:$dst),
1491 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1492 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001493 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001494 Requires<[IsARM, HasV6T2]> {
1495 let Inst{27-21} = 0b0111101;
1496 let Inst{6-4} = 0b101;
1497}
1498
1499def UBFX : I<(outs GPR:$dst),
1500 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1501 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001502 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001503 Requires<[IsARM, HasV6T2]> {
1504 let Inst{27-21} = 0b0111111;
1505 let Inst{6-4} = 0b101;
1506}
1507
Evan Chenga8e29892007-01-19 07:51:42 +00001508//===----------------------------------------------------------------------===//
1509// Arithmetic Instructions.
1510//
1511
Jim Grosbach26421962008-10-14 20:36:24 +00001512defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001513 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001514defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001515 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001516
Evan Chengc85e8322007-07-05 07:13:32 +00001517// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001518defm ADDS : AI1_bin_s_irs<0b0100, "adds",
1519 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1520defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng1e249e32009-06-25 20:59:23 +00001521 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001522
Evan Cheng62674222009-06-25 23:34:10 +00001523defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001524 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001525defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001526 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001527defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001528 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001529defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001530 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001531
Evan Chengc85e8322007-07-05 07:13:32 +00001532// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +00001533def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001534 IIC_iALUi, "rsb", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001535 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
1536 let Inst{25} = 1;
1537}
Evan Cheng13ab0202007-07-10 18:08:01 +00001538
Evan Chengedda31c2008-11-05 18:35:52 +00001539def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001540 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001541 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001542 let Inst{25} = 0;
1543}
Evan Chengc85e8322007-07-05 07:13:32 +00001544
1545// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001546let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001547def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001548 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001549 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001550 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001551 let Inst{25} = 1;
1552}
Evan Chengedda31c2008-11-05 18:35:52 +00001553def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001554 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001555 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001556 let Inst{20} = 1;
1557 let Inst{25} = 0;
1558}
Evan Cheng071a2792007-09-11 19:55:27 +00001559}
Evan Chengc85e8322007-07-05 07:13:32 +00001560
Evan Cheng62674222009-06-25 23:34:10 +00001561let Uses = [CPSR] in {
1562def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001563 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001564 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1565 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001566 let Inst{25} = 1;
1567}
Evan Cheng62674222009-06-25 23:34:10 +00001568def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001569 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001570 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1571 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001572 let Inst{25} = 0;
1573}
Evan Cheng62674222009-06-25 23:34:10 +00001574}
1575
1576// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001577let Defs = [CPSR], Uses = [CPSR] in {
1578def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001579 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001580 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1581 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001582 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001583 let Inst{25} = 1;
1584}
Evan Cheng1e249e32009-06-25 20:59:23 +00001585def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001586 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001587 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1588 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001589 let Inst{20} = 1;
1590 let Inst{25} = 0;
1591}
Evan Cheng071a2792007-09-11 19:55:27 +00001592}
Evan Cheng2c614c52007-06-06 10:17:05 +00001593
Evan Chenga8e29892007-01-19 07:51:42 +00001594// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1595def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1596 (SUBri GPR:$src, so_imm_neg:$imm)>;
1597
1598//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1599// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1600//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1601// (SBCri GPR:$src, so_imm_neg:$imm)>;
1602
1603// Note: These are implemented in C++ code, because they have to generate
1604// ADD/SUBrs instructions, which use a complex pattern that a xform function
1605// cannot produce.
1606// (mul X, 2^n+1) -> (add (X << n), X)
1607// (mul X, 2^n-1) -> (rsb X, (X << n))
1608
Johnny Chen667d1272010-02-22 18:50:54 +00001609// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001610// GPR:$dst = GPR:$a op GPR:$b
Johnny Chen667d1272010-02-22 18:50:54 +00001611class AAI<bits<8> op27_20, bits<4> op7_4, string opc>
Johnny Chen2faf3912010-02-14 06:32:20 +00001612 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Bob Wilson7dc97472010-02-15 23:43:47 +00001613 opc, "\t$dst, $a, $b",
1614 [/* For disassembly only; pattern left blank */]> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001615 let Inst{27-20} = op27_20;
1616 let Inst{7-4} = op7_4;
1617}
1618
Johnny Chen667d1272010-02-22 18:50:54 +00001619// Saturating add/subtract -- for disassembly only
1620
1621def QADD : AAI<0b00010000, 0b0101, "qadd">;
1622def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1623def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1624def QASX : AAI<0b01100010, 0b0011, "qasx">;
1625def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1626def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1627def QSAX : AAI<0b01100010, 0b0101, "qsax">;
1628def QSUB : AAI<0b00010010, 0b0101, "qsub">;
1629def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1630def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1631def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1632def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1633def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1634def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1635def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1636def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1637
1638// Signed/Unsigned add/subtract -- for disassembly only
1639
1640def SASX : AAI<0b01100001, 0b0011, "sasx">;
1641def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1642def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1643def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1644def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1645def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1646def UASX : AAI<0b01100101, 0b0011, "uasx">;
1647def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1648def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1649def USAX : AAI<0b01100101, 0b0101, "usax">;
1650def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1651def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1652
1653// Signed/Unsigned halving add/subtract -- for disassembly only
1654
1655def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1656def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1657def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1658def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1659def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1660def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1661def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1662def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1663def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1664def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1665def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1666def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1667
Johnny Chenadc77332010-02-26 22:04:29 +00001668// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00001669
Johnny Chenadc77332010-02-26 22:04:29 +00001670def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00001671 MulFrm /* for convenience */, NoItinerary, "usad8",
1672 "\t$dst, $a, $b", []>,
1673 Requires<[IsARM, HasV6]> {
1674 let Inst{27-20} = 0b01111000;
1675 let Inst{15-12} = 0b1111;
1676 let Inst{7-4} = 0b0001;
1677}
1678def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1679 MulFrm /* for convenience */, NoItinerary, "usada8",
1680 "\t$dst, $a, $b, $acc", []>,
1681 Requires<[IsARM, HasV6]> {
1682 let Inst{27-20} = 0b01111000;
1683 let Inst{7-4} = 0b0001;
1684}
1685
1686// Signed/Unsigned saturate -- for disassembly only
1687
1688def SSATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001689 DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001690 [/* For disassembly only; pattern left blank */]> {
1691 let Inst{27-21} = 0b0110101;
1692 let Inst{6-4} = 0b001;
1693}
1694
1695def SSATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001696 DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001697 [/* For disassembly only; pattern left blank */]> {
1698 let Inst{27-21} = 0b0110101;
1699 let Inst{6-4} = 0b101;
1700}
1701
1702def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm,
1703 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1704 [/* For disassembly only; pattern left blank */]> {
1705 let Inst{27-20} = 0b01101010;
1706 let Inst{7-4} = 0b0011;
1707}
1708
1709def USATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001710 DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001711 [/* For disassembly only; pattern left blank */]> {
1712 let Inst{27-21} = 0b0110111;
1713 let Inst{6-4} = 0b001;
1714}
1715
1716def USATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001717 DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001718 [/* For disassembly only; pattern left blank */]> {
1719 let Inst{27-21} = 0b0110111;
1720 let Inst{6-4} = 0b101;
1721}
1722
1723def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm,
1724 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
1725 [/* For disassembly only; pattern left blank */]> {
1726 let Inst{27-20} = 0b01101110;
1727 let Inst{7-4} = 0b0011;
1728}
Evan Chenga8e29892007-01-19 07:51:42 +00001729
1730//===----------------------------------------------------------------------===//
1731// Bitwise Instructions.
1732//
1733
Jim Grosbach26421962008-10-14 20:36:24 +00001734defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001735 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001736defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001737 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001738defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001739 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001740defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001741 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001742
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001743def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001744 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001745 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001746 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1747 Requires<[IsARM, HasV6T2]> {
1748 let Inst{27-21} = 0b0111110;
1749 let Inst{6-0} = 0b0011111;
1750}
1751
Johnny Chenb2503c02010-02-17 06:31:48 +00001752// A8.6.18 BFI - Bitfield insert (Encoding A1)
1753// Added for disassembler with the pattern field purposely left blank.
1754def BFI : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
1755 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
1756 "bfi", "\t$dst, $src, $imm", "",
1757 [/* For disassembly only; pattern left blank */]>,
1758 Requires<[IsARM, HasV6T2]> {
1759 let Inst{27-21} = 0b0111110;
1760 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
1761}
1762
David Goodwin5d598aa2009-08-19 18:00:44 +00001763def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001764 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001765 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001766 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001767 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001768}
Evan Chengedda31c2008-11-05 18:35:52 +00001769def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001770 IIC_iMOVsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001771 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1772 let Inst{25} = 0;
1773}
Evan Chengb3379fb2009-02-05 08:42:55 +00001774let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001775def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001776 IIC_iMOVi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001777 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1778 let Inst{25} = 1;
1779}
Evan Chenga8e29892007-01-19 07:51:42 +00001780
1781def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1782 (BICri GPR:$src, so_imm_not:$imm)>;
1783
1784//===----------------------------------------------------------------------===//
1785// Multiply Instructions.
1786//
1787
Evan Cheng8de898a2009-06-26 00:19:44 +00001788let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001789def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001790 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001791 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001792
Evan Chengfbc9d412008-11-06 01:21:28 +00001793def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001794 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001795 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001796
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001797def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001798 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001799 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1800 Requires<[IsARM, HasV6T2]>;
1801
Evan Chenga8e29892007-01-19 07:51:42 +00001802// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001803let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001804let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001805def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001806 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001807 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001808
Evan Chengfbc9d412008-11-06 01:21:28 +00001809def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001810 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001811 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001812}
Evan Chenga8e29892007-01-19 07:51:42 +00001813
1814// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001815def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001816 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001817 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001818
Evan Chengfbc9d412008-11-06 01:21:28 +00001819def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001820 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001821 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001822
Evan Chengfbc9d412008-11-06 01:21:28 +00001823def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001824 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001825 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001826 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001827} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001828
1829// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001830def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001831 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001832 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001833 Requires<[IsARM, HasV6]> {
1834 let Inst{7-4} = 0b0001;
1835 let Inst{15-12} = 0b1111;
1836}
Evan Cheng13ab0202007-07-10 18:08:01 +00001837
Johnny Chen2ec5e492010-02-22 21:50:40 +00001838def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1839 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
1840 [/* For disassembly only; pattern left blank */]>,
1841 Requires<[IsARM, HasV6]> {
1842 let Inst{7-4} = 0b0011; // R = 1
1843 let Inst{15-12} = 0b1111;
1844}
1845
Evan Chengfbc9d412008-11-06 01:21:28 +00001846def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001847 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001848 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001849 Requires<[IsARM, HasV6]> {
1850 let Inst{7-4} = 0b0001;
1851}
Evan Chenga8e29892007-01-19 07:51:42 +00001852
Johnny Chen2ec5e492010-02-22 21:50:40 +00001853def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1854 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
1855 [/* For disassembly only; pattern left blank */]>,
1856 Requires<[IsARM, HasV6]> {
1857 let Inst{7-4} = 0b0011; // R = 1
1858}
Evan Chenga8e29892007-01-19 07:51:42 +00001859
Evan Chengfbc9d412008-11-06 01:21:28 +00001860def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001861 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001862 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001863 Requires<[IsARM, HasV6]> {
1864 let Inst{7-4} = 0b1101;
1865}
Evan Chenga8e29892007-01-19 07:51:42 +00001866
Johnny Chen2ec5e492010-02-22 21:50:40 +00001867def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1868 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
1869 [/* For disassembly only; pattern left blank */]>,
1870 Requires<[IsARM, HasV6]> {
1871 let Inst{7-4} = 0b1111; // R = 1
1872}
1873
Raul Herbster37fb5b12007-08-30 23:25:47 +00001874multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001875 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001876 IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001877 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1878 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001879 Requires<[IsARM, HasV5TE]> {
1880 let Inst{5} = 0;
1881 let Inst{6} = 0;
1882 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001883
Evan Chengeb4f52e2008-11-06 03:35:07 +00001884 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001885 IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001886 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001887 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001888 Requires<[IsARM, HasV5TE]> {
1889 let Inst{5} = 0;
1890 let Inst{6} = 1;
1891 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001892
Evan Chengeb4f52e2008-11-06 03:35:07 +00001893 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001894 IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001895 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001896 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001897 Requires<[IsARM, HasV5TE]> {
1898 let Inst{5} = 1;
1899 let Inst{6} = 0;
1900 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001901
Evan Chengeb4f52e2008-11-06 03:35:07 +00001902 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001903 IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001904 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1905 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001906 Requires<[IsARM, HasV5TE]> {
1907 let Inst{5} = 1;
1908 let Inst{6} = 1;
1909 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001910
Evan Chengeb4f52e2008-11-06 03:35:07 +00001911 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001912 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001913 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001914 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001915 Requires<[IsARM, HasV5TE]> {
1916 let Inst{5} = 1;
1917 let Inst{6} = 0;
1918 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001919
Evan Chengeb4f52e2008-11-06 03:35:07 +00001920 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001921 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001922 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001923 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001924 Requires<[IsARM, HasV5TE]> {
1925 let Inst{5} = 1;
1926 let Inst{6} = 1;
1927 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001928}
1929
Raul Herbster37fb5b12007-08-30 23:25:47 +00001930
1931multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001932 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001933 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001934 [(set GPR:$dst, (add GPR:$acc,
1935 (opnode (sext_inreg GPR:$a, i16),
1936 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001937 Requires<[IsARM, HasV5TE]> {
1938 let Inst{5} = 0;
1939 let Inst{6} = 0;
1940 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001941
Evan Chengeb4f52e2008-11-06 03:35:07 +00001942 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001943 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001944 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00001945 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001946 Requires<[IsARM, HasV5TE]> {
1947 let Inst{5} = 0;
1948 let Inst{6} = 1;
1949 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001950
Evan Chengeb4f52e2008-11-06 03:35:07 +00001951 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001952 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001953 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001954 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001955 Requires<[IsARM, HasV5TE]> {
1956 let Inst{5} = 1;
1957 let Inst{6} = 0;
1958 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001959
Evan Chengeb4f52e2008-11-06 03:35:07 +00001960 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001961 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
1962 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1963 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001964 Requires<[IsARM, HasV5TE]> {
1965 let Inst{5} = 1;
1966 let Inst{6} = 1;
1967 }
Evan Chenga8e29892007-01-19 07:51:42 +00001968
Evan Chengeb4f52e2008-11-06 03:35:07 +00001969 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001970 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001971 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001972 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001973 Requires<[IsARM, HasV5TE]> {
1974 let Inst{5} = 0;
1975 let Inst{6} = 0;
1976 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001977
Evan Chengeb4f52e2008-11-06 03:35:07 +00001978 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001979 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001980 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001981 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001982 Requires<[IsARM, HasV5TE]> {
1983 let Inst{5} = 0;
1984 let Inst{6} = 1;
1985 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001986}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001987
Raul Herbster37fb5b12007-08-30 23:25:47 +00001988defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1989defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001990
Johnny Chen83498e52010-02-12 21:59:23 +00001991// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
1992def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1993 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
1994 [/* For disassembly only; pattern left blank */]>,
1995 Requires<[IsARM, HasV5TE]> {
1996 let Inst{5} = 0;
1997 let Inst{6} = 0;
1998}
1999
2000def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2001 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2002 [/* For disassembly only; pattern left blank */]>,
2003 Requires<[IsARM, HasV5TE]> {
2004 let Inst{5} = 0;
2005 let Inst{6} = 1;
2006}
2007
2008def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2009 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2010 [/* For disassembly only; pattern left blank */]>,
2011 Requires<[IsARM, HasV5TE]> {
2012 let Inst{5} = 1;
2013 let Inst{6} = 0;
2014}
2015
2016def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2017 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2018 [/* For disassembly only; pattern left blank */]>,
2019 Requires<[IsARM, HasV5TE]> {
2020 let Inst{5} = 1;
2021 let Inst{6} = 1;
2022}
2023
Johnny Chen667d1272010-02-22 18:50:54 +00002024// Helper class for AI_smld -- for disassembly only
2025class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2026 InstrItinClass itin, string opc, string asm>
2027 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2028 let Inst{4} = 1;
2029 let Inst{5} = swap;
2030 let Inst{6} = sub;
2031 let Inst{7} = 0;
2032 let Inst{21-20} = 0b00;
2033 let Inst{22} = long;
2034 let Inst{27-23} = 0b01110;
2035}
2036
2037multiclass AI_smld<bit sub, string opc> {
2038
2039 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2040 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2041
2042 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2043 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2044
2045 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2046 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2047
2048 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2049 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2050
2051}
2052
2053defm SMLA : AI_smld<0, "smla">;
2054defm SMLS : AI_smld<1, "smls">;
2055
Johnny Chen2ec5e492010-02-22 21:50:40 +00002056multiclass AI_sdml<bit sub, string opc> {
2057
2058 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2059 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2060 let Inst{15-12} = 0b1111;
2061 }
2062
2063 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2064 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2065 let Inst{15-12} = 0b1111;
2066 }
2067
2068}
2069
2070defm SMUA : AI_sdml<0, "smua">;
2071defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002072
Evan Chenga8e29892007-01-19 07:51:42 +00002073//===----------------------------------------------------------------------===//
2074// Misc. Arithmetic Instructions.
2075//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002076
David Goodwin5d598aa2009-08-19 18:00:44 +00002077def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002078 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002079 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2080 let Inst{7-4} = 0b0001;
2081 let Inst{11-8} = 0b1111;
2082 let Inst{19-16} = 0b1111;
2083}
Rafael Espindola199dd672006-10-17 13:13:23 +00002084
Jim Grosbach3482c802010-01-18 19:58:49 +00002085def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002086 "rbit", "\t$dst, $src",
2087 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2088 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002089 let Inst{7-4} = 0b0011;
2090 let Inst{11-8} = 0b1111;
2091 let Inst{19-16} = 0b1111;
2092}
2093
David Goodwin5d598aa2009-08-19 18:00:44 +00002094def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002095 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002096 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2097 let Inst{7-4} = 0b0011;
2098 let Inst{11-8} = 0b1111;
2099 let Inst{19-16} = 0b1111;
2100}
Rafael Espindola199dd672006-10-17 13:13:23 +00002101
David Goodwin5d598aa2009-08-19 18:00:44 +00002102def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002103 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002104 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002105 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2106 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2107 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2108 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002109 Requires<[IsARM, HasV6]> {
2110 let Inst{7-4} = 0b1011;
2111 let Inst{11-8} = 0b1111;
2112 let Inst{19-16} = 0b1111;
2113}
Rafael Espindola27185192006-09-29 21:20:16 +00002114
David Goodwin5d598aa2009-08-19 18:00:44 +00002115def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002116 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002117 [(set GPR:$dst,
2118 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002119 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2120 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002121 Requires<[IsARM, HasV6]> {
2122 let Inst{7-4} = 0b1011;
2123 let Inst{11-8} = 0b1111;
2124 let Inst{19-16} = 0b1111;
2125}
Rafael Espindola27185192006-09-29 21:20:16 +00002126
Evan Cheng8b59db32008-11-07 01:41:35 +00002127def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
2128 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00002129 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, lsl $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002130 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
2131 (and (shl GPR:$src2, (i32 imm:$shamt)),
2132 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002133 Requires<[IsARM, HasV6]> {
2134 let Inst{6-4} = 0b001;
2135}
Rafael Espindola27185192006-09-29 21:20:16 +00002136
Evan Chenga8e29892007-01-19 07:51:42 +00002137// Alternate cases for PKHBT where identities eliminate some nodes.
2138def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2139 (PKHBT GPR:$src1, GPR:$src2, 0)>;
2140def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
2141 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002142
Rafael Espindolaa2845842006-10-05 16:48:49 +00002143
Evan Cheng8b59db32008-11-07 01:41:35 +00002144def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
2145 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00002146 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, asr $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002147 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
2148 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00002149 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
2150 let Inst{6-4} = 0b101;
2151}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002152
Evan Chenga8e29892007-01-19 07:51:42 +00002153// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2154// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002155def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00002156 (PKHTB GPR:$src1, GPR:$src2, 16)>;
2157def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
2158 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
2159 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002160
Evan Chenga8e29892007-01-19 07:51:42 +00002161//===----------------------------------------------------------------------===//
2162// Comparison Instructions...
2163//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002164
Jim Grosbach26421962008-10-14 20:36:24 +00002165defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00002166 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002167//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2168// Compare-to-zero still works out, just not the relationals
2169//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2170// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002171
Evan Chenga8e29892007-01-19 07:51:42 +00002172// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002173defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00002174 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002175defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00002176 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002177
David Goodwinc0309b42009-06-29 15:33:01 +00002178defm CMPz : AI1_cmp_irs<0b1010, "cmp",
2179 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2180defm CMNz : AI1_cmp_irs<0b1011, "cmn",
2181 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002182
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002183//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2184// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002185
David Goodwinc0309b42009-06-29 15:33:01 +00002186def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002187 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002188
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002189
Evan Chenga8e29892007-01-19 07:51:42 +00002190// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002191// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002192// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00002193def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00002194 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002195 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002196 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00002197 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002198 let Inst{25} = 0;
2199}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002200
Evan Chengd87293c2008-11-06 08:47:38 +00002201def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002202 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002203 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002204 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002205 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002206 let Inst{25} = 0;
2207}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002208
Evan Chengd87293c2008-11-06 08:47:38 +00002209def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002210 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002211 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002212 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002213 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002214 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002215}
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002216
Jim Grosbach3728e962009-12-10 00:11:09 +00002217//===----------------------------------------------------------------------===//
2218// Atomic operations intrinsics
2219//
2220
2221// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002222let hasSideEffects = 1 in {
2223def Int_MemBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00002224 Pseudo, NoItinerary,
2225 "dmb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002226 [(ARMMemBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002227 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002228 let Inst{31-4} = 0xf57ff05;
2229 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002230 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002231 let Inst{3-0} = 0b1111;
2232}
Jim Grosbach3728e962009-12-10 00:11:09 +00002233
Jim Grosbachf6b28622009-12-14 18:31:20 +00002234def Int_SyncBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00002235 Pseudo, NoItinerary,
2236 "dsb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002237 [(ARMSyncBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002238 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002239 let Inst{31-4} = 0xf57ff04;
2240 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002241 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002242 let Inst{3-0} = 0b1111;
2243}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002244
2245def Int_MemBarrierV6 : AInoP<(outs), (ins GPR:$zero),
2246 Pseudo, NoItinerary,
2247 "mcr", "\tp15, 0, $zero, c7, c10, 5",
2248 [(ARMMemBarrierV6 GPR:$zero)]>,
2249 Requires<[IsARM, HasV6]> {
2250 // FIXME: add support for options other than a full system DMB
2251 // FIXME: add encoding
2252}
2253
2254def Int_SyncBarrierV6 : AInoP<(outs), (ins GPR:$zero),
2255 Pseudo, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002256 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002257 [(ARMSyncBarrierV6 GPR:$zero)]>,
2258 Requires<[IsARM, HasV6]> {
2259 // FIXME: add support for options other than a full system DSB
2260 // FIXME: add encoding
2261}
Jim Grosbach3728e962009-12-10 00:11:09 +00002262}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002263
Johnny Chenfd6037d2010-02-18 00:19:08 +00002264// Helper class for multiclass MemB -- for disassembly only
2265class AMBI<string opc, string asm>
2266 : AInoP<(outs), (ins), MiscFrm, NoItinerary, opc, asm,
2267 [/* For disassembly only; pattern left blank */]>,
2268 Requires<[IsARM, HasV7]> {
2269 let Inst{31-20} = 0xf57;
2270}
2271
2272multiclass MemB<bits<4> op7_4, string opc> {
2273
2274 def st : AMBI<opc, "\tst"> {
2275 let Inst{7-4} = op7_4;
2276 let Inst{3-0} = 0b1110;
2277 }
2278
2279 def ish : AMBI<opc, "\tish"> {
2280 let Inst{7-4} = op7_4;
2281 let Inst{3-0} = 0b1011;
2282 }
2283
2284 def ishst : AMBI<opc, "\tishst"> {
2285 let Inst{7-4} = op7_4;
2286 let Inst{3-0} = 0b1010;
2287 }
2288
2289 def nsh : AMBI<opc, "\tnsh"> {
2290 let Inst{7-4} = op7_4;
2291 let Inst{3-0} = 0b0111;
2292 }
2293
2294 def nshst : AMBI<opc, "\tnshst"> {
2295 let Inst{7-4} = op7_4;
2296 let Inst{3-0} = 0b0110;
2297 }
2298
2299 def osh : AMBI<opc, "\tosh"> {
2300 let Inst{7-4} = op7_4;
2301 let Inst{3-0} = 0b0011;
2302 }
2303
2304 def oshst : AMBI<opc, "\toshst"> {
2305 let Inst{7-4} = op7_4;
2306 let Inst{3-0} = 0b0010;
2307 }
2308}
2309
2310// These DMB variants are for disassembly only.
2311defm DMB : MemB<0b0101, "dmb">;
2312
2313// These DSB variants are for disassembly only.
2314defm DSB : MemB<0b0100, "dsb">;
2315
2316// ISB has only full system option -- for disassembly only
2317def ISBsy : AMBI<"isb", ""> {
2318 let Inst{7-4} = 0b0110;
2319 let Inst{3-0} = 0b1111;
2320}
2321
Jim Grosbach66869102009-12-11 18:52:41 +00002322let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002323 let Uses = [CPSR] in {
2324 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
2325 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2326 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
2327 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2328 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
2329 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2330 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
2331 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2332 def ATOMIC_LOAD_AND_I8 : PseudoInst<
2333 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2334 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
2335 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2336 def ATOMIC_LOAD_OR_I8 : PseudoInst<
2337 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2338 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
2339 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2340 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
2341 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2342 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
2343 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2344 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
2345 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2346 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
2347 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2348 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
2349 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2350 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
2351 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2352 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
2353 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2354 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
2355 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2356 def ATOMIC_LOAD_AND_I16 : PseudoInst<
2357 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2358 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
2359 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2360 def ATOMIC_LOAD_OR_I16 : PseudoInst<
2361 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2362 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
2363 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2364 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
2365 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2366 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
2367 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2368 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
2369 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2370 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
2371 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2372 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
2373 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2374 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
2375 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2376 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
2377 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2378 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
2379 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2380 def ATOMIC_LOAD_AND_I32 : PseudoInst<
2381 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2382 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
2383 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2384 def ATOMIC_LOAD_OR_I32 : PseudoInst<
2385 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2386 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
2387 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2388 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
2389 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2390 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
2391 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2392 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
2393 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2394 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
2395 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2396
2397 def ATOMIC_SWAP_I8 : PseudoInst<
2398 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2399 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
2400 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2401 def ATOMIC_SWAP_I16 : PseudoInst<
2402 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2403 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
2404 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2405 def ATOMIC_SWAP_I32 : PseudoInst<
2406 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2407 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
2408 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2409
Jim Grosbache801dc42009-12-12 01:40:06 +00002410 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
2411 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2412 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
2413 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2414 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
2415 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2416 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
2417 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2418 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
2419 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2420 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
2421 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2422}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002423}
2424
2425let mayLoad = 1 in {
2426def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2427 "ldrexb", "\t$dest, [$ptr]",
2428 []>;
2429def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2430 "ldrexh", "\t$dest, [$ptr]",
2431 []>;
2432def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2433 "ldrex", "\t$dest, [$ptr]",
2434 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002435def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002436 NoItinerary,
2437 "ldrexd", "\t$dest, $dest2, [$ptr]",
2438 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002439}
2440
Jim Grosbach587b0722009-12-16 19:44:06 +00002441let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002442def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002443 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002444 "strexb", "\t$success, $src, [$ptr]",
2445 []>;
2446def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2447 NoItinerary,
2448 "strexh", "\t$success, $src, [$ptr]",
2449 []>;
2450def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002451 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002452 "strex", "\t$success, $src, [$ptr]",
2453 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002454def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002455 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2456 NoItinerary,
2457 "strexd", "\t$success, $src, $src2, [$ptr]",
2458 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002459}
2460
Johnny Chenb9436272010-02-17 22:37:58 +00002461// Clear-Exclusive is for disassembly only.
2462def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2463 [/* For disassembly only; pattern left blank */]>,
2464 Requires<[IsARM, HasV7]> {
2465 let Inst{31-20} = 0xf57;
2466 let Inst{7-4} = 0b0001;
2467}
2468
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002469// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2470let mayLoad = 1 in {
2471def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2472 "swp", "\t$dst, $src, [$ptr]",
2473 [/* For disassembly only; pattern left blank */]> {
2474 let Inst{27-23} = 0b00010;
2475 let Inst{22} = 0; // B = 0
2476 let Inst{21-20} = 0b00;
2477 let Inst{7-4} = 0b1001;
2478}
2479
2480def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2481 "swpb", "\t$dst, $src, [$ptr]",
2482 [/* For disassembly only; pattern left blank */]> {
2483 let Inst{27-23} = 0b00010;
2484 let Inst{22} = 1; // B = 1
2485 let Inst{21-20} = 0b00;
2486 let Inst{7-4} = 0b1001;
2487}
2488}
2489
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002490//===----------------------------------------------------------------------===//
2491// TLS Instructions
2492//
2493
2494// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002495let isCall = 1,
2496 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002497 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002498 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002499 [(set R0, ARMthread_pointer)]>;
2500}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002501
Evan Chenga8e29892007-01-19 07:51:42 +00002502//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002503// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002504// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002505// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002506// Since by its nature we may be coming from some other function to get
2507// here, and we're using the stack frame for the containing function to
2508// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002509// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002510// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002511// except for our own input by listing the relevant registers in Defs. By
2512// doing so, we also cause the prologue/epilogue code to actively preserve
2513// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002514// A constant value is passed in $val, and we use the location as a scratch.
2515let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002516 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2517 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002518 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Evan Cheng756da122009-07-22 06:46:53 +00002519 D31 ] in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002520 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002521 AddrModeNone, SizeSpecial, IndexModeNone,
2522 Pseudo, NoItinerary,
Evan Cheng162e3092009-10-26 23:45:59 +00002523 "str\tsp, [$src, #+8] @ eh_setjmp begin\n\t"
Jim Grosbacha87ded22010-02-08 23:22:00 +00002524 "add\t$val, pc, #8\n\t"
2525 "str\t$val, [$src, #+4]\n\t"
Evan Cheng162e3092009-10-26 23:45:59 +00002526 "mov\tr0, #0\n\t"
2527 "add\tpc, pc, #0\n\t"
2528 "mov\tr0, #1 @ eh_setjmp end", "",
Jim Grosbacha87ded22010-02-08 23:22:00 +00002529 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002530}
2531
2532//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002533// Non-Instruction Patterns
2534//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002535
Evan Chenga8e29892007-01-19 07:51:42 +00002536// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002537
Evan Chenga8e29892007-01-19 07:51:42 +00002538// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002539let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002540def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00002541 Pseudo, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002542 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002543 [(set GPR:$dst, so_imm2part:$src)]>,
2544 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002545
Evan Chenga8e29892007-01-19 07:51:42 +00002546def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002547 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2548 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002549def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002550 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2551 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002552def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2553 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2554 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002555def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2556 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2557 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002558
Evan Cheng5adb66a2009-09-28 09:14:39 +00002559// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002560// This is a single pseudo instruction, the benefit is that it can be remat'd
2561// as a single unit instead of having to handle reg inputs.
2562// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002563let isReMaterializable = 1 in
2564def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
Jim Grosbach80dc1162010-02-16 21:23:02 +00002565 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002566 [(set GPR:$dst, (i32 imm:$src))]>,
2567 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002568
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002569// ConstantPool, GlobalAddress, and JumpTable
2570def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2571 Requires<[IsARM, DontUseMovt]>;
2572def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2573def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2574 Requires<[IsARM, UseMovt]>;
2575def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2576 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2577
Evan Chenga8e29892007-01-19 07:51:42 +00002578// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002579
Rafael Espindola24357862006-10-19 17:05:03 +00002580
Evan Chenga8e29892007-01-19 07:51:42 +00002581// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002582def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002583 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002584def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002585 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002586
Evan Chenga8e29892007-01-19 07:51:42 +00002587// zextload i1 -> zextload i8
2588def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002589
Evan Chenga8e29892007-01-19 07:51:42 +00002590// extload -> zextload
2591def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2592def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2593def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002594
Evan Cheng83b5cf02008-11-05 23:22:34 +00002595def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2596def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2597
Evan Cheng34b12d22007-01-19 20:27:35 +00002598// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002599def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2600 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002601 (SMULBB GPR:$a, GPR:$b)>;
2602def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2603 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002604def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2605 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002606 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002607def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002608 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002609def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2610 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002611 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002612def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002613 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002614def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2615 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002616 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002617def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002618 (SMULWB GPR:$a, GPR:$b)>;
2619
2620def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002621 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2622 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002623 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2624def : ARMV5TEPat<(add GPR:$acc,
2625 (mul sext_16_node:$a, sext_16_node:$b)),
2626 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2627def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002628 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2629 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002630 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2631def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002632 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002633 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2634def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002635 (mul (sra GPR:$a, (i32 16)),
2636 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002637 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2638def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002639 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002640 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2641def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002642 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2643 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002644 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2645def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002646 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002647 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2648
Evan Chenga8e29892007-01-19 07:51:42 +00002649//===----------------------------------------------------------------------===//
2650// Thumb Support
2651//
2652
2653include "ARMInstrThumb.td"
2654
2655//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002656// Thumb2 Support
2657//
2658
2659include "ARMInstrThumb2.td"
2660
2661//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002662// Floating Point Support
2663//
2664
2665include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002666
2667//===----------------------------------------------------------------------===//
2668// Advanced SIMD (NEON) Support
2669//
2670
2671include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002672
2673//===----------------------------------------------------------------------===//
2674// Coprocessor Instructions. For disassembly only.
2675//
2676
2677def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2678 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2679 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2680 [/* For disassembly only; pattern left blank */]> {
2681 let Inst{4} = 0;
2682}
2683
2684def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2685 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2686 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2687 [/* For disassembly only; pattern left blank */]> {
2688 let Inst{31-28} = 0b1111;
2689 let Inst{4} = 0;
2690}
2691
Johnny Chen64dfb782010-02-16 20:04:27 +00002692class ACI<dag oops, dag iops, string opc, string asm>
2693 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2694 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2695 let Inst{27-25} = 0b110;
2696}
2697
2698multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2699
2700 def _OFFSET : ACI<(outs),
2701 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2702 opc, "\tp$cop, cr$CRd, $addr"> {
2703 let Inst{31-28} = op31_28;
2704 let Inst{24} = 1; // P = 1
2705 let Inst{21} = 0; // W = 0
2706 let Inst{22} = 0; // D = 0
2707 let Inst{20} = load;
2708 }
2709
2710 def _PRE : ACI<(outs),
2711 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2712 opc, "\tp$cop, cr$CRd, $addr!"> {
2713 let Inst{31-28} = op31_28;
2714 let Inst{24} = 1; // P = 1
2715 let Inst{21} = 1; // W = 1
2716 let Inst{22} = 0; // D = 0
2717 let Inst{20} = load;
2718 }
2719
2720 def _POST : ACI<(outs),
2721 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2722 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
2723 let Inst{31-28} = op31_28;
2724 let Inst{24} = 0; // P = 0
2725 let Inst{21} = 1; // W = 1
2726 let Inst{22} = 0; // D = 0
2727 let Inst{20} = load;
2728 }
2729
2730 def _OPTION : ACI<(outs),
2731 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
2732 opc, "\tp$cop, cr$CRd, [$base], $option"> {
2733 let Inst{31-28} = op31_28;
2734 let Inst{24} = 0; // P = 0
2735 let Inst{23} = 1; // U = 1
2736 let Inst{21} = 0; // W = 0
2737 let Inst{22} = 0; // D = 0
2738 let Inst{20} = load;
2739 }
2740
2741 def L_OFFSET : ACI<(outs),
2742 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2743 opc, "l\tp$cop, cr$CRd, $addr"> {
2744 let Inst{31-28} = op31_28;
2745 let Inst{24} = 1; // P = 1
2746 let Inst{21} = 0; // W = 0
2747 let Inst{22} = 1; // D = 1
2748 let Inst{20} = load;
2749 }
2750
2751 def L_PRE : ACI<(outs),
2752 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2753 opc, "l\tp$cop, cr$CRd, $addr!"> {
2754 let Inst{31-28} = op31_28;
2755 let Inst{24} = 1; // P = 1
2756 let Inst{21} = 1; // W = 1
2757 let Inst{22} = 1; // D = 1
2758 let Inst{20} = load;
2759 }
2760
2761 def L_POST : ACI<(outs),
2762 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2763 opc, "l\tp$cop, cr$CRd, [$base], $offset"> {
2764 let Inst{31-28} = op31_28;
2765 let Inst{24} = 0; // P = 0
2766 let Inst{21} = 1; // W = 1
2767 let Inst{22} = 1; // D = 1
2768 let Inst{20} = load;
2769 }
2770
2771 def L_OPTION : ACI<(outs),
2772 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
2773 opc, "l\tp$cop, cr$CRd, [$base], $option"> {
2774 let Inst{31-28} = op31_28;
2775 let Inst{24} = 0; // P = 0
2776 let Inst{23} = 1; // U = 1
2777 let Inst{21} = 0; // W = 0
2778 let Inst{22} = 1; // D = 1
2779 let Inst{20} = load;
2780 }
2781}
2782
2783defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
2784defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
2785defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
2786defm STC2 : LdStCop<0b1111, 0, "stc2">;
2787
Johnny Chen906d57f2010-02-12 01:44:23 +00002788def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2789 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2790 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2791 [/* For disassembly only; pattern left blank */]> {
2792 let Inst{20} = 0;
2793 let Inst{4} = 1;
2794}
2795
2796def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2797 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2798 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2799 [/* For disassembly only; pattern left blank */]> {
2800 let Inst{31-28} = 0b1111;
2801 let Inst{20} = 0;
2802 let Inst{4} = 1;
2803}
2804
2805def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2806 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2807 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2808 [/* For disassembly only; pattern left blank */]> {
2809 let Inst{20} = 1;
2810 let Inst{4} = 1;
2811}
2812
2813def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2814 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2815 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2816 [/* For disassembly only; pattern left blank */]> {
2817 let Inst{31-28} = 0b1111;
2818 let Inst{20} = 1;
2819 let Inst{4} = 1;
2820}
2821
2822def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2823 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2824 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2825 [/* For disassembly only; pattern left blank */]> {
2826 let Inst{23-20} = 0b0100;
2827}
2828
2829def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2830 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2831 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2832 [/* For disassembly only; pattern left blank */]> {
2833 let Inst{31-28} = 0b1111;
2834 let Inst{23-20} = 0b0100;
2835}
2836
2837def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2838 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2839 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2840 [/* For disassembly only; pattern left blank */]> {
2841 let Inst{23-20} = 0b0101;
2842}
2843
2844def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2845 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2846 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2847 [/* For disassembly only; pattern left blank */]> {
2848 let Inst{31-28} = 0b1111;
2849 let Inst{23-20} = 0b0101;
2850}
2851
Johnny Chenb98e1602010-02-12 18:55:33 +00002852//===----------------------------------------------------------------------===//
2853// Move between special register and ARM core register -- for disassembly only
2854//
2855
2856def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
2857 [/* For disassembly only; pattern left blank */]> {
2858 let Inst{23-20} = 0b0000;
2859 let Inst{7-4} = 0b0000;
2860}
2861
2862def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
2863 [/* For disassembly only; pattern left blank */]> {
2864 let Inst{23-20} = 0b0100;
2865 let Inst{7-4} = 0b0000;
2866}
2867
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002868def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
2869 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00002870 [/* For disassembly only; pattern left blank */]> {
2871 let Inst{23-20} = 0b0010;
2872 let Inst{7-4} = 0b0000;
2873}
2874
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002875def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
2876 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00002877 [/* For disassembly only; pattern left blank */]> {
2878 let Inst{23-20} = 0b0010;
2879 let Inst{7-4} = 0b0000;
2880}
2881
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002882def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
2883 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00002884 [/* For disassembly only; pattern left blank */]> {
2885 let Inst{23-20} = 0b0110;
2886 let Inst{7-4} = 0b0000;
2887}
2888
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002889def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
2890 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00002891 [/* For disassembly only; pattern left blank */]> {
2892 let Inst{23-20} = 0b0110;
2893 let Inst{7-4} = 0b0000;
2894}