blob: c06f50d44a2316652c7c08d54f114a8e6569a1eb [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020038#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070039
Chris Wilson88241782011-01-07 17:09:48 +000040static __must_check int i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +000041static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
42static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000043static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
44 unsigned alignment,
45 bool map_and_fenceable);
Chris Wilson05394f32010-11-08 19:18:58 +000046static int i915_gem_phys_pwrite(struct drm_device *dev,
47 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100048 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000049 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070050
Chris Wilson61050802012-04-17 15:31:31 +010051static void i915_gem_write_fence(struct drm_device *dev, int reg,
52 struct drm_i915_gem_object *obj);
53static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
54 struct drm_i915_fence_reg *fence,
55 bool enable);
56
Chris Wilson17250b72010-10-28 12:51:39 +010057static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070058 struct shrink_control *sc);
Daniel Vetter8c599672011-12-14 13:57:31 +010059static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010060
Chris Wilson61050802012-04-17 15:31:31 +010061static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
62{
63 if (obj->tiling_mode)
64 i915_gem_release_mmap(obj);
65
66 /* As we do not have an associated fence register, we will force
67 * a tiling change if we ever need to acquire one.
68 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010069 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010070 obj->fence_reg = I915_FENCE_REG_NONE;
71}
72
Chris Wilson73aa8082010-09-30 11:46:12 +010073/* some bookkeeping */
74static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
75 size_t size)
76{
77 dev_priv->mm.object_count++;
78 dev_priv->mm.object_memory += size;
79}
80
81static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
82 size_t size)
83{
84 dev_priv->mm.object_count--;
85 dev_priv->mm.object_memory -= size;
86}
87
Chris Wilson21dd3732011-01-26 15:55:56 +000088static int
89i915_gem_wait_for_error(struct drm_device *dev)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010090{
91 struct drm_i915_private *dev_priv = dev->dev_private;
92 struct completion *x = &dev_priv->error_completion;
93 unsigned long flags;
94 int ret;
95
96 if (!atomic_read(&dev_priv->mm.wedged))
97 return 0;
98
99 ret = wait_for_completion_interruptible(x);
100 if (ret)
101 return ret;
102
Chris Wilson21dd3732011-01-26 15:55:56 +0000103 if (atomic_read(&dev_priv->mm.wedged)) {
104 /* GPU is hung, bump the completion count to account for
105 * the token we just consumed so that we never hit zero and
106 * end up waiting upon a subsequent completion event that
107 * will never happen.
108 */
109 spin_lock_irqsave(&x->wait.lock, flags);
110 x->done++;
111 spin_unlock_irqrestore(&x->wait.lock, flags);
112 }
113 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114}
115
Chris Wilson54cf91d2010-11-25 18:00:26 +0000116int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100117{
Chris Wilson76c1dec2010-09-25 11:22:51 +0100118 int ret;
119
Chris Wilson21dd3732011-01-26 15:55:56 +0000120 ret = i915_gem_wait_for_error(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100121 if (ret)
122 return ret;
123
124 ret = mutex_lock_interruptible(&dev->struct_mutex);
125 if (ret)
126 return ret;
127
Chris Wilson23bc5982010-09-29 16:10:57 +0100128 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100129 return 0;
130}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100131
Chris Wilson7d1c4802010-08-07 21:45:03 +0100132static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000133i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100134{
Chris Wilson1b502472012-04-24 15:47:30 +0100135 return !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100136}
137
Eric Anholt673a3942008-07-30 12:06:12 -0700138int
139i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000140 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700141{
Eric Anholt673a3942008-07-30 12:06:12 -0700142 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000143
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200144 if (drm_core_check_feature(dev, DRIVER_MODESET))
145 return -ENODEV;
146
Chris Wilson20217462010-11-23 15:26:33 +0000147 if (args->gtt_start >= args->gtt_end ||
148 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
149 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700150
Daniel Vetterf534bc02012-03-26 22:37:04 +0200151 /* GEM with user mode setting was never supported on ilk and later. */
152 if (INTEL_INFO(dev)->gen >= 5)
153 return -ENODEV;
154
Eric Anholt673a3942008-07-30 12:06:12 -0700155 mutex_lock(&dev->struct_mutex);
Daniel Vetter644ec022012-03-26 09:45:40 +0200156 i915_gem_init_global_gtt(dev, args->gtt_start,
157 args->gtt_end, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700158 mutex_unlock(&dev->struct_mutex);
159
Chris Wilson20217462010-11-23 15:26:33 +0000160 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700161}
162
Eric Anholt5a125c32008-10-22 21:40:13 -0700163int
164i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000165 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700166{
Chris Wilson73aa8082010-09-30 11:46:12 +0100167 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700168 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000169 struct drm_i915_gem_object *obj;
170 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700171
Chris Wilson6299f992010-11-24 12:23:44 +0000172 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100173 mutex_lock(&dev->struct_mutex);
Chris Wilson1b502472012-04-24 15:47:30 +0100174 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list)
175 if (obj->pin_count)
176 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100177 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700178
Chris Wilson6299f992010-11-24 12:23:44 +0000179 args->aper_size = dev_priv->mm.gtt_total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400180 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000181
Eric Anholt5a125c32008-10-22 21:40:13 -0700182 return 0;
183}
184
Dave Airlieff72145b2011-02-07 12:16:14 +1000185static int
186i915_gem_create(struct drm_file *file,
187 struct drm_device *dev,
188 uint64_t size,
189 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700190{
Chris Wilson05394f32010-11-08 19:18:58 +0000191 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300192 int ret;
193 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700194
Dave Airlieff72145b2011-02-07 12:16:14 +1000195 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200196 if (size == 0)
197 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700198
199 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000200 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700201 if (obj == NULL)
202 return -ENOMEM;
203
Chris Wilson05394f32010-11-08 19:18:58 +0000204 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100205 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000206 drm_gem_object_release(&obj->base);
207 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100208 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700209 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100210 }
211
Chris Wilson202f2fe2010-10-14 13:20:40 +0100212 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000213 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100214 trace_i915_gem_object_create(obj);
215
Dave Airlieff72145b2011-02-07 12:16:14 +1000216 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700217 return 0;
218}
219
Dave Airlieff72145b2011-02-07 12:16:14 +1000220int
221i915_gem_dumb_create(struct drm_file *file,
222 struct drm_device *dev,
223 struct drm_mode_create_dumb *args)
224{
225 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000226 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000227 args->size = args->pitch * args->height;
228 return i915_gem_create(file, dev,
229 args->size, &args->handle);
230}
231
232int i915_gem_dumb_destroy(struct drm_file *file,
233 struct drm_device *dev,
234 uint32_t handle)
235{
236 return drm_gem_handle_delete(file, handle);
237}
238
239/**
240 * Creates a new mm object and returns a handle to it.
241 */
242int
243i915_gem_create_ioctl(struct drm_device *dev, void *data,
244 struct drm_file *file)
245{
246 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200247
Dave Airlieff72145b2011-02-07 12:16:14 +1000248 return i915_gem_create(file, dev,
249 args->size, &args->handle);
250}
251
Chris Wilson05394f32010-11-08 19:18:58 +0000252static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700253{
Chris Wilson05394f32010-11-08 19:18:58 +0000254 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt280b7132009-03-12 16:56:27 -0700255
256 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson05394f32010-11-08 19:18:58 +0000257 obj->tiling_mode != I915_TILING_NONE;
Eric Anholt280b7132009-03-12 16:56:27 -0700258}
259
Daniel Vetter8c599672011-12-14 13:57:31 +0100260static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100261__copy_to_user_swizzled(char __user *cpu_vaddr,
262 const char *gpu_vaddr, int gpu_offset,
263 int length)
264{
265 int ret, cpu_offset = 0;
266
267 while (length > 0) {
268 int cacheline_end = ALIGN(gpu_offset + 1, 64);
269 int this_length = min(cacheline_end - gpu_offset, length);
270 int swizzled_gpu_offset = gpu_offset ^ 64;
271
272 ret = __copy_to_user(cpu_vaddr + cpu_offset,
273 gpu_vaddr + swizzled_gpu_offset,
274 this_length);
275 if (ret)
276 return ret + length;
277
278 cpu_offset += this_length;
279 gpu_offset += this_length;
280 length -= this_length;
281 }
282
283 return 0;
284}
285
286static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700287__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
288 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100289 int length)
290{
291 int ret, cpu_offset = 0;
292
293 while (length > 0) {
294 int cacheline_end = ALIGN(gpu_offset + 1, 64);
295 int this_length = min(cacheline_end - gpu_offset, length);
296 int swizzled_gpu_offset = gpu_offset ^ 64;
297
298 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
299 cpu_vaddr + cpu_offset,
300 this_length);
301 if (ret)
302 return ret + length;
303
304 cpu_offset += this_length;
305 gpu_offset += this_length;
306 length -= this_length;
307 }
308
309 return 0;
310}
311
Daniel Vetterd174bd62012-03-25 19:47:40 +0200312/* Per-page copy function for the shmem pread fastpath.
313 * Flushes invalid cachelines before reading the target if
314 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700315static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200316shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
317 char __user *user_data,
318 bool page_do_bit17_swizzling, bool needs_clflush)
319{
320 char *vaddr;
321 int ret;
322
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200323 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200324 return -EINVAL;
325
326 vaddr = kmap_atomic(page);
327 if (needs_clflush)
328 drm_clflush_virt_range(vaddr + shmem_page_offset,
329 page_length);
330 ret = __copy_to_user_inatomic(user_data,
331 vaddr + shmem_page_offset,
332 page_length);
333 kunmap_atomic(vaddr);
334
335 return ret;
336}
337
Daniel Vetter23c18c72012-03-25 19:47:42 +0200338static void
339shmem_clflush_swizzled_range(char *addr, unsigned long length,
340 bool swizzled)
341{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200342 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200343 unsigned long start = (unsigned long) addr;
344 unsigned long end = (unsigned long) addr + length;
345
346 /* For swizzling simply ensure that we always flush both
347 * channels. Lame, but simple and it works. Swizzled
348 * pwrite/pread is far from a hotpath - current userspace
349 * doesn't use it at all. */
350 start = round_down(start, 128);
351 end = round_up(end, 128);
352
353 drm_clflush_virt_range((void *)start, end - start);
354 } else {
355 drm_clflush_virt_range(addr, length);
356 }
357
358}
359
Daniel Vetterd174bd62012-03-25 19:47:40 +0200360/* Only difference to the fast-path function is that this can handle bit17
361 * and uses non-atomic copy and kmap functions. */
362static int
363shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
364 char __user *user_data,
365 bool page_do_bit17_swizzling, bool needs_clflush)
366{
367 char *vaddr;
368 int ret;
369
370 vaddr = kmap(page);
371 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200372 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
373 page_length,
374 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200375
376 if (page_do_bit17_swizzling)
377 ret = __copy_to_user_swizzled(user_data,
378 vaddr, shmem_page_offset,
379 page_length);
380 else
381 ret = __copy_to_user(user_data,
382 vaddr + shmem_page_offset,
383 page_length);
384 kunmap(page);
385
386 return ret;
387}
388
Eric Anholteb014592009-03-10 11:44:52 -0700389static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200390i915_gem_shmem_pread(struct drm_device *dev,
391 struct drm_i915_gem_object *obj,
392 struct drm_i915_gem_pread *args,
393 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700394{
Chris Wilson05394f32010-11-08 19:18:58 +0000395 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Daniel Vetter8461d222011-12-14 13:57:32 +0100396 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700397 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100398 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100399 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100400 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200401 int hit_slowpath = 0;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200402 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200403 int needs_clflush = 0;
Daniel Vetter692a5762012-03-25 19:47:34 +0200404 int release_page;
Eric Anholteb014592009-03-10 11:44:52 -0700405
Daniel Vetter8461d222011-12-14 13:57:32 +0100406 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholteb014592009-03-10 11:44:52 -0700407 remain = args->size;
408
Daniel Vetter8461d222011-12-14 13:57:32 +0100409 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700410
Daniel Vetter84897312012-03-25 19:47:31 +0200411 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
412 /* If we're not in the cpu read domain, set ourself into the gtt
413 * read domain and manually flush cachelines (if required). This
414 * optimizes for the case when the gpu will dirty the data
415 * anyway again before the next pread happens. */
416 if (obj->cache_level == I915_CACHE_NONE)
417 needs_clflush = 1;
418 ret = i915_gem_object_set_to_gtt_domain(obj, false);
419 if (ret)
420 return ret;
421 }
Eric Anholteb014592009-03-10 11:44:52 -0700422
Eric Anholteb014592009-03-10 11:44:52 -0700423 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100424
Eric Anholteb014592009-03-10 11:44:52 -0700425 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100426 struct page *page;
427
Eric Anholteb014592009-03-10 11:44:52 -0700428 /* Operation in this page
429 *
Eric Anholteb014592009-03-10 11:44:52 -0700430 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700431 * page_length = bytes to copy for this page
432 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100433 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700434 page_length = remain;
435 if ((shmem_page_offset + page_length) > PAGE_SIZE)
436 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700437
Daniel Vetter692a5762012-03-25 19:47:34 +0200438 if (obj->pages) {
439 page = obj->pages[offset >> PAGE_SHIFT];
440 release_page = 0;
441 } else {
442 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
443 if (IS_ERR(page)) {
444 ret = PTR_ERR(page);
445 goto out;
446 }
447 release_page = 1;
Jesper Juhlb65552f2011-06-12 20:53:44 +0000448 }
Chris Wilsone5281cc2010-10-28 13:45:36 +0100449
Daniel Vetter8461d222011-12-14 13:57:32 +0100450 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
451 (page_to_phys(page) & (1 << 17)) != 0;
452
Daniel Vetterd174bd62012-03-25 19:47:40 +0200453 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
454 user_data, page_do_bit17_swizzling,
455 needs_clflush);
456 if (ret == 0)
457 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700458
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200459 hit_slowpath = 1;
Daniel Vetter692a5762012-03-25 19:47:34 +0200460 page_cache_get(page);
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200461 mutex_unlock(&dev->struct_mutex);
462
Daniel Vetter96d79b52012-03-25 19:47:36 +0200463 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200464 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200465 /* Userspace is tricking us, but we've already clobbered
466 * its pages with the prefault and promised to write the
467 * data up to the first fault. Hence ignore any errors
468 * and just continue. */
469 (void)ret;
470 prefaulted = 1;
471 }
472
Daniel Vetterd174bd62012-03-25 19:47:40 +0200473 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
474 user_data, page_do_bit17_swizzling,
475 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700476
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200477 mutex_lock(&dev->struct_mutex);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100478 page_cache_release(page);
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200479next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100480 mark_page_accessed(page);
Daniel Vetter692a5762012-03-25 19:47:34 +0200481 if (release_page)
482 page_cache_release(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100483
Daniel Vetter8461d222011-12-14 13:57:32 +0100484 if (ret) {
485 ret = -EFAULT;
486 goto out;
487 }
488
Eric Anholteb014592009-03-10 11:44:52 -0700489 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100490 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700491 offset += page_length;
492 }
493
Chris Wilson4f27b752010-10-14 15:26:45 +0100494out:
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200495 if (hit_slowpath) {
496 /* Fixup: Kill any reinstated backing storage pages */
497 if (obj->madv == __I915_MADV_PURGED)
498 i915_gem_object_truncate(obj);
499 }
Eric Anholteb014592009-03-10 11:44:52 -0700500
501 return ret;
502}
503
Eric Anholt673a3942008-07-30 12:06:12 -0700504/**
505 * Reads data from the object referenced by handle.
506 *
507 * On error, the contents of *data are undefined.
508 */
509int
510i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000511 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700512{
513 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000514 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100515 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700516
Chris Wilson51311d02010-11-17 09:10:42 +0000517 if (args->size == 0)
518 return 0;
519
520 if (!access_ok(VERIFY_WRITE,
521 (char __user *)(uintptr_t)args->data_ptr,
522 args->size))
523 return -EFAULT;
524
Chris Wilson4f27b752010-10-14 15:26:45 +0100525 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100526 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100527 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700528
Chris Wilson05394f32010-11-08 19:18:58 +0000529 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000530 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100531 ret = -ENOENT;
532 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100533 }
Eric Anholt673a3942008-07-30 12:06:12 -0700534
Chris Wilson7dcd2492010-09-26 20:21:44 +0100535 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000536 if (args->offset > obj->base.size ||
537 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100538 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100539 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100540 }
541
Daniel Vetter1286ff72012-05-10 15:25:09 +0200542 /* prime objects have no backing filp to GEM pread/pwrite
543 * pages from.
544 */
545 if (!obj->base.filp) {
546 ret = -EINVAL;
547 goto out;
548 }
549
Chris Wilsondb53a302011-02-03 11:57:46 +0000550 trace_i915_gem_object_pread(obj, args->offset, args->size);
551
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200552 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700553
Chris Wilson35b62a82010-09-26 20:23:38 +0100554out:
Chris Wilson05394f32010-11-08 19:18:58 +0000555 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100556unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100557 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700558 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700559}
560
Keith Packard0839ccb2008-10-30 19:38:48 -0700561/* This is the fast write path which cannot handle
562 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700563 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700564
Keith Packard0839ccb2008-10-30 19:38:48 -0700565static inline int
566fast_user_write(struct io_mapping *mapping,
567 loff_t page_base, int page_offset,
568 char __user *user_data,
569 int length)
570{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700571 void __iomem *vaddr_atomic;
572 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700573 unsigned long unwritten;
574
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700575 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700576 /* We can use the cpu mem copy function because this is X86. */
577 vaddr = (void __force*)vaddr_atomic + page_offset;
578 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700579 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700580 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100581 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700582}
583
Eric Anholt3de09aa2009-03-09 09:42:23 -0700584/**
585 * This is the fast pwrite path, where we copy the data directly from the
586 * user into the GTT, uncached.
587 */
Eric Anholt673a3942008-07-30 12:06:12 -0700588static int
Chris Wilson05394f32010-11-08 19:18:58 +0000589i915_gem_gtt_pwrite_fast(struct drm_device *dev,
590 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700591 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000592 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700593{
Keith Packard0839ccb2008-10-30 19:38:48 -0700594 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700595 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700596 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700597 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200598 int page_offset, page_length, ret;
599
600 ret = i915_gem_object_pin(obj, 0, true);
601 if (ret)
602 goto out;
603
604 ret = i915_gem_object_set_to_gtt_domain(obj, true);
605 if (ret)
606 goto out_unpin;
607
608 ret = i915_gem_object_put_fence(obj);
609 if (ret)
610 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700611
612 user_data = (char __user *) (uintptr_t) args->data_ptr;
613 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700614
Chris Wilson05394f32010-11-08 19:18:58 +0000615 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700616
617 while (remain > 0) {
618 /* Operation in this page
619 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700620 * page_base = page offset within aperture
621 * page_offset = offset within page
622 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700623 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100624 page_base = offset & PAGE_MASK;
625 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700626 page_length = remain;
627 if ((page_offset + remain) > PAGE_SIZE)
628 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700629
Keith Packard0839ccb2008-10-30 19:38:48 -0700630 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700631 * source page isn't available. Return the error and we'll
632 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700633 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100634 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200635 page_offset, user_data, page_length)) {
636 ret = -EFAULT;
637 goto out_unpin;
638 }
Eric Anholt673a3942008-07-30 12:06:12 -0700639
Keith Packard0839ccb2008-10-30 19:38:48 -0700640 remain -= page_length;
641 user_data += page_length;
642 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700643 }
Eric Anholt673a3942008-07-30 12:06:12 -0700644
Daniel Vetter935aaa62012-03-25 19:47:35 +0200645out_unpin:
646 i915_gem_object_unpin(obj);
647out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700648 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700649}
650
Daniel Vetterd174bd62012-03-25 19:47:40 +0200651/* Per-page copy function for the shmem pwrite fastpath.
652 * Flushes invalid cachelines before writing to the target if
653 * needs_clflush_before is set and flushes out any written cachelines after
654 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700655static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200656shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
657 char __user *user_data,
658 bool page_do_bit17_swizzling,
659 bool needs_clflush_before,
660 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700661{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200662 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700663 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700664
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200665 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200666 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700667
Daniel Vetterd174bd62012-03-25 19:47:40 +0200668 vaddr = kmap_atomic(page);
669 if (needs_clflush_before)
670 drm_clflush_virt_range(vaddr + shmem_page_offset,
671 page_length);
672 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
673 user_data,
674 page_length);
675 if (needs_clflush_after)
676 drm_clflush_virt_range(vaddr + shmem_page_offset,
677 page_length);
678 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700679
680 return ret;
681}
682
Daniel Vetterd174bd62012-03-25 19:47:40 +0200683/* Only difference to the fast-path function is that this can handle bit17
684 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700685static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200686shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
687 char __user *user_data,
688 bool page_do_bit17_swizzling,
689 bool needs_clflush_before,
690 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700691{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200692 char *vaddr;
693 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700694
Daniel Vetterd174bd62012-03-25 19:47:40 +0200695 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200696 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200697 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
698 page_length,
699 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200700 if (page_do_bit17_swizzling)
701 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100702 user_data,
703 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200704 else
705 ret = __copy_from_user(vaddr + shmem_page_offset,
706 user_data,
707 page_length);
708 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200709 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
710 page_length,
711 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200712 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100713
Daniel Vetterd174bd62012-03-25 19:47:40 +0200714 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700715}
716
Eric Anholt40123c12009-03-09 13:42:30 -0700717static int
Daniel Vettere244a442012-03-25 19:47:28 +0200718i915_gem_shmem_pwrite(struct drm_device *dev,
719 struct drm_i915_gem_object *obj,
720 struct drm_i915_gem_pwrite *args,
721 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700722{
Chris Wilson05394f32010-11-08 19:18:58 +0000723 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholt40123c12009-03-09 13:42:30 -0700724 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100725 loff_t offset;
726 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100727 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100728 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200729 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200730 int needs_clflush_after = 0;
731 int needs_clflush_before = 0;
Daniel Vetter692a5762012-03-25 19:47:34 +0200732 int release_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700733
Daniel Vetter8c599672011-12-14 13:57:31 +0100734 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholt40123c12009-03-09 13:42:30 -0700735 remain = args->size;
736
Daniel Vetter8c599672011-12-14 13:57:31 +0100737 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700738
Daniel Vetter58642882012-03-25 19:47:37 +0200739 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
740 /* If we're not in the cpu write domain, set ourself into the gtt
741 * write domain and manually flush cachelines (if required). This
742 * optimizes for the case when the gpu will use the data
743 * right away and we therefore have to clflush anyway. */
744 if (obj->cache_level == I915_CACHE_NONE)
745 needs_clflush_after = 1;
746 ret = i915_gem_object_set_to_gtt_domain(obj, true);
747 if (ret)
748 return ret;
749 }
750 /* Same trick applies for invalidate partially written cachelines before
751 * writing. */
752 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
753 && obj->cache_level == I915_CACHE_NONE)
754 needs_clflush_before = 1;
755
Eric Anholt40123c12009-03-09 13:42:30 -0700756 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000757 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700758
759 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100760 struct page *page;
Daniel Vetter58642882012-03-25 19:47:37 +0200761 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100762
Eric Anholt40123c12009-03-09 13:42:30 -0700763 /* Operation in this page
764 *
Eric Anholt40123c12009-03-09 13:42:30 -0700765 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700766 * page_length = bytes to copy for this page
767 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100768 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700769
770 page_length = remain;
771 if ((shmem_page_offset + page_length) > PAGE_SIZE)
772 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700773
Daniel Vetter58642882012-03-25 19:47:37 +0200774 /* If we don't overwrite a cacheline completely we need to be
775 * careful to have up-to-date data by first clflushing. Don't
776 * overcomplicate things and flush the entire patch. */
777 partial_cacheline_write = needs_clflush_before &&
778 ((shmem_page_offset | page_length)
779 & (boot_cpu_data.x86_clflush_size - 1));
780
Daniel Vetter692a5762012-03-25 19:47:34 +0200781 if (obj->pages) {
782 page = obj->pages[offset >> PAGE_SHIFT];
783 release_page = 0;
784 } else {
785 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
786 if (IS_ERR(page)) {
787 ret = PTR_ERR(page);
788 goto out;
789 }
790 release_page = 1;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100791 }
792
Daniel Vetter8c599672011-12-14 13:57:31 +0100793 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
794 (page_to_phys(page) & (1 << 17)) != 0;
795
Daniel Vetterd174bd62012-03-25 19:47:40 +0200796 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
797 user_data, page_do_bit17_swizzling,
798 partial_cacheline_write,
799 needs_clflush_after);
800 if (ret == 0)
801 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700802
Daniel Vettere244a442012-03-25 19:47:28 +0200803 hit_slowpath = 1;
Daniel Vetter692a5762012-03-25 19:47:34 +0200804 page_cache_get(page);
Daniel Vettere244a442012-03-25 19:47:28 +0200805 mutex_unlock(&dev->struct_mutex);
806
Daniel Vetterd174bd62012-03-25 19:47:40 +0200807 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
808 user_data, page_do_bit17_swizzling,
809 partial_cacheline_write,
810 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700811
Daniel Vettere244a442012-03-25 19:47:28 +0200812 mutex_lock(&dev->struct_mutex);
Daniel Vetter692a5762012-03-25 19:47:34 +0200813 page_cache_release(page);
Daniel Vettere244a442012-03-25 19:47:28 +0200814next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100815 set_page_dirty(page);
816 mark_page_accessed(page);
Daniel Vetter692a5762012-03-25 19:47:34 +0200817 if (release_page)
818 page_cache_release(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100819
Daniel Vetter8c599672011-12-14 13:57:31 +0100820 if (ret) {
821 ret = -EFAULT;
822 goto out;
823 }
824
Eric Anholt40123c12009-03-09 13:42:30 -0700825 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100826 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700827 offset += page_length;
828 }
829
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100830out:
Daniel Vettere244a442012-03-25 19:47:28 +0200831 if (hit_slowpath) {
832 /* Fixup: Kill any reinstated backing storage pages */
833 if (obj->madv == __I915_MADV_PURGED)
834 i915_gem_object_truncate(obj);
835 /* and flush dirty cachelines in case the object isn't in the cpu write
836 * domain anymore. */
837 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
838 i915_gem_clflush_object(obj);
839 intel_gtt_chipset_flush();
840 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100841 }
Eric Anholt40123c12009-03-09 13:42:30 -0700842
Daniel Vetter58642882012-03-25 19:47:37 +0200843 if (needs_clflush_after)
844 intel_gtt_chipset_flush();
845
Eric Anholt40123c12009-03-09 13:42:30 -0700846 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700847}
848
849/**
850 * Writes data to the object referenced by handle.
851 *
852 * On error, the contents of the buffer that were to be modified are undefined.
853 */
854int
855i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100856 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700857{
858 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000859 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000860 int ret;
861
862 if (args->size == 0)
863 return 0;
864
865 if (!access_ok(VERIFY_READ,
866 (char __user *)(uintptr_t)args->data_ptr,
867 args->size))
868 return -EFAULT;
869
Daniel Vetterf56f8212012-03-25 19:47:41 +0200870 ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
871 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000872 if (ret)
873 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700874
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100875 ret = i915_mutex_lock_interruptible(dev);
876 if (ret)
877 return ret;
878
Chris Wilson05394f32010-11-08 19:18:58 +0000879 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000880 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100881 ret = -ENOENT;
882 goto unlock;
883 }
Eric Anholt673a3942008-07-30 12:06:12 -0700884
Chris Wilson7dcd2492010-09-26 20:21:44 +0100885 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000886 if (args->offset > obj->base.size ||
887 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100888 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100889 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100890 }
891
Daniel Vetter1286ff72012-05-10 15:25:09 +0200892 /* prime objects have no backing filp to GEM pread/pwrite
893 * pages from.
894 */
895 if (!obj->base.filp) {
896 ret = -EINVAL;
897 goto out;
898 }
899
Chris Wilsondb53a302011-02-03 11:57:46 +0000900 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
901
Daniel Vetter935aaa62012-03-25 19:47:35 +0200902 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700903 /* We can only do the GTT pwrite on untiled buffers, as otherwise
904 * it would end up going through the fenced access, and we'll get
905 * different detiling behavior between reading and writing.
906 * pread/pwrite currently are reading and writing from the CPU
907 * perspective, requiring manual detiling by the client.
908 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100909 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100910 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100911 goto out;
912 }
913
914 if (obj->gtt_space &&
Daniel Vetter3ae53782012-03-25 19:47:33 +0200915 obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200916 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetterffc62972012-03-25 19:47:38 +0200917 obj->map_and_fenceable &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100918 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100919 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200920 /* Note that the gtt paths might fail with non-page-backed user
921 * pointers (e.g. gtt mappings when moving data between
922 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700923 }
Eric Anholt673a3942008-07-30 12:06:12 -0700924
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100925 if (ret == -EFAULT)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200926 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100927
Chris Wilson35b62a82010-09-26 20:23:38 +0100928out:
Chris Wilson05394f32010-11-08 19:18:58 +0000929 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100930unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100931 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700932 return ret;
933}
934
935/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800936 * Called when user space prepares to use an object with the CPU, either
937 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -0700938 */
939int
940i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000941 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700942{
943 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000944 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800945 uint32_t read_domains = args->read_domains;
946 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -0700947 int ret;
948
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800949 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +0100950 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800951 return -EINVAL;
952
Chris Wilson21d509e2009-06-06 09:46:02 +0100953 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800954 return -EINVAL;
955
956 /* Having something in the write domain implies it's in the read
957 * domain, and only that read domain. Enforce that in the request.
958 */
959 if (write_domain != 0 && read_domains != write_domain)
960 return -EINVAL;
961
Chris Wilson76c1dec2010-09-25 11:22:51 +0100962 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100963 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100964 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700965
Chris Wilson05394f32010-11-08 19:18:58 +0000966 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000967 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100968 ret = -ENOENT;
969 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100970 }
Jesse Barnes652c3932009-08-17 13:31:43 -0700971
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800972 if (read_domains & I915_GEM_DOMAIN_GTT) {
973 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -0800974
975 /* Silently promote "you're not bound, there was nothing to do"
976 * to success, since the client was just asking us to
977 * make sure everything was done.
978 */
979 if (ret == -EINVAL)
980 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800981 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -0800982 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800983 }
984
Chris Wilson05394f32010-11-08 19:18:58 +0000985 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100986unlock:
Eric Anholt673a3942008-07-30 12:06:12 -0700987 mutex_unlock(&dev->struct_mutex);
988 return ret;
989}
990
991/**
992 * Called when user space has done writes to this buffer
993 */
994int
995i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000996 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700997{
998 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000999 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001000 int ret = 0;
1001
Chris Wilson76c1dec2010-09-25 11:22:51 +01001002 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001003 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001004 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001005
Chris Wilson05394f32010-11-08 19:18:58 +00001006 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001007 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001008 ret = -ENOENT;
1009 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001010 }
1011
Eric Anholt673a3942008-07-30 12:06:12 -07001012 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001013 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001014 i915_gem_object_flush_cpu_write_domain(obj);
1015
Chris Wilson05394f32010-11-08 19:18:58 +00001016 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001017unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001018 mutex_unlock(&dev->struct_mutex);
1019 return ret;
1020}
1021
1022/**
1023 * Maps the contents of an object, returning the address it is mapped
1024 * into.
1025 *
1026 * While the mapping holds a reference on the contents of the object, it doesn't
1027 * imply a ref on the object itself.
1028 */
1029int
1030i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001031 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001032{
1033 struct drm_i915_gem_mmap *args = data;
1034 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001035 unsigned long addr;
1036
Chris Wilson05394f32010-11-08 19:18:58 +00001037 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001038 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001039 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001040
Daniel Vetter1286ff72012-05-10 15:25:09 +02001041 /* prime objects have no backing filp to GEM mmap
1042 * pages from.
1043 */
1044 if (!obj->filp) {
1045 drm_gem_object_unreference_unlocked(obj);
1046 return -EINVAL;
1047 }
1048
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001049 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001050 PROT_READ | PROT_WRITE, MAP_SHARED,
1051 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001052 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001053 if (IS_ERR((void *)addr))
1054 return addr;
1055
1056 args->addr_ptr = (uint64_t) addr;
1057
1058 return 0;
1059}
1060
Jesse Barnesde151cf2008-11-12 10:03:55 -08001061/**
1062 * i915_gem_fault - fault a page into the GTT
1063 * vma: VMA in question
1064 * vmf: fault info
1065 *
1066 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1067 * from userspace. The fault handler takes care of binding the object to
1068 * the GTT (if needed), allocating and programming a fence register (again,
1069 * only if needed based on whether the old reg is still valid or the object
1070 * is tiled) and inserting a new PTE into the faulting process.
1071 *
1072 * Note that the faulting process may involve evicting existing objects
1073 * from the GTT and/or fence registers to make room. So performance may
1074 * suffer if the GTT working set is large or there are few fence registers
1075 * left.
1076 */
1077int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1078{
Chris Wilson05394f32010-11-08 19:18:58 +00001079 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1080 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001081 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001082 pgoff_t page_offset;
1083 unsigned long pfn;
1084 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001085 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001086
1087 /* We don't use vmf->pgoff since that has the fake offset */
1088 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1089 PAGE_SHIFT;
1090
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001091 ret = i915_mutex_lock_interruptible(dev);
1092 if (ret)
1093 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001094
Chris Wilsondb53a302011-02-03 11:57:46 +00001095 trace_i915_gem_object_fault(obj, page_offset, true, write);
1096
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001097 /* Now bind it into the GTT if needed */
Chris Wilson919926a2010-11-12 13:42:53 +00001098 if (!obj->map_and_fenceable) {
1099 ret = i915_gem_object_unbind(obj);
1100 if (ret)
1101 goto unlock;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001102 }
Chris Wilson05394f32010-11-08 19:18:58 +00001103 if (!obj->gtt_space) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01001104 ret = i915_gem_object_bind_to_gtt(obj, 0, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001105 if (ret)
1106 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001107
Eric Anholte92d03b2011-06-14 16:43:09 -07001108 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1109 if (ret)
1110 goto unlock;
1111 }
Chris Wilson4a684a42010-10-28 14:44:08 +01001112
Daniel Vetter74898d72012-02-15 23:50:22 +01001113 if (!obj->has_global_gtt_mapping)
1114 i915_gem_gtt_bind_object(obj, obj->cache_level);
1115
Chris Wilson06d98132012-04-17 15:31:24 +01001116 ret = i915_gem_object_get_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001117 if (ret)
1118 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001119
Chris Wilson05394f32010-11-08 19:18:58 +00001120 if (i915_gem_object_is_inactive(obj))
1121 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001122
Chris Wilson6299f992010-11-24 12:23:44 +00001123 obj->fault_mappable = true;
1124
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001125 pfn = ((dev_priv->mm.gtt_base_addr + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001126 page_offset;
1127
1128 /* Finally, remap it using the new GTT offset */
1129 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001130unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001131 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001132out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001133 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001134 case -EIO:
Chris Wilson045e7692010-11-07 09:18:22 +00001135 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001136 /* Give the error handler a chance to run and move the
1137 * objects off the GPU active list. Next time we service the
1138 * fault, we should be able to transition the page into the
1139 * GTT without touching the GPU (and so avoid further
1140 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1141 * with coherency, just lost writes.
1142 */
Chris Wilson045e7692010-11-07 09:18:22 +00001143 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001144 case 0:
1145 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001146 case -EINTR:
Chris Wilsonc7150892009-09-23 00:43:56 +01001147 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001148 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001149 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001150 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001151 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001152 }
1153}
1154
1155/**
Chris Wilson901782b2009-07-10 08:18:50 +01001156 * i915_gem_release_mmap - remove physical page mappings
1157 * @obj: obj in question
1158 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001159 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001160 * relinquish ownership of the pages back to the system.
1161 *
1162 * It is vital that we remove the page mapping if we have mapped a tiled
1163 * object through the GTT and then lose the fence register due to
1164 * resource pressure. Similarly if the object has been moved out of the
1165 * aperture, than pages mapped into userspace must be revoked. Removing the
1166 * mapping will then trigger a page fault on the next user access, allowing
1167 * fixup by i915_gem_fault().
1168 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001169void
Chris Wilson05394f32010-11-08 19:18:58 +00001170i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001171{
Chris Wilson6299f992010-11-24 12:23:44 +00001172 if (!obj->fault_mappable)
1173 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001174
Chris Wilsonf6e47882011-03-20 21:09:12 +00001175 if (obj->base.dev->dev_mapping)
1176 unmap_mapping_range(obj->base.dev->dev_mapping,
1177 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1178 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001179
Chris Wilson6299f992010-11-24 12:23:44 +00001180 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001181}
1182
Chris Wilson92b88ae2010-11-09 11:47:32 +00001183static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001184i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001185{
Chris Wilsone28f8712011-07-18 13:11:49 -07001186 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001187
1188 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001189 tiling_mode == I915_TILING_NONE)
1190 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001191
1192 /* Previous chips need a power-of-two fence region when tiling */
1193 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001194 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001195 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001196 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001197
Chris Wilsone28f8712011-07-18 13:11:49 -07001198 while (gtt_size < size)
1199 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001200
Chris Wilsone28f8712011-07-18 13:11:49 -07001201 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001202}
1203
Jesse Barnesde151cf2008-11-12 10:03:55 -08001204/**
1205 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1206 * @obj: object to check
1207 *
1208 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001209 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001210 */
1211static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001212i915_gem_get_gtt_alignment(struct drm_device *dev,
1213 uint32_t size,
1214 int tiling_mode)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001215{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001216 /*
1217 * Minimum alignment is 4k (GTT page size), but might be greater
1218 * if a fence register is needed for the object.
1219 */
Chris Wilsona00b10c2010-09-24 21:15:47 +01001220 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001221 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001222 return 4096;
1223
1224 /*
1225 * Previous chips need to be aligned to the size of the smallest
1226 * fence register that can contain the object.
1227 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001228 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001229}
1230
Daniel Vetter5e783302010-11-14 22:32:36 +01001231/**
1232 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
1233 * unfenced object
Chris Wilsone28f8712011-07-18 13:11:49 -07001234 * @dev: the device
1235 * @size: size of the object
1236 * @tiling_mode: tiling mode of the object
Daniel Vetter5e783302010-11-14 22:32:36 +01001237 *
1238 * Return the required GTT alignment for an object, only taking into account
1239 * unfenced tiled surface requirements.
1240 */
Chris Wilson467cffb2011-03-07 10:42:03 +00001241uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001242i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1243 uint32_t size,
1244 int tiling_mode)
Daniel Vetter5e783302010-11-14 22:32:36 +01001245{
Daniel Vetter5e783302010-11-14 22:32:36 +01001246 /*
1247 * Minimum alignment is 4k (GTT page size) for sane hw.
1248 */
1249 if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001250 tiling_mode == I915_TILING_NONE)
Daniel Vetter5e783302010-11-14 22:32:36 +01001251 return 4096;
1252
Chris Wilsone28f8712011-07-18 13:11:49 -07001253 /* Previous hardware however needs to be aligned to a power-of-two
1254 * tile height. The simplest method for determining this is to reuse
1255 * the power-of-tile object size.
Daniel Vetter5e783302010-11-14 22:32:36 +01001256 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001257 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Daniel Vetter5e783302010-11-14 22:32:36 +01001258}
1259
Jesse Barnesde151cf2008-11-12 10:03:55 -08001260int
Dave Airlieff72145b2011-02-07 12:16:14 +10001261i915_gem_mmap_gtt(struct drm_file *file,
1262 struct drm_device *dev,
1263 uint32_t handle,
1264 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001265{
Chris Wilsonda761a62010-10-27 17:37:08 +01001266 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001267 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001268 int ret;
1269
Chris Wilson76c1dec2010-09-25 11:22:51 +01001270 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001271 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001272 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001273
Dave Airlieff72145b2011-02-07 12:16:14 +10001274 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001275 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001276 ret = -ENOENT;
1277 goto unlock;
1278 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001279
Chris Wilson05394f32010-11-08 19:18:58 +00001280 if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001281 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001282 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001283 }
1284
Chris Wilson05394f32010-11-08 19:18:58 +00001285 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001286 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001287 ret = -EINVAL;
1288 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001289 }
1290
Chris Wilson05394f32010-11-08 19:18:58 +00001291 if (!obj->base.map_list.map) {
Rob Clarkb464e9a2011-08-10 08:09:08 -05001292 ret = drm_gem_create_mmap_offset(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001293 if (ret)
1294 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001295 }
1296
Dave Airlieff72145b2011-02-07 12:16:14 +10001297 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001298
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001299out:
Chris Wilson05394f32010-11-08 19:18:58 +00001300 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001301unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001302 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001303 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001304}
1305
Dave Airlieff72145b2011-02-07 12:16:14 +10001306/**
1307 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1308 * @dev: DRM device
1309 * @data: GTT mapping ioctl data
1310 * @file: GEM object info
1311 *
1312 * Simply returns the fake offset to userspace so it can mmap it.
1313 * The mmap call will end up in drm_gem_mmap(), which will set things
1314 * up so we can get faults in the handler above.
1315 *
1316 * The fault handler will take care of binding the object into the GTT
1317 * (since it may have been evicted to make room for something), allocating
1318 * a fence register, and mapping the appropriate aperture address into
1319 * userspace.
1320 */
1321int
1322i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1323 struct drm_file *file)
1324{
1325 struct drm_i915_gem_mmap_gtt *args = data;
1326
Dave Airlieff72145b2011-02-07 12:16:14 +10001327 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1328}
1329
Daniel Vetter1286ff72012-05-10 15:25:09 +02001330int
Chris Wilson05394f32010-11-08 19:18:58 +00001331i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001332 gfp_t gfpmask)
1333{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001334 int page_count, i;
1335 struct address_space *mapping;
1336 struct inode *inode;
1337 struct page *page;
1338
Daniel Vetter1286ff72012-05-10 15:25:09 +02001339 if (obj->pages || obj->sg_table)
1340 return 0;
1341
Chris Wilsone5281cc2010-10-28 13:45:36 +01001342 /* Get the list of pages out of our struct file. They'll be pinned
1343 * at this point until we release them.
1344 */
Chris Wilson05394f32010-11-08 19:18:58 +00001345 page_count = obj->base.size / PAGE_SIZE;
1346 BUG_ON(obj->pages != NULL);
1347 obj->pages = drm_malloc_ab(page_count, sizeof(struct page *));
1348 if (obj->pages == NULL)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001349 return -ENOMEM;
1350
Chris Wilson05394f32010-11-08 19:18:58 +00001351 inode = obj->base.filp->f_path.dentry->d_inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001352 mapping = inode->i_mapping;
Hugh Dickins5949eac2011-06-27 16:18:18 -07001353 gfpmask |= mapping_gfp_mask(mapping);
1354
Chris Wilsone5281cc2010-10-28 13:45:36 +01001355 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07001356 page = shmem_read_mapping_page_gfp(mapping, i, gfpmask);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001357 if (IS_ERR(page))
1358 goto err_pages;
1359
Chris Wilson05394f32010-11-08 19:18:58 +00001360 obj->pages[i] = page;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001361 }
1362
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001363 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilsone5281cc2010-10-28 13:45:36 +01001364 i915_gem_object_do_bit_17_swizzle(obj);
1365
1366 return 0;
1367
1368err_pages:
1369 while (i--)
Chris Wilson05394f32010-11-08 19:18:58 +00001370 page_cache_release(obj->pages[i]);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001371
Chris Wilson05394f32010-11-08 19:18:58 +00001372 drm_free_large(obj->pages);
1373 obj->pages = NULL;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001374 return PTR_ERR(page);
1375}
1376
Chris Wilson5cdf5882010-09-27 15:51:07 +01001377static void
Chris Wilson05394f32010-11-08 19:18:58 +00001378i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001379{
Chris Wilson05394f32010-11-08 19:18:58 +00001380 int page_count = obj->base.size / PAGE_SIZE;
Eric Anholt673a3942008-07-30 12:06:12 -07001381 int i;
1382
Daniel Vetter1286ff72012-05-10 15:25:09 +02001383 if (!obj->pages)
1384 return;
1385
Chris Wilson05394f32010-11-08 19:18:58 +00001386 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001387
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001388 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001389 i915_gem_object_save_bit_17_swizzle(obj);
1390
Chris Wilson05394f32010-11-08 19:18:58 +00001391 if (obj->madv == I915_MADV_DONTNEED)
1392 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001393
1394 for (i = 0; i < page_count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00001395 if (obj->dirty)
1396 set_page_dirty(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001397
Chris Wilson05394f32010-11-08 19:18:58 +00001398 if (obj->madv == I915_MADV_WILLNEED)
1399 mark_page_accessed(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001400
Chris Wilson05394f32010-11-08 19:18:58 +00001401 page_cache_release(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001402 }
Chris Wilson05394f32010-11-08 19:18:58 +00001403 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001404
Chris Wilson05394f32010-11-08 19:18:58 +00001405 drm_free_large(obj->pages);
1406 obj->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001407}
1408
Chris Wilson54cf91d2010-11-25 18:00:26 +00001409void
Chris Wilson05394f32010-11-08 19:18:58 +00001410i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001411 struct intel_ring_buffer *ring,
1412 u32 seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001413{
Chris Wilson05394f32010-11-08 19:18:58 +00001414 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001415 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter617dbe22010-02-11 22:16:02 +01001416
Zou Nan hai852835f2010-05-21 09:08:56 +08001417 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001418 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001419
1420 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001421 if (!obj->active) {
1422 drm_gem_object_reference(&obj->base);
1423 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001424 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001425
Eric Anholt673a3942008-07-30 12:06:12 -07001426 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001427 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1428 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001429
Chris Wilson05394f32010-11-08 19:18:58 +00001430 obj->last_rendering_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001431
Chris Wilsoncaea7472010-11-12 13:53:37 +00001432 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001433 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001434
Chris Wilson7dd49062012-03-21 10:48:18 +00001435 /* Bump MRU to take account of the delayed flush */
1436 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1437 struct drm_i915_fence_reg *reg;
1438
1439 reg = &dev_priv->fence_regs[obj->fence_reg];
1440 list_move_tail(&reg->lru_list,
1441 &dev_priv->mm.fence_list);
1442 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001443 }
1444}
1445
1446static void
1447i915_gem_object_move_off_active(struct drm_i915_gem_object *obj)
1448{
1449 list_del_init(&obj->ring_list);
1450 obj->last_rendering_seqno = 0;
Daniel Vetter15a13bb2012-04-12 01:27:57 +02001451 obj->last_fenced_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001452}
1453
Eric Anholtce44b0e2008-11-06 16:00:31 -08001454static void
Chris Wilson05394f32010-11-08 19:18:58 +00001455i915_gem_object_move_to_flushing(struct drm_i915_gem_object *obj)
Eric Anholtce44b0e2008-11-06 16:00:31 -08001456{
Chris Wilson05394f32010-11-08 19:18:58 +00001457 struct drm_device *dev = obj->base.dev;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001458 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001459
Chris Wilson05394f32010-11-08 19:18:58 +00001460 BUG_ON(!obj->active);
1461 list_move_tail(&obj->mm_list, &dev_priv->mm.flushing_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001462
1463 i915_gem_object_move_off_active(obj);
1464}
1465
1466static void
1467i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1468{
1469 struct drm_device *dev = obj->base.dev;
1470 struct drm_i915_private *dev_priv = dev->dev_private;
1471
Chris Wilson1b502472012-04-24 15:47:30 +01001472 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001473
1474 BUG_ON(!list_empty(&obj->gpu_write_list));
1475 BUG_ON(!obj->active);
1476 obj->ring = NULL;
1477
1478 i915_gem_object_move_off_active(obj);
1479 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001480
1481 obj->active = 0;
Chris Wilson87ca9c82010-12-02 09:42:56 +00001482 obj->pending_gpu_write = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001483 drm_gem_object_unreference(&obj->base);
1484
1485 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001486}
Eric Anholt673a3942008-07-30 12:06:12 -07001487
Chris Wilson963b4832009-09-20 23:03:54 +01001488/* Immediately discard the backing storage */
1489static void
Chris Wilson05394f32010-11-08 19:18:58 +00001490i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001491{
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001492 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001493
Chris Wilsonae9fed62010-08-07 11:01:30 +01001494 /* Our goal here is to return as much of the memory as
1495 * is possible back to the system as we are called from OOM.
1496 * To do this we must instruct the shmfs to drop all of its
Hugh Dickinse2377fe2011-06-27 16:18:19 -07001497 * backing pages, *now*.
Chris Wilsonae9fed62010-08-07 11:01:30 +01001498 */
Chris Wilson05394f32010-11-08 19:18:58 +00001499 inode = obj->base.filp->f_path.dentry->d_inode;
Hugh Dickinse2377fe2011-06-27 16:18:19 -07001500 shmem_truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001501
Chris Wilsona14917e2012-02-24 21:13:38 +00001502 if (obj->base.map_list.map)
1503 drm_gem_free_mmap_offset(&obj->base);
1504
Chris Wilson05394f32010-11-08 19:18:58 +00001505 obj->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001506}
1507
1508static inline int
Chris Wilson05394f32010-11-08 19:18:58 +00001509i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001510{
Chris Wilson05394f32010-11-08 19:18:58 +00001511 return obj->madv == I915_MADV_DONTNEED;
Chris Wilson963b4832009-09-20 23:03:54 +01001512}
1513
Eric Anholt673a3942008-07-30 12:06:12 -07001514static void
Chris Wilsondb53a302011-02-03 11:57:46 +00001515i915_gem_process_flushing_list(struct intel_ring_buffer *ring,
1516 uint32_t flush_domains)
Daniel Vetter63560392010-02-19 11:51:59 +01001517{
Chris Wilson05394f32010-11-08 19:18:58 +00001518 struct drm_i915_gem_object *obj, *next;
Daniel Vetter63560392010-02-19 11:51:59 +01001519
Chris Wilson05394f32010-11-08 19:18:58 +00001520 list_for_each_entry_safe(obj, next,
Chris Wilson64193402010-10-24 12:38:05 +01001521 &ring->gpu_write_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001522 gpu_write_list) {
Chris Wilson05394f32010-11-08 19:18:58 +00001523 if (obj->base.write_domain & flush_domains) {
1524 uint32_t old_write_domain = obj->base.write_domain;
Daniel Vetter63560392010-02-19 11:51:59 +01001525
Chris Wilson05394f32010-11-08 19:18:58 +00001526 obj->base.write_domain = 0;
1527 list_del_init(&obj->gpu_write_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001528 i915_gem_object_move_to_active(obj, ring,
Chris Wilsondb53a302011-02-03 11:57:46 +00001529 i915_gem_next_request_seqno(ring));
Daniel Vetter63560392010-02-19 11:51:59 +01001530
Daniel Vetter63560392010-02-19 11:51:59 +01001531 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00001532 obj->base.read_domains,
Daniel Vetter63560392010-02-19 11:51:59 +01001533 old_write_domain);
1534 }
1535 }
1536}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001537
Daniel Vetter53d227f2012-01-25 16:32:49 +01001538static u32
1539i915_gem_get_seqno(struct drm_device *dev)
1540{
1541 drm_i915_private_t *dev_priv = dev->dev_private;
1542 u32 seqno = dev_priv->next_seqno;
1543
1544 /* reserve 0 for non-seqno */
1545 if (++dev_priv->next_seqno == 0)
1546 dev_priv->next_seqno = 1;
1547
1548 return seqno;
1549}
1550
1551u32
1552i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
1553{
1554 if (ring->outstanding_lazy_request == 0)
1555 ring->outstanding_lazy_request = i915_gem_get_seqno(ring->dev);
1556
1557 return ring->outstanding_lazy_request;
1558}
1559
Chris Wilson3cce4692010-10-27 16:11:02 +01001560int
Chris Wilsondb53a302011-02-03 11:57:46 +00001561i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001562 struct drm_file *file,
Chris Wilsondb53a302011-02-03 11:57:46 +00001563 struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001564{
Chris Wilsondb53a302011-02-03 11:57:46 +00001565 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001566 uint32_t seqno;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001567 u32 request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001568 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001569 int ret;
1570
1571 BUG_ON(request == NULL);
Daniel Vetter53d227f2012-01-25 16:32:49 +01001572 seqno = i915_gem_next_request_seqno(ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001573
Chris Wilsona71d8d92012-02-15 11:25:36 +00001574 /* Record the position of the start of the request so that
1575 * should we detect the updated seqno part-way through the
1576 * GPU processing the request, we never over-estimate the
1577 * position of the head.
1578 */
1579 request_ring_position = intel_ring_get_tail(ring);
1580
Chris Wilson3cce4692010-10-27 16:11:02 +01001581 ret = ring->add_request(ring, &seqno);
1582 if (ret)
1583 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001584
Chris Wilsondb53a302011-02-03 11:57:46 +00001585 trace_i915_gem_request_add(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001586
1587 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001588 request->ring = ring;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001589 request->tail = request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001590 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001591 was_empty = list_empty(&ring->request_list);
1592 list_add_tail(&request->list, &ring->request_list);
1593
Chris Wilsondb53a302011-02-03 11:57:46 +00001594 if (file) {
1595 struct drm_i915_file_private *file_priv = file->driver_priv;
1596
Chris Wilson1c255952010-09-26 11:03:27 +01001597 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001598 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001599 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001600 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01001601 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00001602 }
Eric Anholt673a3942008-07-30 12:06:12 -07001603
Daniel Vetter5391d0c2012-01-25 14:03:57 +01001604 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00001605
Ben Gamarif65d9422009-09-14 17:48:44 -04001606 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001607 if (i915_enable_hangcheck) {
1608 mod_timer(&dev_priv->hangcheck_timer,
1609 jiffies +
1610 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
1611 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001612 if (was_empty)
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001613 queue_delayed_work(dev_priv->wq,
1614 &dev_priv->mm.retire_work, HZ);
Ben Gamarif65d9422009-09-14 17:48:44 -04001615 }
Chris Wilson3cce4692010-10-27 16:11:02 +01001616 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001617}
1618
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001619static inline void
1620i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001621{
Chris Wilson1c255952010-09-26 11:03:27 +01001622 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001623
Chris Wilson1c255952010-09-26 11:03:27 +01001624 if (!file_priv)
1625 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001626
Chris Wilson1c255952010-09-26 11:03:27 +01001627 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00001628 if (request->file_priv) {
1629 list_del(&request->client_list);
1630 request->file_priv = NULL;
1631 }
Chris Wilson1c255952010-09-26 11:03:27 +01001632 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001633}
1634
Chris Wilsondfaae392010-09-22 10:31:52 +01001635static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
1636 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01001637{
Chris Wilsondfaae392010-09-22 10:31:52 +01001638 while (!list_empty(&ring->request_list)) {
1639 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01001640
Chris Wilsondfaae392010-09-22 10:31:52 +01001641 request = list_first_entry(&ring->request_list,
1642 struct drm_i915_gem_request,
1643 list);
1644
1645 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001646 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01001647 kfree(request);
1648 }
1649
1650 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001651 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001652
Chris Wilson05394f32010-11-08 19:18:58 +00001653 obj = list_first_entry(&ring->active_list,
1654 struct drm_i915_gem_object,
1655 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001656
Chris Wilson05394f32010-11-08 19:18:58 +00001657 obj->base.write_domain = 0;
1658 list_del_init(&obj->gpu_write_list);
1659 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001660 }
Eric Anholt673a3942008-07-30 12:06:12 -07001661}
1662
Chris Wilson312817a2010-11-22 11:50:11 +00001663static void i915_gem_reset_fences(struct drm_device *dev)
1664{
1665 struct drm_i915_private *dev_priv = dev->dev_private;
1666 int i;
1667
Daniel Vetter4b9de732011-10-09 21:52:02 +02001668 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00001669 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00001670
Chris Wilsonada726c2012-04-17 15:31:32 +01001671 i915_gem_write_fence(dev, i, NULL);
Chris Wilson7d2cb392010-11-27 17:38:29 +00001672
Chris Wilsonada726c2012-04-17 15:31:32 +01001673 if (reg->obj)
1674 i915_gem_object_fence_lost(reg->obj);
Chris Wilson7d2cb392010-11-27 17:38:29 +00001675
Chris Wilsonada726c2012-04-17 15:31:32 +01001676 reg->pin_count = 0;
1677 reg->obj = NULL;
1678 INIT_LIST_HEAD(&reg->lru_list);
Chris Wilson312817a2010-11-22 11:50:11 +00001679 }
Chris Wilsonada726c2012-04-17 15:31:32 +01001680
1681 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson312817a2010-11-22 11:50:11 +00001682}
1683
Chris Wilson069efc12010-09-30 16:53:18 +01001684void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07001685{
Chris Wilsondfaae392010-09-22 10:31:52 +01001686 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001687 struct drm_i915_gem_object *obj;
Chris Wilsonb4519512012-05-11 14:29:30 +01001688 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001689 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001690
Chris Wilsonb4519512012-05-11 14:29:30 +01001691 for_each_ring(ring, dev_priv, i)
1692 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01001693
1694 /* Remove anything from the flushing lists. The GPU cache is likely
1695 * to be lost on reset along with the data, so simply move the
1696 * lost bo to the inactive list.
1697 */
1698 while (!list_empty(&dev_priv->mm.flushing_list)) {
Akshay Joshi0206e352011-08-16 15:34:10 -04001699 obj = list_first_entry(&dev_priv->mm.flushing_list,
Chris Wilson05394f32010-11-08 19:18:58 +00001700 struct drm_i915_gem_object,
1701 mm_list);
Chris Wilson9375e442010-09-19 12:21:28 +01001702
Chris Wilson05394f32010-11-08 19:18:58 +00001703 obj->base.write_domain = 0;
1704 list_del_init(&obj->gpu_write_list);
1705 i915_gem_object_move_to_inactive(obj);
Chris Wilson9375e442010-09-19 12:21:28 +01001706 }
Chris Wilson9375e442010-09-19 12:21:28 +01001707
Chris Wilsondfaae392010-09-22 10:31:52 +01001708 /* Move everything out of the GPU domains to ensure we do any
1709 * necessary invalidation upon reuse.
1710 */
Chris Wilson05394f32010-11-08 19:18:58 +00001711 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01001712 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001713 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01001714 {
Chris Wilson05394f32010-11-08 19:18:58 +00001715 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01001716 }
Chris Wilson069efc12010-09-30 16:53:18 +01001717
1718 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00001719 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001720}
1721
1722/**
1723 * This function clears the request list as sequence numbers are passed.
1724 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001725void
Chris Wilsondb53a302011-02-03 11:57:46 +00001726i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001727{
Eric Anholt673a3942008-07-30 12:06:12 -07001728 uint32_t seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001729 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001730
Chris Wilsondb53a302011-02-03 11:57:46 +00001731 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001732 return;
1733
Chris Wilsondb53a302011-02-03 11:57:46 +00001734 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001735
Chris Wilson78501ea2010-10-27 12:18:21 +01001736 seqno = ring->get_seqno(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001737
Chris Wilson076e2c02011-01-21 10:07:18 +00001738 for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001739 if (seqno >= ring->sync_seqno[i])
1740 ring->sync_seqno[i] = 0;
1741
Zou Nan hai852835f2010-05-21 09:08:56 +08001742 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001743 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07001744
Zou Nan hai852835f2010-05-21 09:08:56 +08001745 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001746 struct drm_i915_gem_request,
1747 list);
Eric Anholt673a3942008-07-30 12:06:12 -07001748
Chris Wilsondfaae392010-09-22 10:31:52 +01001749 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07001750 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001751
Chris Wilsondb53a302011-02-03 11:57:46 +00001752 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001753 /* We know the GPU must have read the request to have
1754 * sent us the seqno + interrupt, so use the position
1755 * of tail of the request to update the last known position
1756 * of the GPU head.
1757 */
1758 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001759
1760 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001761 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001762 kfree(request);
1763 }
1764
1765 /* Move any buffers on the active list that are no longer referenced
1766 * by the ringbuffer to the flushing/inactive lists as appropriate.
1767 */
1768 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001769 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001770
Akshay Joshi0206e352011-08-16 15:34:10 -04001771 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00001772 struct drm_i915_gem_object,
1773 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001774
Chris Wilson05394f32010-11-08 19:18:58 +00001775 if (!i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001776 break;
1777
Chris Wilson05394f32010-11-08 19:18:58 +00001778 if (obj->base.write_domain != 0)
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001779 i915_gem_object_move_to_flushing(obj);
1780 else
1781 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001782 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001783
Chris Wilsondb53a302011-02-03 11:57:46 +00001784 if (unlikely(ring->trace_irq_seqno &&
1785 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001786 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00001787 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001788 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001789
Chris Wilsondb53a302011-02-03 11:57:46 +00001790 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001791}
1792
1793void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001794i915_gem_retire_requests(struct drm_device *dev)
1795{
1796 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001797 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001798 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001799
Chris Wilsonb4519512012-05-11 14:29:30 +01001800 for_each_ring(ring, dev_priv, i)
1801 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001802}
1803
Daniel Vetter75ef9da2010-08-21 00:25:16 +02001804static void
Eric Anholt673a3942008-07-30 12:06:12 -07001805i915_gem_retire_work_handler(struct work_struct *work)
1806{
1807 drm_i915_private_t *dev_priv;
1808 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01001809 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00001810 bool idle;
1811 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001812
1813 dev_priv = container_of(work, drm_i915_private_t,
1814 mm.retire_work.work);
1815 dev = dev_priv->dev;
1816
Chris Wilson891b48c2010-09-29 12:26:37 +01001817 /* Come back later if the device is busy... */
1818 if (!mutex_trylock(&dev->struct_mutex)) {
1819 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1820 return;
1821 }
1822
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001823 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001824
Chris Wilson0a587052011-01-09 21:05:44 +00001825 /* Send a periodic flush down the ring so we don't hold onto GEM
1826 * objects indefinitely.
1827 */
1828 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01001829 for_each_ring(ring, dev_priv, i) {
Chris Wilson0a587052011-01-09 21:05:44 +00001830 if (!list_empty(&ring->gpu_write_list)) {
1831 struct drm_i915_gem_request *request;
1832 int ret;
1833
Chris Wilsondb53a302011-02-03 11:57:46 +00001834 ret = i915_gem_flush_ring(ring,
1835 0, I915_GEM_GPU_DOMAINS);
Chris Wilson0a587052011-01-09 21:05:44 +00001836 request = kzalloc(sizeof(*request), GFP_KERNEL);
1837 if (ret || request == NULL ||
Chris Wilsondb53a302011-02-03 11:57:46 +00001838 i915_add_request(ring, NULL, request))
Chris Wilson0a587052011-01-09 21:05:44 +00001839 kfree(request);
1840 }
1841
1842 idle &= list_empty(&ring->request_list);
1843 }
1844
1845 if (!dev_priv->mm.suspended && !idle)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001846 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Chris Wilson0a587052011-01-09 21:05:44 +00001847
Eric Anholt673a3942008-07-30 12:06:12 -07001848 mutex_unlock(&dev->struct_mutex);
1849}
1850
Ben Widawskyb4aca012012-04-25 20:50:12 -07001851static int
1852i915_gem_check_wedge(struct drm_i915_private *dev_priv)
1853{
1854 BUG_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
1855
1856 if (atomic_read(&dev_priv->mm.wedged)) {
1857 struct completion *x = &dev_priv->error_completion;
1858 bool recovery_complete;
1859 unsigned long flags;
1860
1861 /* Give the error handler a chance to run. */
1862 spin_lock_irqsave(&x->wait.lock, flags);
1863 recovery_complete = x->done > 0;
1864 spin_unlock_irqrestore(&x->wait.lock, flags);
1865
1866 return recovery_complete ? -EIO : -EAGAIN;
1867 }
1868
1869 return 0;
1870}
1871
1872/*
1873 * Compare seqno against outstanding lazy request. Emit a request if they are
1874 * equal.
1875 */
1876static int
1877i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
1878{
1879 int ret = 0;
1880
1881 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
1882
1883 if (seqno == ring->outstanding_lazy_request) {
1884 struct drm_i915_gem_request *request;
1885
1886 request = kzalloc(sizeof(*request), GFP_KERNEL);
1887 if (request == NULL)
1888 return -ENOMEM;
1889
1890 ret = i915_add_request(ring, NULL, request);
1891 if (ret) {
1892 kfree(request);
1893 return ret;
1894 }
1895
1896 BUG_ON(seqno != request->seqno);
1897 }
1898
1899 return ret;
1900}
1901
Ben Widawsky5c81fe852012-05-24 15:03:08 -07001902/**
1903 * __wait_seqno - wait until execution of seqno has finished
1904 * @ring: the ring expected to report seqno
1905 * @seqno: duh!
1906 * @interruptible: do an interruptible wait (normally yes)
1907 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1908 *
1909 * Returns 0 if the seqno was found within the alloted time. Else returns the
1910 * errno with remaining time filled in timeout argument.
1911 */
Ben Widawsky604dd3e2012-04-26 16:03:03 -07001912static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
Ben Widawsky5c81fe852012-05-24 15:03:08 -07001913 bool interruptible, struct timespec *timeout)
Ben Widawsky604dd3e2012-04-26 16:03:03 -07001914{
1915 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Ben Widawsky5c81fe852012-05-24 15:03:08 -07001916 struct timespec before, now, wait_time={1,0};
1917 unsigned long timeout_jiffies;
1918 long end;
1919 bool wait_forever = true;
Ben Widawsky604dd3e2012-04-26 16:03:03 -07001920
1921 if (i915_seqno_passed(ring->get_seqno(ring), seqno))
1922 return 0;
1923
1924 trace_i915_gem_request_wait_begin(ring, seqno);
Ben Widawsky5c81fe852012-05-24 15:03:08 -07001925
1926 if (timeout != NULL) {
1927 wait_time = *timeout;
1928 wait_forever = false;
1929 }
1930
1931 timeout_jiffies = timespec_to_jiffies(&wait_time);
1932
Ben Widawsky604dd3e2012-04-26 16:03:03 -07001933 if (WARN_ON(!ring->irq_get(ring)))
1934 return -ENODEV;
1935
Ben Widawsky5c81fe852012-05-24 15:03:08 -07001936 /* Record current time in case interrupted by signal, or wedged * */
1937 getrawmonotonic(&before);
1938
Ben Widawsky604dd3e2012-04-26 16:03:03 -07001939#define EXIT_COND \
1940 (i915_seqno_passed(ring->get_seqno(ring), seqno) || \
1941 atomic_read(&dev_priv->mm.wedged))
Ben Widawsky5c81fe852012-05-24 15:03:08 -07001942 do {
1943 if (interruptible)
1944 end = wait_event_interruptible_timeout(ring->irq_queue,
1945 EXIT_COND,
1946 timeout_jiffies);
1947 else
1948 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1949 timeout_jiffies);
Ben Widawsky604dd3e2012-04-26 16:03:03 -07001950
Ben Widawsky5c81fe852012-05-24 15:03:08 -07001951 if (atomic_read(&dev_priv->mm.wedged))
1952 end = -EAGAIN;
1953 } while (end == 0 && wait_forever);
1954
1955 getrawmonotonic(&now);
Ben Widawsky604dd3e2012-04-26 16:03:03 -07001956
1957 ring->irq_put(ring);
1958 trace_i915_gem_request_wait_end(ring, seqno);
1959#undef EXIT_COND
1960
Ben Widawsky5c81fe852012-05-24 15:03:08 -07001961 if (timeout) {
1962 struct timespec sleep_time = timespec_sub(now, before);
1963 *timeout = timespec_sub(*timeout, sleep_time);
1964 }
1965
1966 switch (end) {
1967 case -EAGAIN: /* Wedged */
1968 case -ERESTARTSYS: /* Signal */
1969 return (int)end;
1970 case 0: /* Timeout */
1971 if (timeout)
1972 set_normalized_timespec(timeout, 0, 0);
1973 return -ETIME;
1974 default: /* Completed */
1975 WARN_ON(end < 0); /* We're not aware of other errors */
1976 return 0;
1977 }
Ben Widawsky604dd3e2012-04-26 16:03:03 -07001978}
1979
Chris Wilsondb53a302011-02-03 11:57:46 +00001980/**
1981 * Waits for a sequence number to be signaled, and cleans up the
1982 * request and object lists appropriately for that event.
1983 */
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001984int
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001985i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001986{
Chris Wilsondb53a302011-02-03 11:57:46 +00001987 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001988 int ret = 0;
1989
1990 BUG_ON(seqno == 0);
1991
Ben Widawskyb4aca012012-04-25 20:50:12 -07001992 ret = i915_gem_check_wedge(dev_priv);
1993 if (ret)
1994 return ret;
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001995
Ben Widawskyb4aca012012-04-25 20:50:12 -07001996 ret = i915_gem_check_olr(ring, seqno);
1997 if (ret)
1998 return ret;
Daniel Vettere35a41d2010-02-11 22:13:59 +01001999
Ben Widawsky5c81fe852012-05-24 15:03:08 -07002000 ret = __wait_seqno(ring, seqno, dev_priv->mm.interruptible, NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07002001
Eric Anholt673a3942008-07-30 12:06:12 -07002002 return ret;
2003}
2004
Daniel Vetter48764bf2009-09-15 22:57:32 +02002005/**
Eric Anholt673a3942008-07-30 12:06:12 -07002006 * Ensures that all rendering to the object has completed and the object is
2007 * safe to unbind from the GTT or access from the CPU.
2008 */
Chris Wilson54cf91d2010-11-25 18:00:26 +00002009int
Chris Wilsonce453d82011-02-21 14:43:56 +00002010i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002011{
Eric Anholt673a3942008-07-30 12:06:12 -07002012 int ret;
2013
Eric Anholte47c68e2008-11-14 13:35:19 -08002014 /* This function only exists to support waiting for existing rendering,
2015 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07002016 */
Chris Wilson05394f32010-11-08 19:18:58 +00002017 BUG_ON((obj->base.write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07002018
2019 /* If there is rendering queued on the buffer being evicted, wait for
2020 * it.
2021 */
Chris Wilson05394f32010-11-08 19:18:58 +00002022 if (obj->active) {
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002023 ret = i915_wait_seqno(obj->ring, obj->last_rendering_seqno);
Chris Wilson2cf34d72010-09-14 13:03:28 +01002024 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002025 return ret;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002026 i915_gem_retire_requests_ring(obj->ring);
Eric Anholt673a3942008-07-30 12:06:12 -07002027 }
2028
2029 return 0;
2030}
2031
Ben Widawsky5816d642012-04-11 11:18:19 -07002032/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002033 * Ensures that an object will eventually get non-busy by flushing any required
2034 * write domains, emitting any outstanding lazy request and retiring and
2035 * completed requests.
2036 */
2037static int
2038i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2039{
2040 int ret;
2041
2042 if (obj->active) {
2043 ret = i915_gem_object_flush_gpu_write_domain(obj);
2044 if (ret)
2045 return ret;
2046
2047 ret = i915_gem_check_olr(obj->ring,
2048 obj->last_rendering_seqno);
2049 if (ret)
2050 return ret;
2051 i915_gem_retire_requests_ring(obj->ring);
2052 }
2053
2054 return 0;
2055}
2056
2057/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002058 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2059 * @DRM_IOCTL_ARGS: standard ioctl arguments
2060 *
2061 * Returns 0 if successful, else an error is returned with the remaining time in
2062 * the timeout parameter.
2063 * -ETIME: object is still busy after timeout
2064 * -ERESTARTSYS: signal interrupted the wait
2065 * -ENONENT: object doesn't exist
2066 * Also possible, but rare:
2067 * -EAGAIN: GPU wedged
2068 * -ENOMEM: damn
2069 * -ENODEV: Internal IRQ fail
2070 * -E?: The add request failed
2071 *
2072 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2073 * non-zero timeout parameter the wait ioctl will wait for the given number of
2074 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2075 * without holding struct_mutex the object may become re-busied before this
2076 * function completes. A similar but shorter * race condition exists in the busy
2077 * ioctl
2078 */
2079int
2080i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2081{
2082 struct drm_i915_gem_wait *args = data;
2083 struct drm_i915_gem_object *obj;
2084 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002085 struct timespec timeout_stack, *timeout = NULL;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002086 u32 seqno = 0;
2087 int ret = 0;
2088
Ben Widawskyeac1f142012-06-05 15:24:24 -07002089 if (args->timeout_ns >= 0) {
2090 timeout_stack = ns_to_timespec(args->timeout_ns);
2091 timeout = &timeout_stack;
2092 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002093
2094 ret = i915_mutex_lock_interruptible(dev);
2095 if (ret)
2096 return ret;
2097
2098 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2099 if (&obj->base == NULL) {
2100 mutex_unlock(&dev->struct_mutex);
2101 return -ENOENT;
2102 }
2103
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002104 /* Need to make sure the object gets inactive eventually. */
2105 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002106 if (ret)
2107 goto out;
2108
2109 if (obj->active) {
2110 seqno = obj->last_rendering_seqno;
2111 ring = obj->ring;
2112 }
2113
2114 if (seqno == 0)
2115 goto out;
2116
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002117 /* Do this after OLR check to make sure we make forward progress polling
2118 * on this IOCTL with a 0 timeout (like busy ioctl)
2119 */
2120 if (!args->timeout_ns) {
2121 ret = -ETIME;
2122 goto out;
2123 }
2124
2125 drm_gem_object_unreference(&obj->base);
2126 mutex_unlock(&dev->struct_mutex);
2127
Ben Widawskyeac1f142012-06-05 15:24:24 -07002128 ret = __wait_seqno(ring, seqno, true, timeout);
2129 if (timeout) {
2130 WARN_ON(!timespec_valid(timeout));
2131 args->timeout_ns = timespec_to_ns(timeout);
2132 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002133 return ret;
2134
2135out:
2136 drm_gem_object_unreference(&obj->base);
2137 mutex_unlock(&dev->struct_mutex);
2138 return ret;
2139}
2140
2141/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002142 * i915_gem_object_sync - sync an object to a ring.
2143 *
2144 * @obj: object which may be in use on another ring.
2145 * @to: ring we wish to use the object on. May be NULL.
2146 *
2147 * This code is meant to abstract object synchronization with the GPU.
2148 * Calling with NULL implies synchronizing the object with the CPU
2149 * rather than a particular GPU ring.
2150 *
2151 * Returns 0 if successful, else propagates up the lower layer error.
2152 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002153int
2154i915_gem_object_sync(struct drm_i915_gem_object *obj,
2155 struct intel_ring_buffer *to)
2156{
2157 struct intel_ring_buffer *from = obj->ring;
2158 u32 seqno;
2159 int ret, idx;
2160
2161 if (from == NULL || to == from)
2162 return 0;
2163
Ben Widawsky5816d642012-04-11 11:18:19 -07002164 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Ben Widawsky2911a352012-04-05 14:47:36 -07002165 return i915_gem_object_wait_rendering(obj);
2166
2167 idx = intel_ring_sync_index(from, to);
2168
2169 seqno = obj->last_rendering_seqno;
2170 if (seqno <= from->sync_seqno[idx])
2171 return 0;
2172
Ben Widawskyb4aca012012-04-25 20:50:12 -07002173 ret = i915_gem_check_olr(obj->ring, seqno);
2174 if (ret)
2175 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002176
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002177 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002178 if (!ret)
2179 from->sync_seqno[idx] = seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002180
Ben Widawskye3a5a222012-04-11 11:18:20 -07002181 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002182}
2183
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002184static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2185{
2186 u32 old_write_domain, old_read_domains;
2187
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002188 /* Act a barrier for all accesses through the GTT */
2189 mb();
2190
2191 /* Force a pagefault for domain tracking on next user access */
2192 i915_gem_release_mmap(obj);
2193
Keith Packardb97c3d92011-06-24 21:02:59 -07002194 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2195 return;
2196
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002197 old_read_domains = obj->base.read_domains;
2198 old_write_domain = obj->base.write_domain;
2199
2200 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2201 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2202
2203 trace_i915_gem_object_change_domain(obj,
2204 old_read_domains,
2205 old_write_domain);
2206}
2207
Eric Anholt673a3942008-07-30 12:06:12 -07002208/**
2209 * Unbinds an object from the GTT aperture.
2210 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002211int
Chris Wilson05394f32010-11-08 19:18:58 +00002212i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002213{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002214 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002215 int ret = 0;
2216
Chris Wilson05394f32010-11-08 19:18:58 +00002217 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002218 return 0;
2219
Chris Wilson31d8d652012-05-24 19:11:20 +01002220 if (obj->pin_count)
2221 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002222
Chris Wilsona8198ee2011-04-13 22:04:09 +01002223 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002224 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002225 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002226 /* Continue on if we fail due to EIO, the GPU is hung so we
2227 * should be safe and we need to cleanup or else we might
2228 * cause memory corruption through use-after-free.
2229 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002230
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002231 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002232
2233 /* Move the object to the CPU domain to ensure that
2234 * any possible CPU writes while it's not in the GTT
2235 * are flushed when we go to remap it.
2236 */
2237 if (ret == 0)
2238 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
2239 if (ret == -ERESTARTSYS)
2240 return ret;
Chris Wilson812ed4922010-09-30 15:08:57 +01002241 if (ret) {
Chris Wilsona8198ee2011-04-13 22:04:09 +01002242 /* In the event of a disaster, abandon all caches and
2243 * hope for the best.
2244 */
Chris Wilson812ed4922010-09-30 15:08:57 +01002245 i915_gem_clflush_object(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002246 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Chris Wilson812ed4922010-09-30 15:08:57 +01002247 }
Eric Anholt673a3942008-07-30 12:06:12 -07002248
Daniel Vetter96b47b62009-12-15 17:50:00 +01002249 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002250 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002251 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002252 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002253
Chris Wilsondb53a302011-02-03 11:57:46 +00002254 trace_i915_gem_object_unbind(obj);
2255
Daniel Vetter74898d72012-02-15 23:50:22 +01002256 if (obj->has_global_gtt_mapping)
2257 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002258 if (obj->has_aliasing_ppgtt_mapping) {
2259 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2260 obj->has_aliasing_ppgtt_mapping = 0;
2261 }
Daniel Vetter74163902012-02-15 23:50:21 +01002262 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002263
Chris Wilsone5281cc2010-10-28 13:45:36 +01002264 i915_gem_object_put_pages_gtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002265
Chris Wilson6299f992010-11-24 12:23:44 +00002266 list_del_init(&obj->gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002267 list_del_init(&obj->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002268 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002269 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002270
Chris Wilson05394f32010-11-08 19:18:58 +00002271 drm_mm_put_block(obj->gtt_space);
2272 obj->gtt_space = NULL;
2273 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002274
Chris Wilson05394f32010-11-08 19:18:58 +00002275 if (i915_gem_object_is_purgeable(obj))
Chris Wilson963b4832009-09-20 23:03:54 +01002276 i915_gem_object_truncate(obj);
2277
Chris Wilson8dc17752010-07-23 23:18:51 +01002278 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002279}
2280
Chris Wilson88241782011-01-07 17:09:48 +00002281int
Chris Wilsondb53a302011-02-03 11:57:46 +00002282i915_gem_flush_ring(struct intel_ring_buffer *ring,
Chris Wilson54cf91d2010-11-25 18:00:26 +00002283 uint32_t invalidate_domains,
2284 uint32_t flush_domains)
2285{
Chris Wilson88241782011-01-07 17:09:48 +00002286 int ret;
2287
Chris Wilson36d527d2011-03-19 22:26:49 +00002288 if (((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) == 0)
2289 return 0;
2290
Chris Wilsondb53a302011-02-03 11:57:46 +00002291 trace_i915_gem_ring_flush(ring, invalidate_domains, flush_domains);
2292
Chris Wilson88241782011-01-07 17:09:48 +00002293 ret = ring->flush(ring, invalidate_domains, flush_domains);
2294 if (ret)
2295 return ret;
2296
Chris Wilson36d527d2011-03-19 22:26:49 +00002297 if (flush_domains & I915_GEM_GPU_DOMAINS)
2298 i915_gem_process_flushing_list(ring, flush_domains);
2299
Chris Wilson88241782011-01-07 17:09:48 +00002300 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002301}
2302
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002303static int i915_ring_idle(struct intel_ring_buffer *ring)
Chris Wilsona56ba562010-09-28 10:07:56 +01002304{
Chris Wilson88241782011-01-07 17:09:48 +00002305 int ret;
2306
Chris Wilson395b70b2010-10-28 21:28:46 +01002307 if (list_empty(&ring->gpu_write_list) && list_empty(&ring->active_list))
Chris Wilson64193402010-10-24 12:38:05 +01002308 return 0;
2309
Chris Wilson88241782011-01-07 17:09:48 +00002310 if (!list_empty(&ring->gpu_write_list)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002311 ret = i915_gem_flush_ring(ring,
Chris Wilson0ac74c62010-12-06 14:36:02 +00002312 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Chris Wilson88241782011-01-07 17:09:48 +00002313 if (ret)
2314 return ret;
2315 }
2316
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002317 return i915_wait_seqno(ring, i915_gem_next_request_seqno(ring));
Chris Wilsona56ba562010-09-28 10:07:56 +01002318}
2319
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002320int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002321{
2322 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002323 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002324 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002325
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002326 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002327 for_each_ring(ring, dev_priv, i) {
2328 ret = i915_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002329 if (ret)
2330 return ret;
Chris Wilsonb4519512012-05-11 14:29:30 +01002331
2332 /* Is the device fubar? */
2333 if (WARN_ON(!list_empty(&ring->gpu_write_list)))
2334 return -EBUSY;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002335 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002336
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002337 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002338}
2339
Chris Wilson9ce079e2012-04-17 15:31:30 +01002340static void sandybridge_write_fence_reg(struct drm_device *dev, int reg,
2341 struct drm_i915_gem_object *obj)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002342{
Eric Anholt4e901fd2009-10-26 16:44:17 -07002343 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002344 uint64_t val;
2345
Chris Wilson9ce079e2012-04-17 15:31:30 +01002346 if (obj) {
2347 u32 size = obj->gtt_space->size;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002348
Chris Wilson9ce079e2012-04-17 15:31:30 +01002349 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2350 0xfffff000) << 32;
2351 val |= obj->gtt_offset & 0xfffff000;
2352 val |= (uint64_t)((obj->stride / 128) - 1) <<
2353 SANDYBRIDGE_FENCE_PITCH_SHIFT;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002354
Chris Wilson9ce079e2012-04-17 15:31:30 +01002355 if (obj->tiling_mode == I915_TILING_Y)
2356 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2357 val |= I965_FENCE_REG_VALID;
2358 } else
2359 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002360
Chris Wilson9ce079e2012-04-17 15:31:30 +01002361 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + reg * 8, val);
2362 POSTING_READ(FENCE_REG_SANDYBRIDGE_0 + reg * 8);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002363}
2364
Chris Wilson9ce079e2012-04-17 15:31:30 +01002365static void i965_write_fence_reg(struct drm_device *dev, int reg,
2366 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002367{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002368 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002369 uint64_t val;
2370
Chris Wilson9ce079e2012-04-17 15:31:30 +01002371 if (obj) {
2372 u32 size = obj->gtt_space->size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002373
Chris Wilson9ce079e2012-04-17 15:31:30 +01002374 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2375 0xfffff000) << 32;
2376 val |= obj->gtt_offset & 0xfffff000;
2377 val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2378 if (obj->tiling_mode == I915_TILING_Y)
2379 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2380 val |= I965_FENCE_REG_VALID;
2381 } else
2382 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002383
Chris Wilson9ce079e2012-04-17 15:31:30 +01002384 I915_WRITE64(FENCE_REG_965_0 + reg * 8, val);
2385 POSTING_READ(FENCE_REG_965_0 + reg * 8);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002386}
2387
Chris Wilson9ce079e2012-04-17 15:31:30 +01002388static void i915_write_fence_reg(struct drm_device *dev, int reg,
2389 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002390{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002391 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002392 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002393
Chris Wilson9ce079e2012-04-17 15:31:30 +01002394 if (obj) {
2395 u32 size = obj->gtt_space->size;
2396 int pitch_val;
2397 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002398
Chris Wilson9ce079e2012-04-17 15:31:30 +01002399 WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2400 (size & -size) != size ||
2401 (obj->gtt_offset & (size - 1)),
2402 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2403 obj->gtt_offset, obj->map_and_fenceable, size);
2404
2405 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2406 tile_width = 128;
2407 else
2408 tile_width = 512;
2409
2410 /* Note: pitch better be a power of two tile widths */
2411 pitch_val = obj->stride / tile_width;
2412 pitch_val = ffs(pitch_val) - 1;
2413
2414 val = obj->gtt_offset;
2415 if (obj->tiling_mode == I915_TILING_Y)
2416 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2417 val |= I915_FENCE_SIZE_BITS(size);
2418 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2419 val |= I830_FENCE_REG_VALID;
2420 } else
2421 val = 0;
2422
2423 if (reg < 8)
2424 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002425 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002426 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002427
Chris Wilson9ce079e2012-04-17 15:31:30 +01002428 I915_WRITE(reg, val);
2429 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002430}
2431
Chris Wilson9ce079e2012-04-17 15:31:30 +01002432static void i830_write_fence_reg(struct drm_device *dev, int reg,
2433 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002434{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002435 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002436 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002437
Chris Wilson9ce079e2012-04-17 15:31:30 +01002438 if (obj) {
2439 u32 size = obj->gtt_space->size;
2440 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002441
Chris Wilson9ce079e2012-04-17 15:31:30 +01002442 WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2443 (size & -size) != size ||
2444 (obj->gtt_offset & (size - 1)),
2445 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2446 obj->gtt_offset, size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002447
Chris Wilson9ce079e2012-04-17 15:31:30 +01002448 pitch_val = obj->stride / 128;
2449 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002450
Chris Wilson9ce079e2012-04-17 15:31:30 +01002451 val = obj->gtt_offset;
2452 if (obj->tiling_mode == I915_TILING_Y)
2453 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2454 val |= I830_FENCE_SIZE_BITS(size);
2455 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2456 val |= I830_FENCE_REG_VALID;
2457 } else
2458 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002459
Chris Wilson9ce079e2012-04-17 15:31:30 +01002460 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2461 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2462}
2463
2464static void i915_gem_write_fence(struct drm_device *dev, int reg,
2465 struct drm_i915_gem_object *obj)
2466{
2467 switch (INTEL_INFO(dev)->gen) {
2468 case 7:
2469 case 6: sandybridge_write_fence_reg(dev, reg, obj); break;
2470 case 5:
2471 case 4: i965_write_fence_reg(dev, reg, obj); break;
2472 case 3: i915_write_fence_reg(dev, reg, obj); break;
2473 case 2: i830_write_fence_reg(dev, reg, obj); break;
2474 default: break;
2475 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002476}
2477
Chris Wilson61050802012-04-17 15:31:31 +01002478static inline int fence_number(struct drm_i915_private *dev_priv,
2479 struct drm_i915_fence_reg *fence)
2480{
2481 return fence - dev_priv->fence_regs;
2482}
2483
2484static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2485 struct drm_i915_fence_reg *fence,
2486 bool enable)
2487{
2488 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2489 int reg = fence_number(dev_priv, fence);
2490
2491 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2492
2493 if (enable) {
2494 obj->fence_reg = reg;
2495 fence->obj = obj;
2496 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2497 } else {
2498 obj->fence_reg = I915_FENCE_REG_NONE;
2499 fence->obj = NULL;
2500 list_del_init(&fence->lru_list);
2501 }
2502}
2503
Chris Wilsond9e86c02010-11-10 16:40:20 +00002504static int
Chris Wilsona360bb12012-04-17 15:31:25 +01002505i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002506{
2507 int ret;
2508
2509 if (obj->fenced_gpu_access) {
Chris Wilson88241782011-01-07 17:09:48 +00002510 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilson1c293ea2012-04-17 15:31:27 +01002511 ret = i915_gem_flush_ring(obj->ring,
Chris Wilson88241782011-01-07 17:09:48 +00002512 0, obj->base.write_domain);
2513 if (ret)
2514 return ret;
2515 }
Chris Wilsond9e86c02010-11-10 16:40:20 +00002516
2517 obj->fenced_gpu_access = false;
2518 }
2519
Chris Wilson1c293ea2012-04-17 15:31:27 +01002520 if (obj->last_fenced_seqno) {
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002521 ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002522 if (ret)
2523 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002524
2525 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002526 }
2527
Chris Wilson63256ec2011-01-04 18:42:07 +00002528 /* Ensure that all CPU reads are completed before installing a fence
2529 * and all writes before removing the fence.
2530 */
2531 if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2532 mb();
2533
Chris Wilsond9e86c02010-11-10 16:40:20 +00002534 return 0;
2535}
2536
2537int
2538i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2539{
Chris Wilson61050802012-04-17 15:31:31 +01002540 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002541 int ret;
2542
Chris Wilsona360bb12012-04-17 15:31:25 +01002543 ret = i915_gem_object_flush_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002544 if (ret)
2545 return ret;
2546
Chris Wilson61050802012-04-17 15:31:31 +01002547 if (obj->fence_reg == I915_FENCE_REG_NONE)
2548 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002549
Chris Wilson61050802012-04-17 15:31:31 +01002550 i915_gem_object_update_fence(obj,
2551 &dev_priv->fence_regs[obj->fence_reg],
2552 false);
2553 i915_gem_object_fence_lost(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002554
2555 return 0;
2556}
2557
2558static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002559i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002560{
Daniel Vetterae3db242010-02-19 11:51:58 +01002561 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002562 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002563 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002564
2565 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002566 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002567 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2568 reg = &dev_priv->fence_regs[i];
2569 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002570 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002571
Chris Wilson1690e1e2011-12-14 13:57:08 +01002572 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002573 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002574 }
2575
Chris Wilsond9e86c02010-11-10 16:40:20 +00002576 if (avail == NULL)
2577 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002578
2579 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002580 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002581 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002582 continue;
2583
Chris Wilson8fe301a2012-04-17 15:31:28 +01002584 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002585 }
2586
Chris Wilson8fe301a2012-04-17 15:31:28 +01002587 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002588}
2589
Jesse Barnesde151cf2008-11-12 10:03:55 -08002590/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002591 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002592 * @obj: object to map through a fence reg
2593 *
2594 * When mapping objects through the GTT, userspace wants to be able to write
2595 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002596 * This function walks the fence regs looking for a free one for @obj,
2597 * stealing one if it can't find any.
2598 *
2599 * It then sets up the reg based on the object's properties: address, pitch
2600 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002601 *
2602 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002603 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002604int
Chris Wilson06d98132012-04-17 15:31:24 +01002605i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002606{
Chris Wilson05394f32010-11-08 19:18:58 +00002607 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002608 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002609 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002610 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002611 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002612
Chris Wilson14415742012-04-17 15:31:33 +01002613 /* Have we updated the tiling parameters upon the object and so
2614 * will need to serialise the write to the associated fence register?
2615 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002616 if (obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002617 ret = i915_gem_object_flush_fence(obj);
2618 if (ret)
2619 return ret;
2620 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002621
Chris Wilsond9e86c02010-11-10 16:40:20 +00002622 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002623 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2624 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002625 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002626 list_move_tail(&reg->lru_list,
2627 &dev_priv->mm.fence_list);
2628 return 0;
2629 }
2630 } else if (enable) {
2631 reg = i915_find_fence_reg(dev);
2632 if (reg == NULL)
2633 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002634
Chris Wilson14415742012-04-17 15:31:33 +01002635 if (reg->obj) {
2636 struct drm_i915_gem_object *old = reg->obj;
2637
2638 ret = i915_gem_object_flush_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002639 if (ret)
2640 return ret;
2641
Chris Wilson14415742012-04-17 15:31:33 +01002642 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002643 }
Chris Wilson14415742012-04-17 15:31:33 +01002644 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07002645 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002646
Chris Wilson14415742012-04-17 15:31:33 +01002647 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002648 obj->fence_dirty = false;
Chris Wilson14415742012-04-17 15:31:33 +01002649
Chris Wilson9ce079e2012-04-17 15:31:30 +01002650 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002651}
2652
2653/**
Eric Anholt673a3942008-07-30 12:06:12 -07002654 * Finds free space in the GTT aperture and binds the object there.
2655 */
2656static int
Chris Wilson05394f32010-11-08 19:18:58 +00002657i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002658 unsigned alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01002659 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07002660{
Chris Wilson05394f32010-11-08 19:18:58 +00002661 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002662 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002663 struct drm_mm_node *free_space;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002664 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Daniel Vetter5e783302010-11-14 22:32:36 +01002665 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002666 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002667 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002668
Chris Wilson05394f32010-11-08 19:18:58 +00002669 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002670 DRM_ERROR("Attempting to bind a purgeable object\n");
2671 return -EINVAL;
2672 }
2673
Chris Wilsone28f8712011-07-18 13:11:49 -07002674 fence_size = i915_gem_get_gtt_size(dev,
2675 obj->base.size,
2676 obj->tiling_mode);
2677 fence_alignment = i915_gem_get_gtt_alignment(dev,
2678 obj->base.size,
2679 obj->tiling_mode);
2680 unfenced_alignment =
2681 i915_gem_get_unfenced_gtt_alignment(dev,
2682 obj->base.size,
2683 obj->tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002684
Eric Anholt673a3942008-07-30 12:06:12 -07002685 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002686 alignment = map_and_fenceable ? fence_alignment :
2687 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002688 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002689 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2690 return -EINVAL;
2691 }
2692
Chris Wilson05394f32010-11-08 19:18:58 +00002693 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002694
Chris Wilson654fc602010-05-27 13:18:21 +01002695 /* If the object is bigger than the entire aperture, reject it early
2696 * before evicting everything in a vain attempt to find space.
2697 */
Chris Wilson05394f32010-11-08 19:18:58 +00002698 if (obj->base.size >
Daniel Vetter75e9e912010-11-04 17:11:09 +01002699 (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002700 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2701 return -E2BIG;
2702 }
2703
Eric Anholt673a3942008-07-30 12:06:12 -07002704 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002705 if (map_and_fenceable)
Daniel Vetter920afa72010-09-16 17:54:23 +02002706 free_space =
2707 drm_mm_search_free_in_range(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002708 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002709 dev_priv->mm.gtt_mappable_end,
2710 0);
2711 else
2712 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002713 size, alignment, 0);
Daniel Vetter920afa72010-09-16 17:54:23 +02002714
2715 if (free_space != NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002716 if (map_and_fenceable)
Chris Wilson05394f32010-11-08 19:18:58 +00002717 obj->gtt_space =
Daniel Vetter920afa72010-09-16 17:54:23 +02002718 drm_mm_get_block_range_generic(free_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002719 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002720 dev_priv->mm.gtt_mappable_end,
2721 0);
2722 else
Chris Wilson05394f32010-11-08 19:18:58 +00002723 obj->gtt_space =
Chris Wilsona00b10c2010-09-24 21:15:47 +01002724 drm_mm_get_block(free_space, size, alignment);
Daniel Vetter920afa72010-09-16 17:54:23 +02002725 }
Chris Wilson05394f32010-11-08 19:18:58 +00002726 if (obj->gtt_space == NULL) {
Eric Anholt673a3942008-07-30 12:06:12 -07002727 /* If the gtt is empty and we're still having trouble
2728 * fitting our object in, we're out of memory.
2729 */
Daniel Vetter75e9e912010-11-04 17:11:09 +01002730 ret = i915_gem_evict_something(dev, size, alignment,
2731 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01002732 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002733 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002734
Eric Anholt673a3942008-07-30 12:06:12 -07002735 goto search_free;
2736 }
2737
Chris Wilsone5281cc2010-10-28 13:45:36 +01002738 ret = i915_gem_object_get_pages_gtt(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002739 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00002740 drm_mm_put_block(obj->gtt_space);
2741 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002742
2743 if (ret == -ENOMEM) {
Chris Wilson809b6332011-01-10 17:33:15 +00002744 /* first try to reclaim some memory by clearing the GTT */
2745 ret = i915_gem_evict_everything(dev, false);
Chris Wilson07f73f62009-09-14 16:50:30 +01002746 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002747 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002748 if (gfpmask) {
2749 gfpmask = 0;
2750 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002751 }
2752
Chris Wilson809b6332011-01-10 17:33:15 +00002753 return -ENOMEM;
Chris Wilson07f73f62009-09-14 16:50:30 +01002754 }
2755
2756 goto search_free;
2757 }
2758
Eric Anholt673a3942008-07-30 12:06:12 -07002759 return ret;
2760 }
2761
Daniel Vetter74163902012-02-15 23:50:21 +01002762 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002763 if (ret) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01002764 i915_gem_object_put_pages_gtt(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002765 drm_mm_put_block(obj->gtt_space);
2766 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002767
Chris Wilson809b6332011-01-10 17:33:15 +00002768 if (i915_gem_evict_everything(dev, false))
Chris Wilson07f73f62009-09-14 16:50:30 +01002769 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002770
2771 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002772 }
Eric Anholt673a3942008-07-30 12:06:12 -07002773
Daniel Vetter0ebb9822012-02-15 23:50:24 +01002774 if (!dev_priv->mm.aliasing_ppgtt)
2775 i915_gem_gtt_bind_object(obj, obj->cache_level);
Eric Anholt673a3942008-07-30 12:06:12 -07002776
Chris Wilson6299f992010-11-24 12:23:44 +00002777 list_add_tail(&obj->gtt_list, &dev_priv->mm.gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002778 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002779
Eric Anholt673a3942008-07-30 12:06:12 -07002780 /* Assert that the object is not currently in any GPU domain. As it
2781 * wasn't in the GTT, there shouldn't be any way it could have been in
2782 * a GPU cache
2783 */
Chris Wilson05394f32010-11-08 19:18:58 +00002784 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2785 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002786
Chris Wilson6299f992010-11-24 12:23:44 +00002787 obj->gtt_offset = obj->gtt_space->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002788
Daniel Vetter75e9e912010-11-04 17:11:09 +01002789 fenceable =
Chris Wilson05394f32010-11-08 19:18:58 +00002790 obj->gtt_space->size == fence_size &&
Akshay Joshi0206e352011-08-16 15:34:10 -04002791 (obj->gtt_space->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002792
Daniel Vetter75e9e912010-11-04 17:11:09 +01002793 mappable =
Chris Wilson05394f32010-11-08 19:18:58 +00002794 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002795
Chris Wilson05394f32010-11-08 19:18:58 +00002796 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002797
Chris Wilsondb53a302011-02-03 11:57:46 +00002798 trace_i915_gem_object_bind(obj, map_and_fenceable);
Eric Anholt673a3942008-07-30 12:06:12 -07002799 return 0;
2800}
2801
2802void
Chris Wilson05394f32010-11-08 19:18:58 +00002803i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002804{
Eric Anholt673a3942008-07-30 12:06:12 -07002805 /* If we don't have a page list set up, then we're not pinned
2806 * to GPU, and we can ignore the cache flush because it'll happen
2807 * again at bind time.
2808 */
Chris Wilson05394f32010-11-08 19:18:58 +00002809 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002810 return;
2811
Chris Wilson9c23f7f2011-03-29 16:59:52 -07002812 /* If the GPU is snooping the contents of the CPU cache,
2813 * we do not need to manually clear the CPU cache lines. However,
2814 * the caches are only snooped when the render cache is
2815 * flushed/invalidated. As we always have to emit invalidations
2816 * and flushes when moving into and out of the RENDER domain, correct
2817 * snooping behaviour occurs naturally as the result of our domain
2818 * tracking.
2819 */
2820 if (obj->cache_level != I915_CACHE_NONE)
2821 return;
2822
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002823 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002824
Chris Wilson05394f32010-11-08 19:18:58 +00002825 drm_clflush_pages(obj->pages, obj->base.size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002826}
2827
Eric Anholte47c68e2008-11-14 13:35:19 -08002828/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson88241782011-01-07 17:09:48 +00002829static int
Chris Wilson3619df02010-11-28 15:37:17 +00002830i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002831{
Chris Wilson05394f32010-11-08 19:18:58 +00002832 if ((obj->base.write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson88241782011-01-07 17:09:48 +00002833 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002834
2835 /* Queue the GPU write cache flushing we need. */
Chris Wilsondb53a302011-02-03 11:57:46 +00002836 return i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002837}
2838
2839/** Flushes the GTT write domain for the object if it's dirty. */
2840static void
Chris Wilson05394f32010-11-08 19:18:58 +00002841i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002842{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002843 uint32_t old_write_domain;
2844
Chris Wilson05394f32010-11-08 19:18:58 +00002845 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08002846 return;
2847
Chris Wilson63256ec2011-01-04 18:42:07 +00002848 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08002849 * to it immediately go to main memory as far as we know, so there's
2850 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00002851 *
2852 * However, we do have to enforce the order so that all writes through
2853 * the GTT land before any writes to the device, such as updates to
2854 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08002855 */
Chris Wilson63256ec2011-01-04 18:42:07 +00002856 wmb();
2857
Chris Wilson05394f32010-11-08 19:18:58 +00002858 old_write_domain = obj->base.write_domain;
2859 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002860
2861 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002862 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002863 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002864}
2865
2866/** Flushes the CPU write domain for the object if it's dirty. */
2867static void
Chris Wilson05394f32010-11-08 19:18:58 +00002868i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002869{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002870 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002871
Chris Wilson05394f32010-11-08 19:18:58 +00002872 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08002873 return;
2874
2875 i915_gem_clflush_object(obj);
Daniel Vetter40ce6572010-11-05 18:12:18 +01002876 intel_gtt_chipset_flush();
Chris Wilson05394f32010-11-08 19:18:58 +00002877 old_write_domain = obj->base.write_domain;
2878 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002879
2880 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002881 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002882 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002883}
2884
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002885/**
2886 * Moves a single object to the GTT read, and possibly write domain.
2887 *
2888 * This function returns when the move is complete, including waiting on
2889 * flushes to occur.
2890 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002891int
Chris Wilson20217462010-11-23 15:26:33 +00002892i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002893{
Chris Wilson8325a092012-04-24 15:52:35 +01002894 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002895 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002896 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002897
Eric Anholt02354392008-11-26 13:58:13 -08002898 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00002899 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08002900 return -EINVAL;
2901
Chris Wilson8d7e3de2011-02-07 15:23:02 +00002902 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
2903 return 0;
2904
Chris Wilson88241782011-01-07 17:09:48 +00002905 ret = i915_gem_object_flush_gpu_write_domain(obj);
2906 if (ret)
2907 return ret;
2908
Chris Wilson87ca9c82010-12-02 09:42:56 +00002909 if (obj->pending_gpu_write || write) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002910 ret = i915_gem_object_wait_rendering(obj);
Chris Wilson87ca9c82010-12-02 09:42:56 +00002911 if (ret)
2912 return ret;
2913 }
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002914
Chris Wilson72133422010-09-13 23:56:38 +01002915 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002916
Chris Wilson05394f32010-11-08 19:18:58 +00002917 old_write_domain = obj->base.write_domain;
2918 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002919
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002920 /* It should now be out of any other write domains, and we can update
2921 * the domain values for our changes.
2922 */
Chris Wilson05394f32010-11-08 19:18:58 +00002923 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2924 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002925 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00002926 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
2927 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
2928 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08002929 }
2930
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002931 trace_i915_gem_object_change_domain(obj,
2932 old_read_domains,
2933 old_write_domain);
2934
Chris Wilson8325a092012-04-24 15:52:35 +01002935 /* And bump the LRU for this access */
2936 if (i915_gem_object_is_inactive(obj))
2937 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
2938
Eric Anholte47c68e2008-11-14 13:35:19 -08002939 return 0;
2940}
2941
Chris Wilsone4ffd172011-04-04 09:44:39 +01002942int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2943 enum i915_cache_level cache_level)
2944{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002945 struct drm_device *dev = obj->base.dev;
2946 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01002947 int ret;
2948
2949 if (obj->cache_level == cache_level)
2950 return 0;
2951
2952 if (obj->pin_count) {
2953 DRM_DEBUG("can not change the cache level of pinned objects\n");
2954 return -EBUSY;
2955 }
2956
2957 if (obj->gtt_space) {
2958 ret = i915_gem_object_finish_gpu(obj);
2959 if (ret)
2960 return ret;
2961
2962 i915_gem_object_finish_gtt(obj);
2963
2964 /* Before SandyBridge, you could not use tiling or fence
2965 * registers with snooped memory, so relinquish any fences
2966 * currently pointing to our region in the aperture.
2967 */
2968 if (INTEL_INFO(obj->base.dev)->gen < 6) {
2969 ret = i915_gem_object_put_fence(obj);
2970 if (ret)
2971 return ret;
2972 }
2973
Daniel Vetter74898d72012-02-15 23:50:22 +01002974 if (obj->has_global_gtt_mapping)
2975 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002976 if (obj->has_aliasing_ppgtt_mapping)
2977 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
2978 obj, cache_level);
Chris Wilsone4ffd172011-04-04 09:44:39 +01002979 }
2980
2981 if (cache_level == I915_CACHE_NONE) {
2982 u32 old_read_domains, old_write_domain;
2983
2984 /* If we're coming from LLC cached, then we haven't
2985 * actually been tracking whether the data is in the
2986 * CPU cache or not, since we only allow one bit set
2987 * in obj->write_domain and have been skipping the clflushes.
2988 * Just set it to the CPU cache for now.
2989 */
2990 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
2991 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
2992
2993 old_read_domains = obj->base.read_domains;
2994 old_write_domain = obj->base.write_domain;
2995
2996 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
2997 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2998
2999 trace_i915_gem_object_change_domain(obj,
3000 old_read_domains,
3001 old_write_domain);
3002 }
3003
3004 obj->cache_level = cache_level;
3005 return 0;
3006}
3007
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003008/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003009 * Prepare buffer for display plane (scanout, cursors, etc).
3010 * Can be called from an uninterruptible phase (modesetting) and allows
3011 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003012 */
3013int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003014i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3015 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003016 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003017{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003018 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003019 int ret;
3020
Chris Wilson88241782011-01-07 17:09:48 +00003021 ret = i915_gem_object_flush_gpu_write_domain(obj);
3022 if (ret)
3023 return ret;
3024
Chris Wilson0be73282010-12-06 14:36:27 +00003025 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003026 ret = i915_gem_object_sync(obj, pipelined);
3027 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003028 return ret;
3029 }
3030
Eric Anholta7ef0642011-03-29 16:59:54 -07003031 /* The display engine is not coherent with the LLC cache on gen6. As
3032 * a result, we make sure that the pinning that is about to occur is
3033 * done with uncached PTEs. This is lowest common denominator for all
3034 * chipsets.
3035 *
3036 * However for gen6+, we could do better by using the GFDT bit instead
3037 * of uncaching, which would allow us to flush all the LLC-cached data
3038 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3039 */
3040 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3041 if (ret)
3042 return ret;
3043
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003044 /* As the user may map the buffer once pinned in the display plane
3045 * (e.g. libkms for the bootup splash), we have to ensure that we
3046 * always use map_and_fenceable for all scanout buffers.
3047 */
3048 ret = i915_gem_object_pin(obj, alignment, true);
3049 if (ret)
3050 return ret;
3051
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003052 i915_gem_object_flush_cpu_write_domain(obj);
3053
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003054 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003055 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003056
3057 /* It should now be out of any other write domains, and we can update
3058 * the domain values for our changes.
3059 */
3060 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00003061 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003062
3063 trace_i915_gem_object_change_domain(obj,
3064 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003065 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003066
3067 return 0;
3068}
3069
Chris Wilson85345512010-11-13 09:49:11 +00003070int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003071i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003072{
Chris Wilson88241782011-01-07 17:09:48 +00003073 int ret;
3074
Chris Wilsona8198ee2011-04-13 22:04:09 +01003075 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003076 return 0;
3077
Chris Wilson88241782011-01-07 17:09:48 +00003078 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00003079 ret = i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Chris Wilson88241782011-01-07 17:09:48 +00003080 if (ret)
3081 return ret;
3082 }
Chris Wilson85345512010-11-13 09:49:11 +00003083
Chris Wilsonc501ae72011-12-14 13:57:23 +01003084 ret = i915_gem_object_wait_rendering(obj);
3085 if (ret)
3086 return ret;
3087
Chris Wilsona8198ee2011-04-13 22:04:09 +01003088 /* Ensure that we invalidate the GPU's caches and TLBs. */
3089 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003090 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003091}
3092
Eric Anholte47c68e2008-11-14 13:35:19 -08003093/**
3094 * Moves a single object to the CPU read, and possibly write domain.
3095 *
3096 * This function returns when the move is complete, including waiting on
3097 * flushes to occur.
3098 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003099int
Chris Wilson919926a2010-11-12 13:42:53 +00003100i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003101{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003102 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003103 int ret;
3104
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003105 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3106 return 0;
3107
Chris Wilson88241782011-01-07 17:09:48 +00003108 ret = i915_gem_object_flush_gpu_write_domain(obj);
3109 if (ret)
3110 return ret;
3111
Chris Wilsonf8413192012-04-10 11:52:50 +01003112 if (write || obj->pending_gpu_write) {
3113 ret = i915_gem_object_wait_rendering(obj);
3114 if (ret)
3115 return ret;
3116 }
Eric Anholte47c68e2008-11-14 13:35:19 -08003117
3118 i915_gem_object_flush_gtt_write_domain(obj);
3119
Chris Wilson05394f32010-11-08 19:18:58 +00003120 old_write_domain = obj->base.write_domain;
3121 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003122
Eric Anholte47c68e2008-11-14 13:35:19 -08003123 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003124 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003125 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003126
Chris Wilson05394f32010-11-08 19:18:58 +00003127 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003128 }
3129
3130 /* It should now be out of any other write domains, and we can update
3131 * the domain values for our changes.
3132 */
Chris Wilson05394f32010-11-08 19:18:58 +00003133 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003134
3135 /* If we're writing through the CPU, then the GPU read domains will
3136 * need to be invalidated at next use.
3137 */
3138 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003139 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3140 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003141 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003142
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003143 trace_i915_gem_object_change_domain(obj,
3144 old_read_domains,
3145 old_write_domain);
3146
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003147 return 0;
3148}
3149
Eric Anholt673a3942008-07-30 12:06:12 -07003150/* Throttle our rendering by waiting until the ring has completed our requests
3151 * emitted over 20 msec ago.
3152 *
Eric Anholtb9624422009-06-03 07:27:35 +00003153 * Note that if we were to use the current jiffies each time around the loop,
3154 * we wouldn't escape the function with any frames outstanding if the time to
3155 * render a frame was over 20ms.
3156 *
Eric Anholt673a3942008-07-30 12:06:12 -07003157 * This should get us reasonable parallelism between CPU and GPU but also
3158 * relatively low latency when blocking on a particular request to finish.
3159 */
3160static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003161i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003162{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003163 struct drm_i915_private *dev_priv = dev->dev_private;
3164 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003165 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003166 struct drm_i915_gem_request *request;
3167 struct intel_ring_buffer *ring = NULL;
3168 u32 seqno = 0;
3169 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003170
Chris Wilsone110e8d2011-01-26 15:39:14 +00003171 if (atomic_read(&dev_priv->mm.wedged))
3172 return -EIO;
3173
Chris Wilson1c255952010-09-26 11:03:27 +01003174 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003175 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003176 if (time_after_eq(request->emitted_jiffies, recent_enough))
3177 break;
3178
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003179 ring = request->ring;
3180 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003181 }
Chris Wilson1c255952010-09-26 11:03:27 +01003182 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003183
3184 if (seqno == 0)
3185 return 0;
3186
Ben Widawsky5c81fe852012-05-24 15:03:08 -07003187 ret = __wait_seqno(ring, seqno, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003188 if (ret == 0)
3189 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003190
Eric Anholt673a3942008-07-30 12:06:12 -07003191 return ret;
3192}
3193
Eric Anholt673a3942008-07-30 12:06:12 -07003194int
Chris Wilson05394f32010-11-08 19:18:58 +00003195i915_gem_object_pin(struct drm_i915_gem_object *obj,
3196 uint32_t alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003197 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07003198{
Eric Anholt673a3942008-07-30 12:06:12 -07003199 int ret;
3200
Chris Wilson05394f32010-11-08 19:18:58 +00003201 BUG_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003202
Chris Wilson05394f32010-11-08 19:18:58 +00003203 if (obj->gtt_space != NULL) {
3204 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3205 (map_and_fenceable && !obj->map_and_fenceable)) {
3206 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003207 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003208 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3209 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003210 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003211 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003212 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003213 ret = i915_gem_object_unbind(obj);
3214 if (ret)
3215 return ret;
3216 }
3217 }
3218
Chris Wilson05394f32010-11-08 19:18:58 +00003219 if (obj->gtt_space == NULL) {
Chris Wilsona00b10c2010-09-24 21:15:47 +01003220 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003221 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01003222 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003223 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00003224 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003225
Daniel Vetter74898d72012-02-15 23:50:22 +01003226 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3227 i915_gem_gtt_bind_object(obj, obj->cache_level);
3228
Chris Wilson1b502472012-04-24 15:47:30 +01003229 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003230 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003231
3232 return 0;
3233}
3234
3235void
Chris Wilson05394f32010-11-08 19:18:58 +00003236i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003237{
Chris Wilson05394f32010-11-08 19:18:58 +00003238 BUG_ON(obj->pin_count == 0);
3239 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003240
Chris Wilson1b502472012-04-24 15:47:30 +01003241 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003242 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003243}
3244
3245int
3246i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003247 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003248{
3249 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003250 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003251 int ret;
3252
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003253 ret = i915_mutex_lock_interruptible(dev);
3254 if (ret)
3255 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003256
Chris Wilson05394f32010-11-08 19:18:58 +00003257 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003258 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003259 ret = -ENOENT;
3260 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003261 }
Eric Anholt673a3942008-07-30 12:06:12 -07003262
Chris Wilson05394f32010-11-08 19:18:58 +00003263 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003264 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003265 ret = -EINVAL;
3266 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003267 }
3268
Chris Wilson05394f32010-11-08 19:18:58 +00003269 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003270 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3271 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003272 ret = -EINVAL;
3273 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003274 }
3275
Chris Wilson05394f32010-11-08 19:18:58 +00003276 obj->user_pin_count++;
3277 obj->pin_filp = file;
3278 if (obj->user_pin_count == 1) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01003279 ret = i915_gem_object_pin(obj, args->alignment, true);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003280 if (ret)
3281 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003282 }
3283
3284 /* XXX - flush the CPU caches for pinned objects
3285 * as the X server doesn't manage domains yet
3286 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003287 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003288 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003289out:
Chris Wilson05394f32010-11-08 19:18:58 +00003290 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003291unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003292 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003293 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003294}
3295
3296int
3297i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003298 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003299{
3300 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003301 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003302 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003303
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003304 ret = i915_mutex_lock_interruptible(dev);
3305 if (ret)
3306 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003307
Chris Wilson05394f32010-11-08 19:18:58 +00003308 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003309 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003310 ret = -ENOENT;
3311 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003312 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003313
Chris Wilson05394f32010-11-08 19:18:58 +00003314 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003315 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3316 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003317 ret = -EINVAL;
3318 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003319 }
Chris Wilson05394f32010-11-08 19:18:58 +00003320 obj->user_pin_count--;
3321 if (obj->user_pin_count == 0) {
3322 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003323 i915_gem_object_unpin(obj);
3324 }
Eric Anholt673a3942008-07-30 12:06:12 -07003325
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003326out:
Chris Wilson05394f32010-11-08 19:18:58 +00003327 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003328unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003329 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003330 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003331}
3332
3333int
3334i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003335 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003336{
3337 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003338 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003339 int ret;
3340
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003341 ret = i915_mutex_lock_interruptible(dev);
3342 if (ret)
3343 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003344
Chris Wilson05394f32010-11-08 19:18:58 +00003345 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003346 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003347 ret = -ENOENT;
3348 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003349 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003350
Chris Wilson0be555b2010-08-04 15:36:30 +01003351 /* Count all active objects as busy, even if they are currently not used
3352 * by the gpu. Users of this interface expect objects to eventually
3353 * become non-busy without any further actions, therefore emit any
3354 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003355 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003356 ret = i915_gem_object_flush_active(obj);
3357
Chris Wilson05394f32010-11-08 19:18:58 +00003358 args->busy = obj->active;
Eric Anholt673a3942008-07-30 12:06:12 -07003359
Chris Wilson05394f32010-11-08 19:18:58 +00003360 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003361unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003362 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003363 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003364}
3365
3366int
3367i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3368 struct drm_file *file_priv)
3369{
Akshay Joshi0206e352011-08-16 15:34:10 -04003370 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003371}
3372
Chris Wilson3ef94da2009-09-14 16:50:29 +01003373int
3374i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3375 struct drm_file *file_priv)
3376{
3377 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003378 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003379 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003380
3381 switch (args->madv) {
3382 case I915_MADV_DONTNEED:
3383 case I915_MADV_WILLNEED:
3384 break;
3385 default:
3386 return -EINVAL;
3387 }
3388
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003389 ret = i915_mutex_lock_interruptible(dev);
3390 if (ret)
3391 return ret;
3392
Chris Wilson05394f32010-11-08 19:18:58 +00003393 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003394 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003395 ret = -ENOENT;
3396 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003397 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003398
Chris Wilson05394f32010-11-08 19:18:58 +00003399 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003400 ret = -EINVAL;
3401 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003402 }
3403
Chris Wilson05394f32010-11-08 19:18:58 +00003404 if (obj->madv != __I915_MADV_PURGED)
3405 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003406
Chris Wilson2d7ef392009-09-20 23:13:10 +01003407 /* if the object is no longer bound, discard its backing storage */
Chris Wilson05394f32010-11-08 19:18:58 +00003408 if (i915_gem_object_is_purgeable(obj) &&
3409 obj->gtt_space == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003410 i915_gem_object_truncate(obj);
3411
Chris Wilson05394f32010-11-08 19:18:58 +00003412 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003413
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003414out:
Chris Wilson05394f32010-11-08 19:18:58 +00003415 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003416unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003417 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003418 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003419}
3420
Chris Wilson05394f32010-11-08 19:18:58 +00003421struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3422 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003423{
Chris Wilson73aa8082010-09-30 11:46:12 +01003424 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc397b902010-04-09 19:05:07 +00003425 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003426 struct address_space *mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003427 u32 mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00003428
3429 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
3430 if (obj == NULL)
3431 return NULL;
3432
3433 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3434 kfree(obj);
3435 return NULL;
3436 }
3437
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003438 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3439 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3440 /* 965gm cannot relocate objects above 4GiB. */
3441 mask &= ~__GFP_HIGHMEM;
3442 mask |= __GFP_DMA32;
3443 }
3444
Hugh Dickins5949eac2011-06-27 16:18:18 -07003445 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003446 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003447
Chris Wilson73aa8082010-09-30 11:46:12 +01003448 i915_gem_info_add_obj(dev_priv, size);
3449
Daniel Vetterc397b902010-04-09 19:05:07 +00003450 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3451 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3452
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003453 if (HAS_LLC(dev)) {
3454 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003455 * cache) for about a 10% performance improvement
3456 * compared to uncached. Graphics requests other than
3457 * display scanout are coherent with the CPU in
3458 * accessing this cache. This means in this mode we
3459 * don't need to clflush on the CPU side, and on the
3460 * GPU side we only need to flush internal caches to
3461 * get data visible to the CPU.
3462 *
3463 * However, we maintain the display planes as UC, and so
3464 * need to rebind when first used as such.
3465 */
3466 obj->cache_level = I915_CACHE_LLC;
3467 } else
3468 obj->cache_level = I915_CACHE_NONE;
3469
Daniel Vetter62b8b212010-04-09 19:05:08 +00003470 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00003471 obj->fence_reg = I915_FENCE_REG_NONE;
Chris Wilson69dc4982010-10-19 10:36:51 +01003472 INIT_LIST_HEAD(&obj->mm_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003473 INIT_LIST_HEAD(&obj->gtt_list);
Chris Wilson69dc4982010-10-19 10:36:51 +01003474 INIT_LIST_HEAD(&obj->ring_list);
Chris Wilson432e58e2010-11-25 19:32:06 +00003475 INIT_LIST_HEAD(&obj->exec_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003476 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003477 obj->madv = I915_MADV_WILLNEED;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003478 /* Avoid an unnecessary call to unbind on the first bind. */
3479 obj->map_and_fenceable = true;
Daniel Vetterc397b902010-04-09 19:05:07 +00003480
Chris Wilson05394f32010-11-08 19:18:58 +00003481 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003482}
3483
Eric Anholt673a3942008-07-30 12:06:12 -07003484int i915_gem_init_object(struct drm_gem_object *obj)
3485{
Daniel Vetterc397b902010-04-09 19:05:07 +00003486 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003487
Eric Anholt673a3942008-07-30 12:06:12 -07003488 return 0;
3489}
3490
Chris Wilson1488fc02012-04-24 15:47:31 +01003491void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003492{
Chris Wilson1488fc02012-04-24 15:47:31 +01003493 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003494 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003495 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003496
Chris Wilson26e12f892011-03-20 11:20:19 +00003497 trace_i915_gem_object_destroy(obj);
3498
Daniel Vetter1286ff72012-05-10 15:25:09 +02003499 if (gem_obj->import_attach)
3500 drm_prime_gem_destroy(gem_obj, obj->sg_table);
3501
Chris Wilson1488fc02012-04-24 15:47:31 +01003502 if (obj->phys_obj)
3503 i915_gem_detach_phys_object(dev, obj);
3504
3505 obj->pin_count = 0;
3506 if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3507 bool was_interruptible;
3508
3509 was_interruptible = dev_priv->mm.interruptible;
3510 dev_priv->mm.interruptible = false;
3511
3512 WARN_ON(i915_gem_object_unbind(obj));
3513
3514 dev_priv->mm.interruptible = was_interruptible;
3515 }
3516
Chris Wilson05394f32010-11-08 19:18:58 +00003517 if (obj->base.map_list.map)
Rob Clarkb464e9a2011-08-10 08:09:08 -05003518 drm_gem_free_mmap_offset(&obj->base);
Chris Wilsonbe726152010-07-23 23:18:50 +01003519
Chris Wilson05394f32010-11-08 19:18:58 +00003520 drm_gem_object_release(&obj->base);
3521 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003522
Chris Wilson05394f32010-11-08 19:18:58 +00003523 kfree(obj->bit_17);
3524 kfree(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003525}
3526
Jesse Barnes5669fca2009-02-17 15:13:31 -08003527int
Eric Anholt673a3942008-07-30 12:06:12 -07003528i915_gem_idle(struct drm_device *dev)
3529{
3530 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003531 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003532
Keith Packard6dbe2772008-10-14 21:41:13 -07003533 mutex_lock(&dev->struct_mutex);
3534
Chris Wilson87acb0a2010-10-19 10:13:00 +01003535 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003536 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003537 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003538 }
Eric Anholt673a3942008-07-30 12:06:12 -07003539
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003540 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003541 if (ret) {
3542 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003543 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003544 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003545 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003546
Chris Wilson29105cc2010-01-07 10:39:13 +00003547 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01003548 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3549 i915_gem_evict_everything(dev, false);
Chris Wilson29105cc2010-01-07 10:39:13 +00003550
Chris Wilson312817a2010-11-22 11:50:11 +00003551 i915_gem_reset_fences(dev);
3552
Chris Wilson29105cc2010-01-07 10:39:13 +00003553 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3554 * We need to replace this with a semaphore, or something.
3555 * And not confound mm.suspended!
3556 */
3557 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02003558 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003559
3560 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003561 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003562
Keith Packard6dbe2772008-10-14 21:41:13 -07003563 mutex_unlock(&dev->struct_mutex);
3564
Chris Wilson29105cc2010-01-07 10:39:13 +00003565 /* Cancel the retire work handler, which should be idle now. */
3566 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3567
Eric Anholt673a3942008-07-30 12:06:12 -07003568 return 0;
3569}
3570
Ben Widawskyb9524a12012-05-25 16:56:24 -07003571void i915_gem_l3_remap(struct drm_device *dev)
3572{
3573 drm_i915_private_t *dev_priv = dev->dev_private;
3574 u32 misccpctl;
3575 int i;
3576
3577 if (!IS_IVYBRIDGE(dev))
3578 return;
3579
3580 if (!dev_priv->mm.l3_remap_info)
3581 return;
3582
3583 misccpctl = I915_READ(GEN7_MISCCPCTL);
3584 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
3585 POSTING_READ(GEN7_MISCCPCTL);
3586
3587 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
3588 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
3589 if (remap && remap != dev_priv->mm.l3_remap_info[i/4])
3590 DRM_DEBUG("0x%x was already programmed to %x\n",
3591 GEN7_L3LOG_BASE + i, remap);
3592 if (remap && !dev_priv->mm.l3_remap_info[i/4])
3593 DRM_DEBUG_DRIVER("Clearing remapped register\n");
3594 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->mm.l3_remap_info[i/4]);
3595 }
3596
3597 /* Make sure all the writes land before disabling dop clock gating */
3598 POSTING_READ(GEN7_L3LOG_BASE);
3599
3600 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
3601}
3602
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003603void i915_gem_init_swizzling(struct drm_device *dev)
3604{
3605 drm_i915_private_t *dev_priv = dev->dev_private;
3606
Daniel Vetter11782b02012-01-31 16:47:55 +01003607 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003608 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3609 return;
3610
3611 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3612 DISP_TILE_SURFACE_SWIZZLING);
3613
Daniel Vetter11782b02012-01-31 16:47:55 +01003614 if (IS_GEN5(dev))
3615 return;
3616
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003617 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3618 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003619 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003620 else
Daniel Vetter6b26c862012-04-24 14:04:12 +02003621 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003622}
Daniel Vettere21af882012-02-09 20:53:27 +01003623
3624void i915_gem_init_ppgtt(struct drm_device *dev)
3625{
3626 drm_i915_private_t *dev_priv = dev->dev_private;
3627 uint32_t pd_offset;
3628 struct intel_ring_buffer *ring;
Daniel Vetter55a254a2012-03-22 00:14:43 +01003629 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
3630 uint32_t __iomem *pd_addr;
3631 uint32_t pd_entry;
Daniel Vettere21af882012-02-09 20:53:27 +01003632 int i;
3633
3634 if (!dev_priv->mm.aliasing_ppgtt)
3635 return;
3636
Daniel Vetter55a254a2012-03-22 00:14:43 +01003637
3638 pd_addr = dev_priv->mm.gtt->gtt + ppgtt->pd_offset/sizeof(uint32_t);
3639 for (i = 0; i < ppgtt->num_pd_entries; i++) {
3640 dma_addr_t pt_addr;
3641
3642 if (dev_priv->mm.gtt->needs_dmar)
3643 pt_addr = ppgtt->pt_dma_addr[i];
3644 else
3645 pt_addr = page_to_phys(ppgtt->pt_pages[i]);
3646
3647 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
3648 pd_entry |= GEN6_PDE_VALID;
3649
3650 writel(pd_entry, pd_addr + i);
3651 }
3652 readl(pd_addr);
3653
3654 pd_offset = ppgtt->pd_offset;
Daniel Vettere21af882012-02-09 20:53:27 +01003655 pd_offset /= 64; /* in cachelines, */
3656 pd_offset <<= 16;
3657
3658 if (INTEL_INFO(dev)->gen == 6) {
Daniel Vetter48ecfa12012-04-11 20:42:40 +02003659 uint32_t ecochk, gab_ctl, ecobits;
3660
3661 ecobits = I915_READ(GAC_ECO_BITS);
3662 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
Daniel Vetterbe901a52012-04-11 20:42:39 +02003663
3664 gab_ctl = I915_READ(GAB_CTL);
3665 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
3666
3667 ecochk = I915_READ(GAM_ECOCHK);
Daniel Vettere21af882012-02-09 20:53:27 +01003668 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
3669 ECOCHK_PPGTT_CACHE64B);
Daniel Vetter6b26c862012-04-24 14:04:12 +02003670 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Daniel Vettere21af882012-02-09 20:53:27 +01003671 } else if (INTEL_INFO(dev)->gen >= 7) {
3672 I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
3673 /* GFX_MODE is per-ring on gen7+ */
3674 }
3675
Chris Wilsonb4519512012-05-11 14:29:30 +01003676 for_each_ring(ring, dev_priv, i) {
Daniel Vettere21af882012-02-09 20:53:27 +01003677 if (INTEL_INFO(dev)->gen >= 7)
3678 I915_WRITE(RING_MODE_GEN7(ring),
Daniel Vetter6b26c862012-04-24 14:04:12 +02003679 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Daniel Vettere21af882012-02-09 20:53:27 +01003680
3681 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
3682 I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
3683 }
3684}
3685
Eric Anholt673a3942008-07-30 12:06:12 -07003686int
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003687i915_gem_init_hw(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003688{
3689 drm_i915_private_t *dev_priv = dev->dev_private;
3690 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003691
Daniel Vetter8ecd1a62012-06-07 15:56:03 +02003692 if (!intel_enable_gtt())
3693 return -EIO;
3694
Ben Widawskyb9524a12012-05-25 16:56:24 -07003695 i915_gem_l3_remap(dev);
3696
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003697 i915_gem_init_swizzling(dev);
3698
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003699 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003700 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003701 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003702
3703 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003704 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003705 if (ret)
3706 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003707 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003708
Chris Wilson549f7362010-10-19 11:19:32 +01003709 if (HAS_BLT(dev)) {
3710 ret = intel_init_blt_ring_buffer(dev);
3711 if (ret)
3712 goto cleanup_bsd_ring;
3713 }
3714
Chris Wilson6f392d5482010-08-07 11:01:22 +01003715 dev_priv->next_seqno = 1;
3716
Ben Widawsky254f9652012-06-04 14:42:42 -07003717 /*
3718 * XXX: There was some w/a described somewhere suggesting loading
3719 * contexts before PPGTT.
3720 */
3721 i915_gem_context_init(dev);
Daniel Vettere21af882012-02-09 20:53:27 +01003722 i915_gem_init_ppgtt(dev);
3723
Chris Wilson68f95ba2010-05-27 13:18:22 +01003724 return 0;
3725
Chris Wilson549f7362010-10-19 11:19:32 +01003726cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003727 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003728cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003729 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003730 return ret;
3731}
3732
Chris Wilson1070a422012-04-24 15:47:41 +01003733static bool
3734intel_enable_ppgtt(struct drm_device *dev)
3735{
3736 if (i915_enable_ppgtt >= 0)
3737 return i915_enable_ppgtt;
3738
3739#ifdef CONFIG_INTEL_IOMMU
3740 /* Disable ppgtt on SNB if VT-d is on. */
3741 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
3742 return false;
3743#endif
3744
3745 return true;
3746}
3747
3748int i915_gem_init(struct drm_device *dev)
3749{
3750 struct drm_i915_private *dev_priv = dev->dev_private;
3751 unsigned long gtt_size, mappable_size;
3752 int ret;
3753
3754 gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
3755 mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
3756
3757 mutex_lock(&dev->struct_mutex);
3758 if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
3759 /* PPGTT pdes are stolen from global gtt ptes, so shrink the
3760 * aperture accordingly when using aliasing ppgtt. */
3761 gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
3762
3763 i915_gem_init_global_gtt(dev, 0, mappable_size, gtt_size);
3764
3765 ret = i915_gem_init_aliasing_ppgtt(dev);
3766 if (ret) {
3767 mutex_unlock(&dev->struct_mutex);
3768 return ret;
3769 }
3770 } else {
3771 /* Let GEM Manage all of the aperture.
3772 *
3773 * However, leave one page at the end still bound to the scratch
3774 * page. There are a number of places where the hardware
3775 * apparently prefetches past the end of the object, and we've
3776 * seen multiple hangs with the GPU head pointer stuck in a
3777 * batchbuffer bound at the last page of the aperture. One page
3778 * should be enough to keep any prefetching inside of the
3779 * aperture.
3780 */
3781 i915_gem_init_global_gtt(dev, 0, mappable_size,
3782 gtt_size);
3783 }
3784
3785 ret = i915_gem_init_hw(dev);
3786 mutex_unlock(&dev->struct_mutex);
3787 if (ret) {
3788 i915_gem_cleanup_aliasing_ppgtt(dev);
3789 return ret;
3790 }
3791
Daniel Vetter53ca26c2012-04-26 23:28:03 +02003792 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
3793 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3794 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01003795 return 0;
3796}
3797
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003798void
3799i915_gem_cleanup_ringbuffer(struct drm_device *dev)
3800{
3801 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01003802 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003803 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003804
Chris Wilsonb4519512012-05-11 14:29:30 +01003805 for_each_ring(ring, dev_priv, i)
3806 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003807}
3808
3809int
Eric Anholt673a3942008-07-30 12:06:12 -07003810i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
3811 struct drm_file *file_priv)
3812{
3813 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01003814 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003815
Jesse Barnes79e53942008-11-07 14:24:08 -08003816 if (drm_core_check_feature(dev, DRIVER_MODESET))
3817 return 0;
3818
Ben Gamariba1234d2009-09-14 17:48:47 -04003819 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003820 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04003821 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07003822 }
3823
Eric Anholt673a3942008-07-30 12:06:12 -07003824 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003825 dev_priv->mm.suspended = 0;
3826
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003827 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003828 if (ret != 0) {
3829 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003830 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003831 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003832
Chris Wilson69dc4982010-10-19 10:36:51 +01003833 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07003834 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
3835 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Eric Anholt673a3942008-07-30 12:06:12 -07003836 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003837
Chris Wilson5f353082010-06-07 14:03:03 +01003838 ret = drm_irq_install(dev);
3839 if (ret)
3840 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003841
Eric Anholt673a3942008-07-30 12:06:12 -07003842 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01003843
3844cleanup_ringbuffer:
3845 mutex_lock(&dev->struct_mutex);
3846 i915_gem_cleanup_ringbuffer(dev);
3847 dev_priv->mm.suspended = 1;
3848 mutex_unlock(&dev->struct_mutex);
3849
3850 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003851}
3852
3853int
3854i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
3855 struct drm_file *file_priv)
3856{
Jesse Barnes79e53942008-11-07 14:24:08 -08003857 if (drm_core_check_feature(dev, DRIVER_MODESET))
3858 return 0;
3859
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003860 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07003861 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003862}
3863
3864void
3865i915_gem_lastclose(struct drm_device *dev)
3866{
3867 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003868
Eric Anholte806b492009-01-22 09:56:58 -08003869 if (drm_core_check_feature(dev, DRIVER_MODESET))
3870 return;
3871
Keith Packard6dbe2772008-10-14 21:41:13 -07003872 ret = i915_gem_idle(dev);
3873 if (ret)
3874 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07003875}
3876
Chris Wilson64193402010-10-24 12:38:05 +01003877static void
3878init_ring_lists(struct intel_ring_buffer *ring)
3879{
3880 INIT_LIST_HEAD(&ring->active_list);
3881 INIT_LIST_HEAD(&ring->request_list);
3882 INIT_LIST_HEAD(&ring->gpu_write_list);
3883}
3884
Eric Anholt673a3942008-07-30 12:06:12 -07003885void
3886i915_gem_load(struct drm_device *dev)
3887{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003888 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07003889 drm_i915_private_t *dev_priv = dev->dev_private;
3890
Chris Wilson69dc4982010-10-19 10:36:51 +01003891 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003892 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
3893 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07003894 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003895 INIT_LIST_HEAD(&dev_priv->mm.gtt_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003896 for (i = 0; i < I915_NUM_RINGS; i++)
3897 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02003898 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02003899 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003900 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
3901 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003902 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01003903
Dave Airlie94400122010-07-20 13:15:31 +10003904 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
3905 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02003906 I915_WRITE(MI_ARB_STATE,
3907 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10003908 }
3909
Chris Wilson72bfa192010-12-19 11:42:05 +00003910 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
3911
Jesse Barnesde151cf2008-11-12 10:03:55 -08003912 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08003913 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3914 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003915
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003916 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08003917 dev_priv->num_fence_regs = 16;
3918 else
3919 dev_priv->num_fence_regs = 8;
3920
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003921 /* Initialize fence registers to zero */
Chris Wilsonada726c2012-04-17 15:31:32 +01003922 i915_gem_reset_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07003923
Eric Anholt673a3942008-07-30 12:06:12 -07003924 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003925 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01003926
Chris Wilsonce453d82011-02-21 14:43:56 +00003927 dev_priv->mm.interruptible = true;
3928
Chris Wilson17250b72010-10-28 12:51:39 +01003929 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
3930 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
3931 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07003932}
Dave Airlie71acb5e2008-12-30 20:31:46 +10003933
3934/*
3935 * Create a physically contiguous memory object for this object
3936 * e.g. for cursor + overlay regs
3937 */
Chris Wilson995b6762010-08-20 13:23:26 +01003938static int i915_gem_init_phys_object(struct drm_device *dev,
3939 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003940{
3941 drm_i915_private_t *dev_priv = dev->dev_private;
3942 struct drm_i915_gem_phys_object *phys_obj;
3943 int ret;
3944
3945 if (dev_priv->mm.phys_objs[id - 1] || !size)
3946 return 0;
3947
Eric Anholt9a298b22009-03-24 12:23:04 -07003948 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003949 if (!phys_obj)
3950 return -ENOMEM;
3951
3952 phys_obj->id = id;
3953
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003954 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003955 if (!phys_obj->handle) {
3956 ret = -ENOMEM;
3957 goto kfree_obj;
3958 }
3959#ifdef CONFIG_X86
3960 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
3961#endif
3962
3963 dev_priv->mm.phys_objs[id - 1] = phys_obj;
3964
3965 return 0;
3966kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07003967 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003968 return ret;
3969}
3970
Chris Wilson995b6762010-08-20 13:23:26 +01003971static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003972{
3973 drm_i915_private_t *dev_priv = dev->dev_private;
3974 struct drm_i915_gem_phys_object *phys_obj;
3975
3976 if (!dev_priv->mm.phys_objs[id - 1])
3977 return;
3978
3979 phys_obj = dev_priv->mm.phys_objs[id - 1];
3980 if (phys_obj->cur_obj) {
3981 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
3982 }
3983
3984#ifdef CONFIG_X86
3985 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
3986#endif
3987 drm_pci_free(dev, phys_obj->handle);
3988 kfree(phys_obj);
3989 dev_priv->mm.phys_objs[id - 1] = NULL;
3990}
3991
3992void i915_gem_free_all_phys_object(struct drm_device *dev)
3993{
3994 int i;
3995
Dave Airlie260883c2009-01-22 17:58:49 +10003996 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003997 i915_gem_free_phys_object(dev, i);
3998}
3999
4000void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004001 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004002{
Chris Wilson05394f32010-11-08 19:18:58 +00004003 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004004 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004005 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004006 int page_count;
4007
Chris Wilson05394f32010-11-08 19:18:58 +00004008 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004009 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004010 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004011
Chris Wilson05394f32010-11-08 19:18:58 +00004012 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004013 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004014 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004015 if (!IS_ERR(page)) {
4016 char *dst = kmap_atomic(page);
4017 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4018 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004019
Chris Wilsone5281cc2010-10-28 13:45:36 +01004020 drm_clflush_pages(&page, 1);
4021
4022 set_page_dirty(page);
4023 mark_page_accessed(page);
4024 page_cache_release(page);
4025 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004026 }
Daniel Vetter40ce6572010-11-05 18:12:18 +01004027 intel_gtt_chipset_flush();
Chris Wilsond78b47b2009-06-17 21:52:49 +01004028
Chris Wilson05394f32010-11-08 19:18:58 +00004029 obj->phys_obj->cur_obj = NULL;
4030 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004031}
4032
4033int
4034i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004035 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004036 int id,
4037 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004038{
Chris Wilson05394f32010-11-08 19:18:58 +00004039 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004040 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004041 int ret = 0;
4042 int page_count;
4043 int i;
4044
4045 if (id > I915_MAX_PHYS_OBJECT)
4046 return -EINVAL;
4047
Chris Wilson05394f32010-11-08 19:18:58 +00004048 if (obj->phys_obj) {
4049 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004050 return 0;
4051 i915_gem_detach_phys_object(dev, obj);
4052 }
4053
Dave Airlie71acb5e2008-12-30 20:31:46 +10004054 /* create a new object */
4055 if (!dev_priv->mm.phys_objs[id - 1]) {
4056 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004057 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004058 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004059 DRM_ERROR("failed to init phys object %d size: %zu\n",
4060 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004061 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004062 }
4063 }
4064
4065 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004066 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4067 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004068
Chris Wilson05394f32010-11-08 19:18:58 +00004069 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004070
4071 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004072 struct page *page;
4073 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004074
Hugh Dickins5949eac2011-06-27 16:18:18 -07004075 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004076 if (IS_ERR(page))
4077 return PTR_ERR(page);
4078
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004079 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004080 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004081 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004082 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004083
4084 mark_page_accessed(page);
4085 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004086 }
4087
4088 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004089}
4090
4091static int
Chris Wilson05394f32010-11-08 19:18:58 +00004092i915_gem_phys_pwrite(struct drm_device *dev,
4093 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004094 struct drm_i915_gem_pwrite *args,
4095 struct drm_file *file_priv)
4096{
Chris Wilson05394f32010-11-08 19:18:58 +00004097 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004098 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004099
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004100 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4101 unsigned long unwritten;
4102
4103 /* The physical object once assigned is fixed for the lifetime
4104 * of the obj, so we can safely drop the lock and continue
4105 * to access vaddr.
4106 */
4107 mutex_unlock(&dev->struct_mutex);
4108 unwritten = copy_from_user(vaddr, user_data, args->size);
4109 mutex_lock(&dev->struct_mutex);
4110 if (unwritten)
4111 return -EFAULT;
4112 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004113
Daniel Vetter40ce6572010-11-05 18:12:18 +01004114 intel_gtt_chipset_flush();
Dave Airlie71acb5e2008-12-30 20:31:46 +10004115 return 0;
4116}
Eric Anholtb9624422009-06-03 07:27:35 +00004117
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004118void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004119{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004120 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004121
4122 /* Clean up our request list when the client is going away, so that
4123 * later retire_requests won't dereference our soon-to-be-gone
4124 * file_priv.
4125 */
Chris Wilson1c255952010-09-26 11:03:27 +01004126 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004127 while (!list_empty(&file_priv->mm.request_list)) {
4128 struct drm_i915_gem_request *request;
4129
4130 request = list_first_entry(&file_priv->mm.request_list,
4131 struct drm_i915_gem_request,
4132 client_list);
4133 list_del(&request->client_list);
4134 request->file_priv = NULL;
4135 }
Chris Wilson1c255952010-09-26 11:03:27 +01004136 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004137}
Chris Wilson31169712009-09-14 16:50:28 +01004138
Chris Wilson31169712009-09-14 16:50:28 +01004139static int
Chris Wilson1637ef42010-04-20 17:10:35 +01004140i915_gpu_is_active(struct drm_device *dev)
4141{
4142 drm_i915_private_t *dev_priv = dev->dev_private;
4143 int lists_empty;
4144
Chris Wilson1637ef42010-04-20 17:10:35 +01004145 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Chris Wilson17250b72010-10-28 12:51:39 +01004146 list_empty(&dev_priv->mm.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01004147
4148 return !lists_empty;
4149}
4150
4151static int
Ying Han1495f232011-05-24 17:12:27 -07004152i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004153{
Chris Wilson17250b72010-10-28 12:51:39 +01004154 struct drm_i915_private *dev_priv =
4155 container_of(shrinker,
4156 struct drm_i915_private,
4157 mm.inactive_shrinker);
4158 struct drm_device *dev = dev_priv->dev;
4159 struct drm_i915_gem_object *obj, *next;
Ying Han1495f232011-05-24 17:12:27 -07004160 int nr_to_scan = sc->nr_to_scan;
Chris Wilson17250b72010-10-28 12:51:39 +01004161 int cnt;
4162
4163 if (!mutex_trylock(&dev->struct_mutex))
Chris Wilsonbbe2e112010-10-28 22:35:07 +01004164 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01004165
4166 /* "fast-path" to count number of available objects */
4167 if (nr_to_scan == 0) {
Chris Wilson17250b72010-10-28 12:51:39 +01004168 cnt = 0;
4169 list_for_each_entry(obj,
4170 &dev_priv->mm.inactive_list,
4171 mm_list)
4172 cnt++;
4173 mutex_unlock(&dev->struct_mutex);
4174 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01004175 }
4176
Chris Wilson1637ef42010-04-20 17:10:35 +01004177rescan:
Chris Wilson31169712009-09-14 16:50:28 +01004178 /* first scan for clean buffers */
Chris Wilson17250b72010-10-28 12:51:39 +01004179 i915_gem_retire_requests(dev);
Chris Wilson31169712009-09-14 16:50:28 +01004180
Chris Wilson17250b72010-10-28 12:51:39 +01004181 list_for_each_entry_safe(obj, next,
4182 &dev_priv->mm.inactive_list,
4183 mm_list) {
4184 if (i915_gem_object_is_purgeable(obj)) {
Chris Wilson20217462010-11-23 15:26:33 +00004185 if (i915_gem_object_unbind(obj) == 0 &&
4186 --nr_to_scan == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01004187 break;
Chris Wilson31169712009-09-14 16:50:28 +01004188 }
Chris Wilson31169712009-09-14 16:50:28 +01004189 }
4190
4191 /* second pass, evict/count anything still on the inactive list */
Chris Wilson17250b72010-10-28 12:51:39 +01004192 cnt = 0;
4193 list_for_each_entry_safe(obj, next,
4194 &dev_priv->mm.inactive_list,
4195 mm_list) {
Chris Wilson20217462010-11-23 15:26:33 +00004196 if (nr_to_scan &&
4197 i915_gem_object_unbind(obj) == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01004198 nr_to_scan--;
Chris Wilson20217462010-11-23 15:26:33 +00004199 else
Chris Wilson17250b72010-10-28 12:51:39 +01004200 cnt++;
Chris Wilson31169712009-09-14 16:50:28 +01004201 }
4202
Chris Wilson17250b72010-10-28 12:51:39 +01004203 if (nr_to_scan && i915_gpu_is_active(dev)) {
Chris Wilson1637ef42010-04-20 17:10:35 +01004204 /*
4205 * We are desperate for pages, so as a last resort, wait
4206 * for the GPU to finish and discard whatever we can.
4207 * This has a dramatic impact to reduce the number of
4208 * OOM-killer events whilst running the GPU aggressively.
4209 */
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004210 if (i915_gpu_idle(dev) == 0)
Chris Wilson1637ef42010-04-20 17:10:35 +01004211 goto rescan;
4212 }
Chris Wilson17250b72010-10-28 12:51:39 +01004213 mutex_unlock(&dev->struct_mutex);
4214 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01004215}