blob: 285fb3f203af947fe918d7d8f42df91a1d98af48 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +020097extern int radeon_lockup_timeout;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020098
99/*
100 * Copy from radeon_drv.h so we don't have to include both and have conflicting
101 * symbol;
102 */
Jerome Glissebb635562012-05-09 15:34:46 +0200103#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
104#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100105/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200106#define RADEON_IB_POOL_SIZE 16
107#define RADEON_DEBUGFS_MAX_COMPONENTS 32
108#define RADEONFB_CONN_LIMIT 4
109#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200110
Alex Deucher1b370782011-11-17 20:13:28 -0500111/* max number of rings */
Alex Deucherf60cbd12012-12-04 15:27:33 -0500112#define RADEON_NUM_RINGS 5
Jerome Glissebb635562012-05-09 15:34:46 +0200113
114/* fence seq are set to this number when signaled */
115#define RADEON_FENCE_SIGNALED_SEQ 0LL
Alex Deucher1b370782011-11-17 20:13:28 -0500116
117/* internal ring indices */
118/* r1xx+ has gfx CP ring */
Jerome Glissebb635562012-05-09 15:34:46 +0200119#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500120
121/* cayman has 2 compute CP rings */
Jerome Glissebb635562012-05-09 15:34:46 +0200122#define CAYMAN_RING_TYPE_CP1_INDEX 1
123#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500124
Alex Deucher4d756582012-09-27 15:08:35 -0400125/* R600+ has an async dma ring */
126#define R600_RING_TYPE_DMA_INDEX 3
Alex Deucherf60cbd12012-12-04 15:27:33 -0500127/* cayman add a second async dma ring */
128#define CAYMAN_RING_TYPE_DMA1_INDEX 4
Alex Deucher4d756582012-09-27 15:08:35 -0400129
Jerome Glisse721604a2012-01-05 22:11:05 -0500130/* hardcode those limit for now */
Christian Königca19f212012-09-11 16:09:59 +0200131#define RADEON_VA_IB_OFFSET (1 << 20)
Jerome Glissebb635562012-05-09 15:34:46 +0200132#define RADEON_VA_RESERVED_SIZE (8 << 20)
133#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500134
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200135/*
136 * Errata workarounds.
137 */
138enum radeon_pll_errata {
139 CHIP_ERRATA_R300_CG = 0x00000001,
140 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
141 CHIP_ERRATA_PLL_DELAY = 0x00000004
142};
143
144
145struct radeon_device;
146
147
148/*
149 * BIOS.
150 */
151bool radeon_get_bios(struct radeon_device *rdev);
152
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500153/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000154 * Dummy page
155 */
156struct radeon_dummy_page {
157 struct page *page;
158 dma_addr_t addr;
159};
160int radeon_dummy_page_init(struct radeon_device *rdev);
161void radeon_dummy_page_fini(struct radeon_device *rdev);
162
163
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200164/*
165 * Clocks
166 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200167struct radeon_clock {
168 struct radeon_pll p1pll;
169 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500170 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200171 struct radeon_pll spll;
172 struct radeon_pll mpll;
173 /* 10 Khz units */
174 uint32_t default_mclk;
175 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500176 uint32_t default_dispclk;
177 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400178 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200179};
180
Rafał Miłecki74338742009-11-03 00:53:02 +0100181/*
182 * Power management
183 */
184int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500185void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100186void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400187void radeon_pm_suspend(struct radeon_device *rdev);
188void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500189void radeon_combios_get_power_modes(struct radeon_device *rdev);
190void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400191void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherf8920342010-06-30 12:02:03 -0400192void rs690_pm_info(struct radeon_device *rdev);
Alex Deucher20d391d2011-02-01 16:12:34 -0500193extern int rv6xx_get_temp(struct radeon_device *rdev);
194extern int rv770_get_temp(struct radeon_device *rdev);
195extern int evergreen_get_temp(struct radeon_device *rdev);
196extern int sumo_get_temp(struct radeon_device *rdev);
Alex Deucher1bd47d22012-03-20 17:18:10 -0400197extern int si_get_temp(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500198extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
199 unsigned *bankh, unsigned *mtaspect,
200 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000201
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200202/*
203 * Fences.
204 */
205struct radeon_fence_driver {
206 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000207 uint64_t gpu_addr;
208 volatile uint32_t *cpu_addr;
Christian König68e250b2012-05-10 15:57:31 +0200209 /* sync_seq is protected by ring emission lock */
210 uint64_t sync_seq[RADEON_NUM_RINGS];
Jerome Glissebb635562012-05-09 15:34:46 +0200211 atomic64_t last_seq;
Christian König36abaca2012-05-02 15:11:13 +0200212 unsigned long last_activity;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100213 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200214};
215
216struct radeon_fence {
217 struct radeon_device *rdev;
218 struct kref kref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200219 /* protected by radeon_fence.lock */
Jerome Glissebb635562012-05-09 15:34:46 +0200220 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400221 /* RB, DMA, etc. */
Jerome Glissebb635562012-05-09 15:34:46 +0200222 unsigned ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200223};
224
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000225int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
226int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200227void radeon_fence_driver_fini(struct radeon_device *rdev);
Christian König876dc9f2012-05-08 14:24:01 +0200228int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Alex Deucher74652802011-08-25 13:39:48 -0400229void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200230bool radeon_fence_signaled(struct radeon_fence *fence);
231int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König8a47cc92012-05-09 15:34:48 +0200232int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
Christian König7ecc45e2012-06-29 11:33:12 +0200233void radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200234int radeon_fence_wait_any(struct radeon_device *rdev,
235 struct radeon_fence **fences,
236 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200237struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
238void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200239unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Christian König68e250b2012-05-10 15:57:31 +0200240bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
241void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
242static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
243 struct radeon_fence *b)
244{
245 if (!a) {
246 return b;
247 }
248
249 if (!b) {
250 return a;
251 }
252
253 BUG_ON(a->ring != b->ring);
254
255 if (a->seq > b->seq) {
256 return a;
257 } else {
258 return b;
259 }
260}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200261
Christian Königee60e292012-08-09 16:21:08 +0200262static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
263 struct radeon_fence *b)
264{
265 if (!a) {
266 return false;
267 }
268
269 if (!b) {
270 return true;
271 }
272
273 BUG_ON(a->ring != b->ring);
274
275 return a->seq < b->seq;
276}
277
Dave Airliee024e112009-06-24 09:48:08 +1000278/*
279 * Tiling registers
280 */
281struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100282 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000283};
284
285#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200286
287/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100288 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200289 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100290struct radeon_mman {
291 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000292 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100293 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100294 bool mem_global_referenced;
295 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100296};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200297
Jerome Glisse721604a2012-01-05 22:11:05 -0500298/* bo virtual address in a specific vm */
299struct radeon_bo_va {
Christian Könige971bd52012-09-11 16:10:04 +0200300 /* protected by bo being reserved */
Jerome Glisse721604a2012-01-05 22:11:05 -0500301 struct list_head bo_list;
Jerome Glisse721604a2012-01-05 22:11:05 -0500302 uint64_t soffset;
303 uint64_t eoffset;
304 uint32_t flags;
305 bool valid;
Christian Könige971bd52012-09-11 16:10:04 +0200306 unsigned ref_count;
307
308 /* protected by vm mutex */
309 struct list_head vm_list;
310
311 /* constant after initialization */
312 struct radeon_vm *vm;
313 struct radeon_bo *bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500314};
315
Jerome Glisse4c788672009-11-20 14:29:23 +0100316struct radeon_bo {
317 /* Protected by gem.mutex */
318 struct list_head list;
319 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100320 u32 placements[3];
Jerome Glissed025e9e2012-11-29 10:35:41 -0500321 u32 busy_placements[3];
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100322 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100323 struct ttm_buffer_object tbo;
324 struct ttm_bo_kmap_obj kmap;
325 unsigned pin_count;
326 void *kptr;
327 u32 tiling_flags;
328 u32 pitch;
329 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500330 /* list of all virtual address to which this bo
331 * is associated to
332 */
333 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100334 /* Constant after initialization */
335 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100336 struct drm_gem_object gem_base;
Dave Airlie63bc6202012-05-31 13:52:53 +0100337
338 struct ttm_bo_kmap_obj dma_buf_vmap;
339 int vmapping_count;
Jerome Glisse4c788672009-11-20 14:29:23 +0100340};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100341#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100342
343struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000344 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100345 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200346 uint64_t gpu_offset;
347 unsigned rdomain;
348 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100349 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200350};
351
Jerome Glisseb15ba512011-11-15 11:48:34 -0500352/* sub-allocation manager, it has to be protected by another lock.
353 * By conception this is an helper for other part of the driver
354 * like the indirect buffer or semaphore, which both have their
355 * locking.
356 *
357 * Principe is simple, we keep a list of sub allocation in offset
358 * order (first entry has offset == 0, last entry has the highest
359 * offset).
360 *
361 * When allocating new object we first check if there is room at
362 * the end total_size - (last_object_offset + last_object_size) >=
363 * alloc_size. If so we allocate new object there.
364 *
365 * When there is not enough room at the end, we start waiting for
366 * each sub object until we reach object_offset+object_size >=
367 * alloc_size, this object then become the sub object we return.
368 *
369 * Alignment can't be bigger than page size.
370 *
371 * Hole are not considered for allocation to keep things simple.
372 * Assumption is that there won't be hole (all object on same
373 * alignment).
374 */
375struct radeon_sa_manager {
Christian Königbfb38d32012-07-11 21:07:57 +0200376 wait_queue_head_t wq;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500377 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200378 struct list_head *hole;
379 struct list_head flist[RADEON_NUM_RINGS];
380 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500381 unsigned size;
382 uint64_t gpu_addr;
383 void *cpu_ptr;
384 uint32_t domain;
385};
386
387struct radeon_sa_bo;
388
389/* sub-allocation buffer */
390struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200391 struct list_head olist;
392 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500393 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200394 unsigned soffset;
395 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200396 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500397};
398
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200399/*
400 * GEM objects.
401 */
402struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100403 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200404 struct list_head objects;
405};
406
407int radeon_gem_init(struct radeon_device *rdev);
408void radeon_gem_fini(struct radeon_device *rdev);
409int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100410 int alignment, int initial_domain,
411 bool discardable, bool kernel,
412 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200413
Dave Airlieff72145b2011-02-07 12:16:14 +1000414int radeon_mode_dumb_create(struct drm_file *file_priv,
415 struct drm_device *dev,
416 struct drm_mode_create_dumb *args);
417int radeon_mode_dumb_mmap(struct drm_file *filp,
418 struct drm_device *dev,
419 uint32_t handle, uint64_t *offset_p);
420int radeon_mode_dumb_destroy(struct drm_file *file_priv,
421 struct drm_device *dev,
422 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200423
424/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500425 * Semaphores.
426 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500427/* everything here is constant */
428struct radeon_semaphore {
Jerome Glissea8c05942012-05-09 15:34:57 +0200429 struct radeon_sa_bo *sa_bo;
430 signed waiters;
Jerome Glissec1341e52011-12-21 12:13:47 -0500431 uint64_t gpu_addr;
Jerome Glissec1341e52011-12-21 12:13:47 -0500432};
433
Jerome Glissec1341e52011-12-21 12:13:47 -0500434int radeon_semaphore_create(struct radeon_device *rdev,
435 struct radeon_semaphore **semaphore);
436void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
437 struct radeon_semaphore *semaphore);
438void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
439 struct radeon_semaphore *semaphore);
Christian König8f676c42012-05-02 15:11:18 +0200440int radeon_semaphore_sync_rings(struct radeon_device *rdev,
441 struct radeon_semaphore *semaphore,
Christian König220907d2012-05-10 16:46:43 +0200442 int signaler, int waiter);
Jerome Glissec1341e52011-12-21 12:13:47 -0500443void radeon_semaphore_free(struct radeon_device *rdev,
Christian König220907d2012-05-10 16:46:43 +0200444 struct radeon_semaphore **semaphore,
Jerome Glissea8c05942012-05-09 15:34:57 +0200445 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500446
447/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200448 * GART structures, functions & helpers
449 */
450struct radeon_mc;
451
Matt Turnera77f1712009-10-14 00:34:41 -0400452#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000453#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400454#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500455#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400456
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200457struct radeon_gart {
458 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400459 struct radeon_bo *robj;
460 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200461 unsigned num_gpu_pages;
462 unsigned num_cpu_pages;
463 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200464 struct page **pages;
465 dma_addr_t *pages_addr;
466 bool ready;
467};
468
469int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
470void radeon_gart_table_ram_free(struct radeon_device *rdev);
471int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
472void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400473int radeon_gart_table_vram_pin(struct radeon_device *rdev);
474void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200475int radeon_gart_init(struct radeon_device *rdev);
476void radeon_gart_fini(struct radeon_device *rdev);
477void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
478 int pages);
479int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500480 int pages, struct page **pagelist,
481 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400482void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200483
484
485/*
486 * GPU MC structures, functions & helpers
487 */
488struct radeon_mc {
489 resource_size_t aper_size;
490 resource_size_t aper_base;
491 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000492 /* for some chips with <= 32MB we need to lie
493 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000494 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000495 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000496 u64 gtt_size;
497 u64 gtt_start;
498 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000499 u64 vram_start;
500 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200501 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000502 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200503 int vram_mtrr;
504 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000505 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400506 u64 gtt_base_align;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200507};
508
Alex Deucher06b64762010-01-05 11:27:29 -0500509bool radeon_combios_sideport_present(struct radeon_device *rdev);
510bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200511
512/*
513 * GPU scratch registers structures, functions & helpers
514 */
515struct radeon_scratch {
516 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400517 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200518 bool free[32];
519 uint32_t reg[32];
520};
521
522int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
523void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
524
525
526/*
527 * IRQS.
528 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500529
530struct radeon_unpin_work {
531 struct work_struct work;
532 struct radeon_device *rdev;
533 int crtc_id;
534 struct radeon_fence *fence;
535 struct drm_pending_vblank_event *event;
536 struct radeon_bo *old_rbo;
537 u64 new_crtc_base;
538};
539
540struct r500_irq_stat_regs {
541 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400542 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500543};
544
545struct r600_irq_stat_regs {
546 u32 disp_int;
547 u32 disp_int_cont;
548 u32 disp_int_cont2;
549 u32 d1grph_int;
550 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400551 u32 hdmi0_status;
552 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500553};
554
555struct evergreen_irq_stat_regs {
556 u32 disp_int;
557 u32 disp_int_cont;
558 u32 disp_int_cont2;
559 u32 disp_int_cont3;
560 u32 disp_int_cont4;
561 u32 disp_int_cont5;
562 u32 d1grph_int;
563 u32 d2grph_int;
564 u32 d3grph_int;
565 u32 d4grph_int;
566 u32 d5grph_int;
567 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400568 u32 afmt_status1;
569 u32 afmt_status2;
570 u32 afmt_status3;
571 u32 afmt_status4;
572 u32 afmt_status5;
573 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500574};
575
576union radeon_irq_stat_regs {
577 struct r500_irq_stat_regs r500;
578 struct r600_irq_stat_regs r600;
579 struct evergreen_irq_stat_regs evergreen;
580};
581
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400582#define RADEON_MAX_HPD_PINS 6
583#define RADEON_MAX_CRTCS 6
Alex Deucherf122c612012-03-30 08:59:57 -0400584#define RADEON_MAX_AFMT_BLOCKS 6
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400585
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200586struct radeon_irq {
Christian Koenigfb982572012-05-17 01:33:30 +0200587 bool installed;
588 spinlock_t lock;
Christian Koenig736fc372012-05-17 19:52:00 +0200589 atomic_t ring_int[RADEON_NUM_RINGS];
Christian Koenigfb982572012-05-17 01:33:30 +0200590 bool crtc_vblank_int[RADEON_MAX_CRTCS];
Christian Koenig736fc372012-05-17 19:52:00 +0200591 atomic_t pflip[RADEON_MAX_CRTCS];
Christian Koenigfb982572012-05-17 01:33:30 +0200592 wait_queue_head_t vblank_queue;
593 bool hpd[RADEON_MAX_HPD_PINS];
Christian Koenigfb982572012-05-17 01:33:30 +0200594 bool afmt[RADEON_MAX_AFMT_BLOCKS];
595 union radeon_irq_stat_regs stat_regs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200596};
597
598int radeon_irq_kms_init(struct radeon_device *rdev);
599void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500600void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
601void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500602void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
603void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Christian Koenigfb982572012-05-17 01:33:30 +0200604void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
605void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
606void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
607void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200608
609/*
Christian Könige32eb502011-10-23 12:56:27 +0200610 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200611 */
Alex Deucher74652802011-08-25 13:39:48 -0400612
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200613struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200614 struct radeon_sa_bo *sa_bo;
615 uint32_t length_dw;
616 uint64_t gpu_addr;
617 uint32_t *ptr;
Christian König876dc9f2012-05-08 14:24:01 +0200618 int ring;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200619 struct radeon_fence *fence;
Christian König4bf3dd92012-08-06 18:57:44 +0200620 struct radeon_vm *vm;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200621 bool is_const_ib;
Christian König220907d2012-05-10 16:46:43 +0200622 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
Jerome Glisse68470ae2012-05-09 15:35:00 +0200623 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200624};
625
Christian Könige32eb502011-10-23 12:56:27 +0200626struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100627 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200628 volatile uint32_t *ring;
629 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200630 unsigned rptr_offs;
631 unsigned rptr_reg;
Christian König45df6802012-07-06 16:22:55 +0200632 unsigned rptr_save_reg;
Alex Deucher89d35802012-07-17 14:02:31 -0400633 u64 next_rptr_gpu_addr;
634 volatile u32 *next_rptr_cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200635 unsigned wptr;
636 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200637 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200638 unsigned ring_size;
639 unsigned ring_free_dw;
640 int count_dw;
Christian König069211e2012-05-02 15:11:20 +0200641 unsigned long last_activity;
642 unsigned last_rptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200643 uint64_t gpu_addr;
644 uint32_t align_mask;
645 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200646 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500647 u32 ptr_reg_shift;
648 u32 ptr_reg_mask;
649 u32 nop;
Alex Deucher8b25ed32012-07-17 14:02:30 -0400650 u32 idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200651};
652
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500653/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500654 * VM
655 */
Christian Königee60e292012-08-09 16:21:08 +0200656
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200657/* maximum number of VMIDs */
Christian Königee60e292012-08-09 16:21:08 +0200658#define RADEON_NUM_VM 16
659
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200660/* defines number of bits in page table versus page directory,
661 * a page is 4KB so we have 12 bits offset, 9 bits in the page
662 * table and the remaining 19 bits are in the page directory */
663#define RADEON_VM_BLOCK_SIZE 9
664
665/* number of entries in page table */
666#define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
667
Jerome Glisse721604a2012-01-05 22:11:05 -0500668struct radeon_vm {
669 struct list_head list;
670 struct list_head va;
Christian Königee60e292012-08-09 16:21:08 +0200671 unsigned id;
Christian König90a51a32012-10-09 13:31:17 +0200672
673 /* contains the page directory */
674 struct radeon_sa_bo *page_directory;
675 uint64_t pd_gpu_addr;
676
677 /* array of page tables, one for each page directory entry */
678 struct radeon_sa_bo **page_tables;
679
Jerome Glisse721604a2012-01-05 22:11:05 -0500680 struct mutex mutex;
681 /* last fence for cs using this vm */
682 struct radeon_fence *fence;
Christian König9b40e5d2012-08-08 12:22:43 +0200683 /* last flush or NULL if we still need to flush */
684 struct radeon_fence *last_flush;
Jerome Glisse721604a2012-01-05 22:11:05 -0500685};
686
Jerome Glisse721604a2012-01-05 22:11:05 -0500687struct radeon_vm_manager {
Christian König36ff39c2012-05-09 10:07:08 +0200688 struct mutex lock;
Jerome Glisse721604a2012-01-05 22:11:05 -0500689 struct list_head lru_vm;
Christian Königee60e292012-08-09 16:21:08 +0200690 struct radeon_fence *active[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500691 struct radeon_sa_manager sa_manager;
692 uint32_t max_pfn;
Jerome Glisse721604a2012-01-05 22:11:05 -0500693 /* number of VMIDs */
694 unsigned nvm;
695 /* vram base address for page table entry */
696 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500697 /* is vm enabled? */
698 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500699};
700
701/*
702 * file private structure
703 */
704struct radeon_fpriv {
705 struct radeon_vm vm;
706};
707
708/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500709 * R6xx+ IH ring
710 */
711struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100712 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500713 volatile uint32_t *ring;
714 unsigned rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500715 unsigned ring_size;
716 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500717 uint32_t ptr_mask;
Christian Koenigc20dc362012-05-16 21:45:24 +0200718 atomic_t lock;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500719 bool enabled;
720};
721
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400722struct r600_blit_cp_primitives {
723 void (*set_render_target)(struct radeon_device *rdev, int format,
724 int w, int h, u64 gpu_addr);
725 void (*cp_set_surface_sync)(struct radeon_device *rdev,
726 u32 sync_type, u32 size,
727 u64 mc_addr);
728 void (*set_shaders)(struct radeon_device *rdev);
729 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
730 void (*set_tex_resource)(struct radeon_device *rdev,
731 int format, int w, int h, int pitch,
Alex Deucher9bb77032011-10-22 10:07:09 -0400732 u64 gpu_addr, u32 size);
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400733 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
734 int x2, int y2);
735 void (*draw_auto)(struct radeon_device *rdev);
736 void (*set_default_state)(struct radeon_device *rdev);
737};
738
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000739struct r600_blit {
Jerome Glisse4c788672009-11-20 14:29:23 +0100740 struct radeon_bo *shader_obj;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400741 struct r600_blit_cp_primitives primitives;
742 int max_dim;
743 int ring_size_common;
744 int ring_size_per_loop;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000745 u64 shader_gpu_addr;
746 u32 vs_offset, ps_offset;
747 u32 state_offset;
748 u32 state_len;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000749};
750
Alex Deucher347e7592012-03-20 17:18:21 -0400751/*
752 * SI RLC stuff
753 */
754struct si_rlc {
755 /* for power gating */
756 struct radeon_bo *save_restore_obj;
757 uint64_t save_restore_gpu_addr;
758 /* for clear state */
759 struct radeon_bo *clear_state_obj;
760 uint64_t clear_state_gpu_addr;
761};
762
Jerome Glisse69e130a2011-12-21 12:13:46 -0500763int radeon_ib_get(struct radeon_device *rdev, int ring,
Christian König4bf3dd92012-08-06 18:57:44 +0200764 struct radeon_ib *ib, struct radeon_vm *vm,
765 unsigned size);
Jerome Glissef2e39222012-05-09 15:35:02 +0200766void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4ef72562012-07-13 13:06:00 +0200767int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
768 struct radeon_ib *const_ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200769int radeon_ib_pool_init(struct radeon_device *rdev);
770void radeon_ib_pool_fini(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +0200771int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200772/* Ring access between begin & end cannot sleep */
Alex Deucher89d35802012-07-17 14:02:31 -0400773bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
774 struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200775void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
776int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
777int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
778void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
779void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königd6999bc2012-05-09 15:34:45 +0200780void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200781void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
782int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König7b9ef162012-05-02 15:11:23 +0200783void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +0200784void radeon_ring_lockup_update(struct radeon_ring *ring);
785bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König55d7c222012-07-09 11:52:44 +0200786unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
787 uint32_t **data);
788int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
789 unsigned size, uint32_t *data);
Christian Könige32eb502011-10-23 12:56:27 +0200790int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucher78c55602011-11-17 14:25:56 -0500791 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
792 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200793void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200794
795
Alex Deucher4d756582012-09-27 15:08:35 -0400796/* r600 async dma */
797void r600_dma_stop(struct radeon_device *rdev);
798int r600_dma_resume(struct radeon_device *rdev);
799void r600_dma_fini(struct radeon_device *rdev);
800
Alex Deucher8c5fd7e2012-12-04 15:28:18 -0500801void cayman_dma_stop(struct radeon_device *rdev);
802int cayman_dma_resume(struct radeon_device *rdev);
803void cayman_dma_fini(struct radeon_device *rdev);
804
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200805/*
806 * CS.
807 */
808struct radeon_cs_reloc {
809 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100810 struct radeon_bo *robj;
811 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200812 uint32_t handle;
813 uint32_t flags;
814};
815
816struct radeon_cs_chunk {
817 uint32_t chunk_id;
818 uint32_t length_dw;
Jerome Glisse721604a2012-01-05 22:11:05 -0500819 int kpage_idx[2];
820 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200821 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -0500822 void __user *user_ptr;
823 int last_copied_page;
824 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200825};
826
827struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100828 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200829 struct radeon_device *rdev;
830 struct drm_file *filp;
831 /* chunks */
832 unsigned nchunks;
833 struct radeon_cs_chunk *chunks;
834 uint64_t *chunks_array;
835 /* IB */
836 unsigned idx;
837 /* relocations */
838 unsigned nrelocs;
839 struct radeon_cs_reloc *relocs;
840 struct radeon_cs_reloc **relocs_ptr;
841 struct list_head validated;
842 /* indices of various chunks */
843 int chunk_ib_idx;
844 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -0500845 int chunk_flags_idx;
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400846 int chunk_const_ib_idx;
Jerome Glissef2e39222012-05-09 15:35:02 +0200847 struct radeon_ib ib;
848 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200849 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000850 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +0200851 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -0500852 u32 cs_flags;
853 u32 ring;
854 s32 priority;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200855};
856
Dave Airlie513bcb42009-09-23 16:56:27 +1000857extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -0700858extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +1000859
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200860struct radeon_cs_packet {
861 unsigned idx;
862 unsigned type;
863 unsigned reg;
864 unsigned opcode;
865 int count;
866 unsigned one_reg_wr;
867};
868
869typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
870 struct radeon_cs_packet *pkt,
871 unsigned idx, unsigned reg);
872typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
873 struct radeon_cs_packet *pkt);
874
875
876/*
877 * AGP
878 */
879int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000880void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200881void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200882void radeon_agp_fini(struct radeon_device *rdev);
883
884
885/*
886 * Writeback
887 */
888struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100889 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200890 volatile uint32_t *wb;
891 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -0400892 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400893 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200894};
895
Alex Deucher724c80e2010-08-27 18:25:25 -0400896#define RADEON_WB_SCRATCH_OFFSET 0
Alex Deucher89d35802012-07-17 14:02:31 -0400897#define RADEON_WB_RING0_NEXT_RPTR 256
Alex Deucher724c80e2010-08-27 18:25:25 -0400898#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -0500899#define RADEON_WB_CP1_RPTR_OFFSET 1280
900#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher4d756582012-09-27 15:08:35 -0400901#define R600_WB_DMA_RPTR_OFFSET 1792
Alex Deucher724c80e2010-08-27 18:25:25 -0400902#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherf60cbd12012-12-04 15:27:33 -0500903#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
Alex Deucherd0f8a852010-09-04 05:04:34 -0400904#define R600_WB_EVENT_OFFSET 3072
Alex Deucher724c80e2010-08-27 18:25:25 -0400905
Jerome Glissec93bb852009-07-13 21:04:08 +0200906/**
907 * struct radeon_pm - power management datas
908 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
909 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
910 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
911 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
912 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
913 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
914 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
915 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
916 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300917 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +0200918 * @needed_bandwidth: current bandwidth needs
919 *
920 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300921 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +0200922 * Equation between gpu/memory clock and available bandwidth is hw dependent
923 * (type of memory, bus size, efficiency, ...)
924 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400925
926enum radeon_pm_method {
927 PM_METHOD_PROFILE,
928 PM_METHOD_DYNPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +0100929};
Alex Deucherce8f5372010-05-07 15:10:16 -0400930
931enum radeon_dynpm_state {
932 DYNPM_STATE_DISABLED,
933 DYNPM_STATE_MINIMUM,
934 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000935 DYNPM_STATE_ACTIVE,
936 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -0400937};
938enum radeon_dynpm_action {
939 DYNPM_ACTION_NONE,
940 DYNPM_ACTION_MINIMUM,
941 DYNPM_ACTION_DOWNCLOCK,
942 DYNPM_ACTION_UPCLOCK,
943 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +0100944};
Alex Deucher56278a82009-12-28 13:58:44 -0500945
946enum radeon_voltage_type {
947 VOLTAGE_NONE = 0,
948 VOLTAGE_GPIO,
949 VOLTAGE_VDDC,
950 VOLTAGE_SW
951};
952
Alex Deucher0ec0e742009-12-23 13:21:58 -0500953enum radeon_pm_state_type {
954 POWER_STATE_TYPE_DEFAULT,
955 POWER_STATE_TYPE_POWERSAVE,
956 POWER_STATE_TYPE_BATTERY,
957 POWER_STATE_TYPE_BALANCED,
958 POWER_STATE_TYPE_PERFORMANCE,
959};
960
Alex Deucherce8f5372010-05-07 15:10:16 -0400961enum radeon_pm_profile_type {
962 PM_PROFILE_DEFAULT,
963 PM_PROFILE_AUTO,
964 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -0400965 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -0400966 PM_PROFILE_HIGH,
967};
968
969#define PM_PROFILE_DEFAULT_IDX 0
970#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -0400971#define PM_PROFILE_MID_SH_IDX 2
972#define PM_PROFILE_HIGH_SH_IDX 3
973#define PM_PROFILE_LOW_MH_IDX 4
974#define PM_PROFILE_MID_MH_IDX 5
975#define PM_PROFILE_HIGH_MH_IDX 6
976#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -0400977
978struct radeon_pm_profile {
979 int dpms_off_ps_idx;
980 int dpms_on_ps_idx;
981 int dpms_off_cm_idx;
982 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -0500983};
984
Alex Deucher21a81222010-07-02 12:58:16 -0400985enum radeon_int_thermal_type {
986 THERMAL_TYPE_NONE,
987 THERMAL_TYPE_RV6XX,
988 THERMAL_TYPE_RV770,
989 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -0500990 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -0500991 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -0400992 THERMAL_TYPE_SI,
Alex Deucher21a81222010-07-02 12:58:16 -0400993};
994
Alex Deucher56278a82009-12-28 13:58:44 -0500995struct radeon_voltage {
996 enum radeon_voltage_type type;
997 /* gpio voltage */
998 struct radeon_gpio_rec gpio;
999 u32 delay; /* delay in usec from voltage drop to sclk change */
1000 bool active_high; /* voltage drop is active when bit is high */
1001 /* VDDC voltage */
1002 u8 vddc_id; /* index into vddc voltage table */
1003 u8 vddci_id; /* index into vddci voltage table */
1004 bool vddci_enabled;
1005 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001006 u16 voltage;
1007 /* evergreen+ vddci */
1008 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001009};
1010
Alex Deucherd7311172010-05-03 01:13:14 -04001011/* clock mode flags */
1012#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1013
Alex Deucher56278a82009-12-28 13:58:44 -05001014struct radeon_pm_clock_info {
1015 /* memory clock */
1016 u32 mclk;
1017 /* engine clock */
1018 u32 sclk;
1019 /* voltage info */
1020 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001021 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001022 u32 flags;
1023};
1024
Alex Deuchera48b9b42010-04-22 14:03:55 -04001025/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001026#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001027
Alex Deucher56278a82009-12-28 13:58:44 -05001028struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001029 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001030 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001031 /* number of valid clock modes in this power state */
1032 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001033 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001034 /* standardized state flags */
1035 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001036 u32 misc; /* vbios specific flags */
1037 u32 misc2; /* vbios specific flags */
1038 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001039};
1040
Rafał Miłecki27459322010-02-11 22:16:36 +00001041/*
1042 * Some modes are overclocked by very low value, accept them
1043 */
1044#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1045
Jerome Glissec93bb852009-07-13 21:04:08 +02001046struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001047 struct mutex mutex;
Christian Königdb7fce32012-05-11 14:57:18 +02001048 /* write locked while reprogramming mclk */
1049 struct rw_semaphore mclk_lock;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001050 u32 active_crtcs;
1051 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001052 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001053 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +02001054 fixed20_12 max_bandwidth;
1055 fixed20_12 igp_sideport_mclk;
1056 fixed20_12 igp_system_mclk;
1057 fixed20_12 igp_ht_link_clk;
1058 fixed20_12 igp_ht_link_width;
1059 fixed20_12 k8_bandwidth;
1060 fixed20_12 sideport_bandwidth;
1061 fixed20_12 ht_bandwidth;
1062 fixed20_12 core_bandwidth;
1063 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001064 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001065 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001066 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001067 /* number of valid power states */
1068 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001069 int current_power_state_index;
1070 int current_clock_mode_index;
1071 int requested_power_state_index;
1072 int requested_clock_mode_index;
1073 int default_power_state_index;
1074 u32 current_sclk;
1075 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001076 u16 current_vddc;
1077 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001078 u32 default_sclk;
1079 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001080 u16 default_vddc;
1081 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001082 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001083 /* selected pm method */
1084 enum radeon_pm_method pm_method;
1085 /* dynpm power management */
1086 struct delayed_work dynpm_idle_work;
1087 enum radeon_dynpm_state dynpm_state;
1088 enum radeon_dynpm_action dynpm_planned_action;
1089 unsigned long dynpm_action_timeout;
1090 bool dynpm_can_upclock;
1091 bool dynpm_can_downclock;
1092 /* profile-based power management */
1093 enum radeon_pm_profile_type profile;
1094 int profile_index;
1095 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001096 /* internal thermal controller on rv6xx+ */
1097 enum radeon_int_thermal_type int_thermal_type;
1098 struct device *int_hwmon_dev;
Jerome Glissec93bb852009-07-13 21:04:08 +02001099};
1100
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001101int radeon_pm_get_type_index(struct radeon_device *rdev,
1102 enum radeon_pm_state_type ps_type,
1103 int instance);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001104
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001105struct r600_audio {
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001106 int channels;
1107 int rate;
1108 int bits_per_sample;
1109 u8 status_bits;
1110 u8 category_code;
1111};
1112
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001113/*
1114 * Benchmarking
1115 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001116void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001117
1118
1119/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001120 * Testing
1121 */
1122void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001123void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001124 struct radeon_ring *cpA,
1125 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001126void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001127
1128
1129/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001130 * Debugfs
1131 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001132struct radeon_debugfs {
1133 struct drm_info_list *files;
1134 unsigned num_files;
1135};
1136
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001137int radeon_debugfs_add_files(struct radeon_device *rdev,
1138 struct drm_info_list *files,
1139 unsigned nfiles);
1140int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001141
1142
1143/*
1144 * ASIC specific functions.
1145 */
1146struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001147 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001148 void (*fini)(struct radeon_device *rdev);
1149 int (*resume)(struct radeon_device *rdev);
1150 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001151 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001152 int (*asic_reset)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001153 /* ioctl hw specific callback. Some hw might want to perform special
1154 * operation on specific ioctl. For instance on wait idle some hw
1155 * might want to perform and HDP flush through MMIO as it seems that
1156 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1157 * through ring.
1158 */
1159 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1160 /* check if 3D engine is idle */
1161 bool (*gui_idle)(struct radeon_device *rdev);
1162 /* wait for mc_idle */
1163 int (*mc_wait_for_idle)(struct radeon_device *rdev);
1164 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001165 struct {
1166 void (*tlb_flush)(struct radeon_device *rdev);
1167 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1168 } gart;
Christian König05b07142012-08-06 20:21:10 +02001169 struct {
1170 int (*init)(struct radeon_device *rdev);
1171 void (*fini)(struct radeon_device *rdev);
Christian König2a6f1ab2012-08-11 15:00:30 +02001172
1173 u32 pt_ring_index;
Christian Königdce34bf2012-09-17 19:36:18 +02001174 void (*set_page)(struct radeon_device *rdev, uint64_t pe,
1175 uint64_t addr, unsigned count,
1176 uint32_t incr, uint32_t flags);
Christian König05b07142012-08-06 20:21:10 +02001177 } vm;
Alex Deucher54e88e02012-02-23 18:10:29 -05001178 /* ring specific callbacks */
Christian König4c87bc22011-10-19 19:02:21 +02001179 struct {
1180 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse721604a2012-01-05 22:11:05 -05001181 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4c87bc22011-10-19 19:02:21 +02001182 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Christian Könige32eb502011-10-23 12:56:27 +02001183 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König4c87bc22011-10-19 19:02:21 +02001184 struct radeon_semaphore *semaphore, bool emit_wait);
Christian Königeb0c19c2012-02-23 15:18:44 +01001185 int (*cs_parse)(struct radeon_cs_parser *p);
Alex Deucherf7128122012-02-23 17:53:45 -05001186 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1187 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1188 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König312c4a82012-05-02 15:11:09 +02001189 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
Alex Deucher498522b2012-10-02 14:43:38 -04001190 void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
Christian König4c87bc22011-10-19 19:02:21 +02001191 } ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001192 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001193 struct {
1194 int (*set)(struct radeon_device *rdev);
1195 int (*process)(struct radeon_device *rdev);
1196 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001197 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001198 struct {
1199 /* display watermarks */
1200 void (*bandwidth_update)(struct radeon_device *rdev);
1201 /* get frame count */
1202 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1203 /* wait for vblank */
1204 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001205 /* set backlight level */
1206 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
Alex Deucher6d92f812012-09-14 09:59:26 -04001207 /* get backlight level */
1208 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
Alex Deucherc79a49c2012-02-23 17:53:47 -05001209 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001210 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001211 struct {
1212 int (*blit)(struct radeon_device *rdev,
1213 uint64_t src_offset,
1214 uint64_t dst_offset,
1215 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001216 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001217 u32 blit_ring_index;
1218 int (*dma)(struct radeon_device *rdev,
1219 uint64_t src_offset,
1220 uint64_t dst_offset,
1221 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001222 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001223 u32 dma_ring_index;
1224 /* method used for bo copy */
1225 int (*copy)(struct radeon_device *rdev,
1226 uint64_t src_offset,
1227 uint64_t dst_offset,
1228 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001229 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001230 /* ring used for bo copies */
1231 u32 copy_ring_index;
1232 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001233 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001234 struct {
1235 int (*set_reg)(struct radeon_device *rdev, int reg,
1236 uint32_t tiling_flags, uint32_t pitch,
1237 uint32_t offset, uint32_t obj_size);
1238 void (*clear_reg)(struct radeon_device *rdev, int reg);
1239 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001240 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001241 struct {
1242 void (*init)(struct radeon_device *rdev);
1243 void (*fini)(struct radeon_device *rdev);
1244 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1245 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1246 } hpd;
Alex Deucherce8f5372010-05-07 15:10:16 -04001247 /* power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001248 struct {
1249 void (*misc)(struct radeon_device *rdev);
1250 void (*prepare)(struct radeon_device *rdev);
1251 void (*finish)(struct radeon_device *rdev);
1252 void (*init_profile)(struct radeon_device *rdev);
1253 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001254 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1255 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1256 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1257 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1258 int (*get_pcie_lanes)(struct radeon_device *rdev);
1259 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1260 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deuchera02fa392012-02-23 17:53:41 -05001261 } pm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001262 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001263 struct {
1264 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1265 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1266 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1267 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001268};
1269
Jerome Glisse21f9a432009-09-11 15:55:33 +02001270/*
1271 * Asic structures
1272 */
Dave Airlie551ebd82009-09-01 15:25:57 +10001273struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001274 const unsigned *reg_safe_bm;
1275 unsigned reg_safe_bm_size;
1276 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10001277};
1278
Jerome Glisse21f9a432009-09-11 15:55:33 +02001279struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001280 const unsigned *reg_safe_bm;
1281 unsigned reg_safe_bm_size;
1282 u32 resync_scratch;
1283 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001284};
1285
1286struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001287 unsigned max_pipes;
1288 unsigned max_tile_pipes;
1289 unsigned max_simds;
1290 unsigned max_backends;
1291 unsigned max_gprs;
1292 unsigned max_threads;
1293 unsigned max_stack_entries;
1294 unsigned max_hw_contexts;
1295 unsigned max_gs_threads;
1296 unsigned sx_max_export_size;
1297 unsigned sx_max_export_pos_size;
1298 unsigned sx_max_export_smx_size;
1299 unsigned sq_num_cf_insts;
1300 unsigned tiling_nbanks;
1301 unsigned tiling_npipes;
1302 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001303 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001304 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001305};
1306
1307struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001308 unsigned max_pipes;
1309 unsigned max_tile_pipes;
1310 unsigned max_simds;
1311 unsigned max_backends;
1312 unsigned max_gprs;
1313 unsigned max_threads;
1314 unsigned max_stack_entries;
1315 unsigned max_hw_contexts;
1316 unsigned max_gs_threads;
1317 unsigned sx_max_export_size;
1318 unsigned sx_max_export_pos_size;
1319 unsigned sx_max_export_smx_size;
1320 unsigned sq_num_cf_insts;
1321 unsigned sx_num_of_sets;
1322 unsigned sc_prim_fifo_size;
1323 unsigned sc_hiz_tile_fifo_size;
1324 unsigned sc_earlyz_tile_fifo_fize;
1325 unsigned tiling_nbanks;
1326 unsigned tiling_npipes;
1327 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001328 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001329 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001330};
1331
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001332struct evergreen_asic {
1333 unsigned num_ses;
1334 unsigned max_pipes;
1335 unsigned max_tile_pipes;
1336 unsigned max_simds;
1337 unsigned max_backends;
1338 unsigned max_gprs;
1339 unsigned max_threads;
1340 unsigned max_stack_entries;
1341 unsigned max_hw_contexts;
1342 unsigned max_gs_threads;
1343 unsigned sx_max_export_size;
1344 unsigned sx_max_export_pos_size;
1345 unsigned sx_max_export_smx_size;
1346 unsigned sq_num_cf_insts;
1347 unsigned sx_num_of_sets;
1348 unsigned sc_prim_fifo_size;
1349 unsigned sc_hiz_tile_fifo_size;
1350 unsigned sc_earlyz_tile_fifo_size;
1351 unsigned tiling_nbanks;
1352 unsigned tiling_npipes;
1353 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001354 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001355 unsigned backend_map;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001356};
1357
Alex Deucherfecf1d02011-03-02 20:07:29 -05001358struct cayman_asic {
1359 unsigned max_shader_engines;
1360 unsigned max_pipes_per_simd;
1361 unsigned max_tile_pipes;
1362 unsigned max_simds_per_se;
1363 unsigned max_backends_per_se;
1364 unsigned max_texture_channel_caches;
1365 unsigned max_gprs;
1366 unsigned max_threads;
1367 unsigned max_gs_threads;
1368 unsigned max_stack_entries;
1369 unsigned sx_num_of_sets;
1370 unsigned sx_max_export_size;
1371 unsigned sx_max_export_pos_size;
1372 unsigned sx_max_export_smx_size;
1373 unsigned max_hw_contexts;
1374 unsigned sq_num_cf_insts;
1375 unsigned sc_prim_fifo_size;
1376 unsigned sc_hiz_tile_fifo_size;
1377 unsigned sc_earlyz_tile_fifo_size;
1378
1379 unsigned num_shader_engines;
1380 unsigned num_shader_pipes_per_simd;
1381 unsigned num_tile_pipes;
1382 unsigned num_simds_per_se;
1383 unsigned num_backends_per_se;
1384 unsigned backend_disable_mask_per_asic;
1385 unsigned backend_map;
1386 unsigned num_texture_channel_caches;
1387 unsigned mem_max_burst_length_bytes;
1388 unsigned mem_row_size_in_kb;
1389 unsigned shader_engine_tile_size;
1390 unsigned num_gpus;
1391 unsigned multi_gpu_tile_size;
1392
1393 unsigned tile_config;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001394};
1395
Alex Deucher0a96d722012-03-20 17:18:11 -04001396struct si_asic {
1397 unsigned max_shader_engines;
Alex Deucher0a96d722012-03-20 17:18:11 -04001398 unsigned max_tile_pipes;
Alex Deucher1a8ca752012-06-01 18:58:22 -04001399 unsigned max_cu_per_sh;
1400 unsigned max_sh_per_se;
Alex Deucher0a96d722012-03-20 17:18:11 -04001401 unsigned max_backends_per_se;
1402 unsigned max_texture_channel_caches;
1403 unsigned max_gprs;
1404 unsigned max_gs_threads;
1405 unsigned max_hw_contexts;
1406 unsigned sc_prim_fifo_size_frontend;
1407 unsigned sc_prim_fifo_size_backend;
1408 unsigned sc_hiz_tile_fifo_size;
1409 unsigned sc_earlyz_tile_fifo_size;
1410
Alex Deucher0a96d722012-03-20 17:18:11 -04001411 unsigned num_tile_pipes;
1412 unsigned num_backends_per_se;
1413 unsigned backend_disable_mask_per_asic;
1414 unsigned backend_map;
1415 unsigned num_texture_channel_caches;
1416 unsigned mem_max_burst_length_bytes;
1417 unsigned mem_row_size_in_kb;
1418 unsigned shader_engine_tile_size;
1419 unsigned num_gpus;
1420 unsigned multi_gpu_tile_size;
1421
1422 unsigned tile_config;
Alex Deucher0a96d722012-03-20 17:18:11 -04001423};
1424
Jerome Glisse068a1172009-06-17 13:28:30 +02001425union radeon_asic_config {
1426 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001427 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001428 struct r600_asic r600;
1429 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001430 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001431 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04001432 struct si_asic si;
Jerome Glisse068a1172009-06-17 13:28:30 +02001433};
1434
Daniel Vetter0a10c852010-03-11 21:19:14 +00001435/*
1436 * asic initizalization from radeon_asic.c
1437 */
1438void radeon_agp_disable(struct radeon_device *rdev);
1439int radeon_asic_init(struct radeon_device *rdev);
1440
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001441
1442/*
1443 * IOCTL.
1444 */
1445int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1446 struct drm_file *filp);
1447int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1448 struct drm_file *filp);
1449int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1450 struct drm_file *file_priv);
1451int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1452 struct drm_file *file_priv);
1453int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1454 struct drm_file *file_priv);
1455int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1456 struct drm_file *file_priv);
1457int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1458 struct drm_file *filp);
1459int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1460 struct drm_file *filp);
1461int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1462 struct drm_file *filp);
1463int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1464 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05001465int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1466 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001467int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001468int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1469 struct drm_file *filp);
1470int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1471 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001472
Alex Deucher16cdf042011-10-28 10:30:02 -04001473/* VRAM scratch page for HDP bug, default vram page */
1474struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001475 struct radeon_bo *robj;
1476 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04001477 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001478};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001479
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001480/*
1481 * ACPI
1482 */
1483struct radeon_atif_notification_cfg {
1484 bool enabled;
1485 int command_code;
1486};
1487
1488struct radeon_atif_notifications {
1489 bool display_switch;
1490 bool expansion_mode_change;
1491 bool thermal_state;
1492 bool forced_power_state;
1493 bool system_power_state;
1494 bool display_conf_change;
1495 bool px_gfx_switch;
1496 bool brightness_change;
1497 bool dgpu_display_event;
1498};
1499
1500struct radeon_atif_functions {
1501 bool system_params;
1502 bool sbios_requests;
1503 bool select_active_disp;
1504 bool lid_state;
1505 bool get_tv_standard;
1506 bool set_tv_standard;
1507 bool get_panel_expansion_mode;
1508 bool set_panel_expansion_mode;
1509 bool temperature_change;
1510 bool graphics_device_types;
1511};
1512
1513struct radeon_atif {
1514 struct radeon_atif_notifications notifications;
1515 struct radeon_atif_functions functions;
1516 struct radeon_atif_notification_cfg notification_cfg;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001517 struct radeon_encoder *encoder_for_bl;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001518};
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001519
Alex Deuchere3a15922012-08-16 11:13:43 -04001520struct radeon_atcs_functions {
1521 bool get_ext_state;
1522 bool pcie_perf_req;
1523 bool pcie_dev_rdy;
1524 bool pcie_bus_width;
1525};
1526
1527struct radeon_atcs {
1528 struct radeon_atcs_functions functions;
1529};
1530
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001531/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001532 * Core structure, functions and helpers.
1533 */
1534typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1535typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1536
1537struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001538 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001539 struct drm_device *ddev;
1540 struct pci_dev *pdev;
Jerome Glissedee53e72012-07-02 12:45:19 -04001541 struct rw_semaphore exclusive_lock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001542 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001543 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001544 enum radeon_family family;
1545 unsigned long flags;
1546 int usec_timeout;
1547 enum radeon_pll_errata pll_errata;
1548 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001549 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001550 int disp_priority;
1551 /* BIOS */
1552 uint8_t *bios;
1553 bool is_atom_bios;
1554 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001555 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001556 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001557 resource_size_t rmmio_base;
1558 resource_size_t rmmio_size;
Daniel Vetter2c385152012-12-02 14:06:15 +01001559 /* protects concurrent MM_INDEX/DATA based register access */
1560 spinlock_t mmio_idx_lock;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001561 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001562 radeon_rreg_t mc_rreg;
1563 radeon_wreg_t mc_wreg;
1564 radeon_rreg_t pll_rreg;
1565 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001566 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001567 radeon_rreg_t pciep_rreg;
1568 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001569 /* io port */
1570 void __iomem *rio_mem;
1571 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001572 struct radeon_clock clock;
1573 struct radeon_mc mc;
1574 struct radeon_gart gart;
1575 struct radeon_mode_info mode_info;
1576 struct radeon_scratch scratch;
1577 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04001578 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02001579 wait_queue_head_t fence_queue;
Christian Königd6999bc2012-05-09 15:34:45 +02001580 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02001581 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02001582 bool ib_pool_ready;
1583 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001584 struct radeon_irq irq;
1585 struct radeon_asic *asic;
1586 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001587 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001588 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001589 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001590 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001591 bool shutdown;
1592 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001593 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001594 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +10001595 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001596 const struct firmware *me_fw; /* all family ME firmware */
1597 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001598 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05001599 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04001600 const struct firmware *ce_fw; /* SI CE firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001601 struct r600_blit r600_blit;
Alex Deucher16cdf042011-10-28 10:30:02 -04001602 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001603 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001604 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher347e7592012-03-20 17:18:21 -04001605 struct si_rlc rlc;
Alex Deucherd4877cf2009-12-04 16:56:37 -05001606 struct work_struct hotplug_work;
Alex Deucherf122c612012-03-30 08:59:57 -04001607 struct work_struct audio_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001608 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001609 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Rafał Miłecki3299de92012-05-14 21:25:57 +02001610 bool audio_enabled;
1611 struct r600_audio audio_status; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04001612 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001613 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10001614 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001615 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04001616 /* i2c buses */
1617 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02001618 /* debugfs */
1619 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1620 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05001621 /* virtual memory */
1622 struct radeon_vm_manager vm_manager;
Marek Olšák6759a0a2012-08-09 16:34:17 +02001623 struct mutex gpu_clock_mutex;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001624 /* ACPI interface */
1625 struct radeon_atif atif;
Alex Deuchere3a15922012-08-16 11:13:43 -04001626 struct radeon_atcs atcs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001627};
1628
1629int radeon_device_init(struct radeon_device *rdev,
1630 struct drm_device *ddev,
1631 struct pci_dev *pdev,
1632 uint32_t flags);
1633void radeon_device_fini(struct radeon_device *rdev);
1634int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1635
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01001636uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
1637 bool always_indirect);
1638void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
1639 bool always_indirect);
Andi Kleen6fcbef72011-10-13 16:08:42 -07001640u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1641void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04001642
Jerome Glisse4c788672009-11-20 14:29:23 +01001643/*
1644 * Cast helper
1645 */
1646#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001647
1648/*
1649 * Registers read & write functions.
1650 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001651#define RREG8(reg) readb((rdev->rmmio) + (reg))
1652#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1653#define RREG16(reg) readw((rdev->rmmio) + (reg))
1654#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01001655#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
1656#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
1657#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
1658#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
1659#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001660#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1661#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1662#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1663#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1664#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1665#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001666#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1667#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +00001668#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1669#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001670#define WREG32_P(reg, val, mask) \
1671 do { \
1672 uint32_t tmp_ = RREG32(reg); \
1673 tmp_ &= (mask); \
1674 tmp_ |= ((val) & ~(mask)); \
1675 WREG32(reg, tmp_); \
1676 } while (0)
1677#define WREG32_PLL_P(reg, val, mask) \
1678 do { \
1679 uint32_t tmp_ = RREG32_PLL(reg); \
1680 tmp_ &= (mask); \
1681 tmp_ |= ((val) & ~(mask)); \
1682 WREG32_PLL(reg, tmp_); \
1683 } while (0)
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01001684#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
Alex Deucher351a52a2010-06-30 11:52:50 -04001685#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1686#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001687
Dave Airliede1b2892009-08-12 18:43:14 +10001688/*
1689 * Indirect registers accessor
1690 */
1691static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1692{
1693 uint32_t r;
1694
1695 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1696 r = RREG32(RADEON_PCIE_DATA);
1697 return r;
1698}
1699
1700static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1701{
1702 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1703 WREG32(RADEON_PCIE_DATA, (v));
1704}
1705
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001706void r100_pll_errata_after_index(struct radeon_device *rdev);
1707
1708
1709/*
1710 * ASICs helpers.
1711 */
Dave Airlieb995e432009-07-14 02:02:32 +10001712#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1713 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001714#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1715 (rdev->family == CHIP_RV200) || \
1716 (rdev->family == CHIP_RS100) || \
1717 (rdev->family == CHIP_RS200) || \
1718 (rdev->family == CHIP_RV250) || \
1719 (rdev->family == CHIP_RV280) || \
1720 (rdev->family == CHIP_RS300))
1721#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1722 (rdev->family == CHIP_RV350) || \
1723 (rdev->family == CHIP_R350) || \
1724 (rdev->family == CHIP_RV380) || \
1725 (rdev->family == CHIP_R420) || \
1726 (rdev->family == CHIP_R423) || \
1727 (rdev->family == CHIP_RV410) || \
1728 (rdev->family == CHIP_RS400) || \
1729 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05001730#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1731 (rdev->ddev->pdev->device == 0x9443) || \
1732 (rdev->ddev->pdev->device == 0x944B) || \
1733 (rdev->ddev->pdev->device == 0x9506) || \
1734 (rdev->ddev->pdev->device == 0x9509) || \
1735 (rdev->ddev->pdev->device == 0x950F) || \
1736 (rdev->ddev->pdev->device == 0x689C) || \
1737 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001738#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05001739#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1740 (rdev->family == CHIP_RS690) || \
1741 (rdev->family == CHIP_RS740) || \
1742 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001743#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1744#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001745#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05001746#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1747 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05001748#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04001749#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
1750#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
1751 (rdev->flags & RADEON_IS_IGP))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001752
1753/*
1754 * BIOS helpers.
1755 */
1756#define RBIOS8(i) (rdev->bios[i])
1757#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1758#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1759
1760int radeon_combios_init(struct radeon_device *rdev);
1761void radeon_combios_fini(struct radeon_device *rdev);
1762int radeon_atombios_init(struct radeon_device *rdev);
1763void radeon_atombios_fini(struct radeon_device *rdev);
1764
1765
1766/*
1767 * RING helpers.
1768 */
Andi Kleence580fa2011-10-13 16:08:47 -07001769#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02001770static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001771{
Christian Könige32eb502011-10-23 12:56:27 +02001772 ring->ring[ring->wptr++] = v;
1773 ring->wptr &= ring->ptr_mask;
1774 ring->count_dw--;
1775 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001776}
Andi Kleence580fa2011-10-13 16:08:47 -07001777#else
1778/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02001779void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07001780#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001781
1782/*
1783 * ASICs macro.
1784 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001785#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001786#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1787#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1788#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian Königeb0c19c2012-02-23 15:18:44 +01001789#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001790#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glissea2d07b72010-03-09 14:45:11 +00001791#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05001792#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
1793#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
Christian König05b07142012-08-06 20:21:10 +02001794#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
1795#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
Christian Königdce34bf2012-09-17 19:36:18 +02001796#define radeon_asic_vm_set_page(rdev, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (pe), (addr), (count), (incr), (flags)))
Alex Deucherf7128122012-02-23 17:53:45 -05001797#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
1798#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
1799#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
Christian König4c87bc22011-10-19 19:02:21 +02001800#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
Jerome Glisse721604a2012-01-05 22:11:05 -05001801#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
Christian König312c4a82012-05-02 15:11:09 +02001802#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
Alex Deucher498522b2012-10-02 14:43:38 -04001803#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)].vm_flush((rdev), (r), (vm))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001804#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
1805#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001806#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001807#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
Alex Deucher6d92f812012-09-14 09:59:26 -04001808#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
Christian König4c87bc22011-10-19 19:02:21 +02001809#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
1810#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05001811#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
1812#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
1813#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
1814#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
1815#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
1816#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05001817#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
1818#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
1819#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
1820#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
1821#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
1822#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
1823#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001824#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
1825#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001826#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05001827#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
1828#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
1829#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
1830#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04001831#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05001832#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
1833#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
1834#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
1835#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
1836#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher69b62ad2012-08-03 11:50:54 -04001837#define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
1838#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
1839#define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
1840#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
1841#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001842
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001843/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001844/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001845extern int radeon_gpu_reset(struct radeon_device *rdev);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001846extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001847extern int radeon_modeset_init(struct radeon_device *rdev);
1848extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001849extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001850extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04001851extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001852extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001853extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001854extern void radeon_wb_fini(struct radeon_device *rdev);
1855extern int radeon_wb_init(struct radeon_device *rdev);
1856extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001857extern void radeon_surface_init(struct radeon_device *rdev);
1858extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001859extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001860extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001861extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001862extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001863extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1864extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001865extern int radeon_resume_kms(struct drm_device *dev);
1866extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10001867extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001868
Daniel Vetter3574dda2011-02-18 17:59:19 +01001869/*
Jerome Glisse721604a2012-01-05 22:11:05 -05001870 * vm
1871 */
1872int radeon_vm_manager_init(struct radeon_device *rdev);
1873void radeon_vm_manager_fini(struct radeon_device *rdev);
Christian Königd72d43c2012-10-09 13:31:18 +02001874void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
Jerome Glisse721604a2012-01-05 22:11:05 -05001875void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königddf03f52012-08-09 20:02:28 +02001876int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
Christian König13e55c32012-10-09 13:31:19 +02001877void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königee60e292012-08-09 16:21:08 +02001878struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
1879 struct radeon_vm *vm, int ring);
1880void radeon_vm_fence(struct radeon_device *rdev,
1881 struct radeon_vm *vm,
1882 struct radeon_fence *fence);
Christian Königdce34bf2012-09-17 19:36:18 +02001883uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
Jerome Glisse721604a2012-01-05 22:11:05 -05001884int radeon_vm_bo_update_pte(struct radeon_device *rdev,
1885 struct radeon_vm *vm,
1886 struct radeon_bo *bo,
1887 struct ttm_mem_reg *mem);
1888void radeon_vm_bo_invalidate(struct radeon_device *rdev,
1889 struct radeon_bo *bo);
Christian König421ca7a2012-09-11 16:10:00 +02001890struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
1891 struct radeon_bo *bo);
Christian Könige971bd52012-09-11 16:10:04 +02001892struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
1893 struct radeon_vm *vm,
1894 struct radeon_bo *bo);
1895int radeon_vm_bo_set_addr(struct radeon_device *rdev,
1896 struct radeon_bo_va *bo_va,
1897 uint64_t offset,
1898 uint32_t flags);
Jerome Glisse721604a2012-01-05 22:11:05 -05001899int radeon_vm_bo_rmv(struct radeon_device *rdev,
Christian Könige971bd52012-09-11 16:10:04 +02001900 struct radeon_bo_va *bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -05001901
Alex Deucherf122c612012-03-30 08:59:57 -04001902/* audio */
1903void r600_audio_update_hdmi(struct work_struct *work);
Jerome Glisse721604a2012-01-05 22:11:05 -05001904
1905/*
Alex Deucher16cdf042011-10-28 10:30:02 -04001906 * R600 vram scratch functions
1907 */
1908int r600_vram_scratch_init(struct radeon_device *rdev);
1909void r600_vram_scratch_fini(struct radeon_device *rdev);
1910
1911/*
Jerome Glisse285484e2011-12-16 17:03:42 -05001912 * r600 cs checking helper
1913 */
1914unsigned r600_mip_minify(unsigned size, unsigned level);
1915bool r600_fmt_is_valid_color(u32 format);
1916bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
1917int r600_fmt_get_blocksize(u32 format);
1918int r600_fmt_get_nblocksx(u32 format, u32 w);
1919int r600_fmt_get_nblocksy(u32 format, u32 h);
1920
1921/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01001922 * r600 functions used by radeon_encoder.c
1923 */
Rafał Miłecki1b688d082012-04-30 15:44:54 +02001924struct radeon_hdmi_acr {
1925 u32 clock;
1926
1927 int n_32khz;
1928 int cts_32khz;
1929
1930 int n_44_1khz;
1931 int cts_44_1khz;
1932
1933 int n_48khz;
1934 int cts_48khz;
1935
1936};
1937
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02001938extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
1939
Rafał Miłecki2cd6218c2010-03-08 22:14:01 +00001940extern void r600_hdmi_enable(struct drm_encoder *encoder);
1941extern void r600_hdmi_disable(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001942extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucher416a2bd2012-05-31 19:00:25 -04001943extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
1944 u32 tiling_pipe_num,
1945 u32 max_rb_num,
1946 u32 total_max_rb_num,
1947 u32 enabled_rb_mask);
Alex Deucherfe251e22010-03-24 13:36:43 -04001948
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02001949/*
1950 * evergreen functions used by radeon_encoder.c
1951 */
1952
1953extern void evergreen_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1954
Alex Deucher0af62b02011-01-06 21:19:31 -05001955extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05001956extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05001957
Alex Deucherc4917072012-07-31 17:14:35 -04001958/* radeon_acpi.c */
1959#if defined(CONFIG_ACPI)
1960extern int radeon_acpi_init(struct radeon_device *rdev);
1961extern void radeon_acpi_fini(struct radeon_device *rdev);
1962#else
1963static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1964static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
1965#endif
Alberto Miloned7a29522010-07-06 11:40:24 -04001966
Jerome Glisse4c788672009-11-20 14:29:23 +01001967#include "radeon_object.h"
1968
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001969#endif