blob: b25d5392c3b28b1f7cec00d5595181431994d818 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010047#include <linux/reboot.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020048#include <linux/io.h>
49#ifdef CONFIG_X86
50/* for snoop control */
51#include <asm/pgtable.h>
52#include <asm/cacheflush.h>
53#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#include <sound/core.h>
55#include <sound/initval.h>
Takashi Iwai91219472012-04-26 12:13:25 +020056#include <linux/vgaarb.h>
Takashi Iwaia82d51e2012-04-26 12:23:42 +020057#include <linux/vga_switcheroo.h>
Takashi Iwai4918cda2012-08-09 12:33:28 +020058#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#include "hda_codec.h"
60
61
Takashi Iwai5aba4f82008-01-07 15:16:37 +010062static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
63static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +103064static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +010065static char *model[SNDRV_CARDS];
66static int position_fix[SNDRV_CARDS];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020067static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010068static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010069static int probe_only[SNDRV_CARDS];
Rusty Russella67ff6a2011-12-15 13:49:36 +103070static bool single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020071static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020072#ifdef CONFIG_SND_HDA_PATCH_LOADER
73static char *patch[SNDRV_CARDS];
74#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010075#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +020076static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010077 CONFIG_SND_HDA_INPUT_BEEP_MODE};
78#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
Takashi Iwai5aba4f82008-01-07 15:16:37 +010080module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070081MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010082module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070083MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010084module_param_array(enable, bool, NULL, 0444);
85MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
86module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070087MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010088module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020089MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwaia6f2fd52012-02-28 11:58:40 +010090 "(0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020091module_param_array(bdl_pos_adj, int, NULL, 0644);
92MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010093module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010094MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +010095module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010096MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
Takashi Iwai27346162006-01-12 18:28:44 +010097module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020098MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
99 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +0100100module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +0100101MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200102#ifdef CONFIG_SND_HDA_PATCH_LOADER
103module_param_array(patch, charp, NULL, 0444);
104MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
105#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100106#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200107module_param_array(beep_mode, bool, NULL, 0444);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100108MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200109 "(0=off, 1=on) (default=1).");
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100110#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100111
Takashi Iwaidee1b662007-08-13 16:10:30 +0200112#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100113static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
114module_param(power_save, int, 0644);
115MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
116 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117
Takashi Iwaidee1b662007-08-13 16:10:30 +0200118/* reset the HD-audio controller in power save mode.
119 * this may give more power-saving, but will take longer time to
120 * wake up.
121 */
Rusty Russella67ff6a2011-12-15 13:49:36 +1030122static bool power_save_controller = 1;
Takashi Iwaidee1b662007-08-13 16:10:30 +0200123module_param(power_save_controller, bool, 0644);
124MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
125#endif
126
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100127static int align_buffer_size = -1;
128module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500129MODULE_PARM_DESC(align_buffer_size,
130 "Force buffer and period sizes to be multiple of 128 bytes.");
131
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200132#ifdef CONFIG_X86
133static bool hda_snoop = true;
134module_param_named(snoop, hda_snoop, bool, 0444);
135MODULE_PARM_DESC(snoop, "Enable/disable snooping");
136#define azx_snoop(chip) (chip)->snoop
137#else
138#define hda_snoop true
139#define azx_snoop(chip) true
140#endif
141
142
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143MODULE_LICENSE("GPL");
144MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
145 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700146 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200147 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100148 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100149 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100150 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700151 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800152 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700153 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800154 "{Intel, LPT},"
Wang Xingchaoe926f2c2012-06-13 10:23:51 +0800155 "{Intel, HPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700156 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100157 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200158 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200159 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200160 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200161 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200162 "{ATI, RS780},"
163 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100164 "{ATI, RV630},"
165 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100166 "{ATI, RV670},"
167 "{ATI, RV635},"
168 "{ATI, RV620},"
169 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200170 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200171 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200172 "{SiS, SIS966},"
173 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174MODULE_DESCRIPTION("Intel HDA driver");
175
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200176#ifdef CONFIG_SND_VERBOSE_PRINTK
177#define SFX /* nop */
178#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179#define SFX "hda-intel: "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200180#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200181
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200182#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
183#ifdef CONFIG_SND_HDA_CODEC_HDMI
184#define SUPPORT_VGA_SWITCHEROO
185#endif
186#endif
187
188
Takashi Iwaicb53c622007-08-10 17:21:45 +0200189/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 * registers
191 */
192#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200193#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
194#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
195#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
196#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
197#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198#define ICH6_REG_VMIN 0x02
199#define ICH6_REG_VMAJ 0x03
200#define ICH6_REG_OUTPAY 0x04
201#define ICH6_REG_INPAY 0x06
202#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200203#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200204#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
205#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206#define ICH6_REG_WAKEEN 0x0c
207#define ICH6_REG_STATESTS 0x0e
208#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200209#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210#define ICH6_REG_INTCTL 0x20
211#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200212#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200213#define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
214#define ICH6_REG_SSYNC 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215#define ICH6_REG_CORBLBASE 0x40
216#define ICH6_REG_CORBUBASE 0x44
217#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200218#define ICH6_REG_CORBRP 0x4a
219#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200221#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
222#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200224#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225#define ICH6_REG_CORBSIZE 0x4e
226
227#define ICH6_REG_RIRBLBASE 0x50
228#define ICH6_REG_RIRBUBASE 0x54
229#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200230#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231#define ICH6_REG_RINTCNT 0x5a
232#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200233#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
234#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
235#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200237#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
238#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239#define ICH6_REG_RIRBSIZE 0x5e
240
241#define ICH6_REG_IC 0x60
242#define ICH6_REG_IR 0x64
243#define ICH6_REG_IRS 0x68
244#define ICH6_IRS_VALID (1<<1)
245#define ICH6_IRS_BUSY (1<<0)
246
247#define ICH6_REG_DPLBASE 0x70
248#define ICH6_REG_DPUBASE 0x74
249#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
250
251/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
252enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
253
254/* stream register offsets from stream base */
255#define ICH6_REG_SD_CTL 0x00
256#define ICH6_REG_SD_STS 0x03
257#define ICH6_REG_SD_LPIB 0x04
258#define ICH6_REG_SD_CBL 0x08
259#define ICH6_REG_SD_LVI 0x0c
260#define ICH6_REG_SD_FIFOW 0x0e
261#define ICH6_REG_SD_FIFOSIZE 0x10
262#define ICH6_REG_SD_FORMAT 0x12
263#define ICH6_REG_SD_BDLPL 0x18
264#define ICH6_REG_SD_BDLPU 0x1c
265
266/* PCI space */
267#define ICH6_PCIREG_TCSEL 0x44
268
269/*
270 * other constants
271 */
272
273/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200274/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200275#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200276#define ICH6_NUM_PLAYBACK 4
277
278/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200279#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200280#define ULI_NUM_PLAYBACK 6
281
Felix Kuehling778b6e12006-05-17 11:22:21 +0200282/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200283#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200284#define ATIHDMI_NUM_PLAYBACK 1
285
Kailang Yangf2690022008-05-27 11:44:55 +0200286/* TERA has 4 playback and 3 capture */
287#define TERA_NUM_CAPTURE 3
288#define TERA_NUM_PLAYBACK 4
289
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200290/* this number is statically defined for simplicity */
291#define MAX_AZX_DEV 16
292
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100294#define BDL_SIZE 4096
295#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
296#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297/* max buffer size - no h/w limit, you can increase as you like */
298#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299
300/* RIRB int mask: overrun[2], response[0] */
301#define RIRB_INT_RESPONSE 0x01
302#define RIRB_INT_OVERRUN 0x04
303#define RIRB_INT_MASK 0x05
304
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200305/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800306#define AZX_MAX_CODECS 8
307#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800308#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309
310/* SD_CTL bits */
311#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
312#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100313#define SD_CTL_STRIPE (3 << 16) /* stripe control */
314#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
315#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
317#define SD_CTL_STREAM_TAG_SHIFT 20
318
319/* SD_CTL and SD_STS */
320#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
321#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
322#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200323#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
324 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
326/* SD_STS */
327#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
328
329/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200330#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
331#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
332#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334/* below are so far hardcoded - should read registers in future */
335#define ICH6_MAX_CORB_ENTRIES 256
336#define ICH6_MAX_RIRB_ENTRIES 256
337
Takashi Iwaic74db862005-05-12 14:26:27 +0200338/* position fix mode */
339enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200340 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200341 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200342 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200343 POS_FIX_VIACOMBO,
Takashi Iwaia6f2fd52012-02-28 11:58:40 +0100344 POS_FIX_COMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200345};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346
Frederick Lif5d40b32005-05-12 14:55:20 +0200347/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200348#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
349#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
350
Vinod Gda3fca22005-09-13 18:49:12 +0200351/* Defines for Nvidia HDA support */
352#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
353#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700354#define NVIDIA_HDA_ISTRM_COH 0x4d
355#define NVIDIA_HDA_OSTRM_COH 0x4c
356#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200357
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100358/* Defines for Intel SCH HDA snoop control */
359#define INTEL_SCH_HDA_DEVC 0x78
360#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
361
Joseph Chan0e153472008-08-26 14:38:03 +0200362/* Define IN stream 0 FIFO size offset in VIA controller */
363#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
364/* Define VIA HD Audio Device ID*/
365#define VIA_HDAC_DEVICE_ID 0x3288
366
Yang, Libinc4da29c2008-11-13 11:07:07 +0100367/* HD Audio class code */
368#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100369
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 */
372
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100373struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100374 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200375 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376
Takashi Iwaid01ce992007-07-27 16:52:19 +0200377 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200378 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200379 unsigned int frags; /* number for period in the play buffer */
380 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200381 unsigned long start_wallclk; /* start + minimum wallclk */
382 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383
Takashi Iwaid01ce992007-07-27 16:52:19 +0200384 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385
Takashi Iwaid01ce992007-07-27 16:52:19 +0200386 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387
388 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200389 struct snd_pcm_substream *substream; /* assigned substream,
390 * set in PCM open
391 */
392 unsigned int format_val; /* format value to be set in the
393 * controller and the codec
394 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 unsigned char stream_tag; /* assigned stream */
396 unsigned char index; /* stream index */
Takashi Iwaid5cf9912011-10-06 10:07:58 +0200397 int assigned_key; /* last device# key assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398
Pavel Machek927fc862006-08-31 17:03:43 +0200399 unsigned int opened :1;
400 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200401 unsigned int irq_pending :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200402 /*
403 * For VIA:
404 * A flag to ensure DMA position is 0
405 * when link position is not greater than FIFO size
406 */
407 unsigned int insufficient :1;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200408 unsigned int wc_marked:1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409};
410
411/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100412struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 u32 *buf; /* CORB/RIRB buffer
414 * Each CORB entry is 4byte, RIRB is 8byte
415 */
416 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
417 /* for RIRB */
418 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800419 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
420 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421};
422
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100423struct azx_pcm {
424 struct azx *chip;
425 struct snd_pcm *pcm;
426 struct hda_codec *codec;
427 struct hda_pcm_stream *hinfo[2];
428 struct list_head list;
429};
430
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100431struct azx {
432 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200434 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200436 /* chip type specific */
437 int driver_type;
Takashi Iwai9477c582011-05-25 09:11:37 +0200438 unsigned int driver_caps;
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200439 int playback_streams;
440 int playback_index_offset;
441 int capture_streams;
442 int capture_index_offset;
443 int num_streams;
444
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 /* pci resources */
446 unsigned long addr;
447 void __iomem *remap_addr;
448 int irq;
449
450 /* locks */
451 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100452 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200454 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100455 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456
457 /* PCM */
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100458 struct list_head pcm_list; /* azx_pcm list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459
460 /* HD codec */
461 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100462 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100464 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465
466 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100467 struct azx_rb corb;
468 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100470 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 struct snd_dma_buffer rb;
472 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200473
Takashi Iwai4918cda2012-08-09 12:33:28 +0200474#ifdef CONFIG_SND_HDA_PATCH_LOADER
475 const struct firmware *fw;
476#endif
477
Takashi Iwaic74db862005-05-12 14:26:27 +0200478 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200479 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200480 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200481 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200482 unsigned int initialized :1;
483 unsigned int single_cmd :1;
484 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200485 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200486 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100487 unsigned int probing :1; /* codec probing phase */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200488 unsigned int snoop:1;
Takashi Iwai52409aa2012-01-23 17:10:24 +0100489 unsigned int align_buffer_size:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200490 unsigned int region_requested:1;
491
492 /* VGA-switcheroo setup */
493 unsigned int use_vga_switcheroo:1;
494 unsigned int init_failed:1; /* delayed init failed */
495 unsigned int disabled:1; /* disabled by VGA-switcher */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200496
497 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800498 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200499
500 /* for pending irqs */
501 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100502
503 /* reboot notifier (for mysterious hangup problem at power-down) */
504 struct notifier_block reboot_notifier;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505};
506
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200507/* driver types */
508enum {
509 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800510 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100511 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200512 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200513 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800514 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200515 AZX_DRIVER_VIA,
516 AZX_DRIVER_SIS,
517 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200518 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200519 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200520 AZX_DRIVER_CTX,
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200521 AZX_DRIVER_CTHDA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100522 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200523 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200524};
525
Takashi Iwai9477c582011-05-25 09:11:37 +0200526/* driver quirks (capabilities) */
527/* bits 0-7 are used for indicating driver type */
528#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
529#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
530#define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */
531#define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */
532#define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */
533#define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */
534#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */
535#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
536#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
537#define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */
538#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
539#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200540#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500541#define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100542#define AZX_DCAPS_ALIGN_BUFSIZE (1 << 22) /* buffer size alignment */
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200543#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23) /* BDLE in 4k boundary */
Seth Heasleyc20c5a82012-06-14 14:23:53 -0700544#define AZX_DCAPS_POSFIX_COMBO (1 << 24) /* Use COMBO as default */
Takashi Iwai9477c582011-05-25 09:11:37 +0200545
546/* quirks for ATI SB / AMD Hudson */
547#define AZX_DCAPS_PRESET_ATI_SB \
548 (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
549 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
550
551/* quirks for ATI/AMD HDMI */
552#define AZX_DCAPS_PRESET_ATI_HDMI \
553 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
554
555/* quirks for Nvidia */
556#define AZX_DCAPS_PRESET_NVIDIA \
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100557 (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
558 AZX_DCAPS_ALIGN_BUFSIZE)
Takashi Iwai9477c582011-05-25 09:11:37 +0200559
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200560#define AZX_DCAPS_PRESET_CTHDA \
561 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)
562
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200563/*
564 * VGA-switcher support
565 */
566#ifdef SUPPORT_VGA_SWITCHEROO
567#define DELAYED_INIT_MARK
568#define DELAYED_INITDATA_MARK
569#define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
570#else
571#define DELAYED_INIT_MARK __devinit
572#define DELAYED_INITDATA_MARK __devinitdata
573#define use_vga_switcheroo(chip) 0
574#endif
575
576static char *driver_short_names[] DELAYED_INITDATA_MARK = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200577 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800578 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100579 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200580 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200581 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800582 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200583 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
584 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200585 [AZX_DRIVER_ULI] = "HDA ULI M5461",
586 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200587 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200588 [AZX_DRIVER_CTX] = "HDA Creative",
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200589 [AZX_DRIVER_CTHDA] = "HDA Creative",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100590 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200591};
592
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593/*
594 * macros for easy use
595 */
596#define azx_writel(chip,reg,value) \
597 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
598#define azx_readl(chip,reg) \
599 readl((chip)->remap_addr + ICH6_REG_##reg)
600#define azx_writew(chip,reg,value) \
601 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
602#define azx_readw(chip,reg) \
603 readw((chip)->remap_addr + ICH6_REG_##reg)
604#define azx_writeb(chip,reg,value) \
605 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
606#define azx_readb(chip,reg) \
607 readb((chip)->remap_addr + ICH6_REG_##reg)
608
609#define azx_sd_writel(dev,reg,value) \
610 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
611#define azx_sd_readl(dev,reg) \
612 readl((dev)->sd_addr + ICH6_REG_##reg)
613#define azx_sd_writew(dev,reg,value) \
614 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
615#define azx_sd_readw(dev,reg) \
616 readw((dev)->sd_addr + ICH6_REG_##reg)
617#define azx_sd_writeb(dev,reg,value) \
618 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
619#define azx_sd_readb(dev,reg) \
620 readb((dev)->sd_addr + ICH6_REG_##reg)
621
622/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100623#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200625#ifdef CONFIG_X86
626static void __mark_pages_wc(struct azx *chip, void *addr, size_t size, bool on)
627{
628 if (azx_snoop(chip))
629 return;
630 if (addr && size) {
631 int pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
632 if (on)
633 set_memory_wc((unsigned long)addr, pages);
634 else
635 set_memory_wb((unsigned long)addr, pages);
636 }
637}
638
639static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
640 bool on)
641{
642 __mark_pages_wc(chip, buf->area, buf->bytes, on);
643}
644static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
645 struct snd_pcm_runtime *runtime, bool on)
646{
647 if (azx_dev->wc_marked != on) {
648 __mark_pages_wc(chip, runtime->dma_area, runtime->dma_bytes, on);
649 azx_dev->wc_marked = on;
650 }
651}
652#else
653/* NOP for other archs */
654static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
655 bool on)
656{
657}
658static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
659 struct snd_pcm_runtime *runtime, bool on)
660{
661}
662#endif
663
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200664static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200665static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666/*
667 * Interface for HD codec
668 */
669
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670/*
671 * CORB / RIRB interface
672 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100673static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674{
675 int err;
676
677 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200678 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
679 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 PAGE_SIZE, &chip->rb);
681 if (err < 0) {
682 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
683 return err;
684 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200685 mark_pages_wc(chip, &chip->rb, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 return 0;
687}
688
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100689static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800691 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 /* CORB set up */
693 chip->corb.addr = chip->rb.addr;
694 chip->corb.buf = (u32 *)chip->rb.area;
695 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200696 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200698 /* set the corb size to 256 entries (ULI requires explicitly) */
699 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 /* set the corb write pointer to 0 */
701 azx_writew(chip, CORBWP, 0);
702 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200703 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200705 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706
707 /* RIRB set up */
708 chip->rirb.addr = chip->rb.addr + 2048;
709 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800710 chip->rirb.wp = chip->rirb.rp = 0;
711 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200713 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200715 /* set the rirb size to 256 entries (ULI requires explicitly) */
716 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200718 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 /* set N=1, get RIRB response interrupt for new entry */
Takashi Iwai9477c582011-05-25 09:11:37 +0200720 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
Takashi Iwai14d34f12010-10-21 09:03:25 +0200721 azx_writew(chip, RINTCNT, 0xc0);
722 else
723 azx_writew(chip, RINTCNT, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800726 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727}
728
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100729static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800731 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 /* disable ringbuffer DMAs */
733 azx_writeb(chip, RIRBCTL, 0);
734 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800735 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736}
737
Wu Fengguangdeadff12009-08-01 18:45:16 +0800738static unsigned int azx_command_addr(u32 cmd)
739{
740 unsigned int addr = cmd >> 28;
741
742 if (addr >= AZX_MAX_CODECS) {
743 snd_BUG();
744 addr = 0;
745 }
746
747 return addr;
748}
749
750static unsigned int azx_response_addr(u32 res)
751{
752 unsigned int addr = res & 0xf;
753
754 if (addr >= AZX_MAX_CODECS) {
755 snd_BUG();
756 addr = 0;
757 }
758
759 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760}
761
762/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100763static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100765 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800766 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768
Wu Fengguangc32649f2009-08-01 18:48:12 +0800769 spin_lock_irq(&chip->reg_lock);
770
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 /* add command to corb */
772 wp = azx_readb(chip, CORBWP);
773 wp++;
774 wp %= ICH6_MAX_CORB_ENTRIES;
775
Wu Fengguangdeadff12009-08-01 18:45:16 +0800776 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 chip->corb.buf[wp] = cpu_to_le32(val);
778 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800779
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780 spin_unlock_irq(&chip->reg_lock);
781
782 return 0;
783}
784
785#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
786
787/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100788static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789{
790 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800791 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792 u32 res, res_ex;
793
794 wp = azx_readb(chip, RIRBWP);
795 if (wp == chip->rirb.wp)
796 return;
797 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800798
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 while (chip->rirb.rp != wp) {
800 chip->rirb.rp++;
801 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
802
803 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
804 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
805 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800806 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
808 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800809 else if (chip->rirb.cmds[addr]) {
810 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100811 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800812 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800813 } else
814 snd_printk(KERN_ERR SFX "spurious response %#x:%#x, "
815 "last cmd=%#08x\n",
816 res, res_ex,
817 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818 }
819}
820
821/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800822static unsigned int azx_rirb_get_response(struct hda_bus *bus,
823 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100825 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200826 unsigned long timeout;
David Henningsson32cf4022012-05-04 11:05:55 +0200827 unsigned long loopcounter;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200828 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200830 again:
831 timeout = jiffies + msecs_to_jiffies(1000);
David Henningsson32cf4022012-05-04 11:05:55 +0200832
833 for (loopcounter = 0;; loopcounter++) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200834 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200835 spin_lock_irq(&chip->reg_lock);
836 azx_update_rirb(chip);
837 spin_unlock_irq(&chip->reg_lock);
838 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800839 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100840 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100841 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200842
843 if (!do_poll)
844 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800845 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100846 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100847 if (time_after(jiffies, timeout))
848 break;
David Henningsson32cf4022012-05-04 11:05:55 +0200849 if (bus->needs_damn_long_delay || loopcounter > 3000)
Takashi Iwai52987652008-01-16 16:09:47 +0100850 msleep(2); /* temporary workaround */
851 else {
852 udelay(10);
853 cond_resched();
854 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100855 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200856
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200857 if (!chip->polling_mode && chip->poll_count < 2) {
858 snd_printdd(SFX "azx_get_response timeout, "
859 "polling the codec once: last cmd=0x%08x\n",
860 chip->last_cmd[addr]);
861 do_poll = 1;
862 chip->poll_count++;
863 goto again;
864 }
865
866
Takashi Iwai23c4a882009-10-30 13:21:49 +0100867 if (!chip->polling_mode) {
868 snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
869 "switching to polling mode: last cmd=0x%08x\n",
870 chip->last_cmd[addr]);
871 chip->polling_mode = 1;
872 goto again;
873 }
874
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200875 if (chip->msi) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200876 snd_printk(KERN_WARNING SFX "No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800877 "disabling MSI: last cmd=0x%08x\n",
878 chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200879 free_irq(chip->irq, chip);
880 chip->irq = -1;
881 pci_disable_msi(chip->pci);
882 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100883 if (azx_acquire_irq(chip, 1) < 0) {
884 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200885 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100886 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200887 goto again;
888 }
889
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100890 if (chip->probing) {
891 /* If this critical timeout happens during the codec probing
892 * phase, this is likely an access to a non-existing codec
893 * slot. Better to return an error and reset the system.
894 */
895 return -1;
896 }
897
Takashi Iwai8dd78332009-06-02 01:16:07 +0200898 /* a fatal communication error; need either to reset or to fallback
899 * to the single_cmd mode
900 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100901 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200902 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200903 bus->response_reset = 1;
904 return -1; /* give a chance to retry */
905 }
906
907 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
908 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800909 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200910 chip->single_cmd = 1;
911 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100912 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200913 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100914 /* disable unsolicited responses */
915 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200916 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917}
918
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919/*
920 * Use the single immediate command instead of CORB/RIRB for simplicity
921 *
922 * Note: according to Intel, this is not preferred use. The command was
923 * intended for the BIOS only, and may get confused with unsolicited
924 * responses. So, we shouldn't use it for normal operation from the
925 * driver.
926 * I left the codes, however, for debugging/testing purposes.
927 */
928
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200929/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800930static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200931{
932 int timeout = 50;
933
934 while (timeout--) {
935 /* check IRV busy bit */
936 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
937 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800938 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200939 return 0;
940 }
941 udelay(1);
942 }
943 if (printk_ratelimit())
944 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
945 azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800946 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200947 return -EIO;
948}
949
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100951static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100953 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800954 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955 int timeout = 50;
956
Takashi Iwai8dd78332009-06-02 01:16:07 +0200957 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958 while (timeout--) {
959 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200960 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200962 azx_writew(chip, IRS, azx_readw(chip, IRS) |
963 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200965 azx_writew(chip, IRS, azx_readw(chip, IRS) |
966 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800967 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968 }
969 udelay(1);
970 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100971 if (printk_ratelimit())
972 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
973 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974 return -EIO;
975}
976
977/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800978static unsigned int azx_single_get_response(struct hda_bus *bus,
979 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100981 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800982 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983}
984
Takashi Iwai111d3af2006-02-16 18:17:58 +0100985/*
986 * The below are the main callbacks from hda_codec.
987 *
988 * They are just the skeleton to call sub-callbacks according to the
989 * current setting of chip->single_cmd.
990 */
991
992/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100993static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100994{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100995 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200996
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200997 if (chip->disabled)
998 return 0;
Wu Fengguangfeb27342009-08-01 19:17:14 +0800999 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001000 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001001 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001002 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001003 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001004}
1005
1006/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001007static unsigned int azx_get_response(struct hda_bus *bus,
1008 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001009{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001010 struct azx *chip = bus->private_data;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001011 if (chip->disabled)
1012 return 0;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001013 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +08001014 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001015 else
Wu Fengguangdeadff12009-08-01 18:45:16 +08001016 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001017}
1018
Takashi Iwaicb53c622007-08-10 17:21:45 +02001019#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001020static void azx_power_notify(struct hda_bus *bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001021#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +01001022
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023/* reset codec link */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001024static int azx_reset(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025{
1026 int count;
1027
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001028 if (!full_reset)
1029 goto __skip;
1030
Danny Tholene8a7f132007-09-11 21:41:56 +02001031 /* clear STATESTS */
1032 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1033
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034 /* reset controller */
1035 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
1036
1037 count = 50;
1038 while (azx_readb(chip, GCTL) && --count)
1039 msleep(1);
1040
1041 /* delay for >= 100us for codec PLL to settle per spec
1042 * Rev 0.9 section 5.5.1
1043 */
1044 msleep(1);
1045
1046 /* Bring controller out of reset */
1047 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
1048
1049 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +02001050 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051 msleep(1);
1052
Pavel Machek927fc862006-08-31 17:03:43 +02001053 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054 msleep(1);
1055
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001056 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +02001058 if (!azx_readb(chip, GCTL)) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001059 snd_printd(SFX "azx_reset: controller not ready!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060 return -EBUSY;
1061 }
1062
Matt41e2fce2005-07-04 17:49:55 +02001063 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +01001064 if (!chip->single_cmd)
1065 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
1066 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +02001067
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +02001069 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070 chip->codec_mask = azx_readw(chip, STATESTS);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001071 snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072 }
1073
1074 return 0;
1075}
1076
1077
1078/*
1079 * Lowlevel interface
1080 */
1081
1082/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001083static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084{
1085 /* enable controller CIE and GIE */
1086 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
1087 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
1088}
1089
1090/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001091static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092{
1093 int i;
1094
1095 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001096 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001097 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098 azx_sd_writeb(azx_dev, SD_CTL,
1099 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
1100 }
1101
1102 /* disable SIE for all streams */
1103 azx_writeb(chip, INTCTL, 0);
1104
1105 /* disable controller CIE and GIE */
1106 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
1107 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
1108}
1109
1110/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001111static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112{
1113 int i;
1114
1115 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001116 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001117 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1119 }
1120
1121 /* clear STATESTS */
1122 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1123
1124 /* clear rirb status */
1125 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1126
1127 /* clear int status */
1128 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
1129}
1130
1131/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001132static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133{
Joseph Chan0e153472008-08-26 14:38:03 +02001134 /*
1135 * Before stream start, initialize parameter
1136 */
1137 azx_dev->insufficient = 1;
1138
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001140 azx_writel(chip, INTCTL,
1141 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142 /* set DMA start and interrupt mask */
1143 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1144 SD_CTL_DMA_START | SD_INT_MASK);
1145}
1146
Takashi Iwai1dddab42009-03-18 15:15:37 +01001147/* stop DMA */
1148static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1151 ~(SD_CTL_DMA_START | SD_INT_MASK));
1152 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +01001153}
1154
1155/* stop a stream */
1156static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1157{
1158 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001160 azx_writel(chip, INTCTL,
1161 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162}
1163
1164
1165/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001166 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001168static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001170 if (chip->initialized)
1171 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172
1173 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001174 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175
1176 /* initialize interrupts */
1177 azx_int_clear(chip);
1178 azx_int_enable(chip);
1179
1180 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001181 if (!chip->single_cmd)
1182 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001184 /* program the position buffer */
1185 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001186 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001187
Takashi Iwaicb53c622007-08-10 17:21:45 +02001188 chip->initialized = 1;
1189}
1190
1191/*
1192 * initialize the PCI registers
1193 */
1194/* update bits in a PCI register byte */
1195static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1196 unsigned char mask, unsigned char val)
1197{
1198 unsigned char data;
1199
1200 pci_read_config_byte(pci, reg, &data);
1201 data &= ~mask;
1202 data |= (val & mask);
1203 pci_write_config_byte(pci, reg, data);
1204}
1205
1206static void azx_init_pci(struct azx *chip)
1207{
1208 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1209 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1210 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001211 * codecs.
1212 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +02001213 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -07001214 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001215 snd_printdd(SFX "Clearing TCSEL\n");
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001216 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001217 }
Takashi Iwaicb53c622007-08-10 17:21:45 +02001218
Takashi Iwai9477c582011-05-25 09:11:37 +02001219 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
1220 * we need to enable snoop.
1221 */
1222 if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001223 snd_printdd(SFX "Setting ATI snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001224 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001225 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
1226 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001227 }
1228
1229 /* For NVIDIA HDA, enable snoop */
1230 if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001231 snd_printdd(SFX "Setting Nvidia snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001232 update_pci_byte(chip->pci,
1233 NVIDIA_HDA_TRANSREG_ADDR,
1234 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001235 update_pci_byte(chip->pci,
1236 NVIDIA_HDA_ISTRM_COH,
1237 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1238 update_pci_byte(chip->pci,
1239 NVIDIA_HDA_OSTRM_COH,
1240 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +02001241 }
1242
1243 /* Enable SCH/PCH snoop if needed */
1244 if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001245 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001246 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001247 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
1248 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
1249 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
1250 if (!azx_snoop(chip))
1251 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
1252 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001253 pci_read_config_word(chip->pci,
1254 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001255 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001256 snd_printdd(SFX "SCH snoop: %s\n",
1257 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
1258 ? "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +02001259 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260}
1261
1262
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001263static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1264
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265/*
1266 * interrupt handler
1267 */
David Howells7d12e782006-10-05 14:55:46 +01001268static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001270 struct azx *chip = dev_id;
1271 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001273 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001274 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001275
1276 spin_lock(&chip->reg_lock);
1277
Dan Carpenter60911062012-05-18 10:36:11 +03001278 if (chip->disabled) {
1279 spin_unlock(&chip->reg_lock);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001280 return IRQ_NONE;
Dan Carpenter60911062012-05-18 10:36:11 +03001281 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001282
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283 status = azx_readl(chip, INTSTS);
1284 if (status == 0) {
1285 spin_unlock(&chip->reg_lock);
1286 return IRQ_NONE;
1287 }
1288
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001289 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290 azx_dev = &chip->azx_dev[i];
1291 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001292 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001294 if (!azx_dev->substream || !azx_dev->running ||
1295 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001296 continue;
1297 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001298 ok = azx_position_ok(chip, azx_dev);
1299 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001300 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301 spin_unlock(&chip->reg_lock);
1302 snd_pcm_period_elapsed(azx_dev->substream);
1303 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001304 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001305 /* bogus IRQ, process it later */
1306 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001307 queue_work(chip->bus->workq,
1308 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309 }
1310 }
1311 }
1312
1313 /* clear rirb int */
1314 status = azx_readb(chip, RIRBSTS);
1315 if (status & RIRB_INT_MASK) {
Takashi Iwai14d34f12010-10-21 09:03:25 +02001316 if (status & RIRB_INT_RESPONSE) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001317 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
Takashi Iwai14d34f12010-10-21 09:03:25 +02001318 udelay(80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319 azx_update_rirb(chip);
Takashi Iwai14d34f12010-10-21 09:03:25 +02001320 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1322 }
1323
1324#if 0
1325 /* clear state status int */
1326 if (azx_readb(chip, STATESTS) & 0x04)
1327 azx_writeb(chip, STATESTS, 0x04);
1328#endif
1329 spin_unlock(&chip->reg_lock);
1330
1331 return IRQ_HANDLED;
1332}
1333
1334
1335/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001336 * set up a BDL entry
1337 */
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001338static int setup_bdle(struct azx *chip,
1339 struct snd_pcm_substream *substream,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001340 struct azx_dev *azx_dev, u32 **bdlp,
1341 int ofs, int size, int with_ioc)
1342{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001343 u32 *bdl = *bdlp;
1344
1345 while (size > 0) {
1346 dma_addr_t addr;
1347 int chunk;
1348
1349 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1350 return -EINVAL;
1351
Takashi Iwai77a23f22008-08-21 13:00:13 +02001352 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001353 /* program the address field of the BDL entry */
1354 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001355 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001356 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001357 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001358 /* one BDLE cannot cross 4K boundary on CTHDA chips */
1359 if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
1360 u32 remain = 0x1000 - (ofs & 0xfff);
1361 if (chunk > remain)
1362 chunk = remain;
1363 }
Takashi Iwai675f25d2008-06-10 17:53:20 +02001364 bdl[2] = cpu_to_le32(chunk);
1365 /* program the IOC to enable interrupt
1366 * only when the whole fragment is processed
1367 */
1368 size -= chunk;
1369 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1370 bdl += 4;
1371 azx_dev->frags++;
1372 ofs += chunk;
1373 }
1374 *bdlp = bdl;
1375 return ofs;
1376}
1377
1378/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379 * set up BDL entries
1380 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001381static int azx_setup_periods(struct azx *chip,
1382 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001383 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001385 u32 *bdl;
1386 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001387 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388
1389 /* reset BDL address */
1390 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1391 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1392
Takashi Iwai97b71c92009-03-18 15:09:13 +01001393 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001394 periods = azx_dev->bufsize / period_bytes;
1395
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001397 bdl = (u32 *)azx_dev->bdl.area;
1398 ofs = 0;
1399 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001400 pos_adj = bdl_pos_adj[chip->dev_index];
1401 if (pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001402 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001403 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001404 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001405 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001406 pos_adj = pos_align;
1407 else
1408 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1409 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001410 pos_adj = frames_to_bytes(runtime, pos_adj);
1411 if (pos_adj >= period_bytes) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001412 snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001413 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001414 pos_adj = 0;
1415 } else {
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001416 ofs = setup_bdle(chip, substream, azx_dev,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001417 &bdl, ofs, pos_adj,
1418 !substream->runtime->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001419 if (ofs < 0)
1420 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001421 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001422 } else
1423 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001424 for (i = 0; i < periods; i++) {
1425 if (i == periods - 1 && pos_adj)
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001426 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001427 period_bytes - pos_adj, 0);
1428 else
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001429 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001430 period_bytes,
1431 !substream->runtime->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001432 if (ofs < 0)
1433 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001435 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001436
1437 error:
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001438 snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
Takashi Iwai675f25d2008-06-10 17:53:20 +02001439 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001440 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441}
1442
Takashi Iwai1dddab42009-03-18 15:15:37 +01001443/* reset stream */
1444static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445{
1446 unsigned char val;
1447 int timeout;
1448
Takashi Iwai1dddab42009-03-18 15:15:37 +01001449 azx_stream_clear(chip, azx_dev);
1450
Takashi Iwaid01ce992007-07-27 16:52:19 +02001451 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1452 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453 udelay(3);
1454 timeout = 300;
1455 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1456 --timeout)
1457 ;
1458 val &= ~SD_CTL_STREAM_RESET;
1459 azx_sd_writeb(azx_dev, SD_CTL, val);
1460 udelay(3);
1461
1462 timeout = 300;
1463 /* waiting for hardware to report that the stream is out of reset */
1464 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1465 --timeout)
1466 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001467
1468 /* reset first position - may not be synced with hw at this time */
1469 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001470}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471
Takashi Iwai1dddab42009-03-18 15:15:37 +01001472/*
1473 * set up the SD for streaming
1474 */
1475static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1476{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001477 unsigned int val;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001478 /* make sure the run bit is zero for SD */
1479 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480 /* program the stream_tag */
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001481 val = azx_sd_readl(azx_dev, SD_CTL);
1482 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
1483 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
1484 if (!azx_snoop(chip))
1485 val |= SD_CTL_TRAFFIC_PRIO;
1486 azx_sd_writel(azx_dev, SD_CTL, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487
1488 /* program the length of samples in cyclic buffer */
1489 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1490
1491 /* program the stream format */
1492 /* this value needs to be the same as the one programmed */
1493 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1494
1495 /* program the stream LVI (last valid index) of the BDL */
1496 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1497
1498 /* program the BDL address */
1499 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001500 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001502 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001504 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001505 if (chip->position_fix[0] != POS_FIX_LPIB ||
1506 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001507 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1508 azx_writel(chip, DPLBASE,
1509 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1510 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001511
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001513 azx_sd_writel(azx_dev, SD_CTL,
1514 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515
1516 return 0;
1517}
1518
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001519/*
1520 * Probe the given codec address
1521 */
1522static int probe_codec(struct azx *chip, int addr)
1523{
1524 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1525 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1526 unsigned int res;
1527
Wu Fengguanga678cde2009-08-01 18:46:46 +08001528 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001529 chip->probing = 1;
1530 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001531 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001532 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001533 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001534 if (res == -1)
1535 return -EIO;
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001536 snd_printdd(SFX "codec #%d probed OK\n", addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001537 return 0;
1538}
1539
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001540static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1541 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001542static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543
Takashi Iwai8dd78332009-06-02 01:16:07 +02001544static void azx_bus_reset(struct hda_bus *bus)
1545{
1546 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001547
1548 bus->in_reset = 1;
1549 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001550 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001551#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001552 if (chip->initialized) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001553 struct azx_pcm *p;
1554 list_for_each_entry(p, &chip->pcm_list, list)
1555 snd_pcm_suspend_all(p->pcm);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001556 snd_hda_suspend(chip->bus);
1557 snd_hda_resume(chip->bus);
1558 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001559#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001560 bus->in_reset = 0;
1561}
1562
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563/*
1564 * Codec initialization
1565 */
1566
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001567/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001568static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] DELAYED_INITDATA_MARK = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001569 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001570 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001571};
1572
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001573static int DELAYED_INIT_MARK azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001574{
1575 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001576 int c, codecs, err;
1577 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578
1579 memset(&bus_temp, 0, sizeof(bus_temp));
1580 bus_temp.private_data = chip;
1581 bus_temp.modelname = model;
1582 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001583 bus_temp.ops.command = azx_send_cmd;
1584 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001585 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001586 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001587#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001588 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001589 bus_temp.ops.pm_notify = azx_power_notify;
1590#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591
Takashi Iwaid01ce992007-07-27 16:52:19 +02001592 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1593 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594 return err;
1595
Takashi Iwai9477c582011-05-25 09:11:37 +02001596 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
1597 snd_printd(SFX "Enable delay in RIRB handling\n");
Wei Nidc9c8e22008-09-26 13:55:56 +08001598 chip->bus->needs_damn_long_delay = 1;
Takashi Iwai9477c582011-05-25 09:11:37 +02001599 }
Wei Nidc9c8e22008-09-26 13:55:56 +08001600
Takashi Iwai34c25352008-10-28 11:38:58 +01001601 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001602 max_slots = azx_max_codecs[chip->driver_type];
1603 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001604 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001605
1606 /* First try to probe all given codec slots */
1607 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001608 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001609 if (probe_codec(chip, c) < 0) {
1610 /* Some BIOSen give you wrong codec addresses
1611 * that don't exist
1612 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001613 snd_printk(KERN_WARNING SFX
1614 "Codec #%d probe error; "
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001615 "disabling it...\n", c);
1616 chip->codec_mask &= ~(1 << c);
1617 /* More badly, accessing to a non-existing
1618 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001619 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001620 * Thus if an error occurs during probing,
1621 * better to reset the controller chip to
1622 * get back to the sanity state.
1623 */
1624 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001625 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001626 }
1627 }
1628 }
1629
Takashi Iwaid507cd62011-04-26 15:25:02 +02001630 /* AMD chipsets often cause the communication stalls upon certain
1631 * sequence like the pin-detection. It seems that forcing the synced
1632 * access works around the stall. Grrr...
1633 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001634 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
1635 snd_printd(SFX "Enable sync_write for stable communication\n");
Takashi Iwaid507cd62011-04-26 15:25:02 +02001636 chip->bus->sync_write = 1;
1637 chip->bus->allow_bus_reset = 1;
1638 }
1639
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001640 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001641 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001642 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001643 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001644 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645 if (err < 0)
1646 continue;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001647 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001649 }
1650 }
1651 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1653 return -ENXIO;
1654 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001655 return 0;
1656}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001658/* configure each codec instance */
1659static int __devinit azx_codec_configure(struct azx *chip)
1660{
1661 struct hda_codec *codec;
1662 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1663 snd_hda_codec_configure(codec);
1664 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665 return 0;
1666}
1667
1668
1669/*
1670 * PCM support
1671 */
1672
1673/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001674static inline struct azx_dev *
1675azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001677 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001678 struct azx_dev *res = NULL;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001679 /* make a non-zero unique key for the substream */
1680 int key = (substream->pcm->device << 16) | (substream->number << 2) |
1681 (substream->stream + 1);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001682
1683 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001684 dev = chip->playback_index_offset;
1685 nums = chip->playback_streams;
1686 } else {
1687 dev = chip->capture_index_offset;
1688 nums = chip->capture_streams;
1689 }
1690 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001691 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001692 res = &chip->azx_dev[dev];
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001693 if (res->assigned_key == key)
Wu Fengguangef18bed2009-12-25 13:14:27 +08001694 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001696 if (res) {
1697 res->opened = 1;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001698 res->assigned_key = key;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001699 }
1700 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701}
1702
1703/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001704static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001705{
1706 azx_dev->opened = 0;
1707}
1708
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001709static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001710 .info = (SNDRV_PCM_INFO_MMAP |
1711 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001712 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1713 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001714 /* No full-resume yet implemented */
1715 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001716 SNDRV_PCM_INFO_PAUSE |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001717 SNDRV_PCM_INFO_SYNC_START |
1718 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1720 .rates = SNDRV_PCM_RATE_48000,
1721 .rate_min = 48000,
1722 .rate_max = 48000,
1723 .channels_min = 2,
1724 .channels_max = 2,
1725 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1726 .period_bytes_min = 128,
1727 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1728 .periods_min = 2,
1729 .periods_max = AZX_MAX_FRAG,
1730 .fifo_size = 0,
1731};
1732
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001733static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734{
1735 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1736 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001737 struct azx *chip = apcm->chip;
1738 struct azx_dev *azx_dev;
1739 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740 unsigned long flags;
1741 int err;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001742 int buff_step;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743
Ingo Molnar62932df2006-01-16 16:34:20 +01001744 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001745 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001746 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001747 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001748 return -EBUSY;
1749 }
1750 runtime->hw = azx_pcm_hw;
1751 runtime->hw.channels_min = hinfo->channels_min;
1752 runtime->hw.channels_max = hinfo->channels_max;
1753 runtime->hw.formats = hinfo->formats;
1754 runtime->hw.rates = hinfo->rates;
1755 snd_pcm_limit_hw_rates(runtime);
1756 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Takashi Iwai52409aa2012-01-23 17:10:24 +01001757 if (chip->align_buffer_size)
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001758 /* constrain buffer sizes to be multiple of 128
1759 bytes. This is more efficient in terms of memory
1760 access but isn't required by the HDA spec and
1761 prevents users from specifying exact period/buffer
1762 sizes. For example for 44.1kHz, a period size set
1763 to 20ms will be rounded to 19.59ms. */
1764 buff_step = 128;
1765 else
1766 /* Don't enforce steps on buffer sizes, still need to
1767 be multiple of 4 bytes (HDA spec). Tested on Intel
1768 HDA controllers, may not work on all devices where
1769 option needs to be disabled */
1770 buff_step = 4;
1771
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001772 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001773 buff_step);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001774 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001775 buff_step);
Dylan Reidb4a91cf2012-06-15 19:36:23 -07001776 snd_hda_power_up_d3wait(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001777 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1778 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001780 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001781 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001782 return err;
1783 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001784 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001785 /* sanity check */
1786 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1787 snd_BUG_ON(!runtime->hw.channels_max) ||
1788 snd_BUG_ON(!runtime->hw.formats) ||
1789 snd_BUG_ON(!runtime->hw.rates)) {
1790 azx_release_device(azx_dev);
1791 hinfo->ops.close(hinfo, apcm->codec, substream);
1792 snd_hda_power_down(apcm->codec);
1793 mutex_unlock(&chip->open_mutex);
1794 return -EINVAL;
1795 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796 spin_lock_irqsave(&chip->reg_lock, flags);
1797 azx_dev->substream = substream;
1798 azx_dev->running = 0;
1799 spin_unlock_irqrestore(&chip->reg_lock, flags);
1800
1801 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001802 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001803 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001804 return 0;
1805}
1806
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001807static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001808{
1809 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1810 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001811 struct azx *chip = apcm->chip;
1812 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001813 unsigned long flags;
1814
Ingo Molnar62932df2006-01-16 16:34:20 +01001815 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001816 spin_lock_irqsave(&chip->reg_lock, flags);
1817 azx_dev->substream = NULL;
1818 azx_dev->running = 0;
1819 spin_unlock_irqrestore(&chip->reg_lock, flags);
1820 azx_release_device(azx_dev);
1821 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001822 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001823 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001824 return 0;
1825}
1826
Takashi Iwaid01ce992007-07-27 16:52:19 +02001827static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1828 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001830 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1831 struct azx *chip = apcm->chip;
1832 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001833 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001834 int ret;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001835
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001836 mark_runtime_wc(chip, azx_dev, runtime, false);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001837 azx_dev->bufsize = 0;
1838 azx_dev->period_bytes = 0;
1839 azx_dev->format_val = 0;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001840 ret = snd_pcm_lib_malloc_pages(substream,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001841 params_buffer_bytes(hw_params));
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001842 if (ret < 0)
1843 return ret;
1844 mark_runtime_wc(chip, azx_dev, runtime, true);
1845 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846}
1847
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001848static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001849{
1850 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001851 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001852 struct azx *chip = apcm->chip;
1853 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1855
1856 /* reset BDL address */
1857 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1858 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1859 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001860 azx_dev->bufsize = 0;
1861 azx_dev->period_bytes = 0;
1862 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001863
Takashi Iwaieb541332010-08-06 13:48:11 +02001864 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001866 mark_runtime_wc(chip, azx_dev, runtime, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867 return snd_pcm_lib_free_pages(substream);
1868}
1869
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001870static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001871{
1872 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001873 struct azx *chip = apcm->chip;
1874 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001875 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001876 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001877 unsigned int bufsize, period_bytes, format_val, stream_tag;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001878 int err;
Stephen Warren7c9359762011-06-01 11:14:17 -06001879 struct hda_spdif_out *spdif =
1880 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
1881 unsigned short ctls = spdif ? spdif->ctls : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001882
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001883 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001884 format_val = snd_hda_calc_stream_format(runtime->rate,
1885 runtime->channels,
1886 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03001887 hinfo->maxbps,
Stephen Warren7c9359762011-06-01 11:14:17 -06001888 ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001889 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001890 snd_printk(KERN_ERR SFX
1891 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892 runtime->rate, runtime->channels, runtime->format);
1893 return -EINVAL;
1894 }
1895
Takashi Iwai97b71c92009-03-18 15:09:13 +01001896 bufsize = snd_pcm_lib_buffer_bytes(substream);
1897 period_bytes = snd_pcm_lib_period_bytes(substream);
1898
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001899 snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01001900 bufsize, format_val);
1901
1902 if (bufsize != azx_dev->bufsize ||
1903 period_bytes != azx_dev->period_bytes ||
1904 format_val != azx_dev->format_val) {
1905 azx_dev->bufsize = bufsize;
1906 azx_dev->period_bytes = period_bytes;
1907 azx_dev->format_val = format_val;
1908 err = azx_setup_periods(chip, substream, azx_dev);
1909 if (err < 0)
1910 return err;
1911 }
1912
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001913 /* wallclk has 24Mhz clock source */
1914 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
1915 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001916 azx_setup_controller(chip, azx_dev);
1917 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1918 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1919 else
1920 azx_dev->fifo_size = 0;
1921
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001922 stream_tag = azx_dev->stream_tag;
1923 /* CA-IBG chips need the playback stream starting from 1 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001924 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001925 stream_tag > chip->capture_streams)
1926 stream_tag -= chip->capture_streams;
1927 return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
Takashi Iwaieb541332010-08-06 13:48:11 +02001928 azx_dev->format_val, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001929}
1930
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001931static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001932{
1933 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001934 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001935 struct azx_dev *azx_dev;
1936 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001937 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001938 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001939
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001941 case SNDRV_PCM_TRIGGER_START:
1942 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001943 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1944 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001945 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001946 break;
1947 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001948 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001949 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001950 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001951 break;
1952 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001953 return -EINVAL;
1954 }
1955
1956 snd_pcm_group_for_each_entry(s, substream) {
1957 if (s->pcm->card != substream->pcm->card)
1958 continue;
1959 azx_dev = get_azx_dev(s);
1960 sbits |= 1 << azx_dev->index;
1961 nsync++;
1962 snd_pcm_trigger_done(s, substream);
1963 }
1964
1965 spin_lock(&chip->reg_lock);
1966 if (nsync > 1) {
1967 /* first, set SYNC bits of corresponding streams */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02001968 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
1969 azx_writel(chip, OLD_SSYNC,
1970 azx_readl(chip, OLD_SSYNC) | sbits);
1971 else
1972 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001973 }
1974 snd_pcm_group_for_each_entry(s, substream) {
1975 if (s->pcm->card != substream->pcm->card)
1976 continue;
1977 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001978 if (start) {
1979 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
1980 if (!rstart)
1981 azx_dev->start_wallclk -=
1982 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001983 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001984 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01001985 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001986 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001987 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988 }
1989 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001990 if (start) {
1991 if (nsync == 1)
1992 return 0;
1993 /* wait until all FIFOs get ready */
1994 for (timeout = 5000; timeout; timeout--) {
1995 nwait = 0;
1996 snd_pcm_group_for_each_entry(s, substream) {
1997 if (s->pcm->card != substream->pcm->card)
1998 continue;
1999 azx_dev = get_azx_dev(s);
2000 if (!(azx_sd_readb(azx_dev, SD_STS) &
2001 SD_STS_FIFO_READY))
2002 nwait++;
2003 }
2004 if (!nwait)
2005 break;
2006 cpu_relax();
2007 }
2008 } else {
2009 /* wait until all RUN bits are cleared */
2010 for (timeout = 5000; timeout; timeout--) {
2011 nwait = 0;
2012 snd_pcm_group_for_each_entry(s, substream) {
2013 if (s->pcm->card != substream->pcm->card)
2014 continue;
2015 azx_dev = get_azx_dev(s);
2016 if (azx_sd_readb(azx_dev, SD_CTL) &
2017 SD_CTL_DMA_START)
2018 nwait++;
2019 }
2020 if (!nwait)
2021 break;
2022 cpu_relax();
2023 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002024 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01002025 if (nsync > 1) {
2026 spin_lock(&chip->reg_lock);
2027 /* reset SYNC bits */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002028 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2029 azx_writel(chip, OLD_SSYNC,
2030 azx_readl(chip, OLD_SSYNC) & ~sbits);
2031 else
2032 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002033 spin_unlock(&chip->reg_lock);
2034 }
2035 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002036}
2037
Joseph Chan0e153472008-08-26 14:38:03 +02002038/* get the current DMA position with correction on VIA chips */
2039static unsigned int azx_via_get_position(struct azx *chip,
2040 struct azx_dev *azx_dev)
2041{
2042 unsigned int link_pos, mini_pos, bound_pos;
2043 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
2044 unsigned int fifo_size;
2045
2046 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaib4a655e2011-06-07 12:26:56 +02002047 if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Joseph Chan0e153472008-08-26 14:38:03 +02002048 /* Playback, no problem using link position */
2049 return link_pos;
2050 }
2051
2052 /* Capture */
2053 /* For new chipset,
2054 * use mod to get the DMA position just like old chipset
2055 */
2056 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
2057 mod_dma_pos %= azx_dev->period_bytes;
2058
2059 /* azx_dev->fifo_size can't get FIFO size of in stream.
2060 * Get from base address + offset.
2061 */
2062 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
2063
2064 if (azx_dev->insufficient) {
2065 /* Link position never gather than FIFO size */
2066 if (link_pos <= fifo_size)
2067 return 0;
2068
2069 azx_dev->insufficient = 0;
2070 }
2071
2072 if (link_pos <= fifo_size)
2073 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
2074 else
2075 mini_pos = link_pos - fifo_size;
2076
2077 /* Find nearest previous boudary */
2078 mod_mini_pos = mini_pos % azx_dev->period_bytes;
2079 mod_link_pos = link_pos % azx_dev->period_bytes;
2080 if (mod_link_pos >= fifo_size)
2081 bound_pos = link_pos - mod_link_pos;
2082 else if (mod_dma_pos >= mod_mini_pos)
2083 bound_pos = mini_pos - mod_mini_pos;
2084 else {
2085 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
2086 if (bound_pos >= azx_dev->bufsize)
2087 bound_pos = 0;
2088 }
2089
2090 /* Calculate real DMA position we want */
2091 return bound_pos + mod_dma_pos;
2092}
2093
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002094static unsigned int azx_get_position(struct azx *chip,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002095 struct azx_dev *azx_dev,
2096 bool with_check)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002097{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098 unsigned int pos;
David Henningsson4cb36312010-09-30 10:12:50 +02002099 int stream = azx_dev->substream->stream;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002100
David Henningsson4cb36312010-09-30 10:12:50 +02002101 switch (chip->position_fix[stream]) {
2102 case POS_FIX_LPIB:
2103 /* read LPIB */
2104 pos = azx_sd_readl(azx_dev, SD_LPIB);
2105 break;
2106 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02002107 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02002108 break;
2109 default:
2110 /* use the position buffer */
2111 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002112 if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwaia8103642011-06-07 12:23:23 +02002113 if (!pos || pos == (u32)-1) {
2114 printk(KERN_WARNING
2115 "hda-intel: Invalid position buffer, "
2116 "using LPIB read method instead.\n");
2117 chip->position_fix[stream] = POS_FIX_LPIB;
2118 pos = azx_sd_readl(azx_dev, SD_LPIB);
2119 } else
2120 chip->position_fix[stream] = POS_FIX_POSBUF;
2121 }
2122 break;
Takashi Iwaic74db862005-05-12 14:26:27 +02002123 }
David Henningsson4cb36312010-09-30 10:12:50 +02002124
Linus Torvalds1da177e2005-04-16 15:20:36 -07002125 if (pos >= azx_dev->bufsize)
2126 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002127 return pos;
2128}
2129
2130static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
2131{
2132 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2133 struct azx *chip = apcm->chip;
2134 struct azx_dev *azx_dev = get_azx_dev(substream);
2135 return bytes_to_frames(substream->runtime,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002136 azx_get_position(chip, azx_dev, false));
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002137}
2138
2139/*
2140 * Check whether the current DMA position is acceptable for updating
2141 * periods. Returns non-zero if it's OK.
2142 *
2143 * Many HD-audio controllers appear pretty inaccurate about
2144 * the update-IRQ timing. The IRQ is issued before actually the
2145 * data is processed. So, we need to process it afterwords in a
2146 * workqueue.
2147 */
2148static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
2149{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002150 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002151 unsigned int pos;
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002152 int stream;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002153
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002154 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
2155 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002156 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002157
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002158 stream = azx_dev->substream->stream;
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002159 pos = azx_get_position(chip, azx_dev, true);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002160
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01002161 if (WARN_ONCE(!azx_dev->period_bytes,
2162 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002163 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002164 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002165 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
2166 /* NG - it's below the first next period boundary */
2167 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002168 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002169 return 1; /* OK, it's fine */
2170}
2171
2172/*
2173 * The work for pending PCM period updates.
2174 */
2175static void azx_irq_pending_work(struct work_struct *work)
2176{
2177 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002178 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002179
Takashi Iwaia6a950a2008-06-10 17:53:35 +02002180 if (!chip->irq_pending_warned) {
2181 printk(KERN_WARNING
2182 "hda-intel: IRQ timing workaround is activated "
2183 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
2184 chip->card->number);
2185 chip->irq_pending_warned = 1;
2186 }
2187
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002188 for (;;) {
2189 pending = 0;
2190 spin_lock_irq(&chip->reg_lock);
2191 for (i = 0; i < chip->num_streams; i++) {
2192 struct azx_dev *azx_dev = &chip->azx_dev[i];
2193 if (!azx_dev->irq_pending ||
2194 !azx_dev->substream ||
2195 !azx_dev->running)
2196 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002197 ok = azx_position_ok(chip, azx_dev);
2198 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002199 azx_dev->irq_pending = 0;
2200 spin_unlock(&chip->reg_lock);
2201 snd_pcm_period_elapsed(azx_dev->substream);
2202 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002203 } else if (ok < 0) {
2204 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002205 } else
2206 pending++;
2207 }
2208 spin_unlock_irq(&chip->reg_lock);
2209 if (!pending)
2210 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02002211 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002212 }
2213}
2214
2215/* clear irq_pending flags and assure no on-going workq */
2216static void azx_clear_irq_pending(struct azx *chip)
2217{
2218 int i;
2219
2220 spin_lock_irq(&chip->reg_lock);
2221 for (i = 0; i < chip->num_streams; i++)
2222 chip->azx_dev[i].irq_pending = 0;
2223 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002224}
2225
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002226#ifdef CONFIG_X86
2227static int azx_pcm_mmap(struct snd_pcm_substream *substream,
2228 struct vm_area_struct *area)
2229{
2230 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2231 struct azx *chip = apcm->chip;
2232 if (!azx_snoop(chip))
2233 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2234 return snd_pcm_lib_default_mmap(substream, area);
2235}
2236#else
2237#define azx_pcm_mmap NULL
2238#endif
2239
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002240static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002241 .open = azx_pcm_open,
2242 .close = azx_pcm_close,
2243 .ioctl = snd_pcm_lib_ioctl,
2244 .hw_params = azx_pcm_hw_params,
2245 .hw_free = azx_pcm_hw_free,
2246 .prepare = azx_pcm_prepare,
2247 .trigger = azx_pcm_trigger,
2248 .pointer = azx_pcm_pointer,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002249 .mmap = azx_pcm_mmap,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002250 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002251};
2252
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002253static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002254{
Takashi Iwai176d5332008-07-30 15:01:44 +02002255 struct azx_pcm *apcm = pcm->private_data;
2256 if (apcm) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002257 list_del(&apcm->list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002258 kfree(apcm);
2259 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002260}
2261
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002262#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
2263
Takashi Iwai176d5332008-07-30 15:01:44 +02002264static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002265azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2266 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002267{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002268 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002269 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002270 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002271 int pcm_dev = cpcm->device;
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002272 unsigned int size;
Takashi Iwai176d5332008-07-30 15:01:44 +02002273 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002274
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002275 list_for_each_entry(apcm, &chip->pcm_list, list) {
2276 if (apcm->pcm->device == pcm_dev) {
2277 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
2278 return -EBUSY;
2279 }
Takashi Iwai176d5332008-07-30 15:01:44 +02002280 }
2281 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2282 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2283 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002284 &pcm);
2285 if (err < 0)
2286 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002287 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002288 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002289 if (apcm == NULL)
2290 return -ENOMEM;
2291 apcm->chip = chip;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002292 apcm->pcm = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002293 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002294 pcm->private_data = apcm;
2295 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002296 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2297 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002298 list_add_tail(&apcm->list, &chip->pcm_list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002299 cpcm->pcm = pcm;
2300 for (s = 0; s < 2; s++) {
2301 apcm->hinfo[s] = &cpcm->stream[s];
2302 if (cpcm->stream[s].substreams)
2303 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2304 }
2305 /* buffer pre-allocation */
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002306 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
2307 if (size > MAX_PREALLOC_SIZE)
2308 size = MAX_PREALLOC_SIZE;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002309 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002310 snd_dma_pci_data(chip->pci),
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002311 size, MAX_PREALLOC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002312 return 0;
2313}
2314
2315/*
2316 * mixer creation - all stuff is implemented in hda module
2317 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002318static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002319{
2320 return snd_hda_build_controls(chip->bus);
2321}
2322
2323
2324/*
2325 * initialize SD streams
2326 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002327static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002328{
2329 int i;
2330
2331 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002332 * assign the starting bdl address to each stream (device)
2333 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002334 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002335 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002336 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002337 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002338 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2339 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2340 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2341 azx_dev->sd_int_sta_mask = 1 << i;
2342 /* stream tag: must be non-zero and unique */
2343 azx_dev->index = i;
2344 azx_dev->stream_tag = i + 1;
2345 }
2346
2347 return 0;
2348}
2349
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002350static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2351{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002352 if (request_irq(chip->pci->irq, azx_interrupt,
2353 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02002354 KBUILD_MODNAME, chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002355 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2356 "disabling device\n", chip->pci->irq);
2357 if (do_disconnect)
2358 snd_card_disconnect(chip->card);
2359 return -1;
2360 }
2361 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002362 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002363 return 0;
2364}
2365
Linus Torvalds1da177e2005-04-16 15:20:36 -07002366
Takashi Iwaicb53c622007-08-10 17:21:45 +02002367static void azx_stop_chip(struct azx *chip)
2368{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002369 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002370 return;
2371
2372 /* disable interrupts */
2373 azx_int_disable(chip);
2374 azx_int_clear(chip);
2375
2376 /* disable CORB/RIRB */
2377 azx_free_cmd_io(chip);
2378
2379 /* disable position buffer */
2380 azx_writel(chip, DPLBASE, 0);
2381 azx_writel(chip, DPUBASE, 0);
2382
2383 chip->initialized = 0;
2384}
2385
2386#ifdef CONFIG_SND_HDA_POWER_SAVE
2387/* power-up/down the controller */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002388static void azx_power_notify(struct hda_bus *bus)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002389{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002390 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002391 struct hda_codec *c;
2392 int power_on = 0;
2393
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002394 list_for_each_entry(c, &bus->codec_list, list) {
Takashi Iwaicb53c622007-08-10 17:21:45 +02002395 if (c->power_on) {
2396 power_on = 1;
2397 break;
2398 }
2399 }
2400 if (power_on)
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01002401 azx_init_chip(chip, 1);
Wu Fengguang0287d972009-12-11 20:15:11 +08002402 else if (chip->running && power_save_controller &&
2403 !bus->power_keep_link_on)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002404 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002405}
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002406#endif /* CONFIG_SND_HDA_POWER_SAVE */
2407
2408#ifdef CONFIG_PM
2409/*
2410 * power management
2411 */
Takashi Iwai986862bd2008-11-27 12:40:13 +01002412
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002413static int azx_suspend(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002414{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002415 struct pci_dev *pci = to_pci_dev(dev);
2416 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002417 struct azx *chip = card->private_data;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002418 struct azx_pcm *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002419
Takashi Iwai421a1252005-11-17 16:11:09 +01002420 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002421 azx_clear_irq_pending(chip);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002422 list_for_each_entry(p, &chip->pcm_list, list)
2423 snd_pcm_suspend_all(p->pcm);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002424 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002425 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002426 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002427 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002428 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002429 chip->irq = -1;
2430 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002431 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002432 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002433 pci_disable_device(pci);
2434 pci_save_state(pci);
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002435 pci_set_power_state(pci, PCI_D3hot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002436 return 0;
2437}
2438
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002439static int azx_resume(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002440{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002441 struct pci_dev *pci = to_pci_dev(dev);
2442 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002443 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002444
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002445 pci_set_power_state(pci, PCI_D0);
2446 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002447 if (pci_enable_device(pci) < 0) {
2448 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2449 "disabling device\n");
2450 snd_card_disconnect(card);
2451 return -EIO;
2452 }
2453 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002454 if (chip->msi)
2455 if (pci_enable_msi(pci) < 0)
2456 chip->msi = 0;
2457 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002458 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002459 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002460
Takashi Iwai7f308302012-05-08 16:52:23 +02002461 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002462
Linus Torvalds1da177e2005-04-16 15:20:36 -07002463 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002464 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002465 return 0;
2466}
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002467static SIMPLE_DEV_PM_OPS(azx_pm, azx_suspend, azx_resume);
2468#define AZX_PM_OPS &azx_pm
2469#else
2470#define azx_suspend(dev)
2471#define azx_resume(dev)
2472#define AZX_PM_OPS NULL
Linus Torvalds1da177e2005-04-16 15:20:36 -07002473#endif /* CONFIG_PM */
2474
2475
2476/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002477 * reboot notifier for hang-up problem at power-down
2478 */
2479static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2480{
2481 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002482 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002483 azx_stop_chip(chip);
2484 return NOTIFY_OK;
2485}
2486
2487static void azx_notifier_register(struct azx *chip)
2488{
2489 chip->reboot_notifier.notifier_call = azx_halt;
2490 register_reboot_notifier(&chip->reboot_notifier);
2491}
2492
2493static void azx_notifier_unregister(struct azx *chip)
2494{
2495 if (chip->reboot_notifier.notifier_call)
2496 unregister_reboot_notifier(&chip->reboot_notifier);
2497}
2498
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002499static int DELAYED_INIT_MARK azx_first_init(struct azx *chip);
2500static int DELAYED_INIT_MARK azx_probe_continue(struct azx *chip);
2501
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002502#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002503static struct pci_dev __devinit *get_bound_vga(struct pci_dev *pci);
2504
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002505static void azx_vs_set_state(struct pci_dev *pci,
2506 enum vga_switcheroo_state state)
2507{
2508 struct snd_card *card = pci_get_drvdata(pci);
2509 struct azx *chip = card->private_data;
2510 bool disabled;
2511
2512 if (chip->init_failed)
2513 return;
2514
2515 disabled = (state == VGA_SWITCHEROO_OFF);
2516 if (chip->disabled == disabled)
2517 return;
2518
2519 if (!chip->bus) {
2520 chip->disabled = disabled;
2521 if (!disabled) {
2522 snd_printk(KERN_INFO SFX
2523 "%s: Start delayed initialization\n",
2524 pci_name(chip->pci));
2525 if (azx_first_init(chip) < 0 ||
2526 azx_probe_continue(chip) < 0) {
2527 snd_printk(KERN_ERR SFX
2528 "%s: initialization error\n",
2529 pci_name(chip->pci));
2530 chip->init_failed = true;
2531 }
2532 }
2533 } else {
2534 snd_printk(KERN_INFO SFX
2535 "%s %s via VGA-switcheroo\n",
2536 disabled ? "Disabling" : "Enabling",
2537 pci_name(chip->pci));
2538 if (disabled) {
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002539 azx_suspend(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002540 chip->disabled = true;
2541 snd_hda_lock_devices(chip->bus);
2542 } else {
2543 snd_hda_unlock_devices(chip->bus);
2544 chip->disabled = false;
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002545 azx_resume(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002546 }
2547 }
2548}
2549
2550static bool azx_vs_can_switch(struct pci_dev *pci)
2551{
2552 struct snd_card *card = pci_get_drvdata(pci);
2553 struct azx *chip = card->private_data;
2554
2555 if (chip->init_failed)
2556 return false;
2557 if (chip->disabled || !chip->bus)
2558 return true;
2559 if (snd_hda_lock_devices(chip->bus))
2560 return false;
2561 snd_hda_unlock_devices(chip->bus);
2562 return true;
2563}
2564
2565static void __devinit init_vga_switcheroo(struct azx *chip)
2566{
2567 struct pci_dev *p = get_bound_vga(chip->pci);
2568 if (p) {
2569 snd_printk(KERN_INFO SFX
2570 "%s: Handle VGA-switcheroo audio client\n",
2571 pci_name(chip->pci));
2572 chip->use_vga_switcheroo = 1;
2573 pci_dev_put(p);
2574 }
2575}
2576
2577static const struct vga_switcheroo_client_ops azx_vs_ops = {
2578 .set_gpu_state = azx_vs_set_state,
2579 .can_switch = azx_vs_can_switch,
2580};
2581
2582static int __devinit register_vga_switcheroo(struct azx *chip)
2583{
2584 if (!chip->use_vga_switcheroo)
2585 return 0;
2586 /* FIXME: currently only handling DIS controller
2587 * is there any machine with two switchable HDMI audio controllers?
2588 */
2589 return vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
2590 VGA_SWITCHEROO_DIS,
2591 chip->bus != NULL);
2592}
2593#else
2594#define init_vga_switcheroo(chip) /* NOP */
2595#define register_vga_switcheroo(chip) 0
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002596#define check_hdmi_disabled(pci) false
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002597#endif /* SUPPORT_VGA_SWITCHER */
2598
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002599/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002600 * destructor
2601 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002602static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002603{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002604 int i;
2605
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002606 azx_notifier_unregister(chip);
2607
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002608 if (use_vga_switcheroo(chip)) {
2609 if (chip->disabled && chip->bus)
2610 snd_hda_unlock_devices(chip->bus);
2611 vga_switcheroo_unregister_client(chip->pci);
2612 }
2613
Takashi Iwaice43fba2005-05-30 20:33:44 +02002614 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002615 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002616 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002617 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002618 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002619 }
2620
Jeff Garzikf000fd82008-04-22 13:50:34 +02002621 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002622 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002623 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002624 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002625 if (chip->remap_addr)
2626 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002627
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002628 if (chip->azx_dev) {
2629 for (i = 0; i < chip->num_streams; i++)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002630 if (chip->azx_dev[i].bdl.area) {
2631 mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002632 snd_dma_free_pages(&chip->azx_dev[i].bdl);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002633 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002634 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002635 if (chip->rb.area) {
2636 mark_pages_wc(chip, &chip->rb, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002637 snd_dma_free_pages(&chip->rb);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002638 }
2639 if (chip->posbuf.area) {
2640 mark_pages_wc(chip, &chip->posbuf, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002641 snd_dma_free_pages(&chip->posbuf);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002642 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002643 if (chip->region_requested)
2644 pci_release_regions(chip->pci);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002645 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002646 kfree(chip->azx_dev);
Takashi Iwai4918cda2012-08-09 12:33:28 +02002647#ifdef CONFIG_SND_HDA_PATCH_LOADER
2648 if (chip->fw)
2649 release_firmware(chip->fw);
2650#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002651 kfree(chip);
2652
2653 return 0;
2654}
2655
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002656static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002657{
2658 return azx_free(device->device_data);
2659}
2660
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002661#ifdef SUPPORT_VGA_SWITCHEROO
Linus Torvalds1da177e2005-04-16 15:20:36 -07002662/*
Takashi Iwai91219472012-04-26 12:13:25 +02002663 * Check of disabled HDMI controller by vga-switcheroo
2664 */
2665static struct pci_dev __devinit *get_bound_vga(struct pci_dev *pci)
2666{
2667 struct pci_dev *p;
2668
2669 /* check only discrete GPU */
2670 switch (pci->vendor) {
2671 case PCI_VENDOR_ID_ATI:
2672 case PCI_VENDOR_ID_AMD:
2673 case PCI_VENDOR_ID_NVIDIA:
2674 if (pci->devfn == 1) {
2675 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
2676 pci->bus->number, 0);
2677 if (p) {
2678 if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
2679 return p;
2680 pci_dev_put(p);
2681 }
2682 }
2683 break;
2684 }
2685 return NULL;
2686}
2687
2688static bool __devinit check_hdmi_disabled(struct pci_dev *pci)
2689{
2690 bool vga_inactive = false;
2691 struct pci_dev *p = get_bound_vga(pci);
2692
2693 if (p) {
Takashi Iwai12b78a72012-06-07 12:15:16 +02002694 if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
Takashi Iwai91219472012-04-26 12:13:25 +02002695 vga_inactive = true;
2696 pci_dev_put(p);
2697 }
2698 return vga_inactive;
2699}
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002700#endif /* SUPPORT_VGA_SWITCHEROO */
Takashi Iwai91219472012-04-26 12:13:25 +02002701
2702/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002703 * white/black-listing for position_fix
2704 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002705static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002706 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2707 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01002708 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002709 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04002710 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04002711 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04002712 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01002713 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04002714 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04002715 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01002716 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02002717 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04002718 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04002719 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002720 {}
2721};
2722
2723static int __devinit check_position_fix(struct azx *chip, int fix)
2724{
2725 const struct snd_pci_quirk *q;
2726
Takashi Iwaic673ba12009-03-17 07:49:14 +01002727 switch (fix) {
2728 case POS_FIX_LPIB:
2729 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02002730 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01002731 case POS_FIX_COMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002732 return fix;
2733 }
2734
Takashi Iwaic673ba12009-03-17 07:49:14 +01002735 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2736 if (q) {
2737 printk(KERN_INFO
2738 "hda_intel: position_fix set to %d "
2739 "for device %04x:%04x\n",
2740 q->value, q->subvendor, q->subdevice);
2741 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002742 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02002743
2744 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai9477c582011-05-25 09:11:37 +02002745 if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
2746 snd_printd(SFX "Using VIACOMBO position fix\n");
David Henningssonbdd9ef22010-10-04 12:02:14 +02002747 return POS_FIX_VIACOMBO;
2748 }
Takashi Iwai9477c582011-05-25 09:11:37 +02002749 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
2750 snd_printd(SFX "Using LPIB position fix\n");
2751 return POS_FIX_LPIB;
2752 }
Seth Heasleyc20c5a82012-06-14 14:23:53 -07002753 if (chip->driver_caps & AZX_DCAPS_POSFIX_COMBO) {
2754 snd_printd(SFX "Using COMBO position fix\n");
2755 return POS_FIX_COMBO;
2756 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01002757 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01002758}
2759
2760/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002761 * black-lists for probe_mask
2762 */
2763static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2764 /* Thinkpad often breaks the controller communication when accessing
2765 * to the non-working (or non-existing) modem codec slot.
2766 */
2767 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2768 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2769 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01002770 /* broken BIOS */
2771 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01002772 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
2773 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002774 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03002775 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002776 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Jaroslav Kyselaf3af9052012-04-26 17:52:35 +02002777 /* WinFast VP200 H (Teradici) user reported broken communication */
2778 SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
Takashi Iwai669ba272007-08-17 09:17:36 +02002779 {}
2780};
2781
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002782#define AZX_FORCE_CODEC_MASK 0x100
2783
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002784static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02002785{
2786 const struct snd_pci_quirk *q;
2787
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002788 chip->codec_probe_mask = probe_mask[dev];
2789 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002790 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
2791 if (q) {
2792 printk(KERN_INFO
2793 "hda_intel: probe_mask set to 0x%x "
2794 "for device %04x:%04x\n",
2795 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002796 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02002797 }
2798 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002799
2800 /* check forced option */
2801 if (chip->codec_probe_mask != -1 &&
2802 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
2803 chip->codec_mask = chip->codec_probe_mask & 0xff;
2804 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
2805 chip->codec_mask);
2806 }
Takashi Iwai669ba272007-08-17 09:17:36 +02002807}
2808
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002809/*
Takashi Iwai716238552009-09-28 13:14:04 +02002810 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002811 */
Takashi Iwai716238552009-09-28 13:14:04 +02002812static struct snd_pci_quirk msi_black_list[] __devinitdata = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01002813 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01002814 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01002815 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Michele Ballabio4193d132010-03-06 21:06:46 +01002816 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02002817 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002818 {}
2819};
2820
2821static void __devinit check_msi(struct azx *chip)
2822{
2823 const struct snd_pci_quirk *q;
2824
Takashi Iwai716238552009-09-28 13:14:04 +02002825 if (enable_msi >= 0) {
2826 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002827 return;
Takashi Iwai716238552009-09-28 13:14:04 +02002828 }
2829 chip->msi = 1; /* enable MSI as default */
2830 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002831 if (q) {
2832 printk(KERN_INFO
2833 "hda_intel: msi for device %04x:%04x set to %d\n",
2834 q->subvendor, q->subdevice, q->value);
2835 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002836 return;
2837 }
2838
2839 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02002840 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
2841 printk(KERN_INFO "hda_intel: Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002842 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002843 }
2844}
2845
Takashi Iwaia1585d72011-12-14 09:27:04 +01002846/* check the snoop mode availability */
2847static void __devinit azx_check_snoop_available(struct azx *chip)
2848{
2849 bool snoop = chip->snoop;
2850
2851 switch (chip->driver_type) {
2852 case AZX_DRIVER_VIA:
2853 /* force to non-snoop mode for a new VIA controller
2854 * when BIOS is set
2855 */
2856 if (snoop) {
2857 u8 val;
2858 pci_read_config_byte(chip->pci, 0x42, &val);
2859 if (!(val & 0x80) && chip->pci->revision == 0x30)
2860 snoop = false;
2861 }
2862 break;
2863 case AZX_DRIVER_ATIHDMI_NS:
2864 /* new ATI HDMI requires non-snoop */
2865 snoop = false;
2866 break;
2867 }
2868
2869 if (snoop != chip->snoop) {
2870 snd_printk(KERN_INFO SFX "Force to %s mode\n",
2871 snoop ? "snoop" : "non-snoop");
2872 chip->snoop = snoop;
2873 }
2874}
Takashi Iwai669ba272007-08-17 09:17:36 +02002875
2876/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002877 * constructor
2878 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002879static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai9477c582011-05-25 09:11:37 +02002880 int dev, unsigned int driver_caps,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002881 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002882{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002883 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002884 .dev_free = azx_dev_free,
2885 };
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002886 struct azx *chip;
2887 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002888
2889 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01002890
Pavel Machek927fc862006-08-31 17:03:43 +02002891 err = pci_enable_device(pci);
2892 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002893 return err;
2894
Takashi Iwaie560d8d2005-09-09 14:21:46 +02002895 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002896 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002897 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
2898 pci_disable_device(pci);
2899 return -ENOMEM;
2900 }
2901
2902 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01002903 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002904 chip->card = card;
2905 chip->pci = pci;
2906 chip->irq = -1;
Takashi Iwai9477c582011-05-25 09:11:37 +02002907 chip->driver_caps = driver_caps;
2908 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002909 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02002910 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002911 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002912 INIT_LIST_HEAD(&chip->pcm_list);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002913 init_vga_switcheroo(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002914
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002915 chip->position_fix[0] = chip->position_fix[1] =
2916 check_position_fix(chip, position_fix[dev]);
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01002917 /* combo mode uses LPIB for playback */
2918 if (chip->position_fix[0] == POS_FIX_COMBO) {
2919 chip->position_fix[0] = POS_FIX_LPIB;
2920 chip->position_fix[1] = POS_FIX_AUTO;
2921 }
2922
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002923 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01002924
Takashi Iwai27346162006-01-12 18:28:44 +01002925 chip->single_cmd = single_cmd;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002926 chip->snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01002927 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02002928
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002929 if (bdl_pos_adj[dev] < 0) {
2930 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002931 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08002932 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002933 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002934 break;
2935 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002936 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002937 break;
2938 }
2939 }
2940
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002941 if (check_hdmi_disabled(pci)) {
2942 snd_printk(KERN_INFO SFX "VGA controller for %s is disabled\n",
2943 pci_name(pci));
2944 if (use_vga_switcheroo(chip)) {
2945 snd_printk(KERN_INFO SFX "Delaying initialization\n");
2946 chip->disabled = true;
2947 goto ok;
2948 }
2949 kfree(chip);
2950 pci_disable_device(pci);
2951 return -ENXIO;
2952 }
2953
2954 err = azx_first_init(chip);
2955 if (err < 0) {
2956 azx_free(chip);
2957 return err;
2958 }
2959
2960 ok:
2961 err = register_vga_switcheroo(chip);
2962 if (err < 0) {
2963 snd_printk(KERN_ERR SFX
2964 "Error registering VGA-switcheroo client\n");
2965 azx_free(chip);
2966 return err;
2967 }
2968
2969 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
2970 if (err < 0) {
2971 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
2972 azx_free(chip);
2973 return err;
2974 }
2975
2976 *rchip = chip;
2977 return 0;
2978}
2979
2980static int DELAYED_INIT_MARK azx_first_init(struct azx *chip)
2981{
2982 int dev = chip->dev_index;
2983 struct pci_dev *pci = chip->pci;
2984 struct snd_card *card = chip->card;
2985 int i, err;
2986 unsigned short gcap;
2987
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002988#if BITS_PER_LONG != 64
2989 /* Fix up base address on ULI M5461 */
2990 if (chip->driver_type == AZX_DRIVER_ULI) {
2991 u16 tmp3;
2992 pci_read_config_word(pci, 0x40, &tmp3);
2993 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
2994 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
2995 }
2996#endif
2997
Pavel Machek927fc862006-08-31 17:03:43 +02002998 err = pci_request_regions(pci, "ICH HD audio");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002999 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003000 return err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003001 chip->region_requested = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003002
Pavel Machek927fc862006-08-31 17:03:43 +02003003 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07003004 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003005 if (chip->remap_addr == NULL) {
3006 snd_printk(KERN_ERR SFX "ioremap error\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003007 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003008 }
3009
Takashi Iwai68e7fff2006-10-23 13:40:59 +02003010 if (chip->msi)
3011 if (pci_enable_msi(pci) < 0)
3012 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02003013
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003014 if (azx_acquire_irq(chip, 0) < 0)
3015 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003016
3017 pci_set_master(pci);
3018 synchronize_irq(chip->irq);
3019
Tobin Davisbcd72002008-01-15 11:23:55 +01003020 gcap = azx_readw(chip, GCAP);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02003021 snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01003022
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003023 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02003024 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003025 struct pci_dev *p_smbus;
3026 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
3027 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
3028 NULL);
3029 if (p_smbus) {
3030 if (p_smbus->revision < 0x30)
3031 gcap &= ~ICH6_GCAP_64OK;
3032 pci_dev_put(p_smbus);
3033 }
3034 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01003035
Takashi Iwai9477c582011-05-25 09:11:37 +02003036 /* disable 64bit DMA address on some devices */
3037 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
3038 snd_printd(SFX "Disabling 64bit DMA\n");
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003039 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02003040 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003041
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003042 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01003043 if (align_buffer_size >= 0)
3044 chip->align_buffer_size = !!align_buffer_size;
3045 else {
3046 if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
3047 chip->align_buffer_size = 0;
3048 else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
3049 chip->align_buffer_size = 1;
3050 else
3051 chip->align_buffer_size = 1;
3052 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003053
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003054 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02003055 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07003056 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003057 else {
Yang Hongyange9304382009-04-13 14:40:14 -07003058 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
3059 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003060 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003061
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003062 /* read number of streams from GCAP register instead of using
3063 * hardcoded value
3064 */
3065 chip->capture_streams = (gcap >> 8) & 0x0f;
3066 chip->playback_streams = (gcap >> 12) & 0x0f;
3067 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01003068 /* gcap didn't give any info, switching to old method */
3069
3070 switch (chip->driver_type) {
3071 case AZX_DRIVER_ULI:
3072 chip->playback_streams = ULI_NUM_PLAYBACK;
3073 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003074 break;
3075 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08003076 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01003077 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
3078 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003079 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01003080 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01003081 default:
3082 chip->playback_streams = ICH6_NUM_PLAYBACK;
3083 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003084 break;
3085 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003086 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003087 chip->capture_index_offset = 0;
3088 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003089 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02003090 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
3091 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003092 if (!chip->azx_dev) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02003093 snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003094 return -ENOMEM;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003095 }
3096
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003097 for (i = 0; i < chip->num_streams; i++) {
3098 /* allocate memory for the BDL for each stream */
3099 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3100 snd_dma_pci_data(chip->pci),
3101 BDL_SIZE, &chip->azx_dev[i].bdl);
3102 if (err < 0) {
3103 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003104 return -ENOMEM;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003105 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003106 mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003107 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003108 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003109 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3110 snd_dma_pci_data(chip->pci),
3111 chip->num_streams * 8, &chip->posbuf);
3112 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003113 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003114 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003115 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003116 mark_pages_wc(chip, &chip->posbuf, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003117 /* allocate CORB/RIRB */
Takashi Iwai81740862009-05-26 15:22:00 +02003118 err = azx_alloc_cmd_io(chip);
3119 if (err < 0)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003120 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003121
3122 /* initialize streams */
3123 azx_init_stream(chip);
3124
3125 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02003126 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003127 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003128
3129 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02003130 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003131 snd_printk(KERN_ERR SFX "no codecs found!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003132 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003133 }
3134
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003135 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02003136 strlcpy(card->shortname, driver_short_names[chip->driver_type],
3137 sizeof(card->shortname));
3138 snprintf(card->longname, sizeof(card->longname),
3139 "%s at 0x%lx irq %i",
3140 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003141
Linus Torvalds1da177e2005-04-16 15:20:36 -07003142 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003143}
3144
Takashi Iwaicb53c622007-08-10 17:21:45 +02003145static void power_down_all_codecs(struct azx *chip)
3146{
3147#ifdef CONFIG_SND_HDA_POWER_SAVE
3148 /* The codecs were powered up in snd_hda_codec_new().
3149 * Now all initialization done, so turn them down if possible
3150 */
3151 struct hda_codec *codec;
3152 list_for_each_entry(codec, &chip->bus->codec_list, list) {
3153 snd_hda_power_down(codec);
3154 }
3155#endif
3156}
3157
Takashi Iwaid01ce992007-07-27 16:52:19 +02003158static int __devinit azx_probe(struct pci_dev *pci,
3159 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003160{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003161 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003162 struct snd_card *card;
3163 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02003164 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003165
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003166 if (dev >= SNDRV_CARDS)
3167 return -ENODEV;
3168 if (!enable[dev]) {
3169 dev++;
3170 return -ENOENT;
3171 }
3172
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003173 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
3174 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003175 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003176 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003177 }
3178
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003179 snd_card_set_dev(card, &pci->dev);
3180
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003181 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003182 if (err < 0)
3183 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01003184 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003185
Takashi Iwai4918cda2012-08-09 12:33:28 +02003186#ifdef CONFIG_SND_HDA_PATCH_LOADER
3187 if (patch[dev] && *patch[dev]) {
3188 snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
3189 patch[dev]);
3190 err = request_firmware(&chip->fw, patch[dev], &pci->dev);
3191 if (err < 0)
3192 goto out_free;
3193 }
3194#endif /* CONFIG_SND_HDA_PATCH_LOADER */
3195
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003196 if (!chip->disabled) {
3197 err = azx_probe_continue(chip);
3198 if (err < 0)
3199 goto out_free;
3200 }
3201
3202 pci_set_drvdata(pci, card);
3203
3204 dev++;
3205 return 0;
3206
3207out_free:
3208 snd_card_free(card);
3209 return err;
3210}
3211
3212static int DELAYED_INIT_MARK azx_probe_continue(struct azx *chip)
3213{
3214 int dev = chip->dev_index;
3215 int err;
3216
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01003217#ifdef CONFIG_SND_HDA_INPUT_BEEP
3218 chip->beep_mode = beep_mode[dev];
3219#endif
3220
Linus Torvalds1da177e2005-04-16 15:20:36 -07003221 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003222 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003223 if (err < 0)
3224 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003225#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai4918cda2012-08-09 12:33:28 +02003226 if (chip->fw) {
3227 err = snd_hda_load_patch(chip->bus, chip->fw->size,
3228 chip->fw->data);
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003229 if (err < 0)
3230 goto out_free;
Takashi Iwai4918cda2012-08-09 12:33:28 +02003231 release_firmware(chip->fw); /* no longer needed */
3232 chip->fw = NULL;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003233 }
3234#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003235 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003236 err = azx_codec_configure(chip);
3237 if (err < 0)
3238 goto out_free;
3239 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003240
3241 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02003242 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003243 if (err < 0)
3244 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003245
3246 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003247 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003248 if (err < 0)
3249 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003250
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003251 err = snd_card_register(chip->card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003252 if (err < 0)
3253 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003254
Takashi Iwaicb53c622007-08-10 17:21:45 +02003255 chip->running = 1;
3256 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003257 azx_notifier_register(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003258
Takashi Iwai91219472012-04-26 12:13:25 +02003259 return 0;
3260
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003261out_free:
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003262 chip->init_failed = 1;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003263 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003264}
3265
3266static void __devexit azx_remove(struct pci_dev *pci)
3267{
Takashi Iwai91219472012-04-26 12:13:25 +02003268 struct snd_card *card = pci_get_drvdata(pci);
3269 if (card)
3270 snd_card_free(card);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003271 pci_set_drvdata(pci, NULL);
3272}
3273
3274/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02003275static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08003276 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02003277 { PCI_DEVICE(0x8086, 0x1c20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003278 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Seth Heasleyc20c5a82012-06-14 14:23:53 -07003279 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_COMBO },
Seth Heasleycea310e2010-09-10 16:29:56 -07003280 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02003281 { PCI_DEVICE(0x8086, 0x1d20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003282 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3283 AZX_DCAPS_BUFSIZE},
Seth Heasleyd2edeb72011-04-20 10:59:57 -07003284 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02003285 { PCI_DEVICE(0x8086, 0x1e20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003286 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Seth Heasleyc20c5a82012-06-14 14:23:53 -07003287 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_COMBO },
Seth Heasley8bc039a2012-01-23 16:24:31 -08003288 /* Lynx Point */
3289 { PCI_DEVICE(0x8086, 0x8c20),
3290 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Seth Heasleyc20c5a82012-06-14 14:23:53 -07003291 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_COMBO },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08003292 /* Haswell */
3293 { PCI_DEVICE(0x8086, 0x0c0c),
Takashi Iwaibdbe34d2012-07-16 16:17:10 +02003294 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08003295 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_COMBO },
Takashi Iwai87218e92008-02-21 08:13:11 +01003296 /* SCH */
Takashi Iwai9477c582011-05-25 09:11:37 +02003297 { PCI_DEVICE(0x8086, 0x811b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003298 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson645e9032011-12-14 15:52:30 +08003299 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Poulsbo */
Li Peng09904b92011-12-28 15:17:26 +00003300 { PCI_DEVICE(0x8086, 0x080a),
3301 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson716e5db2012-01-04 10:12:54 +01003302 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Oaktrail */
David Henningsson645e9032011-12-14 15:52:30 +08003303 /* ICH */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003304 { PCI_DEVICE(0x8086, 0x2668),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003305 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3306 AZX_DCAPS_BUFSIZE }, /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003307 { PCI_DEVICE(0x8086, 0x27d8),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003308 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3309 AZX_DCAPS_BUFSIZE }, /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003310 { PCI_DEVICE(0x8086, 0x269a),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003311 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3312 AZX_DCAPS_BUFSIZE }, /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003313 { PCI_DEVICE(0x8086, 0x284b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003314 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3315 AZX_DCAPS_BUFSIZE }, /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003316 { PCI_DEVICE(0x8086, 0x293e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003317 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3318 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003319 { PCI_DEVICE(0x8086, 0x293f),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003320 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3321 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003322 { PCI_DEVICE(0x8086, 0x3a3e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003323 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3324 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003325 { PCI_DEVICE(0x8086, 0x3a6e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003326 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3327 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwaib6864532010-09-15 10:17:26 +02003328 /* Generic Intel */
3329 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
3330 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3331 .class_mask = 0xffffff,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003332 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02003333 /* ATI SB 450/600/700/800/900 */
3334 { PCI_DEVICE(0x1002, 0x437b),
3335 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3336 { PCI_DEVICE(0x1002, 0x4383),
3337 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3338 /* AMD Hudson */
3339 { PCI_DEVICE(0x1022, 0x780d),
3340 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01003341 /* ATI HDMI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003342 { PCI_DEVICE(0x1002, 0x793b),
3343 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3344 { PCI_DEVICE(0x1002, 0x7919),
3345 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3346 { PCI_DEVICE(0x1002, 0x960f),
3347 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3348 { PCI_DEVICE(0x1002, 0x970f),
3349 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3350 { PCI_DEVICE(0x1002, 0xaa00),
3351 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3352 { PCI_DEVICE(0x1002, 0xaa08),
3353 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3354 { PCI_DEVICE(0x1002, 0xaa10),
3355 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3356 { PCI_DEVICE(0x1002, 0xaa18),
3357 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3358 { PCI_DEVICE(0x1002, 0xaa20),
3359 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3360 { PCI_DEVICE(0x1002, 0xaa28),
3361 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3362 { PCI_DEVICE(0x1002, 0xaa30),
3363 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3364 { PCI_DEVICE(0x1002, 0xaa38),
3365 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3366 { PCI_DEVICE(0x1002, 0xaa40),
3367 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3368 { PCI_DEVICE(0x1002, 0xaa48),
3369 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08003370 { PCI_DEVICE(0x1002, 0x9902),
3371 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3372 { PCI_DEVICE(0x1002, 0xaaa0),
3373 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3374 { PCI_DEVICE(0x1002, 0xaaa8),
3375 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3376 { PCI_DEVICE(0x1002, 0xaab0),
3377 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01003378 /* VIA VT8251/VT8237A */
Takashi Iwai9477c582011-05-25 09:11:37 +02003379 { PCI_DEVICE(0x1106, 0x3288),
3380 .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
Annie Liu754fdff2012-06-08 19:18:39 +08003381 /* VIA GFX VT7122/VX900 */
3382 { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
3383 /* VIA GFX VT6122/VX11 */
3384 { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai87218e92008-02-21 08:13:11 +01003385 /* SIS966 */
3386 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
3387 /* ULI M5461 */
3388 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
3389 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01003390 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
3391 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3392 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003393 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02003394 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02003395 { PCI_DEVICE(0x6549, 0x1200),
3396 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02003397 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwaif2a8eca2012-06-11 15:51:54 +02003398 /* CTHDA chips */
3399 { PCI_DEVICE(0x1102, 0x0010),
3400 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
3401 { PCI_DEVICE(0x1102, 0x0012),
3402 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003403#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
3404 /* the following entry conflicts with snd-ctxfi driver,
3405 * as ctxfi driver mutates from HD-audio to native mode with
3406 * a special command sequence.
3407 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02003408 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
3409 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3410 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003411 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003412 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003413#else
3414 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02003415 { PCI_DEVICE(0x1102, 0x0009),
3416 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003417 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003418#endif
Otavio Salvadore35d4b12010-09-26 23:35:06 -03003419 /* Vortex86MX */
3420 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01003421 /* VMware HDAudio */
3422 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08003423 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01003424 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
3425 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3426 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003427 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08003428 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
3429 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3430 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003431 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003432 { 0, }
3433};
3434MODULE_DEVICE_TABLE(pci, azx_ids);
3435
3436/* pci_driver definition */
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003437static struct pci_driver azx_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02003438 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003439 .id_table = azx_ids,
3440 .probe = azx_probe,
3441 .remove = __devexit_p(azx_remove),
Takashi Iwai68cb2b52012-07-02 15:20:37 +02003442 .driver = {
3443 .pm = AZX_PM_OPS,
3444 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003445};
3446
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003447module_pci_driver(azx_driver);