blob: 25795f2efdcb900170139b8dc2c42b6778f061d5 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
40
41 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
55 int space = head - (tail + I915_RING_FREE_SPACE);
56 if (space < 0)
57 space += size;
58 return space;
59}
60
Oscar Mateo82e104c2014-07-24 17:04:26 +010061int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000062{
Oscar Mateo82e104c2014-07-24 17:04:26 +010063 return __intel_ring_space(ringbuf->head & HEAD_ADDR,
64 ringbuf->tail, ringbuf->size);
Chris Wilsonc7dca472011-01-20 17:00:10 +000065}
66
Oscar Mateo82e104c2014-07-24 17:04:26 +010067bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010068{
69 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020070 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
71}
Chris Wilson09246732013-08-10 22:16:32 +010072
Oscar Mateoa4872ba2014-05-22 14:13:33 +010073void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020074{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010075 struct intel_ringbuffer *ringbuf = ring->buffer;
76 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020077 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010078 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010079 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010080}
81
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000082static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010083gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010084 u32 invalidate_domains,
85 u32 flush_domains)
86{
87 u32 cmd;
88 int ret;
89
90 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020091 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010092 cmd |= MI_NO_WRITE_FLUSH;
93
94 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
95 cmd |= MI_READ_FLUSH;
96
97 ret = intel_ring_begin(ring, 2);
98 if (ret)
99 return ret;
100
101 intel_ring_emit(ring, cmd);
102 intel_ring_emit(ring, MI_NOOP);
103 intel_ring_advance(ring);
104
105 return 0;
106}
107
108static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100109gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100110 u32 invalidate_domains,
111 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700112{
Chris Wilson78501ea2010-10-27 12:18:21 +0100113 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100114 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000115 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100116
Chris Wilson36d527d2011-03-19 22:26:49 +0000117 /*
118 * read/write caches:
119 *
120 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
121 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
122 * also flushed at 2d versus 3d pipeline switches.
123 *
124 * read-only caches:
125 *
126 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
127 * MI_READ_FLUSH is set, and is always flushed on 965.
128 *
129 * I915_GEM_DOMAIN_COMMAND may not exist?
130 *
131 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
132 * invalidated when MI_EXE_FLUSH is set.
133 *
134 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
135 * invalidated with every MI_FLUSH.
136 *
137 * TLBs:
138 *
139 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
140 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
141 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
142 * are flushed at any MI_FLUSH.
143 */
144
145 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100146 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000147 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000148 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
149 cmd |= MI_EXE_FLUSH;
150
151 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
152 (IS_G4X(dev) || IS_GEN5(dev)))
153 cmd |= MI_INVALIDATE_ISP;
154
155 ret = intel_ring_begin(ring, 2);
156 if (ret)
157 return ret;
158
159 intel_ring_emit(ring, cmd);
160 intel_ring_emit(ring, MI_NOOP);
161 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000162
163 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800164}
165
Jesse Barnes8d315282011-10-16 10:23:31 +0200166/**
167 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
168 * implementing two workarounds on gen6. From section 1.4.7.1
169 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
170 *
171 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
172 * produced by non-pipelined state commands), software needs to first
173 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
174 * 0.
175 *
176 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
177 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
178 *
179 * And the workaround for these two requires this workaround first:
180 *
181 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
182 * BEFORE the pipe-control with a post-sync op and no write-cache
183 * flushes.
184 *
185 * And this last workaround is tricky because of the requirements on
186 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
187 * volume 2 part 1:
188 *
189 * "1 of the following must also be set:
190 * - Render Target Cache Flush Enable ([12] of DW1)
191 * - Depth Cache Flush Enable ([0] of DW1)
192 * - Stall at Pixel Scoreboard ([1] of DW1)
193 * - Depth Stall ([13] of DW1)
194 * - Post-Sync Operation ([13] of DW1)
195 * - Notify Enable ([8] of DW1)"
196 *
197 * The cache flushes require the workaround flush that triggered this
198 * one, so we can't use it. Depth stall would trigger the same.
199 * Post-sync nonzero is what triggered this second workaround, so we
200 * can't use that one either. Notify enable is IRQs, which aren't
201 * really our business. That leaves only stall at scoreboard.
202 */
203static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100204intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200205{
Chris Wilson18393f62014-04-09 09:19:40 +0100206 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200207 int ret;
208
209
210 ret = intel_ring_begin(ring, 6);
211 if (ret)
212 return ret;
213
214 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
215 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
216 PIPE_CONTROL_STALL_AT_SCOREBOARD);
217 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
218 intel_ring_emit(ring, 0); /* low dword */
219 intel_ring_emit(ring, 0); /* high dword */
220 intel_ring_emit(ring, MI_NOOP);
221 intel_ring_advance(ring);
222
223 ret = intel_ring_begin(ring, 6);
224 if (ret)
225 return ret;
226
227 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
228 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
229 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
230 intel_ring_emit(ring, 0);
231 intel_ring_emit(ring, 0);
232 intel_ring_emit(ring, MI_NOOP);
233 intel_ring_advance(ring);
234
235 return 0;
236}
237
238static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100239gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200240 u32 invalidate_domains, u32 flush_domains)
241{
242 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100243 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200244 int ret;
245
Paulo Zanonib3111502012-08-17 18:35:42 -0300246 /* Force SNB workarounds for PIPE_CONTROL flushes */
247 ret = intel_emit_post_sync_nonzero_flush(ring);
248 if (ret)
249 return ret;
250
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 /* Just flush everything. Experiments have shown that reducing the
252 * number of bits based on the write domains has little performance
253 * impact.
254 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100255 if (flush_domains) {
256 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
257 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
258 /*
259 * Ensure that any following seqno writes only happen
260 * when the render cache is indeed flushed.
261 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200262 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100263 }
264 if (invalidate_domains) {
265 flags |= PIPE_CONTROL_TLB_INVALIDATE;
266 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
267 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
268 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
269 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
270 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
271 /*
272 * TLB invalidate requires a post-sync write.
273 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700274 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100275 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200276
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100277 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200278 if (ret)
279 return ret;
280
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100281 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200282 intel_ring_emit(ring, flags);
283 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100284 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200285 intel_ring_advance(ring);
286
287 return 0;
288}
289
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100290static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100291gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300292{
293 int ret;
294
295 ret = intel_ring_begin(ring, 4);
296 if (ret)
297 return ret;
298
299 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
300 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
301 PIPE_CONTROL_STALL_AT_SCOREBOARD);
302 intel_ring_emit(ring, 0);
303 intel_ring_emit(ring, 0);
304 intel_ring_advance(ring);
305
306 return 0;
307}
308
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100309static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300310{
311 int ret;
312
313 if (!ring->fbc_dirty)
314 return 0;
315
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200316 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300317 if (ret)
318 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300319 /* WaFbcNukeOn3DBlt:ivb/hsw */
320 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
321 intel_ring_emit(ring, MSG_FBC_REND_STATE);
322 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200323 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
324 intel_ring_emit(ring, MSG_FBC_REND_STATE);
325 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300326 intel_ring_advance(ring);
327
328 ring->fbc_dirty = false;
329 return 0;
330}
331
Paulo Zanonif3987632012-08-17 18:35:43 -0300332static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100333gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300334 u32 invalidate_domains, u32 flush_domains)
335{
336 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100337 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300338 int ret;
339
Paulo Zanonif3987632012-08-17 18:35:43 -0300340 /*
341 * Ensure that any following seqno writes only happen when the render
342 * cache is indeed flushed.
343 *
344 * Workaround: 4th PIPE_CONTROL command (except the ones with only
345 * read-cache invalidate bits set) must have the CS_STALL bit set. We
346 * don't try to be clever and just set it unconditionally.
347 */
348 flags |= PIPE_CONTROL_CS_STALL;
349
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300350 /* Just flush everything. Experiments have shown that reducing the
351 * number of bits based on the write domains has little performance
352 * impact.
353 */
354 if (flush_domains) {
355 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
356 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300357 }
358 if (invalidate_domains) {
359 flags |= PIPE_CONTROL_TLB_INVALIDATE;
360 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
361 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
362 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
363 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
364 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
365 /*
366 * TLB invalidate requires a post-sync write.
367 */
368 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200369 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300370
371 /* Workaround: we must issue a pipe_control with CS-stall bit
372 * set before a pipe_control command that has the state cache
373 * invalidate bit set. */
374 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300375 }
376
377 ret = intel_ring_begin(ring, 4);
378 if (ret)
379 return ret;
380
381 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
382 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200383 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300384 intel_ring_emit(ring, 0);
385 intel_ring_advance(ring);
386
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200387 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300388 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
389
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300390 return 0;
391}
392
Ben Widawskya5f3d682013-11-02 21:07:27 -0700393static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300394gen8_emit_pipe_control(struct intel_engine_cs *ring,
395 u32 flags, u32 scratch_addr)
396{
397 int ret;
398
399 ret = intel_ring_begin(ring, 6);
400 if (ret)
401 return ret;
402
403 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
404 intel_ring_emit(ring, flags);
405 intel_ring_emit(ring, scratch_addr);
406 intel_ring_emit(ring, 0);
407 intel_ring_emit(ring, 0);
408 intel_ring_emit(ring, 0);
409 intel_ring_advance(ring);
410
411 return 0;
412}
413
414static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100415gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700416 u32 invalidate_domains, u32 flush_domains)
417{
418 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100419 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800420 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700421
422 flags |= PIPE_CONTROL_CS_STALL;
423
424 if (flush_domains) {
425 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
426 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
427 }
428 if (invalidate_domains) {
429 flags |= PIPE_CONTROL_TLB_INVALIDATE;
430 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
431 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
432 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
433 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
434 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
435 flags |= PIPE_CONTROL_QW_WRITE;
436 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800437
438 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
439 ret = gen8_emit_pipe_control(ring,
440 PIPE_CONTROL_CS_STALL |
441 PIPE_CONTROL_STALL_AT_SCOREBOARD,
442 0);
443 if (ret)
444 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700445 }
446
Rodrigo Vivic5ad0112014-08-04 03:51:38 -0700447 ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
448 if (ret)
449 return ret;
450
451 if (!invalidate_domains && flush_domains)
452 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
453
454 return 0;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700455}
456
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100457static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100458 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800459{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300460 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100461 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800462}
463
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100464u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800465{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300466 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000467 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800468
Chris Wilson50877442014-03-21 12:41:53 +0000469 if (INTEL_INFO(ring->dev)->gen >= 8)
470 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
471 RING_ACTHD_UDW(ring->mmio_base));
472 else if (INTEL_INFO(ring->dev)->gen >= 4)
473 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
474 else
475 acthd = I915_READ(ACTHD);
476
477 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800478}
479
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100480static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200481{
482 struct drm_i915_private *dev_priv = ring->dev->dev_private;
483 u32 addr;
484
485 addr = dev_priv->status_page_dmah->busaddr;
486 if (INTEL_INFO(ring->dev)->gen >= 4)
487 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
488 I915_WRITE(HWS_PGA, addr);
489}
490
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100491static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100492{
493 struct drm_i915_private *dev_priv = to_i915(ring->dev);
494
495 if (!IS_GEN2(ring->dev)) {
496 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200497 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
498 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100499 /* Sometimes we observe that the idle flag is not
500 * set even though the ring is empty. So double
501 * check before giving up.
502 */
503 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
504 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100505 }
506 }
507
508 I915_WRITE_CTL(ring, 0);
509 I915_WRITE_HEAD(ring, 0);
510 ring->write_tail(ring, 0);
511
512 if (!IS_GEN2(ring->dev)) {
513 (void)I915_READ_CTL(ring);
514 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
515 }
516
517 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
518}
519
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100520static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800521{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200522 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300523 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100524 struct intel_ringbuffer *ringbuf = ring->buffer;
525 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200526 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800527
Deepak Sc8d9a592013-11-23 14:55:42 +0530528 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200529
Chris Wilson9991ae72014-04-02 16:36:07 +0100530 if (!stop_ring(ring)) {
531 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000532 DRM_DEBUG_KMS("%s head not reset to zero "
533 "ctl %08x head %08x tail %08x start %08x\n",
534 ring->name,
535 I915_READ_CTL(ring),
536 I915_READ_HEAD(ring),
537 I915_READ_TAIL(ring),
538 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800539
Chris Wilson9991ae72014-04-02 16:36:07 +0100540 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000541 DRM_ERROR("failed to set %s head to zero "
542 "ctl %08x head %08x tail %08x start %08x\n",
543 ring->name,
544 I915_READ_CTL(ring),
545 I915_READ_HEAD(ring),
546 I915_READ_TAIL(ring),
547 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100548 ret = -EIO;
549 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000550 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700551 }
552
Chris Wilson9991ae72014-04-02 16:36:07 +0100553 if (I915_NEED_GFX_HWS(dev))
554 intel_ring_setup_status_page(ring);
555 else
556 ring_setup_phys_status_page(ring);
557
Jiri Kosinaece4a172014-08-07 16:29:53 +0200558 /* Enforce ordering by reading HEAD register back */
559 I915_READ_HEAD(ring);
560
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200561 /* Initialize the ring. This must happen _after_ we've cleared the ring
562 * registers with the above sequence (the readback of the HEAD registers
563 * also enforces ordering), otherwise the hw might lose the new ring
564 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700565 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100566
567 /* WaClearRingBufHeadRegAtInit:ctg,elk */
568 if (I915_READ_HEAD(ring))
569 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
570 ring->name, I915_READ_HEAD(ring));
571 I915_WRITE_HEAD(ring, 0);
572 (void)I915_READ_HEAD(ring);
573
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200574 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100575 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000576 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800577
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800578 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400579 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700580 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400581 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000582 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100583 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
584 ring->name,
585 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
586 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
587 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200588 ret = -EIO;
589 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800590 }
591
Chris Wilson78501ea2010-10-27 12:18:21 +0100592 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
593 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800594 else {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100595 ringbuf->head = I915_READ_HEAD(ring);
596 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Oscar Mateo82e104c2014-07-24 17:04:26 +0100597 ringbuf->space = intel_ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100598 ringbuf->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800599 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000600
Chris Wilson50f018d2013-06-10 11:20:19 +0100601 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
602
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200603out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530604 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200605
606 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700607}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800608
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100609void
610intel_fini_pipe_control(struct intel_engine_cs *ring)
611{
612 struct drm_device *dev = ring->dev;
613
614 if (ring->scratch.obj == NULL)
615 return;
616
617 if (INTEL_INFO(dev)->gen >= 5) {
618 kunmap(sg_page(ring->scratch.obj->pages->sgl));
619 i915_gem_object_ggtt_unpin(ring->scratch.obj);
620 }
621
622 drm_gem_object_unreference(&ring->scratch.obj->base);
623 ring->scratch.obj = NULL;
624}
625
626int
627intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000628{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000629 int ret;
630
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100631 if (ring->scratch.obj)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000632 return 0;
633
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100634 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
635 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000636 DRM_ERROR("Failed to allocate seqno page\n");
637 ret = -ENOMEM;
638 goto err;
639 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100640
Daniel Vettera9cc7262014-02-14 14:01:13 +0100641 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
642 if (ret)
643 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000644
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100645 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000646 if (ret)
647 goto err_unref;
648
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100649 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
650 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
651 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800652 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000653 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800654 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000655
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200656 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100657 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000658 return 0;
659
660err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800661 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000662err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100663 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000664err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000665 return ret;
666}
667
Arun Siluvery86d7f232014-08-26 14:44:50 +0100668static inline void intel_ring_emit_wa(struct intel_engine_cs *ring,
669 u32 addr, u32 value)
670{
Arun Siluvery888b5992014-08-26 14:44:51 +0100671 struct drm_device *dev = ring->dev;
672 struct drm_i915_private *dev_priv = dev->dev_private;
673
Damien Lespiau04ad2dc2014-08-30 16:51:01 +0100674 if (WARN_ON(dev_priv->num_wa_regs >= I915_MAX_WA_REGS))
Arun Siluvery888b5992014-08-26 14:44:51 +0100675 return;
676
Arun Siluvery86d7f232014-08-26 14:44:50 +0100677 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
678 intel_ring_emit(ring, addr);
679 intel_ring_emit(ring, value);
Arun Siluvery888b5992014-08-26 14:44:51 +0100680
681 dev_priv->intel_wa_regs[dev_priv->num_wa_regs].addr = addr;
Damien Lespiaub07ba1d2014-08-30 16:51:02 +0100682 dev_priv->intel_wa_regs[dev_priv->num_wa_regs].mask = value & 0xFFFF;
Arun Siluvery888b5992014-08-26 14:44:51 +0100683 /* value is updated with the status of remaining bits of this
684 * register when it is read from debugfs file
685 */
686 dev_priv->intel_wa_regs[dev_priv->num_wa_regs].value = value;
687 dev_priv->num_wa_regs++;
688
689 return;
Arun Siluvery86d7f232014-08-26 14:44:50 +0100690}
691
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300692static int bdw_init_workarounds(struct intel_engine_cs *ring)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100693{
694 int ret;
Arun Siluvery888b5992014-08-26 14:44:51 +0100695 struct drm_device *dev = ring->dev;
696 struct drm_i915_private *dev_priv = dev->dev_private;
Arun Siluvery86d7f232014-08-26 14:44:50 +0100697
698 /*
699 * workarounds applied in this fn are part of register state context,
700 * they need to be re-initialized followed by gpu reset, suspend/resume,
701 * module reload.
702 */
Arun Siluvery888b5992014-08-26 14:44:51 +0100703 dev_priv->num_wa_regs = 0;
704 memset(dev_priv->intel_wa_regs, 0, sizeof(dev_priv->intel_wa_regs));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100705
706 /*
707 * update the number of dwords required based on the
708 * actual number of workarounds applied
709 */
710 ret = intel_ring_begin(ring, 24);
711 if (ret)
712 return ret;
713
714 /* WaDisablePartialInstShootdown:bdw */
715 /* WaDisableThreadStallDopClockGating:bdw */
716 /* FIXME: Unclear whether we really need this on production bdw. */
717 intel_ring_emit_wa(ring, GEN8_ROW_CHICKEN,
718 _MASKED_BIT_ENABLE(PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE
719 | STALL_DOP_GATING_DISABLE));
720
721 /* WaDisableDopClockGating:bdw May not be needed for production */
722 intel_ring_emit_wa(ring, GEN7_ROW_CHICKEN2,
723 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
724
725 /*
726 * This GEN8_CENTROID_PIXEL_OPT_DIS W/A is only needed for
727 * pre-production hardware
728 */
729 intel_ring_emit_wa(ring, HALF_SLICE_CHICKEN3,
730 _MASKED_BIT_ENABLE(GEN8_CENTROID_PIXEL_OPT_DIS
731 | GEN8_SAMPLER_POWER_BYPASS_DIS));
732
733 intel_ring_emit_wa(ring, GEN7_HALF_SLICE_CHICKEN1,
734 _MASKED_BIT_ENABLE(GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE));
735
736 intel_ring_emit_wa(ring, COMMON_SLICE_CHICKEN2,
737 _MASKED_BIT_ENABLE(GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE));
738
739 /* Use Force Non-Coherent whenever executing a 3D context. This is a
740 * workaround for for a possible hang in the unlikely event a TLB
741 * invalidation occurs during a PSD flush.
742 */
743 intel_ring_emit_wa(ring, HDC_CHICKEN0,
744 _MASKED_BIT_ENABLE(HDC_FORCE_NON_COHERENT));
745
746 /* Wa4x4STCOptimizationDisable:bdw */
747 intel_ring_emit_wa(ring, CACHE_MODE_1,
748 _MASKED_BIT_ENABLE(GEN8_4x4_STC_OPTIMIZATION_DISABLE));
749
750 /*
751 * BSpec recommends 8x4 when MSAA is used,
752 * however in practice 16x4 seems fastest.
753 *
754 * Note that PS/WM thread counts depend on the WIZ hashing
755 * disable bit, which we don't touch here, but it's good
756 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
757 */
758 intel_ring_emit_wa(ring, GEN7_GT_MODE,
759 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
760
761 intel_ring_advance(ring);
762
Arun Siluvery888b5992014-08-26 14:44:51 +0100763 DRM_DEBUG_DRIVER("Number of Workarounds applied: %d\n",
764 dev_priv->num_wa_regs);
765
Arun Siluvery86d7f232014-08-26 14:44:50 +0100766 return 0;
767}
768
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300769static int chv_init_workarounds(struct intel_engine_cs *ring)
770{
771 int ret;
772 struct drm_device *dev = ring->dev;
773 struct drm_i915_private *dev_priv = dev->dev_private;
774
775 /*
776 * workarounds applied in this fn are part of register state context,
777 * they need to be re-initialized followed by gpu reset, suspend/resume,
778 * module reload.
779 */
780 dev_priv->num_wa_regs = 0;
781 memset(dev_priv->intel_wa_regs, 0, sizeof(dev_priv->intel_wa_regs));
782
783 ret = intel_ring_begin(ring, 12);
784 if (ret)
785 return ret;
786
787 /* WaDisablePartialInstShootdown:chv */
788 intel_ring_emit_wa(ring, GEN8_ROW_CHICKEN,
789 _MASKED_BIT_ENABLE(PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE));
790
791 /* WaDisableThreadStallDopClockGating:chv */
792 intel_ring_emit_wa(ring, GEN8_ROW_CHICKEN,
793 _MASKED_BIT_ENABLE(STALL_DOP_GATING_DISABLE));
794
795 /* WaDisableDopClockGating:chv (pre-production hw) */
796 intel_ring_emit_wa(ring, GEN7_ROW_CHICKEN2,
797 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
798
799 /* WaDisableSamplerPowerBypass:chv (pre-production hw) */
800 intel_ring_emit_wa(ring, HALF_SLICE_CHICKEN3,
801 _MASKED_BIT_ENABLE(GEN8_SAMPLER_POWER_BYPASS_DIS));
802
803 intel_ring_advance(ring);
804
805 return 0;
806}
807
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100808static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800809{
Chris Wilson78501ea2010-10-27 12:18:21 +0100810 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000811 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100812 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +0200813 if (ret)
814 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800815
Akash Goel61a563a2014-03-25 18:01:50 +0530816 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
817 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200818 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000819
820 /* We need to disable the AsyncFlip performance optimisations in order
821 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
822 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100823 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300824 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000825 */
826 if (INTEL_INFO(dev)->gen >= 6)
827 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
828
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000829 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530830 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000831 if (INTEL_INFO(dev)->gen == 6)
832 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000833 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000834
Akash Goel01fa0302014-03-24 23:00:04 +0530835 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000836 if (IS_GEN7(dev))
837 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530838 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000839 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100840
Jesse Barnes8d315282011-10-16 10:23:31 +0200841 if (INTEL_INFO(dev)->gen >= 5) {
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100842 ret = intel_init_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000843 if (ret)
844 return ret;
845 }
846
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200847 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700848 /* From the Sandybridge PRM, volume 1 part 3, page 24:
849 * "If this bit is set, STCunit will have LRA as replacement
850 * policy. [...] This bit must be reset. LRA replacement
851 * policy is not supported."
852 */
853 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200854 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800855 }
856
Daniel Vetter6b26c862012-04-24 14:04:12 +0200857 if (INTEL_INFO(dev)->gen >= 6)
858 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000859
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700860 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700861 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700862
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800863 return ret;
864}
865
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100866static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000867{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100868 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -0700869 struct drm_i915_private *dev_priv = dev->dev_private;
870
871 if (dev_priv->semaphore_obj) {
872 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
873 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
874 dev_priv->semaphore_obj = NULL;
875 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100876
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100877 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000878}
879
Ben Widawsky3e789982014-06-30 09:53:37 -0700880static int gen8_rcs_signal(struct intel_engine_cs *signaller,
881 unsigned int num_dwords)
882{
883#define MBOX_UPDATE_DWORDS 8
884 struct drm_device *dev = signaller->dev;
885 struct drm_i915_private *dev_priv = dev->dev_private;
886 struct intel_engine_cs *waiter;
887 int i, ret, num_rings;
888
889 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
890 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
891#undef MBOX_UPDATE_DWORDS
892
893 ret = intel_ring_begin(signaller, num_dwords);
894 if (ret)
895 return ret;
896
897 for_each_ring(waiter, dev_priv, i) {
898 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
899 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
900 continue;
901
902 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
903 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
904 PIPE_CONTROL_QW_WRITE |
905 PIPE_CONTROL_FLUSH_ENABLE);
906 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
907 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
908 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
909 intel_ring_emit(signaller, 0);
910 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
911 MI_SEMAPHORE_TARGET(waiter->id));
912 intel_ring_emit(signaller, 0);
913 }
914
915 return 0;
916}
917
918static int gen8_xcs_signal(struct intel_engine_cs *signaller,
919 unsigned int num_dwords)
920{
921#define MBOX_UPDATE_DWORDS 6
922 struct drm_device *dev = signaller->dev;
923 struct drm_i915_private *dev_priv = dev->dev_private;
924 struct intel_engine_cs *waiter;
925 int i, ret, num_rings;
926
927 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
928 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
929#undef MBOX_UPDATE_DWORDS
930
931 ret = intel_ring_begin(signaller, num_dwords);
932 if (ret)
933 return ret;
934
935 for_each_ring(waiter, dev_priv, i) {
936 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
937 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
938 continue;
939
940 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
941 MI_FLUSH_DW_OP_STOREDW);
942 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
943 MI_FLUSH_DW_USE_GTT);
944 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
945 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
946 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
947 MI_SEMAPHORE_TARGET(waiter->id));
948 intel_ring_emit(signaller, 0);
949 }
950
951 return 0;
952}
953
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100954static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -0700955 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000956{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700957 struct drm_device *dev = signaller->dev;
958 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100959 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -0700960 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -0700961
Ben Widawskya1444b72014-06-30 09:53:35 -0700962#define MBOX_UPDATE_DWORDS 3
963 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
964 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
965#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -0700966
967 ret = intel_ring_begin(signaller, num_dwords);
968 if (ret)
969 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -0700970
Ben Widawsky78325f22014-04-29 14:52:29 -0700971 for_each_ring(useless, dev_priv, i) {
972 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
973 if (mbox_reg != GEN6_NOSYNC) {
974 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
975 intel_ring_emit(signaller, mbox_reg);
976 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -0700977 }
978 }
Ben Widawsky024a43e2014-04-29 14:52:30 -0700979
Ben Widawskya1444b72014-06-30 09:53:35 -0700980 /* If num_dwords was rounded, make sure the tail pointer is correct */
981 if (num_rings % 2 == 0)
982 intel_ring_emit(signaller, MI_NOOP);
983
Ben Widawsky024a43e2014-04-29 14:52:30 -0700984 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000985}
986
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700987/**
988 * gen6_add_request - Update the semaphore mailbox registers
989 *
990 * @ring - ring that is adding a request
991 * @seqno - return seqno stuck into the ring
992 *
993 * Update the mailbox registers in the *other* rings with the current seqno.
994 * This acts like a signal in the canonical semaphore.
995 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000996static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100997gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000998{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700999 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001000
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001001 if (ring->semaphore.signal)
1002 ret = ring->semaphore.signal(ring, 4);
1003 else
1004 ret = intel_ring_begin(ring, 4);
1005
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001006 if (ret)
1007 return ret;
1008
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001009 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1010 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001011 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001012 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001013 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001014
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001015 return 0;
1016}
1017
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001018static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1019 u32 seqno)
1020{
1021 struct drm_i915_private *dev_priv = dev->dev_private;
1022 return dev_priv->last_seqno < seqno;
1023}
1024
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001025/**
1026 * intel_ring_sync - sync the waiter to the signaller on seqno
1027 *
1028 * @waiter - ring that is waiting
1029 * @signaller - ring which has, or will signal
1030 * @seqno - seqno which the waiter will block on
1031 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001032
1033static int
1034gen8_ring_sync(struct intel_engine_cs *waiter,
1035 struct intel_engine_cs *signaller,
1036 u32 seqno)
1037{
1038 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1039 int ret;
1040
1041 ret = intel_ring_begin(waiter, 4);
1042 if (ret)
1043 return ret;
1044
1045 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1046 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001047 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001048 MI_SEMAPHORE_SAD_GTE_SDD);
1049 intel_ring_emit(waiter, seqno);
1050 intel_ring_emit(waiter,
1051 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1052 intel_ring_emit(waiter,
1053 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1054 intel_ring_advance(waiter);
1055 return 0;
1056}
1057
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001058static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001059gen6_ring_sync(struct intel_engine_cs *waiter,
1060 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001061 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001062{
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001063 u32 dw1 = MI_SEMAPHORE_MBOX |
1064 MI_SEMAPHORE_COMPARE |
1065 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001066 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1067 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001068
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001069 /* Throughout all of the GEM code, seqno passed implies our current
1070 * seqno is >= the last seqno executed. However for hardware the
1071 * comparison is strictly greater than.
1072 */
1073 seqno -= 1;
1074
Ben Widawskyebc348b2014-04-29 14:52:28 -07001075 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001076
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001077 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001078 if (ret)
1079 return ret;
1080
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001081 /* If seqno wrap happened, omit the wait with no-ops */
1082 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001083 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001084 intel_ring_emit(waiter, seqno);
1085 intel_ring_emit(waiter, 0);
1086 intel_ring_emit(waiter, MI_NOOP);
1087 } else {
1088 intel_ring_emit(waiter, MI_NOOP);
1089 intel_ring_emit(waiter, MI_NOOP);
1090 intel_ring_emit(waiter, MI_NOOP);
1091 intel_ring_emit(waiter, MI_NOOP);
1092 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001093 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001094
1095 return 0;
1096}
1097
Chris Wilsonc6df5412010-12-15 09:56:50 +00001098#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1099do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001100 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1101 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001102 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1103 intel_ring_emit(ring__, 0); \
1104 intel_ring_emit(ring__, 0); \
1105} while (0)
1106
1107static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001108pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001109{
Chris Wilson18393f62014-04-09 09:19:40 +01001110 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001111 int ret;
1112
1113 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1114 * incoherent with writes to memory, i.e. completely fubar,
1115 * so we need to use PIPE_NOTIFY instead.
1116 *
1117 * However, we also need to workaround the qword write
1118 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1119 * memory before requesting an interrupt.
1120 */
1121 ret = intel_ring_begin(ring, 32);
1122 if (ret)
1123 return ret;
1124
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001125 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001126 PIPE_CONTROL_WRITE_FLUSH |
1127 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001128 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +01001129 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001130 intel_ring_emit(ring, 0);
1131 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001132 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001133 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001134 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001135 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001136 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001137 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001138 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001139 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001140 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001141 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001142
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001143 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001144 PIPE_CONTROL_WRITE_FLUSH |
1145 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001146 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001147 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +01001148 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001149 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001150 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001151
Chris Wilsonc6df5412010-12-15 09:56:50 +00001152 return 0;
1153}
1154
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001155static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001156gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001157{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001158 /* Workaround to force correct ordering between irq and seqno writes on
1159 * ivb (and maybe also on snb) by reading from a CS register (like
1160 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001161 if (!lazy_coherency) {
1162 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1163 POSTING_READ(RING_ACTHD(ring->mmio_base));
1164 }
1165
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001166 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1167}
1168
1169static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001170ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001171{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001172 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1173}
1174
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001175static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001176ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001177{
1178 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1179}
1180
Chris Wilsonc6df5412010-12-15 09:56:50 +00001181static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001182pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001183{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001184 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001185}
1186
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001187static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001188pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001189{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001190 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001191}
1192
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001193static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001194gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001195{
1196 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001197 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001198 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001199
1200 if (!dev->irq_enabled)
1201 return false;
1202
Chris Wilson7338aef2012-04-24 21:48:47 +01001203 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001204 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001205 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001206 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001207
1208 return true;
1209}
1210
1211static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001212gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001213{
1214 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001215 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001216 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001217
Chris Wilson7338aef2012-04-24 21:48:47 +01001218 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001219 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001220 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001221 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001222}
1223
1224static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001225i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001226{
Chris Wilson78501ea2010-10-27 12:18:21 +01001227 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001228 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001229 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001230
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001231 if (!dev->irq_enabled)
1232 return false;
1233
Chris Wilson7338aef2012-04-24 21:48:47 +01001234 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001235 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001236 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1237 I915_WRITE(IMR, dev_priv->irq_mask);
1238 POSTING_READ(IMR);
1239 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001240 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001241
1242 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001243}
1244
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001245static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001246i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001247{
Chris Wilson78501ea2010-10-27 12:18:21 +01001248 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001249 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001250 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001251
Chris Wilson7338aef2012-04-24 21:48:47 +01001252 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001253 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001254 dev_priv->irq_mask |= ring->irq_enable_mask;
1255 I915_WRITE(IMR, dev_priv->irq_mask);
1256 POSTING_READ(IMR);
1257 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001258 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001259}
1260
Chris Wilsonc2798b12012-04-22 21:13:57 +01001261static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001262i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001263{
1264 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001265 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001266 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001267
1268 if (!dev->irq_enabled)
1269 return false;
1270
Chris Wilson7338aef2012-04-24 21:48:47 +01001271 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001272 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001273 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1274 I915_WRITE16(IMR, dev_priv->irq_mask);
1275 POSTING_READ16(IMR);
1276 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001277 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001278
1279 return true;
1280}
1281
1282static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001283i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001284{
1285 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001286 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001287 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001288
Chris Wilson7338aef2012-04-24 21:48:47 +01001289 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001290 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001291 dev_priv->irq_mask |= ring->irq_enable_mask;
1292 I915_WRITE16(IMR, dev_priv->irq_mask);
1293 POSTING_READ16(IMR);
1294 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001295 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001296}
1297
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001298void intel_ring_setup_status_page(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001299{
Eric Anholt45930102011-05-06 17:12:35 -07001300 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001301 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -07001302 u32 mmio = 0;
1303
1304 /* The ring status page addresses are no longer next to the rest of
1305 * the ring registers as of gen7.
1306 */
1307 if (IS_GEN7(dev)) {
1308 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +01001309 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -07001310 mmio = RENDER_HWS_PGA_GEN7;
1311 break;
Daniel Vetter96154f22011-12-14 13:57:00 +01001312 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -07001313 mmio = BLT_HWS_PGA_GEN7;
1314 break;
Zhao Yakui77fe2ff2014-04-17 10:37:39 +08001315 /*
1316 * VCS2 actually doesn't exist on Gen7. Only shut up
1317 * gcc switch check warning
1318 */
1319 case VCS2:
Daniel Vetter96154f22011-12-14 13:57:00 +01001320 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -07001321 mmio = BSD_HWS_PGA_GEN7;
1322 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -07001323 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001324 mmio = VEBOX_HWS_PGA_GEN7;
1325 break;
Eric Anholt45930102011-05-06 17:12:35 -07001326 }
1327 } else if (IS_GEN6(ring->dev)) {
1328 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1329 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -08001330 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -07001331 mmio = RING_HWS_PGA(ring->mmio_base);
1332 }
1333
Chris Wilson78501ea2010-10-27 12:18:21 +01001334 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1335 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001336
Damien Lespiaudc616b82014-03-13 01:40:28 +00001337 /*
1338 * Flush the TLB for this page
1339 *
1340 * FIXME: These two bits have disappeared on gen8, so a question
1341 * arises: do we still need this and if so how should we go about
1342 * invalidating the TLB?
1343 */
1344 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001345 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301346
1347 /* ring should be idle before issuing a sync flush*/
1348 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1349
Chris Wilson884020b2013-08-06 19:01:14 +01001350 I915_WRITE(reg,
1351 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1352 INSTPM_SYNC_FLUSH));
1353 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1354 1000))
1355 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1356 ring->name);
1357 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001358}
1359
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001360static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001361bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001362 u32 invalidate_domains,
1363 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001364{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001365 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001366
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001367 ret = intel_ring_begin(ring, 2);
1368 if (ret)
1369 return ret;
1370
1371 intel_ring_emit(ring, MI_FLUSH);
1372 intel_ring_emit(ring, MI_NOOP);
1373 intel_ring_advance(ring);
1374 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001375}
1376
Chris Wilson3cce4692010-10-27 16:11:02 +01001377static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001378i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001379{
Chris Wilson3cce4692010-10-27 16:11:02 +01001380 int ret;
1381
1382 ret = intel_ring_begin(ring, 4);
1383 if (ret)
1384 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001385
Chris Wilson3cce4692010-10-27 16:11:02 +01001386 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1387 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001388 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson3cce4692010-10-27 16:11:02 +01001389 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001390 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001391
Chris Wilson3cce4692010-10-27 16:11:02 +01001392 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001393}
1394
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001395static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001396gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001397{
1398 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001399 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001400 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001401
1402 if (!dev->irq_enabled)
1403 return false;
1404
Chris Wilson7338aef2012-04-24 21:48:47 +01001405 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001406 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001407 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001408 I915_WRITE_IMR(ring,
1409 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001410 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001411 else
1412 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001413 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001414 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001415 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001416
1417 return true;
1418}
1419
1420static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001421gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001422{
1423 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001424 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001425 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001426
Chris Wilson7338aef2012-04-24 21:48:47 +01001427 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001428 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001429 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001430 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001431 else
1432 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001433 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001434 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001435 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001436}
1437
Ben Widawskya19d2932013-05-28 19:22:30 -07001438static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001439hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001440{
1441 struct drm_device *dev = ring->dev;
1442 struct drm_i915_private *dev_priv = dev->dev_private;
1443 unsigned long flags;
1444
1445 if (!dev->irq_enabled)
1446 return false;
1447
Daniel Vetter59cdb632013-07-04 23:35:28 +02001448 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001449 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001450 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001451 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001452 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001453 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001454
1455 return true;
1456}
1457
1458static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001459hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001460{
1461 struct drm_device *dev = ring->dev;
1462 struct drm_i915_private *dev_priv = dev->dev_private;
1463 unsigned long flags;
1464
1465 if (!dev->irq_enabled)
1466 return;
1467
Daniel Vetter59cdb632013-07-04 23:35:28 +02001468 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001469 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001470 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001471 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001472 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001473 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001474}
1475
Ben Widawskyabd58f02013-11-02 21:07:09 -07001476static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001477gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001478{
1479 struct drm_device *dev = ring->dev;
1480 struct drm_i915_private *dev_priv = dev->dev_private;
1481 unsigned long flags;
1482
1483 if (!dev->irq_enabled)
1484 return false;
1485
1486 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1487 if (ring->irq_refcount++ == 0) {
1488 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1489 I915_WRITE_IMR(ring,
1490 ~(ring->irq_enable_mask |
1491 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1492 } else {
1493 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1494 }
1495 POSTING_READ(RING_IMR(ring->mmio_base));
1496 }
1497 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1498
1499 return true;
1500}
1501
1502static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001503gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001504{
1505 struct drm_device *dev = ring->dev;
1506 struct drm_i915_private *dev_priv = dev->dev_private;
1507 unsigned long flags;
1508
1509 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1510 if (--ring->irq_refcount == 0) {
1511 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1512 I915_WRITE_IMR(ring,
1513 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1514 } else {
1515 I915_WRITE_IMR(ring, ~0);
1516 }
1517 POSTING_READ(RING_IMR(ring->mmio_base));
1518 }
1519 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1520}
1521
Zou Nan haid1b851f2010-05-21 09:08:57 +08001522static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001523i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001524 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001525 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001526{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001527 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001528
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001529 ret = intel_ring_begin(ring, 2);
1530 if (ret)
1531 return ret;
1532
Chris Wilson78501ea2010-10-27 12:18:21 +01001533 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001534 MI_BATCH_BUFFER_START |
1535 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001536 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001537 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001538 intel_ring_advance(ring);
1539
Zou Nan haid1b851f2010-05-21 09:08:57 +08001540 return 0;
1541}
1542
Daniel Vetterb45305f2012-12-17 16:21:27 +01001543/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1544#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001545#define I830_TLB_ENTRIES (2)
1546#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001547static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001548i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001549 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001550 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001551{
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001552 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001553 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001554
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001555 ret = intel_ring_begin(ring, 6);
1556 if (ret)
1557 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001558
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001559 /* Evict the invalid PTE TLBs */
1560 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1561 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1562 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1563 intel_ring_emit(ring, cs_offset);
1564 intel_ring_emit(ring, 0xdeadbeef);
1565 intel_ring_emit(ring, MI_NOOP);
1566 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001567
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001568 if ((flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001569 if (len > I830_BATCH_LIMIT)
1570 return -ENOSPC;
1571
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001572 ret = intel_ring_begin(ring, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001573 if (ret)
1574 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001575
1576 /* Blit the batch (which has now all relocs applied) to the
1577 * stable batch scratch bo area (so that the CS never
1578 * stumbles over its tlb invalidation bug) ...
1579 */
1580 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1581 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1582 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 1024);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001583 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001584 intel_ring_emit(ring, 4096);
1585 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001586
Daniel Vetterb45305f2012-12-17 16:21:27 +01001587 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001588 intel_ring_emit(ring, MI_NOOP);
1589 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001590
1591 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001592 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001593 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001594
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001595 ret = intel_ring_begin(ring, 4);
1596 if (ret)
1597 return ret;
1598
1599 intel_ring_emit(ring, MI_BATCH_BUFFER);
1600 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1601 intel_ring_emit(ring, offset + len - 8);
1602 intel_ring_emit(ring, MI_NOOP);
1603 intel_ring_advance(ring);
1604
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001605 return 0;
1606}
1607
1608static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001609i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001610 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001611 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001612{
1613 int ret;
1614
1615 ret = intel_ring_begin(ring, 2);
1616 if (ret)
1617 return ret;
1618
Chris Wilson65f56872012-04-17 16:38:12 +01001619 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001620 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001621 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001622
Eric Anholt62fdfea2010-05-21 13:26:39 -07001623 return 0;
1624}
1625
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001626static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001627{
Chris Wilson05394f32010-11-08 19:18:58 +00001628 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001629
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001630 obj = ring->status_page.obj;
1631 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001632 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001633
Chris Wilson9da3da62012-06-01 15:20:22 +01001634 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001635 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001636 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001637 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001638}
1639
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001640static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001641{
Chris Wilson05394f32010-11-08 19:18:58 +00001642 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001643
Chris Wilsone3efda42014-04-09 09:19:41 +01001644 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001645 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001646 int ret;
1647
1648 obj = i915_gem_alloc_object(ring->dev, 4096);
1649 if (obj == NULL) {
1650 DRM_ERROR("Failed to allocate status page\n");
1651 return -ENOMEM;
1652 }
1653
1654 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1655 if (ret)
1656 goto err_unref;
1657
Chris Wilson1f767e02014-07-03 17:33:03 -04001658 flags = 0;
1659 if (!HAS_LLC(ring->dev))
1660 /* On g33, we cannot place HWS above 256MiB, so
1661 * restrict its pinning to the low mappable arena.
1662 * Though this restriction is not documented for
1663 * gen4, gen5, or byt, they also behave similarly
1664 * and hang if the HWS is placed at the top of the
1665 * GTT. To generalise, it appears that all !llc
1666 * platforms have issues with us placing the HWS
1667 * above the mappable region (even though we never
1668 * actualy map it).
1669 */
1670 flags |= PIN_MAPPABLE;
1671 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001672 if (ret) {
1673err_unref:
1674 drm_gem_object_unreference(&obj->base);
1675 return ret;
1676 }
1677
1678 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001679 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001680
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001681 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001682 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001683 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001684
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001685 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1686 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001687
1688 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001689}
1690
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001691static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001692{
1693 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001694
1695 if (!dev_priv->status_page_dmah) {
1696 dev_priv->status_page_dmah =
1697 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1698 if (!dev_priv->status_page_dmah)
1699 return -ENOMEM;
1700 }
1701
Chris Wilson6b8294a2012-11-16 11:43:20 +00001702 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1703 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1704
1705 return 0;
1706}
1707
Oscar Mateo84c23772014-07-24 17:04:15 +01001708void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001709{
Oscar Mateo2919d292014-07-03 16:28:02 +01001710 if (!ringbuf->obj)
1711 return;
1712
1713 iounmap(ringbuf->virtual_start);
1714 i915_gem_object_ggtt_unpin(ringbuf->obj);
1715 drm_gem_object_unreference(&ringbuf->obj->base);
1716 ringbuf->obj = NULL;
1717}
1718
Oscar Mateo84c23772014-07-24 17:04:15 +01001719int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1720 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001721{
Chris Wilsone3efda42014-04-09 09:19:41 +01001722 struct drm_i915_private *dev_priv = to_i915(dev);
1723 struct drm_i915_gem_object *obj;
1724 int ret;
1725
Oscar Mateo2919d292014-07-03 16:28:02 +01001726 if (ringbuf->obj)
Chris Wilsone3efda42014-04-09 09:19:41 +01001727 return 0;
1728
1729 obj = NULL;
1730 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001731 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001732 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001733 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001734 if (obj == NULL)
1735 return -ENOMEM;
1736
Akash Goel24f3a8c2014-06-17 10:59:42 +05301737 /* mark ring buffers as read-only from GPU side by default */
1738 obj->gt_ro = 1;
1739
Chris Wilsone3efda42014-04-09 09:19:41 +01001740 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1741 if (ret)
1742 goto err_unref;
1743
1744 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1745 if (ret)
1746 goto err_unpin;
1747
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001748 ringbuf->virtual_start =
Chris Wilsone3efda42014-04-09 09:19:41 +01001749 ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001750 ringbuf->size);
1751 if (ringbuf->virtual_start == NULL) {
Chris Wilsone3efda42014-04-09 09:19:41 +01001752 ret = -EINVAL;
1753 goto err_unpin;
1754 }
1755
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001756 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001757 return 0;
1758
1759err_unpin:
1760 i915_gem_object_ggtt_unpin(obj);
1761err_unref:
1762 drm_gem_object_unreference(&obj->base);
1763 return ret;
1764}
1765
Ben Widawskyc43b5632012-04-16 14:07:40 -07001766static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001767 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001768{
Oscar Mateo8ee14972014-05-22 14:13:34 +01001769 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsondd785e32010-08-07 11:01:34 +01001770 int ret;
1771
Oscar Mateo8ee14972014-05-22 14:13:34 +01001772 if (ringbuf == NULL) {
1773 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1774 if (!ringbuf)
1775 return -ENOMEM;
1776 ring->buffer = ringbuf;
1777 }
1778
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001779 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001780 INIT_LIST_HEAD(&ring->active_list);
1781 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01001782 INIT_LIST_HEAD(&ring->execlist_queue);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001783 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02001784 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001785 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001786
Chris Wilsonb259f672011-03-29 13:19:09 +01001787 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001788
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001789 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001790 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001791 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001792 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001793 } else {
1794 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001795 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001796 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001797 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001798 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001799
Oscar Mateo2919d292014-07-03 16:28:02 +01001800 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
Chris Wilsone3efda42014-04-09 09:19:41 +01001801 if (ret) {
1802 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001803 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001804 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001805
Chris Wilson55249ba2010-12-22 14:04:47 +00001806 /* Workaround an erratum on the i830 which causes a hang if
1807 * the TAIL pointer points to within the last 2 cachelines
1808 * of the buffer.
1809 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001810 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001811 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001812 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001813
Brad Volkin44e895a2014-05-10 14:10:43 -07001814 ret = i915_cmd_parser_init_ring(ring);
1815 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001816 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08001817
Oscar Mateo8ee14972014-05-22 14:13:34 +01001818 ret = ring->init(ring);
1819 if (ret)
1820 goto error;
1821
1822 return 0;
1823
1824error:
1825 kfree(ringbuf);
1826 ring->buffer = NULL;
1827 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001828}
1829
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001830void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001831{
Chris Wilsone3efda42014-04-09 09:19:41 +01001832 struct drm_i915_private *dev_priv = to_i915(ring->dev);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001833 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson33626e62010-10-29 16:18:36 +01001834
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001835 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07001836 return;
1837
Chris Wilsone3efda42014-04-09 09:19:41 +01001838 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03001839 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01001840
Oscar Mateo2919d292014-07-03 16:28:02 +01001841 intel_destroy_ringbuffer_obj(ringbuf);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001842 ring->preallocated_lazy_request = NULL;
1843 ring->outstanding_lazy_seqno = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01001844
Zou Nan hai8d192152010-11-02 16:31:01 +08001845 if (ring->cleanup)
1846 ring->cleanup(ring);
1847
Chris Wilson78501ea2010-10-27 12:18:21 +01001848 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07001849
1850 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001851
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001852 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001853 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001854}
1855
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001856static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001857{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001858 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001859 struct drm_i915_gem_request *request;
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001860 u32 seqno = 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001861 int ret;
1862
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001863 if (ringbuf->last_retired_head != -1) {
1864 ringbuf->head = ringbuf->last_retired_head;
1865 ringbuf->last_retired_head = -1;
Chris Wilson1f709992014-01-27 22:43:07 +00001866
Oscar Mateo82e104c2014-07-24 17:04:26 +01001867 ringbuf->space = intel_ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001868 if (ringbuf->space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001869 return 0;
1870 }
1871
1872 list_for_each_entry(request, &ring->request_list, list) {
Oscar Mateo82e104c2014-07-24 17:04:26 +01001873 if (__intel_ring_space(request->tail, ringbuf->tail,
1874 ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00001875 seqno = request->seqno;
1876 break;
1877 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00001878 }
1879
1880 if (seqno == 0)
1881 return -ENOSPC;
1882
Chris Wilson1f709992014-01-27 22:43:07 +00001883 ret = i915_wait_seqno(ring, seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001884 if (ret)
1885 return ret;
1886
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001887 i915_gem_retire_requests_ring(ring);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001888 ringbuf->head = ringbuf->last_retired_head;
1889 ringbuf->last_retired_head = -1;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001890
Oscar Mateo82e104c2014-07-24 17:04:26 +01001891 ringbuf->space = intel_ring_space(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001892 return 0;
1893}
1894
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001895static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001896{
Chris Wilson78501ea2010-10-27 12:18:21 +01001897 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001898 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001899 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01001900 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001901 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001902
Chris Wilsona71d8d92012-02-15 11:25:36 +00001903 ret = intel_ring_wait_request(ring, n);
1904 if (ret != -ENOSPC)
1905 return ret;
1906
Chris Wilson09246732013-08-10 22:16:32 +01001907 /* force the tail write in case we have been skipping them */
1908 __intel_ring_advance(ring);
1909
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001910 /* With GEM the hangcheck timer should kick us out of the loop,
1911 * leaving it early runs the risk of corrupting GEM state (due
1912 * to running on almost untested codepaths). But on resume
1913 * timers don't work yet, so prevent a complete hang in that
1914 * case by choosing an insanely large timeout. */
1915 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001916
Chris Wilsondcfe0502014-05-05 09:07:32 +01001917 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001918 do {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001919 ringbuf->head = I915_READ_HEAD(ring);
Oscar Mateo82e104c2014-07-24 17:04:26 +01001920 ringbuf->space = intel_ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001921 if (ringbuf->space >= n) {
Chris Wilsondcfe0502014-05-05 09:07:32 +01001922 ret = 0;
1923 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001924 }
1925
Daniel Vetterfb19e2a2014-02-12 23:44:34 +01001926 if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
1927 dev->primary->master) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001928 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1929 if (master_priv->sarea_priv)
1930 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1931 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001932
Chris Wilsone60a0b12010-10-13 10:09:14 +01001933 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001934
Chris Wilsondcfe0502014-05-05 09:07:32 +01001935 if (dev_priv->mm.interruptible && signal_pending(current)) {
1936 ret = -ERESTARTSYS;
1937 break;
1938 }
1939
Daniel Vetter33196de2012-11-14 17:14:05 +01001940 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1941 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001942 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01001943 break;
1944
1945 if (time_after(jiffies, end)) {
1946 ret = -EBUSY;
1947 break;
1948 }
1949 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00001950 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01001951 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001952}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001953
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001954static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001955{
1956 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001957 struct intel_ringbuffer *ringbuf = ring->buffer;
1958 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001959
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001960 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00001961 int ret = ring_wait_for_space(ring, rem);
1962 if (ret)
1963 return ret;
1964 }
1965
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001966 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001967 rem /= 4;
1968 while (rem--)
1969 iowrite32(MI_NOOP, virt++);
1970
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001971 ringbuf->tail = 0;
Oscar Mateo82e104c2014-07-24 17:04:26 +01001972 ringbuf->space = intel_ring_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00001973
1974 return 0;
1975}
1976
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001977int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001978{
1979 u32 seqno;
1980 int ret;
1981
1982 /* We need to add any requests required to flush the objects and ring */
Chris Wilson18235212013-09-04 10:45:51 +01001983 if (ring->outstanding_lazy_seqno) {
Mika Kuoppala0025c072013-06-12 12:35:30 +03001984 ret = i915_add_request(ring, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00001985 if (ret)
1986 return ret;
1987 }
1988
1989 /* Wait upon the last request to be completed */
1990 if (list_empty(&ring->request_list))
1991 return 0;
1992
1993 seqno = list_entry(ring->request_list.prev,
1994 struct drm_i915_gem_request,
1995 list)->seqno;
1996
1997 return i915_wait_seqno(ring, seqno);
1998}
1999
Chris Wilson9d7730912012-11-27 16:22:52 +00002000static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002001intel_ring_alloc_seqno(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00002002{
Chris Wilson18235212013-09-04 10:45:51 +01002003 if (ring->outstanding_lazy_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002004 return 0;
2005
Chris Wilson3c0e2342013-09-04 10:45:52 +01002006 if (ring->preallocated_lazy_request == NULL) {
2007 struct drm_i915_gem_request *request;
2008
2009 request = kmalloc(sizeof(*request), GFP_KERNEL);
2010 if (request == NULL)
2011 return -ENOMEM;
2012
2013 ring->preallocated_lazy_request = request;
2014 }
2015
Chris Wilson18235212013-09-04 10:45:51 +01002016 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
Chris Wilson9d7730912012-11-27 16:22:52 +00002017}
2018
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002019static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00002020 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002021{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002022 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002023 int ret;
2024
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002025 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002026 ret = intel_wrap_ring_buffer(ring);
2027 if (unlikely(ret))
2028 return ret;
2029 }
2030
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002031 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002032 ret = ring_wait_for_space(ring, bytes);
2033 if (unlikely(ret))
2034 return ret;
2035 }
2036
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002037 return 0;
2038}
2039
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002040int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002041 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002042{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002043 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002044 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002045
Daniel Vetter33196de2012-11-14 17:14:05 +01002046 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2047 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002048 if (ret)
2049 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002050
Chris Wilson304d6952014-01-02 14:32:35 +00002051 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2052 if (ret)
2053 return ret;
2054
Chris Wilson9d7730912012-11-27 16:22:52 +00002055 /* Preallocate the olr before touching the ring */
2056 ret = intel_ring_alloc_seqno(ring);
2057 if (ret)
2058 return ret;
2059
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002060 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002061 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002062}
2063
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002064/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002065int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002066{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002067 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002068 int ret;
2069
2070 if (num_dwords == 0)
2071 return 0;
2072
Chris Wilson18393f62014-04-09 09:19:40 +01002073 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002074 ret = intel_ring_begin(ring, num_dwords);
2075 if (ret)
2076 return ret;
2077
2078 while (num_dwords--)
2079 intel_ring_emit(ring, MI_NOOP);
2080
2081 intel_ring_advance(ring);
2082
2083 return 0;
2084}
2085
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002086void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002087{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002088 struct drm_device *dev = ring->dev;
2089 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002090
Chris Wilson18235212013-09-04 10:45:51 +01002091 BUG_ON(ring->outstanding_lazy_seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002092
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002093 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002094 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2095 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002096 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002097 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002098 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002099
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002100 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002101 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002102}
2103
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002104static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002105 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002106{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002107 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002108
2109 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002110
Chris Wilson12f55812012-07-05 17:14:01 +01002111 /* Disable notification that the ring is IDLE. The GT
2112 * will then assume that it is busy and bring it out of rc6.
2113 */
2114 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2115 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2116
2117 /* Clear the context id. Here be magic! */
2118 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2119
2120 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002121 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002122 GEN6_BSD_SLEEP_INDICATOR) == 0,
2123 50))
2124 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002125
Chris Wilson12f55812012-07-05 17:14:01 +01002126 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002127 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002128 POSTING_READ(RING_TAIL(ring->mmio_base));
2129
2130 /* Let the ring send IDLE messages to the GT again,
2131 * and so let it sleep to conserve power when idle.
2132 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002133 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002134 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002135}
2136
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002137static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002138 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002139{
Chris Wilson71a77e02011-02-02 12:13:49 +00002140 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002141 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002142
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002143 ret = intel_ring_begin(ring, 4);
2144 if (ret)
2145 return ret;
2146
Chris Wilson71a77e02011-02-02 12:13:49 +00002147 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002148 if (INTEL_INFO(ring->dev)->gen >= 8)
2149 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002150 /*
2151 * Bspec vol 1c.5 - video engine command streamer:
2152 * "If ENABLED, all TLBs will be invalidated once the flush
2153 * operation is complete. This bit is only valid when the
2154 * Post-Sync Operation field is a value of 1h or 3h."
2155 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002156 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07002157 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
2158 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002159 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002160 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002161 if (INTEL_INFO(ring->dev)->gen >= 8) {
2162 intel_ring_emit(ring, 0); /* upper addr */
2163 intel_ring_emit(ring, 0); /* value */
2164 } else {
2165 intel_ring_emit(ring, 0);
2166 intel_ring_emit(ring, MI_NOOP);
2167 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002168 intel_ring_advance(ring);
2169 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002170}
2171
2172static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002173gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002174 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002175 unsigned flags)
2176{
Daniel Vetter896ab1a2014-08-06 15:04:51 +02002177 bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002178 int ret;
2179
2180 ret = intel_ring_begin(ring, 4);
2181 if (ret)
2182 return ret;
2183
2184 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002185 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002186 intel_ring_emit(ring, lower_32_bits(offset));
2187 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002188 intel_ring_emit(ring, MI_NOOP);
2189 intel_ring_advance(ring);
2190
2191 return 0;
2192}
2193
2194static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002195hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002196 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002197 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002198{
Akshay Joshi0206e352011-08-16 15:34:10 -04002199 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002200
Akshay Joshi0206e352011-08-16 15:34:10 -04002201 ret = intel_ring_begin(ring, 2);
2202 if (ret)
2203 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002204
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002205 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002206 MI_BATCH_BUFFER_START |
2207 (flags & I915_DISPATCH_SECURE ?
2208 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002209 /* bit0-7 is the length on GEN6+ */
2210 intel_ring_emit(ring, offset);
2211 intel_ring_advance(ring);
2212
2213 return 0;
2214}
2215
2216static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002217gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002218 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002219 unsigned flags)
2220{
2221 int ret;
2222
2223 ret = intel_ring_begin(ring, 2);
2224 if (ret)
2225 return ret;
2226
2227 intel_ring_emit(ring,
2228 MI_BATCH_BUFFER_START |
2229 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002230 /* bit0-7 is the length on GEN6+ */
2231 intel_ring_emit(ring, offset);
2232 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002233
Akshay Joshi0206e352011-08-16 15:34:10 -04002234 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002235}
2236
Chris Wilson549f7362010-10-19 11:19:32 +01002237/* Blitter support (SandyBridge+) */
2238
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002239static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002240 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002241{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002242 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002243 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002244 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002245
Daniel Vetter6a233c72011-12-14 13:57:07 +01002246 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002247 if (ret)
2248 return ret;
2249
Chris Wilson71a77e02011-02-02 12:13:49 +00002250 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002251 if (INTEL_INFO(ring->dev)->gen >= 8)
2252 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002253 /*
2254 * Bspec vol 1c.3 - blitter engine command streamer:
2255 * "If ENABLED, all TLBs will be invalidated once the flush
2256 * operation is complete. This bit is only valid when the
2257 * Post-Sync Operation field is a value of 1h or 3h."
2258 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002259 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07002260 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01002261 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002262 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002263 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002264 if (INTEL_INFO(ring->dev)->gen >= 8) {
2265 intel_ring_emit(ring, 0); /* upper addr */
2266 intel_ring_emit(ring, 0); /* value */
2267 } else {
2268 intel_ring_emit(ring, 0);
2269 intel_ring_emit(ring, MI_NOOP);
2270 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002271 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002272
Ville Syrjälä9688eca2013-11-06 23:02:19 +02002273 if (IS_GEN7(dev) && !invalidate && flush)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002274 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
2275
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002276 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002277}
2278
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002279int intel_init_render_ring_buffer(struct drm_device *dev)
2280{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002281 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002282 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002283 struct drm_i915_gem_object *obj;
2284 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002285
Daniel Vetter59465b52012-04-11 22:12:48 +02002286 ring->name = "render ring";
2287 ring->id = RCS;
2288 ring->mmio_base = RENDER_RING_BASE;
2289
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002290 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002291 if (i915_semaphore_is_enabled(dev)) {
2292 obj = i915_gem_alloc_object(dev, 4096);
2293 if (obj == NULL) {
2294 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2295 i915.semaphores = 0;
2296 } else {
2297 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2298 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2299 if (ret != 0) {
2300 drm_gem_object_unreference(&obj->base);
2301 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2302 i915.semaphores = 0;
2303 } else
2304 dev_priv->semaphore_obj = obj;
2305 }
2306 }
Ville Syrjälä00e1e622014-08-27 17:33:12 +03002307 if (IS_CHERRYVIEW(dev))
2308 ring->init_context = chv_init_workarounds;
2309 else
2310 ring->init_context = bdw_init_workarounds;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002311 ring->add_request = gen6_add_request;
2312 ring->flush = gen8_render_ring_flush;
2313 ring->irq_get = gen8_ring_get_irq;
2314 ring->irq_put = gen8_ring_put_irq;
2315 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2316 ring->get_seqno = gen6_ring_get_seqno;
2317 ring->set_seqno = ring_set_seqno;
2318 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002319 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002320 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002321 ring->semaphore.signal = gen8_rcs_signal;
2322 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002323 }
2324 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002325 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002326 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002327 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002328 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002329 ring->irq_get = gen6_ring_get_irq;
2330 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002331 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002332 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002333 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002334 if (i915_semaphore_is_enabled(dev)) {
2335 ring->semaphore.sync_to = gen6_ring_sync;
2336 ring->semaphore.signal = gen6_signal;
2337 /*
2338 * The current semaphore is only applied on pre-gen8
2339 * platform. And there is no VCS2 ring on the pre-gen8
2340 * platform. So the semaphore between RCS and VCS2 is
2341 * initialized as INVALID. Gen8 will initialize the
2342 * sema between VCS2 and RCS later.
2343 */
2344 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2345 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2346 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2347 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2348 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2349 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2350 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2351 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2352 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2353 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2354 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002355 } else if (IS_GEN5(dev)) {
2356 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002357 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002358 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002359 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002360 ring->irq_get = gen5_ring_get_irq;
2361 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002362 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2363 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002364 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002365 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002366 if (INTEL_INFO(dev)->gen < 4)
2367 ring->flush = gen2_render_ring_flush;
2368 else
2369 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002370 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002371 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002372 if (IS_GEN2(dev)) {
2373 ring->irq_get = i8xx_ring_get_irq;
2374 ring->irq_put = i8xx_ring_put_irq;
2375 } else {
2376 ring->irq_get = i9xx_ring_get_irq;
2377 ring->irq_put = i9xx_ring_put_irq;
2378 }
Daniel Vettere3670312012-04-11 22:12:53 +02002379 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002380 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002381 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002382
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002383 if (IS_HASWELL(dev))
2384 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002385 else if (IS_GEN8(dev))
2386 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002387 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002388 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2389 else if (INTEL_INFO(dev)->gen >= 4)
2390 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2391 else if (IS_I830(dev) || IS_845G(dev))
2392 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2393 else
2394 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002395 ring->init = init_render_ring;
2396 ring->cleanup = render_ring_cleanup;
2397
Daniel Vetterb45305f2012-12-17 16:21:27 +01002398 /* Workaround batchbuffer to combat CS tlb bug. */
2399 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002400 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002401 if (obj == NULL) {
2402 DRM_ERROR("Failed to allocate batch bo\n");
2403 return -ENOMEM;
2404 }
2405
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002406 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002407 if (ret != 0) {
2408 drm_gem_object_unreference(&obj->base);
2409 DRM_ERROR("Failed to ping batch bo\n");
2410 return ret;
2411 }
2412
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002413 ring->scratch.obj = obj;
2414 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002415 }
2416
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002417 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002418}
2419
Chris Wilsone8616b62011-01-20 09:57:11 +00002420int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
2421{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002422 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002423 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Oscar Mateo8ee14972014-05-22 14:13:34 +01002424 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002425 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002426
Oscar Mateo8ee14972014-05-22 14:13:34 +01002427 if (ringbuf == NULL) {
2428 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
2429 if (!ringbuf)
2430 return -ENOMEM;
2431 ring->buffer = ringbuf;
2432 }
2433
Daniel Vetter59465b52012-04-11 22:12:48 +02002434 ring->name = "render ring";
2435 ring->id = RCS;
2436 ring->mmio_base = RENDER_RING_BASE;
2437
Chris Wilsone8616b62011-01-20 09:57:11 +00002438 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02002439 /* non-kms not supported on gen6+ */
Oscar Mateo8ee14972014-05-22 14:13:34 +01002440 ret = -ENODEV;
2441 goto err_ringbuf;
Chris Wilsone8616b62011-01-20 09:57:11 +00002442 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002443
2444 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
2445 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
2446 * the special gen5 functions. */
2447 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002448 if (INTEL_INFO(dev)->gen < 4)
2449 ring->flush = gen2_render_ring_flush;
2450 else
2451 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002452 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002453 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002454 if (IS_GEN2(dev)) {
2455 ring->irq_get = i8xx_ring_get_irq;
2456 ring->irq_put = i8xx_ring_put_irq;
2457 } else {
2458 ring->irq_get = i9xx_ring_get_irq;
2459 ring->irq_put = i9xx_ring_put_irq;
2460 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002461 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002462 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002463 if (INTEL_INFO(dev)->gen >= 4)
2464 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2465 else if (IS_I830(dev) || IS_845G(dev))
2466 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2467 else
2468 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002469 ring->init = init_render_ring;
2470 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00002471
2472 ring->dev = dev;
2473 INIT_LIST_HEAD(&ring->active_list);
2474 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00002475
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002476 ringbuf->size = size;
2477 ringbuf->effective_size = ringbuf->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02002478 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002479 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilsone8616b62011-01-20 09:57:11 +00002480
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002481 ringbuf->virtual_start = ioremap_wc(start, size);
2482 if (ringbuf->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00002483 DRM_ERROR("can not ioremap virtual address for"
2484 " ring buffer\n");
Oscar Mateo8ee14972014-05-22 14:13:34 +01002485 ret = -ENOMEM;
2486 goto err_ringbuf;
Chris Wilsone8616b62011-01-20 09:57:11 +00002487 }
2488
Chris Wilson6b8294a2012-11-16 11:43:20 +00002489 if (!I915_NEED_GFX_HWS(dev)) {
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002490 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002491 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002492 goto err_vstart;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002493 }
2494
Chris Wilsone8616b62011-01-20 09:57:11 +00002495 return 0;
Oscar Mateo8ee14972014-05-22 14:13:34 +01002496
2497err_vstart:
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002498 iounmap(ringbuf->virtual_start);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002499err_ringbuf:
2500 kfree(ringbuf);
2501 ring->buffer = NULL;
2502 return ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002503}
2504
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002505int intel_init_bsd_ring_buffer(struct drm_device *dev)
2506{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002507 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002508 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002509
Daniel Vetter58fa3832012-04-11 22:12:49 +02002510 ring->name = "bsd ring";
2511 ring->id = VCS;
2512
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002513 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002514 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002515 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002516 /* gen6 bsd needs a special wa for tail updates */
2517 if (IS_GEN6(dev))
2518 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002519 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002520 ring->add_request = gen6_add_request;
2521 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002522 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002523 if (INTEL_INFO(dev)->gen >= 8) {
2524 ring->irq_enable_mask =
2525 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2526 ring->irq_get = gen8_ring_get_irq;
2527 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002528 ring->dispatch_execbuffer =
2529 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002530 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002531 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002532 ring->semaphore.signal = gen8_xcs_signal;
2533 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002534 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002535 } else {
2536 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2537 ring->irq_get = gen6_ring_get_irq;
2538 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002539 ring->dispatch_execbuffer =
2540 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002541 if (i915_semaphore_is_enabled(dev)) {
2542 ring->semaphore.sync_to = gen6_ring_sync;
2543 ring->semaphore.signal = gen6_signal;
2544 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2545 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2546 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2547 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2548 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2549 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2550 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2551 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2552 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2553 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2554 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002555 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002556 } else {
2557 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002558 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002559 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002560 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002561 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002562 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002563 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002564 ring->irq_get = gen5_ring_get_irq;
2565 ring->irq_put = gen5_ring_put_irq;
2566 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002567 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002568 ring->irq_get = i9xx_ring_get_irq;
2569 ring->irq_put = i9xx_ring_put_irq;
2570 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002571 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002572 }
2573 ring->init = init_ring_common;
2574
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002575 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002576}
Chris Wilson549f7362010-10-19 11:19:32 +01002577
Zhao Yakui845f74a2014-04-17 10:37:37 +08002578/**
2579 * Initialize the second BSD ring for Broadwell GT3.
2580 * It is noted that this only exists on Broadwell GT3.
2581 */
2582int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2583{
2584 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002585 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002586
2587 if ((INTEL_INFO(dev)->gen != 8)) {
2588 DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
2589 return -EINVAL;
2590 }
2591
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002592 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002593 ring->id = VCS2;
2594
2595 ring->write_tail = ring_write_tail;
2596 ring->mmio_base = GEN8_BSD2_RING_BASE;
2597 ring->flush = gen6_bsd_ring_flush;
2598 ring->add_request = gen6_add_request;
2599 ring->get_seqno = gen6_ring_get_seqno;
2600 ring->set_seqno = ring_set_seqno;
2601 ring->irq_enable_mask =
2602 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2603 ring->irq_get = gen8_ring_get_irq;
2604 ring->irq_put = gen8_ring_put_irq;
2605 ring->dispatch_execbuffer =
2606 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002607 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002608 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002609 ring->semaphore.signal = gen8_xcs_signal;
2610 GEN8_RING_SEMAPHORE_INIT;
2611 }
Zhao Yakui845f74a2014-04-17 10:37:37 +08002612 ring->init = init_ring_common;
2613
2614 return intel_init_ring_buffer(dev, ring);
2615}
2616
Chris Wilson549f7362010-10-19 11:19:32 +01002617int intel_init_blt_ring_buffer(struct drm_device *dev)
2618{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002619 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002620 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002621
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002622 ring->name = "blitter ring";
2623 ring->id = BCS;
2624
2625 ring->mmio_base = BLT_RING_BASE;
2626 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002627 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002628 ring->add_request = gen6_add_request;
2629 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002630 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002631 if (INTEL_INFO(dev)->gen >= 8) {
2632 ring->irq_enable_mask =
2633 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2634 ring->irq_get = gen8_ring_get_irq;
2635 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002636 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002637 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002638 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002639 ring->semaphore.signal = gen8_xcs_signal;
2640 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002641 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002642 } else {
2643 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2644 ring->irq_get = gen6_ring_get_irq;
2645 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002646 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002647 if (i915_semaphore_is_enabled(dev)) {
2648 ring->semaphore.signal = gen6_signal;
2649 ring->semaphore.sync_to = gen6_ring_sync;
2650 /*
2651 * The current semaphore is only applied on pre-gen8
2652 * platform. And there is no VCS2 ring on the pre-gen8
2653 * platform. So the semaphore between BCS and VCS2 is
2654 * initialized as INVALID. Gen8 will initialize the
2655 * sema between BCS and VCS2 later.
2656 */
2657 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2658 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2659 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2660 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2661 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2662 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2663 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2664 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2665 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2666 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2667 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002668 }
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002669 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002670
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002671 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002672}
Chris Wilsona7b97612012-07-20 12:41:08 +01002673
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002674int intel_init_vebox_ring_buffer(struct drm_device *dev)
2675{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002676 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002677 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002678
2679 ring->name = "video enhancement ring";
2680 ring->id = VECS;
2681
2682 ring->mmio_base = VEBOX_RING_BASE;
2683 ring->write_tail = ring_write_tail;
2684 ring->flush = gen6_ring_flush;
2685 ring->add_request = gen6_add_request;
2686 ring->get_seqno = gen6_ring_get_seqno;
2687 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002688
2689 if (INTEL_INFO(dev)->gen >= 8) {
2690 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002691 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002692 ring->irq_get = gen8_ring_get_irq;
2693 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002694 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002695 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002696 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002697 ring->semaphore.signal = gen8_xcs_signal;
2698 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002699 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002700 } else {
2701 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2702 ring->irq_get = hsw_vebox_get_irq;
2703 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002704 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002705 if (i915_semaphore_is_enabled(dev)) {
2706 ring->semaphore.sync_to = gen6_ring_sync;
2707 ring->semaphore.signal = gen6_signal;
2708 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2709 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2710 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2711 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2712 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2713 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2714 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2715 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2716 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2717 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2718 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002719 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002720 ring->init = init_ring_common;
2721
2722 return intel_init_ring_buffer(dev, ring);
2723}
2724
Chris Wilsona7b97612012-07-20 12:41:08 +01002725int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002726intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002727{
2728 int ret;
2729
2730 if (!ring->gpu_caches_dirty)
2731 return 0;
2732
2733 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2734 if (ret)
2735 return ret;
2736
2737 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2738
2739 ring->gpu_caches_dirty = false;
2740 return 0;
2741}
2742
2743int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002744intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002745{
2746 uint32_t flush_domains;
2747 int ret;
2748
2749 flush_domains = 0;
2750 if (ring->gpu_caches_dirty)
2751 flush_domains = I915_GEM_GPU_DOMAINS;
2752
2753 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2754 if (ret)
2755 return ret;
2756
2757 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2758
2759 ring->gpu_caches_dirty = false;
2760 return 0;
2761}
Chris Wilsone3efda42014-04-09 09:19:41 +01002762
2763void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002764intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002765{
2766 int ret;
2767
2768 if (!intel_ring_initialized(ring))
2769 return;
2770
2771 ret = intel_ring_idle(ring);
2772 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2773 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2774 ring->name, ret);
2775
2776 stop_ring(ring);
2777}