blob: f6f4839484d1c0b17c44a6197abe2a8daa6d4663 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070038#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070039#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010040#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020041#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020042#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070043#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020044#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010045#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070046
Linus Torvalds1da177e2005-04-16 15:20:36 -070047/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070054#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jesse Barnes317c35d2008-08-25 15:11:06 -070056enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080059 PIPE_C,
60 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070061};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080062#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070063
Paulo Zanonia5c961d2012-10-24 15:59:34 -020064enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
Jesse Barnes80824002009-09-10 15:28:06 -070072enum plane {
73 PLANE_A = 0,
74 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080075 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070076};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080077#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080078
Ville Syrjälä06da8da2013-04-17 17:48:51 +030079#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
Eugeni Dodonov2b139522012-03-29 12:32:22 -030081enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88};
89#define port_name(p) ((p) + 'A')
90
Egbert Eich1d843f92013-02-25 12:06:49 -050091enum hpd_pin {
92 HPD_NONE = 0,
93 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
94 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
95 HPD_CRT,
96 HPD_SDVO_B,
97 HPD_SDVO_C,
98 HPD_PORT_B,
99 HPD_PORT_C,
100 HPD_PORT_D,
101 HPD_NUM_PINS
102};
103
Chris Wilson2a2d5482012-12-03 11:49:06 +0000104#define I915_GEM_GPU_DOMAINS \
105 (I915_GEM_DOMAIN_RENDER | \
106 I915_GEM_DOMAIN_SAMPLER | \
107 I915_GEM_DOMAIN_COMMAND | \
108 I915_GEM_DOMAIN_INSTRUCTION | \
109 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700110
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700111#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800112
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200113#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
114 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
115 if ((intel_encoder)->base.crtc == (__crtc))
116
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100117struct intel_pch_pll {
118 int refcount; /* count of number of CRTCs sharing this PLL */
119 int active; /* count of number of active CRTCs (i.e. DPMS on) */
120 bool on; /* is the PLL actually active? Disabled during modeset */
121 int pll_reg;
122 int fp0_reg;
123 int fp1_reg;
124};
125#define I915_NUM_PLLS 2
126
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100127/* Used by dp and fdi links */
128struct intel_link_m_n {
129 uint32_t tu;
130 uint32_t gmch_m;
131 uint32_t gmch_n;
132 uint32_t link_m;
133 uint32_t link_n;
134};
135
136void intel_link_compute_m_n(int bpp, int nlanes,
137 int pixel_clock, int link_clock,
138 struct intel_link_m_n *m_n);
139
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300140struct intel_ddi_plls {
141 int spll_refcount;
142 int wrpll1_refcount;
143 int wrpll2_refcount;
144};
145
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146/* Interface history:
147 *
148 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100149 * 1.2: Add Power Management
150 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100151 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000152 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000153 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
154 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 */
156#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000157#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158#define DRIVER_PATCHLEVEL 0
159
Eric Anholt673a3942008-07-30 12:06:12 -0700160#define WATCH_COHERENCY 0
Chris Wilson23bc5982010-09-29 16:10:57 +0100161#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100162#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700163
Dave Airlie71acb5e2008-12-30 20:31:46 +1000164#define I915_GEM_PHYS_CURSOR_0 1
165#define I915_GEM_PHYS_CURSOR_1 2
166#define I915_GEM_PHYS_OVERLAY_REGS 3
167#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
168
169struct drm_i915_gem_phys_object {
170 int id;
171 struct page **page_list;
172 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000173 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000174};
175
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700176struct opregion_header;
177struct opregion_acpi;
178struct opregion_swsci;
179struct opregion_asle;
Keith Packard8d715f02011-11-18 20:39:01 -0800180struct drm_i915_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700181
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100182struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700183 struct opregion_header __iomem *header;
184 struct opregion_acpi __iomem *acpi;
185 struct opregion_swsci __iomem *swsci;
186 struct opregion_asle __iomem *asle;
187 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000188 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100189};
Chris Wilson44834a62010-08-19 16:09:23 +0100190#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100191
Chris Wilson6ef3d422010-08-04 20:26:07 +0100192struct intel_overlay;
193struct intel_overlay_error_state;
194
Dave Airlie7c1c2872008-11-28 14:22:24 +1000195struct drm_i915_master_private {
196 drm_local_map_t *sarea;
197 struct _drm_i915_sarea *sarea_priv;
198};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800199#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300200#define I915_MAX_NUM_FENCES 32
201/* 32 fences + sign bit for FENCE_REG_NONE */
202#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800203
204struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200205 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000206 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100207 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800208};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000209
yakui_zhao9b9d1722009-05-31 17:17:17 +0800210struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100211 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800212 u8 dvo_port;
213 u8 slave_addr;
214 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100215 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400216 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800217};
218
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000219struct intel_display_error_state;
220
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700221struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200222 struct kref ref;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700223 u32 eir;
224 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700225 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700226 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000227 u32 derrmr;
228 u32 forcewake;
Ben Widawsky9574b3f2012-04-26 16:03:01 -0700229 bool waiting[I915_NUM_RINGS];
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800230 u32 pipestat[I915_MAX_PIPES];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100231 u32 tail[I915_NUM_RINGS];
232 u32 head[I915_NUM_RINGS];
Chris Wilson0f3b6842013-01-15 12:05:55 +0000233 u32 ctl[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100234 u32 ipeir[I915_NUM_RINGS];
235 u32 ipehr[I915_NUM_RINGS];
236 u32 instdone[I915_NUM_RINGS];
237 u32 acthd[I915_NUM_RINGS];
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100238 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilsondf2b23d2012-11-27 17:06:54 +0000239 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilson12f55812012-07-05 17:14:01 +0100240 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100241 /* our own tracking of ring head and tail */
242 u32 cpu_ring_head[I915_NUM_RINGS];
243 u32 cpu_ring_tail[I915_NUM_RINGS];
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100244 u32 error; /* gen6+ */
Ben Widawsky71e172e2012-08-20 16:15:13 -0700245 u32 err_int; /* gen7 */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100246 u32 instpm[I915_NUM_RINGS];
247 u32 instps[I915_NUM_RINGS];
Ben Widawsky050ee912012-08-22 11:32:15 -0700248 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100249 u32 seqno[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000250 u64 bbaddr;
Daniel Vetter33f3f512011-12-14 13:57:39 +0100251 u32 fault_reg[I915_NUM_RINGS];
252 u32 done_reg;
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100253 u32 faddr[I915_NUM_RINGS];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200254 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700255 struct timeval time;
Chris Wilson52d39a22012-02-15 11:25:37 +0000256 struct drm_i915_error_ring {
257 struct drm_i915_error_object {
258 int page_count;
259 u32 gtt_offset;
260 u32 *pages[0];
Ben Widawsky8c123e52013-03-04 17:00:29 -0800261 } *ringbuffer, *batchbuffer, *ctx;
Chris Wilson52d39a22012-02-15 11:25:37 +0000262 struct drm_i915_error_request {
263 long jiffies;
264 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000265 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000266 } *requests;
267 int num_requests;
268 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000269 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000270 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000271 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100272 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000273 u32 gtt_offset;
274 u32 read_domains;
275 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200276 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000277 s32 pinned:2;
278 u32 tiling:2;
279 u32 dirty:1;
280 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100281 s32 ring:4;
Chris Wilson93dfb402011-03-29 16:59:50 -0700282 u32 cache_level:2;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000283 } *active_bo, *pinned_bo;
284 u32 active_bo_count, pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100285 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000286 struct intel_display_error_state *display;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700287};
288
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100289struct intel_crtc_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100290struct intel_crtc;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100291
Jesse Barnese70236a2009-09-21 10:42:27 -0700292struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400293 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700294 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
295 void (*disable_fbc)(struct drm_device *dev);
296 int (*get_display_clock_speed)(struct drm_device *dev);
297 int (*get_fifo_size)(struct drm_device *dev, int plane);
Chris Wilsond2102462011-01-24 17:43:27 +0000298 void (*update_wm)(struct drm_device *dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800299 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
300 uint32_t sprite_width, int pixel_size);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -0300301 void (*update_linetime_wm)(struct drm_device *dev, int pipe,
302 struct drm_display_mode *mode);
Daniel Vetter47fab732012-10-26 10:58:18 +0200303 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100304 /* Returns the active state of the crtc, and if the crtc is active,
305 * fills out the pipe-config with the hw state. */
306 bool (*get_pipe_config)(struct intel_crtc *,
307 struct intel_crtc_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700308 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700309 int x, int y,
310 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200311 void (*crtc_enable)(struct drm_crtc *crtc);
312 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100313 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800314 void (*write_eld)(struct drm_connector *connector,
315 struct drm_crtc *crtc);
Jesse Barnes674cf962011-04-28 14:27:04 -0700316 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700317 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700318 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
319 struct drm_framebuffer *fb,
320 struct drm_i915_gem_object *obj);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700321 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
322 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100323 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700324 /* clock updates for mode set */
325 /* cursor updates */
326 /* render clock increase/decrease */
327 /* display clock increase/decrease */
328 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700329};
330
Chris Wilson990bbda2012-07-02 11:51:02 -0300331struct drm_i915_gt_funcs {
332 void (*force_wake_get)(struct drm_i915_private *dev_priv);
333 void (*force_wake_put)(struct drm_i915_private *dev_priv);
334};
335
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100336#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
337 func(is_mobile) sep \
338 func(is_i85x) sep \
339 func(is_i915g) sep \
340 func(is_i945gm) sep \
341 func(is_g33) sep \
342 func(need_gfx_hws) sep \
343 func(is_g4x) sep \
344 func(is_pineview) sep \
345 func(is_broadwater) sep \
346 func(is_crestline) sep \
347 func(is_ivybridge) sep \
348 func(is_valleyview) sep \
349 func(is_haswell) sep \
350 func(has_force_wake) sep \
351 func(has_fbc) sep \
352 func(has_pipe_cxsr) sep \
353 func(has_hotplug) sep \
354 func(cursor_needs_physical) sep \
355 func(has_overlay) sep \
356 func(overlay_needs_physical) sep \
357 func(supports_tv) sep \
358 func(has_bsd_ring) sep \
359 func(has_blt_ring) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100360 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100361 func(has_ddi) sep \
362 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200363
Damien Lespiaua587f772013-04-22 18:40:38 +0100364#define DEFINE_FLAG(name) u8 name:1
365#define SEP_SEMICOLON ;
366
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500367struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200368 u32 display_mmio_offset;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700369 u8 num_pipes:3;
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100370 u8 gen;
Damien Lespiaua587f772013-04-22 18:40:38 +0100371 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500372};
373
Damien Lespiaua587f772013-04-22 18:40:38 +0100374#undef DEFINE_FLAG
375#undef SEP_SEMICOLON
376
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800377enum i915_cache_level {
378 I915_CACHE_NONE = 0,
379 I915_CACHE_LLC,
380 I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
381};
382
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700383typedef uint32_t gen6_gtt_pte_t;
384
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800385/* The Graphics Translation Table is the way in which GEN hardware translates a
386 * Graphics Virtual Address into a Physical Address. In addition to the normal
387 * collateral associated with any va->pa translations GEN hardware also has a
388 * portion of the GTT which can be mapped by the CPU and remain both coherent
389 * and correct (in cases like swizzling). That region is referred to as GMADR in
390 * the spec.
391 */
392struct i915_gtt {
393 unsigned long start; /* Start offset of used GTT */
394 size_t total; /* Total size GTT can map */
Ben Widawskybaa09f52013-01-24 13:49:57 -0800395 size_t stolen_size; /* Total size of stolen memory */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800396
397 unsigned long mappable_end; /* End offset that we can CPU map */
398 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
399 phys_addr_t mappable_base; /* PA of our GMADR */
400
401 /** "Graphics Stolen Memory" holds the global PTEs */
402 void __iomem *gsm;
Ben Widawskya81cc002013-01-18 12:30:31 -0800403
404 bool do_idle_maps;
Ben Widawsky9c61a322013-01-18 12:30:32 -0800405 dma_addr_t scratch_page_dma;
406 struct page *scratch_page;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800407
408 /* global gtt ops */
Ben Widawskybaa09f52013-01-24 13:49:57 -0800409 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -0800410 size_t *stolen, phys_addr_t *mappable_base,
411 unsigned long *mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -0800412 void (*gtt_remove)(struct drm_device *dev);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800413 void (*gtt_clear_range)(struct drm_device *dev,
414 unsigned int first_entry,
415 unsigned int num_entries);
416 void (*gtt_insert_entries)(struct drm_device *dev,
417 struct sg_table *st,
418 unsigned int pg_start,
419 enum i915_cache_level cache_level);
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700420 gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
421 dma_addr_t addr,
422 enum i915_cache_level level);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800423};
Ben Widawskya54c0c22013-01-24 14:45:00 -0800424#define gtt_total_entries(gtt) ((gtt).total >> PAGE_SHIFT)
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800425
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100426#define I915_PPGTT_PD_ENTRIES 512
427#define I915_PPGTT_PT_ENTRIES 1024
428struct i915_hw_ppgtt {
Ben Widawsky8f2c59f2012-09-24 08:55:51 -0700429 struct drm_device *dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100430 unsigned num_pd_entries;
431 struct page **pt_pages;
432 uint32_t pd_offset;
433 dma_addr_t *pt_dma_addr;
434 dma_addr_t scratch_page_dma_addr;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800435
436 /* pte functions, mirroring the interface of the global gtt. */
437 void (*clear_range)(struct i915_hw_ppgtt *ppgtt,
438 unsigned int first_entry,
439 unsigned int num_entries);
440 void (*insert_entries)(struct i915_hw_ppgtt *ppgtt,
441 struct sg_table *st,
442 unsigned int pg_start,
443 enum i915_cache_level cache_level);
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700444 gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
445 dma_addr_t addr,
446 enum i915_cache_level level);
Ben Widawskyb7c36d22013-04-08 18:43:56 -0700447 int (*enable)(struct drm_device *dev);
Daniel Vetter3440d262013-01-24 13:49:56 -0800448 void (*cleanup)(struct i915_hw_ppgtt *ppgtt);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100449};
450
Ben Widawsky40521052012-06-04 14:42:43 -0700451
452/* This must match up with the value previously used for execbuf2.rsvd1. */
453#define DEFAULT_CONTEXT_ID 0
454struct i915_hw_context {
455 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700456 bool is_initialized;
Ben Widawsky40521052012-06-04 14:42:43 -0700457 struct drm_i915_file_private *file_priv;
458 struct intel_ring_buffer *ring;
459 struct drm_i915_gem_object *obj;
460};
461
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800462enum no_fbc_reason {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100463 FBC_NO_OUTPUT, /* no outputs enabled to compress */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800464 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
465 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
466 FBC_MODE_TOO_LARGE, /* mode too large for compression */
467 FBC_BAD_PLANE, /* fbc not supported on plane */
468 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700469 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700470 FBC_MODULE_PARAM,
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800471};
472
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800473enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300474 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800475 PCH_IBX, /* Ibexpeak PCH */
476 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300477 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700478 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800479};
480
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200481enum intel_sbi_destination {
482 SBI_ICLK,
483 SBI_MPHY,
484};
485
Jesse Barnesb690e962010-07-19 13:53:12 -0700486#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700487#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100488#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700489
Dave Airlie8be48d92010-03-30 05:34:14 +0000490struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100491struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000492
Daniel Vetterc2b91522012-02-14 22:37:19 +0100493struct intel_gmbus {
494 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000495 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100496 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100497 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100498 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100499 struct drm_i915_private *dev_priv;
500};
501
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100502struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000503 u8 saveLBB;
504 u32 saveDSPACNTR;
505 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000506 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000507 u32 savePIPEACONF;
508 u32 savePIPEBCONF;
509 u32 savePIPEASRC;
510 u32 savePIPEBSRC;
511 u32 saveFPA0;
512 u32 saveFPA1;
513 u32 saveDPLL_A;
514 u32 saveDPLL_A_MD;
515 u32 saveHTOTAL_A;
516 u32 saveHBLANK_A;
517 u32 saveHSYNC_A;
518 u32 saveVTOTAL_A;
519 u32 saveVBLANK_A;
520 u32 saveVSYNC_A;
521 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000522 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800523 u32 saveTRANS_HTOTAL_A;
524 u32 saveTRANS_HBLANK_A;
525 u32 saveTRANS_HSYNC_A;
526 u32 saveTRANS_VTOTAL_A;
527 u32 saveTRANS_VBLANK_A;
528 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000529 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000530 u32 saveDSPASTRIDE;
531 u32 saveDSPASIZE;
532 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700533 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000534 u32 saveDSPASURF;
535 u32 saveDSPATILEOFF;
536 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700537 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000538 u32 saveBLC_PWM_CTL;
539 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800540 u32 saveBLC_CPU_PWM_CTL;
541 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000542 u32 saveFPB0;
543 u32 saveFPB1;
544 u32 saveDPLL_B;
545 u32 saveDPLL_B_MD;
546 u32 saveHTOTAL_B;
547 u32 saveHBLANK_B;
548 u32 saveHSYNC_B;
549 u32 saveVTOTAL_B;
550 u32 saveVBLANK_B;
551 u32 saveVSYNC_B;
552 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000553 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800554 u32 saveTRANS_HTOTAL_B;
555 u32 saveTRANS_HBLANK_B;
556 u32 saveTRANS_HSYNC_B;
557 u32 saveTRANS_VTOTAL_B;
558 u32 saveTRANS_VBLANK_B;
559 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000560 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000561 u32 saveDSPBSTRIDE;
562 u32 saveDSPBSIZE;
563 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700564 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000565 u32 saveDSPBSURF;
566 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700567 u32 saveVGA0;
568 u32 saveVGA1;
569 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000570 u32 saveVGACNTRL;
571 u32 saveADPA;
572 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700573 u32 savePP_ON_DELAYS;
574 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000575 u32 saveDVOA;
576 u32 saveDVOB;
577 u32 saveDVOC;
578 u32 savePP_ON;
579 u32 savePP_OFF;
580 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700581 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000582 u32 savePFIT_CONTROL;
583 u32 save_palette_a[256];
584 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700585 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000586 u32 saveFBC_CFB_BASE;
587 u32 saveFBC_LL_BASE;
588 u32 saveFBC_CONTROL;
589 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000590 u32 saveIER;
591 u32 saveIIR;
592 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800593 u32 saveDEIER;
594 u32 saveDEIMR;
595 u32 saveGTIER;
596 u32 saveGTIMR;
597 u32 saveFDI_RXA_IMR;
598 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800599 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800600 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000601 u32 saveSWF0[16];
602 u32 saveSWF1[16];
603 u32 saveSWF2[3];
604 u8 saveMSR;
605 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800606 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000607 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000608 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000609 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000610 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200611 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000612 u32 saveCURACNTR;
613 u32 saveCURAPOS;
614 u32 saveCURABASE;
615 u32 saveCURBCNTR;
616 u32 saveCURBPOS;
617 u32 saveCURBBASE;
618 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700619 u32 saveDP_B;
620 u32 saveDP_C;
621 u32 saveDP_D;
622 u32 savePIPEA_GMCH_DATA_M;
623 u32 savePIPEB_GMCH_DATA_M;
624 u32 savePIPEA_GMCH_DATA_N;
625 u32 savePIPEB_GMCH_DATA_N;
626 u32 savePIPEA_DP_LINK_M;
627 u32 savePIPEB_DP_LINK_M;
628 u32 savePIPEA_DP_LINK_N;
629 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800630 u32 saveFDI_RXA_CTL;
631 u32 saveFDI_TXA_CTL;
632 u32 saveFDI_RXB_CTL;
633 u32 saveFDI_TXB_CTL;
634 u32 savePFA_CTL_1;
635 u32 savePFB_CTL_1;
636 u32 savePFA_WIN_SZ;
637 u32 savePFB_WIN_SZ;
638 u32 savePFA_WIN_POS;
639 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000640 u32 savePCH_DREF_CONTROL;
641 u32 saveDISP_ARB_CTL;
642 u32 savePIPEA_DATA_M1;
643 u32 savePIPEA_DATA_N1;
644 u32 savePIPEA_LINK_M1;
645 u32 savePIPEA_LINK_N1;
646 u32 savePIPEB_DATA_M1;
647 u32 savePIPEB_DATA_N1;
648 u32 savePIPEB_LINK_M1;
649 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000650 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400651 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100652};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100653
654struct intel_gen6_power_mgmt {
655 struct work_struct work;
Jesse Barnes52ceb902013-04-23 10:09:26 -0700656 struct delayed_work vlv_work;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100657 u32 pm_iir;
658 /* lock - irqsave spinlock that protectects the work_struct and
659 * pm_iir. */
660 spinlock_t lock;
661
662 /* The below variables an all the rps hw state are protected by
663 * dev->struct mutext. */
664 u8 cur_delay;
665 u8 min_delay;
666 u8 max_delay;
Jesse Barnes52ceb902013-04-23 10:09:26 -0700667 u8 rpe_delay;
Ben Widawsky31c77382013-04-05 14:29:22 -0700668 u8 hw_max;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700669
670 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700671
672 /*
673 * Protects RPS/RC6 register access and PCU communication.
674 * Must be taken after struct_mutex if nested.
675 */
676 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100677};
678
Daniel Vetter1a240d42012-11-29 22:18:51 +0100679/* defined intel_pm.c */
680extern spinlock_t mchdev_lock;
681
Daniel Vetterc85aa882012-11-02 19:55:03 +0100682struct intel_ilk_power_mgmt {
683 u8 cur_delay;
684 u8 min_delay;
685 u8 max_delay;
686 u8 fmax;
687 u8 fstart;
688
689 u64 last_count1;
690 unsigned long last_time1;
691 unsigned long chipset_power;
692 u64 last_count2;
693 struct timespec last_time2;
694 unsigned long gfx_power;
695 u8 corr;
696
697 int c_m;
698 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +0100699
700 struct drm_i915_gem_object *pwrctx;
701 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100702};
703
Daniel Vetter231f42a2012-11-02 19:55:05 +0100704struct i915_dri1_state {
705 unsigned allow_batchbuffer : 1;
706 u32 __iomem *gfx_hws_cpu_addr;
707
708 unsigned int cpp;
709 int back_offset;
710 int front_offset;
711 int current_page;
712 int page_flipping;
713
714 uint32_t counter;
715};
716
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100717struct intel_l3_parity {
718 u32 *remap_info;
719 struct work_struct error_work;
720};
721
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100722struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100723 /** Memory allocator for GTT stolen memory */
724 struct drm_mm stolen;
725 /** Memory allocator for GTT */
726 struct drm_mm gtt_space;
727 /** List of all objects in gtt_space. Used to restore gtt
728 * mappings on resume */
729 struct list_head bound_list;
730 /**
731 * List of objects which are not bound to the GTT (thus
732 * are idle and not used by the GPU) but still have
733 * (presumably uncached) pages still attached.
734 */
735 struct list_head unbound_list;
736
737 /** Usable portion of the GTT for GEM */
738 unsigned long stolen_base; /* limited to low memory (32-bit) */
739
740 int gtt_mtrr;
741
742 /** PPGTT used for aliasing the PPGTT with the GTT */
743 struct i915_hw_ppgtt *aliasing_ppgtt;
744
745 struct shrinker inactive_shrinker;
746 bool shrinker_no_lock_stealing;
747
748 /**
749 * List of objects currently involved in rendering.
750 *
751 * Includes buffers having the contents of their GPU caches
752 * flushed, not necessarily primitives. last_rendering_seqno
753 * represents when the rendering involved will be completed.
754 *
755 * A reference is held on the buffer while on this list.
756 */
757 struct list_head active_list;
758
759 /**
760 * LRU list of objects which are not in the ringbuffer and
761 * are ready to unbind, but are still in the GTT.
762 *
763 * last_rendering_seqno is 0 while an object is in this list.
764 *
765 * A reference is not held on the buffer while on this list,
766 * as merely being GTT-bound shouldn't prevent its being
767 * freed, and we'll pull it off the list in the free path.
768 */
769 struct list_head inactive_list;
770
771 /** LRU list of objects with fence regs on them. */
772 struct list_head fence_list;
773
774 /**
775 * We leave the user IRQ off as much as possible,
776 * but this means that requests will finish and never
777 * be retired once the system goes idle. Set a timer to
778 * fire periodically while the ring is running. When it
779 * fires, go retire requests.
780 */
781 struct delayed_work retire_work;
782
783 /**
784 * Are we in a non-interruptible section of code like
785 * modesetting?
786 */
787 bool interruptible;
788
789 /**
790 * Flag if the X Server, and thus DRM, is not currently in
791 * control of the device.
792 *
793 * This is set between LeaveVT and EnterVT. It needs to be
794 * replaced with a semaphore. It also needs to be
795 * transitioned away from for kernel modesetting.
796 */
797 int suspended;
798
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100799 /** Bit 6 swizzling required for X tiling */
800 uint32_t bit_6_swizzle_x;
801 /** Bit 6 swizzling required for Y tiling */
802 uint32_t bit_6_swizzle_y;
803
804 /* storage for physical objects */
805 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
806
807 /* accounting, useful for userland debugging */
808 size_t object_memory;
809 u32 object_count;
810};
811
Daniel Vetter99584db2012-11-14 17:14:04 +0100812struct i915_gpu_error {
813 /* For hangcheck timer */
814#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
815#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
816 struct timer_list hangcheck_timer;
817 int hangcheck_count;
818 uint32_t last_acthd[I915_NUM_RINGS];
819 uint32_t prev_instdone[I915_NUM_INSTDONE_REG];
820
821 /* For reset and error_state handling. */
822 spinlock_t lock;
823 /* Protected by the above dev->gpu_error.lock. */
824 struct drm_i915_error_state *first_error;
825 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +0100826
827 unsigned long last_reset;
828
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100829 /**
Daniel Vetterf69061b2012-12-06 09:01:42 +0100830 * State variable and reset counter controlling the reset flow
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100831 *
Daniel Vetterf69061b2012-12-06 09:01:42 +0100832 * Upper bits are for the reset counter. This counter is used by the
833 * wait_seqno code to race-free noticed that a reset event happened and
834 * that it needs to restart the entire ioctl (since most likely the
835 * seqno it waited for won't ever signal anytime soon).
836 *
837 * This is important for lock-free wait paths, where no contended lock
838 * naturally enforces the correct ordering between the bail-out of the
839 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100840 *
841 * Lowest bit controls the reset state machine: Set means a reset is in
842 * progress. This state will (presuming we don't have any bugs) decay
843 * into either unset (successful reset) or the special WEDGED value (hw
844 * terminally sour). All waiters on the reset_queue will be woken when
845 * that happens.
846 */
847 atomic_t reset_counter;
848
849 /**
850 * Special values/flags for reset_counter
851 *
852 * Note that the code relies on
853 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
854 * being true.
855 */
856#define I915_RESET_IN_PROGRESS_FLAG 1
857#define I915_WEDGED 0xffffffff
858
859 /**
860 * Waitqueue to signal when the reset has completed. Used by clients
861 * that wait for dev_priv->mm.wedged to settle.
862 */
863 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +0100864
Daniel Vetter99584db2012-11-14 17:14:04 +0100865 /* For gpu hang simulation. */
866 unsigned int stop_rings;
867};
868
Zhang Ruib8efb172013-02-05 15:41:53 +0800869enum modeset_restore {
870 MODESET_ON_LID_OPEN,
871 MODESET_DONE,
872 MODESET_SUSPENDED,
873};
874
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100875typedef struct drm_i915_private {
876 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +0000877 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100878
879 const struct intel_device_info *info;
880
881 int relative_constants_mode;
882
883 void __iomem *regs;
884
885 struct drm_i915_gt_funcs gt;
886 /** gt_fifo_count and the subsequent register write are synchronized
887 * with dev->struct_mutex. */
888 unsigned gt_fifo_count;
889 /** forcewake_count is protected by gt_lock */
890 unsigned forcewake_count;
891 /** gt_lock is also taken in irq contexts. */
Luis R. Rodriguez99057c82012-11-29 12:45:06 -0800892 spinlock_t gt_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100893
894 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
895
Daniel Vetter28c70f12012-12-01 13:53:45 +0100896
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100897 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
898 * controller on different i2c buses. */
899 struct mutex gmbus_mutex;
900
901 /**
902 * Base address of the gmbus and gpio block.
903 */
904 uint32_t gpio_mmio_base;
905
Daniel Vetter28c70f12012-12-01 13:53:45 +0100906 wait_queue_head_t gmbus_wait_queue;
907
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100908 struct pci_dev *bridge_dev;
909 struct intel_ring_buffer ring[I915_NUM_RINGS];
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200910 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100911
912 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100913 struct resource mch_res;
914
915 atomic_t irq_received;
916
917 /* protects the irq masks */
918 spinlock_t irq_lock;
919
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100920 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
921 struct pm_qos_request pm_qos;
922
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100923 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +0100924 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100925
926 /** Cached value of IMR to avoid reads in updating the bitfield */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100927 u32 irq_mask;
928 u32 gt_irq_mask;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100929
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100930 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100931 bool enable_hotplug_processing;
Egbert Eichb543fb02013-04-16 13:36:54 +0200932 struct {
933 unsigned long hpd_last_jiffies;
934 int hpd_cnt;
935 enum {
936 HPD_ENABLED = 0,
937 HPD_DISABLED = 1,
938 HPD_MARK_DISABLED = 2
939 } hpd_mark;
940 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +0200941 u32 hpd_event_bits;
Egbert Eichac4c16c2013-04-16 13:36:58 +0200942 struct timer_list hotplug_reenable_timer;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100943
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100944 int num_pch_pll;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700945 int num_plane;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100946
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100947 unsigned long cfb_size;
948 unsigned int cfb_fb;
949 enum plane cfb_plane;
950 int cfb_y;
951 struct intel_fbc_work *fbc_work;
952
953 struct intel_opregion opregion;
954
955 /* overlay */
956 struct intel_overlay *overlay;
Ville Syrjälä2c6602d2013-02-08 23:13:35 +0200957 unsigned int sprite_scaling_enabled;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100958
Jani Nikula31ad8ec2013-04-02 15:48:09 +0300959 /* backlight */
960 struct {
961 int level;
962 bool enabled;
Jani Nikula8ba2d182013-04-12 15:18:37 +0300963 spinlock_t lock; /* bl registers and the above bl fields */
Jani Nikula31ad8ec2013-04-02 15:48:09 +0300964 struct backlight_device *device;
965 } backlight;
966
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100967 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100968 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
969 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
970
971 /* Feature bits from the VBIOS */
972 unsigned int int_tv_support:1;
973 unsigned int lvds_dither:1;
974 unsigned int lvds_vbt:1;
975 unsigned int int_crt_support:1;
976 unsigned int lvds_use_ssc:1;
977 unsigned int display_clock_mode:1;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -0300978 unsigned int fdi_rx_polarity_inverted:1;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100979 int lvds_ssc_freq;
980 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100981 struct {
982 int rate;
983 int lanes;
984 int preemphasis;
985 int vswing;
986
987 bool initialized;
988 bool support;
989 int bpp;
990 struct edp_power_seq pps;
991 } edp;
992 bool no_aux_handshake;
993
994 int crt_ddc_pin;
995 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
996 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
997 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
998
999 unsigned int fsb_freq, mem_freq, is_ddr3;
1000
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001001 struct workqueue_struct *wq;
1002
1003 /* Display functions */
1004 struct drm_i915_display_funcs display;
1005
1006 /* PCH chipset type */
1007 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001008 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001009
1010 unsigned long quirks;
1011
Zhang Ruib8efb172013-02-05 15:41:53 +08001012 enum modeset_restore modeset_restore;
1013 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001014
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001015 struct i915_gtt gtt;
1016
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001017 struct i915_gem_mm mm;
Daniel Vetter87813422012-05-02 11:49:32 +02001018
Daniel Vetter87813422012-05-02 11:49:32 +02001019 /* Kernel Modesetting */
1020
yakui_zhao9b9d1722009-05-31 17:17:17 +08001021 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08001022 /* indicate whether the LVDS_BORDER should be enabled or not */
1023 unsigned int lvds_border_bits;
Chris Wilson1d8e1c72010-08-07 11:01:28 +01001024 /* Panel fitter placement and size for Ironlake+ */
1025 u32 pch_pf_pos, pch_pf_size;
Jesse Barnes652c3932009-08-17 13:31:43 -07001026
Jesse Barnes27f82272011-09-02 12:54:37 -07001027 struct drm_crtc *plane_to_crtc_mapping[3];
1028 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001029 wait_queue_head_t pending_flip_queue;
1030
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001031 struct intel_pch_pll pch_plls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001032 struct intel_ddi_plls ddi_plls;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001033
Jesse Barnes652c3932009-08-17 13:31:43 -07001034 /* Reclocking support */
1035 bool render_reclock_avail;
1036 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001037 /* indicates the reduced downclock for LVDS*/
1038 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -07001039 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +08001040 int child_dev_num;
1041 struct child_device_config *child_dev;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001042
Zhenyu Wangc48044112009-12-17 14:48:43 +08001043 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001044
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001045 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001046
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001047 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001048 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001049
Daniel Vetter20e4d402012-08-08 23:35:39 +02001050 /* ilk-only ips/rps state. Everything in here is protected by the global
1051 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001052 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001053
1054 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +00001055
Jesse Barnes20bf3772010-04-21 11:39:22 -07001056 struct drm_mm_node *compressed_fb;
1057 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -07001058
Daniel Vetter99584db2012-11-14 17:14:04 +01001059 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001060
Dave Airlie8be48d92010-03-30 05:34:14 +00001061 /* list of fbdev register on this device */
1062 struct intel_fbdev *fbdev;
Chris Wilsone953fd72011-02-21 22:23:52 +00001063
Jesse Barnes073f34d2012-11-02 11:13:59 -07001064 /*
1065 * The console may be contended at resume, but we don't
1066 * want it to block on it.
1067 */
1068 struct work_struct console_resume_work;
1069
Chris Wilsone953fd72011-02-21 22:23:52 +00001070 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001071 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001072
Ben Widawsky254f9652012-06-04 14:42:42 -07001073 bool hw_contexts_disabled;
1074 uint32_t hw_context_size;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001075
Damien Lespiau3e683202012-12-11 18:48:29 +00001076 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001077
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001078 struct i915_suspend_saved_registers regfile;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001079
1080 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1081 * here! */
1082 struct i915_dri1_state dri1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083} drm_i915_private_t;
1084
Chris Wilsonb4519512012-05-11 14:29:30 +01001085/* Iterate over initialised rings */
1086#define for_each_ring(ring__, dev_priv__, i__) \
1087 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1088 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1089
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001090enum hdmi_force_audio {
1091 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1092 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1093 HDMI_AUDIO_AUTO, /* trust EDID */
1094 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1095};
1096
Chris Wilsoned2f3452012-11-15 11:32:19 +00001097#define I915_GTT_RESERVED ((struct drm_mm_node *)0x1)
1098
Chris Wilson37e680a2012-06-07 15:38:42 +01001099struct drm_i915_gem_object_ops {
1100 /* Interface between the GEM object and its backing storage.
1101 * get_pages() is called once prior to the use of the associated set
1102 * of pages before to binding them into the GTT, and put_pages() is
1103 * called after we no longer need them. As we expect there to be
1104 * associated cost with migrating pages between the backing storage
1105 * and making them available for the GPU (e.g. clflush), we may hold
1106 * onto the pages after they are no longer referenced by the GPU
1107 * in case they may be used again shortly (for example migrating the
1108 * pages to a different memory domain within the GTT). put_pages()
1109 * will therefore most likely be called when the object itself is
1110 * being released or under memory pressure (where we attempt to
1111 * reap pages for the shrinker).
1112 */
1113 int (*get_pages)(struct drm_i915_gem_object *);
1114 void (*put_pages)(struct drm_i915_gem_object *);
1115};
1116
Eric Anholt673a3942008-07-30 12:06:12 -07001117struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001118 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001119
Chris Wilson37e680a2012-06-07 15:38:42 +01001120 const struct drm_i915_gem_object_ops *ops;
1121
Eric Anholt673a3942008-07-30 12:06:12 -07001122 /** Current space allocated to this object in the GTT, if any. */
1123 struct drm_mm_node *gtt_space;
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001124 /** Stolen memory for this object, instead of being backed by shmem. */
1125 struct drm_mm_node *stolen;
Daniel Vetter93a37f22010-11-05 20:24:53 +01001126 struct list_head gtt_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001127
Chris Wilson65ce3022012-07-20 12:41:02 +01001128 /** This object's place on the active/inactive lists */
Chris Wilson69dc4982010-10-19 10:36:51 +01001129 struct list_head ring_list;
1130 struct list_head mm_list;
Chris Wilson432e58e2010-11-25 19:32:06 +00001131 /** This object's place in the batchbuffer or on the eviction list */
1132 struct list_head exec_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001133
1134 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001135 * This is set if the object is on the active lists (has pending
1136 * rendering and so a non-zero seqno), and is not set if it i s on
1137 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001138 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001139 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001140
1141 /**
1142 * This is set if the object has been written to since last bound
1143 * to the GTT
1144 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001145 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001146
1147 /**
1148 * Fence register bits (if any) for this object. Will be set
1149 * as needed when mapped into the GTT.
1150 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001151 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001152 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001153
1154 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001155 * Advice: are the backing pages purgeable?
1156 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001157 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001158
1159 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001160 * Current tiling mode for the object.
1161 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001162 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001163 /**
1164 * Whether the tiling parameters for the currently associated fence
1165 * register have changed. Note that for the purposes of tracking
1166 * tiling changes we also treat the unfenced register, the register
1167 * slot that the object occupies whilst it executes a fenced
1168 * command (such as BLT on gen2/3), as a "fence".
1169 */
1170 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001171
1172 /** How many users have pinned this object in GTT space. The following
1173 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1174 * (via user_pin_count), execbuffer (objects are not allowed multiple
1175 * times for the same batchbuffer), and the framebuffer code. When
1176 * switching/pageflipping, the framebuffer code has at most two buffers
1177 * pinned per crtc.
1178 *
1179 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1180 * bits with absolutely no headroom. So use 4 bits. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001181 unsigned int pin_count:4;
Daniel Vetter778c3542010-05-13 11:49:44 +02001182#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -07001183
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001184 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001185 * Is the object at the current location in the gtt mappable and
1186 * fenceable? Used to avoid costly recalculations.
1187 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001188 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001189
1190 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001191 * Whether the current gtt mapping needs to be mappable (and isn't just
1192 * mappable by accident). Track pin and fault separate for a more
1193 * accurate mappable working set.
1194 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001195 unsigned int fault_mappable:1;
1196 unsigned int pin_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001197
Chris Wilsoncaea7472010-11-12 13:53:37 +00001198 /*
1199 * Is the GPU currently using a fence to access this buffer,
1200 */
1201 unsigned int pending_fenced_gpu_access:1;
1202 unsigned int fenced_gpu_access:1;
1203
Chris Wilson93dfb402011-03-29 16:59:50 -07001204 unsigned int cache_level:2;
1205
Daniel Vetter7bddb012012-02-09 17:15:47 +01001206 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001207 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001208 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001209
Chris Wilson9da3da62012-06-01 15:20:22 +01001210 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001211 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001212
Daniel Vetter1286ff72012-05-10 15:25:09 +02001213 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001214 void *dma_buf_vmapping;
1215 int vmapping_count;
1216
Daniel Vetter185cbcb2010-11-06 12:12:35 +01001217 /**
Chris Wilson67731b82010-12-08 10:38:14 +00001218 * Used for performing relocations during execbuffer insertion.
1219 */
1220 struct hlist_node exec_node;
1221 unsigned long exec_handle;
Chris Wilson6fe4f142011-01-10 17:35:37 +00001222 struct drm_i915_gem_exec_object2 *exec_entry;
Chris Wilson67731b82010-12-08 10:38:14 +00001223
1224 /**
Eric Anholt673a3942008-07-30 12:06:12 -07001225 * Current offset of the object in GTT space.
1226 *
1227 * This is the same as gtt_space->start
1228 */
1229 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001230
Chris Wilsoncaea7472010-11-12 13:53:37 +00001231 struct intel_ring_buffer *ring;
1232
Chris Wilson1c293ea2012-04-17 15:31:27 +01001233 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001234 uint32_t last_read_seqno;
1235 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001236 /** Breadcrumb of last fenced GPU access to the buffer. */
1237 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001238
Daniel Vetter778c3542010-05-13 11:49:44 +02001239 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001240 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001241
Eric Anholt280b7132009-03-12 16:56:27 -07001242 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001243 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001244
Jesse Barnes79e53942008-11-07 14:24:08 -08001245 /** User space pin count and filp owning the pin */
1246 uint32_t user_pin_count;
1247 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001248
1249 /** for phy allocated objects */
1250 struct drm_i915_gem_phys_object *phys_obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001251};
Daniel Vetterb45305f2012-12-17 16:21:27 +01001252#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
Eric Anholt673a3942008-07-30 12:06:12 -07001253
Daniel Vetter62b8b212010-04-09 19:05:08 +00001254#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001255
Eric Anholt673a3942008-07-30 12:06:12 -07001256/**
1257 * Request queue structure.
1258 *
1259 * The request queue allows us to note sequence numbers that have been emitted
1260 * and may be associated with active buffers to be retired.
1261 *
1262 * By keeping this list, we can avoid having to do questionable
1263 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1264 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1265 */
1266struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001267 /** On Which ring this request was generated */
1268 struct intel_ring_buffer *ring;
1269
Eric Anholt673a3942008-07-30 12:06:12 -07001270 /** GEM sequence number associated with this request. */
1271 uint32_t seqno;
1272
Chris Wilsona71d8d92012-02-15 11:25:36 +00001273 /** Postion in the ringbuffer of the end of the request */
1274 u32 tail;
1275
Eric Anholt673a3942008-07-30 12:06:12 -07001276 /** Time at which this request was emitted, in jiffies. */
1277 unsigned long emitted_jiffies;
1278
Eric Anholtb9624422009-06-03 07:27:35 +00001279 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001280 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001281
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001282 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001283 /** file_priv list entry for this request */
1284 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001285};
1286
1287struct drm_i915_file_private {
1288 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001289 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001290 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001291 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001292 struct idr context_idr;
Eric Anholt673a3942008-07-30 12:06:12 -07001293};
1294
Zou Nan haicae58522010-11-09 17:17:32 +08001295#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1296
1297#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1298#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1299#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1300#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1301#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1302#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1303#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1304#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1305#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1306#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1307#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1308#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1309#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1310#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1311#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1312#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1313#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1314#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001315#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Jesse Barnes8ab43972012-10-25 12:15:42 -07001316#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1317 (dev)->pci_device == 0x0152 || \
1318 (dev)->pci_device == 0x015a)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01001319#define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1320 (dev)->pci_device == 0x0106 || \
1321 (dev)->pci_device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001322#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001323#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Zou Nan haicae58522010-11-09 17:17:32 +08001324#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonid567b072012-11-20 13:27:43 -02001325#define IS_ULT(dev) (IS_HASWELL(dev) && \
1326 ((dev)->pci_device & 0xFF00) == 0x0A00)
Zou Nan haicae58522010-11-09 17:17:32 +08001327
Jesse Barnes85436692011-04-06 12:11:14 -07001328/*
1329 * The genX designation typically refers to the render engine, so render
1330 * capability related checks should use IS_GEN, while display and other checks
1331 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1332 * chips, etc.).
1333 */
Zou Nan haicae58522010-11-09 17:17:32 +08001334#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1335#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1336#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1337#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1338#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001339#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Zou Nan haicae58522010-11-09 17:17:32 +08001340
1341#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1342#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001343#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Zou Nan haicae58522010-11-09 17:17:32 +08001344#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1345
Ben Widawsky254f9652012-06-04 14:42:42 -07001346#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Jesse Barnes93553602012-06-15 11:55:23 -07001347#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001348
Chris Wilson05394f32010-11-08 19:18:58 +00001349#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001350#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1351
Daniel Vetterb45305f2012-12-17 16:21:27 +01001352/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1353#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1354
Zou Nan haicae58522010-11-09 17:17:32 +08001355/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1356 * rows, which changed the alignment requirements and fence programming.
1357 */
1358#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1359 IS_I915GM(dev)))
1360#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1361#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1362#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1363#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1364#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1365#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1366/* dsparb controlled by hw only */
1367#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1368
1369#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1370#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1371#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001372
Jesse Barneseceae482011-04-06 12:15:08 -07001373#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
Zou Nan haicae58522010-11-09 17:17:32 +08001374
Damien Lespiaudd93be52013-04-22 18:40:39 +01001375#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Paulo Zanoni86d52df2013-03-06 20:03:18 -03001376#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
Damien Lespiau30568c42013-04-22 18:40:41 +01001377#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001378
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001379#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1380#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1381#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1382#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1383#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1384#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1385
Zou Nan haicae58522010-11-09 17:17:32 +08001386#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001387#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001388#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1389#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001390#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03001391#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08001392
Daniel Vetterb7884eb2012-06-04 11:18:15 +02001393#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1394
Ben Widawskyf27b9262012-07-24 20:47:32 -07001395#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001396
Ben Widawskyc8735b02012-09-07 19:43:39 -07001397#define GT_FREQUENCY_MULTIPLIER 50
1398
Chris Wilson05394f32010-11-08 19:18:58 +00001399#include "i915_trace.h"
1400
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -03001401/**
1402 * RC6 is a special power stage which allows the GPU to enter an very
1403 * low-voltage mode when idle, using down to 0V while at this stage. This
1404 * stage is entered automatically when the GPU is idle when RC6 support is
1405 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1406 *
1407 * There are different RC6 modes available in Intel GPU, which differentiate
1408 * among each other with the latency required to enter and leave RC6 and
1409 * voltage consumed by the GPU in different states.
1410 *
1411 * The combination of the following flags define which states GPU is allowed
1412 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1413 * RC6pp is deepest RC6. Their support by hardware varies according to the
1414 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1415 * which brings the most power savings; deeper states save more power, but
1416 * require higher latency to switch to and wake up.
1417 */
1418#define INTEL_RC6_ENABLE (1<<0)
1419#define INTEL_RC6p_ENABLE (1<<1)
1420#define INTEL_RC6pp_ENABLE (1<<2)
1421
Eric Anholtc153f452007-09-03 12:06:45 +10001422extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001423extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001424extern unsigned int i915_fbpercrtc __always_unused;
1425extern int i915_panel_ignore_lid __read_mostly;
1426extern unsigned int i915_powersave __read_mostly;
Eugeni Dodonovf45b5552011-12-09 17:16:37 -08001427extern int i915_semaphores __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001428extern unsigned int i915_lvds_downclock __read_mostly;
Takashi Iwai121d5272012-03-20 13:07:06 +01001429extern int i915_lvds_channel_mode __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001430extern int i915_panel_use_ssc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001431extern int i915_vbt_sdvo_panel_type __read_mostly;
Keith Packardc0f372b32011-11-16 22:24:52 -08001432extern int i915_enable_rc6 __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001433extern int i915_enable_fbc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001434extern bool i915_enable_hangcheck __read_mostly;
Daniel Vetter650dc072012-04-02 10:08:35 +02001435extern int i915_enable_ppgtt __read_mostly;
Rodrigo Vivi0a3af262012-10-15 17:16:23 -03001436extern unsigned int i915_preliminary_hw_support __read_mostly;
Paulo Zanoni2124b722013-03-22 14:07:23 -03001437extern int i915_disable_power_well __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001438
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001439extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1440extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001441extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1442extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1443
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02001445void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001446extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001447extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001448extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001449extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001450extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001451extern void i915_driver_preclose(struct drm_device *dev,
1452 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001453extern void i915_driver_postclose(struct drm_device *dev,
1454 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001455extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001456#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11001457extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1458 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001459#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001460extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001461 struct drm_clip_rect *box,
1462 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07001463extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02001464extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001465extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1466extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1467extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1468extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1469
Jesse Barnes073f34d2012-11-02 11:13:59 -07001470extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001471
Linus Torvalds1da177e2005-04-16 15:20:36 -07001472/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -04001473void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson527f9e92010-11-11 01:16:58 +00001474void i915_handle_error(struct drm_device *dev, bool wedged);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001475
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001476extern void intel_irq_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01001477extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson990bbda2012-07-02 11:51:02 -03001478extern void intel_gt_init(struct drm_device *dev);
Chris Wilson16995a92012-10-18 11:46:10 +01001479extern void intel_gt_reset(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001480
Daniel Vetter742cbee2012-04-27 15:17:39 +02001481void i915_error_state_free(struct kref *error_ref);
1482
Keith Packard7c463582008-11-04 02:03:27 -08001483void
1484i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1485
1486void
1487i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1488
Akshay Joshi0206e352011-08-16 15:34:10 -04001489void intel_enable_asle(struct drm_device *dev);
Zhao Yakui01c66882009-10-28 05:10:00 +00001490
Chris Wilson3bd3c932010-08-19 08:19:30 +01001491#ifdef CONFIG_DEBUG_FS
1492extern void i915_destroy_error_state(struct drm_device *dev);
1493#else
1494#define i915_destroy_error_state(x)
1495#endif
1496
Keith Packard7c463582008-11-04 02:03:27 -08001497
Eric Anholt673a3942008-07-30 12:06:12 -07001498/* i915_gem.c */
1499int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1500 struct drm_file *file_priv);
1501int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1502 struct drm_file *file_priv);
1503int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1504 struct drm_file *file_priv);
1505int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1506 struct drm_file *file_priv);
1507int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1508 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001509int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1510 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001511int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1512 struct drm_file *file_priv);
1513int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1514 struct drm_file *file_priv);
1515int i915_gem_execbuffer(struct drm_device *dev, void *data,
1516 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001517int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1518 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001519int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1520 struct drm_file *file_priv);
1521int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1522 struct drm_file *file_priv);
1523int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1524 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07001525int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1526 struct drm_file *file);
1527int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1528 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001529int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1530 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001531int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1532 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001533int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1534 struct drm_file *file_priv);
1535int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1536 struct drm_file *file_priv);
1537int i915_gem_set_tiling(struct drm_device *dev, void *data,
1538 struct drm_file *file_priv);
1539int i915_gem_get_tiling(struct drm_device *dev, void *data,
1540 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001541int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1542 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07001543int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1544 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001545void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001546void *i915_gem_object_alloc(struct drm_device *dev);
1547void i915_gem_object_free(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001548int i915_gem_init_object(struct drm_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01001549void i915_gem_object_init(struct drm_i915_gem_object *obj,
1550 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00001551struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1552 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001553void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001554
Chris Wilson20217462010-11-23 15:26:33 +00001555int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1556 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001557 bool map_and_fenceable,
1558 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +00001559void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001560int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilsondd624af2013-01-15 12:39:35 +00001561int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001562void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001563void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001564
Chris Wilson37e680a2012-06-07 15:38:42 +01001565int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001566static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1567{
Imre Deak67d5a502013-02-18 19:28:02 +02001568 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01001569
Imre Deak67d5a502013-02-18 19:28:02 +02001570 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02001571 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02001572
1573 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01001574}
Chris Wilsona5570172012-09-04 21:02:54 +01001575static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1576{
1577 BUG_ON(obj->pages == NULL);
1578 obj->pages_pin_count++;
1579}
1580static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1581{
1582 BUG_ON(obj->pages_pin_count == 0);
1583 obj->pages_pin_count--;
1584}
1585
Chris Wilson54cf91d2010-11-25 18:00:26 +00001586int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07001587int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1588 struct intel_ring_buffer *to);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001589void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001590 struct intel_ring_buffer *ring);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001591
Dave Airlieff72145b2011-02-07 12:16:14 +10001592int i915_gem_dumb_create(struct drm_file *file_priv,
1593 struct drm_device *dev,
1594 struct drm_mode_create_dumb *args);
1595int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1596 uint32_t handle, uint64_t *offset);
1597int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
Akshay Joshi0206e352011-08-16 15:34:10 -04001598 uint32_t handle);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001599/**
1600 * Returns true if seq1 is later than seq2.
1601 */
1602static inline bool
1603i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1604{
1605 return (int32_t)(seq1 - seq2) >= 0;
1606}
1607
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001608int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1609int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01001610int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001611int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001612
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001613static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01001614i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1615{
1616 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1617 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1618 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001619 return true;
1620 } else
1621 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001622}
1623
1624static inline void
1625i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1626{
1627 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1628 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1629 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1630 }
1631}
1632
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001633void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001634void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01001635int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001636 bool interruptible);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001637static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1638{
1639 return unlikely(atomic_read(&error->reset_counter)
1640 & I915_RESET_IN_PROGRESS_FLAG);
1641}
1642
1643static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1644{
1645 return atomic_read(&error->reset_counter) == I915_WEDGED;
1646}
Chris Wilsona71d8d92012-02-15 11:25:36 +00001647
Chris Wilson069efc12010-09-30 16:53:18 +01001648void i915_gem_reset(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001649void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001650int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1651 uint32_t read_domains,
1652 uint32_t write_domain);
Chris Wilsona8198ee2011-04-13 22:04:09 +01001653int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01001654int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001655int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawskyb9524a12012-05-25 16:56:24 -07001656void i915_gem_l3_remap(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001657void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001658void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001659int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001660int __must_check i915_gem_idle(struct drm_device *dev);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001661int i915_add_request(struct intel_ring_buffer *ring,
1662 struct drm_file *file,
Chris Wilsonacb868d2012-09-26 13:47:30 +01001663 u32 *seqno);
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001664int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1665 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001666int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00001667int __must_check
1668i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1669 bool write);
1670int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02001671i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1672int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001673i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1674 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00001675 struct intel_ring_buffer *pipelined);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001676int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001677 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001678 int id,
1679 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001680void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001681 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001682void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001683void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001684
Chris Wilson467cffb2011-03-07 10:42:03 +00001685uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02001686i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
1687uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02001688i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1689 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00001690
Chris Wilsone4ffd172011-04-04 09:44:39 +01001691int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1692 enum i915_cache_level cache_level);
1693
Daniel Vetter1286ff72012-05-10 15:25:09 +02001694struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1695 struct dma_buf *dma_buf);
1696
1697struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1698 struct drm_gem_object *gem_obj, int flags);
1699
Ben Widawsky254f9652012-06-04 14:42:42 -07001700/* i915_gem_context.c */
1701void i915_gem_context_init(struct drm_device *dev);
1702void i915_gem_context_fini(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07001703void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07001704int i915_switch_context(struct intel_ring_buffer *ring,
1705 struct drm_file *file, int to_id);
Ben Widawsky84624812012-06-04 14:42:54 -07001706int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1707 struct drm_file *file);
1708int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1709 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001710
Daniel Vetter76aaf222010-11-05 22:23:30 +01001711/* i915_gem_gtt.c */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001712void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001713void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1714 struct drm_i915_gem_object *obj,
1715 enum i915_cache_level cache_level);
1716void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1717 struct drm_i915_gem_object *obj);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001718
Daniel Vetter76aaf222010-11-05 22:23:30 +01001719void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Daniel Vetter74163902012-02-15 23:50:21 +01001720int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1721void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
Chris Wilsone4ffd172011-04-04 09:44:39 +01001722 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00001723void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter74163902012-02-15 23:50:21 +01001724void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
Ben Widawskyd7e50082012-12-18 10:31:25 -08001725void i915_gem_init_global_gtt(struct drm_device *dev);
1726void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
1727 unsigned long mappable_end, unsigned long end);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001728int i915_gem_gtt_init(struct drm_device *dev);
Ben Widawskyd09105c2012-11-15 12:06:09 -08001729static inline void i915_gem_chipset_flush(struct drm_device *dev)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001730{
1731 if (INTEL_INFO(dev)->gen < 6)
1732 intel_gtt_chipset_flush();
1733}
1734
Daniel Vetter76aaf222010-11-05 22:23:30 +01001735
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001736/* i915_gem_evict.c */
Chris Wilson20217462010-11-23 15:26:33 +00001737int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01001738 unsigned alignment,
1739 unsigned cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001740 bool mappable,
1741 bool nonblock);
Chris Wilson6c085a72012-08-20 11:40:46 +02001742int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001743
Chris Wilson9797fbf2012-04-24 15:47:39 +01001744/* i915_gem_stolen.c */
1745int i915_gem_init_stolen(struct drm_device *dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00001746int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
1747void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01001748void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00001749struct drm_i915_gem_object *
1750i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08001751struct drm_i915_gem_object *
1752i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
1753 u32 stolen_offset,
1754 u32 gtt_offset,
1755 u32 size);
Chris Wilson0104fdb2012-11-15 11:32:26 +00001756void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
Chris Wilson9797fbf2012-04-24 15:47:39 +01001757
Eric Anholt673a3942008-07-30 12:06:12 -07001758/* i915_gem_tiling.c */
Chris Wilsone9b73c62012-12-03 21:03:14 +00001759inline static bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1760{
1761 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
1762
1763 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1764 obj->tiling_mode != I915_TILING_NONE;
1765}
1766
Eric Anholt673a3942008-07-30 12:06:12 -07001767void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001768void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1769void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001770
1771/* i915_gem_debug.c */
Chris Wilson05394f32010-11-08 19:18:58 +00001772void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001773 const char *where, uint32_t mark);
Chris Wilson23bc5982010-09-29 16:10:57 +01001774#if WATCH_LISTS
1775int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001776#else
Chris Wilson23bc5982010-09-29 16:10:57 +01001777#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07001778#endif
Chris Wilson05394f32010-11-08 19:18:58 +00001779void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1780 int handle);
1781void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001782 const char *where, uint32_t mark);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001783
Ben Gamari20172632009-02-17 20:08:50 -05001784/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001785int i915_debugfs_init(struct drm_minor *minor);
1786void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -05001787
Jesse Barnes317c35d2008-08-25 15:11:06 -07001788/* i915_suspend.c */
1789extern int i915_save_state(struct drm_device *dev);
1790extern int i915_restore_state(struct drm_device *dev);
1791
Daniel Vetterd8157a32013-01-25 17:53:20 +01001792/* i915_ums.c */
1793void i915_save_display_reg(struct drm_device *dev);
1794void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001795
Ben Widawsky0136db582012-04-10 21:17:01 -07001796/* i915_sysfs.c */
1797void i915_setup_sysfs(struct drm_device *dev_priv);
1798void i915_teardown_sysfs(struct drm_device *dev_priv);
1799
Chris Wilsonf899fc62010-07-20 15:44:45 -07001800/* intel_i2c.c */
1801extern int intel_setup_gmbus(struct drm_device *dev);
1802extern void intel_teardown_gmbus(struct drm_device *dev);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001803extern inline bool intel_gmbus_is_port_valid(unsigned port)
1804{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001805 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001806}
1807
1808extern struct i2c_adapter *intel_gmbus_get_adapter(
1809 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01001810extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1811extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Chris Wilsonb8232e92010-09-28 16:41:32 +01001812extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1813{
1814 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1815}
Chris Wilsonf899fc62010-07-20 15:44:45 -07001816extern void intel_i2c_reset(struct drm_device *dev);
1817
Chris Wilson3b617962010-08-24 09:02:58 +01001818/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001819extern int intel_opregion_setup(struct drm_device *dev);
1820#ifdef CONFIG_ACPI
1821extern void intel_opregion_init(struct drm_device *dev);
1822extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001823extern void intel_opregion_asle_intr(struct drm_device *dev);
1824extern void intel_opregion_gse_intr(struct drm_device *dev);
1825extern void intel_opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001826#else
Chris Wilson44834a62010-08-19 16:09:23 +01001827static inline void intel_opregion_init(struct drm_device *dev) { return; }
1828static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001829static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1830static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1831static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001832#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001833
Jesse Barnes723bfd72010-10-07 16:01:13 -07001834/* intel_acpi.c */
1835#ifdef CONFIG_ACPI
1836extern void intel_register_dsm_handler(void);
1837extern void intel_unregister_dsm_handler(void);
1838#else
1839static inline void intel_register_dsm_handler(void) { return; }
1840static inline void intel_unregister_dsm_handler(void) { return; }
1841#endif /* CONFIG_ACPI */
1842
Jesse Barnes79e53942008-11-07 14:24:08 -08001843/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02001844extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001845extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01001846extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001847extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001848extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01001849extern void intel_modeset_setup_hw_state(struct drm_device *dev,
1850 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01001851extern void i915_redisable_vga(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001852extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01001853extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001854extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02001855extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001856extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001857extern void valleyview_set_rps(struct drm_device *dev, u8 val);
1858extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
1859extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
Akshay Joshi0206e352011-08-16 15:34:10 -04001860extern void intel_detect_pch(struct drm_device *dev);
1861extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07001862extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001863
Ben Widawsky2911a352012-04-05 14:47:36 -07001864extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07001865int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1866 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07001867
Chris Wilson6ef3d422010-08-04 20:26:07 +01001868/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001869#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001870extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1871extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001872
1873extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1874extern void intel_display_print_error_state(struct seq_file *m,
1875 struct drm_device *dev,
1876 struct intel_display_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001877#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01001878
Ben Widawskyb7287d82011-04-25 11:22:22 -07001879/* On SNB platform, before reading ring registers forcewake bit
1880 * must be set to prevent GT core from power down and stale values being
1881 * returned.
1882 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001883void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1884void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawsky67a37442012-02-09 10:15:20 +01001885int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07001886
Ben Widawsky42c05262012-09-26 10:34:00 -07001887int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
1888int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jesse Barnesa0e4e192013-04-02 11:23:05 -07001889int valleyview_punit_read(struct drm_i915_private *dev_priv, u8 addr, u32 *val);
1890int valleyview_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001891int valleyview_nc_read(struct drm_i915_private *dev_priv, u8 addr, u32 *val);
1892
Jesse Barnes855ba3b2013-04-17 15:54:57 -07001893int vlv_gpu_freq(int ddr_freq, int val);
1894int vlv_freq_opcode(int ddr_freq, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07001895
Keith Packard5f753772010-11-22 09:24:22 +00001896#define __i915_read(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001897 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001898
Keith Packard5f753772010-11-22 09:24:22 +00001899__i915_read(8, b)
1900__i915_read(16, w)
1901__i915_read(32, l)
1902__i915_read(64, q)
1903#undef __i915_read
1904
1905#define __i915_write(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001906 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1907
Keith Packard5f753772010-11-22 09:24:22 +00001908__i915_write(8, b)
1909__i915_write(16, w)
1910__i915_write(32, l)
1911__i915_write(64, q)
1912#undef __i915_write
1913
1914#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1915#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1916
1917#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1918#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1919#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1920#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1921
1922#define I915_READ(reg) i915_read32(dev_priv, (reg))
1923#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
Zou Nan haicae58522010-11-09 17:17:32 +08001924#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1925#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
Keith Packard5f753772010-11-22 09:24:22 +00001926
1927#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1928#define I915_READ64(reg) i915_read64(dev_priv, (reg))
Zou Nan haicae58522010-11-09 17:17:32 +08001929
1930#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1931#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1932
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001933/* "Broadcast RGB" property */
1934#define INTEL_BROADCAST_RGB_AUTO 0
1935#define INTEL_BROADCAST_RGB_FULL 1
1936#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08001937
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02001938static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
1939{
1940 if (HAS_PCH_SPLIT(dev))
1941 return CPU_VGACNTRL;
1942 else if (IS_VALLEYVIEW(dev))
1943 return VLV_VGACNTRL;
1944 else
1945 return VGACNTRL;
1946}
1947
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001948static inline void __user *to_user_ptr(u64 address)
1949{
1950 return (void __user *)(uintptr_t)address;
1951}
1952
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953#endif