blob: e45f83789809a29a722448c589bcc6b5c60f0303 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07004 * Maintained by: Tejun Heo <tj@kernel.org>
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04005 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <linux/blkdev.h>
39#include <linux/delay.h>
40#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020041#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050042#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090043#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050046#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040048#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
50#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090051#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Linus Torvalds1da177e2005-04-16 15:20:36 -070053enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010054 AHCI_PCI_BAR_STA2X11 = 0,
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -080055 AHCI_PCI_BAR_ENMOTUS = 2,
Alessandro Rubini318893e2012-01-06 13:33:39 +010056 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090057};
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
Tejun Heo441577e2010-03-29 10:32:39 +090059enum board_ids {
60 /* board IDs by feature in alphabetical order */
61 board_ahci,
62 board_ahci_ign_iferr,
Tejun Heo66a7cbc2014-10-27 10:22:56 -040063 board_ahci_nomsi,
Levente Kurusa67809f82014-02-18 10:22:17 -050064 board_ahci_noncq,
Tejun Heo441577e2010-03-29 10:32:39 +090065 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020066 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090067
68 /* board IDs for specific chipsets in alphabetical order */
69 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090070 board_ahci_mcp77,
71 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090072 board_ahci_mv,
73 board_ahci_sb600,
74 board_ahci_sb700, /* for SB700 and SB800 */
75 board_ahci_vt8251,
76
77 /* aliases */
78 board_ahci_mcp_linux = board_ahci_mcp65,
79 board_ahci_mcp67 = board_ahci_mcp65,
80 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090081 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070082};
83
Jeff Garzik2dcb4072007-10-19 06:42:56 -040084static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +090085static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
86 unsigned long deadline);
James Lairdcb856962013-11-19 11:06:38 +110087static void ahci_mcp89_apple_enable(struct pci_dev *pdev);
88static bool is_mcp89_apple(struct pci_dev *pdev);
Tejun Heoa1efdab2008-03-25 12:22:50 +090089static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
90 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090091#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090092static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
93static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090094#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070095
Tejun Heofad16e72010-09-21 09:25:48 +020096static struct scsi_host_template ahci_sht = {
97 AHCI_SHT("ahci"),
98};
99
Tejun Heo029cfd62008-03-25 12:22:49 +0900100static struct ata_port_operations ahci_vt8251_ops = {
101 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900102 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900103};
104
Tejun Heo029cfd62008-03-25 12:22:49 +0900105static struct ata_port_operations ahci_p5wdh_ops = {
106 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900107 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900108};
109
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100110static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900111 /* by features */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530112 [board_ahci] = {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900113 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100114 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400115 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116 .port_ops = &ahci_ops,
117 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530118 [board_ahci_ign_iferr] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900119 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
120 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100121 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400122 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900123 .port_ops = &ahci_ops,
124 },
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400125 [board_ahci_nomsi] = {
126 AHCI_HFLAGS (AHCI_HFLAG_NO_MSI),
127 .flags = AHCI_FLAG_COMMON,
128 .pio_mask = ATA_PIO4,
129 .udma_mask = ATA_UDMA6,
130 .port_ops = &ahci_ops,
131 },
Levente Kurusa67809f82014-02-18 10:22:17 -0500132 [board_ahci_noncq] = {
133 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ),
134 .flags = AHCI_FLAG_COMMON,
135 .pio_mask = ATA_PIO4,
136 .udma_mask = ATA_UDMA6,
137 .port_ops = &ahci_ops,
138 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530139 [board_ahci_nosntf] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900140 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
141 .flags = AHCI_FLAG_COMMON,
142 .pio_mask = ATA_PIO4,
143 .udma_mask = ATA_UDMA6,
144 .port_ops = &ahci_ops,
145 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530146 [board_ahci_yes_fbs] = {
Tejun Heo5f173102010-07-24 16:53:48 +0200147 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
148 .flags = AHCI_FLAG_COMMON,
149 .pio_mask = ATA_PIO4,
150 .udma_mask = ATA_UDMA6,
151 .port_ops = &ahci_ops,
152 },
Tejun Heo441577e2010-03-29 10:32:39 +0900153 /* by chipsets */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530154 [board_ahci_mcp65] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900155 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
156 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100157 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900158 .pio_mask = ATA_PIO4,
159 .udma_mask = ATA_UDMA6,
160 .port_ops = &ahci_ops,
161 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530162 [board_ahci_mcp77] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900163 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
164 .flags = AHCI_FLAG_COMMON,
165 .pio_mask = ATA_PIO4,
166 .udma_mask = ATA_UDMA6,
167 .port_ops = &ahci_ops,
168 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530169 [board_ahci_mcp89] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900170 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900171 .flags = AHCI_FLAG_COMMON,
172 .pio_mask = ATA_PIO4,
173 .udma_mask = ATA_UDMA6,
174 .port_ops = &ahci_ops,
175 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530176 [board_ahci_mv] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900177 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
178 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300179 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900180 .pio_mask = ATA_PIO4,
181 .udma_mask = ATA_UDMA6,
182 .port_ops = &ahci_ops,
183 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530184 [board_ahci_sb600] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900185 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900186 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
187 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900188 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100189 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400190 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800191 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800192 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530193 [board_ahci_sb700] = { /* for SB700 and SB800 */
Shane Huangbd172432008-06-10 15:52:04 +0800194 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800195 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100196 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800197 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800198 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800199 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530200 [board_ahci_vt8251] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900201 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900202 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100203 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900204 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900205 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800206 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207};
208
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500209static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400210 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400211 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
212 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
213 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
214 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
215 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900216 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400217 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
218 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
219 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
220 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900221 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800222 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900223 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
224 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
225 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
226 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
227 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
228 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
229 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
230 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
231 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
232 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
233 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
234 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
235 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
236 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
237 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400238 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
239 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800240 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500241 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800242 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500243 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
244 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700245 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700246 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500247 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700248 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700249 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500250 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800251 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
252 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
253 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
254 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
255 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
256 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700257 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
258 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
259 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800260 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800261 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700262 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
263 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
264 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
265 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
266 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
267 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700268 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800269 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
270 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point AHCI */
271 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
272 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point RAID */
273 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
274 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point RAID */
275 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
276 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point RAID */
James Ralston77b12bc92012-08-09 09:02:31 -0700277 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci }, /* Lynx Point-LP AHCI */
278 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci }, /* Lynx Point-LP AHCI */
279 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci }, /* Lynx Point-LP RAID */
280 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci }, /* Lynx Point-LP RAID */
281 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci }, /* Lynx Point-LP RAID */
282 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci }, /* Lynx Point-LP RAID */
283 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci }, /* Lynx Point-LP RAID */
284 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci }, /* Lynx Point-LP RAID */
Seth Heasley29e674d2013-01-25 12:01:05 -0800285 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
286 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
287 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
288 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
289 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
290 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
291 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
292 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
293 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci }, /* Avoton AHCI */
294 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci }, /* Avoton AHCI */
295 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci }, /* Avoton RAID */
296 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci }, /* Avoton RAID */
297 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci }, /* Avoton RAID */
298 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci }, /* Avoton RAID */
299 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci }, /* Avoton RAID */
300 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci }, /* Avoton RAID */
James Ralstonefda3322013-02-21 11:08:51 -0800301 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Wellsburg RAID */
302 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Wellsburg RAID */
James Ralston151743f2013-02-08 17:34:47 -0800303 { PCI_VDEVICE(INTEL, 0x8d02), board_ahci }, /* Wellsburg AHCI */
304 { PCI_VDEVICE(INTEL, 0x8d04), board_ahci }, /* Wellsburg RAID */
305 { PCI_VDEVICE(INTEL, 0x8d06), board_ahci }, /* Wellsburg RAID */
306 { PCI_VDEVICE(INTEL, 0x8d0e), board_ahci }, /* Wellsburg RAID */
307 { PCI_VDEVICE(INTEL, 0x8d62), board_ahci }, /* Wellsburg AHCI */
308 { PCI_VDEVICE(INTEL, 0x8d64), board_ahci }, /* Wellsburg RAID */
309 { PCI_VDEVICE(INTEL, 0x8d66), board_ahci }, /* Wellsburg RAID */
310 { PCI_VDEVICE(INTEL, 0x8d6e), board_ahci }, /* Wellsburg RAID */
Seth Heasley1cfc7df2013-06-19 16:36:45 -0700311 { PCI_VDEVICE(INTEL, 0x23a3), board_ahci }, /* Coleto Creek AHCI */
James Ralston9f961a52013-11-04 09:24:58 -0800312 { PCI_VDEVICE(INTEL, 0x9c83), board_ahci }, /* Wildcat Point-LP AHCI */
313 { PCI_VDEVICE(INTEL, 0x9c85), board_ahci }, /* Wildcat Point-LP RAID */
314 { PCI_VDEVICE(INTEL, 0x9c87), board_ahci }, /* Wildcat Point-LP RAID */
315 { PCI_VDEVICE(INTEL, 0x9c8f), board_ahci }, /* Wildcat Point-LP RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700316 { PCI_VDEVICE(INTEL, 0x8c82), board_ahci }, /* 9 Series AHCI */
317 { PCI_VDEVICE(INTEL, 0x8c83), board_ahci }, /* 9 Series AHCI */
318 { PCI_VDEVICE(INTEL, 0x8c84), board_ahci }, /* 9 Series RAID */
319 { PCI_VDEVICE(INTEL, 0x8c85), board_ahci }, /* 9 Series RAID */
320 { PCI_VDEVICE(INTEL, 0x8c86), board_ahci }, /* 9 Series RAID */
321 { PCI_VDEVICE(INTEL, 0x8c87), board_ahci }, /* 9 Series RAID */
322 { PCI_VDEVICE(INTEL, 0x8c8e), board_ahci }, /* 9 Series RAID */
323 { PCI_VDEVICE(INTEL, 0x8c8f), board_ahci }, /* 9 Series RAID */
James Ralston690000b2014-10-13 15:16:38 -0700324 { PCI_VDEVICE(INTEL, 0xa103), board_ahci }, /* Sunrise Point-H AHCI */
325 { PCI_VDEVICE(INTEL, 0xa103), board_ahci }, /* Sunrise Point-H RAID */
326 { PCI_VDEVICE(INTEL, 0xa105), board_ahci }, /* Sunrise Point-H RAID */
327 { PCI_VDEVICE(INTEL, 0xa107), board_ahci }, /* Sunrise Point-H RAID */
328 { PCI_VDEVICE(INTEL, 0xa10f), board_ahci }, /* Sunrise Point-H RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400329
Tejun Heoe34bb372007-02-26 20:24:03 +0900330 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
331 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
332 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Ben Hutchings1fefb8f2012-09-10 01:09:04 +0100333 /* JMicron 362B and 362C have an AHCI function with IDE class code */
334 { PCI_VDEVICE(JMICRON, 0x2362), board_ahci_ign_iferr },
335 { PCI_VDEVICE(JMICRON, 0x236f), board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400336
337 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800338 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800339 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
340 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
341 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
342 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
343 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
344 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400345
Shane Huange2dd90b2009-07-29 11:34:49 +0800346 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800347 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huangfafe5c3d82013-06-03 18:24:10 +0800348 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Shane Huange2dd90b2009-07-29 11:34:49 +0800349 /* AMD is using RAID class only for ahci controllers */
350 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
351 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
352
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400353 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400354 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900355 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400356
357 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900358 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
359 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
360 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
361 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
362 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
363 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
364 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
365 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900366 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
367 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
368 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
369 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
370 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
371 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
372 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
373 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
374 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
375 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
376 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
377 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
378 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
379 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
380 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
381 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
382 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
383 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
384 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
385 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
386 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
387 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
388 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
389 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
390 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
391 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
392 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
393 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
394 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
395 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
396 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
397 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
398 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
399 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
400 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
401 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
402 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
403 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
404 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
405 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
406 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
407 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
408 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
409 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
410 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
411 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
412 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
413 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
414 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
415 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
416 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
417 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
418 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
419 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
420 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
421 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
422 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
423 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
424 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
425 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
426 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
427 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
428 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
429 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
430 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
431 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
432 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
433 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
434 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
435 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
436 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
437 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
438 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
439 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
440 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
441 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400442
Jeff Garzik95916ed2006-07-29 04:10:14 -0400443 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900444 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
445 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
446 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400447
Alessandro Rubini318893e2012-01-06 13:33:39 +0100448 /* ST Microelectronics */
449 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
450
Jeff Garzikcd70c262007-07-08 02:29:42 -0400451 /* Marvell */
452 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100453 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600454 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500455 .class = PCI_CLASS_STORAGE_SATA_AHCI,
456 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200457 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600458 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9125),
Per Jessen467b41c2011-02-08 13:54:32 +0100459 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Simon Guinote098f5c2013-12-23 13:24:35 +0100460 { PCI_DEVICE_SUB(PCI_VENDOR_ID_MARVELL_EXT, 0x9178,
461 PCI_VENDOR_ID_MARVELL_EXT, 0x9170),
462 .driver_data = board_ahci_yes_fbs }, /* 88se9170 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600463 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x917a),
Matt Johnson642d8922012-04-27 01:42:30 -0500464 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
George Spelvinfcce9a32013-05-29 10:20:35 +0900465 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9172),
Murali Karicheric5edfff2014-09-05 13:21:00 -0400466 .driver_data = board_ahci_yes_fbs }, /* 88se9182 */
467 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9182),
George Spelvinfcce9a32013-05-29 10:20:35 +0900468 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600469 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9192),
Alan Cox17c60c62012-09-04 16:07:18 +0100470 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Andreas Schrägle754a2922014-05-24 16:35:43 +0200471 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0),
472 .driver_data = board_ahci_yes_fbs },
Myron Stowe69fd3152013-04-08 11:32:49 -0600473 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a3),
Tejun Heo50be5e32010-11-29 15:57:14 +0100474 .driver_data = board_ahci_yes_fbs },
Samir Benmendil6d5278a2013-11-17 23:56:17 +0100475 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9230),
476 .driver_data = board_ahci_yes_fbs },
Jérôme Carreterod2518362014-06-03 14:56:25 -0400477 { PCI_DEVICE(PCI_VENDOR_ID_TTI, 0x0642),
478 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400479
Mark Nelsonc77a0362008-10-23 14:08:16 +1100480 /* Promise */
481 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
Romain Degezb32bfc02014-07-11 18:08:13 +0200482 { PCI_VDEVICE(PROMISE, 0x3781), board_ahci }, /* FastTrak TX8660 ahci-mode */
Mark Nelsonc77a0362008-10-23 14:08:16 +1100483
Keng-Yu Linc9703762011-11-09 01:47:36 -0500484 /* Asmedia */
Alan Cox7b4f6ec2012-09-04 16:25:25 +0100485 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
486 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
487 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
488 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500489
Levente Kurusa67809f82014-02-18 10:22:17 -0500490 /*
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400491 * Samsung SSDs found on some macbooks. NCQ times out if MSI is
492 * enabled. https://bugzilla.kernel.org/show_bug.cgi?id=60731
Levente Kurusa67809f82014-02-18 10:22:17 -0500493 */
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400494 { PCI_VDEVICE(SAMSUNG, 0x1600), board_ahci_nomsi },
Levente Kurusa67809f82014-02-18 10:22:17 -0500495
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -0800496 /* Enmotus */
497 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
498
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500499 /* Generic, PCI class code for AHCI */
500 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500501 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500502
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 { } /* terminate list */
504};
505
506
507static struct pci_driver ahci_pci_driver = {
508 .name = DRV_NAME,
509 .id_table = ahci_pci_tbl,
510 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900511 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900512#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900513 .suspend = ahci_pci_device_suspend,
514 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900515#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516};
517
Alan Cox5b66c822008-09-03 14:48:34 +0100518#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
519static int marvell_enable;
520#else
521static int marvell_enable = 1;
522#endif
523module_param(marvell_enable, int, 0644);
524MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
525
526
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300527static void ahci_pci_save_initial_config(struct pci_dev *pdev,
528 struct ahci_host_priv *hpriv)
529{
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300530 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
531 dev_info(&pdev->dev, "JMB361 has only one port\n");
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100532 hpriv->force_port_map = 1;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300533 }
534
535 /*
536 * Temporary Marvell 6145 hack: PATA port presence
537 * is asserted through the standard AHCI port
538 * presence register, as bit 4 (counting from 0)
539 */
540 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
541 if (pdev->device == 0x6121)
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100542 hpriv->mask_port_map = 0x3;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300543 else
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100544 hpriv->mask_port_map = 0xf;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300545 dev_info(&pdev->dev,
546 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
547 }
548
Antoine Ténart725c7b52014-07-30 20:13:56 +0200549 ahci_save_initial_config(&pdev->dev, hpriv);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300550}
551
Anton Vorontsov33030402010-03-03 20:17:39 +0300552static int ahci_pci_reset_controller(struct ata_host *host)
553{
554 struct pci_dev *pdev = to_pci_dev(host->dev);
555
556 ahci_reset_controller(host);
557
Tejun Heod91542c2006-07-26 15:59:26 +0900558 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300559 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900560 u16 tmp16;
561
562 /* configure PCS */
563 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900564 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
565 tmp16 |= hpriv->port_map;
566 pci_write_config_word(pdev, 0x92, tmp16);
567 }
Tejun Heod91542c2006-07-26 15:59:26 +0900568 }
569
570 return 0;
571}
572
Anton Vorontsov781d6552010-03-03 20:17:42 +0300573static void ahci_pci_init_controller(struct ata_host *host)
574{
575 struct ahci_host_priv *hpriv = host->private_data;
576 struct pci_dev *pdev = to_pci_dev(host->dev);
577 void __iomem *port_mmio;
578 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100579 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900580
Tejun Heo417a1a62007-09-23 13:19:55 +0900581 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100582 if (pdev->device == 0x6121)
583 mv = 2;
584 else
585 mv = 4;
586 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400587
588 writel(0, port_mmio + PORT_IRQ_MASK);
589
590 /* clear port IRQ */
591 tmp = readl(port_mmio + PORT_IRQ_STAT);
592 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
593 if (tmp)
594 writel(tmp, port_mmio + PORT_IRQ_STAT);
595 }
596
Anton Vorontsov781d6552010-03-03 20:17:42 +0300597 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900598}
599
Tejun Heocc0680a2007-08-06 18:36:23 +0900600static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900601 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900602{
Tejun Heocc0680a2007-08-06 18:36:23 +0900603 struct ata_port *ap = link->ap;
Hans de Goede039ece32014-02-22 16:53:30 +0100604 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo9dadd452008-04-07 22:47:19 +0900605 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900606 int rc;
607
608 DPRINTK("ENTER\n");
609
Tejun Heo4447d352007-04-17 23:44:08 +0900610 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900611
Tejun Heocc0680a2007-08-06 18:36:23 +0900612 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900613 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900614
Hans de Goede039ece32014-02-22 16:53:30 +0100615 hpriv->start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900616
617 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
618
619 /* vt8251 doesn't clear BSY on signature FIS reception,
620 * request follow-up softreset.
621 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900622 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900623}
624
Tejun Heoedc93052007-10-25 14:59:16 +0900625static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
626 unsigned long deadline)
627{
628 struct ata_port *ap = link->ap;
629 struct ahci_port_priv *pp = ap->private_data;
Hans de Goede039ece32014-02-22 16:53:30 +0100630 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heoedc93052007-10-25 14:59:16 +0900631 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
632 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900633 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900634 int rc;
635
636 ahci_stop_engine(ap);
637
638 /* clear D2H reception area to properly wait for D2H FIS */
639 ata_tf_init(link->device, &tf);
Sergei Shtylyov9bbb1b02013-06-23 01:39:39 +0400640 tf.command = ATA_BUSY;
Tejun Heoedc93052007-10-25 14:59:16 +0900641 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
642
643 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900644 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900645
Hans de Goede039ece32014-02-22 16:53:30 +0100646 hpriv->start_engine(ap);
Tejun Heoedc93052007-10-25 14:59:16 +0900647
Tejun Heoedc93052007-10-25 14:59:16 +0900648 /* The pseudo configuration device on SIMG4726 attached to
649 * ASUS P5W-DH Deluxe doesn't send signature FIS after
650 * hardreset if no device is attached to the first downstream
651 * port && the pseudo device locks up on SRST w/ PMP==0. To
652 * work around this, wait for !BSY only briefly. If BSY isn't
653 * cleared, perform CLO and proceed to IDENTIFY (achieved by
654 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
655 *
656 * Wait for two seconds. Devices attached to downstream port
657 * which can't process the following IDENTIFY after this will
658 * have to be reset again. For most cases, this should
659 * suffice while making probing snappish enough.
660 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900661 if (online) {
662 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
663 ahci_check_ready);
664 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800665 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900666 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900667 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900668}
669
Tejun Heo438ac6d2007-03-02 17:31:26 +0900670#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900671static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
672{
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900673 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900674 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300675 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900676 u32 ctl;
677
Tejun Heo9b10ae82009-05-30 20:50:12 +0900678 if (mesg.event & PM_EVENT_SUSPEND &&
679 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700680 dev_err(&pdev->dev,
681 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +0900682 return -EIO;
683 }
684
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100685 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900686 /* AHCI spec rev1.1 section 8.3.3:
687 * Software must disable interrupts prior to requesting a
688 * transition of the HBA to D3 state.
689 */
690 ctl = readl(mmio + HOST_CTL);
691 ctl &= ~HOST_IRQ_EN;
692 writel(ctl, mmio + HOST_CTL);
693 readl(mmio + HOST_CTL); /* flush */
694 }
695
696 return ata_pci_device_suspend(pdev, mesg);
697}
698
699static int ahci_pci_device_resume(struct pci_dev *pdev)
700{
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900701 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heoc1332872006-07-26 15:59:26 +0900702 int rc;
703
Tejun Heo553c4aa2006-12-26 19:39:50 +0900704 rc = ata_pci_device_do_resume(pdev);
705 if (rc)
706 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900707
James Lairdcb856962013-11-19 11:06:38 +1100708 /* Apple BIOS helpfully mangles the registers on resume */
709 if (is_mcp89_apple(pdev))
710 ahci_mcp89_apple_enable(pdev);
711
Tejun Heoc1332872006-07-26 15:59:26 +0900712 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300713 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900714 if (rc)
715 return rc;
716
Anton Vorontsov781d6552010-03-03 20:17:42 +0300717 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900718 }
719
Jeff Garzikcca39742006-08-24 03:19:22 -0400720 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900721
722 return 0;
723}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900724#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900725
Tejun Heo4447d352007-04-17 23:44:08 +0900726static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729
Alessandro Rubini318893e2012-01-06 13:33:39 +0100730 /*
731 * If the device fixup already set the dma_mask to some non-standard
732 * value, don't extend it here. This happens on STA2X11, for example.
733 */
734 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
735 return 0;
736
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700738 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
739 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700741 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700743 dev_err(&pdev->dev,
744 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 return rc;
746 }
747 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700749 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700751 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752 return rc;
753 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700754 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700756 dev_err(&pdev->dev,
757 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 return rc;
759 }
760 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 return 0;
762}
763
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300764static void ahci_pci_print_info(struct ata_host *host)
765{
766 struct pci_dev *pdev = to_pci_dev(host->dev);
767 u16 cc;
768 const char *scc_s;
769
770 pci_read_config_word(pdev, 0x0a, &cc);
771 if (cc == PCI_CLASS_STORAGE_IDE)
772 scc_s = "IDE";
773 else if (cc == PCI_CLASS_STORAGE_SATA)
774 scc_s = "SATA";
775 else if (cc == PCI_CLASS_STORAGE_RAID)
776 scc_s = "RAID";
777 else
778 scc_s = "unknown";
779
780 ahci_print_info(host, scc_s);
781}
782
Tejun Heoedc93052007-10-25 14:59:16 +0900783/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
784 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
785 * support PMP and the 4726 either directly exports the device
786 * attached to the first downstream port or acts as a hardware storage
787 * controller and emulate a single ATA device (can be RAID 0/1 or some
788 * other configuration).
789 *
790 * When there's no device attached to the first downstream port of the
791 * 4726, "Config Disk" appears, which is a pseudo ATA device to
792 * configure the 4726. However, ATA emulation of the device is very
793 * lame. It doesn't send signature D2H Reg FIS after the initial
794 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
795 *
796 * The following function works around the problem by always using
797 * hardreset on the port and not depending on receiving signature FIS
798 * afterward. If signature FIS isn't received soon, ATA class is
799 * assumed without follow-up softreset.
800 */
801static void ahci_p5wdh_workaround(struct ata_host *host)
802{
Mathias Krause1bd06862014-08-31 10:57:09 +0200803 static const struct dmi_system_id sysids[] = {
Tejun Heoedc93052007-10-25 14:59:16 +0900804 {
805 .ident = "P5W DH Deluxe",
806 .matches = {
807 DMI_MATCH(DMI_SYS_VENDOR,
808 "ASUSTEK COMPUTER INC"),
809 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
810 },
811 },
812 { }
813 };
814 struct pci_dev *pdev = to_pci_dev(host->dev);
815
816 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
817 dmi_check_system(sysids)) {
818 struct ata_port *ap = host->ports[1];
819
Joe Perchesa44fec12011-04-15 15:51:58 -0700820 dev_info(&pdev->dev,
821 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900822
823 ap->ops = &ahci_p5wdh_ops;
824 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
825 }
826}
827
James Lairdcb856962013-11-19 11:06:38 +1100828/*
829 * Macbook7,1 firmware forcibly disables MCP89 AHCI and changes PCI ID when
830 * booting in BIOS compatibility mode. We restore the registers but not ID.
831 */
832static void ahci_mcp89_apple_enable(struct pci_dev *pdev)
833{
834 u32 val;
835
836 printk(KERN_INFO "ahci: enabling MCP89 AHCI mode\n");
837
838 pci_read_config_dword(pdev, 0xf8, &val);
839 val |= 1 << 0x1b;
840 /* the following changes the device ID, but appears not to affect function */
841 /* val = (val & ~0xf0000000) | 0x80000000; */
842 pci_write_config_dword(pdev, 0xf8, val);
843
844 pci_read_config_dword(pdev, 0x54c, &val);
845 val |= 1 << 0xc;
846 pci_write_config_dword(pdev, 0x54c, val);
847
848 pci_read_config_dword(pdev, 0x4a4, &val);
849 val &= 0xff;
850 val |= 0x01060100;
851 pci_write_config_dword(pdev, 0x4a4, val);
852
853 pci_read_config_dword(pdev, 0x54c, &val);
854 val &= ~(1 << 0xc);
855 pci_write_config_dword(pdev, 0x54c, val);
856
857 pci_read_config_dword(pdev, 0xf8, &val);
858 val &= ~(1 << 0x1b);
859 pci_write_config_dword(pdev, 0xf8, val);
860}
861
862static bool is_mcp89_apple(struct pci_dev *pdev)
863{
864 return pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
865 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
866 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
867 pdev->subsystem_device == 0xcb89;
868}
869
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900870/* only some SB600 ahci controllers can do 64bit DMA */
871static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800872{
873 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900874 /*
875 * The oldest version known to be broken is 0901 and
876 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900877 * Enable 64bit DMA on 1501 and anything newer.
878 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900879 * Please read bko#9412 for more info.
880 */
Shane Huang58a09b32009-05-27 15:04:43 +0800881 {
882 .ident = "ASUS M2A-VM",
883 .matches = {
884 DMI_MATCH(DMI_BOARD_VENDOR,
885 "ASUSTeK Computer INC."),
886 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
887 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900888 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800889 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100890 /*
891 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
892 * support 64bit DMA.
893 *
894 * BIOS versions earlier than 1.5 had the Manufacturer DMI
895 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
896 * This spelling mistake was fixed in BIOS version 1.5, so
897 * 1.5 and later have the Manufacturer as
898 * "MICRO-STAR INTERNATIONAL CO.,LTD".
899 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
900 *
901 * BIOS versions earlier than 1.9 had a Board Product Name
902 * DMI field of "MS-7376". This was changed to be
903 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
904 * match on DMI_BOARD_NAME of "MS-7376".
905 */
906 {
907 .ident = "MSI K9A2 Platinum",
908 .matches = {
909 DMI_MATCH(DMI_BOARD_VENDOR,
910 "MICRO-STAR INTER"),
911 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
912 },
913 },
Mark Nelson3c4aa912011-06-27 16:33:44 +1000914 /*
Mark Nelsonff0173c2012-06-28 12:32:14 +1000915 * All BIOS versions for the MSI K9AGM2 (MS-7327) support
916 * 64bit DMA.
917 *
918 * This board also had the typo mentioned above in the
919 * Manufacturer DMI field (fixed in BIOS version 1.5), so
920 * match on DMI_BOARD_VENDOR of "MICRO-STAR INTER" again.
921 */
922 {
923 .ident = "MSI K9AGM2",
924 .matches = {
925 DMI_MATCH(DMI_BOARD_VENDOR,
926 "MICRO-STAR INTER"),
927 DMI_MATCH(DMI_BOARD_NAME, "MS-7327"),
928 },
929 },
930 /*
Mark Nelson3c4aa912011-06-27 16:33:44 +1000931 * All BIOS versions for the Asus M3A support 64bit DMA.
932 * (all release versions from 0301 to 1206 were tested)
933 */
934 {
935 .ident = "ASUS M3A",
936 .matches = {
937 DMI_MATCH(DMI_BOARD_VENDOR,
938 "ASUSTeK Computer INC."),
939 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
940 },
941 },
Shane Huang58a09b32009-05-27 15:04:43 +0800942 { }
943 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900944 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900945 int year, month, date;
946 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800947
Tejun Heo03d783b2009-08-16 21:04:02 +0900948 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800949 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900950 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800951 return false;
952
Mark Nelsone65cc192009-11-03 20:06:48 +1100953 if (!match->driver_data)
954 goto enable_64bit;
955
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900956 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
957 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800958
Mark Nelsone65cc192009-11-03 20:06:48 +1100959 if (strcmp(buf, match->driver_data) >= 0)
960 goto enable_64bit;
961 else {
Joe Perchesa44fec12011-04-15 15:51:58 -0700962 dev_warn(&pdev->dev,
963 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
964 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900965 return false;
966 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100967
968enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -0700969 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +1100970 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800971}
972
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100973static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
974{
975 static const struct dmi_system_id broken_systems[] = {
976 {
977 .ident = "HP Compaq nx6310",
978 .matches = {
979 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
980 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
981 },
982 /* PCI slot number of the controller */
983 .driver_data = (void *)0x1FUL,
984 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100985 {
986 .ident = "HP Compaq 6720s",
987 .matches = {
988 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
989 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
990 },
991 /* PCI slot number of the controller */
992 .driver_data = (void *)0x1FUL,
993 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100994
995 { } /* terminate list */
996 };
997 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
998
999 if (dmi) {
1000 unsigned long slot = (unsigned long)dmi->driver_data;
1001 /* apply the quirk only to on-board controllers */
1002 return slot == PCI_SLOT(pdev->devfn);
1003 }
1004
1005 return false;
1006}
1007
Tejun Heo9b10ae82009-05-30 20:50:12 +09001008static bool ahci_broken_suspend(struct pci_dev *pdev)
1009{
1010 static const struct dmi_system_id sysids[] = {
1011 /*
1012 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
1013 * to the harddisk doesn't become online after
1014 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +09001015 *
1016 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
1017 *
1018 * Use dates instead of versions to match as HP is
1019 * apparently recycling both product and version
1020 * strings.
1021 *
1022 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +09001023 */
1024 {
1025 .ident = "dv4",
1026 .matches = {
1027 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1028 DMI_MATCH(DMI_PRODUCT_NAME,
1029 "HP Pavilion dv4 Notebook PC"),
1030 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001031 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001032 },
1033 {
1034 .ident = "dv5",
1035 .matches = {
1036 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1037 DMI_MATCH(DMI_PRODUCT_NAME,
1038 "HP Pavilion dv5 Notebook PC"),
1039 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001040 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001041 },
1042 {
1043 .ident = "dv6",
1044 .matches = {
1045 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1046 DMI_MATCH(DMI_PRODUCT_NAME,
1047 "HP Pavilion dv6 Notebook PC"),
1048 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001049 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001050 },
1051 {
1052 .ident = "HDX18",
1053 .matches = {
1054 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1055 DMI_MATCH(DMI_PRODUCT_NAME,
1056 "HP HDX18 Notebook PC"),
1057 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001058 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001059 },
Tejun Heocedc9bf2010-01-28 16:04:15 +09001060 /*
1061 * Acer eMachines G725 has the same problem. BIOS
1062 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001063 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +09001064 * that we don't have much idea about. For now,
1065 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +09001066 *
1067 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +09001068 */
1069 {
1070 .ident = "G725",
1071 .matches = {
1072 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
1073 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
1074 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001075 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +09001076 },
Tejun Heo9b10ae82009-05-30 20:50:12 +09001077 { } /* terminate list */
1078 };
1079 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +09001080 int year, month, date;
1081 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +09001082
1083 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
1084 return false;
1085
Tejun Heo9deb3432010-03-16 09:50:26 +09001086 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1087 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +09001088
Tejun Heo9deb3432010-03-16 09:50:26 +09001089 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +09001090}
1091
Tejun Heo55946392009-08-04 14:30:08 +09001092static bool ahci_broken_online(struct pci_dev *pdev)
1093{
1094#define ENCODE_BUSDEVFN(bus, slot, func) \
1095 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
1096 static const struct dmi_system_id sysids[] = {
1097 /*
1098 * There are several gigabyte boards which use
1099 * SIMG5723s configured as hardware RAID. Certain
1100 * 5723 firmware revisions shipped there keep the link
1101 * online but fail to answer properly to SRST or
1102 * IDENTIFY when no device is attached downstream
1103 * causing libata to retry quite a few times leading
1104 * to excessive detection delay.
1105 *
1106 * As these firmwares respond to the second reset try
1107 * with invalid device signature, considering unknown
1108 * sig as offline works around the problem acceptably.
1109 */
1110 {
1111 .ident = "EP45-DQ6",
1112 .matches = {
1113 DMI_MATCH(DMI_BOARD_VENDOR,
1114 "Gigabyte Technology Co., Ltd."),
1115 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1116 },
1117 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1118 },
1119 {
1120 .ident = "EP45-DS5",
1121 .matches = {
1122 DMI_MATCH(DMI_BOARD_VENDOR,
1123 "Gigabyte Technology Co., Ltd."),
1124 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1125 },
1126 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1127 },
1128 { } /* terminate list */
1129 };
1130#undef ENCODE_BUSDEVFN
1131 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1132 unsigned int val;
1133
1134 if (!dmi)
1135 return false;
1136
1137 val = (unsigned long)dmi->driver_data;
1138
1139 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1140}
1141
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001142static bool ahci_broken_devslp(struct pci_dev *pdev)
1143{
1144 /* device with broken DEVSLP but still showing SDS capability */
1145 static const struct pci_device_id ids[] = {
1146 { PCI_VDEVICE(INTEL, 0x0f23)}, /* Valleyview SoC */
1147 {}
1148 };
1149
1150 return pci_match_id(ids, pdev);
1151}
1152
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001153#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001154static void ahci_gtf_filter_workaround(struct ata_host *host)
1155{
1156 static const struct dmi_system_id sysids[] = {
1157 /*
1158 * Aspire 3810T issues a bunch of SATA enable commands
1159 * via _GTF including an invalid one and one which is
1160 * rejected by the device. Among the successful ones
1161 * is FPDMA non-zero offset enable which when enabled
1162 * only on the drive side leads to NCQ command
1163 * failures. Filter it out.
1164 */
1165 {
1166 .ident = "Aspire 3810T",
1167 .matches = {
1168 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1169 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1170 },
1171 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1172 },
1173 { }
1174 };
1175 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1176 unsigned int filter;
1177 int i;
1178
1179 if (!dmi)
1180 return;
1181
1182 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001183 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1184 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001185
1186 for (i = 0; i < host->n_ports; i++) {
1187 struct ata_port *ap = host->ports[i];
1188 struct ata_link *link;
1189 struct ata_device *dev;
1190
1191 ata_for_each_link(link, ap, EDGE)
1192 ata_for_each_dev(dev, link, ALL)
1193 dev->gtf_filter |= filter;
1194 }
1195}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001196#else
1197static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1198{}
1199#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001200
Linus Torvaldse1ba8452014-01-22 16:39:28 -08001201static int ahci_init_interrupts(struct pci_dev *pdev, unsigned int n_ports,
Alexander Gordeevab0f9e72014-04-17 14:13:49 +02001202 struct ahci_host_priv *hpriv)
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001203{
Alexander Gordeevccf8f532014-04-17 14:13:50 +02001204 int rc, nvec;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001205
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001206 if (hpriv->flags & AHCI_HFLAG_NO_MSI)
1207 goto intx;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001208
Alexander Gordeevfc061d92014-01-29 14:19:43 -07001209 nvec = pci_msi_vec_count(pdev);
1210 if (nvec < 0)
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001211 goto intx;
1212
1213 /*
1214 * If number of MSIs is less than number of ports then Sharing Last
1215 * Message mode could be enforced. In this case assume that advantage
1216 * of multipe MSIs is negated and use single MSI mode instead.
1217 */
Alexander Gordeevfc061d92014-01-29 14:19:43 -07001218 if (nvec < n_ports)
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001219 goto single_msi;
1220
Alexander Gordeevccf8f532014-04-17 14:13:50 +02001221 rc = pci_enable_msi_exact(pdev, nvec);
1222 if (rc == -ENOSPC)
Alexander Gordeevfc403632014-02-14 14:27:19 -07001223 goto single_msi;
Alexander Gordeevccf8f532014-04-17 14:13:50 +02001224 else if (rc < 0)
Alexander Gordeevfc061d92014-01-29 14:19:43 -07001225 goto intx;
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001226
Alexander Gordeevab0f9e72014-04-17 14:13:49 +02001227 /* fallback to single MSI mode if the controller enforced MRSM mode */
1228 if (readl(hpriv->mmio + HOST_CTL) & HOST_MRSM) {
1229 pci_disable_msi(pdev);
1230 printk(KERN_INFO "ahci: MRSM is on, fallback to single MSI\n");
1231 goto single_msi;
1232 }
1233
Alexander Gordeevc3ebd6a2014-09-25 15:13:21 +02001234 if (nvec > 1)
1235 hpriv->flags |= AHCI_HFLAG_MULTI_MSI;
1236
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001237 return nvec;
1238
1239single_msi:
Alexander Gordeevfc061d92014-01-29 14:19:43 -07001240 if (pci_enable_msi(pdev))
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001241 goto intx;
1242 return 1;
1243
1244intx:
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001245 pci_intx(pdev, 1);
1246 return 0;
1247}
1248
Tejun Heo24dc5f32007-01-20 16:00:28 +09001249static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250{
Tejun Heoe297d992008-06-10 00:13:04 +09001251 unsigned int board_id = ent->driver_data;
1252 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001253 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001254 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001256 struct ata_host *host;
Alexander Gordeevc3ebd6a2014-09-25 15:13:21 +02001257 int n_ports, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001258 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259
1260 VPRINTK("ENTER\n");
1261
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001262 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001263
Joe Perches06296a12011-04-15 15:52:00 -07001264 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265
Alan Cox5b66c822008-09-03 14:48:34 +01001266 /* The AHCI driver can only drive the SATA ports, the PATA driver
1267 can drive them all so if both drivers are selected make sure
1268 AHCI stays out of the way */
1269 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1270 return -ENODEV;
1271
James Lairdcb856962013-11-19 11:06:38 +11001272 /* Apple BIOS on MCP89 prevents us using AHCI */
1273 if (is_mcp89_apple(pdev))
1274 ahci_mcp89_apple_enable(pdev);
Tejun Heoc6353b42010-06-17 11:42:22 +02001275
Mark Nelson7a022672009-11-22 12:07:41 +11001276 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1277 * At the moment, we can only use the AHCI mode. Let the users know
1278 * that for SAS drives they're out of luck.
1279 */
1280 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001281 dev_info(&pdev->dev,
1282 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001283
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001284 /* Both Connext and Enmotus devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001285 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1286 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001287 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1288 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001289
Chuansheng Liue6b7e412014-09-01 08:38:03 +08001290 /*
1291 * The JMicron chip 361/363 contains one SATA controller and one
1292 * PATA controller,for powering on these both controllers, we must
1293 * follow the sequence one by one, otherwise one of them can not be
1294 * powered on successfully, so here we disable the async suspend
1295 * method for these chips.
1296 */
1297 if (pdev->vendor == PCI_VENDOR_ID_JMICRON &&
1298 (pdev->device == PCI_DEVICE_ID_JMICRON_JMB363 ||
1299 pdev->device == PCI_DEVICE_ID_JMICRON_JMB361))
1300 device_disable_async_suspend(&pdev->dev);
1301
Tejun Heo4447d352007-04-17 23:44:08 +09001302 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001303 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001304 if (rc)
1305 return rc;
1306
Tejun Heoc4f77922007-12-06 15:09:43 +09001307 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1308 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1309 u8 map;
1310
1311 /* ICH6s share the same PCI ID for both piix and ahci
1312 * modes. Enabling ahci mode while MAP indicates
1313 * combined mode is a bad idea. Yield to ata_piix.
1314 */
1315 pci_read_config_byte(pdev, ICH_MAP, &map);
1316 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001317 dev_info(&pdev->dev,
1318 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001319 return -ENODEV;
1320 }
1321 }
1322
Paul Bolle6fec8872013-12-16 11:34:21 +01001323 /* AHCI controllers often implement SFF compatible interface.
1324 * Grab all PCI BARs just in case.
1325 */
1326 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
1327 if (rc == -EBUSY)
1328 pcim_pin_device(pdev);
1329 if (rc)
1330 return rc;
1331
Tejun Heo24dc5f32007-01-20 16:00:28 +09001332 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1333 if (!hpriv)
1334 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001335 hpriv->flags |= (unsigned long)pi.private_data;
1336
Tejun Heoe297d992008-06-10 00:13:04 +09001337 /* MCP65 revision A1 and A2 can't do MSI */
1338 if (board_id == board_ahci_mcp65 &&
1339 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1340 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1341
Shane Huange427fe02008-12-30 10:53:41 +08001342 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1343 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1344 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1345
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001346 /* only some SB600s can do 64bit DMA */
1347 if (ahci_sb600_enable_64bit(pdev))
1348 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001349
Alessandro Rubini318893e2012-01-06 13:33:39 +01001350 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001351
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001352 /* must set flag prior to save config in order to take effect */
1353 if (ahci_broken_devslp(pdev))
1354 hpriv->flags |= AHCI_HFLAG_NO_DEVSLP;
1355
Tejun Heo4447d352007-04-17 23:44:08 +09001356 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001357 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358
Tejun Heo4447d352007-04-17 23:44:08 +09001359 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001360 if (hpriv->cap & HOST_CAP_NCQ) {
1361 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001362 /*
1363 * Auto-activate optimization is supposed to be
1364 * supported on all AHCI controllers indicating NCQ
1365 * capability, but it seems to be broken on some
1366 * chipsets including NVIDIAs.
1367 */
1368 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001369 pi.flags |= ATA_FLAG_FPDMA_AA;
Marc Carino40fb59e2013-08-24 23:22:49 -07001370
1371 /*
1372 * All AHCI controllers should be forward-compatible
1373 * with the new auxiliary field. This code should be
1374 * conditionalized if any buggy AHCI controllers are
1375 * encountered.
1376 */
1377 pi.flags |= ATA_FLAG_FPDMA_AUX;
Robert Hancock453d3132010-01-26 22:33:23 -06001378 }
Tejun Heo4447d352007-04-17 23:44:08 +09001379
Tejun Heo7d50b602007-09-23 13:19:54 +09001380 if (hpriv->cap & HOST_CAP_PMP)
1381 pi.flags |= ATA_FLAG_PMP;
1382
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001383 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001384
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001385 if (ahci_broken_system_poweroff(pdev)) {
1386 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1387 dev_info(&pdev->dev,
1388 "quirky BIOS, skipping spindown on poweroff\n");
1389 }
1390
Tejun Heo9b10ae82009-05-30 20:50:12 +09001391 if (ahci_broken_suspend(pdev)) {
1392 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001393 dev_warn(&pdev->dev,
1394 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001395 }
1396
Tejun Heo55946392009-08-04 14:30:08 +09001397 if (ahci_broken_online(pdev)) {
1398 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1399 dev_info(&pdev->dev,
1400 "online status unreliable, applying workaround\n");
1401 }
1402
Tejun Heo837f5f82008-02-06 15:13:51 +09001403 /* CAP.NP sometimes indicate the index of the last enabled
1404 * port, at other times, that of the last possible port, so
1405 * determining the maximum port number requires looking at
1406 * both CAP.NP and port_map.
1407 */
1408 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1409
Alexander Gordeevc3ebd6a2014-09-25 15:13:21 +02001410 ahci_init_interrupts(pdev, n_ports, hpriv);
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001411
Tejun Heo837f5f82008-02-06 15:13:51 +09001412 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001413 if (!host)
1414 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001415 host->private_data = hpriv;
1416
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001417 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001418 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001419 else
Jingoo Hand2782d92013-10-05 09:15:16 +09001420 dev_info(&pdev->dev, "SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001421
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001422 if (pi.flags & ATA_FLAG_EM)
1423 ahci_reset_em(host);
1424
Tejun Heo4447d352007-04-17 23:44:08 +09001425 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001426 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001427
Alessandro Rubini318893e2012-01-06 13:33:39 +01001428 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1429 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001430 0x100 + ap->port_no * 0x80, "port");
1431
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001432 /* set enclosure management message type */
1433 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001434 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001435
1436
Jeff Garzikdab632e2007-05-28 08:33:01 -04001437 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001438 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001439 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001440 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441
Tejun Heoedc93052007-10-25 14:59:16 +09001442 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1443 ahci_p5wdh_workaround(host);
1444
Tejun Heof80ae7e2009-09-16 04:18:03 +09001445 /* apply gtf filter quirk */
1446 ahci_gtf_filter_workaround(host);
1447
Linus Torvalds1da177e2005-04-16 15:20:36 -07001448 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001449 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001451 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452
Anton Vorontsov33030402010-03-03 20:17:39 +03001453 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001454 if (rc)
1455 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001456
Anton Vorontsov781d6552010-03-03 20:17:42 +03001457 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001458 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001459
Tejun Heo4447d352007-04-17 23:44:08 +09001460 pci_set_master(pdev);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001461
Alexander Gordeevd1028e22014-09-29 18:25:59 +02001462 return ahci_host_activate(host, pdev->irq, &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001463}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001464
Axel Lin2fc75da2012-04-19 13:43:05 +08001465module_pci_driver(ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466
1467MODULE_AUTHOR("Jeff Garzik");
1468MODULE_DESCRIPTION("AHCI SATA low-level driver");
1469MODULE_LICENSE("GPL");
1470MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001471MODULE_VERSION(DRV_VERSION);