blob: 58bb11b58796b7b302fd5c9f02d83b27f0b7755c [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010036#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Zhenyu Wang036a4a72009-06-08 14:40:19 +080039/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010040static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050041ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080042{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000043 if ((dev_priv->irq_mask & mask) != 0) {
44 dev_priv->irq_mask &= ~mask;
45 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000046 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080047 }
48}
49
50static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050051ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080052{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000053 if ((dev_priv->irq_mask & mask) != mask) {
54 dev_priv->irq_mask |= mask;
55 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000056 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080057 }
58}
59
Keith Packard7c463582008-11-04 02:03:27 -080060void
61i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
62{
63 if ((dev_priv->pipestat[pipe] & mask) != mask) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080064 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080065
66 dev_priv->pipestat[pipe] |= mask;
67 /* Enable the interrupt, clear any pending status */
68 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +000069 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080070 }
71}
72
73void
74i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
75{
76 if ((dev_priv->pipestat[pipe] & mask) != 0) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080077 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080078
79 dev_priv->pipestat[pipe] &= ~mask;
80 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +000081 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080082 }
83}
84
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +100085/**
Zhao Yakui01c66882009-10-28 05:10:00 +000086 * intel_enable_asle - enable ASLE interrupt for OpRegion
87 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +000088void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +000089{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000090 drm_i915_private_t *dev_priv = dev->dev_private;
91 unsigned long irqflags;
92
Jesse Barnes7e231dbe2012-03-28 13:39:38 -070093 /* FIXME: opregion/asle for VLV */
94 if (IS_VALLEYVIEW(dev))
95 return;
96
Chris Wilson1ec14ad2010-12-04 11:30:53 +000097 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +000098
Eric Anholtc619eed2010-01-28 16:45:52 -080099 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500100 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800101 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000102 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700103 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100104 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800105 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700106 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800107 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000108
109 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000110}
111
112/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700113 * i915_pipe_enabled - check if a pipe is enabled
114 * @dev: DRM device
115 * @pipe: pipe to check
116 *
117 * Reading certain registers when the pipe is disabled can hang the chip.
118 * Use this routine to make sure the PLL is running and the pipe is active
119 * before reading such registers if unsure.
120 */
121static int
122i915_pipe_enabled(struct drm_device *dev, int pipe)
123{
124 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200125 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
126 pipe);
127
128 return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700129}
130
Keith Packard42f52ef2008-10-18 19:39:29 -0700131/* Called from drm generic code, passed a 'crtc', which
132 * we use as a pipe index
133 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700134static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700135{
136 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
137 unsigned long high_frame;
138 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100139 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700140
141 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800142 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800143 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700144 return 0;
145 }
146
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800147 high_frame = PIPEFRAME(pipe);
148 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100149
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700150 /*
151 * High & low register fields aren't synchronized, so make sure
152 * we get a low value that's stable across two reads of the high
153 * register.
154 */
155 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100156 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
157 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
158 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700159 } while (high1 != high2);
160
Chris Wilson5eddb702010-09-11 13:48:45 +0100161 high1 >>= PIPE_FRAME_HIGH_SHIFT;
162 low >>= PIPE_FRAME_LOW_SHIFT;
163 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700164}
165
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700166static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800167{
168 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800169 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800170
171 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800172 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800173 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800174 return 0;
175 }
176
177 return I915_READ(reg);
178}
179
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700180static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100181 int *vpos, int *hpos)
182{
183 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
184 u32 vbl = 0, position = 0;
185 int vbl_start, vbl_end, htotal, vtotal;
186 bool in_vbl = true;
187 int ret = 0;
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200188 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
189 pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100190
191 if (!i915_pipe_enabled(dev, pipe)) {
192 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800193 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100194 return 0;
195 }
196
197 /* Get vtotal. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200198 vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100199
200 if (INTEL_INFO(dev)->gen >= 4) {
201 /* No obvious pixelcount register. Only query vertical
202 * scanout position from Display scan line register.
203 */
204 position = I915_READ(PIPEDSL(pipe));
205
206 /* Decode into vertical scanout position. Don't have
207 * horizontal scanout position.
208 */
209 *vpos = position & 0x1fff;
210 *hpos = 0;
211 } else {
212 /* Have access to pixelcount since start of frame.
213 * We can split this into vertical and horizontal
214 * scanout position.
215 */
216 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
217
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200218 htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100219 *vpos = position / htotal;
220 *hpos = position - (*vpos * htotal);
221 }
222
223 /* Query vblank area. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200224 vbl = I915_READ(VBLANK(cpu_transcoder));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100225
226 /* Test position against vblank region. */
227 vbl_start = vbl & 0x1fff;
228 vbl_end = (vbl >> 16) & 0x1fff;
229
230 if ((*vpos < vbl_start) || (*vpos > vbl_end))
231 in_vbl = false;
232
233 /* Inside "upper part" of vblank area? Apply corrective offset: */
234 if (in_vbl && (*vpos >= vbl_start))
235 *vpos = *vpos - vtotal;
236
237 /* Readouts valid? */
238 if (vbl > 0)
239 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
240
241 /* In vblank? */
242 if (in_vbl)
243 ret |= DRM_SCANOUTPOS_INVBL;
244
245 return ret;
246}
247
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700248static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100249 int *max_error,
250 struct timeval *vblank_time,
251 unsigned flags)
252{
Chris Wilson4041b852011-01-22 10:07:56 +0000253 struct drm_i915_private *dev_priv = dev->dev_private;
254 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100255
Chris Wilson4041b852011-01-22 10:07:56 +0000256 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
257 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100258 return -EINVAL;
259 }
260
261 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000262 crtc = intel_get_crtc_for_pipe(dev, pipe);
263 if (crtc == NULL) {
264 DRM_ERROR("Invalid crtc %d\n", pipe);
265 return -EINVAL;
266 }
267
268 if (!crtc->enabled) {
269 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
270 return -EBUSY;
271 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100272
273 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000274 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
275 vblank_time, flags,
276 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100277}
278
Jesse Barnes5ca58282009-03-31 14:11:15 -0700279/*
280 * Handle hotplug events outside the interrupt handler proper.
281 */
282static void i915_hotplug_work_func(struct work_struct *work)
283{
284 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
285 hotplug_work);
286 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700287 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100288 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700289
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100290 /* HPD irq before everything is fully set up. */
291 if (!dev_priv->enable_hotplug_processing)
292 return;
293
Keith Packarda65e34c2011-07-25 10:04:56 -0700294 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800295 DRM_DEBUG_KMS("running encoder hotplug functions\n");
296
Chris Wilson4ef69c72010-09-09 15:14:28 +0100297 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
298 if (encoder->hot_plug)
299 encoder->hot_plug(encoder);
300
Keith Packard40ee3382011-07-28 15:31:19 -0700301 mutex_unlock(&mode_config->mutex);
302
Jesse Barnes5ca58282009-03-31 14:11:15 -0700303 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000304 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700305}
306
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200307static void ironlake_handle_rps_change(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800308{
309 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000310 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200311 u8 new_delay;
312 unsigned long flags;
313
314 spin_lock_irqsave(&mchdev_lock, flags);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800315
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200316 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
317
Daniel Vetter20e4d402012-08-08 23:35:39 +0200318 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200319
Jesse Barnes7648fa92010-05-20 14:28:11 -0700320 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000321 busy_up = I915_READ(RCPREVBSYTUPAVG);
322 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800323 max_avg = I915_READ(RCBMAXAVG);
324 min_avg = I915_READ(RCBMINAVG);
325
326 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000327 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200328 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
329 new_delay = dev_priv->ips.cur_delay - 1;
330 if (new_delay < dev_priv->ips.max_delay)
331 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000332 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200333 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
334 new_delay = dev_priv->ips.cur_delay + 1;
335 if (new_delay > dev_priv->ips.min_delay)
336 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800337 }
338
Jesse Barnes7648fa92010-05-20 14:28:11 -0700339 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200340 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800341
Daniel Vetter92703882012-08-09 16:46:01 +0200342 spin_unlock_irqrestore(&mchdev_lock, flags);
343
Jesse Barnesf97108d2010-01-29 11:27:07 -0800344 return;
345}
346
Chris Wilson549f7362010-10-19 11:19:32 +0100347static void notify_ring(struct drm_device *dev,
348 struct intel_ring_buffer *ring)
349{
350 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9862e602011-01-04 22:22:17 +0000351
Chris Wilson475553d2011-01-20 09:52:56 +0000352 if (ring->obj == NULL)
353 return;
354
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100355 trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
Chris Wilson9862e602011-01-04 22:22:17 +0000356
Chris Wilson549f7362010-10-19 11:19:32 +0100357 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700358 if (i915_enable_hangcheck) {
359 dev_priv->hangcheck_count = 0;
360 mod_timer(&dev_priv->hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +0100361 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700362 }
Chris Wilson549f7362010-10-19 11:19:32 +0100363}
364
Ben Widawsky4912d042011-04-25 11:25:20 -0700365static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800366{
Ben Widawsky4912d042011-04-25 11:25:20 -0700367 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200368 rps.work);
Ben Widawsky4912d042011-04-25 11:25:20 -0700369 u32 pm_iir, pm_imr;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100370 u8 new_delay;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800371
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200372 spin_lock_irq(&dev_priv->rps.lock);
373 pm_iir = dev_priv->rps.pm_iir;
374 dev_priv->rps.pm_iir = 0;
Ben Widawsky4912d042011-04-25 11:25:20 -0700375 pm_imr = I915_READ(GEN6_PMIMR);
Daniel Vettera9e26412011-09-08 14:00:21 +0200376 I915_WRITE(GEN6_PMIMR, 0);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200377 spin_unlock_irq(&dev_priv->rps.lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700378
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100379 if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800380 return;
381
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700382 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100383
384 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200385 new_delay = dev_priv->rps.cur_delay + 1;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100386 else
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200387 new_delay = dev_priv->rps.cur_delay - 1;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800388
Ben Widawsky79249632012-09-07 19:43:42 -0700389 /* sysfs frequency interfaces may have snuck in while servicing the
390 * interrupt
391 */
392 if (!(new_delay > dev_priv->rps.max_delay ||
393 new_delay < dev_priv->rps.min_delay)) {
394 gen6_set_rps(dev_priv->dev, new_delay);
395 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800396
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700397 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800398}
399
Ben Widawskye3689192012-05-25 16:56:22 -0700400
401/**
402 * ivybridge_parity_work - Workqueue called when a parity error interrupt
403 * occurred.
404 * @work: workqueue struct
405 *
406 * Doesn't actually do anything except notify userspace. As a consequence of
407 * this event, userspace should try to remap the bad rows since statistically
408 * it is likely the same row is more likely to go bad again.
409 */
410static void ivybridge_parity_work(struct work_struct *work)
411{
412 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100413 l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700414 u32 error_status, row, bank, subbank;
415 char *parity_event[5];
416 uint32_t misccpctl;
417 unsigned long flags;
418
419 /* We must turn off DOP level clock gating to access the L3 registers.
420 * In order to prevent a get/put style interface, acquire struct mutex
421 * any time we access those registers.
422 */
423 mutex_lock(&dev_priv->dev->struct_mutex);
424
425 misccpctl = I915_READ(GEN7_MISCCPCTL);
426 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
427 POSTING_READ(GEN7_MISCCPCTL);
428
429 error_status = I915_READ(GEN7_L3CDERRST1);
430 row = GEN7_PARITY_ERROR_ROW(error_status);
431 bank = GEN7_PARITY_ERROR_BANK(error_status);
432 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
433
434 I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
435 GEN7_L3CDERRST1_ENABLE);
436 POSTING_READ(GEN7_L3CDERRST1);
437
438 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
439
440 spin_lock_irqsave(&dev_priv->irq_lock, flags);
441 dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
442 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
443 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
444
445 mutex_unlock(&dev_priv->dev->struct_mutex);
446
447 parity_event[0] = "L3_PARITY_ERROR=1";
448 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
449 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
450 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
451 parity_event[4] = NULL;
452
453 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
454 KOBJ_CHANGE, parity_event);
455
456 DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
457 row, bank, subbank);
458
459 kfree(parity_event[3]);
460 kfree(parity_event[2]);
461 kfree(parity_event[1]);
462}
463
Daniel Vetterd2ba8472012-05-31 14:57:41 +0200464static void ivybridge_handle_parity_error(struct drm_device *dev)
Ben Widawskye3689192012-05-25 16:56:22 -0700465{
466 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
467 unsigned long flags;
468
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700469 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskye3689192012-05-25 16:56:22 -0700470 return;
471
472 spin_lock_irqsave(&dev_priv->irq_lock, flags);
473 dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
474 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
475 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
476
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100477 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700478}
479
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200480static void snb_gt_irq_handler(struct drm_device *dev,
481 struct drm_i915_private *dev_priv,
482 u32 gt_iir)
483{
484
485 if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
486 GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
487 notify_ring(dev, &dev_priv->ring[RCS]);
488 if (gt_iir & GEN6_BSD_USER_INTERRUPT)
489 notify_ring(dev, &dev_priv->ring[VCS]);
490 if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
491 notify_ring(dev, &dev_priv->ring[BCS]);
492
493 if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
494 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
495 GT_RENDER_CS_ERROR_INTERRUPT)) {
496 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
497 i915_handle_error(dev, false);
498 }
Ben Widawskye3689192012-05-25 16:56:22 -0700499
500 if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
501 ivybridge_handle_parity_error(dev);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200502}
503
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100504static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
505 u32 pm_iir)
506{
507 unsigned long flags;
508
509 /*
510 * IIR bits should never already be set because IMR should
511 * prevent an interrupt from being shown in IIR. The warning
512 * displays a case where we've unsafely cleared
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200513 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100514 * type is not a problem, it displays a problem in the logic.
515 *
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200516 * The mask bit in IMR is cleared by dev_priv->rps.work.
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100517 */
518
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200519 spin_lock_irqsave(&dev_priv->rps.lock, flags);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200520 dev_priv->rps.pm_iir |= pm_iir;
521 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100522 POSTING_READ(GEN6_PMIMR);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200523 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100524
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200525 queue_work(dev_priv->wq, &dev_priv->rps.work);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100526}
527
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100528static void gmbus_irq_handler(struct drm_device *dev)
529{
Daniel Vetter28c70f12012-12-01 13:53:45 +0100530 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
531
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100532 DRM_DEBUG_DRIVER("GMBUS interrupt\n");
Daniel Vetter28c70f12012-12-01 13:53:45 +0100533
534 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100535}
536
Daniel Vetterce99c252012-12-01 13:53:47 +0100537static void dp_aux_irq_handler(struct drm_device *dev)
538{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100539 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
540
Daniel Vetterce99c252012-12-01 13:53:47 +0100541 DRM_DEBUG_DRIVER("AUX channel interrupt\n");
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100542
543 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +0100544}
545
Daniel Vetterff1f5252012-10-02 15:10:55 +0200546static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700547{
548 struct drm_device *dev = (struct drm_device *) arg;
549 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
550 u32 iir, gt_iir, pm_iir;
551 irqreturn_t ret = IRQ_NONE;
552 unsigned long irqflags;
553 int pipe;
554 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700555
556 atomic_inc(&dev_priv->irq_received);
557
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700558 while (true) {
559 iir = I915_READ(VLV_IIR);
560 gt_iir = I915_READ(GTIIR);
561 pm_iir = I915_READ(GEN6_PMIIR);
562
563 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
564 goto out;
565
566 ret = IRQ_HANDLED;
567
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200568 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700569
570 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
571 for_each_pipe(pipe) {
572 int reg = PIPESTAT(pipe);
573 pipe_stats[pipe] = I915_READ(reg);
574
575 /*
576 * Clear the PIPE*STAT regs before the IIR
577 */
578 if (pipe_stats[pipe] & 0x8000ffff) {
579 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
580 DRM_DEBUG_DRIVER("pipe %c underrun\n",
581 pipe_name(pipe));
582 I915_WRITE(reg, pipe_stats[pipe]);
583 }
584 }
585 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
586
Jesse Barnes31acc7f2012-06-20 10:53:11 -0700587 for_each_pipe(pipe) {
588 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
589 drm_handle_vblank(dev, pipe);
590
591 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
592 intel_prepare_page_flip(dev, pipe);
593 intel_finish_page_flip(dev, pipe);
594 }
595 }
596
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700597 /* Consume port. Then clear IIR or we'll miss events */
598 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
599 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
600
601 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
602 hotplug_status);
603 if (hotplug_status & dev_priv->hotplug_supported_mask)
604 queue_work(dev_priv->wq,
605 &dev_priv->hotplug_work);
606
607 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
608 I915_READ(PORT_HOTPLUG_STAT);
609 }
610
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100611 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
612 gmbus_irq_handler(dev);
613
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100614 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
615 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700616
617 I915_WRITE(GTIIR, gt_iir);
618 I915_WRITE(GEN6_PMIIR, pm_iir);
619 I915_WRITE(VLV_IIR, iir);
620 }
621
622out:
623 return ret;
624}
625
Adam Jackson23e81d62012-06-06 15:45:44 -0400626static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -0800627{
628 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800629 int pipe;
Jesse Barnes776ad802011-01-04 15:09:39 -0800630
Daniel Vetter76e43832012-10-12 20:14:05 +0200631 if (pch_iir & SDE_HOTPLUG_MASK)
632 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
633
Jesse Barnes776ad802011-01-04 15:09:39 -0800634 if (pch_iir & SDE_AUDIO_POWER_MASK)
635 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
636 (pch_iir & SDE_AUDIO_POWER_MASK) >>
637 SDE_AUDIO_POWER_SHIFT);
638
Daniel Vetterce99c252012-12-01 13:53:47 +0100639 if (pch_iir & SDE_AUX_MASK)
640 dp_aux_irq_handler(dev);
641
Jesse Barnes776ad802011-01-04 15:09:39 -0800642 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100643 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -0800644
645 if (pch_iir & SDE_AUDIO_HDCP_MASK)
646 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
647
648 if (pch_iir & SDE_AUDIO_TRANS_MASK)
649 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
650
651 if (pch_iir & SDE_POISON)
652 DRM_ERROR("PCH poison interrupt\n");
653
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800654 if (pch_iir & SDE_FDI_MASK)
655 for_each_pipe(pipe)
656 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
657 pipe_name(pipe),
658 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800659
660 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
661 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
662
663 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
664 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
665
666 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
667 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
668 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
669 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
670}
671
Adam Jackson23e81d62012-06-06 15:45:44 -0400672static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
673{
674 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
675 int pipe;
676
Daniel Vetter76e43832012-10-12 20:14:05 +0200677 if (pch_iir & SDE_HOTPLUG_MASK_CPT)
678 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
679
Adam Jackson23e81d62012-06-06 15:45:44 -0400680 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
681 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
682 (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
683 SDE_AUDIO_POWER_SHIFT_CPT);
684
685 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +0100686 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -0400687
688 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100689 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -0400690
691 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
692 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
693
694 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
695 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
696
697 if (pch_iir & SDE_FDI_MASK_CPT)
698 for_each_pipe(pipe)
699 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
700 pipe_name(pipe),
701 I915_READ(FDI_RX_IIR(pipe)));
702}
703
Daniel Vetterff1f5252012-10-02 15:10:55 +0200704static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700705{
706 struct drm_device *dev = (struct drm_device *) arg;
707 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson0e434062012-05-09 21:45:44 +0100708 u32 de_iir, gt_iir, de_ier, pm_iir;
709 irqreturn_t ret = IRQ_NONE;
710 int i;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700711
712 atomic_inc(&dev_priv->irq_received);
713
714 /* disable master interrupt before clearing iir */
715 de_ier = I915_READ(DEIER);
716 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson0e434062012-05-09 21:45:44 +0100717
718 gt_iir = I915_READ(GTIIR);
719 if (gt_iir) {
720 snb_gt_irq_handler(dev, dev_priv, gt_iir);
721 I915_WRITE(GTIIR, gt_iir);
722 ret = IRQ_HANDLED;
723 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700724
725 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100726 if (de_iir) {
Daniel Vetterce99c252012-12-01 13:53:47 +0100727 if (de_iir & DE_AUX_CHANNEL_A_IVB)
728 dp_aux_irq_handler(dev);
729
Chris Wilson0e434062012-05-09 21:45:44 +0100730 if (de_iir & DE_GSE_IVB)
731 intel_opregion_gse_intr(dev);
732
733 for (i = 0; i < 3; i++) {
Daniel Vetter74d44442012-10-02 17:54:35 +0200734 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
735 drm_handle_vblank(dev, i);
Chris Wilson0e434062012-05-09 21:45:44 +0100736 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
737 intel_prepare_page_flip(dev, i);
738 intel_finish_page_flip_plane(dev, i);
739 }
Chris Wilson0e434062012-05-09 21:45:44 +0100740 }
741
742 /* check event from PCH */
743 if (de_iir & DE_PCH_EVENT_IVB) {
744 u32 pch_iir = I915_READ(SDEIIR);
745
Adam Jackson23e81d62012-06-06 15:45:44 -0400746 cpt_irq_handler(dev, pch_iir);
Chris Wilson0e434062012-05-09 21:45:44 +0100747
748 /* clear PCH hotplug event before clear CPU irq */
749 I915_WRITE(SDEIIR, pch_iir);
750 }
751
752 I915_WRITE(DEIIR, de_iir);
753 ret = IRQ_HANDLED;
754 }
755
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700756 pm_iir = I915_READ(GEN6_PMIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100757 if (pm_iir) {
758 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
759 gen6_queue_rps_work(dev_priv, pm_iir);
760 I915_WRITE(GEN6_PMIIR, pm_iir);
761 ret = IRQ_HANDLED;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700762 }
763
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700764 I915_WRITE(DEIER, de_ier);
765 POSTING_READ(DEIER);
766
767 return ret;
768}
769
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200770static void ilk_gt_irq_handler(struct drm_device *dev,
771 struct drm_i915_private *dev_priv,
772 u32 gt_iir)
773{
774 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
775 notify_ring(dev, &dev_priv->ring[RCS]);
776 if (gt_iir & GT_BSD_USER_INTERRUPT)
777 notify_ring(dev, &dev_priv->ring[VCS]);
778}
779
Daniel Vetterff1f5252012-10-02 15:10:55 +0200780static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800781{
Jesse Barnes46979952011-04-07 13:53:55 -0700782 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800783 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
784 int ret = IRQ_NONE;
Daniel Vetteracd15b62012-11-30 11:24:50 +0100785 u32 de_iir, gt_iir, de_ier, pm_iir;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100786
Jesse Barnes46979952011-04-07 13:53:55 -0700787 atomic_inc(&dev_priv->irq_received);
788
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000789 /* disable master interrupt before clearing iir */
790 de_ier = I915_READ(DEIER);
791 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000792 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000793
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800794 de_iir = I915_READ(DEIIR);
795 gt_iir = I915_READ(GTIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800796 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800797
Daniel Vetteracd15b62012-11-30 11:24:50 +0100798 if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800799 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800800
Zou Nan haic7c85102010-01-15 10:29:06 +0800801 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800802
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200803 if (IS_GEN5(dev))
804 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
805 else
806 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800807
Daniel Vetterce99c252012-12-01 13:53:47 +0100808 if (de_iir & DE_AUX_CHANNEL_A)
809 dp_aux_irq_handler(dev);
810
Zou Nan haic7c85102010-01-15 10:29:06 +0800811 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100812 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800813
Daniel Vetter74d44442012-10-02 17:54:35 +0200814 if (de_iir & DE_PIPEA_VBLANK)
815 drm_handle_vblank(dev, 0);
816
817 if (de_iir & DE_PIPEB_VBLANK)
818 drm_handle_vblank(dev, 1);
819
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800820 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800821 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100822 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800823 }
824
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800825 if (de_iir & DE_PLANEB_FLIP_DONE) {
826 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100827 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800828 }
Li Pengc062df62010-01-23 00:12:58 +0800829
Zou Nan haic7c85102010-01-15 10:29:06 +0800830 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800831 if (de_iir & DE_PCH_EVENT) {
Daniel Vetteracd15b62012-11-30 11:24:50 +0100832 u32 pch_iir = I915_READ(SDEIIR);
833
Adam Jackson23e81d62012-06-06 15:45:44 -0400834 if (HAS_PCH_CPT(dev))
835 cpt_irq_handler(dev, pch_iir);
836 else
837 ibx_irq_handler(dev, pch_iir);
Daniel Vetteracd15b62012-11-30 11:24:50 +0100838
839 /* should clear PCH hotplug event before clear CPU irq */
840 I915_WRITE(SDEIIR, pch_iir);
Jesse Barnes776ad802011-01-04 15:09:39 -0800841 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800842
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200843 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
844 ironlake_handle_rps_change(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800845
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100846 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
847 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800848
Zou Nan haic7c85102010-01-15 10:29:06 +0800849 I915_WRITE(GTIIR, gt_iir);
850 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -0700851 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800852
853done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000854 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000855 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000856
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800857 return ret;
858}
859
Jesse Barnes8a905232009-07-11 16:48:03 -0400860/**
861 * i915_error_work_func - do process context error handling work
862 * @work: work struct
863 *
864 * Fire an error uevent so userspace can see that a hang or error
865 * was detected.
866 */
867static void i915_error_work_func(struct work_struct *work)
868{
869 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
870 error_work);
871 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400872 char *error_event[] = { "ERROR=1", NULL };
873 char *reset_event[] = { "RESET=1", NULL };
874 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400875
Ben Gamarif316a422009-09-14 17:48:46 -0400876 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400877
Ben Gamariba1234d2009-09-14 17:48:47 -0400878 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100879 DRM_DEBUG_DRIVER("resetting chip\n");
880 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200881 if (!i915_reset(dev)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100882 atomic_set(&dev_priv->mm.wedged, 0);
883 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400884 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100885 complete_all(&dev_priv->error_completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400886 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400887}
888
Daniel Vetter85f9e502012-08-31 21:42:26 +0200889/* NB: please notice the memset */
890static void i915_get_extra_instdone(struct drm_device *dev,
891 uint32_t *instdone)
892{
893 struct drm_i915_private *dev_priv = dev->dev_private;
894 memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
895
896 switch(INTEL_INFO(dev)->gen) {
897 case 2:
898 case 3:
899 instdone[0] = I915_READ(INSTDONE);
900 break;
901 case 4:
902 case 5:
903 case 6:
904 instdone[0] = I915_READ(INSTDONE_I965);
905 instdone[1] = I915_READ(INSTDONE1);
906 break;
907 default:
908 WARN_ONCE(1, "Unsupported platform\n");
909 case 7:
910 instdone[0] = I915_READ(GEN7_INSTDONE_1);
911 instdone[1] = I915_READ(GEN7_SC_INSTDONE);
912 instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
913 instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
914 break;
915 }
916}
917
Chris Wilson3bd3c932010-08-19 08:19:30 +0100918#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000919static struct drm_i915_error_object *
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000920i915_error_object_create(struct drm_i915_private *dev_priv,
Chris Wilson05394f32010-11-08 19:18:58 +0000921 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000922{
923 struct drm_i915_error_object *dst;
Chris Wilson9da3da62012-06-01 15:20:22 +0100924 int i, count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100925 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000926
Chris Wilson05394f32010-11-08 19:18:58 +0000927 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000928 return NULL;
929
Chris Wilson9da3da62012-06-01 15:20:22 +0100930 count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000931
Chris Wilson9da3da62012-06-01 15:20:22 +0100932 dst = kmalloc(sizeof(*dst) + count * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000933 if (dst == NULL)
934 return NULL;
935
Chris Wilson05394f32010-11-08 19:18:58 +0000936 reloc_offset = src->gtt_offset;
Chris Wilson9da3da62012-06-01 15:20:22 +0100937 for (i = 0; i < count; i++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700938 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100939 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700940
Chris Wilsone56660d2010-08-07 11:01:26 +0100941 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000942 if (d == NULL)
943 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100944
Andrew Morton788885a2010-05-11 14:07:05 -0700945 local_irq_save(flags);
Daniel Vetter74898d72012-02-15 23:50:22 +0100946 if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
947 src->has_global_gtt_mapping) {
Chris Wilson172975aa2011-12-14 13:57:25 +0100948 void __iomem *s;
949
950 /* Simply ignore tiling or any overlapping fence.
951 * It's part of the error state, and this hopefully
952 * captures what the GPU read.
953 */
954
955 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
956 reloc_offset);
957 memcpy_fromio(d, s, PAGE_SIZE);
958 io_mapping_unmap_atomic(s);
Chris Wilson960e3562012-11-15 11:32:23 +0000959 } else if (src->stolen) {
960 unsigned long offset;
961
962 offset = dev_priv->mm.stolen_base;
963 offset += src->stolen->start;
964 offset += i << PAGE_SHIFT;
965
Daniel Vetter1a240d42012-11-29 22:18:51 +0100966 memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
Chris Wilson172975aa2011-12-14 13:57:25 +0100967 } else {
Chris Wilson9da3da62012-06-01 15:20:22 +0100968 struct page *page;
Chris Wilson172975aa2011-12-14 13:57:25 +0100969 void *s;
970
Chris Wilson9da3da62012-06-01 15:20:22 +0100971 page = i915_gem_object_get_page(src, i);
Chris Wilson172975aa2011-12-14 13:57:25 +0100972
Chris Wilson9da3da62012-06-01 15:20:22 +0100973 drm_clflush_pages(&page, 1);
974
975 s = kmap_atomic(page);
Chris Wilson172975aa2011-12-14 13:57:25 +0100976 memcpy(d, s, PAGE_SIZE);
977 kunmap_atomic(s);
978
Chris Wilson9da3da62012-06-01 15:20:22 +0100979 drm_clflush_pages(&page, 1);
Chris Wilson172975aa2011-12-14 13:57:25 +0100980 }
Andrew Morton788885a2010-05-11 14:07:05 -0700981 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100982
Chris Wilson9da3da62012-06-01 15:20:22 +0100983 dst->pages[i] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100984
985 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000986 }
Chris Wilson9da3da62012-06-01 15:20:22 +0100987 dst->page_count = count;
Chris Wilson05394f32010-11-08 19:18:58 +0000988 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000989
990 return dst;
991
992unwind:
Chris Wilson9da3da62012-06-01 15:20:22 +0100993 while (i--)
994 kfree(dst->pages[i]);
Chris Wilson9df30792010-02-18 10:24:56 +0000995 kfree(dst);
996 return NULL;
997}
998
999static void
1000i915_error_object_free(struct drm_i915_error_object *obj)
1001{
1002 int page;
1003
1004 if (obj == NULL)
1005 return;
1006
1007 for (page = 0; page < obj->page_count; page++)
1008 kfree(obj->pages[page]);
1009
1010 kfree(obj);
1011}
1012
Daniel Vetter742cbee2012-04-27 15:17:39 +02001013void
1014i915_error_state_free(struct kref *error_ref)
Chris Wilson9df30792010-02-18 10:24:56 +00001015{
Daniel Vetter742cbee2012-04-27 15:17:39 +02001016 struct drm_i915_error_state *error = container_of(error_ref,
1017 typeof(*error), ref);
Chris Wilsone2f973d2011-01-27 19:15:11 +00001018 int i;
1019
Chris Wilson52d39a22012-02-15 11:25:37 +00001020 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
1021 i915_error_object_free(error->ring[i].batchbuffer);
1022 i915_error_object_free(error->ring[i].ringbuffer);
1023 kfree(error->ring[i].requests);
1024 }
Chris Wilsone2f973d2011-01-27 19:15:11 +00001025
Chris Wilson9df30792010-02-18 10:24:56 +00001026 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001027 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +00001028 kfree(error);
1029}
Chris Wilson1b502472012-04-24 15:47:30 +01001030static void capture_bo(struct drm_i915_error_buffer *err,
1031 struct drm_i915_gem_object *obj)
1032{
1033 err->size = obj->base.size;
1034 err->name = obj->base.name;
Chris Wilson0201f1e2012-07-20 12:41:01 +01001035 err->rseqno = obj->last_read_seqno;
1036 err->wseqno = obj->last_write_seqno;
Chris Wilson1b502472012-04-24 15:47:30 +01001037 err->gtt_offset = obj->gtt_offset;
1038 err->read_domains = obj->base.read_domains;
1039 err->write_domain = obj->base.write_domain;
1040 err->fence_reg = obj->fence_reg;
1041 err->pinned = 0;
1042 if (obj->pin_count > 0)
1043 err->pinned = 1;
1044 if (obj->user_pin_count > 0)
1045 err->pinned = -1;
1046 err->tiling = obj->tiling_mode;
1047 err->dirty = obj->dirty;
1048 err->purgeable = obj->madv != I915_MADV_WILLNEED;
1049 err->ring = obj->ring ? obj->ring->id : -1;
1050 err->cache_level = obj->cache_level;
1051}
Chris Wilson9df30792010-02-18 10:24:56 +00001052
Chris Wilson1b502472012-04-24 15:47:30 +01001053static u32 capture_active_bo(struct drm_i915_error_buffer *err,
1054 int count, struct list_head *head)
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001055{
1056 struct drm_i915_gem_object *obj;
1057 int i = 0;
1058
1059 list_for_each_entry(obj, head, mm_list) {
Chris Wilson1b502472012-04-24 15:47:30 +01001060 capture_bo(err++, obj);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001061 if (++i == count)
1062 break;
Chris Wilson1b502472012-04-24 15:47:30 +01001063 }
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001064
Chris Wilson1b502472012-04-24 15:47:30 +01001065 return i;
1066}
1067
1068static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
1069 int count, struct list_head *head)
1070{
1071 struct drm_i915_gem_object *obj;
1072 int i = 0;
1073
1074 list_for_each_entry(obj, head, gtt_list) {
1075 if (obj->pin_count == 0)
1076 continue;
1077
1078 capture_bo(err++, obj);
1079 if (++i == count)
1080 break;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001081 }
1082
1083 return i;
1084}
1085
Chris Wilson748ebc62010-10-24 10:28:47 +01001086static void i915_gem_record_fences(struct drm_device *dev,
1087 struct drm_i915_error_state *error)
1088{
1089 struct drm_i915_private *dev_priv = dev->dev_private;
1090 int i;
1091
1092 /* Fences */
1093 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +02001094 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +01001095 case 6:
1096 for (i = 0; i < 16; i++)
1097 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1098 break;
1099 case 5:
1100 case 4:
1101 for (i = 0; i < 16; i++)
1102 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1103 break;
1104 case 3:
1105 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1106 for (i = 0; i < 8; i++)
1107 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1108 case 2:
1109 for (i = 0; i < 8; i++)
1110 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1111 break;
1112
1113 }
1114}
1115
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001116static struct drm_i915_error_object *
1117i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1118 struct intel_ring_buffer *ring)
1119{
1120 struct drm_i915_gem_object *obj;
1121 u32 seqno;
1122
1123 if (!ring->get_seqno)
1124 return NULL;
1125
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001126 seqno = ring->get_seqno(ring, false);
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001127 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1128 if (obj->ring != ring)
1129 continue;
1130
Chris Wilson0201f1e2012-07-20 12:41:01 +01001131 if (i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001132 continue;
1133
1134 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1135 continue;
1136
1137 /* We need to copy these to an anonymous buffer as the simplest
1138 * method to avoid being overwritten by userspace.
1139 */
1140 return i915_error_object_create(dev_priv, obj);
1141 }
1142
1143 return NULL;
1144}
1145
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001146static void i915_record_ring_state(struct drm_device *dev,
1147 struct drm_i915_error_state *error,
1148 struct intel_ring_buffer *ring)
1149{
1150 struct drm_i915_private *dev_priv = dev->dev_private;
1151
Daniel Vetter33f3f512011-12-14 13:57:39 +01001152 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson12f55812012-07-05 17:14:01 +01001153 error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001154 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001155 error->semaphore_mboxes[ring->id][0]
1156 = I915_READ(RING_SYNC_0(ring->mmio_base));
1157 error->semaphore_mboxes[ring->id][1]
1158 = I915_READ(RING_SYNC_1(ring->mmio_base));
Chris Wilsondf2b23d2012-11-27 17:06:54 +00001159 error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
1160 error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
Daniel Vetter33f3f512011-12-14 13:57:39 +01001161 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001162
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001163 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001164 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001165 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1166 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1167 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001168 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Ben Widawsky050ee912012-08-22 11:32:15 -07001169 if (ring->id == RCS)
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001170 error->bbaddr = I915_READ64(BB_ADDR);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001171 } else {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001172 error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001173 error->ipeir[ring->id] = I915_READ(IPEIR);
1174 error->ipehr[ring->id] = I915_READ(IPEHR);
1175 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001176 }
1177
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001178 error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001179 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001180 error->seqno[ring->id] = ring->get_seqno(ring, false);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001181 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001182 error->head[ring->id] = I915_READ_HEAD(ring);
1183 error->tail[ring->id] = I915_READ_TAIL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001184
1185 error->cpu_ring_head[ring->id] = ring->head;
1186 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001187}
1188
Chris Wilson52d39a22012-02-15 11:25:37 +00001189static void i915_gem_record_rings(struct drm_device *dev,
1190 struct drm_i915_error_state *error)
1191{
1192 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001193 struct intel_ring_buffer *ring;
Chris Wilson52d39a22012-02-15 11:25:37 +00001194 struct drm_i915_gem_request *request;
1195 int i, count;
1196
Chris Wilsonb4519512012-05-11 14:29:30 +01001197 for_each_ring(ring, dev_priv, i) {
Chris Wilson52d39a22012-02-15 11:25:37 +00001198 i915_record_ring_state(dev, error, ring);
1199
1200 error->ring[i].batchbuffer =
1201 i915_error_first_batchbuffer(dev_priv, ring);
1202
1203 error->ring[i].ringbuffer =
1204 i915_error_object_create(dev_priv, ring->obj);
1205
1206 count = 0;
1207 list_for_each_entry(request, &ring->request_list, list)
1208 count++;
1209
1210 error->ring[i].num_requests = count;
1211 error->ring[i].requests =
1212 kmalloc(count*sizeof(struct drm_i915_error_request),
1213 GFP_ATOMIC);
1214 if (error->ring[i].requests == NULL) {
1215 error->ring[i].num_requests = 0;
1216 continue;
1217 }
1218
1219 count = 0;
1220 list_for_each_entry(request, &ring->request_list, list) {
1221 struct drm_i915_error_request *erq;
1222
1223 erq = &error->ring[i].requests[count++];
1224 erq->seqno = request->seqno;
1225 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +00001226 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +00001227 }
1228 }
1229}
1230
Jesse Barnes8a905232009-07-11 16:48:03 -04001231/**
1232 * i915_capture_error_state - capture an error record for later analysis
1233 * @dev: drm device
1234 *
1235 * Should be called when an error is detected (either a hang or an error
1236 * interrupt) to capture error state from the time of the error. Fills
1237 * out a structure which becomes available in debugfs for user level tools
1238 * to pick up.
1239 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001240static void i915_capture_error_state(struct drm_device *dev)
1241{
1242 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001243 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001244 struct drm_i915_error_state *error;
1245 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001246 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001247
1248 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001249 error = dev_priv->first_error;
1250 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
1251 if (error)
1252 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001253
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001254 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001255 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001256 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001257 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1258 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001259 }
1260
Chris Wilsonb6f78332011-02-01 14:15:55 +00001261 DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
1262 dev->primary->index);
Chris Wilson2fa772f2010-10-01 13:23:27 +01001263
Daniel Vetter742cbee2012-04-27 15:17:39 +02001264 kref_init(&error->ref);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001265 error->eir = I915_READ(EIR);
1266 error->pgtbl_er = I915_READ(PGTBL_ER);
Ben Widawskyb9a39062012-06-04 14:42:52 -07001267 error->ccid = I915_READ(CCID);
Ben Widawskybe998e22012-04-26 16:03:00 -07001268
1269 if (HAS_PCH_SPLIT(dev))
1270 error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1271 else if (IS_VALLEYVIEW(dev))
1272 error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1273 else if (IS_GEN2(dev))
1274 error->ier = I915_READ16(IER);
1275 else
1276 error->ier = I915_READ(IER);
1277
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001278 for_each_pipe(pipe)
1279 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001280
Daniel Vetter33f3f512011-12-14 13:57:39 +01001281 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001282 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001283 error->done_reg = I915_READ(DONE_REG);
1284 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001285
Ben Widawsky71e172e2012-08-20 16:15:13 -07001286 if (INTEL_INFO(dev)->gen == 7)
1287 error->err_int = I915_READ(GEN7_ERR_INT);
1288
Ben Widawsky050ee912012-08-22 11:32:15 -07001289 i915_get_extra_instdone(dev, error->extra_instdone);
1290
Chris Wilson748ebc62010-10-24 10:28:47 +01001291 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001292 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001293
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001294 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +00001295 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001296 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +00001297
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001298 i = 0;
1299 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1300 i++;
1301 error->active_bo_count = i;
Chris Wilson6c085a72012-08-20 11:40:46 +02001302 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +01001303 if (obj->pin_count)
1304 i++;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001305 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001306
Chris Wilson8e934db2011-01-24 12:34:00 +00001307 error->active_bo = NULL;
1308 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001309 if (i) {
1310 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +00001311 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001312 if (error->active_bo)
1313 error->pinned_bo =
1314 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001315 }
1316
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001317 if (error->active_bo)
1318 error->active_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001319 capture_active_bo(error->active_bo,
1320 error->active_bo_count,
1321 &dev_priv->mm.active_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001322
1323 if (error->pinned_bo)
1324 error->pinned_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001325 capture_pinned_bo(error->pinned_bo,
1326 error->pinned_bo_count,
Chris Wilson6c085a72012-08-20 11:40:46 +02001327 &dev_priv->mm.bound_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001328
Jesse Barnes8a905232009-07-11 16:48:03 -04001329 do_gettimeofday(&error->time);
1330
Chris Wilson6ef3d422010-08-04 20:26:07 +01001331 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001332 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001333
Chris Wilson9df30792010-02-18 10:24:56 +00001334 spin_lock_irqsave(&dev_priv->error_lock, flags);
1335 if (dev_priv->first_error == NULL) {
1336 dev_priv->first_error = error;
1337 error = NULL;
1338 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001339 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001340
1341 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001342 i915_error_state_free(&error->ref);
Chris Wilson9df30792010-02-18 10:24:56 +00001343}
1344
1345void i915_destroy_error_state(struct drm_device *dev)
1346{
1347 struct drm_i915_private *dev_priv = dev->dev_private;
1348 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001349 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001350
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001351 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001352 error = dev_priv->first_error;
1353 dev_priv->first_error = NULL;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001354 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001355
1356 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001357 kref_put(&error->ref, i915_error_state_free);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001358}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001359#else
1360#define i915_capture_error_state(x)
1361#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001362
Chris Wilson35aed2e2010-05-27 13:18:12 +01001363static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001364{
1365 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001366 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04001367 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07001368 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04001369
Chris Wilson35aed2e2010-05-27 13:18:12 +01001370 if (!eir)
1371 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001372
Joe Perchesa70491c2012-03-18 13:00:11 -07001373 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001374
Ben Widawskybd9854f2012-08-23 15:18:09 -07001375 i915_get_extra_instdone(dev, instdone);
1376
Jesse Barnes8a905232009-07-11 16:48:03 -04001377 if (IS_G4X(dev)) {
1378 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1379 u32 ipeir = I915_READ(IPEIR_I965);
1380
Joe Perchesa70491c2012-03-18 13:00:11 -07001381 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1382 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07001383 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1384 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07001385 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001386 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001387 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001388 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001389 }
1390 if (eir & GM45_ERROR_PAGE_TABLE) {
1391 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001392 pr_err("page table error\n");
1393 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001394 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001395 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001396 }
1397 }
1398
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001399 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001400 if (eir & I915_ERROR_PAGE_TABLE) {
1401 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001402 pr_err("page table error\n");
1403 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001404 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001405 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001406 }
1407 }
1408
1409 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001410 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001411 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07001412 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001413 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001414 /* pipestat has already been acked */
1415 }
1416 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001417 pr_err("instruction error\n");
1418 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07001419 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1420 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001421 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001422 u32 ipeir = I915_READ(IPEIR);
1423
Joe Perchesa70491c2012-03-18 13:00:11 -07001424 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1425 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07001426 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04001427 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001428 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001429 } else {
1430 u32 ipeir = I915_READ(IPEIR_I965);
1431
Joe Perchesa70491c2012-03-18 13:00:11 -07001432 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1433 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001434 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001435 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001436 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001437 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001438 }
1439 }
1440
1441 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001442 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001443 eir = I915_READ(EIR);
1444 if (eir) {
1445 /*
1446 * some errors might have become stuck,
1447 * mask them.
1448 */
1449 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1450 I915_WRITE(EMR, I915_READ(EMR) | eir);
1451 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1452 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001453}
1454
1455/**
1456 * i915_handle_error - handle an error interrupt
1457 * @dev: drm device
1458 *
1459 * Do some basic checking of regsiter state at error interrupt time and
1460 * dump it to the syslog. Also call i915_capture_error_state() to make
1461 * sure we get a record and make it available in debugfs. Fire a uevent
1462 * so userspace knows something bad happened (should trigger collection
1463 * of a ring dump etc.).
1464 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001465void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001466{
1467 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001468 struct intel_ring_buffer *ring;
1469 int i;
Chris Wilson35aed2e2010-05-27 13:18:12 +01001470
1471 i915_capture_error_state(dev);
1472 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001473
Ben Gamariba1234d2009-09-14 17:48:47 -04001474 if (wedged) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001475 INIT_COMPLETION(dev_priv->error_completion);
Ben Gamariba1234d2009-09-14 17:48:47 -04001476 atomic_set(&dev_priv->mm.wedged, 1);
1477
Ben Gamari11ed50e2009-09-14 17:48:45 -04001478 /*
1479 * Wakeup waiting processes so they don't hang
1480 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001481 for_each_ring(ring, dev_priv, i)
1482 wake_up_all(&ring->irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001483 }
1484
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001485 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001486}
1487
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001488static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1489{
1490 drm_i915_private_t *dev_priv = dev->dev_private;
1491 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1492 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001493 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001494 struct intel_unpin_work *work;
1495 unsigned long flags;
1496 bool stall_detected;
1497
1498 /* Ignore early vblank irqs */
1499 if (intel_crtc == NULL)
1500 return;
1501
1502 spin_lock_irqsave(&dev->event_lock, flags);
1503 work = intel_crtc->unpin_work;
1504
1505 if (work == NULL || work->pending || !work->enable_stall_check) {
1506 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1507 spin_unlock_irqrestore(&dev->event_lock, flags);
1508 return;
1509 }
1510
1511 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001512 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001513 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001514 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07001515 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1516 obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001517 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001518 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001519 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001520 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001521 crtc->x * crtc->fb->bits_per_pixel/8);
1522 }
1523
1524 spin_unlock_irqrestore(&dev->event_lock, flags);
1525
1526 if (stall_detected) {
1527 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1528 intel_prepare_page_flip(dev, intel_crtc->plane);
1529 }
1530}
1531
Keith Packard42f52ef2008-10-18 19:39:29 -07001532/* Called from drm generic code, passed 'crtc' which
1533 * we use as a pipe index
1534 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001535static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001536{
1537 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001538 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001539
Chris Wilson5eddb702010-09-11 13:48:45 +01001540 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001541 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001542
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001543 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001544 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001545 i915_enable_pipestat(dev_priv, pipe,
1546 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001547 else
Keith Packard7c463582008-11-04 02:03:27 -08001548 i915_enable_pipestat(dev_priv, pipe,
1549 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001550
1551 /* maintain vblank delivery even in deep C-states */
1552 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001553 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001554 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001555
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001556 return 0;
1557}
1558
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001559static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001560{
1561 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1562 unsigned long irqflags;
1563
1564 if (!i915_pipe_enabled(dev, pipe))
1565 return -EINVAL;
1566
1567 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1568 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001569 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001570 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1571
1572 return 0;
1573}
1574
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001575static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001576{
1577 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1578 unsigned long irqflags;
1579
1580 if (!i915_pipe_enabled(dev, pipe))
1581 return -EINVAL;
1582
1583 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001584 ironlake_enable_display_irq(dev_priv,
1585 DE_PIPEA_VBLANK_IVB << (5 * pipe));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001586 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1587
1588 return 0;
1589}
1590
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001591static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
1592{
1593 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1594 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001595 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001596
1597 if (!i915_pipe_enabled(dev, pipe))
1598 return -EINVAL;
1599
1600 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001601 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001602 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001603 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001604 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001605 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001606 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001607 i915_enable_pipestat(dev_priv, pipe,
1608 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001609 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1610
1611 return 0;
1612}
1613
Keith Packard42f52ef2008-10-18 19:39:29 -07001614/* Called from drm generic code, passed 'crtc' which
1615 * we use as a pipe index
1616 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001617static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001618{
1619 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001620 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001621
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001622 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001623 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001624 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00001625
Jesse Barnesf796cf82011-04-07 13:58:17 -07001626 i915_disable_pipestat(dev_priv, pipe,
1627 PIPE_VBLANK_INTERRUPT_ENABLE |
1628 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1629 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1630}
1631
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001632static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001633{
1634 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1635 unsigned long irqflags;
1636
1637 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1638 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001639 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001640 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001641}
1642
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001643static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001644{
1645 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1646 unsigned long irqflags;
1647
1648 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001649 ironlake_disable_display_irq(dev_priv,
1650 DE_PIPEA_VBLANK_IVB << (pipe * 5));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001651 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1652}
1653
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001654static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
1655{
1656 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1657 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001658 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001659
1660 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001661 i915_disable_pipestat(dev_priv, pipe,
1662 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001663 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001664 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001665 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001666 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001667 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001668 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001669 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1670}
1671
Chris Wilson893eead2010-10-27 14:44:35 +01001672static u32
1673ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001674{
Chris Wilson893eead2010-10-27 14:44:35 +01001675 return list_entry(ring->request_list.prev,
1676 struct drm_i915_gem_request, list)->seqno;
1677}
1678
1679static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1680{
1681 if (list_empty(&ring->request_list) ||
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001682 i915_seqno_passed(ring->get_seqno(ring, false),
1683 ring_last_seqno(ring))) {
Chris Wilson893eead2010-10-27 14:44:35 +01001684 /* Issue a wake-up to catch stuck h/w. */
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001685 if (waitqueue_active(&ring->irq_queue)) {
1686 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
1687 ring->name);
Chris Wilson893eead2010-10-27 14:44:35 +01001688 wake_up_all(&ring->irq_queue);
1689 *err = true;
1690 }
1691 return true;
1692 }
1693 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001694}
1695
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001696static bool kick_ring(struct intel_ring_buffer *ring)
1697{
1698 struct drm_device *dev = ring->dev;
1699 struct drm_i915_private *dev_priv = dev->dev_private;
1700 u32 tmp = I915_READ_CTL(ring);
1701 if (tmp & RING_WAIT) {
1702 DRM_ERROR("Kicking stuck wait on %s\n",
1703 ring->name);
1704 I915_WRITE_CTL(ring, tmp);
1705 return true;
1706 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001707 return false;
1708}
1709
Chris Wilsond1e61e72012-04-10 17:00:41 +01001710static bool i915_hangcheck_hung(struct drm_device *dev)
1711{
1712 drm_i915_private_t *dev_priv = dev->dev_private;
1713
1714 if (dev_priv->hangcheck_count++ > 1) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001715 bool hung = true;
1716
Chris Wilsond1e61e72012-04-10 17:00:41 +01001717 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1718 i915_handle_error(dev, true);
1719
1720 if (!IS_GEN2(dev)) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001721 struct intel_ring_buffer *ring;
1722 int i;
1723
Chris Wilsond1e61e72012-04-10 17:00:41 +01001724 /* Is the chip hanging on a WAIT_FOR_EVENT?
1725 * If so we can simply poke the RB_WAIT bit
1726 * and break the hang. This should work on
1727 * all but the second generation chipsets.
1728 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001729 for_each_ring(ring, dev_priv, i)
1730 hung &= !kick_ring(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01001731 }
1732
Chris Wilsonb4519512012-05-11 14:29:30 +01001733 return hung;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001734 }
1735
1736 return false;
1737}
1738
Ben Gamarif65d9422009-09-14 17:48:44 -04001739/**
1740 * This is called when the chip hasn't reported back with completed
1741 * batchbuffers in a long time. The first time this is called we simply record
1742 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1743 * again, we assume the chip is wedged and try to fix it.
1744 */
1745void i915_hangcheck_elapsed(unsigned long data)
1746{
1747 struct drm_device *dev = (struct drm_device *)data;
1748 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001749 uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
Chris Wilsonb4519512012-05-11 14:29:30 +01001750 struct intel_ring_buffer *ring;
1751 bool err = false, idle;
1752 int i;
Chris Wilson893eead2010-10-27 14:44:35 +01001753
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001754 if (!i915_enable_hangcheck)
1755 return;
1756
Chris Wilsonb4519512012-05-11 14:29:30 +01001757 memset(acthd, 0, sizeof(acthd));
1758 idle = true;
1759 for_each_ring(ring, dev_priv, i) {
1760 idle &= i915_hangcheck_ring_idle(ring, &err);
1761 acthd[i] = intel_ring_get_active_head(ring);
1762 }
1763
Chris Wilson893eead2010-10-27 14:44:35 +01001764 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilsonb4519512012-05-11 14:29:30 +01001765 if (idle) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001766 if (err) {
1767 if (i915_hangcheck_hung(dev))
1768 return;
1769
Chris Wilson893eead2010-10-27 14:44:35 +01001770 goto repeat;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001771 }
1772
1773 dev_priv->hangcheck_count = 0;
Chris Wilson893eead2010-10-27 14:44:35 +01001774 return;
1775 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001776
Ben Widawskybd9854f2012-08-23 15:18:09 -07001777 i915_get_extra_instdone(dev, instdone);
Chris Wilsonb4519512012-05-11 14:29:30 +01001778 if (memcmp(dev_priv->last_acthd, acthd, sizeof(acthd)) == 0 &&
Ben Widawsky050ee912012-08-22 11:32:15 -07001779 memcmp(dev_priv->prev_instdone, instdone, sizeof(instdone)) == 0) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001780 if (i915_hangcheck_hung(dev))
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001781 return;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001782 } else {
1783 dev_priv->hangcheck_count = 0;
1784
Chris Wilsonb4519512012-05-11 14:29:30 +01001785 memcpy(dev_priv->last_acthd, acthd, sizeof(acthd));
Ben Widawsky050ee912012-08-22 11:32:15 -07001786 memcpy(dev_priv->prev_instdone, instdone, sizeof(instdone));
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001787 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001788
Chris Wilson893eead2010-10-27 14:44:35 +01001789repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001790 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001791 mod_timer(&dev_priv->hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01001792 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04001793}
1794
Linus Torvalds1da177e2005-04-16 15:20:36 -07001795/* drm_dma.h hooks
1796*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001797static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001798{
1799 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1800
Jesse Barnes46979952011-04-07 13:53:55 -07001801 atomic_set(&dev_priv->irq_received, 0);
1802
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001803 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01001804
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001805 /* XXX hotplug from PCH */
1806
1807 I915_WRITE(DEIMR, 0xffffffff);
1808 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001809 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001810
1811 /* and GT */
1812 I915_WRITE(GTIMR, 0xffffffff);
1813 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001814 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001815
1816 /* south display irq */
1817 I915_WRITE(SDEIMR, 0xffffffff);
1818 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001819 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001820}
1821
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001822static void valleyview_irq_preinstall(struct drm_device *dev)
1823{
1824 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1825 int pipe;
1826
1827 atomic_set(&dev_priv->irq_received, 0);
1828
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001829 /* VLV magic */
1830 I915_WRITE(VLV_IMR, 0);
1831 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
1832 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
1833 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
1834
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001835 /* and GT */
1836 I915_WRITE(GTIIR, I915_READ(GTIIR));
1837 I915_WRITE(GTIIR, I915_READ(GTIIR));
1838 I915_WRITE(GTIMR, 0xffffffff);
1839 I915_WRITE(GTIER, 0x0);
1840 POSTING_READ(GTIER);
1841
1842 I915_WRITE(DPINVGTT, 0xff);
1843
1844 I915_WRITE(PORT_HOTPLUG_EN, 0);
1845 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1846 for_each_pipe(pipe)
1847 I915_WRITE(PIPESTAT(pipe), 0xffff);
1848 I915_WRITE(VLV_IIR, 0xffffffff);
1849 I915_WRITE(VLV_IMR, 0xffffffff);
1850 I915_WRITE(VLV_IER, 0x0);
1851 POSTING_READ(VLV_IER);
1852}
1853
Keith Packard7fe0b972011-09-19 13:31:02 -07001854/*
1855 * Enable digital hotplug on the PCH, and configure the DP short pulse
1856 * duration to 2ms (which is the minimum in the Display Port spec)
1857 *
1858 * This register is the same on all known PCH chips.
1859 */
1860
1861static void ironlake_enable_pch_hotplug(struct drm_device *dev)
1862{
1863 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1864 u32 hotplug;
1865
1866 hotplug = I915_READ(PCH_PORT_HOTPLUG);
1867 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
1868 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
1869 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
1870 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
1871 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
1872}
1873
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001874static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001875{
1876 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1877 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001878 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
Daniel Vetterce99c252012-12-01 13:53:47 +01001879 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
1880 DE_AUX_CHANNEL_A;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001881 u32 render_irqs;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001882 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001883
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001884 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001885
1886 /* should always can generate irq */
1887 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001888 I915_WRITE(DEIMR, dev_priv->irq_mask);
1889 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001890 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001891
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001892 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001893
1894 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001895 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001896
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001897 if (IS_GEN6(dev))
1898 render_irqs =
1899 GT_USER_INTERRUPT |
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001900 GEN6_BSD_USER_INTERRUPT |
1901 GEN6_BLITTER_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001902 else
1903 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00001904 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001905 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001906 GT_BSD_USER_INTERRUPT;
1907 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001908 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001909
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001910 if (HAS_PCH_CPT(dev)) {
Chris Wilson9035a972011-02-16 09:36:05 +00001911 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1912 SDE_PORTB_HOTPLUG_CPT |
1913 SDE_PORTC_HOTPLUG_CPT |
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001914 SDE_PORTD_HOTPLUG_CPT |
Daniel Vetterce99c252012-12-01 13:53:47 +01001915 SDE_GMBUS_CPT |
1916 SDE_AUX_MASK_CPT);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001917 } else {
Chris Wilson9035a972011-02-16 09:36:05 +00001918 hotplug_mask = (SDE_CRT_HOTPLUG |
1919 SDE_PORTB_HOTPLUG |
1920 SDE_PORTC_HOTPLUG |
1921 SDE_PORTD_HOTPLUG |
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001922 SDE_GMBUS |
Chris Wilson9035a972011-02-16 09:36:05 +00001923 SDE_AUX_MASK);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001924 }
1925
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001926 dev_priv->pch_irq_mask = ~hotplug_mask;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001927
1928 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001929 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1930 I915_WRITE(SDEIER, hotplug_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001931 POSTING_READ(SDEIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001932
Keith Packard7fe0b972011-09-19 13:31:02 -07001933 ironlake_enable_pch_hotplug(dev);
1934
Jesse Barnesf97108d2010-01-29 11:27:07 -08001935 if (IS_IRONLAKE_M(dev)) {
1936 /* Clear & enable PCU event interrupts */
1937 I915_WRITE(DEIIR, DE_PCU_EVENT);
1938 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1939 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1940 }
1941
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001942 return 0;
1943}
1944
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001945static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001946{
1947 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1948 /* enable kind of interrupts always enabled */
Chris Wilsonb615b572012-05-02 09:52:12 +01001949 u32 display_mask =
1950 DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
1951 DE_PLANEC_FLIP_DONE_IVB |
1952 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetterce99c252012-12-01 13:53:47 +01001953 DE_PLANEA_FLIP_DONE_IVB |
1954 DE_AUX_CHANNEL_A_IVB;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001955 u32 render_irqs;
1956 u32 hotplug_mask;
1957
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001958 dev_priv->irq_mask = ~display_mask;
1959
1960 /* should always can generate irq */
1961 I915_WRITE(DEIIR, I915_READ(DEIIR));
1962 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilsonb615b572012-05-02 09:52:12 +01001963 I915_WRITE(DEIER,
1964 display_mask |
1965 DE_PIPEC_VBLANK_IVB |
1966 DE_PIPEB_VBLANK_IVB |
1967 DE_PIPEA_VBLANK_IVB);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001968 POSTING_READ(DEIER);
1969
Ben Widawsky15b9f802012-05-25 16:56:23 -07001970 dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001971
1972 I915_WRITE(GTIIR, I915_READ(GTIIR));
1973 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1974
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001975 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
Ben Widawsky15b9f802012-05-25 16:56:23 -07001976 GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001977 I915_WRITE(GTIER, render_irqs);
1978 POSTING_READ(GTIER);
1979
1980 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1981 SDE_PORTB_HOTPLUG_CPT |
1982 SDE_PORTC_HOTPLUG_CPT |
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001983 SDE_PORTD_HOTPLUG_CPT |
Daniel Vetterce99c252012-12-01 13:53:47 +01001984 SDE_GMBUS_CPT |
1985 SDE_AUX_MASK_CPT);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001986 dev_priv->pch_irq_mask = ~hotplug_mask;
1987
1988 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1989 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1990 I915_WRITE(SDEIER, hotplug_mask);
1991 POSTING_READ(SDEIER);
1992
Keith Packard7fe0b972011-09-19 13:31:02 -07001993 ironlake_enable_pch_hotplug(dev);
1994
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001995 return 0;
1996}
1997
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001998static int valleyview_irq_postinstall(struct drm_device *dev)
1999{
2000 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002001 u32 enable_mask;
2002 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002003 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002004 u32 render_irqs;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002005 u16 msid;
2006
2007 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002008 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2009 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2010 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002011 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
2012
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002013 /*
2014 *Leave vblank interrupts masked initially. enable/disable will
2015 * toggle them based on usage.
2016 */
2017 dev_priv->irq_mask = (~enable_mask) |
2018 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2019 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002020
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002021 dev_priv->pipestat[0] = 0;
2022 dev_priv->pipestat[1] = 0;
2023
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002024 /* Hack for broken MSIs on VLV */
2025 pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
2026 pci_read_config_word(dev->pdev, 0x98, &msid);
2027 msid &= 0xff; /* mask out delivery bits */
2028 msid |= (1<<14);
2029 pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
2030
2031 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
2032 I915_WRITE(VLV_IER, enable_mask);
2033 I915_WRITE(VLV_IIR, 0xffffffff);
2034 I915_WRITE(PIPESTAT(0), 0xffff);
2035 I915_WRITE(PIPESTAT(1), 0xffff);
2036 POSTING_READ(VLV_IER);
2037
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002038 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002039 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002040 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
2041
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002042 I915_WRITE(VLV_IIR, 0xffffffff);
2043 I915_WRITE(VLV_IIR, 0xffffffff);
2044
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002045 I915_WRITE(GTIIR, I915_READ(GTIIR));
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002046 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002047
2048 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
2049 GEN6_BLITTER_USER_INTERRUPT;
2050 I915_WRITE(GTIER, render_irqs);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002051 POSTING_READ(GTIER);
2052
2053 /* ack & enable invalid PTE error interrupts */
2054#if 0 /* FIXME: add support to irq handler for checking these bits */
2055 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2056 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2057#endif
2058
2059 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002060 /* Note HDMI and DP share bits */
2061 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2062 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2063 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2064 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2065 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2066 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Vijay Purushothamanae33cdcf2012-09-27 19:13:02 +05302067 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002068 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
Vijay Purushothamanae33cdcf2012-09-27 19:13:02 +05302069 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002070 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2071 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2072 hotplug_en |= CRT_HOTPLUG_INT_EN;
2073 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2074 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002075
2076 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2077
2078 return 0;
2079}
2080
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002081static void valleyview_irq_uninstall(struct drm_device *dev)
2082{
2083 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2084 int pipe;
2085
2086 if (!dev_priv)
2087 return;
2088
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002089 for_each_pipe(pipe)
2090 I915_WRITE(PIPESTAT(pipe), 0xffff);
2091
2092 I915_WRITE(HWSTAM, 0xffffffff);
2093 I915_WRITE(PORT_HOTPLUG_EN, 0);
2094 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2095 for_each_pipe(pipe)
2096 I915_WRITE(PIPESTAT(pipe), 0xffff);
2097 I915_WRITE(VLV_IIR, 0xffffffff);
2098 I915_WRITE(VLV_IMR, 0xffffffff);
2099 I915_WRITE(VLV_IER, 0x0);
2100 POSTING_READ(VLV_IER);
2101}
2102
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002103static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002104{
2105 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002106
2107 if (!dev_priv)
2108 return;
2109
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002110 I915_WRITE(HWSTAM, 0xffffffff);
2111
2112 I915_WRITE(DEIMR, 0xffffffff);
2113 I915_WRITE(DEIER, 0x0);
2114 I915_WRITE(DEIIR, I915_READ(DEIIR));
2115
2116 I915_WRITE(GTIMR, 0xffffffff);
2117 I915_WRITE(GTIER, 0x0);
2118 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002119
2120 I915_WRITE(SDEIMR, 0xffffffff);
2121 I915_WRITE(SDEIER, 0x0);
2122 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002123}
2124
Chris Wilsonc2798b12012-04-22 21:13:57 +01002125static void i8xx_irq_preinstall(struct drm_device * dev)
2126{
2127 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2128 int pipe;
2129
2130 atomic_set(&dev_priv->irq_received, 0);
2131
2132 for_each_pipe(pipe)
2133 I915_WRITE(PIPESTAT(pipe), 0);
2134 I915_WRITE16(IMR, 0xffff);
2135 I915_WRITE16(IER, 0x0);
2136 POSTING_READ16(IER);
2137}
2138
2139static int i8xx_irq_postinstall(struct drm_device *dev)
2140{
2141 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2142
Chris Wilsonc2798b12012-04-22 21:13:57 +01002143 dev_priv->pipestat[0] = 0;
2144 dev_priv->pipestat[1] = 0;
2145
2146 I915_WRITE16(EMR,
2147 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2148
2149 /* Unmask the interrupts that we always want on. */
2150 dev_priv->irq_mask =
2151 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2152 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2153 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2154 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2155 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2156 I915_WRITE16(IMR, dev_priv->irq_mask);
2157
2158 I915_WRITE16(IER,
2159 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2160 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2161 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2162 I915_USER_INTERRUPT);
2163 POSTING_READ16(IER);
2164
2165 return 0;
2166}
2167
Daniel Vetterff1f5252012-10-02 15:10:55 +02002168static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01002169{
2170 struct drm_device *dev = (struct drm_device *) arg;
2171 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002172 u16 iir, new_iir;
2173 u32 pipe_stats[2];
2174 unsigned long irqflags;
2175 int irq_received;
2176 int pipe;
2177 u16 flip_mask =
2178 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2179 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2180
2181 atomic_inc(&dev_priv->irq_received);
2182
2183 iir = I915_READ16(IIR);
2184 if (iir == 0)
2185 return IRQ_NONE;
2186
2187 while (iir & ~flip_mask) {
2188 /* Can't rely on pipestat interrupt bit in iir as it might
2189 * have been cleared after the pipestat interrupt was received.
2190 * It doesn't set the bit in iir again, but it still produces
2191 * interrupts (for non-MSI).
2192 */
2193 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2194 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2195 i915_handle_error(dev, false);
2196
2197 for_each_pipe(pipe) {
2198 int reg = PIPESTAT(pipe);
2199 pipe_stats[pipe] = I915_READ(reg);
2200
2201 /*
2202 * Clear the PIPE*STAT regs before the IIR
2203 */
2204 if (pipe_stats[pipe] & 0x8000ffff) {
2205 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2206 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2207 pipe_name(pipe));
2208 I915_WRITE(reg, pipe_stats[pipe]);
2209 irq_received = 1;
2210 }
2211 }
2212 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2213
2214 I915_WRITE16(IIR, iir & ~flip_mask);
2215 new_iir = I915_READ16(IIR); /* Flush posted writes */
2216
Daniel Vetterd05c6172012-04-26 23:28:09 +02002217 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002218
2219 if (iir & I915_USER_INTERRUPT)
2220 notify_ring(dev, &dev_priv->ring[RCS]);
2221
2222 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
2223 drm_handle_vblank(dev, 0)) {
2224 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
2225 intel_prepare_page_flip(dev, 0);
2226 intel_finish_page_flip(dev, 0);
2227 flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
2228 }
2229 }
2230
2231 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
2232 drm_handle_vblank(dev, 1)) {
2233 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
2234 intel_prepare_page_flip(dev, 1);
2235 intel_finish_page_flip(dev, 1);
2236 flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2237 }
2238 }
2239
2240 iir = new_iir;
2241 }
2242
2243 return IRQ_HANDLED;
2244}
2245
2246static void i8xx_irq_uninstall(struct drm_device * dev)
2247{
2248 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2249 int pipe;
2250
Chris Wilsonc2798b12012-04-22 21:13:57 +01002251 for_each_pipe(pipe) {
2252 /* Clear enable bits; then clear status bits */
2253 I915_WRITE(PIPESTAT(pipe), 0);
2254 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2255 }
2256 I915_WRITE16(IMR, 0xffff);
2257 I915_WRITE16(IER, 0x0);
2258 I915_WRITE16(IIR, I915_READ16(IIR));
2259}
2260
Chris Wilsona266c7d2012-04-24 22:59:44 +01002261static void i915_irq_preinstall(struct drm_device * dev)
2262{
2263 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2264 int pipe;
2265
2266 atomic_set(&dev_priv->irq_received, 0);
2267
2268 if (I915_HAS_HOTPLUG(dev)) {
2269 I915_WRITE(PORT_HOTPLUG_EN, 0);
2270 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2271 }
2272
Chris Wilson00d98eb2012-04-24 22:59:48 +01002273 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002274 for_each_pipe(pipe)
2275 I915_WRITE(PIPESTAT(pipe), 0);
2276 I915_WRITE(IMR, 0xffffffff);
2277 I915_WRITE(IER, 0x0);
2278 POSTING_READ(IER);
2279}
2280
2281static int i915_irq_postinstall(struct drm_device *dev)
2282{
2283 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002284 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002285
Chris Wilsona266c7d2012-04-24 22:59:44 +01002286 dev_priv->pipestat[0] = 0;
2287 dev_priv->pipestat[1] = 0;
2288
Chris Wilson38bde182012-04-24 22:59:50 +01002289 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2290
2291 /* Unmask the interrupts that we always want on. */
2292 dev_priv->irq_mask =
2293 ~(I915_ASLE_INTERRUPT |
2294 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2295 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2296 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2297 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2298 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2299
2300 enable_mask =
2301 I915_ASLE_INTERRUPT |
2302 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2303 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2304 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2305 I915_USER_INTERRUPT;
2306
Chris Wilsona266c7d2012-04-24 22:59:44 +01002307 if (I915_HAS_HOTPLUG(dev)) {
2308 /* Enable in IER... */
2309 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2310 /* and unmask in IMR */
2311 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2312 }
2313
Chris Wilsona266c7d2012-04-24 22:59:44 +01002314 I915_WRITE(IMR, dev_priv->irq_mask);
2315 I915_WRITE(IER, enable_mask);
2316 POSTING_READ(IER);
2317
2318 if (I915_HAS_HOTPLUG(dev)) {
2319 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2320
Chris Wilsona266c7d2012-04-24 22:59:44 +01002321 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2322 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2323 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2324 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2325 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2326 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002327 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002328 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002329 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002330 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2331 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2332 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002333 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2334 }
2335
2336 /* Ignore TV since it's buggy */
2337
2338 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2339 }
2340
2341 intel_opregion_enable_asle(dev);
2342
2343 return 0;
2344}
2345
Daniel Vetterff1f5252012-10-02 15:10:55 +02002346static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002347{
2348 struct drm_device *dev = (struct drm_device *) arg;
2349 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01002350 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002351 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01002352 u32 flip_mask =
2353 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2354 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2355 u32 flip[2] = {
2356 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
2357 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
2358 };
2359 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002360
2361 atomic_inc(&dev_priv->irq_received);
2362
2363 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01002364 do {
2365 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01002366 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002367
2368 /* Can't rely on pipestat interrupt bit in iir as it might
2369 * have been cleared after the pipestat interrupt was received.
2370 * It doesn't set the bit in iir again, but it still produces
2371 * interrupts (for non-MSI).
2372 */
2373 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2374 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2375 i915_handle_error(dev, false);
2376
2377 for_each_pipe(pipe) {
2378 int reg = PIPESTAT(pipe);
2379 pipe_stats[pipe] = I915_READ(reg);
2380
Chris Wilson38bde182012-04-24 22:59:50 +01002381 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002382 if (pipe_stats[pipe] & 0x8000ffff) {
2383 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2384 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2385 pipe_name(pipe));
2386 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01002387 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002388 }
2389 }
2390 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2391
2392 if (!irq_received)
2393 break;
2394
Chris Wilsona266c7d2012-04-24 22:59:44 +01002395 /* Consume port. Then clear IIR or we'll miss events */
2396 if ((I915_HAS_HOTPLUG(dev)) &&
2397 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2398 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2399
2400 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2401 hotplug_status);
2402 if (hotplug_status & dev_priv->hotplug_supported_mask)
2403 queue_work(dev_priv->wq,
2404 &dev_priv->hotplug_work);
2405
2406 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01002407 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002408 }
2409
Chris Wilson38bde182012-04-24 22:59:50 +01002410 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002411 new_iir = I915_READ(IIR); /* Flush posted writes */
2412
Chris Wilsona266c7d2012-04-24 22:59:44 +01002413 if (iir & I915_USER_INTERRUPT)
2414 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002415
Chris Wilsona266c7d2012-04-24 22:59:44 +01002416 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01002417 int plane = pipe;
2418 if (IS_MOBILE(dev))
2419 plane = !plane;
Chris Wilson8291ee92012-04-24 22:59:47 +01002420 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002421 drm_handle_vblank(dev, pipe)) {
Chris Wilson38bde182012-04-24 22:59:50 +01002422 if (iir & flip[plane]) {
2423 intel_prepare_page_flip(dev, plane);
2424 intel_finish_page_flip(dev, pipe);
2425 flip_mask &= ~flip[plane];
2426 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002427 }
2428
2429 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2430 blc_event = true;
2431 }
2432
Chris Wilsona266c7d2012-04-24 22:59:44 +01002433 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2434 intel_opregion_asle_intr(dev);
2435
2436 /* With MSI, interrupts are only generated when iir
2437 * transitions from zero to nonzero. If another bit got
2438 * set while we were handling the existing iir bits, then
2439 * we would never get another interrupt.
2440 *
2441 * This is fine on non-MSI as well, as if we hit this path
2442 * we avoid exiting the interrupt handler only to generate
2443 * another one.
2444 *
2445 * Note that for MSI this could cause a stray interrupt report
2446 * if an interrupt landed in the time between writing IIR and
2447 * the posting read. This should be rare enough to never
2448 * trigger the 99% of 100,000 interrupts test for disabling
2449 * stray interrupts.
2450 */
Chris Wilson38bde182012-04-24 22:59:50 +01002451 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002452 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01002453 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002454
Daniel Vetterd05c6172012-04-26 23:28:09 +02002455 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01002456
Chris Wilsona266c7d2012-04-24 22:59:44 +01002457 return ret;
2458}
2459
2460static void i915_irq_uninstall(struct drm_device * dev)
2461{
2462 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2463 int pipe;
2464
Chris Wilsona266c7d2012-04-24 22:59:44 +01002465 if (I915_HAS_HOTPLUG(dev)) {
2466 I915_WRITE(PORT_HOTPLUG_EN, 0);
2467 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2468 }
2469
Chris Wilson00d98eb2012-04-24 22:59:48 +01002470 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01002471 for_each_pipe(pipe) {
2472 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002473 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01002474 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2475 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002476 I915_WRITE(IMR, 0xffffffff);
2477 I915_WRITE(IER, 0x0);
2478
Chris Wilsona266c7d2012-04-24 22:59:44 +01002479 I915_WRITE(IIR, I915_READ(IIR));
2480}
2481
2482static void i965_irq_preinstall(struct drm_device * dev)
2483{
2484 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2485 int pipe;
2486
2487 atomic_set(&dev_priv->irq_received, 0);
2488
Chris Wilsonadca4732012-05-11 18:01:31 +01002489 I915_WRITE(PORT_HOTPLUG_EN, 0);
2490 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002491
2492 I915_WRITE(HWSTAM, 0xeffe);
2493 for_each_pipe(pipe)
2494 I915_WRITE(PIPESTAT(pipe), 0);
2495 I915_WRITE(IMR, 0xffffffff);
2496 I915_WRITE(IER, 0x0);
2497 POSTING_READ(IER);
2498}
2499
2500static int i965_irq_postinstall(struct drm_device *dev)
2501{
2502 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonadca4732012-05-11 18:01:31 +01002503 u32 hotplug_en;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002504 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002505 u32 error_mask;
2506
Chris Wilsona266c7d2012-04-24 22:59:44 +01002507 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002508 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01002509 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002510 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2511 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2512 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2513 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2514 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2515
2516 enable_mask = ~dev_priv->irq_mask;
2517 enable_mask |= I915_USER_INTERRUPT;
2518
2519 if (IS_G4X(dev))
2520 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002521
2522 dev_priv->pipestat[0] = 0;
2523 dev_priv->pipestat[1] = 0;
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002524 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002525
Chris Wilsona266c7d2012-04-24 22:59:44 +01002526 /*
2527 * Enable some error detection, note the instruction error mask
2528 * bit is reserved, so we leave it masked.
2529 */
2530 if (IS_G4X(dev)) {
2531 error_mask = ~(GM45_ERROR_PAGE_TABLE |
2532 GM45_ERROR_MEM_PRIV |
2533 GM45_ERROR_CP_PRIV |
2534 I915_ERROR_MEMORY_REFRESH);
2535 } else {
2536 error_mask = ~(I915_ERROR_PAGE_TABLE |
2537 I915_ERROR_MEMORY_REFRESH);
2538 }
2539 I915_WRITE(EMR, error_mask);
2540
2541 I915_WRITE(IMR, dev_priv->irq_mask);
2542 I915_WRITE(IER, enable_mask);
2543 POSTING_READ(IER);
2544
Chris Wilsonadca4732012-05-11 18:01:31 +01002545 /* Note HDMI and DP share hotplug bits */
2546 hotplug_en = 0;
2547 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2548 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2549 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2550 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2551 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2552 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002553 if (IS_G4X(dev)) {
2554 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
2555 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2556 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
2557 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2558 } else {
2559 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
2560 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2561 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
2562 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2563 }
Chris Wilsonadca4732012-05-11 18:01:31 +01002564 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2565 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002566
Chris Wilsonadca4732012-05-11 18:01:31 +01002567 /* Programming the CRT detection parameters tends
2568 to generate a spurious hotplug event about three
2569 seconds later. So just do it once.
2570 */
2571 if (IS_G4X(dev))
2572 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2573 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002574 }
2575
Chris Wilsonadca4732012-05-11 18:01:31 +01002576 /* Ignore TV since it's buggy */
2577
2578 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2579
Chris Wilsona266c7d2012-04-24 22:59:44 +01002580 intel_opregion_enable_asle(dev);
2581
2582 return 0;
2583}
2584
Daniel Vetterff1f5252012-10-02 15:10:55 +02002585static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002586{
2587 struct drm_device *dev = (struct drm_device *) arg;
2588 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002589 u32 iir, new_iir;
2590 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002591 unsigned long irqflags;
2592 int irq_received;
2593 int ret = IRQ_NONE, pipe;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002594
2595 atomic_inc(&dev_priv->irq_received);
2596
2597 iir = I915_READ(IIR);
2598
Chris Wilsona266c7d2012-04-24 22:59:44 +01002599 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002600 bool blc_event = false;
2601
Chris Wilsona266c7d2012-04-24 22:59:44 +01002602 irq_received = iir != 0;
2603
2604 /* Can't rely on pipestat interrupt bit in iir as it might
2605 * have been cleared after the pipestat interrupt was received.
2606 * It doesn't set the bit in iir again, but it still produces
2607 * interrupts (for non-MSI).
2608 */
2609 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2610 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2611 i915_handle_error(dev, false);
2612
2613 for_each_pipe(pipe) {
2614 int reg = PIPESTAT(pipe);
2615 pipe_stats[pipe] = I915_READ(reg);
2616
2617 /*
2618 * Clear the PIPE*STAT regs before the IIR
2619 */
2620 if (pipe_stats[pipe] & 0x8000ffff) {
2621 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2622 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2623 pipe_name(pipe));
2624 I915_WRITE(reg, pipe_stats[pipe]);
2625 irq_received = 1;
2626 }
2627 }
2628 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2629
2630 if (!irq_received)
2631 break;
2632
2633 ret = IRQ_HANDLED;
2634
2635 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01002636 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002637 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2638
2639 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2640 hotplug_status);
2641 if (hotplug_status & dev_priv->hotplug_supported_mask)
2642 queue_work(dev_priv->wq,
2643 &dev_priv->hotplug_work);
2644
2645 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2646 I915_READ(PORT_HOTPLUG_STAT);
2647 }
2648
2649 I915_WRITE(IIR, iir);
2650 new_iir = I915_READ(IIR); /* Flush posted writes */
2651
Chris Wilsona266c7d2012-04-24 22:59:44 +01002652 if (iir & I915_USER_INTERRUPT)
2653 notify_ring(dev, &dev_priv->ring[RCS]);
2654 if (iir & I915_BSD_USER_INTERRUPT)
2655 notify_ring(dev, &dev_priv->ring[VCS]);
2656
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002657 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002658 intel_prepare_page_flip(dev, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002659
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002660 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002661 intel_prepare_page_flip(dev, 1);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002662
2663 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002664 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002665 drm_handle_vblank(dev, pipe)) {
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002666 i915_pageflip_stall_check(dev, pipe);
2667 intel_finish_page_flip(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002668 }
2669
2670 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2671 blc_event = true;
2672 }
2673
2674
2675 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2676 intel_opregion_asle_intr(dev);
2677
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002678 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2679 gmbus_irq_handler(dev);
2680
Chris Wilsona266c7d2012-04-24 22:59:44 +01002681 /* With MSI, interrupts are only generated when iir
2682 * transitions from zero to nonzero. If another bit got
2683 * set while we were handling the existing iir bits, then
2684 * we would never get another interrupt.
2685 *
2686 * This is fine on non-MSI as well, as if we hit this path
2687 * we avoid exiting the interrupt handler only to generate
2688 * another one.
2689 *
2690 * Note that for MSI this could cause a stray interrupt report
2691 * if an interrupt landed in the time between writing IIR and
2692 * the posting read. This should be rare enough to never
2693 * trigger the 99% of 100,000 interrupts test for disabling
2694 * stray interrupts.
2695 */
2696 iir = new_iir;
2697 }
2698
Daniel Vetterd05c6172012-04-26 23:28:09 +02002699 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01002700
Chris Wilsona266c7d2012-04-24 22:59:44 +01002701 return ret;
2702}
2703
2704static void i965_irq_uninstall(struct drm_device * dev)
2705{
2706 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2707 int pipe;
2708
2709 if (!dev_priv)
2710 return;
2711
Chris Wilsonadca4732012-05-11 18:01:31 +01002712 I915_WRITE(PORT_HOTPLUG_EN, 0);
2713 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002714
2715 I915_WRITE(HWSTAM, 0xffffffff);
2716 for_each_pipe(pipe)
2717 I915_WRITE(PIPESTAT(pipe), 0);
2718 I915_WRITE(IMR, 0xffffffff);
2719 I915_WRITE(IER, 0x0);
2720
2721 for_each_pipe(pipe)
2722 I915_WRITE(PIPESTAT(pipe),
2723 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
2724 I915_WRITE(IIR, I915_READ(IIR));
2725}
2726
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002727void intel_irq_init(struct drm_device *dev)
2728{
Chris Wilson8b2e3262012-04-24 22:59:41 +01002729 struct drm_i915_private *dev_priv = dev->dev_private;
2730
2731 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
2732 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002733 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01002734 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01002735
Daniel Vetter61bac782012-12-01 21:03:21 +01002736 setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
2737 (unsigned long) dev);
2738
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01002739 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, 0);
2740
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002741 dev->driver->get_vblank_counter = i915_get_vblank_counter;
2742 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03002743 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002744 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2745 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2746 }
2747
Keith Packardc3613de2011-08-12 17:05:54 -07002748 if (drm_core_check_feature(dev, DRIVER_MODESET))
2749 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2750 else
2751 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002752 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2753
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002754 if (IS_VALLEYVIEW(dev)) {
2755 dev->driver->irq_handler = valleyview_irq_handler;
2756 dev->driver->irq_preinstall = valleyview_irq_preinstall;
2757 dev->driver->irq_postinstall = valleyview_irq_postinstall;
2758 dev->driver->irq_uninstall = valleyview_irq_uninstall;
2759 dev->driver->enable_vblank = valleyview_enable_vblank;
2760 dev->driver->disable_vblank = valleyview_disable_vblank;
Daniel Vetter4a06e202012-12-01 13:53:40 +01002761 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002762 /* Share pre & uninstall handlers with ILK/SNB */
2763 dev->driver->irq_handler = ivybridge_irq_handler;
2764 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2765 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2766 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2767 dev->driver->enable_vblank = ivybridge_enable_vblank;
2768 dev->driver->disable_vblank = ivybridge_disable_vblank;
2769 } else if (HAS_PCH_SPLIT(dev)) {
2770 dev->driver->irq_handler = ironlake_irq_handler;
2771 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2772 dev->driver->irq_postinstall = ironlake_irq_postinstall;
2773 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2774 dev->driver->enable_vblank = ironlake_enable_vblank;
2775 dev->driver->disable_vblank = ironlake_disable_vblank;
2776 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01002777 if (INTEL_INFO(dev)->gen == 2) {
2778 dev->driver->irq_preinstall = i8xx_irq_preinstall;
2779 dev->driver->irq_postinstall = i8xx_irq_postinstall;
2780 dev->driver->irq_handler = i8xx_irq_handler;
2781 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002782 } else if (INTEL_INFO(dev)->gen == 3) {
2783 dev->driver->irq_preinstall = i915_irq_preinstall;
2784 dev->driver->irq_postinstall = i915_irq_postinstall;
2785 dev->driver->irq_uninstall = i915_irq_uninstall;
2786 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002787 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002788 dev->driver->irq_preinstall = i965_irq_preinstall;
2789 dev->driver->irq_postinstall = i965_irq_postinstall;
2790 dev->driver->irq_uninstall = i965_irq_uninstall;
2791 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002792 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002793 dev->driver->enable_vblank = i915_enable_vblank;
2794 dev->driver->disable_vblank = i915_disable_vblank;
2795 }
2796}