blob: 3a9c43d2c2c446f42220a11671df31b4f3811625 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030051 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030086 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030087 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +020098static const int chv_rates[] = { 162000, 202500, 210000, 216000,
99 243000, 270000, 324000, 405000,
100 420000, 432000, 540000 };
Ville Syrjäläf4896f12015-03-12 17:10:27 +0200101static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300102
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700103/**
104 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
105 * @intel_dp: DP struct
106 *
107 * If a CPU or PCH DP output is attached to an eDP panel, this function
108 * will return true, and false otherwise.
109 */
110static bool is_edp(struct intel_dp *intel_dp)
111{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200112 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
113
114 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115}
116
Imre Deak68b4d822013-05-08 13:14:06 +0300117static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700118{
Imre Deak68b4d822013-05-08 13:14:06 +0300119 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
120
121 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700122}
123
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
125{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200126 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100127}
128
Chris Wilsonea5b2132010-08-04 13:50:23 +0100129static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300130static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100131static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300132static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300133static void vlv_steal_power_sequencer(struct drm_device *dev,
134 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135
Ville Syrjäläe0fce782015-07-08 23:45:54 +0300136static unsigned int intel_dp_unused_lane_mask(int lane_count)
137{
138 return ~((1 << lane_count) - 1) & 0xf;
139}
140
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200141static int
142intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700143{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700144 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700145
146 switch (max_link_bw) {
147 case DP_LINK_BW_1_62:
148 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200149 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300150 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700151 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300152 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
153 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700154 max_link_bw = DP_LINK_BW_1_62;
155 break;
156 }
157 return max_link_bw;
158}
159
Paulo Zanonieeb63242014-05-06 14:56:50 +0300160static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
161{
162 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
163 struct drm_device *dev = intel_dig_port->base.base.dev;
164 u8 source_max, sink_max;
165
166 source_max = 4;
167 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
168 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
169 source_max = 2;
170
171 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
172
173 return min(source_max, sink_max);
174}
175
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400176/*
177 * The units on the numbers in the next two are... bizarre. Examples will
178 * make it clearer; this one parallels an example in the eDP spec.
179 *
180 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
181 *
182 * 270000 * 1 * 8 / 10 == 216000
183 *
184 * The actual data capacity of that configuration is 2.16Gbit/s, so the
185 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
186 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
187 * 119000. At 18bpp that's 2142000 kilobits per second.
188 *
189 * Thus the strange-looking division by 10 in intel_dp_link_required, to
190 * get the result in decakilobits instead of kilobits.
191 */
192
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700193static int
Keith Packardc8982612012-01-25 08:16:25 -0800194intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700195{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400196 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700197}
198
199static int
Dave Airliefe27d532010-06-30 11:46:17 +1000200intel_dp_max_data_rate(int max_link_clock, int max_lanes)
201{
202 return (max_link_clock * max_lanes * 8) / 10;
203}
204
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000205static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700206intel_dp_mode_valid(struct drm_connector *connector,
207 struct drm_display_mode *mode)
208{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100209 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300210 struct intel_connector *intel_connector = to_intel_connector(connector);
211 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100212 int target_clock = mode->clock;
213 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700214
Jani Nikuladd06f902012-10-19 14:51:50 +0300215 if (is_edp(intel_dp) && fixed_mode) {
216 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100217 return MODE_PANEL;
218
Jani Nikuladd06f902012-10-19 14:51:50 +0300219 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100220 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200221
222 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100223 }
224
Ville Syrjälä50fec212015-03-12 17:10:34 +0200225 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300226 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100227
228 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
229 mode_rate = intel_dp_link_required(target_clock, 18);
230
231 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200232 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233
234 if (mode->clock < 10000)
235 return MODE_CLOCK_LOW;
236
Daniel Vetter0af78a22012-05-23 11:30:55 +0200237 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
238 return MODE_H_ILLEGAL;
239
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700240 return MODE_OK;
241}
242
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800243uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700244{
245 int i;
246 uint32_t v = 0;
247
248 if (src_bytes > 4)
249 src_bytes = 4;
250 for (i = 0; i < src_bytes; i++)
251 v |= ((uint32_t) src[i]) << ((3-i) * 8);
252 return v;
253}
254
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000255static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700256{
257 int i;
258 if (dst_bytes > 4)
259 dst_bytes = 4;
260 for (i = 0; i < dst_bytes; i++)
261 dst[i] = src >> ((3-i) * 8);
262}
263
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700264/* hrawclock is 1/4 the FSB frequency */
265static int
266intel_hrawclk(struct drm_device *dev)
267{
268 struct drm_i915_private *dev_priv = dev->dev_private;
269 uint32_t clkcfg;
270
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530271 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
272 if (IS_VALLEYVIEW(dev))
273 return 200;
274
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700275 clkcfg = I915_READ(CLKCFG);
276 switch (clkcfg & CLKCFG_FSB_MASK) {
277 case CLKCFG_FSB_400:
278 return 100;
279 case CLKCFG_FSB_533:
280 return 133;
281 case CLKCFG_FSB_667:
282 return 166;
283 case CLKCFG_FSB_800:
284 return 200;
285 case CLKCFG_FSB_1067:
286 return 266;
287 case CLKCFG_FSB_1333:
288 return 333;
289 /* these two are just a guess; one of them might be right */
290 case CLKCFG_FSB_1600:
291 case CLKCFG_FSB_1600_ALT:
292 return 400;
293 default:
294 return 133;
295 }
296}
297
Jani Nikulabf13e812013-09-06 07:40:05 +0300298static void
299intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300300 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300301static void
302intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300303 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300304
Ville Syrjälä773538e82014-09-04 14:54:56 +0300305static void pps_lock(struct intel_dp *intel_dp)
306{
307 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
308 struct intel_encoder *encoder = &intel_dig_port->base;
309 struct drm_device *dev = encoder->base.dev;
310 struct drm_i915_private *dev_priv = dev->dev_private;
311 enum intel_display_power_domain power_domain;
312
313 /*
314 * See vlv_power_sequencer_reset() why we need
315 * a power domain reference here.
316 */
317 power_domain = intel_display_port_power_domain(encoder);
318 intel_display_power_get(dev_priv, power_domain);
319
320 mutex_lock(&dev_priv->pps_mutex);
321}
322
323static void pps_unlock(struct intel_dp *intel_dp)
324{
325 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
326 struct intel_encoder *encoder = &intel_dig_port->base;
327 struct drm_device *dev = encoder->base.dev;
328 struct drm_i915_private *dev_priv = dev->dev_private;
329 enum intel_display_power_domain power_domain;
330
331 mutex_unlock(&dev_priv->pps_mutex);
332
333 power_domain = intel_display_port_power_domain(encoder);
334 intel_display_power_put(dev_priv, power_domain);
335}
336
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300337static void
338vlv_power_sequencer_kick(struct intel_dp *intel_dp)
339{
340 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
341 struct drm_device *dev = intel_dig_port->base.base.dev;
342 struct drm_i915_private *dev_priv = dev->dev_private;
343 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300344 bool pll_enabled, release_cl_override = false;
345 enum dpio_phy phy = DPIO_PHY(pipe);
346 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300347 uint32_t DP;
348
349 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
350 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
351 pipe_name(pipe), port_name(intel_dig_port->port)))
352 return;
353
354 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
355 pipe_name(pipe), port_name(intel_dig_port->port));
356
357 /* Preserve the BIOS-computed detected bit. This is
358 * supposed to be read-only.
359 */
360 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
361 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
362 DP |= DP_PORT_WIDTH(1);
363 DP |= DP_LINK_TRAIN_PAT_1;
364
365 if (IS_CHERRYVIEW(dev))
366 DP |= DP_PIPE_SELECT_CHV(pipe);
367 else if (pipe == PIPE_B)
368 DP |= DP_PIPEB_SELECT;
369
Ville Syrjäläd288f652014-10-28 13:20:22 +0200370 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
371
372 /*
373 * The DPLL for the pipe must be enabled for this to work.
374 * So enable temporarily it if it's not already enabled.
375 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300376 if (!pll_enabled) {
377 release_cl_override = IS_CHERRYVIEW(dev) &&
378 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
379
Ville Syrjäläd288f652014-10-28 13:20:22 +0200380 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
381 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300382 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200383
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300384 /*
385 * Similar magic as in intel_dp_enable_port().
386 * We _must_ do this port enable + disable trick
387 * to make this power seqeuencer lock onto the port.
388 * Otherwise even VDD force bit won't work.
389 */
390 I915_WRITE(intel_dp->output_reg, DP);
391 POSTING_READ(intel_dp->output_reg);
392
393 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
394 POSTING_READ(intel_dp->output_reg);
395
396 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
397 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200398
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300399 if (!pll_enabled) {
Ville Syrjäläd288f652014-10-28 13:20:22 +0200400 vlv_force_pll_off(dev, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300401
402 if (release_cl_override)
403 chv_phy_powergate_ch(dev_priv, phy, ch, false);
404 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300405}
406
Jani Nikulabf13e812013-09-06 07:40:05 +0300407static enum pipe
408vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
409{
410 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300411 struct drm_device *dev = intel_dig_port->base.base.dev;
412 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300413 struct intel_encoder *encoder;
414 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300415 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300416
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300417 lockdep_assert_held(&dev_priv->pps_mutex);
418
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300419 /* We should never land here with regular DP ports */
420 WARN_ON(!is_edp(intel_dp));
421
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300422 if (intel_dp->pps_pipe != INVALID_PIPE)
423 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300424
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300425 /*
426 * We don't have power sequencer currently.
427 * Pick one that's not used by other ports.
428 */
429 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
430 base.head) {
431 struct intel_dp *tmp;
432
433 if (encoder->type != INTEL_OUTPUT_EDP)
434 continue;
435
436 tmp = enc_to_intel_dp(&encoder->base);
437
438 if (tmp->pps_pipe != INVALID_PIPE)
439 pipes &= ~(1 << tmp->pps_pipe);
440 }
441
442 /*
443 * Didn't find one. This should not happen since there
444 * are two power sequencers and up to two eDP ports.
445 */
446 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300447 pipe = PIPE_A;
448 else
449 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300450
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300451 vlv_steal_power_sequencer(dev, pipe);
452 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300453
454 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
455 pipe_name(intel_dp->pps_pipe),
456 port_name(intel_dig_port->port));
457
458 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300459 intel_dp_init_panel_power_sequencer(dev, intel_dp);
460 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300461
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300462 /*
463 * Even vdd force doesn't work until we've made
464 * the power sequencer lock in on the port.
465 */
466 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300467
468 return intel_dp->pps_pipe;
469}
470
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300471typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
472 enum pipe pipe);
473
474static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
475 enum pipe pipe)
476{
477 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
478}
479
480static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
481 enum pipe pipe)
482{
483 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
484}
485
486static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
487 enum pipe pipe)
488{
489 return true;
490}
491
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300492static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300493vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
494 enum port port,
495 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300496{
Jani Nikulabf13e812013-09-06 07:40:05 +0300497 enum pipe pipe;
498
Jani Nikulabf13e812013-09-06 07:40:05 +0300499 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
500 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
501 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300502
503 if (port_sel != PANEL_PORT_SELECT_VLV(port))
504 continue;
505
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300506 if (!pipe_check(dev_priv, pipe))
507 continue;
508
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300509 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300510 }
511
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300512 return INVALID_PIPE;
513}
514
515static void
516vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
517{
518 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
519 struct drm_device *dev = intel_dig_port->base.base.dev;
520 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300521 enum port port = intel_dig_port->port;
522
523 lockdep_assert_held(&dev_priv->pps_mutex);
524
525 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300526 /* first pick one where the panel is on */
527 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
528 vlv_pipe_has_pp_on);
529 /* didn't find one? pick one where vdd is on */
530 if (intel_dp->pps_pipe == INVALID_PIPE)
531 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
532 vlv_pipe_has_vdd_on);
533 /* didn't find one? pick one with just the correct port */
534 if (intel_dp->pps_pipe == INVALID_PIPE)
535 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
536 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300537
538 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
539 if (intel_dp->pps_pipe == INVALID_PIPE) {
540 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
541 port_name(port));
542 return;
543 }
544
545 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
546 port_name(port), pipe_name(intel_dp->pps_pipe));
547
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300548 intel_dp_init_panel_power_sequencer(dev, intel_dp);
549 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300550}
551
Ville Syrjälä773538e82014-09-04 14:54:56 +0300552void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
553{
554 struct drm_device *dev = dev_priv->dev;
555 struct intel_encoder *encoder;
556
557 if (WARN_ON(!IS_VALLEYVIEW(dev)))
558 return;
559
560 /*
561 * We can't grab pps_mutex here due to deadlock with power_domain
562 * mutex when power_domain functions are called while holding pps_mutex.
563 * That also means that in order to use pps_pipe the code needs to
564 * hold both a power domain reference and pps_mutex, and the power domain
565 * reference get/put must be done while _not_ holding pps_mutex.
566 * pps_{lock,unlock}() do these steps in the correct order, so one
567 * should use them always.
568 */
569
570 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
571 struct intel_dp *intel_dp;
572
573 if (encoder->type != INTEL_OUTPUT_EDP)
574 continue;
575
576 intel_dp = enc_to_intel_dp(&encoder->base);
577 intel_dp->pps_pipe = INVALID_PIPE;
578 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300579}
580
581static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
582{
583 struct drm_device *dev = intel_dp_to_dev(intel_dp);
584
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530585 if (IS_BROXTON(dev))
586 return BXT_PP_CONTROL(0);
587 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300588 return PCH_PP_CONTROL;
589 else
590 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
591}
592
593static u32 _pp_stat_reg(struct intel_dp *intel_dp)
594{
595 struct drm_device *dev = intel_dp_to_dev(intel_dp);
596
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530597 if (IS_BROXTON(dev))
598 return BXT_PP_STATUS(0);
599 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300600 return PCH_PP_STATUS;
601 else
602 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
603}
604
Clint Taylor01527b32014-07-07 13:01:46 -0700605/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
606 This function only applicable when panel PM state is not to be tracked */
607static int edp_notify_handler(struct notifier_block *this, unsigned long code,
608 void *unused)
609{
610 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
611 edp_notifier);
612 struct drm_device *dev = intel_dp_to_dev(intel_dp);
613 struct drm_i915_private *dev_priv = dev->dev_private;
614 u32 pp_div;
615 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700616
617 if (!is_edp(intel_dp) || code != SYS_RESTART)
618 return 0;
619
Ville Syrjälä773538e82014-09-04 14:54:56 +0300620 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300621
Clint Taylor01527b32014-07-07 13:01:46 -0700622 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300623 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
624
Clint Taylor01527b32014-07-07 13:01:46 -0700625 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
626 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
627 pp_div = I915_READ(pp_div_reg);
628 pp_div &= PP_REFERENCE_DIVIDER_MASK;
629
630 /* 0x1F write to PP_DIV_REG sets max cycle delay */
631 I915_WRITE(pp_div_reg, pp_div | 0x1F);
632 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
633 msleep(intel_dp->panel_power_cycle_delay);
634 }
635
Ville Syrjälä773538e82014-09-04 14:54:56 +0300636 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300637
Clint Taylor01527b32014-07-07 13:01:46 -0700638 return 0;
639}
640
Daniel Vetter4be73782014-01-17 14:39:48 +0100641static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700642{
Paulo Zanoni30add222012-10-26 19:05:45 -0200643 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700644 struct drm_i915_private *dev_priv = dev->dev_private;
645
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300646 lockdep_assert_held(&dev_priv->pps_mutex);
647
Ville Syrjälä9a423562014-10-16 21:29:48 +0300648 if (IS_VALLEYVIEW(dev) &&
649 intel_dp->pps_pipe == INVALID_PIPE)
650 return false;
651
Jani Nikulabf13e812013-09-06 07:40:05 +0300652 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700653}
654
Daniel Vetter4be73782014-01-17 14:39:48 +0100655static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700656{
Paulo Zanoni30add222012-10-26 19:05:45 -0200657 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700658 struct drm_i915_private *dev_priv = dev->dev_private;
659
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300660 lockdep_assert_held(&dev_priv->pps_mutex);
661
Ville Syrjälä9a423562014-10-16 21:29:48 +0300662 if (IS_VALLEYVIEW(dev) &&
663 intel_dp->pps_pipe == INVALID_PIPE)
664 return false;
665
Ville Syrjälä773538e82014-09-04 14:54:56 +0300666 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700667}
668
Keith Packard9b984da2011-09-19 13:54:47 -0700669static void
670intel_dp_check_edp(struct intel_dp *intel_dp)
671{
Paulo Zanoni30add222012-10-26 19:05:45 -0200672 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700673 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700674
Keith Packard9b984da2011-09-19 13:54:47 -0700675 if (!is_edp(intel_dp))
676 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700677
Daniel Vetter4be73782014-01-17 14:39:48 +0100678 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700679 WARN(1, "eDP powered off while attempting aux channel communication.\n");
680 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300681 I915_READ(_pp_stat_reg(intel_dp)),
682 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700683 }
684}
685
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100686static uint32_t
687intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
688{
689 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
690 struct drm_device *dev = intel_dig_port->base.base.dev;
691 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300692 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100693 uint32_t status;
694 bool done;
695
Daniel Vetteref04f002012-12-01 21:03:59 +0100696#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100697 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300698 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300699 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100700 else
701 done = wait_for_atomic(C, 10) == 0;
702 if (!done)
703 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
704 has_aux_irq);
705#undef C
706
707 return status;
708}
709
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000710static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
711{
712 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
713 struct drm_device *dev = intel_dig_port->base.base.dev;
714
715 /*
716 * The clock divider is based off the hrawclk, and would like to run at
717 * 2MHz. So, take the hrawclk value and divide by 2 and use that
718 */
719 return index ? 0 : intel_hrawclk(dev) / 2;
720}
721
722static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
723{
724 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
725 struct drm_device *dev = intel_dig_port->base.base.dev;
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300726 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000727
728 if (index)
729 return 0;
730
731 if (intel_dig_port->port == PORT_A) {
Ville Syrjälä05024da2015-06-03 15:45:08 +0300732 return DIV_ROUND_UP(dev_priv->cdclk_freq, 2000);
733
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000734 } else {
735 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
736 }
737}
738
739static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300740{
741 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
742 struct drm_device *dev = intel_dig_port->base.base.dev;
743 struct drm_i915_private *dev_priv = dev->dev_private;
744
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000745 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100746 if (index)
747 return 0;
Ville Syrjälä05024da2015-06-03 15:45:08 +0300748 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300749 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
750 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100751 switch (index) {
752 case 0: return 63;
753 case 1: return 72;
754 default: return 0;
755 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000756 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100757 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300758 }
759}
760
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000761static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
762{
763 return index ? 0 : 100;
764}
765
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000766static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
767{
768 /*
769 * SKL doesn't need us to program the AUX clock divider (Hardware will
770 * derive the clock from CDCLK automatically). We still implement the
771 * get_aux_clock_divider vfunc to plug-in into the existing code.
772 */
773 return index ? 0 : 1;
774}
775
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000776static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
777 bool has_aux_irq,
778 int send_bytes,
779 uint32_t aux_clock_divider)
780{
781 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
782 struct drm_device *dev = intel_dig_port->base.base.dev;
783 uint32_t precharge, timeout;
784
785 if (IS_GEN6(dev))
786 precharge = 3;
787 else
788 precharge = 5;
789
790 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
791 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
792 else
793 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
794
795 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000796 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000797 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000798 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000799 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000800 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000801 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
802 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000803 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000804}
805
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000806static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
807 bool has_aux_irq,
808 int send_bytes,
809 uint32_t unused)
810{
811 return DP_AUX_CH_CTL_SEND_BUSY |
812 DP_AUX_CH_CTL_DONE |
813 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
814 DP_AUX_CH_CTL_TIME_OUT_ERROR |
815 DP_AUX_CH_CTL_TIME_OUT_1600us |
816 DP_AUX_CH_CTL_RECEIVE_ERROR |
817 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
818 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
819}
820
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700821static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100822intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200823 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700824 uint8_t *recv, int recv_size)
825{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200826 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
827 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700828 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300829 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700830 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100831 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100832 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700833 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000834 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100835 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200836 bool vdd;
837
Ville Syrjälä773538e82014-09-04 14:54:56 +0300838 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300839
Ville Syrjälä72c35002014-08-18 22:16:00 +0300840 /*
841 * We will be called with VDD already enabled for dpcd/edid/oui reads.
842 * In such cases we want to leave VDD enabled and it's up to upper layers
843 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
844 * ourselves.
845 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300846 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100847
848 /* dp aux is extremely sensitive to irq latency, hence request the
849 * lowest possible wakeup latency and so prevent the cpu from going into
850 * deep sleep states.
851 */
852 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700853
Keith Packard9b984da2011-09-19 13:54:47 -0700854 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800855
Paulo Zanonic67a4702013-08-19 13:18:09 -0300856 intel_aux_display_runtime_get(dev_priv);
857
Jesse Barnes11bee432011-08-01 15:02:20 -0700858 /* Try to wait for any previous AUX channel activity */
859 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100860 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700861 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
862 break;
863 msleep(1);
864 }
865
866 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300867 static u32 last_status = -1;
868 const u32 status = I915_READ(ch_ctl);
869
870 if (status != last_status) {
871 WARN(1, "dp_aux_ch not started status 0x%08x\n",
872 status);
873 last_status = status;
874 }
875
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100876 ret = -EBUSY;
877 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100878 }
879
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300880 /* Only 5 data registers! */
881 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
882 ret = -E2BIG;
883 goto out;
884 }
885
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000886 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000887 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
888 has_aux_irq,
889 send_bytes,
890 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000891
Chris Wilsonbc866252013-07-21 16:00:03 +0100892 /* Must try at least 3 times according to DP spec */
893 for (try = 0; try < 5; try++) {
894 /* Load the send data into the aux channel data registers */
895 for (i = 0; i < send_bytes; i += 4)
896 I915_WRITE(ch_data + i,
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800897 intel_dp_pack_aux(send + i,
898 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400899
Chris Wilsonbc866252013-07-21 16:00:03 +0100900 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000901 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100902
Chris Wilsonbc866252013-07-21 16:00:03 +0100903 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400904
Chris Wilsonbc866252013-07-21 16:00:03 +0100905 /* Clear done status and any errors */
906 I915_WRITE(ch_ctl,
907 status |
908 DP_AUX_CH_CTL_DONE |
909 DP_AUX_CH_CTL_TIME_OUT_ERROR |
910 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400911
Todd Previte74ebf292015-04-15 08:38:41 -0700912 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100913 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700914
915 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
916 * 400us delay required for errors and timeouts
917 * Timeout errors from the HW already meet this
918 * requirement so skip to next iteration
919 */
920 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
921 usleep_range(400, 500);
922 continue;
923 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100924 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700925 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100926 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700927 }
928
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700929 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700930 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100931 ret = -EBUSY;
932 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700933 }
934
Jim Bridee058c942015-05-27 10:21:48 -0700935done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700936 /* Check for timeout or receive error.
937 * Timeouts occur when the sink is not connected
938 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700939 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700940 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100941 ret = -EIO;
942 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700943 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700944
945 /* Timeouts occur when the device isn't connected, so they're
946 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700947 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800948 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100949 ret = -ETIMEDOUT;
950 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700951 }
952
953 /* Unload any bytes sent back from the other side */
954 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
955 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700956 if (recv_bytes > recv_size)
957 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400958
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100959 for (i = 0; i < recv_bytes; i += 4)
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800960 intel_dp_unpack_aux(I915_READ(ch_data + i),
961 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700962
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100963 ret = recv_bytes;
964out:
965 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300966 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100967
Jani Nikula884f19e2014-03-14 16:51:14 +0200968 if (vdd)
969 edp_panel_vdd_off(intel_dp, false);
970
Ville Syrjälä773538e82014-09-04 14:54:56 +0300971 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300972
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100973 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700974}
975
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300976#define BARE_ADDRESS_SIZE 3
977#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200978static ssize_t
979intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700980{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200981 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
982 uint8_t txbuf[20], rxbuf[20];
983 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700984 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700985
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200986 txbuf[0] = (msg->request << 4) |
987 ((msg->address >> 16) & 0xf);
988 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200989 txbuf[2] = msg->address & 0xff;
990 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300991
Jani Nikula9d1a1032014-03-14 16:51:15 +0200992 switch (msg->request & ~DP_AUX_I2C_MOT) {
993 case DP_AUX_NATIVE_WRITE:
994 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300995 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200996 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200997
Jani Nikula9d1a1032014-03-14 16:51:15 +0200998 if (WARN_ON(txsize > 20))
999 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001000
Jani Nikula9d1a1032014-03-14 16:51:15 +02001001 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001002
Jani Nikula9d1a1032014-03-14 16:51:15 +02001003 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1004 if (ret > 0) {
1005 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001006
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001007 if (ret > 1) {
1008 /* Number of bytes written in a short write. */
1009 ret = clamp_t(int, rxbuf[1], 0, msg->size);
1010 } else {
1011 /* Return payload size. */
1012 ret = msg->size;
1013 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001014 }
Jani Nikula9d1a1032014-03-14 16:51:15 +02001015 break;
1016
1017 case DP_AUX_NATIVE_READ:
1018 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001019 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001020 rxsize = msg->size + 1;
1021
1022 if (WARN_ON(rxsize > 20))
1023 return -E2BIG;
1024
1025 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1026 if (ret > 0) {
1027 msg->reply = rxbuf[0] >> 4;
1028 /*
1029 * Assume happy day, and copy the data. The caller is
1030 * expected to check msg->reply before touching it.
1031 *
1032 * Return payload size.
1033 */
1034 ret--;
1035 memcpy(msg->buffer, rxbuf + 1, ret);
1036 }
1037 break;
1038
1039 default:
1040 ret = -EINVAL;
1041 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001042 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001043
Jani Nikula9d1a1032014-03-14 16:51:15 +02001044 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001045}
1046
Jani Nikula9d1a1032014-03-14 16:51:15 +02001047static void
1048intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001049{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001050 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001051 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula33ad6622014-03-14 16:51:16 +02001052 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1053 enum port port = intel_dig_port->port;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001054 struct ddi_vbt_port_info *info = &dev_priv->vbt.ddi_port_info[port];
Jani Nikula0b998362014-03-14 16:51:17 +02001055 const char *name = NULL;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001056 uint32_t porte_aux_ctl_reg = DPA_AUX_CH_CTL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001057 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001058
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001059 /* On SKL we don't have Aux for port E so we rely on VBT to set
1060 * a proper alternate aux channel.
1061 */
1062 if (IS_SKYLAKE(dev) && port == PORT_E) {
1063 switch (info->alternate_aux_channel) {
1064 case DP_AUX_B:
1065 porte_aux_ctl_reg = DPB_AUX_CH_CTL;
1066 break;
1067 case DP_AUX_C:
1068 porte_aux_ctl_reg = DPC_AUX_CH_CTL;
1069 break;
1070 case DP_AUX_D:
1071 porte_aux_ctl_reg = DPD_AUX_CH_CTL;
1072 break;
1073 case DP_AUX_A:
1074 default:
1075 porte_aux_ctl_reg = DPA_AUX_CH_CTL;
1076 }
1077 }
1078
Jani Nikula33ad6622014-03-14 16:51:16 +02001079 switch (port) {
1080 case PORT_A:
1081 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001082 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +10001083 break;
Jani Nikula33ad6622014-03-14 16:51:16 +02001084 case PORT_B:
1085 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001086 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +02001087 break;
1088 case PORT_C:
1089 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001090 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +02001091 break;
1092 case PORT_D:
1093 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001094 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +10001095 break;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001096 case PORT_E:
1097 intel_dp->aux_ch_ctl_reg = porte_aux_ctl_reg;
1098 name = "DPDDC-E";
1099 break;
Dave Airlieab2c0672009-12-04 10:55:24 +10001100 default:
Jani Nikula33ad6622014-03-14 16:51:16 +02001101 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +10001102 }
1103
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001104 /*
1105 * The AUX_CTL register is usually DP_CTL + 0x10.
1106 *
1107 * On Haswell and Broadwell though:
1108 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1109 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1110 *
1111 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1112 */
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001113 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev) && port != PORT_E)
Jani Nikula33ad6622014-03-14 16:51:16 +02001114 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001115
Jani Nikula0b998362014-03-14 16:51:17 +02001116 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001117 intel_dp->aux.dev = dev->dev;
1118 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001119
Jani Nikula0b998362014-03-14 16:51:17 +02001120 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1121 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001122
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001123 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001124 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001125 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +02001126 name, ret);
1127 return;
Dave Airlieab2c0672009-12-04 10:55:24 +10001128 }
David Flynn8316f332010-12-08 16:10:21 +00001129
Jani Nikula0b998362014-03-14 16:51:17 +02001130 ret = sysfs_create_link(&connector->base.kdev->kobj,
1131 &intel_dp->aux.ddc.dev.kobj,
1132 intel_dp->aux.ddc.dev.kobj.name);
1133 if (ret < 0) {
1134 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001135 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001136 }
1137}
1138
Imre Deak80f65de2014-02-11 17:12:49 +02001139static void
1140intel_dp_connector_unregister(struct intel_connector *intel_connector)
1141{
1142 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1143
Dave Airlie0e32b392014-05-02 14:02:48 +10001144 if (!intel_connector->mst_port)
1145 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1146 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001147 intel_connector_unregister(intel_connector);
1148}
1149
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001150static void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001151skl_edp_set_pll_config(struct intel_crtc_state *pipe_config)
Damien Lespiau5416d872014-11-14 17:24:33 +00001152{
1153 u32 ctrl1;
1154
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03001155 memset(&pipe_config->dpll_hw_state, 0,
1156 sizeof(pipe_config->dpll_hw_state));
1157
Damien Lespiau5416d872014-11-14 17:24:33 +00001158 pipe_config->ddi_pll_sel = SKL_DPLL0;
1159 pipe_config->dpll_hw_state.cfgcr1 = 0;
1160 pipe_config->dpll_hw_state.cfgcr2 = 0;
1161
1162 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001163 switch (pipe_config->port_clock / 2) {
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301164 case 81000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001165 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
Damien Lespiau5416d872014-11-14 17:24:33 +00001166 SKL_DPLL0);
1167 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301168 case 135000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001169 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
Damien Lespiau5416d872014-11-14 17:24:33 +00001170 SKL_DPLL0);
1171 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301172 case 270000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001173 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
Damien Lespiau5416d872014-11-14 17:24:33 +00001174 SKL_DPLL0);
1175 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301176 case 162000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001177 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301178 SKL_DPLL0);
1179 break;
1180 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1181 results in CDCLK change. Need to handle the change of CDCLK by
1182 disabling pipes and re-enabling them */
1183 case 108000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001184 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301185 SKL_DPLL0);
1186 break;
1187 case 216000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001188 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301189 SKL_DPLL0);
1190 break;
1191
Damien Lespiau5416d872014-11-14 17:24:33 +00001192 }
1193 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1194}
1195
1196static void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001197hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config)
Daniel Vetter0e503382014-07-04 11:26:04 -03001198{
Ander Conselvan de Oliveiraee46f3c72015-06-30 16:10:38 +03001199 memset(&pipe_config->dpll_hw_state, 0,
1200 sizeof(pipe_config->dpll_hw_state));
1201
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001202 switch (pipe_config->port_clock / 2) {
1203 case 81000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001204 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1205 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001206 case 135000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001207 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1208 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001209 case 270000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001210 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1211 break;
1212 }
1213}
1214
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301215static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001216intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301217{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001218 if (intel_dp->num_sink_rates) {
1219 *sink_rates = intel_dp->sink_rates;
1220 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301221 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001222
1223 *sink_rates = default_rates;
1224
1225 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301226}
1227
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301228static int
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001229intel_dp_source_rates(struct drm_device *dev, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301230{
Sonika Jindal64987fc2015-05-26 17:50:13 +05301231 if (IS_BROXTON(dev)) {
1232 *source_rates = bxt_rates;
1233 return ARRAY_SIZE(bxt_rates);
1234 } else if (IS_SKYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301235 *source_rates = skl_rates;
1236 return ARRAY_SIZE(skl_rates);
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +02001237 } else if (IS_CHERRYVIEW(dev)) {
1238 *source_rates = chv_rates;
1239 return ARRAY_SIZE(chv_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301240 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001241
1242 *source_rates = default_rates;
1243
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001244 if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0)
1245 /* WaDisableHBR2:skl */
1246 return (DP_LINK_BW_2_7 >> 3) + 1;
1247 else if (INTEL_INFO(dev)->gen >= 8 ||
1248 (IS_HASWELL(dev) && !IS_HSW_ULX(dev)))
1249 return (DP_LINK_BW_5_4 >> 3) + 1;
1250 else
1251 return (DP_LINK_BW_2_7 >> 3) + 1;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301252}
1253
Daniel Vetter0e503382014-07-04 11:26:04 -03001254static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001255intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001256 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001257{
1258 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001259 const struct dp_link_dpll *divisor = NULL;
1260 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001261
1262 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001263 divisor = gen4_dpll;
1264 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001265 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001266 divisor = pch_dpll;
1267 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001268 } else if (IS_CHERRYVIEW(dev)) {
1269 divisor = chv_dpll;
1270 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001271 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001272 divisor = vlv_dpll;
1273 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001274 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001275
1276 if (divisor && count) {
1277 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001278 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001279 pipe_config->dpll = divisor[i].dpll;
1280 pipe_config->clock_set = true;
1281 break;
1282 }
1283 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001284 }
1285}
1286
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001287static int intersect_rates(const int *source_rates, int source_len,
1288 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001289 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301290{
1291 int i = 0, j = 0, k = 0;
1292
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301293 while (i < source_len && j < sink_len) {
1294 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001295 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1296 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001297 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301298 ++k;
1299 ++i;
1300 ++j;
1301 } else if (source_rates[i] < sink_rates[j]) {
1302 ++i;
1303 } else {
1304 ++j;
1305 }
1306 }
1307 return k;
1308}
1309
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001310static int intel_dp_common_rates(struct intel_dp *intel_dp,
1311 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001312{
1313 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1314 const int *source_rates, *sink_rates;
1315 int source_len, sink_len;
1316
1317 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1318 source_len = intel_dp_source_rates(dev, &source_rates);
1319
1320 return intersect_rates(source_rates, source_len,
1321 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001322 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001323}
1324
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001325static void snprintf_int_array(char *str, size_t len,
1326 const int *array, int nelem)
1327{
1328 int i;
1329
1330 str[0] = '\0';
1331
1332 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001333 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001334 if (r >= len)
1335 return;
1336 str += r;
1337 len -= r;
1338 }
1339}
1340
1341static void intel_dp_print_rates(struct intel_dp *intel_dp)
1342{
1343 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1344 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001345 int source_len, sink_len, common_len;
1346 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001347 char str[128]; /* FIXME: too big for stack? */
1348
1349 if ((drm_debug & DRM_UT_KMS) == 0)
1350 return;
1351
1352 source_len = intel_dp_source_rates(dev, &source_rates);
1353 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1354 DRM_DEBUG_KMS("source rates: %s\n", str);
1355
1356 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1357 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1358 DRM_DEBUG_KMS("sink rates: %s\n", str);
1359
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001360 common_len = intel_dp_common_rates(intel_dp, common_rates);
1361 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1362 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001363}
1364
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001365static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301366{
1367 int i = 0;
1368
1369 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1370 if (find == rates[i])
1371 break;
1372
1373 return i;
1374}
1375
Ville Syrjälä50fec212015-03-12 17:10:34 +02001376int
1377intel_dp_max_link_rate(struct intel_dp *intel_dp)
1378{
1379 int rates[DP_MAX_SUPPORTED_RATES] = {};
1380 int len;
1381
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001382 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001383 if (WARN_ON(len <= 0))
1384 return 162000;
1385
1386 return rates[rate_to_index(0, rates) - 1];
1387}
1388
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001389int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1390{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001391 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001392}
1393
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001394static void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1395 uint8_t *link_bw, uint8_t *rate_select)
1396{
1397 if (intel_dp->num_sink_rates) {
1398 *link_bw = 0;
1399 *rate_select =
1400 intel_dp_rate_select(intel_dp, port_clock);
1401 } else {
1402 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1403 *rate_select = 0;
1404 }
1405}
1406
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001407bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001408intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001409 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001410{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001411 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001412 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001413 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001414 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001415 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001416 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001417 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001418 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001419 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001420 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001421 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001422 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301423 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001424 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001425 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001426 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1427 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001428 uint8_t link_bw, rate_select;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301429
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001430 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301431
1432 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001433 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301434
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001435 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001436
Imre Deakbc7d38a2013-05-16 14:40:36 +03001437 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001438 pipe_config->has_pch_encoder = true;
1439
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001440 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001441 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001442 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001443
Jani Nikuladd06f902012-10-19 14:51:50 +03001444 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1445 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1446 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001447
1448 if (INTEL_INFO(dev)->gen >= 9) {
1449 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001450 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001451 if (ret)
1452 return ret;
1453 }
1454
Jesse Barnes2dd24552013-04-25 12:55:01 -07001455 if (!HAS_PCH_SPLIT(dev))
1456 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1457 intel_connector->panel.fitting_mode);
1458 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001459 intel_pch_panel_fitting(intel_crtc, pipe_config,
1460 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001461 }
1462
Daniel Vettercb1793c2012-06-04 18:39:21 +02001463 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001464 return false;
1465
Daniel Vetter083f9562012-04-20 20:23:49 +02001466 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301467 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001468 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001469 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001470
Daniel Vetter36008362013-03-27 00:44:59 +01001471 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1472 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001473 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001474 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301475
1476 /* Get bpp from vbt only for panels that dont have bpp in edid */
1477 if (intel_connector->base.display_info.bpc == 0 &&
1478 (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001479 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1480 dev_priv->vbt.edp_bpp);
1481 bpp = dev_priv->vbt.edp_bpp;
1482 }
1483
Jani Nikula344c5bb2014-09-09 11:25:13 +03001484 /*
1485 * Use the maximum clock and number of lanes the eDP panel
1486 * advertizes being capable of. The panels are generally
1487 * designed to support only a single clock and lane
1488 * configuration, and typically these values correspond to the
1489 * native resolution of the panel.
1490 */
1491 min_lane_count = max_lane_count;
1492 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001493 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001494
Daniel Vetter36008362013-03-27 00:44:59 +01001495 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001496 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1497 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001498
Dave Airliec6930992014-07-14 11:04:39 +10001499 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301500 for (lane_count = min_lane_count;
1501 lane_count <= max_lane_count;
1502 lane_count <<= 1) {
1503
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001504 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001505 link_avail = intel_dp_max_data_rate(link_clock,
1506 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001507
Daniel Vetter36008362013-03-27 00:44:59 +01001508 if (mode_rate <= link_avail) {
1509 goto found;
1510 }
1511 }
1512 }
1513 }
1514
1515 return false;
1516
1517found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001518 if (intel_dp->color_range_auto) {
1519 /*
1520 * See:
1521 * CEA-861-E - 5.1 Default Encoding Parameters
1522 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1523 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001524 pipe_config->limited_color_range =
1525 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1526 } else {
1527 pipe_config->limited_color_range =
1528 intel_dp->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001529 }
1530
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001531 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301532
Daniel Vetter657445f2013-05-04 10:09:18 +02001533 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001534 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001535
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001536 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1537 &link_bw, &rate_select);
1538
1539 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1540 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001541 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001542 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1543 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001544
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001545 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001546 adjusted_mode->crtc_clock,
1547 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001548 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001549
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301550 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301551 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001552 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301553 intel_link_compute_m_n(bpp, lane_count,
1554 intel_connector->panel.downclock_mode->clock,
1555 pipe_config->port_clock,
1556 &pipe_config->dp_m2_n2);
1557 }
1558
Damien Lespiau5416d872014-11-14 17:24:33 +00001559 if (IS_SKYLAKE(dev) && is_edp(intel_dp))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001560 skl_edp_set_pll_config(pipe_config);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301561 else if (IS_BROXTON(dev))
1562 /* handled in ddi */;
Damien Lespiau5416d872014-11-14 17:24:33 +00001563 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001564 hsw_dp_set_ddi_pll_sel(pipe_config);
Daniel Vetter0e503382014-07-04 11:26:04 -03001565 else
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001566 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001567
Daniel Vetter36008362013-03-27 00:44:59 +01001568 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001569}
1570
Daniel Vetter7c62a162013-06-01 17:16:20 +02001571static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001572{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001573 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1574 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1575 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001576 struct drm_i915_private *dev_priv = dev->dev_private;
1577 u32 dpa_ctl;
1578
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001579 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
1580 crtc->config->port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001581 dpa_ctl = I915_READ(DP_A);
1582 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1583
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001584 if (crtc->config->port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001585 /* For a long time we've carried around a ILK-DevA w/a for the
1586 * 160MHz clock. If we're really unlucky, it's still required.
1587 */
1588 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001589 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001590 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001591 } else {
1592 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001593 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001594 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001595
Daniel Vetterea9b6002012-11-29 15:59:31 +01001596 I915_WRITE(DP_A, dpa_ctl);
1597
1598 POSTING_READ(DP_A);
1599 udelay(500);
1600}
1601
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001602void intel_dp_set_link_params(struct intel_dp *intel_dp,
1603 const struct intel_crtc_state *pipe_config)
1604{
1605 intel_dp->link_rate = pipe_config->port_clock;
1606 intel_dp->lane_count = pipe_config->lane_count;
1607}
1608
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001609static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001610{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001611 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001612 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001613 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001614 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001615 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001616 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001617
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001618 intel_dp_set_link_params(intel_dp, crtc->config);
1619
Keith Packard417e8222011-11-01 19:54:11 -07001620 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001621 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001622 *
1623 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001624 * SNB CPU
1625 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001626 * CPT PCH
1627 *
1628 * IBX PCH and CPU are the same for almost everything,
1629 * except that the CPU DP PLL is configured in this
1630 * register
1631 *
1632 * CPT PCH is quite different, having many bits moved
1633 * to the TRANS_DP_CTL register instead. That
1634 * configuration happens (oddly) in ironlake_pch_enable
1635 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001636
Keith Packard417e8222011-11-01 19:54:11 -07001637 /* Preserve the BIOS-computed detected bit. This is
1638 * supposed to be read-only.
1639 */
1640 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001641
Keith Packard417e8222011-11-01 19:54:11 -07001642 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001643 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001644 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001645
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001646 if (crtc->config->has_audio)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001647 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001648
Keith Packard417e8222011-11-01 19:54:11 -07001649 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001650
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001651 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001652 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1653 intel_dp->DP |= DP_SYNC_HS_HIGH;
1654 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1655 intel_dp->DP |= DP_SYNC_VS_HIGH;
1656 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1657
Jani Nikula6aba5b62013-10-04 15:08:10 +03001658 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001659 intel_dp->DP |= DP_ENHANCED_FRAMING;
1660
Daniel Vetter7c62a162013-06-01 17:16:20 +02001661 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001662 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001663 u32 trans_dp;
1664
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001665 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001666
1667 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1668 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1669 trans_dp |= TRANS_DP_ENH_FRAMING;
1670 else
1671 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1672 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001673 } else {
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001674 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
1675 crtc->config->limited_color_range)
1676 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001677
1678 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1679 intel_dp->DP |= DP_SYNC_HS_HIGH;
1680 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1681 intel_dp->DP |= DP_SYNC_VS_HIGH;
1682 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1683
Jani Nikula6aba5b62013-10-04 15:08:10 +03001684 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001685 intel_dp->DP |= DP_ENHANCED_FRAMING;
1686
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001687 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001688 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001689 else if (crtc->pipe == PIPE_B)
1690 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001691 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001692}
1693
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001694#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1695#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001696
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001697#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1698#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001699
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001700#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1701#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001702
Daniel Vetter4be73782014-01-17 14:39:48 +01001703static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001704 u32 mask,
1705 u32 value)
1706{
Paulo Zanoni30add222012-10-26 19:05:45 -02001707 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001708 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001709 u32 pp_stat_reg, pp_ctrl_reg;
1710
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001711 lockdep_assert_held(&dev_priv->pps_mutex);
1712
Jani Nikulabf13e812013-09-06 07:40:05 +03001713 pp_stat_reg = _pp_stat_reg(intel_dp);
1714 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001715
1716 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001717 mask, value,
1718 I915_READ(pp_stat_reg),
1719 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001720
Jesse Barnes453c5422013-03-28 09:55:41 -07001721 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001722 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001723 I915_READ(pp_stat_reg),
1724 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001725 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001726
1727 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001728}
1729
Daniel Vetter4be73782014-01-17 14:39:48 +01001730static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001731{
1732 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001733 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001734}
1735
Daniel Vetter4be73782014-01-17 14:39:48 +01001736static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001737{
Keith Packardbd943152011-09-18 23:09:52 -07001738 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001739 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001740}
Keith Packardbd943152011-09-18 23:09:52 -07001741
Daniel Vetter4be73782014-01-17 14:39:48 +01001742static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001743{
1744 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001745
1746 /* When we disable the VDD override bit last we have to do the manual
1747 * wait. */
1748 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1749 intel_dp->panel_power_cycle_delay);
1750
Daniel Vetter4be73782014-01-17 14:39:48 +01001751 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001752}
Keith Packardbd943152011-09-18 23:09:52 -07001753
Daniel Vetter4be73782014-01-17 14:39:48 +01001754static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001755{
1756 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1757 intel_dp->backlight_on_delay);
1758}
1759
Daniel Vetter4be73782014-01-17 14:39:48 +01001760static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001761{
1762 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1763 intel_dp->backlight_off_delay);
1764}
Keith Packard99ea7122011-11-01 19:57:50 -07001765
Keith Packard832dd3c2011-11-01 19:34:06 -07001766/* Read the current pp_control value, unlocking the register if it
1767 * is locked
1768 */
1769
Jesse Barnes453c5422013-03-28 09:55:41 -07001770static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001771{
Jesse Barnes453c5422013-03-28 09:55:41 -07001772 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1773 struct drm_i915_private *dev_priv = dev->dev_private;
1774 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001775
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001776 lockdep_assert_held(&dev_priv->pps_mutex);
1777
Jani Nikulabf13e812013-09-06 07:40:05 +03001778 control = I915_READ(_pp_ctrl_reg(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301779 if (!IS_BROXTON(dev)) {
1780 control &= ~PANEL_UNLOCK_MASK;
1781 control |= PANEL_UNLOCK_REGS;
1782 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001783 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001784}
1785
Ville Syrjälä951468f2014-09-04 14:55:31 +03001786/*
1787 * Must be paired with edp_panel_vdd_off().
1788 * Must hold pps_mutex around the whole on/off sequence.
1789 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1790 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001791static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001792{
Paulo Zanoni30add222012-10-26 19:05:45 -02001793 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001794 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1795 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001796 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001797 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001798 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001799 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001800 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001801
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001802 lockdep_assert_held(&dev_priv->pps_mutex);
1803
Keith Packard97af61f572011-09-28 16:23:51 -07001804 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001805 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001806
Egbert Eich2c623c12014-11-25 12:54:57 +01001807 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001808 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001809
Daniel Vetter4be73782014-01-17 14:39:48 +01001810 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001811 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001812
Imre Deak4e6e1a52014-03-27 17:45:11 +02001813 power_domain = intel_display_port_power_domain(intel_encoder);
1814 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001815
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001816 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1817 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001818
Daniel Vetter4be73782014-01-17 14:39:48 +01001819 if (!edp_have_panel_power(intel_dp))
1820 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001821
Jesse Barnes453c5422013-03-28 09:55:41 -07001822 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001823 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001824
Jani Nikulabf13e812013-09-06 07:40:05 +03001825 pp_stat_reg = _pp_stat_reg(intel_dp);
1826 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001827
1828 I915_WRITE(pp_ctrl_reg, pp);
1829 POSTING_READ(pp_ctrl_reg);
1830 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1831 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001832 /*
1833 * If the panel wasn't on, delay before accessing aux channel
1834 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001835 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001836 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1837 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001838 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001839 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001840
1841 return need_to_disable;
1842}
1843
Ville Syrjälä951468f2014-09-04 14:55:31 +03001844/*
1845 * Must be paired with intel_edp_panel_vdd_off() or
1846 * intel_edp_panel_off().
1847 * Nested calls to these functions are not allowed since
1848 * we drop the lock. Caller must use some higher level
1849 * locking to prevent nested calls from other threads.
1850 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001851void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001852{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001853 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001854
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001855 if (!is_edp(intel_dp))
1856 return;
1857
Ville Syrjälä773538e82014-09-04 14:54:56 +03001858 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001859 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001860 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001861
Rob Clarke2c719b2014-12-15 13:56:32 -05001862 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001863 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001864}
1865
Daniel Vetter4be73782014-01-17 14:39:48 +01001866static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001867{
Paulo Zanoni30add222012-10-26 19:05:45 -02001868 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001869 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001870 struct intel_digital_port *intel_dig_port =
1871 dp_to_dig_port(intel_dp);
1872 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1873 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001874 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001875 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001876
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001877 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001878
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001879 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001880
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001881 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001882 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001883
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001884 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1885 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001886
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001887 pp = ironlake_get_pp_control(intel_dp);
1888 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001889
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001890 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1891 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001892
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001893 I915_WRITE(pp_ctrl_reg, pp);
1894 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001895
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001896 /* Make sure sequencer is idle before allowing subsequent activity */
1897 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1898 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001899
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001900 if ((pp & POWER_TARGET_ON) == 0)
1901 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001902
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001903 power_domain = intel_display_port_power_domain(intel_encoder);
1904 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001905}
1906
Daniel Vetter4be73782014-01-17 14:39:48 +01001907static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001908{
1909 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1910 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001911
Ville Syrjälä773538e82014-09-04 14:54:56 +03001912 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001913 if (!intel_dp->want_panel_vdd)
1914 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001915 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001916}
1917
Imre Deakaba86892014-07-30 15:57:31 +03001918static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1919{
1920 unsigned long delay;
1921
1922 /*
1923 * Queue the timer to fire a long time from now (relative to the power
1924 * down delay) to keep the panel power up across a sequence of
1925 * operations.
1926 */
1927 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1928 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1929}
1930
Ville Syrjälä951468f2014-09-04 14:55:31 +03001931/*
1932 * Must be paired with edp_panel_vdd_on().
1933 * Must hold pps_mutex around the whole on/off sequence.
1934 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1935 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001936static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001937{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001938 struct drm_i915_private *dev_priv =
1939 intel_dp_to_dev(intel_dp)->dev_private;
1940
1941 lockdep_assert_held(&dev_priv->pps_mutex);
1942
Keith Packard97af61f572011-09-28 16:23:51 -07001943 if (!is_edp(intel_dp))
1944 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001945
Rob Clarke2c719b2014-12-15 13:56:32 -05001946 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001947 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001948
Keith Packardbd943152011-09-18 23:09:52 -07001949 intel_dp->want_panel_vdd = false;
1950
Imre Deakaba86892014-07-30 15:57:31 +03001951 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001952 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001953 else
1954 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001955}
1956
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001957static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001958{
Paulo Zanoni30add222012-10-26 19:05:45 -02001959 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001960 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001961 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001962 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001963
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001964 lockdep_assert_held(&dev_priv->pps_mutex);
1965
Keith Packard97af61f572011-09-28 16:23:51 -07001966 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001967 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001968
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001969 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1970 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001971
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001972 if (WARN(edp_have_panel_power(intel_dp),
1973 "eDP port %c panel power already on\n",
1974 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001975 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001976
Daniel Vetter4be73782014-01-17 14:39:48 +01001977 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001978
Jani Nikulabf13e812013-09-06 07:40:05 +03001979 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001980 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001981 if (IS_GEN5(dev)) {
1982 /* ILK workaround: disable reset around power sequence */
1983 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001984 I915_WRITE(pp_ctrl_reg, pp);
1985 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001986 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001987
Keith Packard1c0ae802011-09-19 13:59:29 -07001988 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001989 if (!IS_GEN5(dev))
1990 pp |= PANEL_POWER_RESET;
1991
Jesse Barnes453c5422013-03-28 09:55:41 -07001992 I915_WRITE(pp_ctrl_reg, pp);
1993 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001994
Daniel Vetter4be73782014-01-17 14:39:48 +01001995 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001996 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001997
Keith Packard05ce1a42011-09-29 16:33:01 -07001998 if (IS_GEN5(dev)) {
1999 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002000 I915_WRITE(pp_ctrl_reg, pp);
2001 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002002 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002003}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002004
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002005void intel_edp_panel_on(struct intel_dp *intel_dp)
2006{
2007 if (!is_edp(intel_dp))
2008 return;
2009
2010 pps_lock(intel_dp);
2011 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002012 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002013}
2014
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002015
2016static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002017{
Imre Deak4e6e1a52014-03-27 17:45:11 +02002018 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2019 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02002020 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002021 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02002022 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07002023 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002024 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002025
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002026 lockdep_assert_held(&dev_priv->pps_mutex);
2027
Keith Packard97af61f572011-09-28 16:23:51 -07002028 if (!is_edp(intel_dp))
2029 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002030
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002031 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2032 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002033
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002034 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2035 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002036
Jesse Barnes453c5422013-03-28 09:55:41 -07002037 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002038 /* We need to switch off panel power _and_ force vdd, for otherwise some
2039 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002040 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2041 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002042
Jani Nikulabf13e812013-09-06 07:40:05 +03002043 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002044
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002045 intel_dp->want_panel_vdd = false;
2046
Jesse Barnes453c5422013-03-28 09:55:41 -07002047 I915_WRITE(pp_ctrl_reg, pp);
2048 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002049
Paulo Zanonidce56b32013-12-19 14:29:40 -02002050 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01002051 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002052
2053 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02002054 power_domain = intel_display_port_power_domain(intel_encoder);
2055 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002056}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002057
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002058void intel_edp_panel_off(struct intel_dp *intel_dp)
2059{
2060 if (!is_edp(intel_dp))
2061 return;
2062
2063 pps_lock(intel_dp);
2064 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002065 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002066}
2067
Jani Nikula1250d102014-08-12 17:11:39 +03002068/* Enable backlight in the panel power control. */
2069static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002070{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002071 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2072 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002073 struct drm_i915_private *dev_priv = dev->dev_private;
2074 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002075 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002076
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002077 /*
2078 * If we enable the backlight right away following a panel power
2079 * on, we may see slight flicker as the panel syncs with the eDP
2080 * link. So delay a bit to make sure the image is solid before
2081 * allowing it to appear.
2082 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002083 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002084
Ville Syrjälä773538e82014-09-04 14:54:56 +03002085 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002086
Jesse Barnes453c5422013-03-28 09:55:41 -07002087 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002088 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002089
Jani Nikulabf13e812013-09-06 07:40:05 +03002090 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002091
2092 I915_WRITE(pp_ctrl_reg, pp);
2093 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002094
Ville Syrjälä773538e82014-09-04 14:54:56 +03002095 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002096}
2097
Jani Nikula1250d102014-08-12 17:11:39 +03002098/* Enable backlight PWM and backlight PP control. */
2099void intel_edp_backlight_on(struct intel_dp *intel_dp)
2100{
2101 if (!is_edp(intel_dp))
2102 return;
2103
2104 DRM_DEBUG_KMS("\n");
2105
2106 intel_panel_enable_backlight(intel_dp->attached_connector);
2107 _intel_edp_backlight_on(intel_dp);
2108}
2109
2110/* Disable backlight in the panel power control. */
2111static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002112{
Paulo Zanoni30add222012-10-26 19:05:45 -02002113 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002114 struct drm_i915_private *dev_priv = dev->dev_private;
2115 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002116 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002117
Keith Packardf01eca22011-09-28 16:48:10 -07002118 if (!is_edp(intel_dp))
2119 return;
2120
Ville Syrjälä773538e82014-09-04 14:54:56 +03002121 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002122
Jesse Barnes453c5422013-03-28 09:55:41 -07002123 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002124 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002125
Jani Nikulabf13e812013-09-06 07:40:05 +03002126 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002127
2128 I915_WRITE(pp_ctrl_reg, pp);
2129 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002130
Ville Syrjälä773538e82014-09-04 14:54:56 +03002131 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002132
Paulo Zanonidce56b32013-12-19 14:29:40 -02002133 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002134 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002135}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002136
Jani Nikula1250d102014-08-12 17:11:39 +03002137/* Disable backlight PP control and backlight PWM. */
2138void intel_edp_backlight_off(struct intel_dp *intel_dp)
2139{
2140 if (!is_edp(intel_dp))
2141 return;
2142
2143 DRM_DEBUG_KMS("\n");
2144
2145 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002146 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002147}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002148
Jani Nikula73580fb72014-08-12 17:11:41 +03002149/*
2150 * Hook for controlling the panel power control backlight through the bl_power
2151 * sysfs attribute. Take care to handle multiple calls.
2152 */
2153static void intel_edp_backlight_power(struct intel_connector *connector,
2154 bool enable)
2155{
2156 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002157 bool is_enabled;
2158
Ville Syrjälä773538e82014-09-04 14:54:56 +03002159 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002160 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002161 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002162
2163 if (is_enabled == enable)
2164 return;
2165
Jani Nikula23ba9372014-08-27 14:08:43 +03002166 DRM_DEBUG_KMS("panel power control backlight %s\n",
2167 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002168
2169 if (enable)
2170 _intel_edp_backlight_on(intel_dp);
2171 else
2172 _intel_edp_backlight_off(intel_dp);
2173}
2174
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002175static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002176{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002177 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2178 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2179 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002180 struct drm_i915_private *dev_priv = dev->dev_private;
2181 u32 dpa_ctl;
2182
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002183 assert_pipe_disabled(dev_priv,
2184 to_intel_crtc(crtc)->pipe);
2185
Jesse Barnesd240f202010-08-13 15:43:26 -07002186 DRM_DEBUG_KMS("\n");
2187 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002188 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
2189 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2190
2191 /* We don't adjust intel_dp->DP while tearing down the link, to
2192 * facilitate link retraining (e.g. after hotplug). Hence clear all
2193 * enable bits here to ensure that we don't enable too much. */
2194 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
2195 intel_dp->DP |= DP_PLL_ENABLE;
2196 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002197 POSTING_READ(DP_A);
2198 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002199}
2200
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002201static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002202{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002203 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2204 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2205 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002206 struct drm_i915_private *dev_priv = dev->dev_private;
2207 u32 dpa_ctl;
2208
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002209 assert_pipe_disabled(dev_priv,
2210 to_intel_crtc(crtc)->pipe);
2211
Jesse Barnesd240f202010-08-13 15:43:26 -07002212 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002213 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
2214 "dp pll off, should be on\n");
2215 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2216
2217 /* We can't rely on the value tracked for the DP register in
2218 * intel_dp->DP because link_down must not change that (otherwise link
2219 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07002220 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07002221 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002222 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002223 udelay(200);
2224}
2225
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002226/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002227void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002228{
2229 int ret, i;
2230
2231 /* Should have a valid DPCD by this point */
2232 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2233 return;
2234
2235 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002236 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2237 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002238 } else {
2239 /*
2240 * When turning on, we need to retry for 1ms to give the sink
2241 * time to wake up.
2242 */
2243 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002244 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2245 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002246 if (ret == 1)
2247 break;
2248 msleep(1);
2249 }
2250 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002251
2252 if (ret != 1)
2253 DRM_DEBUG_KMS("failed to %s sink power state\n",
2254 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002255}
2256
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002257static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2258 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002259{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002260 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002261 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002262 struct drm_device *dev = encoder->base.dev;
2263 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002264 enum intel_display_power_domain power_domain;
2265 u32 tmp;
2266
2267 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002268 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002269 return false;
2270
2271 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002272
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002273 if (!(tmp & DP_PORT_EN))
2274 return false;
2275
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002276 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002277 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002278 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002279 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002280
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002281 for_each_pipe(dev_priv, p) {
2282 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2283 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2284 *pipe = p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002285 return true;
2286 }
2287 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002288
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002289 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2290 intel_dp->output_reg);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002291 } else if (IS_CHERRYVIEW(dev)) {
2292 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2293 } else {
2294 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002295 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002296
2297 return true;
2298}
2299
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002300static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002301 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002302{
2303 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002304 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002305 struct drm_device *dev = encoder->base.dev;
2306 struct drm_i915_private *dev_priv = dev->dev_private;
2307 enum port port = dp_to_dig_port(intel_dp)->port;
2308 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002309 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002310
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002311 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002312
2313 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002314
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002315 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002316 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2317
2318 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002319 flags |= DRM_MODE_FLAG_PHSYNC;
2320 else
2321 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002322
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002323 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002324 flags |= DRM_MODE_FLAG_PVSYNC;
2325 else
2326 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002327 } else {
2328 if (tmp & DP_SYNC_HS_HIGH)
2329 flags |= DRM_MODE_FLAG_PHSYNC;
2330 else
2331 flags |= DRM_MODE_FLAG_NHSYNC;
2332
2333 if (tmp & DP_SYNC_VS_HIGH)
2334 flags |= DRM_MODE_FLAG_PVSYNC;
2335 else
2336 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002337 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002338
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002339 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002340
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002341 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2342 tmp & DP_COLOR_RANGE_16_235)
2343 pipe_config->limited_color_range = true;
2344
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002345 pipe_config->has_dp_encoder = true;
2346
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002347 pipe_config->lane_count =
2348 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2349
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002350 intel_dp_get_m_n(crtc, pipe_config);
2351
Ville Syrjälä18442d02013-09-13 16:00:08 +03002352 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002353 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2354 pipe_config->port_clock = 162000;
2355 else
2356 pipe_config->port_clock = 270000;
2357 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002358
2359 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2360 &pipe_config->dp_m_n);
2361
2362 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2363 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2364
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002365 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002366
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002367 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2368 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2369 /*
2370 * This is a big fat ugly hack.
2371 *
2372 * Some machines in UEFI boot mode provide us a VBT that has 18
2373 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2374 * unknown we fail to light up. Yet the same BIOS boots up with
2375 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2376 * max, not what it tells us to use.
2377 *
2378 * Note: This will still be broken if the eDP panel is not lit
2379 * up by the BIOS, and thus we can't get the mode at module
2380 * load.
2381 */
2382 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2383 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2384 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2385 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002386}
2387
Daniel Vettere8cb4552012-07-01 13:05:48 +02002388static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002389{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002390 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002391 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002392 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2393
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002394 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002395 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002396
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002397 if (HAS_PSR(dev) && !HAS_DDI(dev))
2398 intel_psr_disable(intel_dp);
2399
Daniel Vetter6cb49832012-05-20 17:14:50 +02002400 /* Make sure the panel is off before trying to change the mode. But also
2401 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002402 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002403 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002404 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002405 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002406
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002407 /* disable the port before the pipe on g4x */
2408 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002409 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002410}
2411
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002412static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002413{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002414 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002415 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002416
Ville Syrjälä49277c32014-03-31 18:21:26 +03002417 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002418 if (port == PORT_A)
2419 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002420}
2421
2422static void vlv_post_disable_dp(struct intel_encoder *encoder)
2423{
2424 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2425
2426 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002427}
2428
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002429static void chv_data_lane_soft_reset(struct intel_encoder *encoder,
2430 bool reset)
2431{
2432 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2433 enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
2434 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2435 enum pipe pipe = crtc->pipe;
2436 uint32_t val;
2437
2438 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
2439 if (reset)
2440 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2441 else
2442 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2443 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2444
2445 if (crtc->config->lane_count > 2) {
2446 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2447 if (reset)
2448 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2449 else
2450 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2451 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2452 }
2453
2454 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2455 val |= CHV_PCS_REQ_SOFTRESET_EN;
2456 if (reset)
2457 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2458 else
2459 val |= DPIO_PCS_CLK_SOFT_RESET;
2460 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2461
2462 if (crtc->config->lane_count > 2) {
2463 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2464 val |= CHV_PCS_REQ_SOFTRESET_EN;
2465 if (reset)
2466 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2467 else
2468 val |= DPIO_PCS_CLK_SOFT_RESET;
2469 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2470 }
2471}
2472
Ville Syrjälä580d3812014-04-09 13:29:00 +03002473static void chv_post_disable_dp(struct intel_encoder *encoder)
2474{
2475 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002476 struct drm_device *dev = encoder->base.dev;
2477 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä580d3812014-04-09 13:29:00 +03002478
2479 intel_dp_link_down(intel_dp);
2480
Ville Syrjäläa5805162015-05-26 20:42:30 +03002481 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002482
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002483 /* Assert data lane reset */
2484 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002485
Ville Syrjäläa5805162015-05-26 20:42:30 +03002486 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002487}
2488
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002489static void
2490_intel_dp_set_link_train(struct intel_dp *intel_dp,
2491 uint32_t *DP,
2492 uint8_t dp_train_pat)
2493{
2494 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2495 struct drm_device *dev = intel_dig_port->base.base.dev;
2496 struct drm_i915_private *dev_priv = dev->dev_private;
2497 enum port port = intel_dig_port->port;
2498
2499 if (HAS_DDI(dev)) {
2500 uint32_t temp = I915_READ(DP_TP_CTL(port));
2501
2502 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2503 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2504 else
2505 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2506
2507 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2508 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2509 case DP_TRAINING_PATTERN_DISABLE:
2510 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2511
2512 break;
2513 case DP_TRAINING_PATTERN_1:
2514 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2515 break;
2516 case DP_TRAINING_PATTERN_2:
2517 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2518 break;
2519 case DP_TRAINING_PATTERN_3:
2520 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2521 break;
2522 }
2523 I915_WRITE(DP_TP_CTL(port), temp);
2524
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002525 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2526 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002527 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2528
2529 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2530 case DP_TRAINING_PATTERN_DISABLE:
2531 *DP |= DP_LINK_TRAIN_OFF_CPT;
2532 break;
2533 case DP_TRAINING_PATTERN_1:
2534 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2535 break;
2536 case DP_TRAINING_PATTERN_2:
2537 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2538 break;
2539 case DP_TRAINING_PATTERN_3:
2540 DRM_ERROR("DP training pattern 3 not supported\n");
2541 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2542 break;
2543 }
2544
2545 } else {
2546 if (IS_CHERRYVIEW(dev))
2547 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2548 else
2549 *DP &= ~DP_LINK_TRAIN_MASK;
2550
2551 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2552 case DP_TRAINING_PATTERN_DISABLE:
2553 *DP |= DP_LINK_TRAIN_OFF;
2554 break;
2555 case DP_TRAINING_PATTERN_1:
2556 *DP |= DP_LINK_TRAIN_PAT_1;
2557 break;
2558 case DP_TRAINING_PATTERN_2:
2559 *DP |= DP_LINK_TRAIN_PAT_2;
2560 break;
2561 case DP_TRAINING_PATTERN_3:
2562 if (IS_CHERRYVIEW(dev)) {
2563 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2564 } else {
2565 DRM_ERROR("DP training pattern 3 not supported\n");
2566 *DP |= DP_LINK_TRAIN_PAT_2;
2567 }
2568 break;
2569 }
2570 }
2571}
2572
2573static void intel_dp_enable_port(struct intel_dp *intel_dp)
2574{
2575 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2576 struct drm_i915_private *dev_priv = dev->dev_private;
2577
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002578 /* enable with pattern 1 (as per spec) */
2579 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2580 DP_TRAINING_PATTERN_1);
2581
2582 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2583 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002584
2585 /*
2586 * Magic for VLV/CHV. We _must_ first set up the register
2587 * without actually enabling the port, and then do another
2588 * write to enable the port. Otherwise link training will
2589 * fail when the power sequencer is freshly used for this port.
2590 */
2591 intel_dp->DP |= DP_PORT_EN;
2592
2593 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2594 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002595}
2596
Daniel Vettere8cb4552012-07-01 13:05:48 +02002597static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002598{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002599 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2600 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002601 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002602 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002603 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002604
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002605 if (WARN_ON(dp_reg & DP_PORT_EN))
2606 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002607
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002608 pps_lock(intel_dp);
2609
2610 if (IS_VALLEYVIEW(dev))
2611 vlv_init_panel_power_sequencer(intel_dp);
2612
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002613 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002614
2615 edp_panel_vdd_on(intel_dp);
2616 edp_panel_on(intel_dp);
2617 edp_panel_vdd_off(intel_dp, true);
2618
2619 pps_unlock(intel_dp);
2620
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002621 if (IS_VALLEYVIEW(dev)) {
2622 unsigned int lane_mask = 0x0;
2623
2624 if (IS_CHERRYVIEW(dev))
2625 lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);
2626
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002627 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2628 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002629 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002630
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002631 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2632 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002633 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002634 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002635
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002636 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002637 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2638 pipe_name(crtc->pipe));
2639 intel_audio_codec_enable(encoder);
2640 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002641}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002642
Jani Nikulaecff4f32013-09-06 07:38:29 +03002643static void g4x_enable_dp(struct intel_encoder *encoder)
2644{
Jani Nikula828f5c62013-09-05 16:44:45 +03002645 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2646
Jani Nikulaecff4f32013-09-06 07:38:29 +03002647 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002648 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002649}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002650
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002651static void vlv_enable_dp(struct intel_encoder *encoder)
2652{
Jani Nikula828f5c62013-09-05 16:44:45 +03002653 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2654
Daniel Vetter4be73782014-01-17 14:39:48 +01002655 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002656 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002657}
2658
Jani Nikulaecff4f32013-09-06 07:38:29 +03002659static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002660{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002661 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002662 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002663
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002664 intel_dp_prepare(encoder);
2665
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002666 /* Only ilk+ has port A */
2667 if (dport->port == PORT_A) {
2668 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002669 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002670 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002671}
2672
Ville Syrjälä83b84592014-10-16 21:29:51 +03002673static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2674{
2675 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2676 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2677 enum pipe pipe = intel_dp->pps_pipe;
2678 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2679
2680 edp_panel_vdd_off_sync(intel_dp);
2681
2682 /*
2683 * VLV seems to get confused when multiple power seqeuencers
2684 * have the same port selected (even if only one has power/vdd
2685 * enabled). The failure manifests as vlv_wait_port_ready() failing
2686 * CHV on the other hand doesn't seem to mind having the same port
2687 * selected in multiple power seqeuencers, but let's clear the
2688 * port select always when logically disconnecting a power sequencer
2689 * from a port.
2690 */
2691 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2692 pipe_name(pipe), port_name(intel_dig_port->port));
2693 I915_WRITE(pp_on_reg, 0);
2694 POSTING_READ(pp_on_reg);
2695
2696 intel_dp->pps_pipe = INVALID_PIPE;
2697}
2698
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002699static void vlv_steal_power_sequencer(struct drm_device *dev,
2700 enum pipe pipe)
2701{
2702 struct drm_i915_private *dev_priv = dev->dev_private;
2703 struct intel_encoder *encoder;
2704
2705 lockdep_assert_held(&dev_priv->pps_mutex);
2706
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002707 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2708 return;
2709
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002710 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2711 base.head) {
2712 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002713 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002714
2715 if (encoder->type != INTEL_OUTPUT_EDP)
2716 continue;
2717
2718 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002719 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002720
2721 if (intel_dp->pps_pipe != pipe)
2722 continue;
2723
2724 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002725 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002726
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002727 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002728 "stealing pipe %c power sequencer from active eDP port %c\n",
2729 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002730
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002731 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002732 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002733 }
2734}
2735
2736static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2737{
2738 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2739 struct intel_encoder *encoder = &intel_dig_port->base;
2740 struct drm_device *dev = encoder->base.dev;
2741 struct drm_i915_private *dev_priv = dev->dev_private;
2742 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002743
2744 lockdep_assert_held(&dev_priv->pps_mutex);
2745
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002746 if (!is_edp(intel_dp))
2747 return;
2748
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002749 if (intel_dp->pps_pipe == crtc->pipe)
2750 return;
2751
2752 /*
2753 * If another power sequencer was being used on this
2754 * port previously make sure to turn off vdd there while
2755 * we still have control of it.
2756 */
2757 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002758 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002759
2760 /*
2761 * We may be stealing the power
2762 * sequencer from another port.
2763 */
2764 vlv_steal_power_sequencer(dev, crtc->pipe);
2765
2766 /* now it's all ours */
2767 intel_dp->pps_pipe = crtc->pipe;
2768
2769 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2770 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2771
2772 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002773 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2774 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002775}
2776
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002777static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2778{
2779 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2780 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002781 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002782 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002783 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002784 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002785 int pipe = intel_crtc->pipe;
2786 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002787
Ville Syrjäläa5805162015-05-26 20:42:30 +03002788 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002789
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002790 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002791 val = 0;
2792 if (pipe)
2793 val |= (1<<21);
2794 else
2795 val &= ~(1<<21);
2796 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002797 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2798 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2799 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002800
Ville Syrjäläa5805162015-05-26 20:42:30 +03002801 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002802
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002803 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002804}
2805
Jani Nikulaecff4f32013-09-06 07:38:29 +03002806static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002807{
2808 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2809 struct drm_device *dev = encoder->base.dev;
2810 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002811 struct intel_crtc *intel_crtc =
2812 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002813 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002814 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002815
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002816 intel_dp_prepare(encoder);
2817
Jesse Barnes89b667f2013-04-18 14:51:36 -07002818 /* Program Tx lane resets to default */
Ville Syrjäläa5805162015-05-26 20:42:30 +03002819 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002820 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002821 DPIO_PCS_TX_LANE2_RESET |
2822 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002823 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002824 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2825 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2826 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2827 DPIO_PCS_CLK_SOFT_RESET);
2828
2829 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002830 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2831 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2832 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03002833 mutex_unlock(&dev_priv->sb_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002834}
2835
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002836static void chv_pre_enable_dp(struct intel_encoder *encoder)
2837{
2838 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2839 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2840 struct drm_device *dev = encoder->base.dev;
2841 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002842 struct intel_crtc *intel_crtc =
2843 to_intel_crtc(encoder->base.crtc);
2844 enum dpio_channel ch = vlv_dport_to_channel(dport);
2845 int pipe = intel_crtc->pipe;
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002846 int data, i, stagger;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002847 u32 val;
2848
Ville Syrjäläa5805162015-05-26 20:42:30 +03002849 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002850
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002851 /* allow hardware to manage TX FIFO reset source */
2852 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2853 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2854 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2855
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002856 if (intel_crtc->config->lane_count > 2) {
2857 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2858 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2859 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2860 }
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002861
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002862 /* Program Tx lane latency optimal setting*/
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002863 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002864 /* Set the upar bit */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002865 if (intel_crtc->config->lane_count == 1)
2866 data = 0x0;
2867 else
2868 data = (i == 1) ? 0x0 : 0x1;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002869 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2870 data << DPIO_UPAR_SHIFT);
2871 }
2872
2873 /* Data lane stagger programming */
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002874 if (intel_crtc->config->port_clock > 270000)
2875 stagger = 0x18;
2876 else if (intel_crtc->config->port_clock > 135000)
2877 stagger = 0xd;
2878 else if (intel_crtc->config->port_clock > 67500)
2879 stagger = 0x7;
2880 else if (intel_crtc->config->port_clock > 33750)
2881 stagger = 0x4;
2882 else
2883 stagger = 0x2;
2884
2885 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2886 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2887 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2888
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002889 if (intel_crtc->config->lane_count > 2) {
2890 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2891 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2892 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2893 }
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002894
2895 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
2896 DPIO_LANESTAGGER_STRAP(stagger) |
2897 DPIO_LANESTAGGER_STRAP_OVRD |
2898 DPIO_TX1_STAGGER_MASK(0x1f) |
2899 DPIO_TX1_STAGGER_MULT(6) |
2900 DPIO_TX2_STAGGER_MULT(0));
2901
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002902 if (intel_crtc->config->lane_count > 2) {
2903 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
2904 DPIO_LANESTAGGER_STRAP(stagger) |
2905 DPIO_LANESTAGGER_STRAP_OVRD |
2906 DPIO_TX1_STAGGER_MASK(0x1f) |
2907 DPIO_TX1_STAGGER_MULT(7) |
2908 DPIO_TX2_STAGGER_MULT(5));
2909 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002910
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002911 /* Deassert data lane reset */
2912 chv_data_lane_soft_reset(encoder, false);
2913
Ville Syrjäläa5805162015-05-26 20:42:30 +03002914 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002915
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002916 intel_enable_dp(encoder);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03002917
2918 /* Second common lane will stay alive on its own now */
2919 if (dport->release_cl2_override) {
2920 chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, false);
2921 dport->release_cl2_override = false;
2922 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002923}
2924
Ville Syrjälä9197c882014-04-09 13:29:05 +03002925static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2926{
2927 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2928 struct drm_device *dev = encoder->base.dev;
2929 struct drm_i915_private *dev_priv = dev->dev_private;
2930 struct intel_crtc *intel_crtc =
2931 to_intel_crtc(encoder->base.crtc);
2932 enum dpio_channel ch = vlv_dport_to_channel(dport);
2933 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002934 unsigned int lane_mask =
2935 intel_dp_unused_lane_mask(intel_crtc->config->lane_count);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002936 u32 val;
2937
Ville Syrjälä625695f2014-06-28 02:04:02 +03002938 intel_dp_prepare(encoder);
2939
Ville Syrjäläb0b33842015-07-08 23:45:55 +03002940 /*
2941 * Must trick the second common lane into life.
2942 * Otherwise we can't even access the PLL.
2943 */
2944 if (ch == DPIO_CH0 && pipe == PIPE_B)
2945 dport->release_cl2_override =
2946 !chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, true);
2947
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002948 chv_phy_powergate_lanes(encoder, true, lane_mask);
2949
Ville Syrjäläa5805162015-05-26 20:42:30 +03002950 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002951
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002952 /* Assert data lane reset */
2953 chv_data_lane_soft_reset(encoder, true);
2954
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002955 /* program left/right clock distribution */
2956 if (pipe != PIPE_B) {
2957 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2958 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2959 if (ch == DPIO_CH0)
2960 val |= CHV_BUFLEFTENA1_FORCE;
2961 if (ch == DPIO_CH1)
2962 val |= CHV_BUFRIGHTENA1_FORCE;
2963 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2964 } else {
2965 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2966 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2967 if (ch == DPIO_CH0)
2968 val |= CHV_BUFLEFTENA2_FORCE;
2969 if (ch == DPIO_CH1)
2970 val |= CHV_BUFRIGHTENA2_FORCE;
2971 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2972 }
2973
Ville Syrjälä9197c882014-04-09 13:29:05 +03002974 /* program clock channel usage */
2975 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2976 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2977 if (pipe != PIPE_B)
2978 val &= ~CHV_PCS_USEDCLKCHANNEL;
2979 else
2980 val |= CHV_PCS_USEDCLKCHANNEL;
2981 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2982
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002983 if (intel_crtc->config->lane_count > 2) {
2984 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2985 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2986 if (pipe != PIPE_B)
2987 val &= ~CHV_PCS_USEDCLKCHANNEL;
2988 else
2989 val |= CHV_PCS_USEDCLKCHANNEL;
2990 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2991 }
Ville Syrjälä9197c882014-04-09 13:29:05 +03002992
2993 /*
2994 * This a a bit weird since generally CL
2995 * matches the pipe, but here we need to
2996 * pick the CL based on the port.
2997 */
2998 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2999 if (pipe != PIPE_B)
3000 val &= ~CHV_CMN_USEDCLKCHANNEL;
3001 else
3002 val |= CHV_CMN_USEDCLKCHANNEL;
3003 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
3004
Ville Syrjäläa5805162015-05-26 20:42:30 +03003005 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003006}
3007
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003008static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
3009{
3010 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3011 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
3012 u32 val;
3013
3014 mutex_lock(&dev_priv->sb_lock);
3015
3016 /* disable left/right clock distribution */
3017 if (pipe != PIPE_B) {
3018 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
3019 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
3020 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
3021 } else {
3022 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
3023 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
3024 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
3025 }
3026
3027 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003028
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003029 /*
3030 * Leave the power down bit cleared for at least one
3031 * lane so that chv_powergate_phy_ch() will power
3032 * on something when the channel is otherwise unused.
3033 * When the port is off and the override is removed
3034 * the lanes power down anyway, so otherwise it doesn't
3035 * really matter what the state of power down bits is
3036 * after this.
3037 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003038 chv_phy_powergate_lanes(encoder, false, 0x0);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003039}
3040
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003041/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003042 * Native read with retry for link status and receiver capability reads for
3043 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02003044 *
3045 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
3046 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003047 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003048static ssize_t
3049intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
3050 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003051{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003052 ssize_t ret;
3053 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003054
Ville Syrjäläf6a19062014-10-16 20:46:09 +03003055 /*
3056 * Sometime we just get the same incorrect byte repeated
3057 * over the entire buffer. Doing just one throw away read
3058 * initially seems to "solve" it.
3059 */
3060 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
3061
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003062 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003063 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
3064 if (ret == size)
3065 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003066 msleep(1);
3067 }
3068
Jani Nikula9d1a1032014-03-14 16:51:15 +02003069 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003070}
3071
3072/*
3073 * Fetch AUX CH registers 0x202 - 0x207 which contain
3074 * link status information
3075 */
3076static bool
Keith Packard93f62da2011-11-01 19:45:03 -07003077intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003078{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003079 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3080 DP_LANE0_1_STATUS,
3081 link_status,
3082 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003083}
3084
Paulo Zanoni11002442014-06-13 18:45:41 -03003085/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003086static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003087intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003088{
Paulo Zanoni30add222012-10-26 19:05:45 -02003089 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303090 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003091 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003092
Vandana Kannan93147262014-11-18 15:45:29 +05303093 if (IS_BROXTON(dev))
3094 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3095 else if (INTEL_INFO(dev)->gen >= 9) {
Sonika Jindal9e458032015-05-06 17:35:48 +05303096 if (dev_priv->edp_low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303097 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003098 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303099 } else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05303100 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003101 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303102 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003103 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303104 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003105 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303106 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003107}
3108
3109static uint8_t
3110intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3111{
Paulo Zanoni30add222012-10-26 19:05:45 -02003112 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003113 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003114
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003115 if (INTEL_INFO(dev)->gen >= 9) {
3116 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3117 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3118 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3119 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3120 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3121 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3122 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303123 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3124 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003125 default:
3126 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3127 }
3128 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003129 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303130 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3131 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3132 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3133 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3134 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3135 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3136 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003137 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303138 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003139 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003140 } else if (IS_VALLEYVIEW(dev)) {
3141 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303142 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3143 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3144 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3145 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3146 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3147 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3148 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003149 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303150 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003151 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03003152 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003153 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303154 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3155 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3156 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3157 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3158 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003159 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303160 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003161 }
3162 } else {
3163 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303164 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3165 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3166 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3167 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3168 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3169 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3170 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003171 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303172 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003173 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003174 }
3175}
3176
Daniel Vetter5829975c2015-04-16 11:36:52 +02003177static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003178{
3179 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3180 struct drm_i915_private *dev_priv = dev->dev_private;
3181 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003182 struct intel_crtc *intel_crtc =
3183 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003184 unsigned long demph_reg_value, preemph_reg_value,
3185 uniqtranscale_reg_value;
3186 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003187 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003188 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003189
3190 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303191 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003192 preemph_reg_value = 0x0004000;
3193 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303194 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003195 demph_reg_value = 0x2B405555;
3196 uniqtranscale_reg_value = 0x552AB83A;
3197 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303198 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003199 demph_reg_value = 0x2B404040;
3200 uniqtranscale_reg_value = 0x5548B83A;
3201 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303202 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003203 demph_reg_value = 0x2B245555;
3204 uniqtranscale_reg_value = 0x5560B83A;
3205 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303206 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003207 demph_reg_value = 0x2B405555;
3208 uniqtranscale_reg_value = 0x5598DA3A;
3209 break;
3210 default:
3211 return 0;
3212 }
3213 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303214 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003215 preemph_reg_value = 0x0002000;
3216 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303217 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003218 demph_reg_value = 0x2B404040;
3219 uniqtranscale_reg_value = 0x5552B83A;
3220 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303221 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003222 demph_reg_value = 0x2B404848;
3223 uniqtranscale_reg_value = 0x5580B83A;
3224 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303225 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003226 demph_reg_value = 0x2B404040;
3227 uniqtranscale_reg_value = 0x55ADDA3A;
3228 break;
3229 default:
3230 return 0;
3231 }
3232 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303233 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003234 preemph_reg_value = 0x0000000;
3235 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303236 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003237 demph_reg_value = 0x2B305555;
3238 uniqtranscale_reg_value = 0x5570B83A;
3239 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303240 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003241 demph_reg_value = 0x2B2B4040;
3242 uniqtranscale_reg_value = 0x55ADDA3A;
3243 break;
3244 default:
3245 return 0;
3246 }
3247 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303248 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003249 preemph_reg_value = 0x0006000;
3250 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303251 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003252 demph_reg_value = 0x1B405555;
3253 uniqtranscale_reg_value = 0x55ADDA3A;
3254 break;
3255 default:
3256 return 0;
3257 }
3258 break;
3259 default:
3260 return 0;
3261 }
3262
Ville Syrjäläa5805162015-05-26 20:42:30 +03003263 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003264 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3265 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3266 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003267 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003268 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3269 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3270 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3271 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03003272 mutex_unlock(&dev_priv->sb_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003273
3274 return 0;
3275}
3276
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003277static bool chv_need_uniq_trans_scale(uint8_t train_set)
3278{
3279 return (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) == DP_TRAIN_PRE_EMPH_LEVEL_0 &&
3280 (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) == DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3281}
3282
Daniel Vetter5829975c2015-04-16 11:36:52 +02003283static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003284{
3285 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3286 struct drm_i915_private *dev_priv = dev->dev_private;
3287 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3288 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003289 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003290 uint8_t train_set = intel_dp->train_set[0];
3291 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003292 enum pipe pipe = intel_crtc->pipe;
3293 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003294
3295 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303296 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003297 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303298 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003299 deemph_reg_value = 128;
3300 margin_reg_value = 52;
3301 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303302 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003303 deemph_reg_value = 128;
3304 margin_reg_value = 77;
3305 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303306 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003307 deemph_reg_value = 128;
3308 margin_reg_value = 102;
3309 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303310 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003311 deemph_reg_value = 128;
3312 margin_reg_value = 154;
3313 /* FIXME extra to set for 1200 */
3314 break;
3315 default:
3316 return 0;
3317 }
3318 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303319 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003320 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303321 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003322 deemph_reg_value = 85;
3323 margin_reg_value = 78;
3324 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303325 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003326 deemph_reg_value = 85;
3327 margin_reg_value = 116;
3328 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303329 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003330 deemph_reg_value = 85;
3331 margin_reg_value = 154;
3332 break;
3333 default:
3334 return 0;
3335 }
3336 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303337 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003338 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303339 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003340 deemph_reg_value = 64;
3341 margin_reg_value = 104;
3342 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303343 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003344 deemph_reg_value = 64;
3345 margin_reg_value = 154;
3346 break;
3347 default:
3348 return 0;
3349 }
3350 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303351 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003352 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303353 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003354 deemph_reg_value = 43;
3355 margin_reg_value = 154;
3356 break;
3357 default:
3358 return 0;
3359 }
3360 break;
3361 default:
3362 return 0;
3363 }
3364
Ville Syrjäläa5805162015-05-26 20:42:30 +03003365 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003366
3367 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003368 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3369 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003370 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3371 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003372 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3373
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003374 if (intel_crtc->config->lane_count > 2) {
3375 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3376 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3377 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3378 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3379 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3380 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003381
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003382 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3383 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3384 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3385 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3386
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003387 if (intel_crtc->config->lane_count > 2) {
3388 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3389 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3390 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3391 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3392 }
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003393
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003394 /* Program swing deemph */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003395 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003396 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3397 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3398 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3399 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3400 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003401
3402 /* Program swing margin */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003403 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003404 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003405
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003406 val &= ~DPIO_SWING_MARGIN000_MASK;
3407 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003408
3409 /*
3410 * Supposedly this value shouldn't matter when unique transition
3411 * scale is disabled, but in fact it does matter. Let's just
3412 * always program the same value and hope it's OK.
3413 */
3414 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3415 val |= 0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT;
3416
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003417 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3418 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003419
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003420 /*
3421 * The document said it needs to set bit 27 for ch0 and bit 26
3422 * for ch1. Might be a typo in the doc.
3423 * For now, for this unique transition scale selection, set bit
3424 * 27 for ch0 and ch1.
3425 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003426 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003427 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003428 if (chv_need_uniq_trans_scale(train_set))
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003429 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003430 else
3431 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3432 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003433 }
3434
3435 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003436 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3437 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3438 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3439
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003440 if (intel_crtc->config->lane_count > 2) {
3441 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3442 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3443 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3444 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003445
3446 /* LRC Bypass */
3447 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3448 val |= DPIO_LRC_BYPASS;
3449 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3450
Ville Syrjäläa5805162015-05-26 20:42:30 +03003451 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003452
3453 return 0;
3454}
3455
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003456static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003457intel_get_adjust_train(struct intel_dp *intel_dp,
3458 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003459{
3460 uint8_t v = 0;
3461 uint8_t p = 0;
3462 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003463 uint8_t voltage_max;
3464 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003465
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003466 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003467 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3468 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003469
3470 if (this_v > v)
3471 v = this_v;
3472 if (this_p > p)
3473 p = this_p;
3474 }
3475
Keith Packard1a2eb462011-11-16 16:26:07 -08003476 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003477 if (v >= voltage_max)
3478 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003479
Keith Packard1a2eb462011-11-16 16:26:07 -08003480 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3481 if (p >= preemph_max)
3482 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003483
3484 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003485 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003486}
3487
3488static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003489gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003490{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003491 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003492
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003493 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303494 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003495 default:
3496 signal_levels |= DP_VOLTAGE_0_4;
3497 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303498 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003499 signal_levels |= DP_VOLTAGE_0_6;
3500 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303501 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003502 signal_levels |= DP_VOLTAGE_0_8;
3503 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303504 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003505 signal_levels |= DP_VOLTAGE_1_2;
3506 break;
3507 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003508 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303509 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003510 default:
3511 signal_levels |= DP_PRE_EMPHASIS_0;
3512 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303513 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003514 signal_levels |= DP_PRE_EMPHASIS_3_5;
3515 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303516 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003517 signal_levels |= DP_PRE_EMPHASIS_6;
3518 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303519 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003520 signal_levels |= DP_PRE_EMPHASIS_9_5;
3521 break;
3522 }
3523 return signal_levels;
3524}
3525
Zhenyu Wange3421a12010-04-08 09:43:27 +08003526/* Gen6's DP voltage swing and pre-emphasis control */
3527static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003528gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003529{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003530 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3531 DP_TRAIN_PRE_EMPHASIS_MASK);
3532 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303533 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3534 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003535 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303536 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003537 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303538 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3539 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003540 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303541 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3542 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003543 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303544 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3545 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003546 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003547 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003548 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3549 "0x%x\n", signal_levels);
3550 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003551 }
3552}
3553
Keith Packard1a2eb462011-11-16 16:26:07 -08003554/* Gen7's DP voltage swing and pre-emphasis control */
3555static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003556gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003557{
3558 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3559 DP_TRAIN_PRE_EMPHASIS_MASK);
3560 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303561 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003562 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303563 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003564 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303565 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003566 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3567
Sonika Jindalbd600182014-08-08 16:23:41 +05303568 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003569 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303570 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003571 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3572
Sonika Jindalbd600182014-08-08 16:23:41 +05303573 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003574 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303575 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003576 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3577
3578 default:
3579 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3580 "0x%x\n", signal_levels);
3581 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3582 }
3583}
3584
Paulo Zanonif0a34242012-12-06 16:51:50 -02003585/* Properly updates "DP" with the correct signal levels. */
3586static void
3587intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3588{
3589 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003590 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003591 struct drm_device *dev = intel_dig_port->base.base.dev;
David Weinehallf8896f52015-06-25 11:11:03 +03003592 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003593 uint8_t train_set = intel_dp->train_set[0];
3594
David Weinehallf8896f52015-06-25 11:11:03 +03003595 if (HAS_DDI(dev)) {
3596 signal_levels = ddi_signal_levels(intel_dp);
3597
3598 if (IS_BROXTON(dev))
3599 signal_levels = 0;
3600 else
3601 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003602 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003603 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003604 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003605 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003606 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003607 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003608 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003609 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003610 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003611 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3612 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003613 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003614 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3615 }
3616
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303617 if (mask)
3618 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3619
3620 DRM_DEBUG_KMS("Using vswing level %d\n",
3621 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3622 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3623 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3624 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003625
3626 *DP = (*DP & ~mask) | signal_levels;
3627}
3628
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003629static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003630intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003631 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003632 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003633{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003634 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003635 struct drm_i915_private *dev_priv =
3636 to_i915(intel_dig_port->base.base.dev);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003637 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3638 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003639
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003640 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003641
Jani Nikula70aff662013-09-27 15:10:44 +03003642 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003643 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003644
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003645 buf[0] = dp_train_pat;
3646 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003647 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003648 /* don't write DP_TRAINING_LANEx_SET on disable */
3649 len = 1;
3650 } else {
3651 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003652 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3653 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003654 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003655
Jani Nikula9d1a1032014-03-14 16:51:15 +02003656 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3657 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003658
3659 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003660}
3661
Jani Nikula70aff662013-09-27 15:10:44 +03003662static bool
3663intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3664 uint8_t dp_train_pat)
3665{
Mika Kahola4e96c972015-04-29 09:17:39 +03003666 if (!intel_dp->train_set_valid)
3667 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003668 intel_dp_set_signal_levels(intel_dp, DP);
3669 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3670}
3671
3672static bool
3673intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003674 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003675{
3676 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003677 struct drm_i915_private *dev_priv =
3678 to_i915(intel_dig_port->base.base.dev);
Jani Nikula70aff662013-09-27 15:10:44 +03003679 int ret;
3680
3681 intel_get_adjust_train(intel_dp, link_status);
3682 intel_dp_set_signal_levels(intel_dp, DP);
3683
3684 I915_WRITE(intel_dp->output_reg, *DP);
3685 POSTING_READ(intel_dp->output_reg);
3686
Jani Nikula9d1a1032014-03-14 16:51:15 +02003687 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003688 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003689
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003690 return ret == intel_dp->lane_count;
Jani Nikula70aff662013-09-27 15:10:44 +03003691}
3692
Imre Deak3ab9c632013-05-03 12:57:41 +03003693static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3694{
3695 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3696 struct drm_device *dev = intel_dig_port->base.base.dev;
3697 struct drm_i915_private *dev_priv = dev->dev_private;
3698 enum port port = intel_dig_port->port;
3699 uint32_t val;
3700
3701 if (!HAS_DDI(dev))
3702 return;
3703
3704 val = I915_READ(DP_TP_CTL(port));
3705 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3706 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3707 I915_WRITE(DP_TP_CTL(port), val);
3708
3709 /*
3710 * On PORT_A we can have only eDP in SST mode. There the only reason
3711 * we need to set idle transmission mode is to work around a HW issue
3712 * where we enable the pipe while not in idle link-training mode.
3713 * In this case there is requirement to wait for a minimum number of
3714 * idle patterns to be sent.
3715 */
3716 if (port == PORT_A)
3717 return;
3718
3719 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3720 1))
3721 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3722}
3723
Jesse Barnes33a34e42010-09-08 12:42:02 -07003724/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003725void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003726intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003727{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003728 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003729 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003730 int i;
3731 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003732 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003733 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003734 uint8_t link_config[2];
Ville Syrjälä04a60f92015-07-06 15:10:06 +03003735 uint8_t link_bw, rate_select;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003736
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003737 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003738 intel_ddi_prepare_link_retrain(encoder);
3739
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003740 intel_dp_compute_rate(intel_dp, intel_dp->link_rate,
Ville Syrjälä04a60f92015-07-06 15:10:06 +03003741 &link_bw, &rate_select);
3742
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003743 /* Write the link configuration data */
Ville Syrjälä04a60f92015-07-06 15:10:06 +03003744 link_config[0] = link_bw;
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003745 link_config[1] = intel_dp->lane_count;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003746 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3747 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003748 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003749 if (intel_dp->num_sink_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05303750 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
Ville Syrjälä04a60f92015-07-06 15:10:06 +03003751 &rate_select, 1);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003752
3753 link_config[0] = 0;
3754 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003755 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003756
3757 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003758
Jani Nikula70aff662013-09-27 15:10:44 +03003759 /* clock recovery */
3760 if (!intel_dp_reset_link_train(intel_dp, &DP,
3761 DP_TRAINING_PATTERN_1 |
3762 DP_LINK_SCRAMBLING_DISABLE)) {
3763 DRM_ERROR("failed to enable link training\n");
3764 return;
3765 }
3766
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003767 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003768 voltage_tries = 0;
3769 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003770 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003771 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003772
Daniel Vettera7c96552012-10-18 10:15:30 +02003773 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003774 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3775 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003776 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003777 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003778
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003779 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003780 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003781 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003782 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003783
Mika Kahola4e96c972015-04-29 09:17:39 +03003784 /*
3785 * if we used previously trained voltage and pre-emphasis values
3786 * and we don't get clock recovery, reset link training values
3787 */
3788 if (intel_dp->train_set_valid) {
3789 DRM_DEBUG_KMS("clock recovery not ok, reset");
3790 /* clear the flag as we are not reusing train set */
3791 intel_dp->train_set_valid = false;
3792 if (!intel_dp_reset_link_train(intel_dp, &DP,
3793 DP_TRAINING_PATTERN_1 |
3794 DP_LINK_SCRAMBLING_DISABLE)) {
3795 DRM_ERROR("failed to enable link training\n");
3796 return;
3797 }
3798 continue;
3799 }
3800
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003801 /* Check to see if we've tried the max voltage */
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003802 for (i = 0; i < intel_dp->lane_count; i++)
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003803 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3804 break;
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003805 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003806 ++loop_tries;
3807 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003808 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003809 break;
3810 }
Jani Nikula70aff662013-09-27 15:10:44 +03003811 intel_dp_reset_link_train(intel_dp, &DP,
3812 DP_TRAINING_PATTERN_1 |
3813 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003814 voltage_tries = 0;
3815 continue;
3816 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003817
3818 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003819 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003820 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003821 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003822 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003823 break;
3824 }
3825 } else
3826 voltage_tries = 0;
3827 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003828
Jani Nikula70aff662013-09-27 15:10:44 +03003829 /* Update training set as requested by target */
3830 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3831 DRM_ERROR("failed to update link training\n");
3832 break;
3833 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003834 }
3835
Jesse Barnes33a34e42010-09-08 12:42:02 -07003836 intel_dp->DP = DP;
3837}
3838
Paulo Zanonic19b0662012-10-15 15:51:41 -03003839void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003840intel_dp_complete_link_train(struct intel_dp *intel_dp)
3841{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003842 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003843 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003844 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003845 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3846
Ville Syrjäläa79b8162015-07-06 15:10:05 +03003847 /* Training Pattern 3 for HBR2 or 1.2 devices that support it*/
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003848 if (intel_dp->link_rate == 540000 || intel_dp->use_tps3)
Todd Previte06ea66b2014-01-20 10:19:39 -07003849 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003850
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003851 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003852 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003853 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003854 DP_LINK_SCRAMBLING_DISABLE)) {
3855 DRM_ERROR("failed to start channel equalization\n");
3856 return;
3857 }
3858
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003859 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003860 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003861 channel_eq = false;
3862 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003863 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003864
Jesse Barnes37f80972011-01-05 14:45:24 -08003865 if (cr_tries > 5) {
3866 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003867 break;
3868 }
3869
Daniel Vettera7c96552012-10-18 10:15:30 +02003870 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003871 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3872 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003873 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003874 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003875
Jesse Barnes37f80972011-01-05 14:45:24 -08003876 /* Make sure clock is still ok */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003877 if (!drm_dp_clock_recovery_ok(link_status,
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003878 intel_dp->lane_count)) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003879 intel_dp->train_set_valid = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003880 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003881 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003882 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003883 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003884 cr_tries++;
3885 continue;
3886 }
3887
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003888 if (drm_dp_channel_eq_ok(link_status,
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003889 intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003890 channel_eq = true;
3891 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003892 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003893
Jesse Barnes37f80972011-01-05 14:45:24 -08003894 /* Try 5 times, then try clock recovery if that fails */
3895 if (tries > 5) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003896 intel_dp->train_set_valid = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003897 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003898 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003899 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003900 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003901 tries = 0;
3902 cr_tries++;
3903 continue;
3904 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003905
Jani Nikula70aff662013-09-27 15:10:44 +03003906 /* Update training set as requested by target */
3907 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3908 DRM_ERROR("failed to update link training\n");
3909 break;
3910 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003911 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003912 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003913
Imre Deak3ab9c632013-05-03 12:57:41 +03003914 intel_dp_set_idle_link_train(intel_dp);
3915
3916 intel_dp->DP = DP;
3917
Mika Kahola4e96c972015-04-29 09:17:39 +03003918 if (channel_eq) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03003919 intel_dp->train_set_valid = true;
Masanari Iida07f42252013-03-20 11:00:34 +09003920 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Mika Kahola4e96c972015-04-29 09:17:39 +03003921 }
Imre Deak3ab9c632013-05-03 12:57:41 +03003922}
3923
3924void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3925{
Jani Nikula70aff662013-09-27 15:10:44 +03003926 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003927 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003928}
3929
3930static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003931intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003932{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003933 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003934 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003935 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003936 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003937 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003938 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003939
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003940 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003941 return;
3942
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003943 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003944 return;
3945
Zhao Yakui28c97732009-10-09 11:39:41 +08003946 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003947
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003948 if ((IS_GEN7(dev) && port == PORT_A) ||
3949 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003950 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003951 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003952 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003953 if (IS_CHERRYVIEW(dev))
3954 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3955 else
3956 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003957 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003958 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003959 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003960 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003961
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003962 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3963 I915_WRITE(intel_dp->output_reg, DP);
3964 POSTING_READ(intel_dp->output_reg);
3965
3966 /*
3967 * HW workaround for IBX, we need to move the port
3968 * to transcoder A after disabling it to allow the
3969 * matching HDMI port to be enabled on transcoder A.
3970 */
3971 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
3972 /* always enable with pattern 1 (as per spec) */
3973 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3974 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3975 I915_WRITE(intel_dp->output_reg, DP);
3976 POSTING_READ(intel_dp->output_reg);
3977
3978 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003979 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003980 POSTING_READ(intel_dp->output_reg);
Eric Anholt5bddd172010-11-18 09:32:59 +08003981 }
3982
Keith Packardf01eca22011-09-28 16:48:10 -07003983 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003984}
3985
Keith Packard26d61aa2011-07-25 20:01:09 -07003986static bool
3987intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003988{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003989 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3990 struct drm_device *dev = dig_port->base.base.dev;
3991 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303992 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003993
Jani Nikula9d1a1032014-03-14 16:51:15 +02003994 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3995 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003996 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003997
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003998 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003999
Adam Jacksonedb39242012-09-18 10:58:49 -04004000 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
4001 return false; /* DPCD not present */
4002
Shobhit Kumar2293bb52013-07-11 18:44:56 -03004003 /* Check if the panel supports PSR */
4004 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03004005 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02004006 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
4007 intel_dp->psr_dpcd,
4008 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03004009 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
4010 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03004011 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03004012 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304013
4014 if (INTEL_INFO(dev)->gen >= 9 &&
4015 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
4016 uint8_t frame_sync_cap;
4017
4018 dev_priv->psr.sink_support = true;
4019 intel_dp_dpcd_read_wake(&intel_dp->aux,
4020 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
4021 &frame_sync_cap, 1);
4022 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
4023 /* PSR2 needs frame sync as well */
4024 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
4025 DRM_DEBUG_KMS("PSR2 %s on sink",
4026 dev_priv->psr.psr2_support ? "supported" : "not supported");
4027 }
Jani Nikula50003932013-09-20 16:42:17 +03004028 }
4029
Jani Nikula7809a612014-10-29 11:03:26 +02004030 /* Training Pattern 3 support, both source and sink */
Jani Nikulacaa860d2015-08-27 13:25:37 +03004031 if (drm_dp_tps3_supported(intel_dp->dpcd) &&
Jani Nikula7809a612014-10-29 11:03:26 +02004032 (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
Todd Previte06ea66b2014-01-20 10:19:39 -07004033 intel_dp->use_tps3 = true;
Jani Nikulaf8d8a672014-09-05 16:19:18 +03004034 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
Todd Previte06ea66b2014-01-20 10:19:39 -07004035 } else
4036 intel_dp->use_tps3 = false;
4037
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05304038 /* Intermediate frequency support */
4039 if (is_edp(intel_dp) &&
4040 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
4041 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
4042 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02004043 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02004044 int i;
4045
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05304046 intel_dp_dpcd_read_wake(&intel_dp->aux,
4047 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02004048 sink_rates,
4049 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02004050
Ville Syrjälä94ca7192015-03-13 19:40:31 +02004051 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
4052 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02004053
4054 if (val == 0)
4055 break;
4056
Sonika Jindalaf77b972015-05-07 13:59:28 +05304057 /* Value read is in kHz while drm clock is saved in deca-kHz */
4058 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02004059 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02004060 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05304061 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02004062
4063 intel_dp_print_rates(intel_dp);
4064
Adam Jacksonedb39242012-09-18 10:58:49 -04004065 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4066 DP_DWN_STRM_PORT_PRESENT))
4067 return true; /* native DP sink */
4068
4069 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
4070 return true; /* no per-port downstream info */
4071
Jani Nikula9d1a1032014-03-14 16:51:15 +02004072 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
4073 intel_dp->downstream_ports,
4074 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04004075 return false; /* downstream port status fetch failed */
4076
4077 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07004078}
4079
Adam Jackson0d198322012-05-14 16:05:47 -04004080static void
4081intel_dp_probe_oui(struct intel_dp *intel_dp)
4082{
4083 u8 buf[3];
4084
4085 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
4086 return;
4087
Jani Nikula9d1a1032014-03-14 16:51:15 +02004088 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04004089 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
4090 buf[0], buf[1], buf[2]);
4091
Jani Nikula9d1a1032014-03-14 16:51:15 +02004092 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04004093 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
4094 buf[0], buf[1], buf[2]);
4095}
4096
Dave Airlie0e32b392014-05-02 14:02:48 +10004097static bool
4098intel_dp_probe_mst(struct intel_dp *intel_dp)
4099{
4100 u8 buf[1];
4101
4102 if (!intel_dp->can_mst)
4103 return false;
4104
4105 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
4106 return false;
4107
Dave Airlie0e32b392014-05-02 14:02:48 +10004108 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
4109 if (buf[0] & DP_MST_CAP) {
4110 DRM_DEBUG_KMS("Sink is MST capable\n");
4111 intel_dp->is_mst = true;
4112 } else {
4113 DRM_DEBUG_KMS("Sink is not MST capable\n");
4114 intel_dp->is_mst = false;
4115 }
4116 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004117
4118 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4119 return intel_dp->is_mst;
4120}
4121
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004122static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004123{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004124 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4125 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004126 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004127 int ret = 0;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004128
4129 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004130 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004131 ret = -EIO;
4132 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004133 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004134
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004135 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004136 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004137 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004138 ret = -EIO;
4139 goto out;
4140 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004141
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004142 intel_dp->sink_crc.started = false;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004143 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004144 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004145 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004146}
4147
4148static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
4149{
4150 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4151 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4152 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004153 int ret;
4154
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004155 if (intel_dp->sink_crc.started) {
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004156 ret = intel_dp_sink_crc_stop(intel_dp);
4157 if (ret)
4158 return ret;
4159 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004160
4161 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
4162 return -EIO;
4163
4164 if (!(buf & DP_TEST_CRC_SUPPORTED))
4165 return -ENOTTY;
4166
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004167 intel_dp->sink_crc.last_count = buf & DP_TEST_COUNT_MASK;
4168
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004169 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
4170 return -EIO;
4171
4172 hsw_disable_ips(intel_crtc);
4173
4174 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4175 buf | DP_TEST_SINK_START) < 0) {
4176 hsw_enable_ips(intel_crtc);
4177 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004178 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004179
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004180 intel_dp->sink_crc.started = true;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004181 return 0;
4182}
4183
4184int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
4185{
4186 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4187 struct drm_device *dev = dig_port->base.base.dev;
4188 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4189 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004190 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004191 int attempts = 6;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004192 bool old_equal_new;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004193
4194 ret = intel_dp_sink_crc_start(intel_dp);
4195 if (ret)
4196 return ret;
4197
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004198 do {
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004199 intel_wait_for_vblank(dev, intel_crtc->pipe);
4200
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004201 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004202 DP_TEST_SINK_MISC, &buf) < 0) {
4203 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004204 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004205 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004206 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004207
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004208 /*
4209 * Count might be reset during the loop. In this case
4210 * last known count needs to be reset as well.
4211 */
4212 if (count == 0)
4213 intel_dp->sink_crc.last_count = 0;
4214
4215 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
4216 ret = -EIO;
4217 goto stop;
4218 }
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004219
4220 old_equal_new = (count == intel_dp->sink_crc.last_count &&
4221 !memcmp(intel_dp->sink_crc.last_crc, crc,
4222 6 * sizeof(u8)));
4223
4224 } while (--attempts && (count == 0 || old_equal_new));
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004225
4226 intel_dp->sink_crc.last_count = buf & DP_TEST_COUNT_MASK;
4227 memcpy(intel_dp->sink_crc.last_crc, crc, 6 * sizeof(u8));
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004228
4229 if (attempts == 0) {
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004230 if (old_equal_new) {
4231 DRM_DEBUG_KMS("Unreliable Sink CRC counter: Current returned CRC is identical to the previous one\n");
4232 } else {
4233 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
4234 ret = -ETIMEDOUT;
4235 goto stop;
4236 }
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004237 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004238
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004239stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004240 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004241 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004242}
4243
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004244static bool
4245intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4246{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004247 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4248 DP_DEVICE_SERVICE_IRQ_VECTOR,
4249 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004250}
4251
Dave Airlie0e32b392014-05-02 14:02:48 +10004252static bool
4253intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4254{
4255 int ret;
4256
4257 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4258 DP_SINK_COUNT_ESI,
4259 sink_irq_vector, 14);
4260 if (ret != 14)
4261 return false;
4262
4263 return true;
4264}
4265
Todd Previtec5d5ab72015-04-15 08:38:38 -07004266static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004267{
Todd Previtec5d5ab72015-04-15 08:38:38 -07004268 uint8_t test_result = DP_TEST_ACK;
4269 return test_result;
4270}
4271
4272static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4273{
4274 uint8_t test_result = DP_TEST_NAK;
4275 return test_result;
4276}
4277
4278static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4279{
4280 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07004281 struct intel_connector *intel_connector = intel_dp->attached_connector;
4282 struct drm_connector *connector = &intel_connector->base;
4283
4284 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004285 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004286 intel_dp->aux.i2c_defer_count > 6) {
4287 /* Check EDID read for NACKs, DEFERs and corruption
4288 * (DP CTS 1.2 Core r1.1)
4289 * 4.2.2.4 : Failed EDID read, I2C_NAK
4290 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4291 * 4.2.2.6 : EDID corruption detected
4292 * Use failsafe mode for all cases
4293 */
4294 if (intel_dp->aux.i2c_nack_count > 0 ||
4295 intel_dp->aux.i2c_defer_count > 0)
4296 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4297 intel_dp->aux.i2c_nack_count,
4298 intel_dp->aux.i2c_defer_count);
4299 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
4300 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304301 struct edid *block = intel_connector->detect_edid;
4302
4303 /* We have to write the checksum
4304 * of the last block read
4305 */
4306 block += intel_connector->detect_edid->extensions;
4307
Todd Previte559be302015-05-04 07:48:20 -07004308 if (!drm_dp_dpcd_write(&intel_dp->aux,
4309 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304310 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03004311 1))
Todd Previte559be302015-05-04 07:48:20 -07004312 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4313
4314 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4315 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
4316 }
4317
4318 /* Set test active flag here so userspace doesn't interrupt things */
4319 intel_dp->compliance_test_active = 1;
4320
Todd Previtec5d5ab72015-04-15 08:38:38 -07004321 return test_result;
4322}
4323
4324static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4325{
4326 uint8_t test_result = DP_TEST_NAK;
4327 return test_result;
4328}
4329
4330static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4331{
4332 uint8_t response = DP_TEST_NAK;
4333 uint8_t rxdata = 0;
4334 int status = 0;
4335
Todd Previte559be302015-05-04 07:48:20 -07004336 intel_dp->compliance_test_active = 0;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004337 intel_dp->compliance_test_type = 0;
Todd Previte559be302015-05-04 07:48:20 -07004338 intel_dp->compliance_test_data = 0;
4339
Todd Previtec5d5ab72015-04-15 08:38:38 -07004340 intel_dp->aux.i2c_nack_count = 0;
4341 intel_dp->aux.i2c_defer_count = 0;
4342
4343 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4344 if (status <= 0) {
4345 DRM_DEBUG_KMS("Could not read test request from sink\n");
4346 goto update_status;
4347 }
4348
4349 switch (rxdata) {
4350 case DP_TEST_LINK_TRAINING:
4351 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4352 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4353 response = intel_dp_autotest_link_training(intel_dp);
4354 break;
4355 case DP_TEST_LINK_VIDEO_PATTERN:
4356 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4357 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4358 response = intel_dp_autotest_video_pattern(intel_dp);
4359 break;
4360 case DP_TEST_LINK_EDID_READ:
4361 DRM_DEBUG_KMS("EDID test requested\n");
4362 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4363 response = intel_dp_autotest_edid(intel_dp);
4364 break;
4365 case DP_TEST_LINK_PHY_TEST_PATTERN:
4366 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4367 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4368 response = intel_dp_autotest_phy_pattern(intel_dp);
4369 break;
4370 default:
4371 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4372 break;
4373 }
4374
4375update_status:
4376 status = drm_dp_dpcd_write(&intel_dp->aux,
4377 DP_TEST_RESPONSE,
4378 &response, 1);
4379 if (status <= 0)
4380 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004381}
4382
Dave Airlie0e32b392014-05-02 14:02:48 +10004383static int
4384intel_dp_check_mst_status(struct intel_dp *intel_dp)
4385{
4386 bool bret;
4387
4388 if (intel_dp->is_mst) {
4389 u8 esi[16] = { 0 };
4390 int ret = 0;
4391 int retry;
4392 bool handled;
4393 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4394go_again:
4395 if (bret == true) {
4396
4397 /* check link status - esi[10] = 0x200c */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004398 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004399 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10004400 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4401 intel_dp_start_link_train(intel_dp);
4402 intel_dp_complete_link_train(intel_dp);
4403 intel_dp_stop_link_train(intel_dp);
4404 }
4405
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004406 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004407 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4408
4409 if (handled) {
4410 for (retry = 0; retry < 3; retry++) {
4411 int wret;
4412 wret = drm_dp_dpcd_write(&intel_dp->aux,
4413 DP_SINK_COUNT_ESI+1,
4414 &esi[1], 3);
4415 if (wret == 3) {
4416 break;
4417 }
4418 }
4419
4420 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4421 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004422 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004423 goto go_again;
4424 }
4425 } else
4426 ret = 0;
4427
4428 return ret;
4429 } else {
4430 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4431 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4432 intel_dp->is_mst = false;
4433 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4434 /* send a hotplug event */
4435 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4436 }
4437 }
4438 return -EINVAL;
4439}
4440
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004441/*
4442 * According to DP spec
4443 * 5.1.2:
4444 * 1. Read DPCD
4445 * 2. Configure link according to Receiver Capabilities
4446 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4447 * 4. Check link status on receipt of hot-plug interrupt
4448 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004449static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004450intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004451{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004452 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004453 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004454 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004455 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004456
Dave Airlie5b215bc2014-08-05 10:40:20 +10004457 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4458
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02004459 if (!intel_encoder->base.crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004460 return;
4461
Imre Deak1a125d82014-08-18 14:42:46 +03004462 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4463 return;
4464
Keith Packard92fd8fd2011-07-25 19:50:10 -07004465 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004466 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004467 return;
4468 }
4469
Keith Packard92fd8fd2011-07-25 19:50:10 -07004470 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004471 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004472 return;
4473 }
4474
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004475 /* Try to read the source of the interrupt */
4476 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4477 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4478 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004479 drm_dp_dpcd_writeb(&intel_dp->aux,
4480 DP_DEVICE_SERVICE_IRQ_VECTOR,
4481 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004482
4483 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004484 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004485 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4486 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4487 }
4488
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004489 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004490 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03004491 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004492 intel_dp_start_link_train(intel_dp);
4493 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004494 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004495 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004496}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004497
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004498/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004499static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004500intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004501{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004502 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004503 uint8_t type;
4504
4505 if (!intel_dp_get_dpcd(intel_dp))
4506 return connector_status_disconnected;
4507
4508 /* if there's no downstream port, we're done */
4509 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004510 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004511
4512 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004513 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4514 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004515 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004516
4517 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4518 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004519 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004520
Adam Jackson23235172012-09-20 16:42:45 -04004521 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4522 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004523 }
4524
4525 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004526 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004527 return connector_status_connected;
4528
4529 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004530 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4531 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4532 if (type == DP_DS_PORT_TYPE_VGA ||
4533 type == DP_DS_PORT_TYPE_NON_EDID)
4534 return connector_status_unknown;
4535 } else {
4536 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4537 DP_DWN_STRM_PORT_TYPE_MASK;
4538 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4539 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4540 return connector_status_unknown;
4541 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004542
4543 /* Anything else is out of spec, warn and ignore */
4544 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004545 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004546}
4547
4548static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004549edp_detect(struct intel_dp *intel_dp)
4550{
4551 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4552 enum drm_connector_status status;
4553
4554 status = intel_panel_detect(dev);
4555 if (status == connector_status_unknown)
4556 status = connector_status_connected;
4557
4558 return status;
4559}
4560
Jani Nikulab93433c2015-08-20 10:47:36 +03004561static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4562 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004563{
Jani Nikulab93433c2015-08-20 10:47:36 +03004564 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004565
Jani Nikula0df53b72015-08-20 10:47:40 +03004566 switch (port->port) {
4567 case PORT_A:
4568 return true;
4569 case PORT_B:
4570 bit = SDE_PORTB_HOTPLUG;
4571 break;
4572 case PORT_C:
4573 bit = SDE_PORTC_HOTPLUG;
4574 break;
4575 case PORT_D:
4576 bit = SDE_PORTD_HOTPLUG;
4577 break;
4578 default:
4579 MISSING_CASE(port->port);
4580 return false;
4581 }
4582
4583 return I915_READ(SDEISR) & bit;
4584}
4585
4586static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4587 struct intel_digital_port *port)
4588{
4589 u32 bit;
4590
4591 switch (port->port) {
4592 case PORT_A:
4593 return true;
4594 case PORT_B:
4595 bit = SDE_PORTB_HOTPLUG_CPT;
4596 break;
4597 case PORT_C:
4598 bit = SDE_PORTC_HOTPLUG_CPT;
4599 break;
4600 case PORT_D:
4601 bit = SDE_PORTD_HOTPLUG_CPT;
4602 break;
4603 default:
4604 MISSING_CASE(port->port);
4605 return false;
Jani Nikulab93433c2015-08-20 10:47:36 +03004606 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004607
Jani Nikulab93433c2015-08-20 10:47:36 +03004608 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004609}
4610
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004611static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004612 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004613{
Jani Nikula9642c812015-08-20 10:47:41 +03004614 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004615
Jani Nikula9642c812015-08-20 10:47:41 +03004616 switch (port->port) {
4617 case PORT_B:
4618 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4619 break;
4620 case PORT_C:
4621 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4622 break;
4623 case PORT_D:
4624 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4625 break;
4626 default:
4627 MISSING_CASE(port->port);
4628 return false;
4629 }
4630
4631 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4632}
4633
4634static bool vlv_digital_port_connected(struct drm_i915_private *dev_priv,
4635 struct intel_digital_port *port)
4636{
4637 u32 bit;
4638
4639 switch (port->port) {
4640 case PORT_B:
4641 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4642 break;
4643 case PORT_C:
4644 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4645 break;
4646 case PORT_D:
4647 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4648 break;
4649 default:
4650 MISSING_CASE(port->port);
4651 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004652 }
4653
Jani Nikula1d245982015-08-20 10:47:37 +03004654 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004655}
4656
Jani Nikulae464bfd2015-08-20 10:47:42 +03004657static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
4658 struct intel_digital_port *port)
4659{
4660 u32 bit;
4661
4662 switch (port->port) {
4663 case PORT_A:
4664 bit = BXT_DE_PORT_HP_DDIA;
4665 break;
4666 case PORT_B:
4667 bit = BXT_DE_PORT_HP_DDIB;
4668 break;
4669 case PORT_C:
4670 bit = BXT_DE_PORT_HP_DDIC;
4671 break;
4672 default:
4673 MISSING_CASE(port->port);
4674 return false;
4675 }
4676
4677 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4678}
4679
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004680/*
4681 * intel_digital_port_connected - is the specified port connected?
4682 * @dev_priv: i915 private structure
4683 * @port: the port to test
4684 *
4685 * Return %true if @port is connected, %false otherwise.
4686 */
4687static bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
4688 struct intel_digital_port *port)
4689{
Jani Nikula0df53b72015-08-20 10:47:40 +03004690 if (HAS_PCH_IBX(dev_priv))
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004691 return ibx_digital_port_connected(dev_priv, port);
Jani Nikula0df53b72015-08-20 10:47:40 +03004692 if (HAS_PCH_SPLIT(dev_priv))
4693 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004694 else if (IS_BROXTON(dev_priv))
4695 return bxt_digital_port_connected(dev_priv, port);
Jani Nikula9642c812015-08-20 10:47:41 +03004696 else if (IS_VALLEYVIEW(dev_priv))
4697 return vlv_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004698 else
4699 return g4x_digital_port_connected(dev_priv, port);
4700}
4701
Dave Airlie2a592be2014-09-01 16:58:12 +10004702static enum drm_connector_status
Jani Nikulab93433c2015-08-20 10:47:36 +03004703ironlake_dp_detect(struct intel_dp *intel_dp)
4704{
4705 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4706 struct drm_i915_private *dev_priv = dev->dev_private;
4707 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4708
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004709 if (!intel_digital_port_connected(dev_priv, intel_dig_port))
Jani Nikulab93433c2015-08-20 10:47:36 +03004710 return connector_status_disconnected;
4711
4712 return intel_dp_detect_dpcd(intel_dp);
4713}
4714
4715static enum drm_connector_status
Dave Airlie2a592be2014-09-01 16:58:12 +10004716g4x_dp_detect(struct intel_dp *intel_dp)
4717{
4718 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4719 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Dave Airlie2a592be2014-09-01 16:58:12 +10004720
4721 /* Can't disconnect eDP, but you can close the lid... */
4722 if (is_edp(intel_dp)) {
4723 enum drm_connector_status status;
4724
4725 status = intel_panel_detect(dev);
4726 if (status == connector_status_unknown)
4727 status = connector_status_connected;
4728 return status;
4729 }
4730
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004731 if (!intel_digital_port_connected(dev->dev_private, intel_dig_port))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004732 return connector_status_disconnected;
4733
Keith Packard26d61aa2011-07-25 20:01:09 -07004734 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004735}
4736
Keith Packard8c241fe2011-09-28 16:38:44 -07004737static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004738intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004739{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004740 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004741
Jani Nikula9cd300e2012-10-19 14:51:52 +03004742 /* use cached edid if we have one */
4743 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004744 /* invalid edid */
4745 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004746 return NULL;
4747
Jani Nikula55e9ede2013-10-01 10:38:54 +03004748 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004749 } else
4750 return drm_get_edid(&intel_connector->base,
4751 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004752}
4753
Chris Wilsonbeb60602014-09-02 20:04:00 +01004754static void
4755intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004756{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004757 struct intel_connector *intel_connector = intel_dp->attached_connector;
4758 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004759
Chris Wilsonbeb60602014-09-02 20:04:00 +01004760 edid = intel_dp_get_edid(intel_dp);
4761 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004762
Chris Wilsonbeb60602014-09-02 20:04:00 +01004763 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4764 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4765 else
4766 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4767}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004768
Chris Wilsonbeb60602014-09-02 20:04:00 +01004769static void
4770intel_dp_unset_edid(struct intel_dp *intel_dp)
4771{
4772 struct intel_connector *intel_connector = intel_dp->attached_connector;
4773
4774 kfree(intel_connector->detect_edid);
4775 intel_connector->detect_edid = NULL;
4776
4777 intel_dp->has_audio = false;
4778}
4779
4780static enum intel_display_power_domain
4781intel_dp_power_get(struct intel_dp *dp)
4782{
4783 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4784 enum intel_display_power_domain power_domain;
4785
4786 power_domain = intel_display_port_power_domain(encoder);
4787 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4788
4789 return power_domain;
4790}
4791
4792static void
4793intel_dp_power_put(struct intel_dp *dp,
4794 enum intel_display_power_domain power_domain)
4795{
4796 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4797 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004798}
4799
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004800static enum drm_connector_status
4801intel_dp_detect(struct drm_connector *connector, bool force)
4802{
4803 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004804 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4805 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004806 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004807 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004808 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004809 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004810 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004811
Chris Wilson164c8592013-07-20 20:27:08 +01004812 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004813 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004814 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004815
Dave Airlie0e32b392014-05-02 14:02:48 +10004816 if (intel_dp->is_mst) {
4817 /* MST devices are disconnected from a monitor POV */
4818 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4819 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004820 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004821 }
4822
Chris Wilsonbeb60602014-09-02 20:04:00 +01004823 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004824
Chris Wilsond410b562014-09-02 20:03:59 +01004825 /* Can't disconnect eDP, but you can close the lid... */
4826 if (is_edp(intel_dp))
4827 status = edp_detect(intel_dp);
4828 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004829 status = ironlake_dp_detect(intel_dp);
4830 else
4831 status = g4x_dp_detect(intel_dp);
4832 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004833 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004834
Adam Jackson0d198322012-05-14 16:05:47 -04004835 intel_dp_probe_oui(intel_dp);
4836
Dave Airlie0e32b392014-05-02 14:02:48 +10004837 ret = intel_dp_probe_mst(intel_dp);
4838 if (ret) {
4839 /* if we are in MST mode then this connector
4840 won't appear connected or have anything with EDID on it */
4841 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4842 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4843 status = connector_status_disconnected;
4844 goto out;
4845 }
4846
Chris Wilsonbeb60602014-09-02 20:04:00 +01004847 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004848
Paulo Zanonid63885d2012-10-26 19:05:49 -02004849 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4850 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004851 status = connector_status_connected;
4852
Todd Previte09b1eb12015-04-20 15:27:34 -07004853 /* Try to read the source of the interrupt */
4854 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4855 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4856 /* Clear interrupt source */
4857 drm_dp_dpcd_writeb(&intel_dp->aux,
4858 DP_DEVICE_SERVICE_IRQ_VECTOR,
4859 sink_irq_vector);
4860
4861 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4862 intel_dp_handle_test_request(intel_dp);
4863 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4864 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4865 }
4866
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004867out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004868 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004869 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004870}
4871
Chris Wilsonbeb60602014-09-02 20:04:00 +01004872static void
4873intel_dp_force(struct drm_connector *connector)
4874{
4875 struct intel_dp *intel_dp = intel_attached_dp(connector);
4876 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4877 enum intel_display_power_domain power_domain;
4878
4879 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4880 connector->base.id, connector->name);
4881 intel_dp_unset_edid(intel_dp);
4882
4883 if (connector->status != connector_status_connected)
4884 return;
4885
4886 power_domain = intel_dp_power_get(intel_dp);
4887
4888 intel_dp_set_edid(intel_dp);
4889
4890 intel_dp_power_put(intel_dp, power_domain);
4891
4892 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4893 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4894}
4895
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004896static int intel_dp_get_modes(struct drm_connector *connector)
4897{
Jani Nikuladd06f902012-10-19 14:51:50 +03004898 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004899 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004900
Chris Wilsonbeb60602014-09-02 20:04:00 +01004901 edid = intel_connector->detect_edid;
4902 if (edid) {
4903 int ret = intel_connector_update_modes(connector, edid);
4904 if (ret)
4905 return ret;
4906 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004907
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004908 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004909 if (is_edp(intel_attached_dp(connector)) &&
4910 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004911 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004912
4913 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004914 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004915 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004916 drm_mode_probed_add(connector, mode);
4917 return 1;
4918 }
4919 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004920
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004921 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004922}
4923
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004924static bool
4925intel_dp_detect_audio(struct drm_connector *connector)
4926{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004927 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004928 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004929
Chris Wilsonbeb60602014-09-02 20:04:00 +01004930 edid = to_intel_connector(connector)->detect_edid;
4931 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004932 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004933
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004934 return has_audio;
4935}
4936
Chris Wilsonf6849602010-09-19 09:29:33 +01004937static int
4938intel_dp_set_property(struct drm_connector *connector,
4939 struct drm_property *property,
4940 uint64_t val)
4941{
Chris Wilsone953fd72011-02-21 22:23:52 +00004942 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004943 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004944 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4945 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004946 int ret;
4947
Rob Clark662595d2012-10-11 20:36:04 -05004948 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004949 if (ret)
4950 return ret;
4951
Chris Wilson3f43c482011-05-12 22:17:24 +01004952 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004953 int i = val;
4954 bool has_audio;
4955
4956 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004957 return 0;
4958
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004959 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004960
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004961 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004962 has_audio = intel_dp_detect_audio(connector);
4963 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004964 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004965
4966 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004967 return 0;
4968
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004969 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004970 goto done;
4971 }
4972
Chris Wilsone953fd72011-02-21 22:23:52 +00004973 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004974 bool old_auto = intel_dp->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004975 bool old_range = intel_dp->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02004976
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004977 switch (val) {
4978 case INTEL_BROADCAST_RGB_AUTO:
4979 intel_dp->color_range_auto = true;
4980 break;
4981 case INTEL_BROADCAST_RGB_FULL:
4982 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004983 intel_dp->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004984 break;
4985 case INTEL_BROADCAST_RGB_LIMITED:
4986 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004987 intel_dp->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004988 break;
4989 default:
4990 return -EINVAL;
4991 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004992
4993 if (old_auto == intel_dp->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004994 old_range == intel_dp->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02004995 return 0;
4996
Chris Wilsone953fd72011-02-21 22:23:52 +00004997 goto done;
4998 }
4999
Yuly Novikov53b41832012-10-26 12:04:00 +03005000 if (is_edp(intel_dp) &&
5001 property == connector->dev->mode_config.scaling_mode_property) {
5002 if (val == DRM_MODE_SCALE_NONE) {
5003 DRM_DEBUG_KMS("no scaling not supported\n");
5004 return -EINVAL;
5005 }
5006
5007 if (intel_connector->panel.fitting_mode == val) {
5008 /* the eDP scaling property is not changed */
5009 return 0;
5010 }
5011 intel_connector->panel.fitting_mode = val;
5012
5013 goto done;
5014 }
5015
Chris Wilsonf6849602010-09-19 09:29:33 +01005016 return -EINVAL;
5017
5018done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00005019 if (intel_encoder->base.crtc)
5020 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01005021
5022 return 0;
5023}
5024
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005025static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03005026intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005027{
Jani Nikula1d508702012-10-19 14:51:49 +03005028 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02005029
Chris Wilson10e972d2014-09-04 21:43:45 +01005030 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01005031
Jani Nikula9cd300e2012-10-19 14:51:52 +03005032 if (!IS_ERR_OR_NULL(intel_connector->edid))
5033 kfree(intel_connector->edid);
5034
Paulo Zanoniacd8db102013-06-12 17:27:23 -03005035 /* Can't call is_edp() since the encoder may have been destroyed
5036 * already. */
5037 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03005038 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02005039
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005040 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08005041 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005042}
5043
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005044void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02005045{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02005046 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
5047 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02005048
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005049 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10005050 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07005051 if (is_edp(intel_dp)) {
5052 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005053 /*
5054 * vdd might still be enabled do to the delayed vdd off.
5055 * Make sure vdd is actually turned off here.
5056 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005057 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005058 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005059 pps_unlock(intel_dp);
5060
Clint Taylor01527b32014-07-07 13:01:46 -07005061 if (intel_dp->edp_notifier.notifier_call) {
5062 unregister_reboot_notifier(&intel_dp->edp_notifier);
5063 intel_dp->edp_notifier.notifier_call = NULL;
5064 }
Keith Packardbd943152011-09-18 23:09:52 -07005065 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02005066 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02005067 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02005068}
5069
Imre Deak07f9cd02014-08-18 14:42:45 +03005070static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
5071{
5072 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
5073
5074 if (!is_edp(intel_dp))
5075 return;
5076
Ville Syrjälä951468f2014-09-04 14:55:31 +03005077 /*
5078 * vdd might still be enabled do to the delayed vdd off.
5079 * Make sure vdd is actually turned off here.
5080 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02005081 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005082 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03005083 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005084 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03005085}
5086
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005087static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
5088{
5089 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5090 struct drm_device *dev = intel_dig_port->base.base.dev;
5091 struct drm_i915_private *dev_priv = dev->dev_private;
5092 enum intel_display_power_domain power_domain;
5093
5094 lockdep_assert_held(&dev_priv->pps_mutex);
5095
5096 if (!edp_have_panel_vdd(intel_dp))
5097 return;
5098
5099 /*
5100 * The VDD bit needs a power domain reference, so if the bit is
5101 * already enabled when we boot or resume, grab this reference and
5102 * schedule a vdd off, so we don't hold on to the reference
5103 * indefinitely.
5104 */
5105 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
5106 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
5107 intel_display_power_get(dev_priv, power_domain);
5108
5109 edp_panel_vdd_schedule_off(intel_dp);
5110}
5111
Imre Deak6d93c0c2014-07-31 14:03:36 +03005112static void intel_dp_encoder_reset(struct drm_encoder *encoder)
5113{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005114 struct intel_dp *intel_dp;
5115
5116 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
5117 return;
5118
5119 intel_dp = enc_to_intel_dp(encoder);
5120
5121 pps_lock(intel_dp);
5122
5123 /*
5124 * Read out the current power sequencer assignment,
5125 * in case the BIOS did something with it.
5126 */
5127 if (IS_VALLEYVIEW(encoder->dev))
5128 vlv_initial_power_sequencer_setup(intel_dp);
5129
5130 intel_edp_panel_vdd_sanitize(intel_dp);
5131
5132 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03005133}
5134
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005135static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02005136 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005137 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01005138 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005139 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01005140 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08005141 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03005142 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08005143 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02005144 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005145};
5146
5147static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
5148 .get_modes = intel_dp_get_modes,
5149 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01005150 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005151};
5152
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005153static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03005154 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02005155 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005156};
5157
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005158enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10005159intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
5160{
5161 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03005162 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10005163 struct drm_device *dev = intel_dig_port->base.base.dev;
5164 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03005165 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005166 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03005167
Dave Airlie0e32b392014-05-02 14:02:48 +10005168 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
5169 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10005170
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005171 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
5172 /*
5173 * vdd off can generate a long pulse on eDP which
5174 * would require vdd on to handle it, and thus we
5175 * would end up in an endless cycle of
5176 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
5177 */
5178 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
5179 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02005180 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005181 }
5182
Ville Syrjälä26fbb772014-08-11 18:37:37 +03005183 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
5184 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10005185 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10005186
Imre Deak1c767b32014-08-18 14:42:42 +03005187 power_domain = intel_display_port_power_domain(intel_encoder);
5188 intel_display_power_get(dev_priv, power_domain);
5189
Dave Airlie0e32b392014-05-02 14:02:48 +10005190 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03005191 /* indicate that we need to restart link training */
5192 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10005193
Jani Nikula7e66bcf2015-08-20 10:47:39 +03005194 if (!intel_digital_port_connected(dev_priv, intel_dig_port))
5195 goto mst_fail;
Dave Airlie0e32b392014-05-02 14:02:48 +10005196
5197 if (!intel_dp_get_dpcd(intel_dp)) {
5198 goto mst_fail;
5199 }
5200
5201 intel_dp_probe_oui(intel_dp);
5202
5203 if (!intel_dp_probe_mst(intel_dp))
5204 goto mst_fail;
5205
5206 } else {
5207 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03005208 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10005209 goto mst_fail;
5210 }
5211
5212 if (!intel_dp->is_mst) {
5213 /*
5214 * we'll check the link status via the normal hot plug path later -
5215 * but for short hpds we should check it now
5216 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10005217 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10005218 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10005219 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10005220 }
5221 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005222
5223 ret = IRQ_HANDLED;
5224
Imre Deak1c767b32014-08-18 14:42:42 +03005225 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10005226mst_fail:
5227 /* if we were in MST mode, and device is not there get out of MST mode */
5228 if (intel_dp->is_mst) {
5229 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5230 intel_dp->is_mst = false;
5231 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
5232 }
Imre Deak1c767b32014-08-18 14:42:42 +03005233put_power:
5234 intel_display_power_put(dev_priv, power_domain);
5235
5236 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005237}
5238
Zhenyu Wange3421a12010-04-08 09:43:27 +08005239/* Return which DP Port should be selected for Transcoder DP control */
5240int
Akshay Joshi0206e352011-08-16 15:34:10 -04005241intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08005242{
5243 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005244 struct intel_encoder *intel_encoder;
5245 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08005246
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005247 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5248 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005249
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005250 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
5251 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01005252 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08005253 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01005254
Zhenyu Wange3421a12010-04-08 09:43:27 +08005255 return -1;
5256}
5257
Zhao Yakui36e83a12010-06-12 14:32:21 +08005258/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005259bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005260{
5261 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03005262 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005263 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005264 static const short port_mapping[] = {
5265 [PORT_B] = PORT_IDPB,
5266 [PORT_C] = PORT_IDPC,
5267 [PORT_D] = PORT_IDPD,
5268 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08005269
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005270 if (port == PORT_A)
5271 return true;
5272
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005273 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005274 return false;
5275
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005276 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
5277 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005278
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005279 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02005280 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
5281 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08005282 return true;
5283 }
5284 return false;
5285}
5286
Dave Airlie0e32b392014-05-02 14:02:48 +10005287void
Chris Wilsonf6849602010-09-19 09:29:33 +01005288intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5289{
Yuly Novikov53b41832012-10-26 12:04:00 +03005290 struct intel_connector *intel_connector = to_intel_connector(connector);
5291
Chris Wilson3f43c482011-05-12 22:17:24 +01005292 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00005293 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02005294 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03005295
5296 if (is_edp(intel_dp)) {
5297 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05005298 drm_object_attach_property(
5299 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03005300 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03005301 DRM_MODE_SCALE_ASPECT);
5302 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03005303 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005304}
5305
Imre Deakdada1a92014-01-29 13:25:41 +02005306static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5307{
5308 intel_dp->last_power_cycle = jiffies;
5309 intel_dp->last_power_on = jiffies;
5310 intel_dp->last_backlight_off = jiffies;
5311}
5312
Daniel Vetter67a54562012-10-20 20:57:45 +02005313static void
5314intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005315 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02005316{
5317 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005318 struct edp_power_seq cur, vbt, spec,
5319 *final = &intel_dp->pps_delays;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305320 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5321 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg = 0;
Jesse Barnes453c5422013-03-28 09:55:41 -07005322
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005323 lockdep_assert_held(&dev_priv->pps_mutex);
5324
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03005325 /* already initialized? */
5326 if (final->t11_t12 != 0)
5327 return;
5328
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305329 if (IS_BROXTON(dev)) {
5330 /*
5331 * TODO: BXT has 2 sets of PPS registers.
5332 * Correct Register for Broxton need to be identified
5333 * using VBT. hardcoding for now
5334 */
5335 pp_ctrl_reg = BXT_PP_CONTROL(0);
5336 pp_on_reg = BXT_PP_ON_DELAYS(0);
5337 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5338 } else if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03005339 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07005340 pp_on_reg = PCH_PP_ON_DELAYS;
5341 pp_off_reg = PCH_PP_OFF_DELAYS;
5342 pp_div_reg = PCH_PP_DIVISOR;
5343 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005344 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5345
5346 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5347 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5348 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5349 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005350 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005351
5352 /* Workaround: Need to write PP_CONTROL with the unlock key as
5353 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305354 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005355
Jesse Barnes453c5422013-03-28 09:55:41 -07005356 pp_on = I915_READ(pp_on_reg);
5357 pp_off = I915_READ(pp_off_reg);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305358 if (!IS_BROXTON(dev)) {
5359 I915_WRITE(pp_ctrl_reg, pp_ctl);
5360 pp_div = I915_READ(pp_div_reg);
5361 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005362
5363 /* Pull timing values out of registers */
5364 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5365 PANEL_POWER_UP_DELAY_SHIFT;
5366
5367 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5368 PANEL_LIGHT_ON_DELAY_SHIFT;
5369
5370 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5371 PANEL_LIGHT_OFF_DELAY_SHIFT;
5372
5373 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5374 PANEL_POWER_DOWN_DELAY_SHIFT;
5375
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305376 if (IS_BROXTON(dev)) {
5377 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5378 BXT_POWER_CYCLE_DELAY_SHIFT;
5379 if (tmp > 0)
5380 cur.t11_t12 = (tmp - 1) * 1000;
5381 else
5382 cur.t11_t12 = 0;
5383 } else {
5384 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005385 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305386 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005387
5388 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5389 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5390
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005391 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005392
5393 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5394 * our hw here, which are all in 100usec. */
5395 spec.t1_t3 = 210 * 10;
5396 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5397 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5398 spec.t10 = 500 * 10;
5399 /* This one is special and actually in units of 100ms, but zero
5400 * based in the hw (so we need to add 100 ms). But the sw vbt
5401 * table multiplies it with 1000 to make it in units of 100usec,
5402 * too. */
5403 spec.t11_t12 = (510 + 100) * 10;
5404
5405 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5406 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5407
5408 /* Use the max of the register settings and vbt. If both are
5409 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005410#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005411 spec.field : \
5412 max(cur.field, vbt.field))
5413 assign_final(t1_t3);
5414 assign_final(t8);
5415 assign_final(t9);
5416 assign_final(t10);
5417 assign_final(t11_t12);
5418#undef assign_final
5419
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005420#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005421 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5422 intel_dp->backlight_on_delay = get_delay(t8);
5423 intel_dp->backlight_off_delay = get_delay(t9);
5424 intel_dp->panel_power_down_delay = get_delay(t10);
5425 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5426#undef get_delay
5427
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005428 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5429 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5430 intel_dp->panel_power_cycle_delay);
5431
5432 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5433 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005434}
5435
5436static void
5437intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005438 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005439{
5440 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005441 u32 pp_on, pp_off, pp_div, port_sel = 0;
5442 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305443 int pp_on_reg, pp_off_reg, pp_div_reg = 0, pp_ctrl_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005444 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005445 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005446
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005447 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005448
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305449 if (IS_BROXTON(dev)) {
5450 /*
5451 * TODO: BXT has 2 sets of PPS registers.
5452 * Correct Register for Broxton need to be identified
5453 * using VBT. hardcoding for now
5454 */
5455 pp_ctrl_reg = BXT_PP_CONTROL(0);
5456 pp_on_reg = BXT_PP_ON_DELAYS(0);
5457 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5458
5459 } else if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07005460 pp_on_reg = PCH_PP_ON_DELAYS;
5461 pp_off_reg = PCH_PP_OFF_DELAYS;
5462 pp_div_reg = PCH_PP_DIVISOR;
5463 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005464 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5465
5466 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5467 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5468 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005469 }
5470
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005471 /*
5472 * And finally store the new values in the power sequencer. The
5473 * backlight delays are set to 1 because we do manual waits on them. For
5474 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5475 * we'll end up waiting for the backlight off delay twice: once when we
5476 * do the manual sleep, and once when we disable the panel and wait for
5477 * the PP_STATUS bit to become zero.
5478 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005479 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005480 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5481 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005482 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005483 /* Compute the divisor for the pp clock, simply match the Bspec
5484 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305485 if (IS_BROXTON(dev)) {
5486 pp_div = I915_READ(pp_ctrl_reg);
5487 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5488 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
5489 << BXT_POWER_CYCLE_DELAY_SHIFT);
5490 } else {
5491 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5492 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5493 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5494 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005495
5496 /* Haswell doesn't have any port selection bits for the panel
5497 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03005498 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005499 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005500 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005501 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005502 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005503 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005504 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005505 }
5506
Jesse Barnes453c5422013-03-28 09:55:41 -07005507 pp_on |= port_sel;
5508
5509 I915_WRITE(pp_on_reg, pp_on);
5510 I915_WRITE(pp_off_reg, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305511 if (IS_BROXTON(dev))
5512 I915_WRITE(pp_ctrl_reg, pp_div);
5513 else
5514 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005515
Daniel Vetter67a54562012-10-20 20:57:45 +02005516 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005517 I915_READ(pp_on_reg),
5518 I915_READ(pp_off_reg),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305519 IS_BROXTON(dev) ?
5520 (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
Jesse Barnes453c5422013-03-28 09:55:41 -07005521 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07005522}
5523
Vandana Kannanb33a2812015-02-13 15:33:03 +05305524/**
5525 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5526 * @dev: DRM device
5527 * @refresh_rate: RR to be programmed
5528 *
5529 * This function gets called when refresh rate (RR) has to be changed from
5530 * one frequency to another. Switches can be between high and low RR
5531 * supported by the panel or to any other RR based on media playback (in
5532 * this case, RR value needs to be passed from user space).
5533 *
5534 * The caller of this function needs to take a lock on dev_priv->drrs.
5535 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305536static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305537{
5538 struct drm_i915_private *dev_priv = dev->dev_private;
5539 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305540 struct intel_digital_port *dig_port = NULL;
5541 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005542 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305543 struct intel_crtc *intel_crtc = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305544 u32 reg, val;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305545 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305546
5547 if (refresh_rate <= 0) {
5548 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5549 return;
5550 }
5551
Vandana Kannan96178ee2015-01-10 02:25:56 +05305552 if (intel_dp == NULL) {
5553 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305554 return;
5555 }
5556
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005557 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005558 * FIXME: This needs proper synchronization with psr state for some
5559 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005560 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305561
Vandana Kannan96178ee2015-01-10 02:25:56 +05305562 dig_port = dp_to_dig_port(intel_dp);
5563 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005564 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305565
5566 if (!intel_crtc) {
5567 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5568 return;
5569 }
5570
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005571 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305572
Vandana Kannan96178ee2015-01-10 02:25:56 +05305573 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305574 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5575 return;
5576 }
5577
Vandana Kannan96178ee2015-01-10 02:25:56 +05305578 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5579 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305580 index = DRRS_LOW_RR;
5581
Vandana Kannan96178ee2015-01-10 02:25:56 +05305582 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305583 DRM_DEBUG_KMS(
5584 "DRRS requested for previously set RR...ignoring\n");
5585 return;
5586 }
5587
5588 if (!intel_crtc->active) {
5589 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5590 return;
5591 }
5592
Durgadoss R44395bf2015-02-13 15:33:02 +05305593 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305594 switch (index) {
5595 case DRRS_HIGH_RR:
5596 intel_dp_set_m_n(intel_crtc, M1_N1);
5597 break;
5598 case DRRS_LOW_RR:
5599 intel_dp_set_m_n(intel_crtc, M2_N2);
5600 break;
5601 case DRRS_MAX_RR:
5602 default:
5603 DRM_ERROR("Unsupported refreshrate type\n");
5604 }
5605 } else if (INTEL_INFO(dev)->gen > 6) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005606 reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305607 val = I915_READ(reg);
Vandana Kannana4c30b12015-02-13 15:33:00 +05305608
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305609 if (index > DRRS_HIGH_RR) {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305610 if (IS_VALLEYVIEW(dev))
5611 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5612 else
5613 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305614 } else {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305615 if (IS_VALLEYVIEW(dev))
5616 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5617 else
5618 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305619 }
5620 I915_WRITE(reg, val);
5621 }
5622
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305623 dev_priv->drrs.refresh_rate_type = index;
5624
5625 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5626}
5627
Vandana Kannanb33a2812015-02-13 15:33:03 +05305628/**
5629 * intel_edp_drrs_enable - init drrs struct if supported
5630 * @intel_dp: DP struct
5631 *
5632 * Initializes frontbuffer_bits and drrs.dp
5633 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305634void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5635{
5636 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5637 struct drm_i915_private *dev_priv = dev->dev_private;
5638 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5639 struct drm_crtc *crtc = dig_port->base.base.crtc;
5640 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5641
5642 if (!intel_crtc->config->has_drrs) {
5643 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5644 return;
5645 }
5646
5647 mutex_lock(&dev_priv->drrs.mutex);
5648 if (WARN_ON(dev_priv->drrs.dp)) {
5649 DRM_ERROR("DRRS already enabled\n");
5650 goto unlock;
5651 }
5652
5653 dev_priv->drrs.busy_frontbuffer_bits = 0;
5654
5655 dev_priv->drrs.dp = intel_dp;
5656
5657unlock:
5658 mutex_unlock(&dev_priv->drrs.mutex);
5659}
5660
Vandana Kannanb33a2812015-02-13 15:33:03 +05305661/**
5662 * intel_edp_drrs_disable - Disable DRRS
5663 * @intel_dp: DP struct
5664 *
5665 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305666void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5667{
5668 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5669 struct drm_i915_private *dev_priv = dev->dev_private;
5670 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5671 struct drm_crtc *crtc = dig_port->base.base.crtc;
5672 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5673
5674 if (!intel_crtc->config->has_drrs)
5675 return;
5676
5677 mutex_lock(&dev_priv->drrs.mutex);
5678 if (!dev_priv->drrs.dp) {
5679 mutex_unlock(&dev_priv->drrs.mutex);
5680 return;
5681 }
5682
5683 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5684 intel_dp_set_drrs_state(dev_priv->dev,
5685 intel_dp->attached_connector->panel.
5686 fixed_mode->vrefresh);
5687
5688 dev_priv->drrs.dp = NULL;
5689 mutex_unlock(&dev_priv->drrs.mutex);
5690
5691 cancel_delayed_work_sync(&dev_priv->drrs.work);
5692}
5693
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305694static void intel_edp_drrs_downclock_work(struct work_struct *work)
5695{
5696 struct drm_i915_private *dev_priv =
5697 container_of(work, typeof(*dev_priv), drrs.work.work);
5698 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305699
Vandana Kannan96178ee2015-01-10 02:25:56 +05305700 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305701
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305702 intel_dp = dev_priv->drrs.dp;
5703
5704 if (!intel_dp)
5705 goto unlock;
5706
5707 /*
5708 * The delayed work can race with an invalidate hence we need to
5709 * recheck.
5710 */
5711
5712 if (dev_priv->drrs.busy_frontbuffer_bits)
5713 goto unlock;
5714
5715 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5716 intel_dp_set_drrs_state(dev_priv->dev,
5717 intel_dp->attached_connector->panel.
5718 downclock_mode->vrefresh);
5719
5720unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305721 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305722}
5723
Vandana Kannanb33a2812015-02-13 15:33:03 +05305724/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305725 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305726 * @dev: DRM device
5727 * @frontbuffer_bits: frontbuffer plane tracking bits
5728 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305729 * This function gets called everytime rendering on the given planes start.
5730 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305731 *
5732 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5733 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305734void intel_edp_drrs_invalidate(struct drm_device *dev,
5735 unsigned frontbuffer_bits)
5736{
5737 struct drm_i915_private *dev_priv = dev->dev_private;
5738 struct drm_crtc *crtc;
5739 enum pipe pipe;
5740
Daniel Vetter9da7d692015-04-09 16:44:15 +02005741 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305742 return;
5743
Daniel Vetter88f933a2015-04-09 16:44:16 +02005744 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305745
Vandana Kannana93fad02015-01-10 02:25:59 +05305746 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005747 if (!dev_priv->drrs.dp) {
5748 mutex_unlock(&dev_priv->drrs.mutex);
5749 return;
5750 }
5751
Vandana Kannana93fad02015-01-10 02:25:59 +05305752 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5753 pipe = to_intel_crtc(crtc)->pipe;
5754
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005755 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5756 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5757
Ramalingam C0ddfd202015-06-15 20:50:05 +05305758 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005759 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Vandana Kannana93fad02015-01-10 02:25:59 +05305760 intel_dp_set_drrs_state(dev_priv->dev,
5761 dev_priv->drrs.dp->attached_connector->panel.
5762 fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305763
Vandana Kannana93fad02015-01-10 02:25:59 +05305764 mutex_unlock(&dev_priv->drrs.mutex);
5765}
5766
Vandana Kannanb33a2812015-02-13 15:33:03 +05305767/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305768 * intel_edp_drrs_flush - Restart Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305769 * @dev: DRM device
5770 * @frontbuffer_bits: frontbuffer plane tracking bits
5771 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305772 * This function gets called every time rendering on the given planes has
5773 * completed or flip on a crtc is completed. So DRRS should be upclocked
5774 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5775 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305776 *
5777 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5778 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305779void intel_edp_drrs_flush(struct drm_device *dev,
5780 unsigned frontbuffer_bits)
5781{
5782 struct drm_i915_private *dev_priv = dev->dev_private;
5783 struct drm_crtc *crtc;
5784 enum pipe pipe;
5785
Daniel Vetter9da7d692015-04-09 16:44:15 +02005786 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305787 return;
5788
Daniel Vetter88f933a2015-04-09 16:44:16 +02005789 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305790
Vandana Kannana93fad02015-01-10 02:25:59 +05305791 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005792 if (!dev_priv->drrs.dp) {
5793 mutex_unlock(&dev_priv->drrs.mutex);
5794 return;
5795 }
5796
Vandana Kannana93fad02015-01-10 02:25:59 +05305797 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5798 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005799
5800 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305801 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5802
Ramalingam C0ddfd202015-06-15 20:50:05 +05305803 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005804 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Ramalingam C0ddfd202015-06-15 20:50:05 +05305805 intel_dp_set_drrs_state(dev_priv->dev,
5806 dev_priv->drrs.dp->attached_connector->panel.
5807 fixed_mode->vrefresh);
5808
5809 /*
5810 * flush also means no more activity hence schedule downclock, if all
5811 * other fbs are quiescent too
5812 */
5813 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305814 schedule_delayed_work(&dev_priv->drrs.work,
5815 msecs_to_jiffies(1000));
5816 mutex_unlock(&dev_priv->drrs.mutex);
5817}
5818
Vandana Kannanb33a2812015-02-13 15:33:03 +05305819/**
5820 * DOC: Display Refresh Rate Switching (DRRS)
5821 *
5822 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5823 * which enables swtching between low and high refresh rates,
5824 * dynamically, based on the usage scenario. This feature is applicable
5825 * for internal panels.
5826 *
5827 * Indication that the panel supports DRRS is given by the panel EDID, which
5828 * would list multiple refresh rates for one resolution.
5829 *
5830 * DRRS is of 2 types - static and seamless.
5831 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5832 * (may appear as a blink on screen) and is used in dock-undock scenario.
5833 * Seamless DRRS involves changing RR without any visual effect to the user
5834 * and can be used during normal system usage. This is done by programming
5835 * certain registers.
5836 *
5837 * Support for static/seamless DRRS may be indicated in the VBT based on
5838 * inputs from the panel spec.
5839 *
5840 * DRRS saves power by switching to low RR based on usage scenarios.
5841 *
5842 * eDP DRRS:-
5843 * The implementation is based on frontbuffer tracking implementation.
5844 * When there is a disturbance on the screen triggered by user activity or a
5845 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5846 * When there is no movement on screen, after a timeout of 1 second, a switch
5847 * to low RR is made.
5848 * For integration with frontbuffer tracking code,
5849 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5850 *
5851 * DRRS can be further extended to support other internal panels and also
5852 * the scenario of video playback wherein RR is set based on the rate
5853 * requested by userspace.
5854 */
5855
5856/**
5857 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5858 * @intel_connector: eDP connector
5859 * @fixed_mode: preferred mode of panel
5860 *
5861 * This function is called only once at driver load to initialize basic
5862 * DRRS stuff.
5863 *
5864 * Returns:
5865 * Downclock mode if panel supports it, else return NULL.
5866 * DRRS support is determined by the presence of downclock mode (apart
5867 * from VBT setting).
5868 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305869static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305870intel_dp_drrs_init(struct intel_connector *intel_connector,
5871 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305872{
5873 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305874 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305875 struct drm_i915_private *dev_priv = dev->dev_private;
5876 struct drm_display_mode *downclock_mode = NULL;
5877
Daniel Vetter9da7d692015-04-09 16:44:15 +02005878 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5879 mutex_init(&dev_priv->drrs.mutex);
5880
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305881 if (INTEL_INFO(dev)->gen <= 6) {
5882 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5883 return NULL;
5884 }
5885
5886 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005887 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305888 return NULL;
5889 }
5890
5891 downclock_mode = intel_find_panel_downclock
5892 (dev, fixed_mode, connector);
5893
5894 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305895 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305896 return NULL;
5897 }
5898
Vandana Kannan96178ee2015-01-10 02:25:56 +05305899 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305900
Vandana Kannan96178ee2015-01-10 02:25:56 +05305901 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005902 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305903 return downclock_mode;
5904}
5905
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005906static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005907 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005908{
5909 struct drm_connector *connector = &intel_connector->base;
5910 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005911 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5912 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005913 struct drm_i915_private *dev_priv = dev->dev_private;
5914 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305915 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005916 bool has_dpcd;
5917 struct drm_display_mode *scan;
5918 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005919 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005920
5921 if (!is_edp(intel_dp))
5922 return true;
5923
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005924 pps_lock(intel_dp);
5925 intel_edp_panel_vdd_sanitize(intel_dp);
5926 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005927
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005928 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005929 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005930
5931 if (has_dpcd) {
5932 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5933 dev_priv->no_aux_handshake =
5934 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5935 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5936 } else {
5937 /* if this fails, presume the device is a ghost */
5938 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005939 return false;
5940 }
5941
5942 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005943 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005944 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005945 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005946
Daniel Vetter060c8772014-03-21 23:22:35 +01005947 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005948 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005949 if (edid) {
5950 if (drm_add_edid_modes(connector, edid)) {
5951 drm_mode_connector_update_edid_property(connector,
5952 edid);
5953 drm_edid_to_eld(connector, edid);
5954 } else {
5955 kfree(edid);
5956 edid = ERR_PTR(-EINVAL);
5957 }
5958 } else {
5959 edid = ERR_PTR(-ENOENT);
5960 }
5961 intel_connector->edid = edid;
5962
5963 /* prefer fixed mode from EDID if available */
5964 list_for_each_entry(scan, &connector->probed_modes, head) {
5965 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5966 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305967 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305968 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005969 break;
5970 }
5971 }
5972
5973 /* fallback to VBT if available for eDP */
5974 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5975 fixed_mode = drm_mode_duplicate(dev,
5976 dev_priv->vbt.lfp_lvds_vbt_mode);
5977 if (fixed_mode)
5978 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5979 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005980 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005981
Clint Taylor01527b32014-07-07 13:01:46 -07005982 if (IS_VALLEYVIEW(dev)) {
5983 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5984 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005985
5986 /*
5987 * Figure out the current pipe for the initial backlight setup.
5988 * If the current pipe isn't valid, try the PPS pipe, and if that
5989 * fails just assume pipe A.
5990 */
5991 if (IS_CHERRYVIEW(dev))
5992 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5993 else
5994 pipe = PORT_TO_PIPE(intel_dp->DP);
5995
5996 if (pipe != PIPE_A && pipe != PIPE_B)
5997 pipe = intel_dp->pps_pipe;
5998
5999 if (pipe != PIPE_A && pipe != PIPE_B)
6000 pipe = PIPE_A;
6001
6002 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
6003 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07006004 }
6005
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05306006 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03006007 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02006008 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006009
6010 return true;
6011}
6012
Paulo Zanoni16c25532013-06-12 17:27:25 -03006013bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006014intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
6015 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006016{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006017 struct drm_connector *connector = &intel_connector->base;
6018 struct intel_dp *intel_dp = &intel_dig_port->dp;
6019 struct intel_encoder *intel_encoder = &intel_dig_port->base;
6020 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006021 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02006022 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02006023 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006024
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03006025 intel_dp->pps_pipe = INVALID_PIPE;
6026
Damien Lespiauec5b01d2014-01-21 13:35:39 +00006027 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00006028 if (INTEL_INFO(dev)->gen >= 9)
6029 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
6030 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00006031 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
6032 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
6033 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
6034 else if (HAS_PCH_SPLIT(dev))
6035 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
6036 else
6037 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
6038
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00006039 if (INTEL_INFO(dev)->gen >= 9)
6040 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
6041 else
6042 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00006043
Daniel Vetter07679352012-09-06 22:15:42 +02006044 /* Preserve the current hw state. */
6045 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03006046 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00006047
Ville Syrjälä3b32a352013-11-01 18:22:41 +02006048 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05306049 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02006050 else
6051 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04006052
Imre Deakf7d24902013-05-08 13:14:05 +03006053 /*
6054 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
6055 * for DP the encoder type can be set by the caller to
6056 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
6057 */
6058 if (type == DRM_MODE_CONNECTOR_eDP)
6059 intel_encoder->type = INTEL_OUTPUT_EDP;
6060
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03006061 /* eDP only on port B and/or C on vlv/chv */
6062 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
6063 port != PORT_B && port != PORT_C))
6064 return false;
6065
Imre Deake7281ea2013-05-08 13:14:08 +03006066 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
6067 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
6068 port_name(port));
6069
Adam Jacksonb3295302010-07-16 14:46:28 -04006070 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006071 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
6072
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006073 connector->interlace_allowed = true;
6074 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08006075
Daniel Vetter66a92782012-07-12 20:08:18 +02006076 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01006077 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08006078
Chris Wilsondf0e9242010-09-09 16:20:55 +01006079 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01006080 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006081
Paulo Zanoniaffa9352012-11-23 15:30:39 -02006082 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02006083 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
6084 else
6085 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02006086 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02006087
Jani Nikula0b998362014-03-14 16:51:17 +02006088 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03006089 switch (port) {
6090 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05006091 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03006092 break;
6093 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05006094 intel_encoder->hpd_pin = HPD_PORT_B;
Sonika Jindalcf1d5882015-08-10 10:35:36 +05306095 if (IS_BROXTON(dev_priv) && (INTEL_REVID(dev) < BXT_REVID_B0))
6096 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03006097 break;
6098 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05006099 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03006100 break;
6101 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05006102 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03006103 break;
6104 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00006105 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006106 }
6107
Imre Deakdada1a92014-01-29 13:25:41 +02006108 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03006109 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02006110 intel_dp_init_panel_power_timestamps(intel_dp);
6111 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03006112 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02006113 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03006114 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03006115 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02006116 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02006117
Jani Nikula9d1a1032014-03-14 16:51:15 +02006118 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10006119
Dave Airlie0e32b392014-05-02 14:02:48 +10006120 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03006121 if (HAS_DP_MST(dev) &&
6122 (port == PORT_B || port == PORT_C || port == PORT_D))
6123 intel_dp_mst_encoder_init(intel_dig_port,
6124 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10006125
Ville Syrjälä36b5f422014-10-16 21:27:30 +03006126 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10006127 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03006128 if (is_edp(intel_dp)) {
6129 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03006130 /*
6131 * vdd might still be enabled do to the delayed vdd off.
6132 * Make sure vdd is actually turned off here.
6133 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03006134 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01006135 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03006136 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03006137 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01006138 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03006139 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03006140 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03006141 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006142
Chris Wilsonf6849602010-09-19 09:29:33 +01006143 intel_dp_add_properties(intel_dp, connector);
6144
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006145 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
6146 * 0xd. Failure to do so will result in spurious interrupts being
6147 * generated on the port when a cable is not attached.
6148 */
6149 if (IS_G4X(dev) && !IS_GM45(dev)) {
6150 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
6151 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
6152 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03006153
Jani Nikulaaa7471d2015-04-01 11:15:21 +03006154 i915_debugfs_connector_add(connector);
6155
Paulo Zanoni16c25532013-06-12 17:27:25 -03006156 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006157}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006158
6159void
6160intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
6161{
Dave Airlie13cf5502014-06-18 11:29:35 +10006162 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006163 struct intel_digital_port *intel_dig_port;
6164 struct intel_encoder *intel_encoder;
6165 struct drm_encoder *encoder;
6166 struct intel_connector *intel_connector;
6167
Daniel Vetterb14c5672013-09-19 12:18:32 +02006168 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006169 if (!intel_dig_port)
6170 return;
6171
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006172 intel_connector = intel_connector_alloc();
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006173 if (!intel_connector) {
6174 kfree(intel_dig_port);
6175 return;
6176 }
6177
6178 intel_encoder = &intel_dig_port->base;
6179 encoder = &intel_encoder->base;
6180
6181 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
6182 DRM_MODE_ENCODER_TMDS);
6183
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01006184 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006185 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006186 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07006187 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03006188 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006189 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03006190 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006191 intel_encoder->pre_enable = chv_pre_enable_dp;
6192 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03006193 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006194 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006195 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006196 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006197 intel_encoder->pre_enable = vlv_pre_enable_dp;
6198 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03006199 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006200 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006201 intel_encoder->pre_enable = g4x_pre_enable_dp;
6202 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03006203 if (INTEL_INFO(dev)->gen >= 5)
6204 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006205 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006206
Paulo Zanoni174edf12012-10-26 19:05:50 -02006207 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006208 intel_dig_port->dp.output_reg = output_reg;
6209
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006210 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03006211 if (IS_CHERRYVIEW(dev)) {
6212 if (port == PORT_D)
6213 intel_encoder->crtc_mask = 1 << 2;
6214 else
6215 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
6216 } else {
6217 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
6218 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02006219 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006220
Dave Airlie13cf5502014-06-18 11:29:35 +10006221 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03006222 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10006223
Paulo Zanoni15b1d172013-06-12 17:27:27 -03006224 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
6225 drm_encoder_cleanup(encoder);
6226 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03006227 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03006228 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006229}
Dave Airlie0e32b392014-05-02 14:02:48 +10006230
6231void intel_dp_mst_suspend(struct drm_device *dev)
6232{
6233 struct drm_i915_private *dev_priv = dev->dev_private;
6234 int i;
6235
6236 /* disable MST */
6237 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006238 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006239 if (!intel_dig_port)
6240 continue;
6241
6242 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6243 if (!intel_dig_port->dp.can_mst)
6244 continue;
6245 if (intel_dig_port->dp.is_mst)
6246 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6247 }
6248 }
6249}
6250
6251void intel_dp_mst_resume(struct drm_device *dev)
6252{
6253 struct drm_i915_private *dev_priv = dev->dev_private;
6254 int i;
6255
6256 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006257 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006258 if (!intel_dig_port)
6259 continue;
6260 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6261 int ret;
6262
6263 if (!intel_dig_port->dp.can_mst)
6264 continue;
6265
6266 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
6267 if (ret != 0) {
6268 intel_dp_check_mst_status(&intel_dig_port->dp);
6269 }
6270 }
6271 }
6272}