blob: fb841c815b5d9e6e8aa0e825262e59d157cb41b8 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070027#include <linux/module.h>
28#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080029#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070030#include <linux/etherdevice.h>
31#include <linux/ethtool.h>
32#include <linux/pci.h>
33#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030034#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070035#include <linux/tcp.h>
36#include <linux/in.h>
37#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080038#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070039#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080040#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070041#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080042#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070043
44#include <asm/irq.h>
45
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070046#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
47#define SKY2_VLAN_TAG_USED 1
48#endif
49
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070050#include "sky2.h"
51
52#define DRV_NAME "sky2"
Stephen Hemmingerdeeb16d2009-08-14 05:15:20 +000053#define DRV_VERSION "1.24"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070054#define PFX DRV_NAME " "
55
56/*
57 * The Yukon II chipset takes 64 bit command blocks (called list elements)
58 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070059 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070060 */
61
Stephen Hemminger14d02632006-09-26 11:57:43 -070062#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070063#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070064#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080065#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070066
Stephen Hemminger793b8832005-09-14 16:06:14 -070067#define TX_RING_SIZE 512
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000068#define TX_DEF_PENDING 128
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080069#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000070#define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
Stephen Hemminger793b8832005-09-14 16:06:14 -070071
72#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070073#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070074#define TX_WATCHDOG (5 * HZ)
75#define NAPI_WEIGHT 64
76#define PHY_RETRIES 1000
77
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070078#define SKY2_EEPROM_MAGIC 0x9955aabb
79
80
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070081#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
82
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070083static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070084 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
85 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080086 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070087
Stephen Hemminger793b8832005-09-14 16:06:14 -070088static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070089module_param(debug, int, 0);
90MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
91
Stephen Hemminger14d02632006-09-26 11:57:43 -070092static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080093module_param(copybreak, int, 0);
94MODULE_PARM_DESC(copybreak, "Receive copy threshold");
95
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080096static int disable_msi = 0;
97module_param(disable_msi, int, 0);
98MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
99
Stephen Hemmingere6cac9b2008-06-17 09:04:26 -0700100static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800101 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
102 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700103 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700104 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800107 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingera3b4fce2008-06-14 10:32:15 -0700120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700139 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700140 { 0 }
141};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700142
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700143MODULE_DEVICE_TABLE(pci, sky2_id_table);
144
145/* Avoid conditionals by using array */
146static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
147static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700148static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700149
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100150static void sky2_set_multicast(struct net_device *dev);
151
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800152/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800153static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700154{
155 int i;
156
157 gma_write16(hw, port, GM_SMI_DATA, val);
158 gma_write16(hw, port, GM_SMI_CTRL,
159 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
160
161 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800162 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
163 if (ctrl == 0xffff)
164 goto io_error;
165
166 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800167 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800168
169 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700170 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800171
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800172 dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800173 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800174
175io_error:
176 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
177 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700178}
179
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800180static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700181{
182 int i;
183
Stephen Hemminger793b8832005-09-14 16:06:14 -0700184 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700185 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
186
187 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800188 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
189 if (ctrl == 0xffff)
190 goto io_error;
191
192 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800193 *val = gma_read16(hw, port, GM_SMI_DATA);
194 return 0;
195 }
196
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800197 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700198 }
199
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800200 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800201 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800202io_error:
203 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
204 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800205}
206
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800207static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800208{
209 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800210 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800211 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700212}
213
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800214
215static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700216{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800217 /* switch power to VCC (WA for VAUX problem) */
218 sky2_write8(hw, B0_POWER_CTRL,
219 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700220
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800221 /* disable Core Clock Division, */
222 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700223
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800224 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
225 /* enable bits are inverted */
226 sky2_write8(hw, B2_Y2_CLK_GATE,
227 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
228 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
229 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
230 else
231 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700232
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700233 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700234 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700235
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800236 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700237
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800238 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700239 /* set all bits to 0 except bits 15..12 and 8 */
240 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800241 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700242
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800243 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700244 /* set all bits to 0 except bits 28 & 27 */
245 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800246 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700247
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800248 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700249
250 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
251 reg = sky2_read32(hw, B2_GP_IO);
252 reg |= GLB_GPIO_STAT_RACE_DIS;
253 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700254
255 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700256 }
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800257}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700258
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800259static void sky2_power_aux(struct sky2_hw *hw)
260{
261 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
262 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
263 else
264 /* enable bits are inverted */
265 sky2_write8(hw, B2_Y2_CLK_GATE,
266 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
267 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
268 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
269
270 /* switch power to VAUX */
271 if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
272 sky2_write8(hw, B0_POWER_CTRL,
273 (PC_VAUX_ENA | PC_VCC_ENA |
274 PC_VAUX_ON | PC_VCC_OFF));
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700275}
276
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700277static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700278{
279 u16 reg;
280
281 /* disable all GMAC IRQ's */
282 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700283
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700284 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
285 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
286 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
287 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
288
289 reg = gma_read16(hw, port, GM_RX_CTRL);
290 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
291 gma_write16(hw, port, GM_RX_CTRL, reg);
292}
293
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700294/* flow control to advertise bits */
295static const u16 copper_fc_adv[] = {
296 [FC_NONE] = 0,
297 [FC_TX] = PHY_M_AN_ASP,
298 [FC_RX] = PHY_M_AN_PC,
299 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
300};
301
302/* flow control to advertise bits when using 1000BaseX */
303static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700304 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700305 [FC_TX] = PHY_M_P_ASYM_MD_X,
306 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700307 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700308};
309
310/* flow control to GMA disable bits */
311static const u16 gm_fc_disable[] = {
312 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
313 [FC_TX] = GM_GPCR_FC_RX_DIS,
314 [FC_RX] = GM_GPCR_FC_TX_DIS,
315 [FC_BOTH] = 0,
316};
317
318
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700319static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
320{
321 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700322 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700323
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700324 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700325 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700326 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
327
328 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700329 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700330 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
331
Stephen Hemminger53419c62007-05-14 12:38:11 -0700332 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700333 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700334 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700335 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
336 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700337 /* set master & slave downshift counter to 1x */
338 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700339
340 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
341 }
342
343 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700344 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700345 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700346 /* enable automatic crossover */
347 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700348
349 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
350 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
351 u16 spec;
352
353 /* Enable Class A driver for FE+ A0 */
354 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
355 spec |= PHY_M_FESC_SEL_CL_A;
356 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
357 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700358 } else {
359 /* disable energy detect */
360 ctrl &= ~PHY_M_PC_EN_DET_MSK;
361
362 /* enable automatic crossover */
363 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
364
Stephen Hemminger53419c62007-05-14 12:38:11 -0700365 /* downshift on PHY 88E1112 and 88E1149 is changed */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700366 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700367 && (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700368 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700369 ctrl &= ~PHY_M_PC_DSC_MSK;
370 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
371 }
372 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700373 } else {
374 /* workaround for deviation #4.88 (CRC errors) */
375 /* disable Automatic Crossover */
376
377 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700378 }
379
380 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
381
382 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700383 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700384 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
385
386 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
387 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
388 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
389 ctrl &= ~PHY_M_MAC_MD_MSK;
390 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700391 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
392
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700393 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700394 /* select page 1 to access Fiber registers */
395 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700396
397 /* for SFP-module set SIGDET polarity to low */
398 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
399 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700400 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700401 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700402
403 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700404 }
405
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700406 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700407 ct1000 = 0;
408 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700409 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700410
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700411 if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700412 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700413 if (sky2->advertising & ADVERTISED_1000baseT_Full)
414 ct1000 |= PHY_M_1000C_AFD;
415 if (sky2->advertising & ADVERTISED_1000baseT_Half)
416 ct1000 |= PHY_M_1000C_AHD;
417 if (sky2->advertising & ADVERTISED_100baseT_Full)
418 adv |= PHY_M_AN_100_FD;
419 if (sky2->advertising & ADVERTISED_100baseT_Half)
420 adv |= PHY_M_AN_100_HD;
421 if (sky2->advertising & ADVERTISED_10baseT_Full)
422 adv |= PHY_M_AN_10_FD;
423 if (sky2->advertising & ADVERTISED_10baseT_Half)
424 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700425
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700426 } else { /* special defines for FIBER (88E1040S only) */
427 if (sky2->advertising & ADVERTISED_1000baseT_Full)
428 adv |= PHY_M_AN_1000X_AFD;
429 if (sky2->advertising & ADVERTISED_1000baseT_Half)
430 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700431 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700432
433 /* Restart Auto-negotiation */
434 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
435 } else {
436 /* forced speed/duplex settings */
437 ct1000 = PHY_M_1000C_MSE;
438
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700439 /* Disable auto update for duplex flow control and duplex */
440 reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700441
442 switch (sky2->speed) {
443 case SPEED_1000:
444 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700445 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700446 break;
447 case SPEED_100:
448 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700449 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700450 break;
451 }
452
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700453 if (sky2->duplex == DUPLEX_FULL) {
454 reg |= GM_GPCR_DUP_FULL;
455 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700456 } else if (sky2->speed < SPEED_1000)
457 sky2->flow_mode = FC_NONE;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700458 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700459
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700460 if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
461 if (sky2_is_copper(hw))
462 adv |= copper_fc_adv[sky2->flow_mode];
463 else
464 adv |= fiber_fc_adv[sky2->flow_mode];
465 } else {
466 reg |= GM_GPCR_AU_FCT_DIS;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700467 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700468
469 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700470 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700471 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
472 else
473 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700474 }
475
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700476 gma_write16(hw, port, GM_GP_CTRL, reg);
477
Stephen Hemminger05745c42007-09-19 15:36:45 -0700478 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700479 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
480
481 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
482 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
483
484 /* Setup Phy LED's */
485 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
486 ledover = 0;
487
488 switch (hw->chip_id) {
489 case CHIP_ID_YUKON_FE:
490 /* on 88E3082 these bits are at 11..9 (shifted left) */
491 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
492
493 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
494
495 /* delete ACT LED control bits */
496 ctrl &= ~PHY_M_FELP_LED1_MSK;
497 /* change ACT LED control to blink mode */
498 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
499 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
500 break;
501
Stephen Hemminger05745c42007-09-19 15:36:45 -0700502 case CHIP_ID_YUKON_FE_P:
503 /* Enable Link Partner Next Page */
504 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
505 ctrl |= PHY_M_PC_ENA_LIP_NP;
506
507 /* disable Energy Detect and enable scrambler */
508 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
509 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
510
511 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
512 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
513 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
514 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
515
516 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
517 break;
518
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700519 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700520 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700521
522 /* select page 3 to access LED control register */
523 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
524
525 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700526 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
527 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
528 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
529 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
530 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700531
532 /* set Polarity Control register */
533 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700534 (PHY_M_POLC_LS1_P_MIX(4) |
535 PHY_M_POLC_IS0_P_MIX(4) |
536 PHY_M_POLC_LOS_CTRL(2) |
537 PHY_M_POLC_INIT_CTRL(2) |
538 PHY_M_POLC_STA1_CTRL(2) |
539 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700540
541 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700542 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700543 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800544
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700545 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800546 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800547 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700548 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
549
550 /* select page 3 to access LED control register */
551 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
552
553 /* set LED Function Control register */
554 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
555 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
556 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
557 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
558 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
559
560 /* set Blink Rate in LED Timer Control Register */
561 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
562 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
563 /* restore page register */
564 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
565 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700566
567 default:
568 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
569 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800570
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700571 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800572 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700573 }
574
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700575 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800576 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700577 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
578
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800579 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700580 gm_phy_write(hw, port, 0x18, 0xaa99);
581 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700582
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700583 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
584 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
585 gm_phy_write(hw, port, 0x18, 0xa204);
586 gm_phy_write(hw, port, 0x17, 0x2002);
587 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800588
589 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700590 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700591 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
592 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
593 /* apply workaround for integrated resistors calibration */
594 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
595 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemmingere1a74b32008-06-17 09:04:24 -0700596 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
597 hw->chip_id < CHIP_ID_YUKON_SUPR) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700598 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800599 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
600
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700601 if ( !(sky2->flags & SKY2_FLAG_AUTO_SPEED)
602 || sky2->speed == SPEED_100) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800603 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800604 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800605 }
606
607 if (ledover)
608 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
609
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700610 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700611
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700612 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700613 if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700614 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
615 else
616 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
617}
618
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700619static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
620static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
621
622static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700623{
624 u32 reg1;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700625
Stephen Hemminger82637e82008-01-23 19:16:04 -0800626 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800627 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700628 reg1 &= ~phy_power[port];
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700629
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700630 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700631 reg1 |= coma_mode[port];
632
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800633 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800634 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
635 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -0700636
637 if (hw->chip_id == CHIP_ID_YUKON_FE)
638 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
639 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
640 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700641}
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700642
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700643static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
644{
645 u32 reg1;
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700646 u16 ctrl;
647
648 /* release GPHY Control reset */
649 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
650
651 /* release GMAC reset */
652 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
653
654 if (hw->flags & SKY2_HW_NEWER_PHY) {
655 /* select page 2 to access MAC control register */
656 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
657
658 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
659 /* allow GMII Power Down */
660 ctrl &= ~PHY_M_MAC_GMIF_PUP;
661 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
662
663 /* set page register back to 0 */
664 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
665 }
666
667 /* setup General Purpose Control Register */
668 gma_write16(hw, port, GM_GP_CTRL,
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700669 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
670 GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
671 GM_GPCR_AU_SPD_DIS);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700672
673 if (hw->chip_id != CHIP_ID_YUKON_EC) {
674 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200675 /* select page 2 to access MAC control register */
676 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700677
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200678 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700679 /* enable Power Down */
680 ctrl |= PHY_M_PC_POW_D_ENA;
681 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200682
683 /* set page register back to 0 */
684 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700685 }
686
687 /* set IEEE compatible Power Down Mode (dev. #4.99) */
688 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
689 }
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700690
691 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
692 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700693 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700694 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
695 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700696}
697
Stephen Hemminger1b537562005-12-20 15:08:07 -0800698/* Force a renegotiation */
699static void sky2_phy_reinit(struct sky2_port *sky2)
700{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800701 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800702 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800703 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800704}
705
Stephen Hemmingere3173832007-02-06 10:45:39 -0800706/* Put device in state to listen for Wake On Lan */
707static void sky2_wol_init(struct sky2_port *sky2)
708{
709 struct sky2_hw *hw = sky2->hw;
710 unsigned port = sky2->port;
711 enum flow_control save_mode;
712 u16 ctrl;
713 u32 reg1;
714
715 /* Bring hardware out of reset */
716 sky2_write16(hw, B0_CTST, CS_RST_CLR);
717 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
718
719 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
720 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
721
722 /* Force to 10/100
723 * sky2_reset will re-enable on resume
724 */
725 save_mode = sky2->flow_mode;
726 ctrl = sky2->advertising;
727
728 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
729 sky2->flow_mode = FC_NONE;
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700730
731 spin_lock_bh(&sky2->phy_lock);
732 sky2_phy_power_up(hw, port);
733 sky2_phy_init(hw, port);
734 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800735
736 sky2->flow_mode = save_mode;
737 sky2->advertising = ctrl;
738
739 /* Set GMAC to no flow control and auto update for speed/duplex */
740 gma_write16(hw, port, GM_GP_CTRL,
741 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
742 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
743
744 /* Set WOL address */
745 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
746 sky2->netdev->dev_addr, ETH_ALEN);
747
748 /* Turn on appropriate WOL control bits */
749 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
750 ctrl = 0;
751 if (sky2->wol & WAKE_PHY)
752 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
753 else
754 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
755
756 if (sky2->wol & WAKE_MAGIC)
757 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
758 else
759 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
760
761 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
762 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
763
764 /* Turn on legacy PCI-Express PME mode */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800765 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800766 reg1 |= PCI_Y2_PME_LEGACY;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800767 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800768
769 /* block receiver */
770 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
771
772}
773
Stephen Hemminger69161612007-06-04 17:23:26 -0700774static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
775{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700776 struct net_device *dev = hw->dev[port];
777
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800778 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
779 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
780 hw->chip_id == CHIP_ID_YUKON_FE_P ||
781 hw->chip_id == CHIP_ID_YUKON_SUPR) {
782 /* Yukon-Extreme B0 and further Extreme devices */
783 /* enable Store & Forward mode for TX */
Stephen Hemminger69161612007-06-04 17:23:26 -0700784
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800785 if (dev->mtu <= ETH_DATA_LEN)
786 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
787 TX_JUMBO_DIS | TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700788
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800789 else
790 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
791 TX_JUMBO_ENA| TX_STFW_ENA);
792 } else {
793 if (dev->mtu <= ETH_DATA_LEN)
794 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
795 else {
796 /* set Tx GMAC FIFO Almost Empty Threshold */
797 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
798 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700799
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800800 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
801
802 /* Can't do offload because of lack of store/forward */
803 dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
804 }
Stephen Hemminger69161612007-06-04 17:23:26 -0700805 }
806}
807
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700808static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
809{
810 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
811 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100812 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700813 int i;
814 const u8 *addr = hw->dev[port]->dev_addr;
815
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700816 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
817 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700818
819 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
820
Stephen Hemminger793b8832005-09-14 16:06:14 -0700821 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700822 /* WA DEV_472 -- looks like crossed wires on port 2 */
823 /* clear GMAC 1 Control reset */
824 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
825 do {
826 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
827 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
828 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
829 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
830 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
831 }
832
Stephen Hemminger793b8832005-09-14 16:06:14 -0700833 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700834
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700835 /* Enable Transmit FIFO Underrun */
836 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
837
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800838 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700839 sky2_phy_power_up(hw, port);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700840 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800841 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700842
843 /* MIB clear */
844 reg = gma_read16(hw, port, GM_PHY_ADDR);
845 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
846
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700847 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
848 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700849 gma_write16(hw, port, GM_PHY_ADDR, reg);
850
851 /* transmit control */
852 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
853
854 /* receive control reg: unicast + multicast + no FCS */
855 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700856 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700857
858 /* transmit flow control */
859 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
860
861 /* transmit parameter */
862 gma_write16(hw, port, GM_TX_PARAM,
863 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
864 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
865 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
866 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
867
868 /* serial mode register */
869 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700870 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700871
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700872 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700873 reg |= GM_SMOD_JUMBO_ENA;
874
875 gma_write16(hw, port, GM_SERIAL_MODE, reg);
876
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700877 /* virtual address for data */
878 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
879
Stephen Hemminger793b8832005-09-14 16:06:14 -0700880 /* physical address: used for pause frames */
881 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
882
883 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700884 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
885 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
886 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
887
888 /* Configure Rx MAC FIFO */
889 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100890 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700891 if (hw->chip_id == CHIP_ID_YUKON_EX ||
892 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100893 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700894
Al Viro25cccec2007-07-20 16:07:33 +0100895 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700896
Stephen Hemminger798fdd02007-12-07 15:22:15 -0800897 if (hw->chip_id == CHIP_ID_YUKON_XL) {
898 /* Hardware errata - clear flush mask */
899 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
900 } else {
901 /* Flush Rx MAC FIFO on any flow control or error */
902 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
903 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700904
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800905 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700906 reg = RX_GMF_FL_THR_DEF + 1;
907 /* Another magic mystery workaround from sk98lin */
908 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
909 hw->chip_rev == CHIP_REV_YU_FE2_A0)
910 reg = 0x178;
911 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700912
913 /* Configure Tx MAC FIFO */
914 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
915 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800916
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700917 /* On chips without ram buffer, pause is controled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -0800918 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800919 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800920 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700921
Stephen Hemminger69161612007-06-04 17:23:26 -0700922 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800923 }
924
Stephen Hemmingere970d1f2007-11-27 11:02:07 -0800925 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
926 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
927 /* disable dynamic watermark */
928 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
929 reg &= ~TX_DYN_WM_ENA;
930 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
931 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700932}
933
Stephen Hemminger67712902006-12-04 15:53:45 -0800934/* Assign Ram Buffer allocation to queue */
935static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700936{
Stephen Hemminger67712902006-12-04 15:53:45 -0800937 u32 end;
938
939 /* convert from K bytes to qwords used for hw register */
940 start *= 1024/8;
941 space *= 1024/8;
942 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700943
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700944 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
945 sky2_write32(hw, RB_ADDR(q, RB_START), start);
946 sky2_write32(hw, RB_ADDR(q, RB_END), end);
947 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
948 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
949
950 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800951 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700952
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800953 /* On receive queue's set the thresholds
954 * give receiver priority when > 3/4 full
955 * send pause when down to 2K
956 */
957 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
958 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700959
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800960 tp = space - 2048/8;
961 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
962 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700963 } else {
964 /* Enable store & forward on Tx queue's because
965 * Tx FIFO is only 1K on Yukon
966 */
967 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
968 }
969
970 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700971 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700972}
973
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700974/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800975static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700976{
977 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
978 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
979 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800980 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700981}
982
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700983/* Setup prefetch unit registers. This is the interface between
984 * hardware and driver list elements
985 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800986static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +0000987 dma_addr_t addr, u32 last)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700988{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700989 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
990 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +0000991 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
992 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700993 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
994 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700995
996 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700997}
998
Mike McCormack9b289c32009-08-14 05:15:12 +0000999static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001000{
Mike McCormack9b289c32009-08-14 05:15:12 +00001001 struct sky2_tx_le *le = sky2->tx_le + *slot;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001002
Mike McCormack9b289c32009-08-14 05:15:12 +00001003 *slot = RING_NEXT(*slot, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001004 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001005 return le;
1006}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001007
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001008static void tx_init(struct sky2_port *sky2)
1009{
1010 struct sky2_tx_le *le;
1011
1012 sky2->tx_prod = sky2->tx_cons = 0;
1013 sky2->tx_tcpsum = 0;
1014 sky2->tx_last_mss = 0;
1015
Mike McCormack9b289c32009-08-14 05:15:12 +00001016 le = get_tx_le(sky2, &sky2->tx_prod);
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001017 le->addr = 0;
1018 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001019}
1020
Stephen Hemminger291ea612006-09-26 11:57:41 -07001021static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
1022 struct sky2_tx_le *le)
1023{
1024 return sky2->tx_ring + (le - sky2->tx_le);
1025}
1026
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001027/* Update chip's next pointer */
1028static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001029{
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001030 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -08001031 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001032 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1033
1034 /* Synchronize I/O on since next processor may write to tail */
1035 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001036}
1037
Stephen Hemminger793b8832005-09-14 16:06:14 -07001038
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001039static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1040{
1041 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001042 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001043 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001044 return le;
1045}
1046
Stephen Hemminger14d02632006-09-26 11:57:43 -07001047/* Build description to hardware for one receive segment */
1048static void sky2_rx_add(struct sky2_port *sky2, u8 op,
1049 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001050{
1051 struct sky2_rx_le *le;
1052
Stephen Hemminger86c68872008-01-10 16:14:12 -08001053 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001054 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001055 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001056 le->opcode = OP_ADDR64 | HW_OWNER;
1057 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001058
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001059 le = sky2_next_rx(sky2);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001060 le->addr = cpu_to_le32(lower_32_bits(map));
Stephen Hemminger734d1862005-12-09 11:35:00 -08001061 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001062 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001063}
1064
Stephen Hemminger14d02632006-09-26 11:57:43 -07001065/* Build description to hardware for one possibly fragmented skb */
1066static void sky2_rx_submit(struct sky2_port *sky2,
1067 const struct rx_ring_info *re)
1068{
1069 int i;
1070
1071 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1072
1073 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1074 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1075}
1076
1077
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001078static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001079 unsigned size)
1080{
1081 struct sk_buff *skb = re->skb;
1082 int i;
1083
1084 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001085 if (unlikely(pci_dma_mapping_error(pdev, re->data_addr)))
1086 return -EIO;
1087
Stephen Hemminger14d02632006-09-26 11:57:43 -07001088 pci_unmap_len_set(re, data_size, size);
1089
1090 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1091 re->frag_addr[i] = pci_map_page(pdev,
1092 skb_shinfo(skb)->frags[i].page,
1093 skb_shinfo(skb)->frags[i].page_offset,
1094 skb_shinfo(skb)->frags[i].size,
1095 PCI_DMA_FROMDEVICE);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001096 return 0;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001097}
1098
1099static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1100{
1101 struct sk_buff *skb = re->skb;
1102 int i;
1103
1104 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1105 PCI_DMA_FROMDEVICE);
1106
1107 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1108 pci_unmap_page(pdev, re->frag_addr[i],
1109 skb_shinfo(skb)->frags[i].size,
1110 PCI_DMA_FROMDEVICE);
1111}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001112
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001113/* Tell chip where to start receive checksum.
1114 * Actually has two checksums, but set both same to avoid possible byte
1115 * order problems.
1116 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001117static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001118{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001119 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001120
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001121 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1122 le->ctrl = 0;
1123 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001124
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001125 sky2_write32(sky2->hw,
1126 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07001127 (sky2->flags & SKY2_FLAG_RX_CHECKSUM)
1128 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001129}
1130
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001131/*
1132 * The RX Stop command will not work for Yukon-2 if the BMU does not
1133 * reach the end of packet and since we can't make sure that we have
1134 * incoming data, we must reset the BMU while it is not doing a DMA
1135 * transfer. Since it is possible that the RX path is still active,
1136 * the RX RAM buffer will be stopped first, so any possible incoming
1137 * data will not trigger a DMA. After the RAM buffer is stopped, the
1138 * BMU is polled until any DMA in progress is ended and only then it
1139 * will be reset.
1140 */
1141static void sky2_rx_stop(struct sky2_port *sky2)
1142{
1143 struct sky2_hw *hw = sky2->hw;
1144 unsigned rxq = rxqaddr[sky2->port];
1145 int i;
1146
1147 /* disable the RAM Buffer receive queue */
1148 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1149
1150 for (i = 0; i < 0xffff; i++)
1151 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1152 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1153 goto stopped;
1154
1155 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1156 sky2->netdev->name);
1157stopped:
1158 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1159
1160 /* reset the Rx prefetch unit */
1161 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger3d1454dd2009-07-16 13:20:57 +00001162 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001163}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001164
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001165/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001166static void sky2_rx_clean(struct sky2_port *sky2)
1167{
1168 unsigned i;
1169
1170 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001171 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001172 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001173
1174 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001175 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001176 kfree_skb(re->skb);
1177 re->skb = NULL;
1178 }
1179 }
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001180 skb_queue_purge(&sky2->rx_recycle);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001181}
1182
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001183/* Basic MII support */
1184static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1185{
1186 struct mii_ioctl_data *data = if_mii(ifr);
1187 struct sky2_port *sky2 = netdev_priv(dev);
1188 struct sky2_hw *hw = sky2->hw;
1189 int err = -EOPNOTSUPP;
1190
1191 if (!netif_running(dev))
1192 return -ENODEV; /* Phy still in reset */
1193
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001194 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001195 case SIOCGMIIPHY:
1196 data->phy_id = PHY_ADDR_MARV;
1197
1198 /* fallthru */
1199 case SIOCGMIIREG: {
1200 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001201
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001202 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001203 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001204 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001205
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001206 data->val_out = val;
1207 break;
1208 }
1209
1210 case SIOCSMIIREG:
1211 if (!capable(CAP_NET_ADMIN))
1212 return -EPERM;
1213
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001214 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001215 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1216 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001217 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001218 break;
1219 }
1220 return err;
1221}
1222
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001223#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001224static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001225{
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001226 if (onoff) {
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001227 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1228 RX_VLAN_STRIP_ON);
1229 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1230 TX_VLAN_TAG_ON);
1231 } else {
1232 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1233 RX_VLAN_STRIP_OFF);
1234 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1235 TX_VLAN_TAG_OFF);
1236 }
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001237}
1238
1239static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1240{
1241 struct sky2_port *sky2 = netdev_priv(dev);
1242 struct sky2_hw *hw = sky2->hw;
1243 u16 port = sky2->port;
1244
1245 netif_tx_lock_bh(dev);
1246 napi_disable(&hw->napi);
1247
1248 sky2->vlgrp = grp;
1249 sky2_set_vlan_mode(hw, port, grp != NULL);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001250
David S. Millerd1d08d12008-01-07 20:53:33 -08001251 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001252 napi_enable(&hw->napi);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001253 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001254}
1255#endif
1256
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001257/* Amount of required worst case padding in rx buffer */
1258static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1259{
1260 return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1261}
1262
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001263/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001264 * Allocate an skb for receiving. If the MTU is large enough
1265 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001266 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001267static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001268{
1269 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001270 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001271
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001272 skb = __skb_dequeue(&sky2->rx_recycle);
1273 if (!skb)
1274 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size
1275 + sky2_rx_pad(sky2->hw));
1276 if (!skb)
1277 goto nomem;
1278
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001279 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001280 unsigned char *start;
1281 /*
1282 * Workaround for a bug in FIFO that cause hang
1283 * if the FIFO if the receive buffer is not 64 byte aligned.
1284 * The buffer returned from netdev_alloc_skb is
1285 * aligned except if slab debugging is enabled.
1286 */
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001287 start = PTR_ALIGN(skb->data, 8);
1288 skb_reserve(skb, start - skb->data);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001289 } else
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001290 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001291
1292 for (i = 0; i < sky2->rx_nfrags; i++) {
1293 struct page *page = alloc_page(GFP_ATOMIC);
1294
1295 if (!page)
1296 goto free_partial;
1297 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001298 }
1299
1300 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001301free_partial:
1302 kfree_skb(skb);
1303nomem:
1304 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001305}
1306
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001307static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1308{
1309 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1310}
1311
Stephen Hemminger82788c72006-01-17 13:43:10 -08001312/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001313 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001314 * Normal case this ends up creating one list element for skb
1315 * in the receive ring. Worst case if using large MTU and each
1316 * allocation falls on a different 64 bit region, that results
1317 * in 6 list elements per ring entry.
1318 * One element is used for checksum enable/disable, and one
1319 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001320 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001321static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001322{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001323 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001324 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001325 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001326 unsigned i, size, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001327
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001328 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001329 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001330
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001331 /* On PCI express lowering the watermark gives better performance */
1332 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1333 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1334
1335 /* These chips have no ram buffer?
1336 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001337 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001338 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1339 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001340 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001341
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001342 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1343
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001344 if (!(hw->flags & SKY2_HW_NEW_LE))
1345 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001346
Stephen Hemminger14d02632006-09-26 11:57:43 -07001347 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001348 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001349
1350 /* Stopping point for hardware truncation */
1351 thresh = (size - 8) / sizeof(u32);
1352
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001353 sky2->rx_nfrags = size >> PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001354 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1355
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001356 /* Compute residue after pages */
1357 size -= sky2->rx_nfrags << PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001358
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001359 /* Optimize to handle small packets and headers */
1360 if (size < copybreak)
1361 size = copybreak;
1362 if (size < ETH_HLEN)
1363 size = ETH_HLEN;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001364
Stephen Hemminger14d02632006-09-26 11:57:43 -07001365 sky2->rx_data_size = size;
1366
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001367 skb_queue_head_init(&sky2->rx_recycle);
1368
Stephen Hemminger14d02632006-09-26 11:57:43 -07001369 /* Fill Rx ring */
1370 for (i = 0; i < sky2->rx_pending; i++) {
1371 re = sky2->rx_ring + i;
1372
1373 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001374 if (!re->skb)
1375 goto nomem;
1376
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001377 if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1378 dev_kfree_skb(re->skb);
1379 re->skb = NULL;
1380 goto nomem;
1381 }
1382
Stephen Hemminger14d02632006-09-26 11:57:43 -07001383 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001384 }
1385
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001386 /*
1387 * The receiver hangs if it receives frames larger than the
1388 * packet buffer. As a workaround, truncate oversize frames, but
1389 * the register is limited to 9 bits, so if you do frames > 2052
1390 * you better get the MTU right!
1391 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001392 if (thresh > 0x1ff)
1393 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1394 else {
1395 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1396 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1397 }
1398
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001399 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001400 sky2_rx_update(sky2, rxq);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001401 return 0;
1402nomem:
1403 sky2_rx_clean(sky2);
1404 return -ENOMEM;
1405}
1406
1407/* Bring up network interface. */
1408static int sky2_up(struct net_device *dev)
1409{
1410 struct sky2_port *sky2 = netdev_priv(dev);
1411 struct sky2_hw *hw = sky2->hw;
1412 unsigned port = sky2->port;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001413 u32 imask, ramsize;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001414 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001415 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001416
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001417 /*
1418 * On dual port PCI-X card, there is an problem where status
1419 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001420 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001421 if (otherdev && netif_running(otherdev) &&
1422 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001423 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001424
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001425 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001426 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001427 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1428
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001429 }
1430
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001431 netif_carrier_off(dev);
1432
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001433 /* must be power of 2 */
1434 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001435 TX_RING_SIZE *
1436 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001437 &sky2->tx_le_map);
1438 if (!sky2->tx_le)
1439 goto err_out;
1440
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001441 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001442 GFP_KERNEL);
1443 if (!sky2->tx_ring)
1444 goto err_out;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001445
1446 tx_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001447
1448 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1449 &sky2->rx_le_map);
1450 if (!sky2->rx_le)
1451 goto err_out;
1452 memset(sky2->rx_le, 0, RX_LE_BYTES);
1453
Stephen Hemminger291ea612006-09-26 11:57:41 -07001454 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001455 GFP_KERNEL);
1456 if (!sky2->rx_ring)
1457 goto err_out;
1458
1459 sky2_mac_init(hw, port);
1460
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001461 /* Register is number of 4K blocks on internal RAM buffer. */
1462 ramsize = sky2_read8(hw, B2_E_0) * 4;
1463 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001464 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001465
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001466 hw->flags |= SKY2_HW_RAM_BUFFER;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001467 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001468 if (ramsize < 16)
1469 rxspace = ramsize / 2;
1470 else
1471 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001472
Stephen Hemminger67712902006-12-04 15:53:45 -08001473 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1474 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1475
1476 /* Make sure SyncQ is disabled */
1477 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1478 RB_RST_SET);
1479 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001480
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001481 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001482
Stephen Hemminger69161612007-06-04 17:23:26 -07001483 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1484 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1485 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1486
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001487 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001488 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1489 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001490 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001491
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001492 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1493 TX_RING_SIZE - 1);
1494
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001495#ifdef SKY2_VLAN_TAG_USED
1496 sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
1497#endif
1498
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001499 err = sky2_rx_start(sky2);
Stephen Hemminger6de16232007-10-17 13:26:42 -07001500 if (err)
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001501 goto err_out;
1502
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001503 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001504 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001505 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001506 sky2_write32(hw, B0_IMSK, imask);
Stephen Hemminger1fd82f32009-06-17 07:30:34 +00001507 sky2_read32(hw, B0_IMSK);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001508
Alexey Dobriyana11da892009-01-30 13:45:31 -08001509 if (netif_msg_ifup(sky2))
1510 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07001511
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001512 return 0;
1513
1514err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001515 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001516 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1517 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001518 sky2->rx_le = NULL;
1519 }
1520 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001521 pci_free_consistent(hw->pdev,
1522 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1523 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001524 sky2->tx_le = NULL;
1525 }
1526 kfree(sky2->tx_ring);
1527 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001528
Stephen Hemminger1b537562005-12-20 15:08:07 -08001529 sky2->tx_ring = NULL;
1530 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001531 return err;
1532}
1533
Stephen Hemminger793b8832005-09-14 16:06:14 -07001534/* Modular subtraction in ring */
1535static inline int tx_dist(unsigned tail, unsigned head)
1536{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001537 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001538}
1539
1540/* Number of list elements available for next tx */
1541static inline int tx_avail(const struct sky2_port *sky2)
1542{
1543 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1544}
1545
1546/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001547static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001548{
1549 unsigned count;
1550
1551 count = sizeof(dma_addr_t) / sizeof(u32);
1552 count += skb_shinfo(skb)->nr_frags * count;
1553
Herbert Xu89114af2006-07-08 13:34:32 -07001554 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001555 ++count;
1556
Patrick McHardy84fa7932006-08-29 16:44:56 -07001557 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001558 ++count;
1559
1560 return count;
1561}
1562
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001563/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001564 * Put one packet in ring for transmit.
1565 * A single packet can generate multiple list elements, and
1566 * the number of ring elements will probably be less than the number
1567 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001568 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001569static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1570{
1571 struct sky2_port *sky2 = netdev_priv(dev);
1572 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001573 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001574 struct tx_ring_info *re;
Mike McCormack9b289c32009-08-14 05:15:12 +00001575 unsigned i, len;
1576 u16 slot;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001577 dma_addr_t mapping;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001578 u16 mss;
1579 u8 ctrl;
1580
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001581 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1582 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001583
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001584 len = skb_headlen(skb);
1585 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001586
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001587 if (pci_dma_mapping_error(hw->pdev, mapping))
1588 goto mapping_error;
1589
Mike McCormack9b289c32009-08-14 05:15:12 +00001590 slot = sky2->tx_prod;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001591 if (unlikely(netif_msg_tx_queued(sky2)))
1592 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
Mike McCormack9b289c32009-08-14 05:15:12 +00001593 dev->name, slot, skb->len);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001594
Stephen Hemminger86c68872008-01-10 16:14:12 -08001595 /* Send high bits if needed */
1596 if (sizeof(dma_addr_t) > sizeof(u32)) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001597 le = get_tx_le(sky2, &slot);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001598 le->addr = cpu_to_le32(upper_32_bits(mapping));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001599 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001600 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001601
1602 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001603 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001604 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001605
1606 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001607 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001608
Stephen Hemminger69161612007-06-04 17:23:26 -07001609 if (mss != sky2->tx_last_mss) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001610 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001611 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001612
1613 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001614 le->opcode = OP_MSS | HW_OWNER;
1615 else
1616 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001617 sky2->tx_last_mss = mss;
1618 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001619 }
1620
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001621 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001622#ifdef SKY2_VLAN_TAG_USED
1623 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1624 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1625 if (!le) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001626 le = get_tx_le(sky2, &slot);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001627 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001628 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001629 } else
1630 le->opcode |= OP_VLAN;
1631 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1632 ctrl |= INS_VLAN;
1633 }
1634#endif
1635
1636 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001637 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001638 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001639 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001640 ctrl |= CALSUM; /* auto checksum */
1641 else {
1642 const unsigned offset = skb_transport_offset(skb);
1643 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001644
Stephen Hemminger69161612007-06-04 17:23:26 -07001645 tcpsum = offset << 16; /* sum start */
1646 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001647
Stephen Hemminger69161612007-06-04 17:23:26 -07001648 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1649 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1650 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001651
Stephen Hemminger69161612007-06-04 17:23:26 -07001652 if (tcpsum != sky2->tx_tcpsum) {
1653 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001654
Mike McCormack9b289c32009-08-14 05:15:12 +00001655 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001656 le->addr = cpu_to_le32(tcpsum);
1657 le->length = 0; /* initial checksum value */
1658 le->ctrl = 1; /* one packet */
1659 le->opcode = OP_TCPLISW | HW_OWNER;
1660 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001661 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001662 }
1663
Mike McCormack9b289c32009-08-14 05:15:12 +00001664 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001665 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001666 le->length = cpu_to_le16(len);
1667 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001668 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001669
Stephen Hemminger291ea612006-09-26 11:57:41 -07001670 re = tx_le_re(sky2, le);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001671 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001672 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001673 pci_unmap_len_set(re, maplen, len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001674
1675 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001676 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001677
1678 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1679 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001680
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001681 if (pci_dma_mapping_error(hw->pdev, mapping))
1682 goto mapping_unwind;
1683
Stephen Hemminger86c68872008-01-10 16:14:12 -08001684 if (sizeof(dma_addr_t) > sizeof(u32)) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001685 le = get_tx_le(sky2, &slot);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001686 le->addr = cpu_to_le32(upper_32_bits(mapping));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001687 le->ctrl = 0;
1688 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001689 }
1690
Mike McCormack9b289c32009-08-14 05:15:12 +00001691 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001692 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001693 le->length = cpu_to_le16(frag->size);
1694 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001695 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001696
Stephen Hemminger291ea612006-09-26 11:57:41 -07001697 re = tx_le_re(sky2, le);
1698 re->skb = skb;
1699 pci_unmap_addr_set(re, mapaddr, mapping);
1700 pci_unmap_len_set(re, maplen, frag->size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001701 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001702
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001703 le->ctrl |= EOP;
1704
Mike McCormack9b289c32009-08-14 05:15:12 +00001705 sky2->tx_prod = slot;
1706
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001707 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1708 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001709
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001710 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001711
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001712 return NETDEV_TX_OK;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001713
1714mapping_unwind:
Mike McCormack9b289c32009-08-14 05:15:12 +00001715 for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, TX_RING_SIZE)) {
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001716 le = sky2->tx_le + i;
1717 re = sky2->tx_ring + i;
1718
1719 switch(le->opcode & ~HW_OWNER) {
1720 case OP_LARGESEND:
1721 case OP_PACKET:
1722 pci_unmap_single(hw->pdev,
1723 pci_unmap_addr(re, mapaddr),
1724 pci_unmap_len(re, maplen),
1725 PCI_DMA_TODEVICE);
1726 break;
1727 case OP_BUFFER:
1728 pci_unmap_page(hw->pdev, pci_unmap_addr(re, mapaddr),
1729 pci_unmap_len(re, maplen),
1730 PCI_DMA_TODEVICE);
1731 break;
1732 }
1733 }
1734
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001735mapping_error:
1736 if (net_ratelimit())
1737 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
1738 dev_kfree_skb(skb);
1739 return NETDEV_TX_OK;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001740}
1741
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001742/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001743 * Free ring elements from starting at tx_cons until "done"
1744 *
Stephen Hemminger481cea42009-08-14 15:33:19 -07001745 * NB:
1746 * 1. The hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001747 * buffers so make sure not to free skb to early.
Stephen Hemminger481cea42009-08-14 15:33:19 -07001748 * 2. This may run in parallel start_xmit because the it only
1749 * looks at the tail of the queue of FIFO (tx_cons), not
1750 * the head (tx_prod)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001751 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001752static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001753{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001754 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001755 struct pci_dev *pdev = sky2->hw->pdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001756 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001757
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001758 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001759
Stephen Hemminger291ea612006-09-26 11:57:41 -07001760 for (idx = sky2->tx_cons; idx != done;
1761 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1762 struct sky2_tx_le *le = sky2->tx_le + idx;
1763 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001764
Stephen Hemminger291ea612006-09-26 11:57:41 -07001765 switch(le->opcode & ~HW_OWNER) {
1766 case OP_LARGESEND:
1767 case OP_PACKET:
1768 pci_unmap_single(pdev,
1769 pci_unmap_addr(re, mapaddr),
1770 pci_unmap_len(re, maplen),
1771 PCI_DMA_TODEVICE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001772 break;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001773 case OP_BUFFER:
1774 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1775 pci_unmap_len(re, maplen),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001776 PCI_DMA_TODEVICE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001777 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001778 }
1779
Stephen Hemminger291ea612006-09-26 11:57:41 -07001780 if (le->ctrl & EOP) {
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001781 struct sk_buff *skb = re->skb;
1782
Stephen Hemminger291ea612006-09-26 11:57:41 -07001783 if (unlikely(netif_msg_tx_done(sky2)))
1784 printk(KERN_DEBUG "%s: tx done %u\n",
1785 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001786
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07001787 dev->stats.tx_packets++;
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001788 dev->stats.tx_bytes += skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001789
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001790 if (skb_queue_len(&sky2->rx_recycle) < sky2->rx_pending
1791 && skb_recycle_check(skb, sky2->rx_data_size
1792 + sky2_rx_pad(sky2->hw)))
1793 __skb_queue_head(&sky2->rx_recycle, skb);
1794 else
1795 dev_kfree_skb_any(skb);
1796
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001797 sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001798 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001799 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001800
Stephen Hemminger291ea612006-09-26 11:57:41 -07001801 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001802 smp_mb();
1803
Stephen Hemminger22e11702006-07-12 15:23:48 -07001804 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001805 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001806}
1807
Mike McCormack264bb4f2009-08-14 05:15:14 +00001808static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
Mike McCormacka5109962009-08-14 05:15:13 +00001809{
Mike McCormacka5109962009-08-14 05:15:13 +00001810 /* Disable Force Sync bit and Enable Alloc bit */
1811 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1812 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1813
1814 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1815 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1816 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1817
1818 /* Reset the PCI FIFO of the async Tx queue */
1819 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1820 BMU_RST_SET | BMU_FIFO_RST);
1821
1822 /* Reset the Tx prefetch units */
1823 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1824 PREF_UNIT_RST_SET);
1825
1826 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1827 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1828}
1829
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001830/* Network shutdown */
1831static int sky2_down(struct net_device *dev)
1832{
1833 struct sky2_port *sky2 = netdev_priv(dev);
1834 struct sky2_hw *hw = sky2->hw;
1835 unsigned port = sky2->port;
1836 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001837 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001838
Stephen Hemminger1b537562005-12-20 15:08:07 -08001839 /* Never really got started! */
1840 if (!sky2->tx_le)
1841 return 0;
1842
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001843 if (netif_msg_ifdown(sky2))
1844 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1845
Stephen Hemmingerd104aca2009-06-17 07:30:32 +00001846 /* Force flow control off */
1847 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001848
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001849 /* Stop transmitter */
1850 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1851 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1852
1853 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001854 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001855
1856 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001857 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001858 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1859
1860 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1861
1862 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001863 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1864 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001865 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1866
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001867 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001868
Stephen Hemminger6c835042009-06-17 07:30:35 +00001869 /* Force any delayed status interrrupt and NAPI */
1870 sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
1871 sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
1872 sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
1873 sky2_read8(hw, STAT_ISR_TIMER_CTRL);
1874
Mike McCormacka947a392009-07-21 20:57:56 -07001875 sky2_rx_stop(sky2);
1876
1877 /* Disable port IRQ */
1878 imask = sky2_read32(hw, B0_IMSK);
1879 imask &= ~portirq_msk[port];
1880 sky2_write32(hw, B0_IMSK, imask);
1881 sky2_read32(hw, B0_IMSK);
1882
Stephen Hemminger6c835042009-06-17 07:30:35 +00001883 synchronize_irq(hw->pdev->irq);
1884 napi_synchronize(&hw->napi);
1885
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001886 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -07001887 sky2_phy_power_down(hw, port);
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001888 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001889
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001890 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001891 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1892
Mike McCormack264bb4f2009-08-14 05:15:14 +00001893 sky2_tx_reset(hw, port);
1894
Stephen Hemminger481cea42009-08-14 15:33:19 -07001895 /* Free any pending frames stuck in HW queue */
1896 sky2_tx_complete(sky2, sky2->tx_prod);
1897
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001898 sky2_rx_clean(sky2);
1899
1900 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1901 sky2->rx_le, sky2->rx_le_map);
1902 kfree(sky2->rx_ring);
1903
1904 pci_free_consistent(hw->pdev,
1905 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1906 sky2->tx_le, sky2->tx_le_map);
1907 kfree(sky2->tx_ring);
1908
Stephen Hemminger1b537562005-12-20 15:08:07 -08001909 sky2->tx_le = NULL;
1910 sky2->rx_le = NULL;
1911
1912 sky2->rx_ring = NULL;
1913 sky2->tx_ring = NULL;
1914
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001915 return 0;
1916}
1917
1918static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1919{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001920 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001921 return SPEED_1000;
1922
Stephen Hemminger05745c42007-09-19 15:36:45 -07001923 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1924 if (aux & PHY_M_PS_SPEED_100)
1925 return SPEED_100;
1926 else
1927 return SPEED_10;
1928 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001929
1930 switch (aux & PHY_M_PS_SPEED_MSK) {
1931 case PHY_M_PS_SPEED_1000:
1932 return SPEED_1000;
1933 case PHY_M_PS_SPEED_100:
1934 return SPEED_100;
1935 default:
1936 return SPEED_10;
1937 }
1938}
1939
1940static void sky2_link_up(struct sky2_port *sky2)
1941{
1942 struct sky2_hw *hw = sky2->hw;
1943 unsigned port = sky2->port;
1944 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001945 static const char *fc_name[] = {
1946 [FC_NONE] = "none",
1947 [FC_TX] = "tx",
1948 [FC_RX] = "rx",
1949 [FC_BOTH] = "both",
1950 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001951
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001952 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001953 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001954 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1955 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001956
1957 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1958
1959 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001960
Stephen Hemminger75e80682007-09-19 15:36:46 -07001961 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07001962
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001963 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001964 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001965 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1966
1967 if (netif_msg_link(sky2))
1968 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001969 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001970 sky2->netdev->name, sky2->speed,
1971 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001972 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001973}
1974
1975static void sky2_link_down(struct sky2_port *sky2)
1976{
1977 struct sky2_hw *hw = sky2->hw;
1978 unsigned port = sky2->port;
1979 u16 reg;
1980
1981 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1982
1983 reg = gma_read16(hw, port, GM_GP_CTRL);
1984 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1985 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001986
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001987 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001988
1989 /* Turn on link LED */
1990 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1991
1992 if (netif_msg_link(sky2))
1993 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001994
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001995 sky2_phy_init(hw, port);
1996}
1997
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001998static enum flow_control sky2_flow(int rx, int tx)
1999{
2000 if (rx)
2001 return tx ? FC_BOTH : FC_RX;
2002 else
2003 return tx ? FC_TX : FC_NONE;
2004}
2005
Stephen Hemminger793b8832005-09-14 16:06:14 -07002006static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
2007{
2008 struct sky2_hw *hw = sky2->hw;
2009 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002010 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002011
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002012 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002013 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002014 if (lpa & PHY_M_AN_RF) {
2015 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
2016 return -1;
2017 }
2018
Stephen Hemminger793b8832005-09-14 16:06:14 -07002019 if (!(aux & PHY_M_PS_SPDUP_RES)) {
2020 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
2021 sky2->netdev->name);
2022 return -1;
2023 }
2024
Stephen Hemminger793b8832005-09-14 16:06:14 -07002025 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07002026 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002027
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002028 /* Since the pause result bits seem to in different positions on
2029 * different chips. look at registers.
2030 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002031 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002032 /* Shift for bits in fiber PHY */
2033 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2034 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002035
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002036 if (advert & ADVERTISE_1000XPAUSE)
2037 advert |= ADVERTISE_PAUSE_CAP;
2038 if (advert & ADVERTISE_1000XPSE_ASYM)
2039 advert |= ADVERTISE_PAUSE_ASYM;
2040 if (lpa & LPA_1000XPAUSE)
2041 lpa |= LPA_PAUSE_CAP;
2042 if (lpa & LPA_1000XPAUSE_ASYM)
2043 lpa |= LPA_PAUSE_ASYM;
2044 }
2045
2046 sky2->flow_status = FC_NONE;
2047 if (advert & ADVERTISE_PAUSE_CAP) {
2048 if (lpa & LPA_PAUSE_CAP)
2049 sky2->flow_status = FC_BOTH;
2050 else if (advert & ADVERTISE_PAUSE_ASYM)
2051 sky2->flow_status = FC_RX;
2052 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2053 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2054 sky2->flow_status = FC_TX;
2055 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002056
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002057 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger93745492007-02-06 10:45:43 -08002058 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002059 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002060
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002061 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002062 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2063 else
2064 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2065
2066 return 0;
2067}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002068
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002069/* Interrupt from PHY */
2070static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002071{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002072 struct net_device *dev = hw->dev[port];
2073 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002074 u16 istatus, phystat;
2075
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07002076 if (!netif_running(dev))
2077 return;
2078
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002079 spin_lock(&sky2->phy_lock);
2080 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2081 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2082
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002083 if (netif_msg_intr(sky2))
2084 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
2085 sky2->netdev->name, istatus, phystat);
2086
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002087 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002088 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002089 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002090 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002091 }
2092
Stephen Hemminger793b8832005-09-14 16:06:14 -07002093 if (istatus & PHY_M_IS_LSP_CHANGE)
2094 sky2->speed = sky2_phy_speed(hw, phystat);
2095
2096 if (istatus & PHY_M_IS_DUP_CHANGE)
2097 sky2->duplex =
2098 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2099
2100 if (istatus & PHY_M_IS_LST_CHANGE) {
2101 if (phystat & PHY_M_PS_LINK_UP)
2102 sky2_link_up(sky2);
2103 else
2104 sky2_link_down(sky2);
2105 }
2106out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002107 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002108}
2109
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002110/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08002111 * and tx queue is full (stopped).
2112 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002113static void sky2_tx_timeout(struct net_device *dev)
2114{
2115 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002116 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002117
2118 if (netif_msg_timer(sky2))
2119 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
2120
Stephen Hemminger8f246642006-03-20 15:48:21 -08002121 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002122 dev->name, sky2->tx_cons, sky2->tx_prod,
2123 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2124 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002125
Stephen Hemminger81906792007-02-15 16:40:33 -08002126 /* can't restart safely under softirq */
2127 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002128}
2129
2130static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2131{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002132 struct sky2_port *sky2 = netdev_priv(dev);
2133 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002134 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002135 int err;
2136 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002137 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002138
2139 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2140 return -EINVAL;
2141
Stephen Hemminger05745c42007-09-19 15:36:45 -07002142 if (new_mtu > ETH_DATA_LEN &&
2143 (hw->chip_id == CHIP_ID_YUKON_FE ||
2144 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002145 return -EINVAL;
2146
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002147 if (!netif_running(dev)) {
2148 dev->mtu = new_mtu;
2149 return 0;
2150 }
2151
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002152 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002153 sky2_write32(hw, B0_IMSK, 0);
2154
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002155 dev->trans_start = jiffies; /* prevent tx timeout */
2156 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002157 napi_disable(&hw->napi);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002158
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002159 synchronize_irq(hw->pdev->irq);
2160
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002161 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002162 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002163
2164 ctl = gma_read16(hw, port, GM_GP_CTRL);
2165 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002166 sky2_rx_stop(sky2);
2167 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002168
2169 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002170
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002171 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2172 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002173
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002174 if (dev->mtu > ETH_DATA_LEN)
2175 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002176
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002177 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002178
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002179 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002180
2181 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002182 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002183
David S. Millerd1d08d12008-01-07 20:53:33 -08002184 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002185 napi_enable(&hw->napi);
2186
Stephen Hemminger1b537562005-12-20 15:08:07 -08002187 if (err)
2188 dev_close(dev);
2189 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002190 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002191
Stephen Hemminger1b537562005-12-20 15:08:07 -08002192 netif_wake_queue(dev);
2193 }
2194
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002195 return err;
2196}
2197
Stephen Hemminger14d02632006-09-26 11:57:43 -07002198/* For small just reuse existing skb for next receive */
2199static struct sk_buff *receive_copy(struct sky2_port *sky2,
2200 const struct rx_ring_info *re,
2201 unsigned length)
2202{
2203 struct sk_buff *skb;
2204
2205 skb = netdev_alloc_skb(sky2->netdev, length + 2);
2206 if (likely(skb)) {
2207 skb_reserve(skb, 2);
2208 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2209 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002210 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002211 skb->ip_summed = re->skb->ip_summed;
2212 skb->csum = re->skb->csum;
2213 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2214 length, PCI_DMA_FROMDEVICE);
2215 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002216 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002217 }
2218 return skb;
2219}
2220
2221/* Adjust length of skb with fragments to match received data */
2222static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2223 unsigned int length)
2224{
2225 int i, num_frags;
2226 unsigned int size;
2227
2228 /* put header into skb */
2229 size = min(length, hdr_space);
2230 skb->tail += size;
2231 skb->len += size;
2232 length -= size;
2233
2234 num_frags = skb_shinfo(skb)->nr_frags;
2235 for (i = 0; i < num_frags; i++) {
2236 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2237
2238 if (length == 0) {
2239 /* don't need this page */
2240 __free_page(frag->page);
2241 --skb_shinfo(skb)->nr_frags;
2242 } else {
2243 size = min(length, (unsigned) PAGE_SIZE);
2244
2245 frag->size = size;
2246 skb->data_len += size;
2247 skb->truesize += size;
2248 skb->len += size;
2249 length -= size;
2250 }
2251 }
2252}
2253
2254/* Normal packet - take skb from ring element and put in a new one */
2255static struct sk_buff *receive_new(struct sky2_port *sky2,
2256 struct rx_ring_info *re,
2257 unsigned int length)
2258{
2259 struct sk_buff *skb, *nskb;
2260 unsigned hdr_space = sky2->rx_data_size;
2261
Stephen Hemminger14d02632006-09-26 11:57:43 -07002262 /* Don't be tricky about reusing pages (yet) */
2263 nskb = sky2_rx_alloc(sky2);
2264 if (unlikely(!nskb))
2265 return NULL;
2266
2267 skb = re->skb;
2268 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2269
2270 prefetch(skb->data);
2271 re->skb = nskb;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00002272 if (sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space)) {
2273 dev_kfree_skb(nskb);
2274 re->skb = skb;
2275 return NULL;
2276 }
Stephen Hemminger14d02632006-09-26 11:57:43 -07002277
2278 if (skb_shinfo(skb)->nr_frags)
2279 skb_put_frags(skb, hdr_space, length);
2280 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002281 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002282 return skb;
2283}
2284
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002285/*
2286 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002287 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002288 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002289static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002290 u16 length, u32 status)
2291{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002292 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002293 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002294 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002295 u16 count = (status & GMR_FS_LEN) >> 16;
2296
2297#ifdef SKY2_VLAN_TAG_USED
2298 /* Account for vlan tag */
2299 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2300 count -= VLAN_HLEN;
2301#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002302
2303 if (unlikely(netif_msg_rx_status(sky2)))
2304 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002305 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002306
Stephen Hemminger793b8832005-09-14 16:06:14 -07002307 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002308 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002309
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002310 /* This chip has hardware problems that generates bogus status.
2311 * So do only marginal checking and expect higher level protocols
2312 * to handle crap frames.
2313 */
2314 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2315 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2316 length != count)
2317 goto okay;
2318
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002319 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002320 goto error;
2321
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002322 if (!(status & GMR_FS_RX_OK))
2323 goto resubmit;
2324
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002325 /* if length reported by DMA does not match PHY, packet was truncated */
2326 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002327 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002328
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002329okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002330 if (length < copybreak)
2331 skb = receive_copy(sky2, re, length);
2332 else
2333 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002334resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002335 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002336
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002337 return skb;
2338
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002339len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002340 /* Truncation of overlength packets
2341 causes PHY length to not match MAC length */
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002342 ++dev->stats.rx_length_errors;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002343 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002344 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2345 dev->name, status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002346 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002347
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002348error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002349 ++dev->stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002350 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002351 dev->stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002352 goto resubmit;
2353 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002354
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002355 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002356 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002357 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002358
2359 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002360 dev->stats.rx_length_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002361 if (status & GMR_FS_FRAGMENT)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002362 dev->stats.rx_frame_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002363 if (status & GMR_FS_CRC_ERR)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002364 dev->stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002365
Stephen Hemminger793b8832005-09-14 16:06:14 -07002366 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002367}
2368
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002369/* Transmit complete */
2370static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002371{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002372 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002373
Stephen Hemminger49d4b8b2009-08-14 13:33:17 +00002374 if (netif_running(dev))
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002375 sky2_tx_complete(sky2, last);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002376}
2377
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002378static inline void sky2_skb_rx(const struct sky2_port *sky2,
2379 u32 status, struct sk_buff *skb)
2380{
2381#ifdef SKY2_VLAN_TAG_USED
2382 u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
2383 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2384 if (skb->ip_summed == CHECKSUM_NONE)
2385 vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
2386 else
2387 vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
2388 vlan_tag, skb);
2389 return;
2390 }
2391#endif
2392 if (skb->ip_summed == CHECKSUM_NONE)
2393 netif_receive_skb(skb);
2394 else
2395 napi_gro_receive(&sky2->hw->napi, skb);
2396}
2397
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002398static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2399 unsigned packets, unsigned bytes)
2400{
2401 if (packets) {
2402 struct net_device *dev = hw->dev[port];
2403
2404 dev->stats.rx_packets += packets;
2405 dev->stats.rx_bytes += bytes;
2406 dev->last_rx = jiffies;
2407 sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
2408 }
2409}
2410
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002411/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002412static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002413{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002414 int work_done = 0;
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002415 unsigned int total_bytes[2] = { 0 };
2416 unsigned int total_packets[2] = { 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002417
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002418 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002419 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002420 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002421 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002422 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002423 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002424 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002425 u32 status;
2426 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002427 u8 opcode = le->opcode;
2428
2429 if (!(opcode & HW_OWNER))
2430 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002431
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002432 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002433
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002434 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002435 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002436 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002437 length = le16_to_cpu(le->length);
2438 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002439
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002440 le->opcode = 0;
2441 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002442 case OP_RXSTAT:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002443 total_packets[port]++;
2444 total_bytes[port] += length;
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002445 skb = sky2_receive(dev, length, status);
Stephen Hemminger3225b912007-05-14 12:38:12 -07002446 if (unlikely(!skb)) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002447 dev->stats.rx_dropped++;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002448 break;
Stephen Hemminger3225b912007-05-14 12:38:12 -07002449 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002450
Stephen Hemminger69161612007-06-04 17:23:26 -07002451 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002452 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002453 if ((sky2->flags & SKY2_FLAG_RX_CHECKSUM) &&
Stephen Hemminger69161612007-06-04 17:23:26 -07002454 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2455 (le->css & CSS_TCPUDPCSOK))
2456 skb->ip_summed = CHECKSUM_UNNECESSARY;
2457 else
2458 skb->ip_summed = CHECKSUM_NONE;
2459 }
2460
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002461 skb->protocol = eth_type_trans(skb, dev);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002462
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002463 sky2_skb_rx(sky2, status, skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002464
Stephen Hemminger22e11702006-07-12 15:23:48 -07002465 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002466 if (++work_done >= to_do)
2467 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002468 break;
2469
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002470#ifdef SKY2_VLAN_TAG_USED
2471 case OP_RXVLAN:
2472 sky2->rx_tag = length;
2473 break;
2474
2475 case OP_RXCHKSVLAN:
2476 sky2->rx_tag = length;
2477 /* fall through */
2478#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002479 case OP_RXCHKS:
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002480 if (!(sky2->flags & SKY2_FLAG_RX_CHECKSUM))
Stephen Hemminger87418302007-03-08 12:42:30 -08002481 break;
2482
Stephen Hemminger05745c42007-09-19 15:36:45 -07002483 /* If this happens then driver assuming wrong format */
2484 if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
2485 if (net_ratelimit())
2486 printk(KERN_NOTICE "%s: unexpected"
2487 " checksum status\n",
2488 dev->name);
Stephen Hemminger69161612007-06-04 17:23:26 -07002489 break;
Stephen Hemminger05745c42007-09-19 15:36:45 -07002490 }
Stephen Hemminger69161612007-06-04 17:23:26 -07002491
Stephen Hemminger87418302007-03-08 12:42:30 -08002492 /* Both checksum counters are programmed to start at
2493 * the same offset, so unless there is a problem they
2494 * should match. This failure is an early indication that
2495 * hardware receive checksumming won't work.
2496 */
2497 if (likely(status >> 16 == (status & 0xffff))) {
2498 skb = sky2->rx_ring[sky2->rx_next].skb;
2499 skb->ip_summed = CHECKSUM_COMPLETE;
Anton Vorontsovb9389792009-06-26 09:28:42 -07002500 skb->csum = le16_to_cpu(status);
Stephen Hemminger87418302007-03-08 12:42:30 -08002501 } else {
2502 printk(KERN_NOTICE PFX "%s: hardware receive "
2503 "checksum problem (status = %#x)\n",
2504 dev->name, status);
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002505 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
2506
Stephen Hemminger87418302007-03-08 12:42:30 -08002507 sky2_write32(sky2->hw,
Stephen Hemminger69161612007-06-04 17:23:26 -07002508 Q_ADDR(rxqaddr[port], Q_CSR),
Stephen Hemminger87418302007-03-08 12:42:30 -08002509 BMU_DIS_RX_CHKSUM);
2510 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002511 break;
2512
2513 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002514 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002515 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2516 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002517 if (hw->dev[1])
2518 sky2_tx_done(hw->dev[1],
2519 ((status >> 24) & 0xff)
2520 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002521 break;
2522
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002523 default:
2524 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002525 printk(KERN_WARNING PFX
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002526 "unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002527 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002528 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002529
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002530 /* Fully processed status ring so clear irq */
2531 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2532
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002533exit_loop:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002534 sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2535 sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002536
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002537 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002538}
2539
2540static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2541{
2542 struct net_device *dev = hw->dev[port];
2543
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002544 if (net_ratelimit())
2545 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2546 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002547
2548 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002549 if (net_ratelimit())
2550 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2551 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002552 /* Clear IRQ */
2553 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2554 }
2555
2556 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002557 if (net_ratelimit())
2558 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2559 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002560
2561 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2562 }
2563
2564 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002565 if (net_ratelimit())
2566 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002567 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2568 }
2569
2570 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002571 if (net_ratelimit())
2572 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002573 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2574 }
2575
2576 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002577 if (net_ratelimit())
2578 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2579 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002580 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2581 }
2582}
2583
2584static void sky2_hw_intr(struct sky2_hw *hw)
2585{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002586 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002587 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002588 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2589
2590 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002591
Stephen Hemminger793b8832005-09-14 16:06:14 -07002592 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002593 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002594
2595 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002596 u16 pci_err;
2597
Stephen Hemminger82637e82008-01-23 19:16:04 -08002598 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002599 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002600 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002601 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002602 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002603
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002604 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002605 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002606 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002607 }
2608
2609 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002610 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002611 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002612
Stephen Hemminger82637e82008-01-23 19:16:04 -08002613 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002614 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2615 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2616 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002617 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002618 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002619
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002620 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002621 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002622 }
2623
2624 if (status & Y2_HWE_L1_MASK)
2625 sky2_hw_error(hw, 0, status);
2626 status >>= 8;
2627 if (status & Y2_HWE_L1_MASK)
2628 sky2_hw_error(hw, 1, status);
2629}
2630
2631static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2632{
2633 struct net_device *dev = hw->dev[port];
2634 struct sky2_port *sky2 = netdev_priv(dev);
2635 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2636
2637 if (netif_msg_intr(sky2))
2638 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2639 dev->name, status);
2640
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002641 if (status & GM_IS_RX_CO_OV)
2642 gma_read16(hw, port, GM_RX_IRQ_SRC);
2643
2644 if (status & GM_IS_TX_CO_OV)
2645 gma_read16(hw, port, GM_TX_IRQ_SRC);
2646
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002647 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002648 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002649 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2650 }
2651
2652 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002653 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002654 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2655 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002656}
2657
Stephen Hemminger40b01722007-04-11 14:47:59 -07002658/* This should never happen it is a bug. */
2659static void sky2_le_error(struct sky2_hw *hw, unsigned port,
2660 u16 q, unsigned ring_size)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002661{
2662 struct net_device *dev = hw->dev[port];
2663 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002664 unsigned idx;
2665 const u64 *le = (q == Q_R1 || q == Q_R2)
2666 ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002667
Stephen Hemminger40b01722007-04-11 14:47:59 -07002668 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2669 printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
2670 dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
2671 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002672
Stephen Hemminger40b01722007-04-11 14:47:59 -07002673 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002674}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002675
Stephen Hemminger75e80682007-09-19 15:36:46 -07002676static int sky2_rx_hung(struct net_device *dev)
2677{
2678 struct sky2_port *sky2 = netdev_priv(dev);
2679 struct sky2_hw *hw = sky2->hw;
2680 unsigned port = sky2->port;
2681 unsigned rxq = rxqaddr[port];
2682 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2683 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2684 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2685 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2686
2687 /* If idle and MAC or PCI is stuck */
2688 if (sky2->check.last == dev->last_rx &&
2689 ((mac_rp == sky2->check.mac_rp &&
2690 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2691 /* Check if the PCI RX hang */
2692 (fifo_rp == sky2->check.fifo_rp &&
2693 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2694 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2695 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2696 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2697 return 1;
2698 } else {
2699 sky2->check.last = dev->last_rx;
2700 sky2->check.mac_rp = mac_rp;
2701 sky2->check.mac_lev = mac_lev;
2702 sky2->check.fifo_rp = fifo_rp;
2703 sky2->check.fifo_lev = fifo_lev;
2704 return 0;
2705 }
2706}
2707
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002708static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002709{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002710 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002711
Stephen Hemminger75e80682007-09-19 15:36:46 -07002712 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002713 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002714 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002715 } else {
2716 int i, active = 0;
2717
2718 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002719 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002720 if (!netif_running(dev))
2721 continue;
2722 ++active;
2723
2724 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002725 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002726 sky2_rx_hung(dev)) {
2727 pr_info(PFX "%s: receiver hang detected\n",
2728 dev->name);
2729 schedule_work(&hw->restart_work);
2730 return;
2731 }
2732 }
2733
2734 if (active == 0)
2735 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002736 }
2737
Stephen Hemminger75e80682007-09-19 15:36:46 -07002738 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002739}
2740
Stephen Hemminger40b01722007-04-11 14:47:59 -07002741/* Hardware/software error handling */
2742static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002743{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002744 if (net_ratelimit())
2745 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002746
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002747 if (status & Y2_IS_HW_ERR)
2748 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002749
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002750 if (status & Y2_IS_IRQ_MAC1)
2751 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002752
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002753 if (status & Y2_IS_IRQ_MAC2)
2754 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002755
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002756 if (status & Y2_IS_CHK_RX1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002757 sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002758
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002759 if (status & Y2_IS_CHK_RX2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002760 sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002761
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002762 if (status & Y2_IS_CHK_TXA1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002763 sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002764
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002765 if (status & Y2_IS_CHK_TXA2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002766 sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
2767}
2768
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002769static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002770{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002771 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002772 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002773 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002774 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002775
2776 if (unlikely(status & Y2_IS_ERROR))
2777 sky2_err_intr(hw, status);
2778
2779 if (status & Y2_IS_IRQ_PHY1)
2780 sky2_phy_intr(hw, 0);
2781
2782 if (status & Y2_IS_IRQ_PHY2)
2783 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002784
Stephen Hemminger26691832007-10-11 18:31:13 -07002785 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2786 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002787
David S. Miller6f535762007-10-11 18:08:29 -07002788 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07002789 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002790 }
David S. Miller6f535762007-10-11 18:08:29 -07002791
Stephen Hemminger26691832007-10-11 18:31:13 -07002792 napi_complete(napi);
2793 sky2_read32(hw, B0_Y2_SP_LISR);
2794done:
2795
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002796 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002797}
2798
David Howells7d12e782006-10-05 14:55:46 +01002799static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002800{
2801 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002802 u32 status;
2803
2804 /* Reading this mask interrupts as side effect */
2805 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2806 if (status == 0 || status == ~0)
2807 return IRQ_NONE;
2808
2809 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002810
2811 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002812
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002813 return IRQ_HANDLED;
2814}
2815
2816#ifdef CONFIG_NET_POLL_CONTROLLER
2817static void sky2_netpoll(struct net_device *dev)
2818{
2819 struct sky2_port *sky2 = netdev_priv(dev);
2820
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002821 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002822}
2823#endif
2824
2825/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002826static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002827{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002828 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002829 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002830 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002831 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002832 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002833 case CHIP_ID_YUKON_UL_2:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002834 return 125;
2835
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002836 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002837 return 100;
2838
2839 case CHIP_ID_YUKON_FE_P:
2840 return 50;
2841
2842 case CHIP_ID_YUKON_XL:
2843 return 156;
2844
2845 default:
2846 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002847 }
2848}
2849
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002850static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2851{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002852 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002853}
2854
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002855static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2856{
2857 return clk / sky2_mhz(hw);
2858}
2859
2860
Stephen Hemmingere3173832007-02-06 10:45:39 -08002861static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002862{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002863 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002864
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002865 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002866 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07002867
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002868 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002869
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002870 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002871 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2872
2873 switch(hw->chip_id) {
2874 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002875 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002876 break;
2877
2878 case CHIP_ID_YUKON_EC_U:
2879 hw->flags = SKY2_HW_GIGABIT
2880 | SKY2_HW_NEWER_PHY
2881 | SKY2_HW_ADV_POWER_CTL;
2882 break;
2883
2884 case CHIP_ID_YUKON_EX:
2885 hw->flags = SKY2_HW_GIGABIT
2886 | SKY2_HW_NEWER_PHY
2887 | SKY2_HW_NEW_LE
2888 | SKY2_HW_ADV_POWER_CTL;
2889
2890 /* New transmit checksum */
2891 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2892 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2893 break;
2894
2895 case CHIP_ID_YUKON_EC:
2896 /* This rev is really old, and requires untested workarounds */
2897 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2898 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2899 return -EOPNOTSUPP;
2900 }
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002901 hw->flags = SKY2_HW_GIGABIT;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002902 break;
2903
2904 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002905 break;
2906
Stephen Hemminger05745c42007-09-19 15:36:45 -07002907 case CHIP_ID_YUKON_FE_P:
2908 hw->flags = SKY2_HW_NEWER_PHY
2909 | SKY2_HW_NEW_LE
2910 | SKY2_HW_AUTO_TX_SUM
2911 | SKY2_HW_ADV_POWER_CTL;
2912 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002913
2914 case CHIP_ID_YUKON_SUPR:
2915 hw->flags = SKY2_HW_GIGABIT
2916 | SKY2_HW_NEWER_PHY
2917 | SKY2_HW_NEW_LE
2918 | SKY2_HW_AUTO_TX_SUM
2919 | SKY2_HW_ADV_POWER_CTL;
2920 break;
2921
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002922 case CHIP_ID_YUKON_UL_2:
2923 hw->flags = SKY2_HW_GIGABIT
2924 | SKY2_HW_ADV_POWER_CTL;
2925 break;
2926
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002927 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002928 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2929 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002930 return -EOPNOTSUPP;
2931 }
2932
Stephen Hemmingere3173832007-02-06 10:45:39 -08002933 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002934 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
2935 hw->flags |= SKY2_HW_FIBRE_PHY;
2936
Stephen Hemmingere3173832007-02-06 10:45:39 -08002937 hw->ports = 1;
2938 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2939 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2940 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2941 ++hw->ports;
2942 }
2943
2944 return 0;
2945}
2946
2947static void sky2_reset(struct sky2_hw *hw)
2948{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002949 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002950 u16 status;
Stephen Hemminger555382c2007-08-29 12:58:14 -07002951 int i, cap;
2952 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002953
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002954 /* disable ASF */
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07002955 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2956 status = sky2_read16(hw, HCU_CCSR);
2957 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2958 HCU_CCSR_UC_STATE_MSK);
2959 sky2_write16(hw, HCU_CCSR, status);
2960 } else
2961 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2962 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002963
2964 /* do a SW reset */
2965 sky2_write8(hw, B0_CTST, CS_RST_SET);
2966 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2967
Stephen Hemmingerac93a392007-11-05 15:52:08 -08002968 /* allow writes to PCI config */
2969 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2970
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002971 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002972 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002973 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002974 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002975
2976 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2977
Stephen Hemminger555382c2007-08-29 12:58:14 -07002978 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
2979 if (cap) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002980 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2981 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002982
Stephen Hemminger555382c2007-08-29 12:58:14 -07002983 /* If error bit is stuck on ignore it */
2984 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
2985 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002986 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07002987 hwe_mask |= Y2_IS_PCI_EXP;
2988 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002989
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08002990 sky2_power_on(hw);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002991 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002992
2993 for (i = 0; i < hw->ports; i++) {
2994 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2995 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07002996
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002997 if (hw->chip_id == CHIP_ID_YUKON_EX ||
2998 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07002999 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
3000 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
3001 | GMC_BYP_RETR_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003002 }
3003
Stephen Hemminger793b8832005-09-14 16:06:14 -07003004 /* Clear I2C IRQ noise */
3005 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003006
3007 /* turn off hardware timer (unused) */
3008 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
3009 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003010
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003011 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
3012
Stephen Hemminger69634ee2005-12-09 11:35:06 -08003013 /* Turn off descriptor polling */
3014 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003015
3016 /* Turn off receive timestamp */
3017 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003018 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003019
3020 /* enable the Tx Arbiters */
3021 for (i = 0; i < hw->ports; i++)
3022 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3023
3024 /* Initialize ram interface */
3025 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003026 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003027
3028 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3029 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3030 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3031 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3032 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3033 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3034 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3035 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3036 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3037 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3038 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3039 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3040 }
3041
Stephen Hemminger555382c2007-08-29 12:58:14 -07003042 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003043
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003044 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07003045 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003046
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003047 memset(hw->st_le, 0, STATUS_LE_BYTES);
3048 hw->st_idx = 0;
3049
3050 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3051 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3052
3053 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003054 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003055
3056 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003057 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003058
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003059 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3060 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003061
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003062 /* set Status-FIFO ISR watermark */
3063 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3064 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3065 else
3066 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003067
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003068 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003069 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3070 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003071
Stephen Hemminger793b8832005-09-14 16:06:14 -07003072 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003073 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3074
3075 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3076 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3077 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003078}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003079
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003080/* Take device down (offline).
3081 * Equivalent to doing dev_stop() but this does not
3082 * inform upper layers of the transistion.
3083 */
3084static void sky2_detach(struct net_device *dev)
3085{
3086 if (netif_running(dev)) {
3087 netif_device_detach(dev); /* stop txq */
3088 sky2_down(dev);
3089 }
3090}
3091
3092/* Bring device back after doing sky2_detach */
3093static int sky2_reattach(struct net_device *dev)
3094{
3095 int err = 0;
3096
3097 if (netif_running(dev)) {
3098 err = sky2_up(dev);
3099 if (err) {
3100 printk(KERN_INFO PFX "%s: could not restart %d\n",
3101 dev->name, err);
3102 dev_close(dev);
3103 } else {
3104 netif_device_attach(dev);
3105 sky2_set_multicast(dev);
3106 }
3107 }
3108
3109 return err;
3110}
3111
Stephen Hemminger81906792007-02-15 16:40:33 -08003112static void sky2_restart(struct work_struct *work)
3113{
3114 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003115 int i;
Stephen Hemminger81906792007-02-15 16:40:33 -08003116
Stephen Hemminger81906792007-02-15 16:40:33 -08003117 rtnl_lock();
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003118 for (i = 0; i < hw->ports; i++)
3119 sky2_detach(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08003120
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08003121 napi_disable(&hw->napi);
3122 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger81906792007-02-15 16:40:33 -08003123 sky2_reset(hw);
3124 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07003125 napi_enable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08003126
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003127 for (i = 0; i < hw->ports; i++)
3128 sky2_reattach(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08003129
Stephen Hemminger81906792007-02-15 16:40:33 -08003130 rtnl_unlock();
3131}
3132
Stephen Hemmingere3173832007-02-06 10:45:39 -08003133static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3134{
3135 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3136}
3137
3138static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3139{
3140 const struct sky2_port *sky2 = netdev_priv(dev);
3141
3142 wol->supported = sky2_wol_supported(sky2->hw);
3143 wol->wolopts = sky2->wol;
3144}
3145
3146static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3147{
3148 struct sky2_port *sky2 = netdev_priv(dev);
3149 struct sky2_hw *hw = sky2->hw;
3150
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07003151 if ((wol->wolopts & ~sky2_wol_supported(sky2->hw))
3152 || !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingere3173832007-02-06 10:45:39 -08003153 return -EOPNOTSUPP;
3154
3155 sky2->wol = wol->wolopts;
3156
Stephen Hemminger05745c42007-09-19 15:36:45 -07003157 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3158 hw->chip_id == CHIP_ID_YUKON_EX ||
3159 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingere3173832007-02-06 10:45:39 -08003160 sky2_write32(hw, B0_CTST, sky2->wol
3161 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
3162
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07003163 device_set_wakeup_enable(&hw->pdev->dev, sky2->wol);
3164
Stephen Hemmingere3173832007-02-06 10:45:39 -08003165 if (!netif_running(dev))
3166 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003167 return 0;
3168}
3169
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003170static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003171{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003172 if (sky2_is_copper(hw)) {
3173 u32 modes = SUPPORTED_10baseT_Half
3174 | SUPPORTED_10baseT_Full
3175 | SUPPORTED_100baseT_Half
3176 | SUPPORTED_100baseT_Full
3177 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003178
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003179 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003180 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003181 | SUPPORTED_1000baseT_Full;
3182 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003183 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003184 return SUPPORTED_1000baseT_Half
3185 | SUPPORTED_1000baseT_Full
3186 | SUPPORTED_Autoneg
3187 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003188}
3189
Stephen Hemminger793b8832005-09-14 16:06:14 -07003190static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003191{
3192 struct sky2_port *sky2 = netdev_priv(dev);
3193 struct sky2_hw *hw = sky2->hw;
3194
3195 ecmd->transceiver = XCVR_INTERNAL;
3196 ecmd->supported = sky2_supported_modes(hw);
3197 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003198 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003199 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003200 ecmd->speed = sky2->speed;
3201 } else {
3202 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003203 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003204 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003205
3206 ecmd->advertising = sky2->advertising;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003207 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
3208 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003209 ecmd->duplex = sky2->duplex;
3210 return 0;
3211}
3212
3213static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3214{
3215 struct sky2_port *sky2 = netdev_priv(dev);
3216 const struct sky2_hw *hw = sky2->hw;
3217 u32 supported = sky2_supported_modes(hw);
3218
3219 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003220 sky2->flags |= SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003221 ecmd->advertising = supported;
3222 sky2->duplex = -1;
3223 sky2->speed = -1;
3224 } else {
3225 u32 setting;
3226
Stephen Hemminger793b8832005-09-14 16:06:14 -07003227 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003228 case SPEED_1000:
3229 if (ecmd->duplex == DUPLEX_FULL)
3230 setting = SUPPORTED_1000baseT_Full;
3231 else if (ecmd->duplex == DUPLEX_HALF)
3232 setting = SUPPORTED_1000baseT_Half;
3233 else
3234 return -EINVAL;
3235 break;
3236 case SPEED_100:
3237 if (ecmd->duplex == DUPLEX_FULL)
3238 setting = SUPPORTED_100baseT_Full;
3239 else if (ecmd->duplex == DUPLEX_HALF)
3240 setting = SUPPORTED_100baseT_Half;
3241 else
3242 return -EINVAL;
3243 break;
3244
3245 case SPEED_10:
3246 if (ecmd->duplex == DUPLEX_FULL)
3247 setting = SUPPORTED_10baseT_Full;
3248 else if (ecmd->duplex == DUPLEX_HALF)
3249 setting = SUPPORTED_10baseT_Half;
3250 else
3251 return -EINVAL;
3252 break;
3253 default:
3254 return -EINVAL;
3255 }
3256
3257 if ((setting & supported) == 0)
3258 return -EINVAL;
3259
3260 sky2->speed = ecmd->speed;
3261 sky2->duplex = ecmd->duplex;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003262 sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003263 }
3264
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003265 sky2->advertising = ecmd->advertising;
3266
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003267 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003268 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003269 sky2_set_multicast(dev);
3270 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003271
3272 return 0;
3273}
3274
3275static void sky2_get_drvinfo(struct net_device *dev,
3276 struct ethtool_drvinfo *info)
3277{
3278 struct sky2_port *sky2 = netdev_priv(dev);
3279
3280 strcpy(info->driver, DRV_NAME);
3281 strcpy(info->version, DRV_VERSION);
3282 strcpy(info->fw_version, "N/A");
3283 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3284}
3285
3286static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003287 char name[ETH_GSTRING_LEN];
3288 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003289} sky2_stats[] = {
3290 { "tx_bytes", GM_TXO_OK_HI },
3291 { "rx_bytes", GM_RXO_OK_HI },
3292 { "tx_broadcast", GM_TXF_BC_OK },
3293 { "rx_broadcast", GM_RXF_BC_OK },
3294 { "tx_multicast", GM_TXF_MC_OK },
3295 { "rx_multicast", GM_RXF_MC_OK },
3296 { "tx_unicast", GM_TXF_UC_OK },
3297 { "rx_unicast", GM_RXF_UC_OK },
3298 { "tx_mac_pause", GM_TXF_MPAUSE },
3299 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003300 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003301 { "late_collision",GM_TXF_LAT_COL },
3302 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003303 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003304 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003305
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003306 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003307 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003308 { "rx_64_byte_packets", GM_RXF_64B },
3309 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3310 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3311 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3312 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3313 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3314 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003315 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003316 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3317 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003318 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003319
3320 { "tx_64_byte_packets", GM_TXF_64B },
3321 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3322 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3323 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3324 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3325 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3326 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3327 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003328};
3329
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003330static u32 sky2_get_rx_csum(struct net_device *dev)
3331{
3332 struct sky2_port *sky2 = netdev_priv(dev);
3333
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003334 return !!(sky2->flags & SKY2_FLAG_RX_CHECKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003335}
3336
3337static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3338{
3339 struct sky2_port *sky2 = netdev_priv(dev);
3340
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003341 if (data)
3342 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
3343 else
3344 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003345
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003346 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3347 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3348
3349 return 0;
3350}
3351
3352static u32 sky2_get_msglevel(struct net_device *netdev)
3353{
3354 struct sky2_port *sky2 = netdev_priv(netdev);
3355 return sky2->msg_enable;
3356}
3357
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003358static int sky2_nway_reset(struct net_device *dev)
3359{
3360 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003361
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003362 if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003363 return -EINVAL;
3364
Stephen Hemminger1b537562005-12-20 15:08:07 -08003365 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003366 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003367
3368 return 0;
3369}
3370
Stephen Hemminger793b8832005-09-14 16:06:14 -07003371static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003372{
3373 struct sky2_hw *hw = sky2->hw;
3374 unsigned port = sky2->port;
3375 int i;
3376
3377 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003378 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003379 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003380 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003381
Stephen Hemminger793b8832005-09-14 16:06:14 -07003382 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003383 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3384}
3385
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003386static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3387{
3388 struct sky2_port *sky2 = netdev_priv(netdev);
3389 sky2->msg_enable = value;
3390}
3391
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003392static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003393{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003394 switch (sset) {
3395 case ETH_SS_STATS:
3396 return ARRAY_SIZE(sky2_stats);
3397 default:
3398 return -EOPNOTSUPP;
3399 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003400}
3401
3402static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003403 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003404{
3405 struct sky2_port *sky2 = netdev_priv(dev);
3406
Stephen Hemminger793b8832005-09-14 16:06:14 -07003407 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003408}
3409
Stephen Hemminger793b8832005-09-14 16:06:14 -07003410static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003411{
3412 int i;
3413
3414 switch (stringset) {
3415 case ETH_SS_STATS:
3416 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3417 memcpy(data + i * ETH_GSTRING_LEN,
3418 sky2_stats[i].name, ETH_GSTRING_LEN);
3419 break;
3420 }
3421}
3422
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003423static int sky2_set_mac_address(struct net_device *dev, void *p)
3424{
3425 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003426 struct sky2_hw *hw = sky2->hw;
3427 unsigned port = sky2->port;
3428 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003429
3430 if (!is_valid_ether_addr(addr->sa_data))
3431 return -EADDRNOTAVAIL;
3432
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003433 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003434 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003435 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003436 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003437 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003438
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003439 /* virtual address for data */
3440 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3441
3442 /* physical address: used for pause frames */
3443 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003444
3445 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003446}
3447
Stephen Hemmingera052b522006-10-17 10:24:23 -07003448static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3449{
3450 u32 bit;
3451
3452 bit = ether_crc(ETH_ALEN, addr) & 63;
3453 filter[bit >> 3] |= 1 << (bit & 7);
3454}
3455
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003456static void sky2_set_multicast(struct net_device *dev)
3457{
3458 struct sky2_port *sky2 = netdev_priv(dev);
3459 struct sky2_hw *hw = sky2->hw;
3460 unsigned port = sky2->port;
3461 struct dev_mc_list *list = dev->mc_list;
3462 u16 reg;
3463 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003464 int rx_pause;
3465 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003466
Stephen Hemmingera052b522006-10-17 10:24:23 -07003467 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003468 memset(filter, 0, sizeof(filter));
3469
3470 reg = gma_read16(hw, port, GM_RX_CTRL);
3471 reg |= GM_RXCR_UCF_ENA;
3472
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003473 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003474 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003475 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003476 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07003477 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003478 reg &= ~GM_RXCR_MCF_ENA;
3479 else {
3480 int i;
3481 reg |= GM_RXCR_MCF_ENA;
3482
Stephen Hemmingera052b522006-10-17 10:24:23 -07003483 if (rx_pause)
3484 sky2_add_filter(filter, pause_mc_addr);
3485
3486 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3487 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003488 }
3489
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003490 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003491 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003492 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003493 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003494 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003495 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003496 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003497 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003498
3499 gma_write16(hw, port, GM_RX_CTRL, reg);
3500}
3501
3502/* Can have one global because blinking is controlled by
3503 * ethtool and that is always under RTNL mutex
3504 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003505static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003506{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003507 struct sky2_hw *hw = sky2->hw;
3508 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003509
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003510 spin_lock_bh(&sky2->phy_lock);
3511 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3512 hw->chip_id == CHIP_ID_YUKON_EX ||
3513 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3514 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003515 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3516 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003517
3518 switch (mode) {
3519 case MO_LED_OFF:
3520 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3521 PHY_M_LEDC_LOS_CTRL(8) |
3522 PHY_M_LEDC_INIT_CTRL(8) |
3523 PHY_M_LEDC_STA1_CTRL(8) |
3524 PHY_M_LEDC_STA0_CTRL(8));
3525 break;
3526 case MO_LED_ON:
3527 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3528 PHY_M_LEDC_LOS_CTRL(9) |
3529 PHY_M_LEDC_INIT_CTRL(9) |
3530 PHY_M_LEDC_STA1_CTRL(9) |
3531 PHY_M_LEDC_STA0_CTRL(9));
3532 break;
3533 case MO_LED_BLINK:
3534 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3535 PHY_M_LEDC_LOS_CTRL(0xa) |
3536 PHY_M_LEDC_INIT_CTRL(0xa) |
3537 PHY_M_LEDC_STA1_CTRL(0xa) |
3538 PHY_M_LEDC_STA0_CTRL(0xa));
3539 break;
3540 case MO_LED_NORM:
3541 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3542 PHY_M_LEDC_LOS_CTRL(1) |
3543 PHY_M_LEDC_INIT_CTRL(8) |
3544 PHY_M_LEDC_STA1_CTRL(7) |
3545 PHY_M_LEDC_STA0_CTRL(7));
3546 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003547
3548 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003549 } else
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04003550 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003551 PHY_M_LED_MO_DUP(mode) |
3552 PHY_M_LED_MO_10(mode) |
3553 PHY_M_LED_MO_100(mode) |
3554 PHY_M_LED_MO_1000(mode) |
3555 PHY_M_LED_MO_RX(mode) |
3556 PHY_M_LED_MO_TX(mode));
3557
3558 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003559}
3560
3561/* blink LED's for finding board */
3562static int sky2_phys_id(struct net_device *dev, u32 data)
3563{
3564 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003565 unsigned int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003566
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003567 if (data == 0)
3568 data = UINT_MAX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003569
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003570 for (i = 0; i < data; i++) {
3571 sky2_led(sky2, MO_LED_ON);
3572 if (msleep_interruptible(500))
3573 break;
3574 sky2_led(sky2, MO_LED_OFF);
3575 if (msleep_interruptible(500))
3576 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003577 }
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003578 sky2_led(sky2, MO_LED_NORM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003579
3580 return 0;
3581}
3582
3583static void sky2_get_pauseparam(struct net_device *dev,
3584 struct ethtool_pauseparam *ecmd)
3585{
3586 struct sky2_port *sky2 = netdev_priv(dev);
3587
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003588 switch (sky2->flow_mode) {
3589 case FC_NONE:
3590 ecmd->tx_pause = ecmd->rx_pause = 0;
3591 break;
3592 case FC_TX:
3593 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3594 break;
3595 case FC_RX:
3596 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3597 break;
3598 case FC_BOTH:
3599 ecmd->tx_pause = ecmd->rx_pause = 1;
3600 }
3601
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003602 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
3603 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003604}
3605
3606static int sky2_set_pauseparam(struct net_device *dev,
3607 struct ethtool_pauseparam *ecmd)
3608{
3609 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003610
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003611 if (ecmd->autoneg == AUTONEG_ENABLE)
3612 sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
3613 else
3614 sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
3615
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003616 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003617
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003618 if (netif_running(dev))
3619 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003620
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003621 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003622}
3623
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003624static int sky2_get_coalesce(struct net_device *dev,
3625 struct ethtool_coalesce *ecmd)
3626{
3627 struct sky2_port *sky2 = netdev_priv(dev);
3628 struct sky2_hw *hw = sky2->hw;
3629
3630 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3631 ecmd->tx_coalesce_usecs = 0;
3632 else {
3633 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3634 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3635 }
3636 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3637
3638 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3639 ecmd->rx_coalesce_usecs = 0;
3640 else {
3641 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3642 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3643 }
3644 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3645
3646 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3647 ecmd->rx_coalesce_usecs_irq = 0;
3648 else {
3649 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3650 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3651 }
3652
3653 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3654
3655 return 0;
3656}
3657
3658/* Note: this affect both ports */
3659static int sky2_set_coalesce(struct net_device *dev,
3660 struct ethtool_coalesce *ecmd)
3661{
3662 struct sky2_port *sky2 = netdev_priv(dev);
3663 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003664 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003665
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003666 if (ecmd->tx_coalesce_usecs > tmax ||
3667 ecmd->rx_coalesce_usecs > tmax ||
3668 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003669 return -EINVAL;
3670
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003671 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003672 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003673 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003674 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003675 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003676 return -EINVAL;
3677
3678 if (ecmd->tx_coalesce_usecs == 0)
3679 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3680 else {
3681 sky2_write32(hw, STAT_TX_TIMER_INI,
3682 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3683 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3684 }
3685 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3686
3687 if (ecmd->rx_coalesce_usecs == 0)
3688 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3689 else {
3690 sky2_write32(hw, STAT_LEV_TIMER_INI,
3691 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3692 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3693 }
3694 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3695
3696 if (ecmd->rx_coalesce_usecs_irq == 0)
3697 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3698 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003699 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003700 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3701 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3702 }
3703 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3704 return 0;
3705}
3706
Stephen Hemminger793b8832005-09-14 16:06:14 -07003707static void sky2_get_ringparam(struct net_device *dev,
3708 struct ethtool_ringparam *ering)
3709{
3710 struct sky2_port *sky2 = netdev_priv(dev);
3711
3712 ering->rx_max_pending = RX_MAX_PENDING;
3713 ering->rx_mini_max_pending = 0;
3714 ering->rx_jumbo_max_pending = 0;
3715 ering->tx_max_pending = TX_RING_SIZE - 1;
3716
3717 ering->rx_pending = sky2->rx_pending;
3718 ering->rx_mini_pending = 0;
3719 ering->rx_jumbo_pending = 0;
3720 ering->tx_pending = sky2->tx_pending;
3721}
3722
3723static int sky2_set_ringparam(struct net_device *dev,
3724 struct ethtool_ringparam *ering)
3725{
3726 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003727
3728 if (ering->rx_pending > RX_MAX_PENDING ||
3729 ering->rx_pending < 8 ||
3730 ering->tx_pending < MAX_SKB_TX_LE ||
3731 ering->tx_pending > TX_RING_SIZE - 1)
3732 return -EINVAL;
3733
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003734 sky2_detach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003735
3736 sky2->rx_pending = ering->rx_pending;
3737 sky2->tx_pending = ering->tx_pending;
3738
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003739 return sky2_reattach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003740}
3741
Stephen Hemminger793b8832005-09-14 16:06:14 -07003742static int sky2_get_regs_len(struct net_device *dev)
3743{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003744 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003745}
3746
3747/*
3748 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003749 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003750 */
3751static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3752 void *p)
3753{
3754 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003755 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003756 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003757
3758 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003759
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003760 for (b = 0; b < 128; b++) {
3761 /* This complicated switch statement is to make sure and
3762 * only access regions that are unreserved.
3763 * Some blocks are only valid on dual port cards.
3764 * and block 3 has some special diagnostic registers that
3765 * are poison.
3766 */
3767 switch (b) {
3768 case 3:
3769 /* skip diagnostic ram region */
3770 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
3771 break;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003772
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003773 /* dual port cards only */
3774 case 5: /* Tx Arbiter 2 */
3775 case 9: /* RX2 */
3776 case 14 ... 15: /* TX2 */
3777 case 17: case 19: /* Ram Buffer 2 */
3778 case 22 ... 23: /* Tx Ram Buffer 2 */
3779 case 25: /* Rx MAC Fifo 1 */
3780 case 27: /* Tx MAC Fifo 2 */
3781 case 31: /* GPHY 2 */
3782 case 40 ... 47: /* Pattern Ram 2 */
3783 case 52: case 54: /* TCP Segmentation 2 */
3784 case 112 ... 116: /* GMAC 2 */
3785 if (sky2->hw->ports == 1)
3786 goto reserved;
3787 /* fall through */
3788 case 0: /* Control */
3789 case 2: /* Mac address */
3790 case 4: /* Tx Arbiter 1 */
3791 case 7: /* PCI express reg */
3792 case 8: /* RX1 */
3793 case 12 ... 13: /* TX1 */
3794 case 16: case 18:/* Rx Ram Buffer 1 */
3795 case 20 ... 21: /* Tx Ram Buffer 1 */
3796 case 24: /* Rx MAC Fifo 1 */
3797 case 26: /* Tx MAC Fifo 1 */
3798 case 28 ... 29: /* Descriptor and status unit */
3799 case 30: /* GPHY 1*/
3800 case 32 ... 39: /* Pattern Ram 1 */
3801 case 48: case 50: /* TCP Segmentation 1 */
3802 case 56 ... 60: /* PCI space */
3803 case 80 ... 84: /* GMAC 1 */
3804 memcpy_fromio(p, io, 128);
3805 break;
3806 default:
3807reserved:
3808 memset(p, 0, 128);
3809 }
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003810
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003811 p += 128;
3812 io += 128;
3813 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003814}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003815
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003816/* In order to do Jumbo packets on these chips, need to turn off the
3817 * transmit store/forward. Therefore checksum offload won't work.
3818 */
3819static int no_tx_offload(struct net_device *dev)
3820{
3821 const struct sky2_port *sky2 = netdev_priv(dev);
3822 const struct sky2_hw *hw = sky2->hw;
3823
Stephen Hemminger69161612007-06-04 17:23:26 -07003824 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003825}
3826
3827static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3828{
3829 if (data && no_tx_offload(dev))
3830 return -EINVAL;
3831
3832 return ethtool_op_set_tx_csum(dev, data);
3833}
3834
3835
3836static int sky2_set_tso(struct net_device *dev, u32 data)
3837{
3838 if (data && no_tx_offload(dev))
3839 return -EINVAL;
3840
3841 return ethtool_op_set_tso(dev, data);
3842}
3843
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003844static int sky2_get_eeprom_len(struct net_device *dev)
3845{
3846 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003847 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003848 u16 reg2;
3849
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003850 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003851 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3852}
3853
Stephen Hemminger14132352008-08-27 20:46:26 -07003854static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003855{
Stephen Hemminger14132352008-08-27 20:46:26 -07003856 unsigned long start = jiffies;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003857
Stephen Hemminger14132352008-08-27 20:46:26 -07003858 while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
3859 /* Can take up to 10.6 ms for write */
3860 if (time_after(jiffies, start + HZ/4)) {
3861 dev_err(&hw->pdev->dev, PFX "VPD cycle timed out");
3862 return -ETIMEDOUT;
3863 }
3864 mdelay(1);
3865 }
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003866
Stephen Hemminger14132352008-08-27 20:46:26 -07003867 return 0;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003868}
3869
Stephen Hemminger14132352008-08-27 20:46:26 -07003870static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
3871 u16 offset, size_t length)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003872{
Stephen Hemminger14132352008-08-27 20:46:26 -07003873 int rc = 0;
3874
3875 while (length > 0) {
3876 u32 val;
3877
3878 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
3879 rc = sky2_vpd_wait(hw, cap, 0);
3880 if (rc)
3881 break;
3882
3883 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
3884
3885 memcpy(data, &val, min(sizeof(val), length));
3886 offset += sizeof(u32);
3887 data += sizeof(u32);
3888 length -= sizeof(u32);
3889 }
3890
3891 return rc;
3892}
3893
3894static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
3895 u16 offset, unsigned int length)
3896{
3897 unsigned int i;
3898 int rc = 0;
3899
3900 for (i = 0; i < length; i += sizeof(u32)) {
3901 u32 val = *(u32 *)(data + i);
3902
3903 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
3904 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
3905
3906 rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
3907 if (rc)
3908 break;
3909 }
3910 return rc;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003911}
3912
3913static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3914 u8 *data)
3915{
3916 struct sky2_port *sky2 = netdev_priv(dev);
3917 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003918
3919 if (!cap)
3920 return -EINVAL;
3921
3922 eeprom->magic = SKY2_EEPROM_MAGIC;
3923
Stephen Hemminger14132352008-08-27 20:46:26 -07003924 return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003925}
3926
3927static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3928 u8 *data)
3929{
3930 struct sky2_port *sky2 = netdev_priv(dev);
3931 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003932
3933 if (!cap)
3934 return -EINVAL;
3935
3936 if (eeprom->magic != SKY2_EEPROM_MAGIC)
3937 return -EINVAL;
3938
Stephen Hemminger14132352008-08-27 20:46:26 -07003939 /* Partial writes not supported */
3940 if ((eeprom->offset & 3) || (eeprom->len & 3))
3941 return -EINVAL;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003942
Stephen Hemminger14132352008-08-27 20:46:26 -07003943 return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003944}
3945
3946
Jeff Garzik7282d492006-09-13 14:30:00 -04003947static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003948 .get_settings = sky2_get_settings,
3949 .set_settings = sky2_set_settings,
3950 .get_drvinfo = sky2_get_drvinfo,
3951 .get_wol = sky2_get_wol,
3952 .set_wol = sky2_set_wol,
3953 .get_msglevel = sky2_get_msglevel,
3954 .set_msglevel = sky2_set_msglevel,
3955 .nway_reset = sky2_nway_reset,
3956 .get_regs_len = sky2_get_regs_len,
3957 .get_regs = sky2_get_regs,
3958 .get_link = ethtool_op_get_link,
3959 .get_eeprom_len = sky2_get_eeprom_len,
3960 .get_eeprom = sky2_get_eeprom,
3961 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003962 .set_sg = ethtool_op_set_sg,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003963 .set_tx_csum = sky2_set_tx_csum,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003964 .set_tso = sky2_set_tso,
3965 .get_rx_csum = sky2_get_rx_csum,
3966 .set_rx_csum = sky2_set_rx_csum,
3967 .get_strings = sky2_get_strings,
3968 .get_coalesce = sky2_get_coalesce,
3969 .set_coalesce = sky2_set_coalesce,
3970 .get_ringparam = sky2_get_ringparam,
3971 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003972 .get_pauseparam = sky2_get_pauseparam,
3973 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003974 .phys_id = sky2_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003975 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003976 .get_ethtool_stats = sky2_get_ethtool_stats,
3977};
3978
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003979#ifdef CONFIG_SKY2_DEBUG
3980
3981static struct dentry *sky2_debug;
3982
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00003983
3984/*
3985 * Read and parse the first part of Vital Product Data
3986 */
3987#define VPD_SIZE 128
3988#define VPD_MAGIC 0x82
3989
3990static const struct vpd_tag {
3991 char tag[2];
3992 char *label;
3993} vpd_tags[] = {
3994 { "PN", "Part Number" },
3995 { "EC", "Engineering Level" },
3996 { "MN", "Manufacturer" },
3997 { "SN", "Serial Number" },
3998 { "YA", "Asset Tag" },
3999 { "VL", "First Error Log Message" },
4000 { "VF", "Second Error Log Message" },
4001 { "VB", "Boot Agent ROM Configuration" },
4002 { "VE", "EFI UNDI Configuration" },
4003};
4004
4005static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
4006{
4007 size_t vpd_size;
4008 loff_t offs;
4009 u8 len;
4010 unsigned char *buf;
4011 u16 reg2;
4012
4013 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4014 vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4015
4016 seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
4017 buf = kmalloc(vpd_size, GFP_KERNEL);
4018 if (!buf) {
4019 seq_puts(seq, "no memory!\n");
4020 return;
4021 }
4022
4023 if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
4024 seq_puts(seq, "VPD read failed\n");
4025 goto out;
4026 }
4027
4028 if (buf[0] != VPD_MAGIC) {
4029 seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
4030 goto out;
4031 }
4032 len = buf[1];
4033 if (len == 0 || len > vpd_size - 4) {
4034 seq_printf(seq, "Invalid id length: %d\n", len);
4035 goto out;
4036 }
4037
4038 seq_printf(seq, "%.*s\n", len, buf + 3);
4039 offs = len + 3;
4040
4041 while (offs < vpd_size - 4) {
4042 int i;
4043
4044 if (!memcmp("RW", buf + offs, 2)) /* end marker */
4045 break;
4046 len = buf[offs + 2];
4047 if (offs + len + 3 >= vpd_size)
4048 break;
4049
4050 for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4051 if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4052 seq_printf(seq, " %s: %.*s\n",
4053 vpd_tags[i].label, len, buf + offs + 3);
4054 break;
4055 }
4056 }
4057 offs += len + 3;
4058 }
4059out:
4060 kfree(buf);
4061}
4062
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004063static int sky2_debug_show(struct seq_file *seq, void *v)
4064{
4065 struct net_device *dev = seq->private;
4066 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004067 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004068 unsigned port = sky2->port;
4069 unsigned idx, last;
4070 int sop;
4071
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004072 sky2_show_vpd(seq, hw);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004073
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004074 seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004075 sky2_read32(hw, B0_ISRC),
4076 sky2_read32(hw, B0_IMSK),
4077 sky2_read32(hw, B0_Y2_SP_ICR));
4078
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004079 if (!netif_running(dev)) {
4080 seq_printf(seq, "network not running\n");
4081 return 0;
4082 }
4083
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004084 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004085 last = sky2_read16(hw, STAT_PUT_IDX);
4086
4087 if (hw->st_idx == last)
4088 seq_puts(seq, "Status ring (empty)\n");
4089 else {
4090 seq_puts(seq, "Status ring\n");
4091 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
4092 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
4093 const struct sky2_status_le *le = hw->st_le + idx;
4094 seq_printf(seq, "[%d] %#x %d %#x\n",
4095 idx, le->opcode, le->length, le->status);
4096 }
4097 seq_puts(seq, "\n");
4098 }
4099
4100 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4101 sky2->tx_cons, sky2->tx_prod,
4102 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4103 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4104
4105 /* Dump contents of tx ring */
4106 sop = 1;
4107 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
4108 idx = RING_NEXT(idx, TX_RING_SIZE)) {
4109 const struct sky2_tx_le *le = sky2->tx_le + idx;
4110 u32 a = le32_to_cpu(le->addr);
4111
4112 if (sop)
4113 seq_printf(seq, "%u:", idx);
4114 sop = 0;
4115
4116 switch(le->opcode & ~HW_OWNER) {
4117 case OP_ADDR64:
4118 seq_printf(seq, " %#x:", a);
4119 break;
4120 case OP_LRGLEN:
4121 seq_printf(seq, " mtu=%d", a);
4122 break;
4123 case OP_VLAN:
4124 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4125 break;
4126 case OP_TCPLISW:
4127 seq_printf(seq, " csum=%#x", a);
4128 break;
4129 case OP_LARGESEND:
4130 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4131 break;
4132 case OP_PACKET:
4133 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4134 break;
4135 case OP_BUFFER:
4136 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4137 break;
4138 default:
4139 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4140 a, le16_to_cpu(le->length));
4141 }
4142
4143 if (le->ctrl & EOP) {
4144 seq_putc(seq, '\n');
4145 sop = 1;
4146 }
4147 }
4148
4149 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4150 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
Mike McCormackc409c342009-07-21 14:51:20 +00004151 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004152 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4153
David S. Millerd1d08d12008-01-07 20:53:33 -08004154 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004155 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004156 return 0;
4157}
4158
4159static int sky2_debug_open(struct inode *inode, struct file *file)
4160{
4161 return single_open(file, sky2_debug_show, inode->i_private);
4162}
4163
4164static const struct file_operations sky2_debug_fops = {
4165 .owner = THIS_MODULE,
4166 .open = sky2_debug_open,
4167 .read = seq_read,
4168 .llseek = seq_lseek,
4169 .release = single_release,
4170};
4171
4172/*
4173 * Use network device events to create/remove/rename
4174 * debugfs file entries
4175 */
4176static int sky2_device_event(struct notifier_block *unused,
4177 unsigned long event, void *ptr)
4178{
4179 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004180 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004181
Stephen Hemminger1436b302008-11-19 21:59:54 -08004182 if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004183 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004184
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004185 switch(event) {
4186 case NETDEV_CHANGENAME:
4187 if (sky2->debugfs) {
4188 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4189 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004190 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004191 break;
4192
4193 case NETDEV_GOING_DOWN:
4194 if (sky2->debugfs) {
4195 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
4196 dev->name);
4197 debugfs_remove(sky2->debugfs);
4198 sky2->debugfs = NULL;
4199 }
4200 break;
4201
4202 case NETDEV_UP:
4203 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
4204 sky2_debug, dev,
4205 &sky2_debug_fops);
4206 if (IS_ERR(sky2->debugfs))
4207 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004208 }
4209
4210 return NOTIFY_DONE;
4211}
4212
4213static struct notifier_block sky2_notifier = {
4214 .notifier_call = sky2_device_event,
4215};
4216
4217
4218static __init void sky2_debug_init(void)
4219{
4220 struct dentry *ent;
4221
4222 ent = debugfs_create_dir("sky2", NULL);
4223 if (!ent || IS_ERR(ent))
4224 return;
4225
4226 sky2_debug = ent;
4227 register_netdevice_notifier(&sky2_notifier);
4228}
4229
4230static __exit void sky2_debug_cleanup(void)
4231{
4232 if (sky2_debug) {
4233 unregister_netdevice_notifier(&sky2_notifier);
4234 debugfs_remove(sky2_debug);
4235 sky2_debug = NULL;
4236 }
4237}
4238
4239#else
4240#define sky2_debug_init()
4241#define sky2_debug_cleanup()
4242#endif
4243
Stephen Hemminger1436b302008-11-19 21:59:54 -08004244/* Two copies of network device operations to handle special case of
4245 not allowing netpoll on second port */
4246static const struct net_device_ops sky2_netdev_ops[2] = {
4247 {
4248 .ndo_open = sky2_up,
4249 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004250 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004251 .ndo_do_ioctl = sky2_ioctl,
4252 .ndo_validate_addr = eth_validate_addr,
4253 .ndo_set_mac_address = sky2_set_mac_address,
4254 .ndo_set_multicast_list = sky2_set_multicast,
4255 .ndo_change_mtu = sky2_change_mtu,
4256 .ndo_tx_timeout = sky2_tx_timeout,
4257#ifdef SKY2_VLAN_TAG_USED
4258 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4259#endif
4260#ifdef CONFIG_NET_POLL_CONTROLLER
4261 .ndo_poll_controller = sky2_netpoll,
4262#endif
4263 },
4264 {
4265 .ndo_open = sky2_up,
4266 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004267 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004268 .ndo_do_ioctl = sky2_ioctl,
4269 .ndo_validate_addr = eth_validate_addr,
4270 .ndo_set_mac_address = sky2_set_mac_address,
4271 .ndo_set_multicast_list = sky2_set_multicast,
4272 .ndo_change_mtu = sky2_change_mtu,
4273 .ndo_tx_timeout = sky2_tx_timeout,
4274#ifdef SKY2_VLAN_TAG_USED
4275 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4276#endif
4277 },
4278};
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004279
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004280/* Initialize network device */
4281static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08004282 unsigned port,
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004283 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004284{
4285 struct sky2_port *sky2;
4286 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
4287
4288 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07004289 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004290 return NULL;
4291 }
4292
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004293 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004294 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004295 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004296 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemminger1436b302008-11-19 21:59:54 -08004297 dev->netdev_ops = &sky2_netdev_ops[port];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004298
4299 sky2 = netdev_priv(dev);
4300 sky2->netdev = dev;
4301 sky2->hw = hw;
4302 sky2->msg_enable = netif_msg_init(debug, default_msg);
4303
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004304 /* Auto speed and flow control */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004305 sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
4306 if (hw->chip_id != CHIP_ID_YUKON_XL)
4307 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
4308
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004309 sky2->flow_mode = FC_BOTH;
4310
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004311 sky2->duplex = -1;
4312 sky2->speed = -1;
4313 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004314 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004315
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004316 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004317 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004318 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004319
4320 hw->dev[port] = dev;
4321
4322 sky2->port = port;
4323
Stephen Hemminger4a50a872007-02-06 10:45:41 -08004324 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004325 if (highmem)
4326 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004327
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004328#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004329 /* The workaround for FE+ status conflicts with VLAN tag detection. */
4330 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
4331 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
4332 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004333 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004334#endif
4335
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004336 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004337 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07004338 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004339
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004340 return dev;
4341}
4342
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004343static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004344{
4345 const struct sky2_port *sky2 = netdev_priv(dev);
4346
4347 if (netif_msg_probe(sky2))
Johannes Berge1749612008-10-27 15:59:26 -07004348 printk(KERN_INFO PFX "%s: addr %pM\n",
4349 dev->name, dev->dev_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004350}
4351
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004352/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004353static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004354{
4355 struct sky2_hw *hw = dev_id;
4356 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4357
4358 if (status == 0)
4359 return IRQ_NONE;
4360
4361 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004362 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004363 wake_up(&hw->msi_wait);
4364 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4365 }
4366 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4367
4368 return IRQ_HANDLED;
4369}
4370
4371/* Test interrupt path by forcing a a software IRQ */
4372static int __devinit sky2_test_msi(struct sky2_hw *hw)
4373{
4374 struct pci_dev *pdev = hw->pdev;
4375 int err;
4376
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004377 init_waitqueue_head (&hw->msi_wait);
4378
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004379 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4380
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004381 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004382 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004383 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004384 return err;
4385 }
4386
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004387 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004388 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004389
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004390 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004391
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004392 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004393 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004394 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4395 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004396
4397 err = -EOPNOTSUPP;
4398 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4399 }
4400
4401 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004402 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004403
4404 free_irq(pdev->irq, hw);
4405
4406 return err;
4407}
4408
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004409/* This driver supports yukon2 chipset only */
4410static const char *sky2_name(u8 chipid, char *buf, int sz)
4411{
4412 const char *name[] = {
4413 "XL", /* 0xb3 */
4414 "EC Ultra", /* 0xb4 */
4415 "Extreme", /* 0xb5 */
4416 "EC", /* 0xb6 */
4417 "FE", /* 0xb7 */
4418 "FE+", /* 0xb8 */
4419 "Supreme", /* 0xb9 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004420 "UL 2", /* 0xba */
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004421 };
4422
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004423 if (chipid >= CHIP_ID_YUKON_XL && chipid < CHIP_ID_YUKON_UL_2)
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004424 strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4425 else
4426 snprintf(buf, sz, "(chip %#x)", chipid);
4427 return buf;
4428}
4429
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004430static int __devinit sky2_probe(struct pci_dev *pdev,
4431 const struct pci_device_id *ent)
4432{
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004433 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004434 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004435 int err, using_dac = 0, wol_default;
Stephen Hemminger38345072009-02-03 11:27:30 +00004436 u32 reg;
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004437 char buf1[16];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004438
Stephen Hemminger793b8832005-09-14 16:06:14 -07004439 err = pci_enable_device(pdev);
4440 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004441 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004442 goto err_out;
4443 }
4444
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004445 /* Get configuration information
4446 * Note: only regular PCI config access once to test for HW issues
4447 * other PCI access through shared memory for speed and to
4448 * avoid MMCONFIG problems.
4449 */
4450 err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
4451 if (err) {
4452 dev_err(&pdev->dev, "PCI read config failed\n");
4453 goto err_out;
4454 }
4455
4456 if (~reg == 0) {
4457 dev_err(&pdev->dev, "PCI configuration read error\n");
4458 goto err_out;
4459 }
4460
Stephen Hemminger793b8832005-09-14 16:06:14 -07004461 err = pci_request_regions(pdev, DRV_NAME);
4462 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004463 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004464 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004465 }
4466
4467 pci_set_master(pdev);
4468
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004469 if (sizeof(dma_addr_t) > sizeof(u32) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07004470 !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004471 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07004472 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004473 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004474 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4475 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004476 goto err_out_free_regions;
4477 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004478 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07004479 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004480 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004481 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004482 goto err_out_free_regions;
4483 }
4484 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004485
Stephen Hemminger38345072009-02-03 11:27:30 +00004486
4487#ifdef __BIG_ENDIAN
4488 /* The sk98lin vendor driver uses hardware byte swapping but
4489 * this driver uses software swapping.
4490 */
4491 reg &= ~PCI_REV_DESC;
4492 err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
4493 if (err) {
4494 dev_err(&pdev->dev, "PCI write config failed\n");
4495 goto err_out_free_regions;
4496 }
4497#endif
4498
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07004499 wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004500
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004501 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08004502 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004503 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004504 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004505 goto err_out_free_regions;
4506 }
4507
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004508 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004509
4510 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4511 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004512 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004513 goto err_out_free_hw;
4514 }
4515
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004516 /* ring for status responses */
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004517 hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004518 if (!hw->st_le)
4519 goto err_out_iounmap;
4520
Stephen Hemmingere3173832007-02-06 10:45:39 -08004521 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004522 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004523 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004524
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004525 dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
4526 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004527
Stephen Hemmingere3173832007-02-06 10:45:39 -08004528 sky2_reset(hw);
4529
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004530 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004531 if (!dev) {
4532 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004533 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004534 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004535
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004536 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4537 err = sky2_test_msi(hw);
4538 if (err == -EOPNOTSUPP)
4539 pci_disable_msi(pdev);
4540 else if (err)
4541 goto err_out_free_netdev;
4542 }
4543
Stephen Hemminger793b8832005-09-14 16:06:14 -07004544 err = register_netdev(dev);
4545 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004546 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004547 goto err_out_free_netdev;
4548 }
4549
Stephen Hemminger6de16232007-10-17 13:26:42 -07004550 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4551
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004552 err = request_irq(pdev->irq, sky2_intr,
4553 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004554 dev->name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004555 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004556 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004557 goto err_out_unregister;
4558 }
4559 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004560 napi_enable(&hw->napi);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004561
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004562 sky2_show_addr(dev);
4563
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004564 if (hw->ports > 1) {
4565 struct net_device *dev1;
4566
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004567 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004568 if (!dev1)
4569 dev_warn(&pdev->dev, "allocation for second device failed\n");
4570 else if ((err = register_netdev(dev1))) {
4571 dev_warn(&pdev->dev,
4572 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004573 hw->dev[1] = NULL;
4574 free_netdev(dev1);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004575 } else
4576 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004577 }
4578
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004579 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004580 INIT_WORK(&hw->restart_work, sky2_restart);
4581
Stephen Hemminger793b8832005-09-14 16:06:14 -07004582 pci_set_drvdata(pdev, hw);
4583
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004584 return 0;
4585
Stephen Hemminger793b8832005-09-14 16:06:14 -07004586err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004587 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004588 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004589 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004590err_out_free_netdev:
4591 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004592err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004593 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004594 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004595err_out_iounmap:
4596 iounmap(hw->regs);
4597err_out_free_hw:
4598 kfree(hw);
4599err_out_free_regions:
4600 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004601err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004602 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004603err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004604 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004605 return err;
4606}
4607
4608static void __devexit sky2_remove(struct pci_dev *pdev)
4609{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004610 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004611 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004612
Stephen Hemminger793b8832005-09-14 16:06:14 -07004613 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004614 return;
4615
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004616 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004617 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004618
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004619 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004620 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08004621
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004622 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004623
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004624 sky2_power_aux(hw);
4625
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004626 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004627 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004628 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004629
4630 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004631 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004632 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004633 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004634 pci_release_regions(pdev);
4635 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004636
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004637 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004638 free_netdev(hw->dev[i]);
4639
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004640 iounmap(hw->regs);
4641 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004642
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004643 pci_set_drvdata(pdev, NULL);
4644}
4645
4646#ifdef CONFIG_PM
4647static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4648{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004649 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004650 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004651
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004652 if (!hw)
4653 return 0;
4654
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004655 del_timer_sync(&hw->watchdog_timer);
4656 cancel_work_sync(&hw->restart_work);
4657
Stephen Hemminger19720732009-08-14 05:15:16 +00004658 rtnl_lock();
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004659 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004660 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004661 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004662
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004663 sky2_detach(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004664
4665 if (sky2->wol)
4666 sky2_wol_init(sky2);
4667
4668 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004669 }
4670
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004671 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004672 napi_disable(&hw->napi);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004673 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00004674 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08004675
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004676 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004677 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004678 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004679
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004680 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004681}
4682
4683static int sky2_resume(struct pci_dev *pdev)
4684{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004685 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004686 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004687
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004688 if (!hw)
4689 return 0;
4690
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004691 err = pci_set_power_state(pdev, PCI_D0);
4692 if (err)
4693 goto out;
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004694
4695 err = pci_restore_state(pdev);
4696 if (err)
4697 goto out;
4698
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004699 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004700
4701 /* Re-enable all clocks */
Stephen Hemminger05745c42007-09-19 15:36:45 -07004702 if (hw->chip_id == CHIP_ID_YUKON_EX ||
4703 hw->chip_id == CHIP_ID_YUKON_EC_U ||
4704 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004705 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004706
Stephen Hemmingere3173832007-02-06 10:45:39 -08004707 sky2_reset(hw);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004708 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004709 napi_enable(&hw->napi);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004710
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004711 rtnl_lock();
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004712 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004713 err = sky2_reattach(hw->dev[i]);
4714 if (err)
4715 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004716 }
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004717 rtnl_unlock();
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004718
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004719 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004720out:
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004721 rtnl_unlock();
4722
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004723 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004724 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004725 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004726}
4727#endif
4728
Stephen Hemmingere3173832007-02-06 10:45:39 -08004729static void sky2_shutdown(struct pci_dev *pdev)
4730{
4731 struct sky2_hw *hw = pci_get_drvdata(pdev);
4732 int i, wol = 0;
4733
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004734 if (!hw)
4735 return;
4736
Stephen Hemminger19720732009-08-14 05:15:16 +00004737 rtnl_lock();
Stephen Hemminger5c0d6b32007-10-14 13:25:22 -07004738 del_timer_sync(&hw->watchdog_timer);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004739
4740 for (i = 0; i < hw->ports; i++) {
4741 struct net_device *dev = hw->dev[i];
4742 struct sky2_port *sky2 = netdev_priv(dev);
4743
4744 if (sky2->wol) {
4745 wol = 1;
4746 sky2_wol_init(sky2);
4747 }
4748 }
4749
4750 if (wol)
4751 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00004752 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08004753
4754 pci_enable_wake(pdev, PCI_D3hot, wol);
4755 pci_enable_wake(pdev, PCI_D3cold, wol);
4756
4757 pci_disable_device(pdev);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004758 pci_set_power_state(pdev, PCI_D3hot);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004759}
4760
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004761static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004762 .name = DRV_NAME,
4763 .id_table = sky2_id_table,
4764 .probe = sky2_probe,
4765 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004766#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004767 .suspend = sky2_suspend,
4768 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004769#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004770 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004771};
4772
4773static int __init sky2_init_module(void)
4774{
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004775 pr_info(PFX "driver version " DRV_VERSION "\n");
4776
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004777 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004778 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004779}
4780
4781static void __exit sky2_cleanup_module(void)
4782{
4783 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004784 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004785}
4786
4787module_init(sky2_init_module);
4788module_exit(sky2_cleanup_module);
4789
4790MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08004791MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004792MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004793MODULE_VERSION(DRV_VERSION);