blob: 2295f08ac0b6bb0b6ec37da32c6d98773acc1d56 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Matt Roper465c1202014-05-29 08:06:54 -070075};
76
Matt Roper3d7d6512014-06-10 08:28:13 -070077/* Cursor formats */
78static const uint32_t intel_cursor_formats[] = {
79 DRM_FORMAT_ARGB8888,
80};
81
Chris Wilson6b383a72010-09-13 13:54:26 +010082static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080083
Jesse Barnesf1f644d2013-06-27 00:39:25 +030084static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020085 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030086static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020087 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020089static int intel_set_mode(struct drm_atomic_state *state);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080090static int intel_framebuffer_init(struct drm_device *dev,
91 struct intel_framebuffer *ifb,
92 struct drm_mode_fb_cmd2 *mode_cmd,
93 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020094static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
95static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020096static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070097 struct intel_link_m_n *m_n,
98 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200100static void haswell_set_pipeconf(struct drm_crtc *crtc);
101static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200102static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200103 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200104static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200105 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800106static void intel_begin_crtc_commit(struct drm_crtc *crtc);
107static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700108static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
109 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200110static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
111 int num_connectors);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100112
Dave Airlie0e32b392014-05-02 14:02:48 +1000113static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
114{
115 if (!connector->mst_port)
116 return connector->encoder;
117 else
118 return &connector->mst_port->mst_encoders[pipe]->base;
119}
120
Jesse Barnes79e53942008-11-07 14:24:08 -0800121typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400122 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800123} intel_range_t;
124
125typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400126 int dot_limit;
127 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800128} intel_p2_t;
129
Ma Lingd4906092009-03-18 20:13:27 +0800130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800134};
Jesse Barnes79e53942008-11-07 14:24:08 -0800135
Daniel Vetterd2acd212012-10-20 20:57:43 +0200136int
137intel_pch_rawclk(struct drm_device *dev)
138{
139 struct drm_i915_private *dev_priv = dev->dev_private;
140
141 WARN_ON(!HAS_PCH_SPLIT(dev));
142
143 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
144}
145
Chris Wilson021357a2010-09-07 20:54:59 +0100146static inline u32 /* units of 100MHz */
147intel_fdi_link_freq(struct drm_device *dev)
148{
Chris Wilson8b99e682010-10-13 09:59:17 +0100149 if (IS_GEN5(dev)) {
150 struct drm_i915_private *dev_priv = dev->dev_private;
151 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
152 } else
153 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100154}
155
Daniel Vetter5d536e22013-07-06 12:52:06 +0200156static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400157 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200158 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200159 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400160 .m = { .min = 96, .max = 140 },
161 .m1 = { .min = 18, .max = 26 },
162 .m2 = { .min = 6, .max = 16 },
163 .p = { .min = 4, .max = 128 },
164 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700165 .p2 = { .dot_limit = 165000,
166 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700167};
168
Daniel Vetter5d536e22013-07-06 12:52:06 +0200169static const intel_limit_t intel_limits_i8xx_dvo = {
170 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200171 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200172 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200173 .m = { .min = 96, .max = 140 },
174 .m1 = { .min = 18, .max = 26 },
175 .m2 = { .min = 6, .max = 16 },
176 .p = { .min = 4, .max = 128 },
177 .p1 = { .min = 2, .max = 33 },
178 .p2 = { .dot_limit = 165000,
179 .p2_slow = 4, .p2_fast = 4 },
180};
181
Keith Packarde4b36692009-06-05 19:22:17 -0700182static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400183 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200184 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200185 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400186 .m = { .min = 96, .max = 140 },
187 .m1 = { .min = 18, .max = 26 },
188 .m2 = { .min = 6, .max = 16 },
189 .p = { .min = 4, .max = 128 },
190 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700191 .p2 = { .dot_limit = 165000,
192 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700193};
Eric Anholt273e27c2011-03-30 13:01:10 -0700194
Keith Packarde4b36692009-06-05 19:22:17 -0700195static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400196 .dot = { .min = 20000, .max = 400000 },
197 .vco = { .min = 1400000, .max = 2800000 },
198 .n = { .min = 1, .max = 6 },
199 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100200 .m1 = { .min = 8, .max = 18 },
201 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400202 .p = { .min = 5, .max = 80 },
203 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700204 .p2 = { .dot_limit = 200000,
205 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700206};
207
208static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400209 .dot = { .min = 20000, .max = 400000 },
210 .vco = { .min = 1400000, .max = 2800000 },
211 .n = { .min = 1, .max = 6 },
212 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100213 .m1 = { .min = 8, .max = 18 },
214 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400215 .p = { .min = 7, .max = 98 },
216 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700217 .p2 = { .dot_limit = 112000,
218 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700219};
220
Eric Anholt273e27c2011-03-30 13:01:10 -0700221
Keith Packarde4b36692009-06-05 19:22:17 -0700222static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700223 .dot = { .min = 25000, .max = 270000 },
224 .vco = { .min = 1750000, .max = 3500000},
225 .n = { .min = 1, .max = 4 },
226 .m = { .min = 104, .max = 138 },
227 .m1 = { .min = 17, .max = 23 },
228 .m2 = { .min = 5, .max = 11 },
229 .p = { .min = 10, .max = 30 },
230 .p1 = { .min = 1, .max = 3},
231 .p2 = { .dot_limit = 270000,
232 .p2_slow = 10,
233 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800234 },
Keith Packarde4b36692009-06-05 19:22:17 -0700235};
236
237static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .dot = { .min = 22000, .max = 400000 },
239 .vco = { .min = 1750000, .max = 3500000},
240 .n = { .min = 1, .max = 4 },
241 .m = { .min = 104, .max = 138 },
242 .m1 = { .min = 16, .max = 23 },
243 .m2 = { .min = 5, .max = 11 },
244 .p = { .min = 5, .max = 80 },
245 .p1 = { .min = 1, .max = 8},
246 .p2 = { .dot_limit = 165000,
247 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700248};
249
250static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700251 .dot = { .min = 20000, .max = 115000 },
252 .vco = { .min = 1750000, .max = 3500000 },
253 .n = { .min = 1, .max = 3 },
254 .m = { .min = 104, .max = 138 },
255 .m1 = { .min = 17, .max = 23 },
256 .m2 = { .min = 5, .max = 11 },
257 .p = { .min = 28, .max = 112 },
258 .p1 = { .min = 2, .max = 8 },
259 .p2 = { .dot_limit = 0,
260 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800261 },
Keith Packarde4b36692009-06-05 19:22:17 -0700262};
263
264static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700265 .dot = { .min = 80000, .max = 224000 },
266 .vco = { .min = 1750000, .max = 3500000 },
267 .n = { .min = 1, .max = 3 },
268 .m = { .min = 104, .max = 138 },
269 .m1 = { .min = 17, .max = 23 },
270 .m2 = { .min = 5, .max = 11 },
271 .p = { .min = 14, .max = 42 },
272 .p1 = { .min = 2, .max = 6 },
273 .p2 = { .dot_limit = 0,
274 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800275 },
Keith Packarde4b36692009-06-05 19:22:17 -0700276};
277
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500278static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400279 .dot = { .min = 20000, .max = 400000},
280 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700281 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400282 .n = { .min = 3, .max = 6 },
283 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700284 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400285 .m1 = { .min = 0, .max = 0 },
286 .m2 = { .min = 0, .max = 254 },
287 .p = { .min = 5, .max = 80 },
288 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700289 .p2 = { .dot_limit = 200000,
290 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700291};
292
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500293static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .dot = { .min = 20000, .max = 400000 },
295 .vco = { .min = 1700000, .max = 3500000 },
296 .n = { .min = 3, .max = 6 },
297 .m = { .min = 2, .max = 256 },
298 .m1 = { .min = 0, .max = 0 },
299 .m2 = { .min = 0, .max = 254 },
300 .p = { .min = 7, .max = 112 },
301 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700302 .p2 = { .dot_limit = 112000,
303 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700304};
305
Eric Anholt273e27c2011-03-30 13:01:10 -0700306/* Ironlake / Sandybridge
307 *
308 * We calculate clock using (register_value + 2) for N/M1/M2, so here
309 * the range value for them is (actual_value - 2).
310 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800311static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700312 .dot = { .min = 25000, .max = 350000 },
313 .vco = { .min = 1760000, .max = 3510000 },
314 .n = { .min = 1, .max = 5 },
315 .m = { .min = 79, .max = 127 },
316 .m1 = { .min = 12, .max = 22 },
317 .m2 = { .min = 5, .max = 9 },
318 .p = { .min = 5, .max = 80 },
319 .p1 = { .min = 1, .max = 8 },
320 .p2 = { .dot_limit = 225000,
321 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700322};
323
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800324static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700325 .dot = { .min = 25000, .max = 350000 },
326 .vco = { .min = 1760000, .max = 3510000 },
327 .n = { .min = 1, .max = 3 },
328 .m = { .min = 79, .max = 118 },
329 .m1 = { .min = 12, .max = 22 },
330 .m2 = { .min = 5, .max = 9 },
331 .p = { .min = 28, .max = 112 },
332 .p1 = { .min = 2, .max = 8 },
333 .p2 = { .dot_limit = 225000,
334 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800335};
336
337static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700338 .dot = { .min = 25000, .max = 350000 },
339 .vco = { .min = 1760000, .max = 3510000 },
340 .n = { .min = 1, .max = 3 },
341 .m = { .min = 79, .max = 127 },
342 .m1 = { .min = 12, .max = 22 },
343 .m2 = { .min = 5, .max = 9 },
344 .p = { .min = 14, .max = 56 },
345 .p1 = { .min = 2, .max = 8 },
346 .p2 = { .dot_limit = 225000,
347 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800348};
349
Eric Anholt273e27c2011-03-30 13:01:10 -0700350/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800351static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700352 .dot = { .min = 25000, .max = 350000 },
353 .vco = { .min = 1760000, .max = 3510000 },
354 .n = { .min = 1, .max = 2 },
355 .m = { .min = 79, .max = 126 },
356 .m1 = { .min = 12, .max = 22 },
357 .m2 = { .min = 5, .max = 9 },
358 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400359 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700360 .p2 = { .dot_limit = 225000,
361 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800362};
363
364static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700365 .dot = { .min = 25000, .max = 350000 },
366 .vco = { .min = 1760000, .max = 3510000 },
367 .n = { .min = 1, .max = 3 },
368 .m = { .min = 79, .max = 126 },
369 .m1 = { .min = 12, .max = 22 },
370 .m2 = { .min = 5, .max = 9 },
371 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400372 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700373 .p2 = { .dot_limit = 225000,
374 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800375};
376
Ville Syrjälädc730512013-09-24 21:26:30 +0300377static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300378 /*
379 * These are the data rate limits (measured in fast clocks)
380 * since those are the strictest limits we have. The fast
381 * clock and actual rate limits are more relaxed, so checking
382 * them would make no difference.
383 */
384 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200385 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700386 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700387 .m1 = { .min = 2, .max = 3 },
388 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300389 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300390 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700391};
392
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300393static const intel_limit_t intel_limits_chv = {
394 /*
395 * These are the data rate limits (measured in fast clocks)
396 * since those are the strictest limits we have. The fast
397 * clock and actual rate limits are more relaxed, so checking
398 * them would make no difference.
399 */
400 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200401 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300402 .n = { .min = 1, .max = 1 },
403 .m1 = { .min = 2, .max = 2 },
404 .m2 = { .min = 24 << 22, .max = 175 << 22 },
405 .p1 = { .min = 2, .max = 4 },
406 .p2 = { .p2_slow = 1, .p2_fast = 14 },
407};
408
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200409static const intel_limit_t intel_limits_bxt = {
410 /* FIXME: find real dot limits */
411 .dot = { .min = 0, .max = INT_MAX },
412 .vco = { .min = 4800000, .max = 6480000 },
413 .n = { .min = 1, .max = 1 },
414 .m1 = { .min = 2, .max = 2 },
415 /* FIXME: find real m2 limits */
416 .m2 = { .min = 2 << 22, .max = 255 << 22 },
417 .p1 = { .min = 2, .max = 4 },
418 .p2 = { .p2_slow = 1, .p2_fast = 20 },
419};
420
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300421static void vlv_clock(int refclk, intel_clock_t *clock)
422{
423 clock->m = clock->m1 * clock->m2;
424 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200425 if (WARN_ON(clock->n == 0 || clock->p == 0))
426 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300427 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
428 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300429}
430
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200431static bool
432needs_modeset(struct drm_crtc_state *state)
433{
434 return state->mode_changed || state->active_changed;
435}
436
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300437/**
438 * Returns whether any output on the specified pipe is of the specified type
439 */
Damien Lespiau40935612014-10-29 11:16:59 +0000440bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300441{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300442 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300443 struct intel_encoder *encoder;
444
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300445 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300446 if (encoder->type == type)
447 return true;
448
449 return false;
450}
451
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200452/**
453 * Returns whether any output on the specified pipe will have the specified
454 * type after a staged modeset is complete, i.e., the same as
455 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
456 * encoder->crtc.
457 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200458static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
459 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200460{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200461 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300462 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200463 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200464 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200465 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200466
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300467 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200468 if (connector_state->crtc != crtc_state->base.crtc)
469 continue;
470
471 num_connectors++;
472
473 encoder = to_intel_encoder(connector_state->best_encoder);
474 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200475 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200476 }
477
478 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200479
480 return false;
481}
482
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200483static const intel_limit_t *
484intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800485{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200486 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800487 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800488
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200489 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100490 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000491 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800492 limit = &intel_limits_ironlake_dual_lvds_100m;
493 else
494 limit = &intel_limits_ironlake_dual_lvds;
495 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000496 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800497 limit = &intel_limits_ironlake_single_lvds_100m;
498 else
499 limit = &intel_limits_ironlake_single_lvds;
500 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200501 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800502 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800503
504 return limit;
505}
506
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200507static const intel_limit_t *
508intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800509{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200510 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800511 const intel_limit_t *limit;
512
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200513 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100514 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700515 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800516 else
Keith Packarde4b36692009-06-05 19:22:17 -0700517 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200518 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
519 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700520 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200521 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700522 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800523 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700524 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800525
526 return limit;
527}
528
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200529static const intel_limit_t *
530intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800531{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200532 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800533 const intel_limit_t *limit;
534
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200535 if (IS_BROXTON(dev))
536 limit = &intel_limits_bxt;
537 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200538 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800539 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200540 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500541 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200542 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500543 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800544 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500545 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300546 } else if (IS_CHERRYVIEW(dev)) {
547 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700548 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300549 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100550 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200551 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100552 limit = &intel_limits_i9xx_lvds;
553 else
554 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800555 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200556 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700557 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200558 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700559 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200560 else
561 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800562 }
563 return limit;
564}
565
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500566/* m1 is reserved as 0 in Pineview, n is a ring counter */
567static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800568{
Shaohua Li21778322009-02-23 15:19:16 +0800569 clock->m = clock->m2 + 2;
570 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200571 if (WARN_ON(clock->n == 0 || clock->p == 0))
572 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300573 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
574 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800575}
576
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200577static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
578{
579 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
580}
581
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200582static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800583{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200584 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800585 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200586 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
587 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300588 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
589 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800590}
591
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300592static void chv_clock(int refclk, intel_clock_t *clock)
593{
594 clock->m = clock->m1 * clock->m2;
595 clock->p = clock->p1 * clock->p2;
596 if (WARN_ON(clock->n == 0 || clock->p == 0))
597 return;
598 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
599 clock->n << 22);
600 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
601}
602
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800603#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800604/**
605 * Returns whether the given set of divisors are valid for a given refclk with
606 * the given connectors.
607 */
608
Chris Wilson1b894b52010-12-14 20:04:54 +0000609static bool intel_PLL_is_valid(struct drm_device *dev,
610 const intel_limit_t *limit,
611 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800612{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300613 if (clock->n < limit->n.min || limit->n.max < clock->n)
614 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800615 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400616 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400618 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800619 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400620 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300621
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200622 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300623 if (clock->m1 <= clock->m2)
624 INTELPllInvalid("m1 <= m2\n");
625
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200626 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300627 if (clock->p < limit->p.min || limit->p.max < clock->p)
628 INTELPllInvalid("p out of range\n");
629 if (clock->m < limit->m.min || limit->m.max < clock->m)
630 INTELPllInvalid("m out of range\n");
631 }
632
Jesse Barnes79e53942008-11-07 14:24:08 -0800633 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400634 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800635 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
636 * connector, etc., rather than just a single range.
637 */
638 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400639 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800640
641 return true;
642}
643
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300644static int
645i9xx_select_p2_div(const intel_limit_t *limit,
646 const struct intel_crtc_state *crtc_state,
647 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800648{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300649 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800650
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200651 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800652 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100653 * For LVDS just rely on its current settings for dual-channel.
654 * We haven't figured out how to reliably set up different
655 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800656 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100657 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300658 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800659 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300660 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800661 } else {
662 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300663 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300665 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800666 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300667}
668
669static bool
670i9xx_find_best_dpll(const intel_limit_t *limit,
671 struct intel_crtc_state *crtc_state,
672 int target, int refclk, intel_clock_t *match_clock,
673 intel_clock_t *best_clock)
674{
675 struct drm_device *dev = crtc_state->base.crtc->dev;
676 intel_clock_t clock;
677 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800678
Akshay Joshi0206e352011-08-16 15:34:10 -0400679 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800680
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300681 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
682
Zhao Yakui42158662009-11-20 11:24:18 +0800683 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
684 clock.m1++) {
685 for (clock.m2 = limit->m2.min;
686 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200687 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800688 break;
689 for (clock.n = limit->n.min;
690 clock.n <= limit->n.max; clock.n++) {
691 for (clock.p1 = limit->p1.min;
692 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800693 int this_err;
694
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200695 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000696 if (!intel_PLL_is_valid(dev, limit,
697 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800698 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800699 if (match_clock &&
700 clock.p != match_clock->p)
701 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800702
703 this_err = abs(clock.dot - target);
704 if (this_err < err) {
705 *best_clock = clock;
706 err = this_err;
707 }
708 }
709 }
710 }
711 }
712
713 return (err != target);
714}
715
Ma Lingd4906092009-03-18 20:13:27 +0800716static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200717pnv_find_best_dpll(const intel_limit_t *limit,
718 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200719 int target, int refclk, intel_clock_t *match_clock,
720 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200721{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300722 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200723 intel_clock_t clock;
724 int err = target;
725
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200726 memset(best_clock, 0, sizeof(*best_clock));
727
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300728 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
729
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200730 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
731 clock.m1++) {
732 for (clock.m2 = limit->m2.min;
733 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200734 for (clock.n = limit->n.min;
735 clock.n <= limit->n.max; clock.n++) {
736 for (clock.p1 = limit->p1.min;
737 clock.p1 <= limit->p1.max; clock.p1++) {
738 int this_err;
739
740 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800741 if (!intel_PLL_is_valid(dev, limit,
742 &clock))
743 continue;
744 if (match_clock &&
745 clock.p != match_clock->p)
746 continue;
747
748 this_err = abs(clock.dot - target);
749 if (this_err < err) {
750 *best_clock = clock;
751 err = this_err;
752 }
753 }
754 }
755 }
756 }
757
758 return (err != target);
759}
760
Ma Lingd4906092009-03-18 20:13:27 +0800761static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200762g4x_find_best_dpll(const intel_limit_t *limit,
763 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200764 int target, int refclk, intel_clock_t *match_clock,
765 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800766{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300767 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800768 intel_clock_t clock;
769 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300770 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400771 /* approximately equals target * 0.00585 */
772 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800773
774 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300775
776 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
777
Ma Lingd4906092009-03-18 20:13:27 +0800778 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200779 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800780 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200781 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800782 for (clock.m1 = limit->m1.max;
783 clock.m1 >= limit->m1.min; clock.m1--) {
784 for (clock.m2 = limit->m2.max;
785 clock.m2 >= limit->m2.min; clock.m2--) {
786 for (clock.p1 = limit->p1.max;
787 clock.p1 >= limit->p1.min; clock.p1--) {
788 int this_err;
789
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200790 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000791 if (!intel_PLL_is_valid(dev, limit,
792 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800793 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000794
795 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800796 if (this_err < err_most) {
797 *best_clock = clock;
798 err_most = this_err;
799 max_n = clock.n;
800 found = true;
801 }
802 }
803 }
804 }
805 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800806 return found;
807}
Ma Lingd4906092009-03-18 20:13:27 +0800808
Imre Deakd5dd62b2015-03-17 11:40:03 +0200809/*
810 * Check if the calculated PLL configuration is more optimal compared to the
811 * best configuration and error found so far. Return the calculated error.
812 */
813static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
814 const intel_clock_t *calculated_clock,
815 const intel_clock_t *best_clock,
816 unsigned int best_error_ppm,
817 unsigned int *error_ppm)
818{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200819 /*
820 * For CHV ignore the error and consider only the P value.
821 * Prefer a bigger P value based on HW requirements.
822 */
823 if (IS_CHERRYVIEW(dev)) {
824 *error_ppm = 0;
825
826 return calculated_clock->p > best_clock->p;
827 }
828
Imre Deak24be4e42015-03-17 11:40:04 +0200829 if (WARN_ON_ONCE(!target_freq))
830 return false;
831
Imre Deakd5dd62b2015-03-17 11:40:03 +0200832 *error_ppm = div_u64(1000000ULL *
833 abs(target_freq - calculated_clock->dot),
834 target_freq);
835 /*
836 * Prefer a better P value over a better (smaller) error if the error
837 * is small. Ensure this preference for future configurations too by
838 * setting the error to 0.
839 */
840 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
841 *error_ppm = 0;
842
843 return true;
844 }
845
846 return *error_ppm + 10 < best_error_ppm;
847}
848
Zhenyu Wang2c072452009-06-05 15:38:42 +0800849static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200850vlv_find_best_dpll(const intel_limit_t *limit,
851 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200852 int target, int refclk, intel_clock_t *match_clock,
853 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700854{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200855 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300856 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300857 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300858 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300859 /* min update 19.2 MHz */
860 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300861 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700862
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300863 target *= 5; /* fast clock */
864
865 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700866
867 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300868 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300869 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300870 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300871 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300872 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700873 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300874 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200875 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300876
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300877 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
878 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300879
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300880 vlv_clock(refclk, &clock);
881
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300882 if (!intel_PLL_is_valid(dev, limit,
883 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300884 continue;
885
Imre Deakd5dd62b2015-03-17 11:40:03 +0200886 if (!vlv_PLL_is_optimal(dev, target,
887 &clock,
888 best_clock,
889 bestppm, &ppm))
890 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300891
Imre Deakd5dd62b2015-03-17 11:40:03 +0200892 *best_clock = clock;
893 bestppm = ppm;
894 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700895 }
896 }
897 }
898 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700899
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300900 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700901}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700902
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300903static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200904chv_find_best_dpll(const intel_limit_t *limit,
905 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300906 int target, int refclk, intel_clock_t *match_clock,
907 intel_clock_t *best_clock)
908{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200909 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300910 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200911 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300912 intel_clock_t clock;
913 uint64_t m2;
914 int found = false;
915
916 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200917 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300918
919 /*
920 * Based on hardware doc, the n always set to 1, and m1 always
921 * set to 2. If requires to support 200Mhz refclk, we need to
922 * revisit this because n may not 1 anymore.
923 */
924 clock.n = 1, clock.m1 = 2;
925 target *= 5; /* fast clock */
926
927 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
928 for (clock.p2 = limit->p2.p2_fast;
929 clock.p2 >= limit->p2.p2_slow;
930 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200931 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300932
933 clock.p = clock.p1 * clock.p2;
934
935 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
936 clock.n) << 22, refclk * clock.m1);
937
938 if (m2 > INT_MAX/clock.m1)
939 continue;
940
941 clock.m2 = m2;
942
943 chv_clock(refclk, &clock);
944
945 if (!intel_PLL_is_valid(dev, limit, &clock))
946 continue;
947
Imre Deak9ca3ba02015-03-17 11:40:05 +0200948 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
949 best_error_ppm, &error_ppm))
950 continue;
951
952 *best_clock = clock;
953 best_error_ppm = error_ppm;
954 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300955 }
956 }
957
958 return found;
959}
960
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200961bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
962 intel_clock_t *best_clock)
963{
964 int refclk = i9xx_get_refclk(crtc_state, 0);
965
966 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
967 target_clock, refclk, NULL, best_clock);
968}
969
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300970bool intel_crtc_active(struct drm_crtc *crtc)
971{
972 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
973
974 /* Be paranoid as we can arrive here with only partial
975 * state retrieved from the hardware during setup.
976 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100977 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300978 * as Haswell has gained clock readout/fastboot support.
979 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000980 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300981 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700982 *
983 * FIXME: The intel_crtc->active here should be switched to
984 * crtc->state->active once we have proper CRTC states wired up
985 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300986 */
Matt Roperc3d1f432015-03-09 10:19:23 -0700987 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200988 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300989}
990
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200991enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
992 enum pipe pipe)
993{
994 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
995 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
996
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200997 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200998}
999
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001000static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1001{
1002 struct drm_i915_private *dev_priv = dev->dev_private;
1003 u32 reg = PIPEDSL(pipe);
1004 u32 line1, line2;
1005 u32 line_mask;
1006
1007 if (IS_GEN2(dev))
1008 line_mask = DSL_LINEMASK_GEN2;
1009 else
1010 line_mask = DSL_LINEMASK_GEN3;
1011
1012 line1 = I915_READ(reg) & line_mask;
1013 mdelay(5);
1014 line2 = I915_READ(reg) & line_mask;
1015
1016 return line1 == line2;
1017}
1018
Keith Packardab7ad7f2010-10-03 00:33:06 -07001019/*
1020 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001021 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001022 *
1023 * After disabling a pipe, we can't wait for vblank in the usual way,
1024 * spinning on the vblank interrupt status bit, since we won't actually
1025 * see an interrupt when the pipe is disabled.
1026 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001027 * On Gen4 and above:
1028 * wait for the pipe register state bit to turn off
1029 *
1030 * Otherwise:
1031 * wait for the display line value to settle (it usually
1032 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001033 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001034 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001035static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001036{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001037 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001038 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001039 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001040 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001041
Keith Packardab7ad7f2010-10-03 00:33:06 -07001042 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001043 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001044
Keith Packardab7ad7f2010-10-03 00:33:06 -07001045 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001046 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1047 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001048 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001049 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001050 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001051 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001052 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001053 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001054}
1055
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001056/*
1057 * ibx_digital_port_connected - is the specified port connected?
1058 * @dev_priv: i915 private structure
1059 * @port: the port to test
1060 *
1061 * Returns true if @port is connected, false otherwise.
1062 */
1063bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1064 struct intel_digital_port *port)
1065{
1066 u32 bit;
1067
Damien Lespiauc36346e2012-12-13 16:09:03 +00001068 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001069 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001070 case PORT_B:
1071 bit = SDE_PORTB_HOTPLUG;
1072 break;
1073 case PORT_C:
1074 bit = SDE_PORTC_HOTPLUG;
1075 break;
1076 case PORT_D:
1077 bit = SDE_PORTD_HOTPLUG;
1078 break;
1079 default:
1080 return true;
1081 }
1082 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001083 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001084 case PORT_B:
1085 bit = SDE_PORTB_HOTPLUG_CPT;
1086 break;
1087 case PORT_C:
1088 bit = SDE_PORTC_HOTPLUG_CPT;
1089 break;
1090 case PORT_D:
1091 bit = SDE_PORTD_HOTPLUG_CPT;
1092 break;
1093 default:
1094 return true;
1095 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001096 }
1097
1098 return I915_READ(SDEISR) & bit;
1099}
1100
Jesse Barnesb24e7172011-01-04 15:09:30 -08001101static const char *state_string(bool enabled)
1102{
1103 return enabled ? "on" : "off";
1104}
1105
1106/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001107void assert_pll(struct drm_i915_private *dev_priv,
1108 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001109{
1110 int reg;
1111 u32 val;
1112 bool cur_state;
1113
1114 reg = DPLL(pipe);
1115 val = I915_READ(reg);
1116 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001117 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001118 "PLL state assertion failure (expected %s, current %s)\n",
1119 state_string(state), state_string(cur_state));
1120}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001121
Jani Nikula23538ef2013-08-27 15:12:22 +03001122/* XXX: the dsi pll is shared between MIPI DSI ports */
1123static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1124{
1125 u32 val;
1126 bool cur_state;
1127
Ville Syrjäläa5805162015-05-26 20:42:30 +03001128 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001129 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001130 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001131
1132 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001133 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001134 "DSI PLL state assertion failure (expected %s, current %s)\n",
1135 state_string(state), state_string(cur_state));
1136}
1137#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1138#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1139
Daniel Vetter55607e82013-06-16 21:42:39 +02001140struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001141intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001142{
Daniel Vettere2b78262013-06-07 23:10:03 +02001143 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1144
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001145 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001146 return NULL;
1147
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001148 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001149}
1150
Jesse Barnesb24e7172011-01-04 15:09:30 -08001151/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001152void assert_shared_dpll(struct drm_i915_private *dev_priv,
1153 struct intel_shared_dpll *pll,
1154 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001155{
Jesse Barnes040484a2011-01-03 12:14:26 -08001156 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001157 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001158
Chris Wilson92b27b02012-05-20 18:10:50 +01001159 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001160 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001161 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001162
Daniel Vetter53589012013-06-05 13:34:16 +02001163 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001164 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001165 "%s assertion failure (expected %s, current %s)\n",
1166 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001167}
Jesse Barnes040484a2011-01-03 12:14:26 -08001168
1169static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1170 enum pipe pipe, bool state)
1171{
1172 int reg;
1173 u32 val;
1174 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001175 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1176 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001177
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001178 if (HAS_DDI(dev_priv->dev)) {
1179 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001180 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001181 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001182 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001183 } else {
1184 reg = FDI_TX_CTL(pipe);
1185 val = I915_READ(reg);
1186 cur_state = !!(val & FDI_TX_ENABLE);
1187 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001188 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001189 "FDI TX state assertion failure (expected %s, current %s)\n",
1190 state_string(state), state_string(cur_state));
1191}
1192#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1193#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1194
1195static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1196 enum pipe pipe, bool state)
1197{
1198 int reg;
1199 u32 val;
1200 bool cur_state;
1201
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001202 reg = FDI_RX_CTL(pipe);
1203 val = I915_READ(reg);
1204 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001205 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001206 "FDI RX state assertion failure (expected %s, current %s)\n",
1207 state_string(state), state_string(cur_state));
1208}
1209#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1210#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1211
1212static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1213 enum pipe pipe)
1214{
1215 int reg;
1216 u32 val;
1217
1218 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001219 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001220 return;
1221
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001222 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001223 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001224 return;
1225
Jesse Barnes040484a2011-01-03 12:14:26 -08001226 reg = FDI_TX_CTL(pipe);
1227 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001228 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001229}
1230
Daniel Vetter55607e82013-06-16 21:42:39 +02001231void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1232 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001233{
1234 int reg;
1235 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001236 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001237
1238 reg = FDI_RX_CTL(pipe);
1239 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001240 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001241 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001242 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1243 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001244}
1245
Daniel Vetterb680c372014-09-19 18:27:27 +02001246void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1247 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001248{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001249 struct drm_device *dev = dev_priv->dev;
1250 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001251 u32 val;
1252 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001253 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001254
Jani Nikulabedd4db2014-08-22 15:04:13 +03001255 if (WARN_ON(HAS_DDI(dev)))
1256 return;
1257
1258 if (HAS_PCH_SPLIT(dev)) {
1259 u32 port_sel;
1260
Jesse Barnesea0760c2011-01-04 15:09:32 -08001261 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001262 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1263
1264 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1265 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1266 panel_pipe = PIPE_B;
1267 /* XXX: else fix for eDP */
1268 } else if (IS_VALLEYVIEW(dev)) {
1269 /* presumably write lock depends on pipe, not port select */
1270 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1271 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001272 } else {
1273 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001274 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1275 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001276 }
1277
1278 val = I915_READ(pp_reg);
1279 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001280 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001281 locked = false;
1282
Rob Clarke2c719b2014-12-15 13:56:32 -05001283 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001284 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001285 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001286}
1287
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001288static void assert_cursor(struct drm_i915_private *dev_priv,
1289 enum pipe pipe, bool state)
1290{
1291 struct drm_device *dev = dev_priv->dev;
1292 bool cur_state;
1293
Paulo Zanonid9d82082014-02-27 16:30:56 -03001294 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001295 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001296 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001297 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001298
Rob Clarke2c719b2014-12-15 13:56:32 -05001299 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001300 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1301 pipe_name(pipe), state_string(state), state_string(cur_state));
1302}
1303#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1304#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1305
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001306void assert_pipe(struct drm_i915_private *dev_priv,
1307 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001308{
1309 int reg;
1310 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001311 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001312 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1313 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001314
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001315 /* if we need the pipe quirk it must be always on */
1316 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1317 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001318 state = true;
1319
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001320 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001321 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001322 cur_state = false;
1323 } else {
1324 reg = PIPECONF(cpu_transcoder);
1325 val = I915_READ(reg);
1326 cur_state = !!(val & PIPECONF_ENABLE);
1327 }
1328
Rob Clarke2c719b2014-12-15 13:56:32 -05001329 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001330 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001331 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001332}
1333
Chris Wilson931872f2012-01-16 23:01:13 +00001334static void assert_plane(struct drm_i915_private *dev_priv,
1335 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001336{
1337 int reg;
1338 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001339 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001340
1341 reg = DSPCNTR(plane);
1342 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001343 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001344 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001345 "plane %c assertion failure (expected %s, current %s)\n",
1346 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001347}
1348
Chris Wilson931872f2012-01-16 23:01:13 +00001349#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1350#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1351
Jesse Barnesb24e7172011-01-04 15:09:30 -08001352static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1353 enum pipe pipe)
1354{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001355 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001356 int reg, i;
1357 u32 val;
1358 int cur_pipe;
1359
Ville Syrjälä653e1022013-06-04 13:49:05 +03001360 /* Primary planes are fixed to pipes on gen4+ */
1361 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001362 reg = DSPCNTR(pipe);
1363 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001364 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001365 "plane %c assertion failure, should be disabled but not\n",
1366 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001367 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001368 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001369
Jesse Barnesb24e7172011-01-04 15:09:30 -08001370 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001371 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001372 reg = DSPCNTR(i);
1373 val = I915_READ(reg);
1374 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1375 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001376 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001377 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1378 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001379 }
1380}
1381
Jesse Barnes19332d72013-03-28 09:55:38 -07001382static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1383 enum pipe pipe)
1384{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001385 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001386 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001387 u32 val;
1388
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001389 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001390 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001391 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001392 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001393 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1394 sprite, pipe_name(pipe));
1395 }
1396 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001397 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001398 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001399 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001400 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001401 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001402 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001403 }
1404 } else if (INTEL_INFO(dev)->gen >= 7) {
1405 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001406 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001407 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001408 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001409 plane_name(pipe), pipe_name(pipe));
1410 } else if (INTEL_INFO(dev)->gen >= 5) {
1411 reg = DVSCNTR(pipe);
1412 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001413 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001414 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1415 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001416 }
1417}
1418
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001419static void assert_vblank_disabled(struct drm_crtc *crtc)
1420{
Rob Clarke2c719b2014-12-15 13:56:32 -05001421 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001422 drm_crtc_vblank_put(crtc);
1423}
1424
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001425static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001426{
1427 u32 val;
1428 bool enabled;
1429
Rob Clarke2c719b2014-12-15 13:56:32 -05001430 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001431
Jesse Barnes92f25842011-01-04 15:09:34 -08001432 val = I915_READ(PCH_DREF_CONTROL);
1433 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1434 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001435 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001436}
1437
Daniel Vetterab9412b2013-05-03 11:49:46 +02001438static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1439 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001440{
1441 int reg;
1442 u32 val;
1443 bool enabled;
1444
Daniel Vetterab9412b2013-05-03 11:49:46 +02001445 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001446 val = I915_READ(reg);
1447 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001448 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001449 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1450 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001451}
1452
Keith Packard4e634382011-08-06 10:39:45 -07001453static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1454 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001455{
1456 if ((val & DP_PORT_EN) == 0)
1457 return false;
1458
1459 if (HAS_PCH_CPT(dev_priv->dev)) {
1460 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1461 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1462 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1463 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001464 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1465 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1466 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001467 } else {
1468 if ((val & DP_PIPE_MASK) != (pipe << 30))
1469 return false;
1470 }
1471 return true;
1472}
1473
Keith Packard1519b992011-08-06 10:35:34 -07001474static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1475 enum pipe pipe, u32 val)
1476{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001477 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001478 return false;
1479
1480 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001481 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001482 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001483 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1484 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1485 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001486 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001487 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001488 return false;
1489 }
1490 return true;
1491}
1492
1493static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1494 enum pipe pipe, u32 val)
1495{
1496 if ((val & LVDS_PORT_EN) == 0)
1497 return false;
1498
1499 if (HAS_PCH_CPT(dev_priv->dev)) {
1500 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1501 return false;
1502 } else {
1503 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1504 return false;
1505 }
1506 return true;
1507}
1508
1509static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1510 enum pipe pipe, u32 val)
1511{
1512 if ((val & ADPA_DAC_ENABLE) == 0)
1513 return false;
1514 if (HAS_PCH_CPT(dev_priv->dev)) {
1515 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1516 return false;
1517 } else {
1518 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1519 return false;
1520 }
1521 return true;
1522}
1523
Jesse Barnes291906f2011-02-02 12:28:03 -08001524static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001525 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001526{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001527 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001528 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001529 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001530 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001531
Rob Clarke2c719b2014-12-15 13:56:32 -05001532 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001533 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001534 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001535}
1536
1537static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1538 enum pipe pipe, int reg)
1539{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001540 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001541 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001542 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001543 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001544
Rob Clarke2c719b2014-12-15 13:56:32 -05001545 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001546 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001547 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001548}
1549
1550static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1551 enum pipe pipe)
1552{
1553 int reg;
1554 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001555
Keith Packardf0575e92011-07-25 22:12:43 -07001556 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1557 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1558 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001559
1560 reg = PCH_ADPA;
1561 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001562 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001563 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001564 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001565
1566 reg = PCH_LVDS;
1567 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001568 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001569 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001570 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001571
Paulo Zanonie2debe92013-02-18 19:00:27 -03001572 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1573 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1574 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001575}
1576
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001577static void intel_init_dpio(struct drm_device *dev)
1578{
1579 struct drm_i915_private *dev_priv = dev->dev_private;
1580
1581 if (!IS_VALLEYVIEW(dev))
1582 return;
1583
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001584 /*
1585 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1586 * CHV x1 PHY (DP/HDMI D)
1587 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1588 */
1589 if (IS_CHERRYVIEW(dev)) {
1590 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1591 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1592 } else {
1593 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1594 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001595}
1596
Ville Syrjäläd288f652014-10-28 13:20:22 +02001597static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001598 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001599{
Daniel Vetter426115c2013-07-11 22:13:42 +02001600 struct drm_device *dev = crtc->base.dev;
1601 struct drm_i915_private *dev_priv = dev->dev_private;
1602 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001603 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001604
Daniel Vetter426115c2013-07-11 22:13:42 +02001605 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001606
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001607 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001608 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1609
1610 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001611 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001612 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001613
Daniel Vetter426115c2013-07-11 22:13:42 +02001614 I915_WRITE(reg, dpll);
1615 POSTING_READ(reg);
1616 udelay(150);
1617
1618 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1619 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1620
Ville Syrjäläd288f652014-10-28 13:20:22 +02001621 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001622 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001623
1624 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001625 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001626 POSTING_READ(reg);
1627 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001628 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001629 POSTING_READ(reg);
1630 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001631 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001632 POSTING_READ(reg);
1633 udelay(150); /* wait for warmup */
1634}
1635
Ville Syrjäläd288f652014-10-28 13:20:22 +02001636static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001637 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001638{
1639 struct drm_device *dev = crtc->base.dev;
1640 struct drm_i915_private *dev_priv = dev->dev_private;
1641 int pipe = crtc->pipe;
1642 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001643 u32 tmp;
1644
1645 assert_pipe_disabled(dev_priv, crtc->pipe);
1646
1647 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1648
Ville Syrjäläa5805162015-05-26 20:42:30 +03001649 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001650
1651 /* Enable back the 10bit clock to display controller */
1652 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1653 tmp |= DPIO_DCLKP_EN;
1654 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1655
Ville Syrjälä54433e92015-05-26 20:42:31 +03001656 mutex_unlock(&dev_priv->sb_lock);
1657
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001658 /*
1659 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1660 */
1661 udelay(1);
1662
1663 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001664 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001665
1666 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001667 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001668 DRM_ERROR("PLL %d failed to lock\n", pipe);
1669
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001670 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001671 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001672 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001673}
1674
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001675static int intel_num_dvo_pipes(struct drm_device *dev)
1676{
1677 struct intel_crtc *crtc;
1678 int count = 0;
1679
1680 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001681 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001682 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001683
1684 return count;
1685}
1686
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001687static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001688{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001689 struct drm_device *dev = crtc->base.dev;
1690 struct drm_i915_private *dev_priv = dev->dev_private;
1691 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001692 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001693
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001694 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001695
1696 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001697 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001698
1699 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001700 if (IS_MOBILE(dev) && !IS_I830(dev))
1701 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001702
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001703 /* Enable DVO 2x clock on both PLLs if necessary */
1704 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1705 /*
1706 * It appears to be important that we don't enable this
1707 * for the current pipe before otherwise configuring the
1708 * PLL. No idea how this should be handled if multiple
1709 * DVO outputs are enabled simultaneosly.
1710 */
1711 dpll |= DPLL_DVO_2X_MODE;
1712 I915_WRITE(DPLL(!crtc->pipe),
1713 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1714 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001715
1716 /* Wait for the clocks to stabilize. */
1717 POSTING_READ(reg);
1718 udelay(150);
1719
1720 if (INTEL_INFO(dev)->gen >= 4) {
1721 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001722 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001723 } else {
1724 /* The pixel multiplier can only be updated once the
1725 * DPLL is enabled and the clocks are stable.
1726 *
1727 * So write it again.
1728 */
1729 I915_WRITE(reg, dpll);
1730 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001731
1732 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001733 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001734 POSTING_READ(reg);
1735 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001736 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001737 POSTING_READ(reg);
1738 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001739 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
1742}
1743
1744/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001745 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001746 * @dev_priv: i915 private structure
1747 * @pipe: pipe PLL to disable
1748 *
1749 * Disable the PLL for @pipe, making sure the pipe is off first.
1750 *
1751 * Note! This is for pre-ILK only.
1752 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001753static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001754{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001755 struct drm_device *dev = crtc->base.dev;
1756 struct drm_i915_private *dev_priv = dev->dev_private;
1757 enum pipe pipe = crtc->pipe;
1758
1759 /* Disable DVO 2x clock on both PLLs if necessary */
1760 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001761 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001762 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001763 I915_WRITE(DPLL(PIPE_B),
1764 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1765 I915_WRITE(DPLL(PIPE_A),
1766 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1767 }
1768
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001769 /* Don't disable pipe or pipe PLLs if needed */
1770 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1771 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001772 return;
1773
1774 /* Make sure the pipe isn't still relying on us */
1775 assert_pipe_disabled(dev_priv, pipe);
1776
Daniel Vetter50b44a42013-06-05 13:34:33 +02001777 I915_WRITE(DPLL(pipe), 0);
1778 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001779}
1780
Jesse Barnesf6071162013-10-01 10:41:38 -07001781static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1782{
1783 u32 val = 0;
1784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
Imre Deake5cbfbf2014-01-09 17:08:16 +02001788 /*
1789 * Leave integrated clock source and reference clock enabled for pipe B.
1790 * The latter is needed for VGA hotplug / manual detection.
1791 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001792 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001793 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001794 I915_WRITE(DPLL(pipe), val);
1795 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001796
1797}
1798
1799static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1800{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001801 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001802 u32 val;
1803
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001804 /* Make sure the pipe isn't still relying on us */
1805 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001806
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001807 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001808 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001809 if (pipe != PIPE_A)
1810 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1811 I915_WRITE(DPLL(pipe), val);
1812 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001813
Ville Syrjäläa5805162015-05-26 20:42:30 +03001814 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001815
1816 /* Disable 10bit clock to display controller */
1817 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1818 val &= ~DPIO_DCLKP_EN;
1819 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1820
Ville Syrjälä61407f62014-05-27 16:32:55 +03001821 /* disable left/right clock distribution */
1822 if (pipe != PIPE_B) {
1823 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1824 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1825 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1826 } else {
1827 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1828 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1829 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1830 }
1831
Ville Syrjäläa5805162015-05-26 20:42:30 +03001832 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001833}
1834
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001835void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001836 struct intel_digital_port *dport,
1837 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001838{
1839 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001840 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001841
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001842 switch (dport->port) {
1843 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001844 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001845 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001846 break;
1847 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001848 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001849 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001850 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001851 break;
1852 case PORT_D:
1853 port_mask = DPLL_PORTD_READY_MASK;
1854 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001855 break;
1856 default:
1857 BUG();
1858 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001859
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001860 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1861 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1862 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001863}
1864
Daniel Vetterb14b1052014-04-24 23:55:13 +02001865static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1866{
1867 struct drm_device *dev = crtc->base.dev;
1868 struct drm_i915_private *dev_priv = dev->dev_private;
1869 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1870
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001871 if (WARN_ON(pll == NULL))
1872 return;
1873
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001874 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001875 if (pll->active == 0) {
1876 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1877 WARN_ON(pll->on);
1878 assert_shared_dpll_disabled(dev_priv, pll);
1879
1880 pll->mode_set(dev_priv, pll);
1881 }
1882}
1883
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001884/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001885 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001886 * @dev_priv: i915 private structure
1887 * @pipe: pipe PLL to enable
1888 *
1889 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1890 * drives the transcoder clock.
1891 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001892static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001893{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001894 struct drm_device *dev = crtc->base.dev;
1895 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001896 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001897
Daniel Vetter87a875b2013-06-05 13:34:19 +02001898 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001899 return;
1900
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001901 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001902 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001903
Damien Lespiau74dd6922014-07-29 18:06:17 +01001904 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001905 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001906 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001907
Daniel Vettercdbd2312013-06-05 13:34:03 +02001908 if (pll->active++) {
1909 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001910 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001911 return;
1912 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001913 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001914
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001915 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1916
Daniel Vetter46edb022013-06-05 13:34:12 +02001917 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001918 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001919 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001920}
1921
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001922static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001923{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001924 struct drm_device *dev = crtc->base.dev;
1925 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001926 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001927
Jesse Barnes92f25842011-01-04 15:09:34 -08001928 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001929 BUG_ON(INTEL_INFO(dev)->gen < 5);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001930 if (pll == NULL)
1931 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001932
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001933 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001934 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001935
Daniel Vetter46edb022013-06-05 13:34:12 +02001936 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1937 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001938 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001939
Chris Wilson48da64a2012-05-13 20:16:12 +01001940 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001941 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001942 return;
1943 }
1944
Daniel Vettere9d69442013-06-05 13:34:15 +02001945 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001946 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001947 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001948 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001949
Daniel Vetter46edb022013-06-05 13:34:12 +02001950 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001951 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001952 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001953
1954 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001955}
1956
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001957static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1958 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001959{
Daniel Vetter23670b322012-11-01 09:15:30 +01001960 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001961 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001962 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001963 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001964
1965 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001966 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001967
1968 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001969 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001970 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001971
1972 /* FDI must be feeding us bits for PCH ports */
1973 assert_fdi_tx_enabled(dev_priv, pipe);
1974 assert_fdi_rx_enabled(dev_priv, pipe);
1975
Daniel Vetter23670b322012-11-01 09:15:30 +01001976 if (HAS_PCH_CPT(dev)) {
1977 /* Workaround: Set the timing override bit before enabling the
1978 * pch transcoder. */
1979 reg = TRANS_CHICKEN2(pipe);
1980 val = I915_READ(reg);
1981 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1982 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001983 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001984
Daniel Vetterab9412b2013-05-03 11:49:46 +02001985 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001986 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001987 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001988
1989 if (HAS_PCH_IBX(dev_priv->dev)) {
1990 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001991 * Make the BPC in transcoder be consistent with
1992 * that in pipeconf reg. For HDMI we must use 8bpc
1993 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001994 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001995 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001996 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1997 val |= PIPECONF_8BPC;
1998 else
1999 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002000 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002001
2002 val &= ~TRANS_INTERLACE_MASK;
2003 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002004 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002005 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002006 val |= TRANS_LEGACY_INTERLACED_ILK;
2007 else
2008 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002009 else
2010 val |= TRANS_PROGRESSIVE;
2011
Jesse Barnes040484a2011-01-03 12:14:26 -08002012 I915_WRITE(reg, val | TRANS_ENABLE);
2013 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002014 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002015}
2016
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002017static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002018 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002019{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002020 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002021
2022 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002023 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002024
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002025 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002026 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002027 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002028
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002029 /* Workaround: set timing override bit. */
2030 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002031 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002032 I915_WRITE(_TRANSA_CHICKEN2, val);
2033
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002034 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002035 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002036
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002037 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2038 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002039 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002040 else
2041 val |= TRANS_PROGRESSIVE;
2042
Daniel Vetterab9412b2013-05-03 11:49:46 +02002043 I915_WRITE(LPT_TRANSCONF, val);
2044 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002045 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002046}
2047
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002048static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2049 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002050{
Daniel Vetter23670b322012-11-01 09:15:30 +01002051 struct drm_device *dev = dev_priv->dev;
2052 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002053
2054 /* FDI relies on the transcoder */
2055 assert_fdi_tx_disabled(dev_priv, pipe);
2056 assert_fdi_rx_disabled(dev_priv, pipe);
2057
Jesse Barnes291906f2011-02-02 12:28:03 -08002058 /* Ports must be off as well */
2059 assert_pch_ports_disabled(dev_priv, pipe);
2060
Daniel Vetterab9412b2013-05-03 11:49:46 +02002061 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002062 val = I915_READ(reg);
2063 val &= ~TRANS_ENABLE;
2064 I915_WRITE(reg, val);
2065 /* wait for PCH transcoder off, transcoder state */
2066 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002067 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002068
2069 if (!HAS_PCH_IBX(dev)) {
2070 /* Workaround: Clear the timing override chicken bit again. */
2071 reg = TRANS_CHICKEN2(pipe);
2072 val = I915_READ(reg);
2073 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2074 I915_WRITE(reg, val);
2075 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002076}
2077
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002078static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002079{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002080 u32 val;
2081
Daniel Vetterab9412b2013-05-03 11:49:46 +02002082 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002083 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002084 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002085 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002086 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002087 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002088
2089 /* Workaround: clear timing override bit. */
2090 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002091 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002092 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002093}
2094
2095/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002096 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002097 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002098 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002099 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002100 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002101 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002102static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002103{
Paulo Zanoni03722642014-01-17 13:51:09 -02002104 struct drm_device *dev = crtc->base.dev;
2105 struct drm_i915_private *dev_priv = dev->dev_private;
2106 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002107 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2108 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002109 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002110 int reg;
2111 u32 val;
2112
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002113 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2114
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002115 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002116 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002117 assert_sprites_disabled(dev_priv, pipe);
2118
Paulo Zanoni681e5812012-12-06 11:12:38 -02002119 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002120 pch_transcoder = TRANSCODER_A;
2121 else
2122 pch_transcoder = pipe;
2123
Jesse Barnesb24e7172011-01-04 15:09:30 -08002124 /*
2125 * A pipe without a PLL won't actually be able to drive bits from
2126 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2127 * need the check.
2128 */
Imre Deak50360402015-01-16 00:55:16 -08002129 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002130 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002131 assert_dsi_pll_enabled(dev_priv);
2132 else
2133 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002134 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002135 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002136 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002137 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002138 assert_fdi_tx_pll_enabled(dev_priv,
2139 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002140 }
2141 /* FIXME: assert CPU port conditions for SNB+ */
2142 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002143
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002144 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002145 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002146 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002147 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2148 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002149 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002150 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002151
2152 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002153 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002154}
2155
2156/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002157 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002158 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002159 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002160 * Disable the pipe of @crtc, making sure that various hardware
2161 * specific requirements are met, if applicable, e.g. plane
2162 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002163 *
2164 * Will wait until the pipe has shut down before returning.
2165 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002166static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002167{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002168 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002169 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002170 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002171 int reg;
2172 u32 val;
2173
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002174 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2175
Jesse Barnesb24e7172011-01-04 15:09:30 -08002176 /*
2177 * Make sure planes won't keep trying to pump pixels to us,
2178 * or we might hang the display.
2179 */
2180 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002181 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002182 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002183
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002184 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002185 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002186 if ((val & PIPECONF_ENABLE) == 0)
2187 return;
2188
Ville Syrjälä67adc642014-08-15 01:21:57 +03002189 /*
2190 * Double wide has implications for planes
2191 * so best keep it disabled when not needed.
2192 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002193 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002194 val &= ~PIPECONF_DOUBLE_WIDE;
2195
2196 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002197 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2198 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002199 val &= ~PIPECONF_ENABLE;
2200
2201 I915_WRITE(reg, val);
2202 if ((val & PIPECONF_ENABLE) == 0)
2203 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002204}
2205
Chris Wilson693db182013-03-05 14:52:39 +00002206static bool need_vtd_wa(struct drm_device *dev)
2207{
2208#ifdef CONFIG_INTEL_IOMMU
2209 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2210 return true;
2211#endif
2212 return false;
2213}
2214
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002215unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002216intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2217 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002218{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002219 unsigned int tile_height;
2220 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002221
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002222 switch (fb_format_modifier) {
2223 case DRM_FORMAT_MOD_NONE:
2224 tile_height = 1;
2225 break;
2226 case I915_FORMAT_MOD_X_TILED:
2227 tile_height = IS_GEN2(dev) ? 16 : 8;
2228 break;
2229 case I915_FORMAT_MOD_Y_TILED:
2230 tile_height = 32;
2231 break;
2232 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002233 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2234 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002235 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002236 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002237 tile_height = 64;
2238 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002239 case 2:
2240 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002241 tile_height = 32;
2242 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002243 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002244 tile_height = 16;
2245 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002246 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002247 WARN_ONCE(1,
2248 "128-bit pixels are not supported for display!");
2249 tile_height = 16;
2250 break;
2251 }
2252 break;
2253 default:
2254 MISSING_CASE(fb_format_modifier);
2255 tile_height = 1;
2256 break;
2257 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002258
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002259 return tile_height;
2260}
2261
2262unsigned int
2263intel_fb_align_height(struct drm_device *dev, unsigned int height,
2264 uint32_t pixel_format, uint64_t fb_format_modifier)
2265{
2266 return ALIGN(height, intel_tile_height(dev, pixel_format,
2267 fb_format_modifier));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002268}
2269
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002270static int
2271intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2272 const struct drm_plane_state *plane_state)
2273{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002274 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002275 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002276
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002277 *view = i915_ggtt_view_normal;
2278
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002279 if (!plane_state)
2280 return 0;
2281
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002282 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002283 return 0;
2284
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002285 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002286
2287 info->height = fb->height;
2288 info->pixel_format = fb->pixel_format;
2289 info->pitch = fb->pitches[0];
2290 info->fb_modifier = fb->modifier[0];
2291
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002292 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2293 fb->modifier[0]);
2294 tile_pitch = PAGE_SIZE / tile_height;
2295 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2296 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2297 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2298
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002299 return 0;
2300}
2301
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002302static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2303{
2304 if (INTEL_INFO(dev_priv)->gen >= 9)
2305 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002306 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2307 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002308 return 128 * 1024;
2309 else if (INTEL_INFO(dev_priv)->gen >= 4)
2310 return 4 * 1024;
2311 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002312 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002313}
2314
Chris Wilson127bd2a2010-07-23 23:32:05 +01002315int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002316intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2317 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002318 const struct drm_plane_state *plane_state,
John Harrison91af1272015-06-18 13:14:56 +01002319 struct intel_engine_cs *pipelined,
2320 struct drm_i915_gem_request **pipelined_request)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002321{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002322 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002323 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002324 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002325 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002326 u32 alignment;
2327 int ret;
2328
Matt Roperebcdd392014-07-09 16:22:11 -07002329 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2330
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002331 switch (fb->modifier[0]) {
2332 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002333 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002334 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002335 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002336 if (INTEL_INFO(dev)->gen >= 9)
2337 alignment = 256 * 1024;
2338 else {
2339 /* pin() will align the object as required by fence */
2340 alignment = 0;
2341 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002342 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002343 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002344 case I915_FORMAT_MOD_Yf_TILED:
2345 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2346 "Y tiling bo slipped through, driver bug!\n"))
2347 return -EINVAL;
2348 alignment = 1 * 1024 * 1024;
2349 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002350 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002351 MISSING_CASE(fb->modifier[0]);
2352 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002353 }
2354
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002355 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2356 if (ret)
2357 return ret;
2358
Chris Wilson693db182013-03-05 14:52:39 +00002359 /* Note that the w/a also requires 64 PTE of padding following the
2360 * bo. We currently fill all unused PTE with the shadow page and so
2361 * we should always have valid PTE following the scanout preventing
2362 * the VT-d warning.
2363 */
2364 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2365 alignment = 256 * 1024;
2366
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002367 /*
2368 * Global gtt pte registers are special registers which actually forward
2369 * writes to a chunk of system memory. Which means that there is no risk
2370 * that the register values disappear as soon as we call
2371 * intel_runtime_pm_put(), so it is correct to wrap only the
2372 * pin/unpin/fence and not more.
2373 */
2374 intel_runtime_pm_get(dev_priv);
2375
Chris Wilsonce453d82011-02-21 14:43:56 +00002376 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002377 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
John Harrison91af1272015-06-18 13:14:56 +01002378 pipelined_request, &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002379 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002380 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002381
2382 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2383 * fence, whereas 965+ only requires a fence if using
2384 * framebuffer compression. For simplicity, we always install
2385 * a fence as the cost is not that onerous.
2386 */
Chris Wilson06d98132012-04-17 15:31:24 +01002387 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002388 if (ret)
2389 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002390
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002391 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002392
Chris Wilsonce453d82011-02-21 14:43:56 +00002393 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002394 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002395 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002396
2397err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002398 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002399err_interruptible:
2400 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002401 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002402 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002403}
2404
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002405static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2406 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002407{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002408 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002409 struct i915_ggtt_view view;
2410 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002411
Matt Roperebcdd392014-07-09 16:22:11 -07002412 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2413
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002414 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2415 WARN_ONCE(ret, "Couldn't get view from plane state!");
2416
Chris Wilson1690e1e2011-12-14 13:57:08 +01002417 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002418 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002419}
2420
Daniel Vetterc2c75132012-07-05 12:17:30 +02002421/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2422 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002423unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2424 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002425 unsigned int tiling_mode,
2426 unsigned int cpp,
2427 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002428{
Chris Wilsonbc752862013-02-21 20:04:31 +00002429 if (tiling_mode != I915_TILING_NONE) {
2430 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002431
Chris Wilsonbc752862013-02-21 20:04:31 +00002432 tile_rows = *y / 8;
2433 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002434
Chris Wilsonbc752862013-02-21 20:04:31 +00002435 tiles = *x / (512/cpp);
2436 *x %= 512/cpp;
2437
2438 return tile_rows * pitch * 8 + tiles * 4096;
2439 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002440 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002441 unsigned int offset;
2442
2443 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002444 *y = (offset & alignment) / pitch;
2445 *x = ((offset & alignment) - *y * pitch) / cpp;
2446 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002447 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002448}
2449
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002450static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002451{
2452 switch (format) {
2453 case DISPPLANE_8BPP:
2454 return DRM_FORMAT_C8;
2455 case DISPPLANE_BGRX555:
2456 return DRM_FORMAT_XRGB1555;
2457 case DISPPLANE_BGRX565:
2458 return DRM_FORMAT_RGB565;
2459 default:
2460 case DISPPLANE_BGRX888:
2461 return DRM_FORMAT_XRGB8888;
2462 case DISPPLANE_RGBX888:
2463 return DRM_FORMAT_XBGR8888;
2464 case DISPPLANE_BGRX101010:
2465 return DRM_FORMAT_XRGB2101010;
2466 case DISPPLANE_RGBX101010:
2467 return DRM_FORMAT_XBGR2101010;
2468 }
2469}
2470
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002471static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2472{
2473 switch (format) {
2474 case PLANE_CTL_FORMAT_RGB_565:
2475 return DRM_FORMAT_RGB565;
2476 default:
2477 case PLANE_CTL_FORMAT_XRGB_8888:
2478 if (rgb_order) {
2479 if (alpha)
2480 return DRM_FORMAT_ABGR8888;
2481 else
2482 return DRM_FORMAT_XBGR8888;
2483 } else {
2484 if (alpha)
2485 return DRM_FORMAT_ARGB8888;
2486 else
2487 return DRM_FORMAT_XRGB8888;
2488 }
2489 case PLANE_CTL_FORMAT_XRGB_2101010:
2490 if (rgb_order)
2491 return DRM_FORMAT_XBGR2101010;
2492 else
2493 return DRM_FORMAT_XRGB2101010;
2494 }
2495}
2496
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002497static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002498intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2499 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002500{
2501 struct drm_device *dev = crtc->base.dev;
2502 struct drm_i915_gem_object *obj = NULL;
2503 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002504 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002505 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2506 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2507 PAGE_SIZE);
2508
2509 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002510
Chris Wilsonff2652e2014-03-10 08:07:02 +00002511 if (plane_config->size == 0)
2512 return false;
2513
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002514 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2515 base_aligned,
2516 base_aligned,
2517 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002518 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002519 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002520
Damien Lespiau49af4492015-01-20 12:51:44 +00002521 obj->tiling_mode = plane_config->tiling;
2522 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002523 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002524
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002525 mode_cmd.pixel_format = fb->pixel_format;
2526 mode_cmd.width = fb->width;
2527 mode_cmd.height = fb->height;
2528 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002529 mode_cmd.modifier[0] = fb->modifier[0];
2530 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002531
2532 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002533 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002534 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002535 DRM_DEBUG_KMS("intel fb init failed\n");
2536 goto out_unref_obj;
2537 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002538 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002539
Daniel Vetterf6936e22015-03-26 12:17:05 +01002540 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002541 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002542
2543out_unref_obj:
2544 drm_gem_object_unreference(&obj->base);
2545 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002546 return false;
2547}
2548
Matt Roperafd65eb2015-02-03 13:10:04 -08002549/* Update plane->state->fb to match plane->fb after driver-internal updates */
2550static void
2551update_state_fb(struct drm_plane *plane)
2552{
2553 if (plane->fb == plane->state->fb)
2554 return;
2555
2556 if (plane->state->fb)
2557 drm_framebuffer_unreference(plane->state->fb);
2558 plane->state->fb = plane->fb;
2559 if (plane->state->fb)
2560 drm_framebuffer_reference(plane->state->fb);
2561}
2562
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002563static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002564intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2565 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002566{
2567 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002568 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002569 struct drm_crtc *c;
2570 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002571 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002572 struct drm_plane *primary = intel_crtc->base.primary;
2573 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002574
Damien Lespiau2d140302015-02-05 17:22:18 +00002575 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002576 return;
2577
Daniel Vetterf6936e22015-03-26 12:17:05 +01002578 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002579 fb = &plane_config->fb->base;
2580 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002581 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002582
Damien Lespiau2d140302015-02-05 17:22:18 +00002583 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002584
2585 /*
2586 * Failed to alloc the obj, check to see if we should share
2587 * an fb with another CRTC instead
2588 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002589 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002590 i = to_intel_crtc(c);
2591
2592 if (c == &intel_crtc->base)
2593 continue;
2594
Matt Roper2ff8fde2014-07-08 07:50:07 -07002595 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002596 continue;
2597
Daniel Vetter88595ac2015-03-26 12:42:24 +01002598 fb = c->primary->fb;
2599 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002600 continue;
2601
Daniel Vetter88595ac2015-03-26 12:42:24 +01002602 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002603 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002604 drm_framebuffer_reference(fb);
2605 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002606 }
2607 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002608
2609 return;
2610
2611valid_fb:
2612 obj = intel_fb_obj(fb);
2613 if (obj->tiling_mode != I915_TILING_NONE)
2614 dev_priv->preserve_bios_swizzle = true;
2615
2616 primary->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002617 primary->crtc = primary->state->crtc = &intel_crtc->base;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002618 update_state_fb(primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002619 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002620 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002621}
2622
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002623static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2624 struct drm_framebuffer *fb,
2625 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002626{
2627 struct drm_device *dev = crtc->dev;
2628 struct drm_i915_private *dev_priv = dev->dev_private;
2629 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002630 struct drm_plane *primary = crtc->primary;
2631 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002632 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002633 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002634 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002635 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002636 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302637 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002638
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002639 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002640 I915_WRITE(reg, 0);
2641 if (INTEL_INFO(dev)->gen >= 4)
2642 I915_WRITE(DSPSURF(plane), 0);
2643 else
2644 I915_WRITE(DSPADDR(plane), 0);
2645 POSTING_READ(reg);
2646 return;
2647 }
2648
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002649 obj = intel_fb_obj(fb);
2650 if (WARN_ON(obj == NULL))
2651 return;
2652
2653 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2654
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002655 dspcntr = DISPPLANE_GAMMA_ENABLE;
2656
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002657 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002658
2659 if (INTEL_INFO(dev)->gen < 4) {
2660 if (intel_crtc->pipe == PIPE_B)
2661 dspcntr |= DISPPLANE_SEL_PIPE_B;
2662
2663 /* pipesrc and dspsize control the size that is scaled from,
2664 * which should always be the user's requested size.
2665 */
2666 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002667 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2668 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002669 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002670 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2671 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002672 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2673 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002674 I915_WRITE(PRIMPOS(plane), 0);
2675 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002676 }
2677
Ville Syrjälä57779d02012-10-31 17:50:14 +02002678 switch (fb->pixel_format) {
2679 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002680 dspcntr |= DISPPLANE_8BPP;
2681 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002682 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002683 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002684 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002685 case DRM_FORMAT_RGB565:
2686 dspcntr |= DISPPLANE_BGRX565;
2687 break;
2688 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002689 dspcntr |= DISPPLANE_BGRX888;
2690 break;
2691 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002692 dspcntr |= DISPPLANE_RGBX888;
2693 break;
2694 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002695 dspcntr |= DISPPLANE_BGRX101010;
2696 break;
2697 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002698 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002699 break;
2700 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002701 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002702 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002703
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002704 if (INTEL_INFO(dev)->gen >= 4 &&
2705 obj->tiling_mode != I915_TILING_NONE)
2706 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002707
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002708 if (IS_G4X(dev))
2709 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2710
Ville Syrjäläb98971272014-08-27 16:51:22 +03002711 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002712
Daniel Vetterc2c75132012-07-05 12:17:30 +02002713 if (INTEL_INFO(dev)->gen >= 4) {
2714 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002715 intel_gen4_compute_page_offset(dev_priv,
2716 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002717 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002718 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002719 linear_offset -= intel_crtc->dspaddr_offset;
2720 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002721 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002722 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002723
Matt Roper8e7d6882015-01-21 16:35:41 -08002724 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302725 dspcntr |= DISPPLANE_ROTATE_180;
2726
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002727 x += (intel_crtc->config->pipe_src_w - 1);
2728 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302729
2730 /* Finding the last pixel of the last line of the display
2731 data and adding to linear_offset*/
2732 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002733 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2734 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302735 }
2736
2737 I915_WRITE(reg, dspcntr);
2738
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002739 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002740 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002741 I915_WRITE(DSPSURF(plane),
2742 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002743 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002744 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002745 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002746 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002747 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002748}
2749
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002750static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2751 struct drm_framebuffer *fb,
2752 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002753{
2754 struct drm_device *dev = crtc->dev;
2755 struct drm_i915_private *dev_priv = dev->dev_private;
2756 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002757 struct drm_plane *primary = crtc->primary;
2758 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002759 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002760 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002761 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002762 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002763 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302764 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002765
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002766 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002767 I915_WRITE(reg, 0);
2768 I915_WRITE(DSPSURF(plane), 0);
2769 POSTING_READ(reg);
2770 return;
2771 }
2772
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002773 obj = intel_fb_obj(fb);
2774 if (WARN_ON(obj == NULL))
2775 return;
2776
2777 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2778
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002779 dspcntr = DISPPLANE_GAMMA_ENABLE;
2780
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002781 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002782
2783 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2784 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2785
Ville Syrjälä57779d02012-10-31 17:50:14 +02002786 switch (fb->pixel_format) {
2787 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002788 dspcntr |= DISPPLANE_8BPP;
2789 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002790 case DRM_FORMAT_RGB565:
2791 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002792 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002793 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002794 dspcntr |= DISPPLANE_BGRX888;
2795 break;
2796 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002797 dspcntr |= DISPPLANE_RGBX888;
2798 break;
2799 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002800 dspcntr |= DISPPLANE_BGRX101010;
2801 break;
2802 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002803 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002804 break;
2805 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002806 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002807 }
2808
2809 if (obj->tiling_mode != I915_TILING_NONE)
2810 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002811
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002812 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002813 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002814
Ville Syrjäläb98971272014-08-27 16:51:22 +03002815 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002816 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002817 intel_gen4_compute_page_offset(dev_priv,
2818 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002819 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002820 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002821 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002822 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302823 dspcntr |= DISPPLANE_ROTATE_180;
2824
2825 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002826 x += (intel_crtc->config->pipe_src_w - 1);
2827 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302828
2829 /* Finding the last pixel of the last line of the display
2830 data and adding to linear_offset*/
2831 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002832 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2833 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302834 }
2835 }
2836
2837 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002838
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002839 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002840 I915_WRITE(DSPSURF(plane),
2841 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002842 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002843 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2844 } else {
2845 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2846 I915_WRITE(DSPLINOFF(plane), linear_offset);
2847 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002848 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002849}
2850
Damien Lespiaub3218032015-02-27 11:15:18 +00002851u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2852 uint32_t pixel_format)
2853{
2854 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2855
2856 /*
2857 * The stride is either expressed as a multiple of 64 bytes
2858 * chunks for linear buffers or in number of tiles for tiled
2859 * buffers.
2860 */
2861 switch (fb_modifier) {
2862 case DRM_FORMAT_MOD_NONE:
2863 return 64;
2864 case I915_FORMAT_MOD_X_TILED:
2865 if (INTEL_INFO(dev)->gen == 2)
2866 return 128;
2867 return 512;
2868 case I915_FORMAT_MOD_Y_TILED:
2869 /* No need to check for old gens and Y tiling since this is
2870 * about the display engine and those will be blocked before
2871 * we get here.
2872 */
2873 return 128;
2874 case I915_FORMAT_MOD_Yf_TILED:
2875 if (bits_per_pixel == 8)
2876 return 64;
2877 else
2878 return 128;
2879 default:
2880 MISSING_CASE(fb_modifier);
2881 return 64;
2882 }
2883}
2884
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002885unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2886 struct drm_i915_gem_object *obj)
2887{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002888 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002889
2890 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002891 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002892
2893 return i915_gem_obj_ggtt_offset_view(obj, view);
2894}
2895
Chandra Kondurua1b22782015-04-07 15:28:45 -07002896/*
2897 * This function detaches (aka. unbinds) unused scalers in hardware
2898 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002899static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002900{
2901 struct drm_device *dev;
2902 struct drm_i915_private *dev_priv;
2903 struct intel_crtc_scaler_state *scaler_state;
2904 int i;
2905
Chandra Kondurua1b22782015-04-07 15:28:45 -07002906 dev = intel_crtc->base.dev;
2907 dev_priv = dev->dev_private;
2908 scaler_state = &intel_crtc->config->scaler_state;
2909
2910 /* loop through and disable scalers that aren't in use */
2911 for (i = 0; i < intel_crtc->num_scalers; i++) {
2912 if (!scaler_state->scalers[i].in_use) {
2913 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, i), 0);
2914 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, i), 0);
2915 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, i), 0);
2916 DRM_DEBUG_KMS("CRTC:%d Disabled scaler id %u.%u\n",
2917 intel_crtc->base.base.id, intel_crtc->pipe, i);
2918 }
2919 }
2920}
2921
Chandra Konduru6156a452015-04-27 13:48:39 -07002922u32 skl_plane_ctl_format(uint32_t pixel_format)
2923{
Chandra Konduru6156a452015-04-27 13:48:39 -07002924 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002925 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002926 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002927 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002928 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002929 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002930 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002931 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002932 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002933 /*
2934 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2935 * to be already pre-multiplied. We need to add a knob (or a different
2936 * DRM_FORMAT) for user-space to configure that.
2937 */
2938 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002939 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002940 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002941 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002942 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002943 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002944 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002945 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002946 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002947 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002948 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002949 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002950 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002951 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002952 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002953 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002954 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002955 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002956 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002957 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002958 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002959
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002960 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002961}
2962
2963u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2964{
Chandra Konduru6156a452015-04-27 13:48:39 -07002965 switch (fb_modifier) {
2966 case DRM_FORMAT_MOD_NONE:
2967 break;
2968 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002969 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07002970 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002971 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07002972 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002973 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07002974 default:
2975 MISSING_CASE(fb_modifier);
2976 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002977
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002978 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002979}
2980
2981u32 skl_plane_ctl_rotation(unsigned int rotation)
2982{
Chandra Konduru6156a452015-04-27 13:48:39 -07002983 switch (rotation) {
2984 case BIT(DRM_ROTATE_0):
2985 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05302986 /*
2987 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
2988 * while i915 HW rotation is clockwise, thats why this swapping.
2989 */
Chandra Konduru6156a452015-04-27 13:48:39 -07002990 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05302991 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07002992 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002993 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07002994 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05302995 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07002996 default:
2997 MISSING_CASE(rotation);
2998 }
2999
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003000 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003001}
3002
Damien Lespiau70d21f02013-07-03 21:06:04 +01003003static void skylake_update_primary_plane(struct drm_crtc *crtc,
3004 struct drm_framebuffer *fb,
3005 int x, int y)
3006{
3007 struct drm_device *dev = crtc->dev;
3008 struct drm_i915_private *dev_priv = dev->dev_private;
3009 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003010 struct drm_plane *plane = crtc->primary;
3011 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003012 struct drm_i915_gem_object *obj;
3013 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303014 u32 plane_ctl, stride_div, stride;
3015 u32 tile_height, plane_offset, plane_size;
3016 unsigned int rotation;
3017 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003018 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003019 struct intel_crtc_state *crtc_state = intel_crtc->config;
3020 struct intel_plane_state *plane_state;
3021 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3022 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3023 int scaler_id = -1;
3024
Chandra Konduru6156a452015-04-27 13:48:39 -07003025 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003026
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003027 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003028 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3029 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3030 POSTING_READ(PLANE_CTL(pipe, 0));
3031 return;
3032 }
3033
3034 plane_ctl = PLANE_CTL_ENABLE |
3035 PLANE_CTL_PIPE_GAMMA_ENABLE |
3036 PLANE_CTL_PIPE_CSC_ENABLE;
3037
Chandra Konduru6156a452015-04-27 13:48:39 -07003038 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3039 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003040 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303041
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303042 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003043 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003044
Damien Lespiaub3218032015-02-27 11:15:18 +00003045 obj = intel_fb_obj(fb);
3046 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3047 fb->pixel_format);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303048 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj);
3049
Chandra Konduru6156a452015-04-27 13:48:39 -07003050 /*
3051 * FIXME: intel_plane_state->src, dst aren't set when transitional
3052 * update_plane helpers are called from legacy paths.
3053 * Once full atomic crtc is available, below check can be avoided.
3054 */
3055 if (drm_rect_width(&plane_state->src)) {
3056 scaler_id = plane_state->scaler_id;
3057 src_x = plane_state->src.x1 >> 16;
3058 src_y = plane_state->src.y1 >> 16;
3059 src_w = drm_rect_width(&plane_state->src) >> 16;
3060 src_h = drm_rect_height(&plane_state->src) >> 16;
3061 dst_x = plane_state->dst.x1;
3062 dst_y = plane_state->dst.y1;
3063 dst_w = drm_rect_width(&plane_state->dst);
3064 dst_h = drm_rect_height(&plane_state->dst);
3065
3066 WARN_ON(x != src_x || y != src_y);
3067 } else {
3068 src_w = intel_crtc->config->pipe_src_w;
3069 src_h = intel_crtc->config->pipe_src_h;
3070 }
3071
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303072 if (intel_rotation_90_or_270(rotation)) {
3073 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003074 tile_height = intel_tile_height(dev, fb->pixel_format,
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303075 fb->modifier[0]);
3076 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003077 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303078 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003079 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303080 } else {
3081 stride = fb->pitches[0] / stride_div;
3082 x_offset = x;
3083 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003084 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303085 }
3086 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003087
Damien Lespiau70d21f02013-07-03 21:06:04 +01003088 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303089 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3090 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3091 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003092
3093 if (scaler_id >= 0) {
3094 uint32_t ps_ctrl = 0;
3095
3096 WARN_ON(!dst_w || !dst_h);
3097 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3098 crtc_state->scaler_state.scalers[scaler_id].mode;
3099 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3100 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3101 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3102 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3103 I915_WRITE(PLANE_POS(pipe, 0), 0);
3104 } else {
3105 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3106 }
3107
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003108 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003109
3110 POSTING_READ(PLANE_SURF(pipe, 0));
3111}
3112
Jesse Barnes17638cd2011-06-24 12:19:23 -07003113/* Assume fb object is pinned & idle & fenced and just update base pointers */
3114static int
3115intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3116 int x, int y, enum mode_set_atomic state)
3117{
3118 struct drm_device *dev = crtc->dev;
3119 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003120
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01003121 if (dev_priv->display.disable_fbc)
3122 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07003123
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003124 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3125
3126 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003127}
3128
Ville Syrjälä75147472014-11-24 18:28:11 +02003129static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003130{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003131 struct drm_crtc *crtc;
3132
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003133 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3135 enum plane plane = intel_crtc->plane;
3136
3137 intel_prepare_page_flip(dev, plane);
3138 intel_finish_page_flip_plane(dev, plane);
3139 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003140}
3141
3142static void intel_update_primary_planes(struct drm_device *dev)
3143{
3144 struct drm_i915_private *dev_priv = dev->dev_private;
3145 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003146
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003147 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003148 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3149
Rob Clark51fd3712013-11-19 12:10:12 -05003150 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003151 /*
3152 * FIXME: Once we have proper support for primary planes (and
3153 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10003154 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003155 */
Matt Roperf4510a22014-04-01 15:22:40 -07003156 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07003157 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10003158 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07003159 crtc->x,
3160 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05003161 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003162 }
3163}
3164
Ville Syrjälä75147472014-11-24 18:28:11 +02003165void intel_prepare_reset(struct drm_device *dev)
3166{
3167 /* no reset support for gen2 */
3168 if (IS_GEN2(dev))
3169 return;
3170
3171 /* reset doesn't touch the display */
3172 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3173 return;
3174
3175 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003176 /*
3177 * Disabling the crtcs gracefully seems nicer. Also the
3178 * g33 docs say we should at least disable all the planes.
3179 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003180 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003181}
3182
3183void intel_finish_reset(struct drm_device *dev)
3184{
3185 struct drm_i915_private *dev_priv = to_i915(dev);
3186
3187 /*
3188 * Flips in the rings will be nuked by the reset,
3189 * so complete all pending flips so that user space
3190 * will get its events and not get stuck.
3191 */
3192 intel_complete_page_flips(dev);
3193
3194 /* no reset support for gen2 */
3195 if (IS_GEN2(dev))
3196 return;
3197
3198 /* reset doesn't touch the display */
3199 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3200 /*
3201 * Flips in the rings have been nuked by the reset,
3202 * so update the base address of all primary
3203 * planes to the the last fb to make sure we're
3204 * showing the correct fb after a reset.
3205 */
3206 intel_update_primary_planes(dev);
3207 return;
3208 }
3209
3210 /*
3211 * The display has been reset as well,
3212 * so need a full re-initialization.
3213 */
3214 intel_runtime_pm_disable_interrupts(dev_priv);
3215 intel_runtime_pm_enable_interrupts(dev_priv);
3216
3217 intel_modeset_init_hw(dev);
3218
3219 spin_lock_irq(&dev_priv->irq_lock);
3220 if (dev_priv->display.hpd_irq_setup)
3221 dev_priv->display.hpd_irq_setup(dev);
3222 spin_unlock_irq(&dev_priv->irq_lock);
3223
3224 intel_modeset_setup_hw_state(dev, true);
3225
3226 intel_hpd_init(dev_priv);
3227
3228 drm_modeset_unlock_all(dev);
3229}
3230
Chris Wilson2e2f3512015-04-27 13:41:14 +01003231static void
Chris Wilson14667a42012-04-03 17:58:35 +01003232intel_finish_fb(struct drm_framebuffer *old_fb)
3233{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003234 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003235 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson14667a42012-04-03 17:58:35 +01003236 bool was_interruptible = dev_priv->mm.interruptible;
3237 int ret;
3238
Chris Wilson14667a42012-04-03 17:58:35 +01003239 /* Big Hammer, we also need to ensure that any pending
3240 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3241 * current scanout is retired before unpinning the old
Chris Wilson2e2f3512015-04-27 13:41:14 +01003242 * framebuffer. Note that we rely on userspace rendering
3243 * into the buffer attached to the pipe they are waiting
3244 * on. If not, userspace generates a GPU hang with IPEHR
3245 * point to the MI_WAIT_FOR_EVENT.
Chris Wilson14667a42012-04-03 17:58:35 +01003246 *
3247 * This should only fail upon a hung GPU, in which case we
3248 * can safely continue.
3249 */
3250 dev_priv->mm.interruptible = false;
Chris Wilson2e2f3512015-04-27 13:41:14 +01003251 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson14667a42012-04-03 17:58:35 +01003252 dev_priv->mm.interruptible = was_interruptible;
3253
Chris Wilson2e2f3512015-04-27 13:41:14 +01003254 WARN_ON(ret);
Chris Wilson14667a42012-04-03 17:58:35 +01003255}
3256
Chris Wilson7d5e3792014-03-04 13:15:08 +00003257static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3258{
3259 struct drm_device *dev = crtc->dev;
3260 struct drm_i915_private *dev_priv = dev->dev_private;
3261 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003262 bool pending;
3263
3264 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3265 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3266 return false;
3267
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003268 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003269 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003270 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003271
3272 return pending;
3273}
3274
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003275static void intel_update_pipe_size(struct intel_crtc *crtc)
3276{
3277 struct drm_device *dev = crtc->base.dev;
3278 struct drm_i915_private *dev_priv = dev->dev_private;
3279 const struct drm_display_mode *adjusted_mode;
3280
3281 if (!i915.fastboot)
3282 return;
3283
3284 /*
3285 * Update pipe size and adjust fitter if needed: the reason for this is
3286 * that in compute_mode_changes we check the native mode (not the pfit
3287 * mode) to see if we can flip rather than do a full mode set. In the
3288 * fastboot case, we'll flip, but if we don't update the pipesrc and
3289 * pfit state, we'll end up with a big fb scanned out into the wrong
3290 * sized surface.
3291 *
3292 * To fix this properly, we need to hoist the checks up into
3293 * compute_mode_changes (or above), check the actual pfit state and
3294 * whether the platform allows pfit disable with pipe active, and only
3295 * then update the pipesrc and pfit state, even on the flip path.
3296 */
3297
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003298 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003299
3300 I915_WRITE(PIPESRC(crtc->pipe),
3301 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3302 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003303 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003304 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3305 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003306 I915_WRITE(PF_CTL(crtc->pipe), 0);
3307 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3308 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3309 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003310 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3311 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003312}
3313
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003314static void intel_fdi_normal_train(struct drm_crtc *crtc)
3315{
3316 struct drm_device *dev = crtc->dev;
3317 struct drm_i915_private *dev_priv = dev->dev_private;
3318 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3319 int pipe = intel_crtc->pipe;
3320 u32 reg, temp;
3321
3322 /* enable normal train */
3323 reg = FDI_TX_CTL(pipe);
3324 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003325 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003326 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3327 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003328 } else {
3329 temp &= ~FDI_LINK_TRAIN_NONE;
3330 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003331 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003332 I915_WRITE(reg, temp);
3333
3334 reg = FDI_RX_CTL(pipe);
3335 temp = I915_READ(reg);
3336 if (HAS_PCH_CPT(dev)) {
3337 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3338 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3339 } else {
3340 temp &= ~FDI_LINK_TRAIN_NONE;
3341 temp |= FDI_LINK_TRAIN_NONE;
3342 }
3343 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3344
3345 /* wait one idle pattern time */
3346 POSTING_READ(reg);
3347 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003348
3349 /* IVB wants error correction enabled */
3350 if (IS_IVYBRIDGE(dev))
3351 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3352 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003353}
3354
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003355/* The FDI link training functions for ILK/Ibexpeak. */
3356static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3357{
3358 struct drm_device *dev = crtc->dev;
3359 struct drm_i915_private *dev_priv = dev->dev_private;
3360 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3361 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003362 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003363
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003364 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003365 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003366
Adam Jacksone1a44742010-06-25 15:32:14 -04003367 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3368 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003369 reg = FDI_RX_IMR(pipe);
3370 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003371 temp &= ~FDI_RX_SYMBOL_LOCK;
3372 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003373 I915_WRITE(reg, temp);
3374 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003375 udelay(150);
3376
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003377 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003378 reg = FDI_TX_CTL(pipe);
3379 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003380 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003381 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003382 temp &= ~FDI_LINK_TRAIN_NONE;
3383 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003384 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003385
Chris Wilson5eddb702010-09-11 13:48:45 +01003386 reg = FDI_RX_CTL(pipe);
3387 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003388 temp &= ~FDI_LINK_TRAIN_NONE;
3389 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003390 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3391
3392 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003393 udelay(150);
3394
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003395 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003396 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3397 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3398 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003399
Chris Wilson5eddb702010-09-11 13:48:45 +01003400 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003401 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003402 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003403 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3404
3405 if ((temp & FDI_RX_BIT_LOCK)) {
3406 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003407 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003408 break;
3409 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003410 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003411 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003412 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003413
3414 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003415 reg = FDI_TX_CTL(pipe);
3416 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003417 temp &= ~FDI_LINK_TRAIN_NONE;
3418 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003419 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003420
Chris Wilson5eddb702010-09-11 13:48:45 +01003421 reg = FDI_RX_CTL(pipe);
3422 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003423 temp &= ~FDI_LINK_TRAIN_NONE;
3424 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003425 I915_WRITE(reg, temp);
3426
3427 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003428 udelay(150);
3429
Chris Wilson5eddb702010-09-11 13:48:45 +01003430 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003431 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003432 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003433 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3434
3435 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003436 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003437 DRM_DEBUG_KMS("FDI train 2 done.\n");
3438 break;
3439 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003440 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003441 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003442 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003443
3444 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003445
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003446}
3447
Akshay Joshi0206e352011-08-16 15:34:10 -04003448static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003449 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3450 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3451 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3452 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3453};
3454
3455/* The FDI link training functions for SNB/Cougarpoint. */
3456static void gen6_fdi_link_train(struct drm_crtc *crtc)
3457{
3458 struct drm_device *dev = crtc->dev;
3459 struct drm_i915_private *dev_priv = dev->dev_private;
3460 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3461 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003462 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003463
Adam Jacksone1a44742010-06-25 15:32:14 -04003464 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3465 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003466 reg = FDI_RX_IMR(pipe);
3467 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003468 temp &= ~FDI_RX_SYMBOL_LOCK;
3469 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003470 I915_WRITE(reg, temp);
3471
3472 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003473 udelay(150);
3474
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003475 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003476 reg = FDI_TX_CTL(pipe);
3477 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003478 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003479 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003480 temp &= ~FDI_LINK_TRAIN_NONE;
3481 temp |= FDI_LINK_TRAIN_PATTERN_1;
3482 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3483 /* SNB-B */
3484 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003485 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003486
Daniel Vetterd74cf322012-10-26 10:58:13 +02003487 I915_WRITE(FDI_RX_MISC(pipe),
3488 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3489
Chris Wilson5eddb702010-09-11 13:48:45 +01003490 reg = FDI_RX_CTL(pipe);
3491 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003492 if (HAS_PCH_CPT(dev)) {
3493 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3494 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3495 } else {
3496 temp &= ~FDI_LINK_TRAIN_NONE;
3497 temp |= FDI_LINK_TRAIN_PATTERN_1;
3498 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003499 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3500
3501 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003502 udelay(150);
3503
Akshay Joshi0206e352011-08-16 15:34:10 -04003504 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003505 reg = FDI_TX_CTL(pipe);
3506 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003507 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3508 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003509 I915_WRITE(reg, temp);
3510
3511 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003512 udelay(500);
3513
Sean Paulfa37d392012-03-02 12:53:39 -05003514 for (retry = 0; retry < 5; retry++) {
3515 reg = FDI_RX_IIR(pipe);
3516 temp = I915_READ(reg);
3517 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3518 if (temp & FDI_RX_BIT_LOCK) {
3519 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3520 DRM_DEBUG_KMS("FDI train 1 done.\n");
3521 break;
3522 }
3523 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003524 }
Sean Paulfa37d392012-03-02 12:53:39 -05003525 if (retry < 5)
3526 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003527 }
3528 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003529 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003530
3531 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003532 reg = FDI_TX_CTL(pipe);
3533 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003534 temp &= ~FDI_LINK_TRAIN_NONE;
3535 temp |= FDI_LINK_TRAIN_PATTERN_2;
3536 if (IS_GEN6(dev)) {
3537 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3538 /* SNB-B */
3539 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3540 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003541 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003542
Chris Wilson5eddb702010-09-11 13:48:45 +01003543 reg = FDI_RX_CTL(pipe);
3544 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003545 if (HAS_PCH_CPT(dev)) {
3546 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3547 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3548 } else {
3549 temp &= ~FDI_LINK_TRAIN_NONE;
3550 temp |= FDI_LINK_TRAIN_PATTERN_2;
3551 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003552 I915_WRITE(reg, temp);
3553
3554 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003555 udelay(150);
3556
Akshay Joshi0206e352011-08-16 15:34:10 -04003557 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003558 reg = FDI_TX_CTL(pipe);
3559 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003560 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3561 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003562 I915_WRITE(reg, temp);
3563
3564 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003565 udelay(500);
3566
Sean Paulfa37d392012-03-02 12:53:39 -05003567 for (retry = 0; retry < 5; retry++) {
3568 reg = FDI_RX_IIR(pipe);
3569 temp = I915_READ(reg);
3570 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3571 if (temp & FDI_RX_SYMBOL_LOCK) {
3572 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3573 DRM_DEBUG_KMS("FDI train 2 done.\n");
3574 break;
3575 }
3576 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003577 }
Sean Paulfa37d392012-03-02 12:53:39 -05003578 if (retry < 5)
3579 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003580 }
3581 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003582 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003583
3584 DRM_DEBUG_KMS("FDI train done.\n");
3585}
3586
Jesse Barnes357555c2011-04-28 15:09:55 -07003587/* Manual link training for Ivy Bridge A0 parts */
3588static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3589{
3590 struct drm_device *dev = crtc->dev;
3591 struct drm_i915_private *dev_priv = dev->dev_private;
3592 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3593 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003594 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003595
3596 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3597 for train result */
3598 reg = FDI_RX_IMR(pipe);
3599 temp = I915_READ(reg);
3600 temp &= ~FDI_RX_SYMBOL_LOCK;
3601 temp &= ~FDI_RX_BIT_LOCK;
3602 I915_WRITE(reg, temp);
3603
3604 POSTING_READ(reg);
3605 udelay(150);
3606
Daniel Vetter01a415f2012-10-27 15:58:40 +02003607 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3608 I915_READ(FDI_RX_IIR(pipe)));
3609
Jesse Barnes139ccd32013-08-19 11:04:55 -07003610 /* Try each vswing and preemphasis setting twice before moving on */
3611 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3612 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003613 reg = FDI_TX_CTL(pipe);
3614 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003615 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3616 temp &= ~FDI_TX_ENABLE;
3617 I915_WRITE(reg, temp);
3618
3619 reg = FDI_RX_CTL(pipe);
3620 temp = I915_READ(reg);
3621 temp &= ~FDI_LINK_TRAIN_AUTO;
3622 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3623 temp &= ~FDI_RX_ENABLE;
3624 I915_WRITE(reg, temp);
3625
3626 /* enable CPU FDI TX and PCH FDI RX */
3627 reg = FDI_TX_CTL(pipe);
3628 temp = I915_READ(reg);
3629 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003630 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003631 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003632 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003633 temp |= snb_b_fdi_train_param[j/2];
3634 temp |= FDI_COMPOSITE_SYNC;
3635 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3636
3637 I915_WRITE(FDI_RX_MISC(pipe),
3638 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3639
3640 reg = FDI_RX_CTL(pipe);
3641 temp = I915_READ(reg);
3642 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3643 temp |= FDI_COMPOSITE_SYNC;
3644 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3645
3646 POSTING_READ(reg);
3647 udelay(1); /* should be 0.5us */
3648
3649 for (i = 0; i < 4; i++) {
3650 reg = FDI_RX_IIR(pipe);
3651 temp = I915_READ(reg);
3652 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3653
3654 if (temp & FDI_RX_BIT_LOCK ||
3655 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3656 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3657 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3658 i);
3659 break;
3660 }
3661 udelay(1); /* should be 0.5us */
3662 }
3663 if (i == 4) {
3664 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3665 continue;
3666 }
3667
3668 /* Train 2 */
3669 reg = FDI_TX_CTL(pipe);
3670 temp = I915_READ(reg);
3671 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3672 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3673 I915_WRITE(reg, temp);
3674
3675 reg = FDI_RX_CTL(pipe);
3676 temp = I915_READ(reg);
3677 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3678 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003679 I915_WRITE(reg, temp);
3680
3681 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003682 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003683
Jesse Barnes139ccd32013-08-19 11:04:55 -07003684 for (i = 0; i < 4; i++) {
3685 reg = FDI_RX_IIR(pipe);
3686 temp = I915_READ(reg);
3687 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003688
Jesse Barnes139ccd32013-08-19 11:04:55 -07003689 if (temp & FDI_RX_SYMBOL_LOCK ||
3690 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3691 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3692 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3693 i);
3694 goto train_done;
3695 }
3696 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003697 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003698 if (i == 4)
3699 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003700 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003701
Jesse Barnes139ccd32013-08-19 11:04:55 -07003702train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003703 DRM_DEBUG_KMS("FDI train done.\n");
3704}
3705
Daniel Vetter88cefb62012-08-12 19:27:14 +02003706static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003707{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003708 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003709 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003710 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003711 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003712
Jesse Barnesc64e3112010-09-10 11:27:03 -07003713
Jesse Barnes0e23b992010-09-10 11:10:00 -07003714 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003715 reg = FDI_RX_CTL(pipe);
3716 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003717 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003718 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003719 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003720 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3721
3722 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003723 udelay(200);
3724
3725 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003726 temp = I915_READ(reg);
3727 I915_WRITE(reg, temp | FDI_PCDCLK);
3728
3729 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003730 udelay(200);
3731
Paulo Zanoni20749732012-11-23 15:30:38 -02003732 /* Enable CPU FDI TX PLL, always on for Ironlake */
3733 reg = FDI_TX_CTL(pipe);
3734 temp = I915_READ(reg);
3735 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3736 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003737
Paulo Zanoni20749732012-11-23 15:30:38 -02003738 POSTING_READ(reg);
3739 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003740 }
3741}
3742
Daniel Vetter88cefb62012-08-12 19:27:14 +02003743static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3744{
3745 struct drm_device *dev = intel_crtc->base.dev;
3746 struct drm_i915_private *dev_priv = dev->dev_private;
3747 int pipe = intel_crtc->pipe;
3748 u32 reg, temp;
3749
3750 /* Switch from PCDclk to Rawclk */
3751 reg = FDI_RX_CTL(pipe);
3752 temp = I915_READ(reg);
3753 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3754
3755 /* Disable CPU FDI TX PLL */
3756 reg = FDI_TX_CTL(pipe);
3757 temp = I915_READ(reg);
3758 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3759
3760 POSTING_READ(reg);
3761 udelay(100);
3762
3763 reg = FDI_RX_CTL(pipe);
3764 temp = I915_READ(reg);
3765 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3766
3767 /* Wait for the clocks to turn off. */
3768 POSTING_READ(reg);
3769 udelay(100);
3770}
3771
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003772static void ironlake_fdi_disable(struct drm_crtc *crtc)
3773{
3774 struct drm_device *dev = crtc->dev;
3775 struct drm_i915_private *dev_priv = dev->dev_private;
3776 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3777 int pipe = intel_crtc->pipe;
3778 u32 reg, temp;
3779
3780 /* disable CPU FDI tx and PCH FDI rx */
3781 reg = FDI_TX_CTL(pipe);
3782 temp = I915_READ(reg);
3783 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3784 POSTING_READ(reg);
3785
3786 reg = FDI_RX_CTL(pipe);
3787 temp = I915_READ(reg);
3788 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003789 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003790 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3791
3792 POSTING_READ(reg);
3793 udelay(100);
3794
3795 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003796 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003797 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003798
3799 /* still set train pattern 1 */
3800 reg = FDI_TX_CTL(pipe);
3801 temp = I915_READ(reg);
3802 temp &= ~FDI_LINK_TRAIN_NONE;
3803 temp |= FDI_LINK_TRAIN_PATTERN_1;
3804 I915_WRITE(reg, temp);
3805
3806 reg = FDI_RX_CTL(pipe);
3807 temp = I915_READ(reg);
3808 if (HAS_PCH_CPT(dev)) {
3809 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3810 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3811 } else {
3812 temp &= ~FDI_LINK_TRAIN_NONE;
3813 temp |= FDI_LINK_TRAIN_PATTERN_1;
3814 }
3815 /* BPC in FDI rx is consistent with that in PIPECONF */
3816 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003817 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003818 I915_WRITE(reg, temp);
3819
3820 POSTING_READ(reg);
3821 udelay(100);
3822}
3823
Chris Wilson5dce5b932014-01-20 10:17:36 +00003824bool intel_has_pending_fb_unpin(struct drm_device *dev)
3825{
3826 struct intel_crtc *crtc;
3827
3828 /* Note that we don't need to be called with mode_config.lock here
3829 * as our list of CRTC objects is static for the lifetime of the
3830 * device and so cannot disappear as we iterate. Similarly, we can
3831 * happily treat the predicates as racy, atomic checks as userspace
3832 * cannot claim and pin a new fb without at least acquring the
3833 * struct_mutex and so serialising with us.
3834 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003835 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003836 if (atomic_read(&crtc->unpin_work_count) == 0)
3837 continue;
3838
3839 if (crtc->unpin_work)
3840 intel_wait_for_vblank(dev, crtc->pipe);
3841
3842 return true;
3843 }
3844
3845 return false;
3846}
3847
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003848static void page_flip_completed(struct intel_crtc *intel_crtc)
3849{
3850 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3851 struct intel_unpin_work *work = intel_crtc->unpin_work;
3852
3853 /* ensure that the unpin work is consistent wrt ->pending. */
3854 smp_rmb();
3855 intel_crtc->unpin_work = NULL;
3856
3857 if (work->event)
3858 drm_send_vblank_event(intel_crtc->base.dev,
3859 intel_crtc->pipe,
3860 work->event);
3861
3862 drm_crtc_vblank_put(&intel_crtc->base);
3863
3864 wake_up_all(&dev_priv->pending_flip_queue);
3865 queue_work(dev_priv->wq, &work->work);
3866
3867 trace_i915_flip_complete(intel_crtc->plane,
3868 work->pending_flip_obj);
3869}
3870
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003871void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003872{
Chris Wilson0f911282012-04-17 10:05:38 +01003873 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003874 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003875
Daniel Vetter2c10d572012-12-20 21:24:07 +01003876 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003877 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3878 !intel_crtc_has_pending_flip(crtc),
3879 60*HZ) == 0)) {
3880 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003881
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003882 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003883 if (intel_crtc->unpin_work) {
3884 WARN_ONCE(1, "Removing stuck page flip\n");
3885 page_flip_completed(intel_crtc);
3886 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003887 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003888 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003889
Chris Wilson975d5682014-08-20 13:13:34 +01003890 if (crtc->primary->fb) {
3891 mutex_lock(&dev->struct_mutex);
3892 intel_finish_fb(crtc->primary->fb);
3893 mutex_unlock(&dev->struct_mutex);
3894 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003895}
3896
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003897/* Program iCLKIP clock to the desired frequency */
3898static void lpt_program_iclkip(struct drm_crtc *crtc)
3899{
3900 struct drm_device *dev = crtc->dev;
3901 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003902 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003903 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3904 u32 temp;
3905
Ville Syrjäläa5805162015-05-26 20:42:30 +03003906 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003907
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003908 /* It is necessary to ungate the pixclk gate prior to programming
3909 * the divisors, and gate it back when it is done.
3910 */
3911 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3912
3913 /* Disable SSCCTL */
3914 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003915 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3916 SBI_SSCCTL_DISABLE,
3917 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003918
3919 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003920 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003921 auxdiv = 1;
3922 divsel = 0x41;
3923 phaseinc = 0x20;
3924 } else {
3925 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003926 * but the adjusted_mode->crtc_clock in in KHz. To get the
3927 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003928 * convert the virtual clock precision to KHz here for higher
3929 * precision.
3930 */
3931 u32 iclk_virtual_root_freq = 172800 * 1000;
3932 u32 iclk_pi_range = 64;
3933 u32 desired_divisor, msb_divisor_value, pi_value;
3934
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003935 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003936 msb_divisor_value = desired_divisor / iclk_pi_range;
3937 pi_value = desired_divisor % iclk_pi_range;
3938
3939 auxdiv = 0;
3940 divsel = msb_divisor_value - 2;
3941 phaseinc = pi_value;
3942 }
3943
3944 /* This should not happen with any sane values */
3945 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3946 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3947 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3948 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3949
3950 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003951 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003952 auxdiv,
3953 divsel,
3954 phasedir,
3955 phaseinc);
3956
3957 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003958 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003959 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3960 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3961 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3962 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3963 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3964 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003965 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003966
3967 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003968 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003969 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3970 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003971 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003972
3973 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003974 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003975 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003976 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003977
3978 /* Wait for initialization time */
3979 udelay(24);
3980
3981 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003982
Ville Syrjäläa5805162015-05-26 20:42:30 +03003983 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003984}
3985
Daniel Vetter275f01b22013-05-03 11:49:47 +02003986static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3987 enum pipe pch_transcoder)
3988{
3989 struct drm_device *dev = crtc->base.dev;
3990 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003991 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02003992
3993 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3994 I915_READ(HTOTAL(cpu_transcoder)));
3995 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3996 I915_READ(HBLANK(cpu_transcoder)));
3997 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3998 I915_READ(HSYNC(cpu_transcoder)));
3999
4000 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4001 I915_READ(VTOTAL(cpu_transcoder)));
4002 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4003 I915_READ(VBLANK(cpu_transcoder)));
4004 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4005 I915_READ(VSYNC(cpu_transcoder)));
4006 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4007 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4008}
4009
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004010static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004011{
4012 struct drm_i915_private *dev_priv = dev->dev_private;
4013 uint32_t temp;
4014
4015 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004016 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004017 return;
4018
4019 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4020 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4021
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004022 temp &= ~FDI_BC_BIFURCATION_SELECT;
4023 if (enable)
4024 temp |= FDI_BC_BIFURCATION_SELECT;
4025
4026 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004027 I915_WRITE(SOUTH_CHICKEN1, temp);
4028 POSTING_READ(SOUTH_CHICKEN1);
4029}
4030
4031static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4032{
4033 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004034
4035 switch (intel_crtc->pipe) {
4036 case PIPE_A:
4037 break;
4038 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004039 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004040 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004041 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004042 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004043
4044 break;
4045 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004046 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004047
4048 break;
4049 default:
4050 BUG();
4051 }
4052}
4053
Jesse Barnesf67a5592011-01-05 10:31:48 -08004054/*
4055 * Enable PCH resources required for PCH ports:
4056 * - PCH PLLs
4057 * - FDI training & RX/TX
4058 * - update transcoder timings
4059 * - DP transcoding bits
4060 * - transcoder
4061 */
4062static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004063{
4064 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004065 struct drm_i915_private *dev_priv = dev->dev_private;
4066 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4067 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004068 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004069
Daniel Vetterab9412b2013-05-03 11:49:46 +02004070 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004071
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004072 if (IS_IVYBRIDGE(dev))
4073 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4074
Daniel Vettercd986ab2012-10-26 10:58:12 +02004075 /* Write the TU size bits before fdi link training, so that error
4076 * detection works. */
4077 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4078 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4079
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004080 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004081 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004082
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004083 /* We need to program the right clock selection before writing the pixel
4084 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004085 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004086 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004087
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004088 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004089 temp |= TRANS_DPLL_ENABLE(pipe);
4090 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004091 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004092 temp |= sel;
4093 else
4094 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004095 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004096 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004097
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004098 /* XXX: pch pll's can be enabled any time before we enable the PCH
4099 * transcoder, and we actually should do this to not upset any PCH
4100 * transcoder that already use the clock when we share it.
4101 *
4102 * Note that enable_shared_dpll tries to do the right thing, but
4103 * get_shared_dpll unconditionally resets the pll - we need that to have
4104 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004105 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004106
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004107 /* set transcoder timing, panel must allow it */
4108 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004109 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004110
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004111 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004112
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004113 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004114 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004115 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004116 reg = TRANS_DP_CTL(pipe);
4117 temp = I915_READ(reg);
4118 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004119 TRANS_DP_SYNC_MASK |
4120 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004121 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004122 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004123
4124 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004125 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004126 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004127 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004128
4129 switch (intel_trans_dp_port_sel(crtc)) {
4130 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004131 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004132 break;
4133 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004134 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004135 break;
4136 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004137 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004138 break;
4139 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004140 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004141 }
4142
Chris Wilson5eddb702010-09-11 13:48:45 +01004143 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004144 }
4145
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004146 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004147}
4148
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004149static void lpt_pch_enable(struct drm_crtc *crtc)
4150{
4151 struct drm_device *dev = crtc->dev;
4152 struct drm_i915_private *dev_priv = dev->dev_private;
4153 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004154 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004155
Daniel Vetterab9412b2013-05-03 11:49:46 +02004156 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004157
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004158 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004159
Paulo Zanoni0540e482012-10-31 18:12:40 -02004160 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004161 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004162
Paulo Zanoni937bb612012-10-31 18:12:47 -02004163 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004164}
4165
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004166struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4167 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004168{
Daniel Vettere2b78262013-06-07 23:10:03 +02004169 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004170 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004171 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004172 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004173
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004174 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4175
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004176 if (HAS_PCH_IBX(dev_priv->dev)) {
4177 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004178 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004179 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004180
Daniel Vetter46edb022013-06-05 13:34:12 +02004181 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4182 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004183
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004184 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004185
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004186 goto found;
4187 }
4188
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304189 if (IS_BROXTON(dev_priv->dev)) {
4190 /* PLL is attached to port in bxt */
4191 struct intel_encoder *encoder;
4192 struct intel_digital_port *intel_dig_port;
4193
4194 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4195 if (WARN_ON(!encoder))
4196 return NULL;
4197
4198 intel_dig_port = enc_to_dig_port(&encoder->base);
4199 /* 1:1 mapping between ports and PLLs */
4200 i = (enum intel_dpll_id)intel_dig_port->port;
4201 pll = &dev_priv->shared_dplls[i];
4202 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4203 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004204 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304205
4206 goto found;
4207 }
4208
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004209 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4210 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004211
4212 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004213 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004214 continue;
4215
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004216 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004217 &shared_dpll[i].hw_state,
4218 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004219 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004220 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004221 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004222 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004223 goto found;
4224 }
4225 }
4226
4227 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004228 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4229 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004230 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004231 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4232 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004233 goto found;
4234 }
4235 }
4236
4237 return NULL;
4238
4239found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004240 if (shared_dpll[i].crtc_mask == 0)
4241 shared_dpll[i].hw_state =
4242 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004243
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004244 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004245 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4246 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004247
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004248 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004249
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004250 return pll;
4251}
4252
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004253static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004254{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004255 struct drm_i915_private *dev_priv = to_i915(state->dev);
4256 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004257 struct intel_shared_dpll *pll;
4258 enum intel_dpll_id i;
4259
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004260 if (!to_intel_atomic_state(state)->dpll_set)
4261 return;
4262
4263 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004264 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4265 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004266 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004267 }
4268}
4269
Daniel Vettera1520312013-05-03 11:49:50 +02004270static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004271{
4272 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004273 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004274 u32 temp;
4275
4276 temp = I915_READ(dslreg);
4277 udelay(500);
4278 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004279 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004280 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004281 }
4282}
4283
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004284static int
4285skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4286 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4287 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004288{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004289 struct intel_crtc_scaler_state *scaler_state =
4290 &crtc_state->scaler_state;
4291 struct intel_crtc *intel_crtc =
4292 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004293 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004294
4295 need_scaling = intel_rotation_90_or_270(rotation) ?
4296 (src_h != dst_w || src_w != dst_h):
4297 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004298
4299 /*
4300 * if plane is being disabled or scaler is no more required or force detach
4301 * - free scaler binded to this plane/crtc
4302 * - in order to do this, update crtc->scaler_usage
4303 *
4304 * Here scaler state in crtc_state is set free so that
4305 * scaler can be assigned to other user. Actual register
4306 * update to free the scaler is done in plane/panel-fit programming.
4307 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4308 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004309 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004310 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004311 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004312 scaler_state->scalers[*scaler_id].in_use = 0;
4313
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004314 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4315 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4316 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004317 scaler_state->scaler_users);
4318 *scaler_id = -1;
4319 }
4320 return 0;
4321 }
4322
4323 /* range checks */
4324 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4325 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4326
4327 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4328 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004329 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004330 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004331 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004332 return -EINVAL;
4333 }
4334
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004335 /* mark this plane as a scaler user in crtc_state */
4336 scaler_state->scaler_users |= (1 << scaler_user);
4337 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4338 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4339 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4340 scaler_state->scaler_users);
4341
4342 return 0;
4343}
4344
4345/**
4346 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4347 *
4348 * @state: crtc's scaler state
4349 * @force_detach: whether to forcibly disable scaler
4350 *
4351 * Return
4352 * 0 - scaler_usage updated successfully
4353 * error - requested scaling cannot be supported or other error condition
4354 */
4355int skl_update_scaler_crtc(struct intel_crtc_state *state, int force_detach)
4356{
4357 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
4358 struct drm_display_mode *adjusted_mode =
4359 &state->base.adjusted_mode;
4360
4361 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4362 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4363
4364 return skl_update_scaler(state, force_detach, SKL_CRTC_INDEX,
4365 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4366 state->pipe_src_w, state->pipe_src_h,
Imre Deak8c6cda22015-06-23 20:40:27 +03004367 adjusted_mode->hdisplay, adjusted_mode->vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004368}
4369
4370/**
4371 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4372 *
4373 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004374 * @plane_state: atomic plane state to update
4375 *
4376 * Return
4377 * 0 - scaler_usage updated successfully
4378 * error - requested scaling cannot be supported or other error condition
4379 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004380static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4381 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004382{
4383
4384 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004385 struct intel_plane *intel_plane =
4386 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004387 struct drm_framebuffer *fb = plane_state->base.fb;
4388 int ret;
4389
4390 bool force_detach = !fb || !plane_state->visible;
4391
4392 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4393 intel_plane->base.base.id, intel_crtc->pipe,
4394 drm_plane_index(&intel_plane->base));
4395
4396 ret = skl_update_scaler(crtc_state, force_detach,
4397 drm_plane_index(&intel_plane->base),
4398 &plane_state->scaler_id,
4399 plane_state->base.rotation,
4400 drm_rect_width(&plane_state->src) >> 16,
4401 drm_rect_height(&plane_state->src) >> 16,
4402 drm_rect_width(&plane_state->dst),
4403 drm_rect_height(&plane_state->dst));
4404
4405 if (ret || plane_state->scaler_id < 0)
4406 return ret;
4407
Chandra Kondurua1b22782015-04-07 15:28:45 -07004408 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004409 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004410 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004411 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004412 return -EINVAL;
4413 }
4414
4415 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004416 switch (fb->pixel_format) {
4417 case DRM_FORMAT_RGB565:
4418 case DRM_FORMAT_XBGR8888:
4419 case DRM_FORMAT_XRGB8888:
4420 case DRM_FORMAT_ABGR8888:
4421 case DRM_FORMAT_ARGB8888:
4422 case DRM_FORMAT_XRGB2101010:
4423 case DRM_FORMAT_XBGR2101010:
4424 case DRM_FORMAT_YUYV:
4425 case DRM_FORMAT_YVYU:
4426 case DRM_FORMAT_UYVY:
4427 case DRM_FORMAT_VYUY:
4428 break;
4429 default:
4430 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4431 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4432 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004433 }
4434
Chandra Kondurua1b22782015-04-07 15:28:45 -07004435 return 0;
4436}
4437
4438static void skylake_pfit_update(struct intel_crtc *crtc, int enable)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004439{
4440 struct drm_device *dev = crtc->base.dev;
4441 struct drm_i915_private *dev_priv = dev->dev_private;
4442 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004443 struct intel_crtc_scaler_state *scaler_state =
4444 &crtc->config->scaler_state;
4445
4446 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4447
4448 /* To update pfit, first update scaler state */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004449 skl_update_scaler_crtc(crtc->config, !enable);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004450 intel_atomic_setup_scalers(crtc->base.dev, crtc, crtc->config);
4451 skl_detach_scalers(crtc);
4452 if (!enable)
4453 return;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004454
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004455 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004456 int id;
4457
4458 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4459 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4460 return;
4461 }
4462
4463 id = scaler_state->scaler_id;
4464 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4465 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4466 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4467 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4468
4469 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004470 }
4471}
4472
Jesse Barnesb074cec2013-04-25 12:55:02 -07004473static void ironlake_pfit_enable(struct intel_crtc *crtc)
4474{
4475 struct drm_device *dev = crtc->base.dev;
4476 struct drm_i915_private *dev_priv = dev->dev_private;
4477 int pipe = crtc->pipe;
4478
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004479 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004480 /* Force use of hard-coded filter coefficients
4481 * as some pre-programmed values are broken,
4482 * e.g. x201.
4483 */
4484 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4485 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4486 PF_PIPE_SEL_IVB(pipe));
4487 else
4488 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004489 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4490 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004491 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004492}
4493
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004494void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004495{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004496 struct drm_device *dev = crtc->base.dev;
4497 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004498
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004499 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004500 return;
4501
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004502 /* We can only enable IPS after we enable a plane and wait for a vblank */
4503 intel_wait_for_vblank(dev, crtc->pipe);
4504
Paulo Zanonid77e4532013-09-24 13:52:55 -03004505 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004506 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004507 mutex_lock(&dev_priv->rps.hw_lock);
4508 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4509 mutex_unlock(&dev_priv->rps.hw_lock);
4510 /* Quoting Art Runyan: "its not safe to expect any particular
4511 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004512 * mailbox." Moreover, the mailbox may return a bogus state,
4513 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004514 */
4515 } else {
4516 I915_WRITE(IPS_CTL, IPS_ENABLE);
4517 /* The bit only becomes 1 in the next vblank, so this wait here
4518 * is essentially intel_wait_for_vblank. If we don't have this
4519 * and don't wait for vblanks until the end of crtc_enable, then
4520 * the HW state readout code will complain that the expected
4521 * IPS_CTL value is not the one we read. */
4522 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4523 DRM_ERROR("Timed out waiting for IPS enable\n");
4524 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004525}
4526
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004527void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004528{
4529 struct drm_device *dev = crtc->base.dev;
4530 struct drm_i915_private *dev_priv = dev->dev_private;
4531
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004532 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004533 return;
4534
4535 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004536 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004537 mutex_lock(&dev_priv->rps.hw_lock);
4538 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4539 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004540 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4541 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4542 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004543 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004544 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004545 POSTING_READ(IPS_CTL);
4546 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004547
4548 /* We need to wait for a vblank before we can disable the plane. */
4549 intel_wait_for_vblank(dev, crtc->pipe);
4550}
4551
4552/** Loads the palette/gamma unit for the CRTC with the prepared values */
4553static void intel_crtc_load_lut(struct drm_crtc *crtc)
4554{
4555 struct drm_device *dev = crtc->dev;
4556 struct drm_i915_private *dev_priv = dev->dev_private;
4557 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4558 enum pipe pipe = intel_crtc->pipe;
4559 int palreg = PALETTE(pipe);
4560 int i;
4561 bool reenable_ips = false;
4562
4563 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004564 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004565 return;
4566
Imre Deak50360402015-01-16 00:55:16 -08004567 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004568 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004569 assert_dsi_pll_enabled(dev_priv);
4570 else
4571 assert_pll_enabled(dev_priv, pipe);
4572 }
4573
4574 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304575 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004576 palreg = LGC_PALETTE(pipe);
4577
4578 /* Workaround : Do not read or write the pipe palette/gamma data while
4579 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4580 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004581 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004582 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4583 GAMMA_MODE_MODE_SPLIT)) {
4584 hsw_disable_ips(intel_crtc);
4585 reenable_ips = true;
4586 }
4587
4588 for (i = 0; i < 256; i++) {
4589 I915_WRITE(palreg + 4 * i,
4590 (intel_crtc->lut_r[i] << 16) |
4591 (intel_crtc->lut_g[i] << 8) |
4592 intel_crtc->lut_b[i]);
4593 }
4594
4595 if (reenable_ips)
4596 hsw_enable_ips(intel_crtc);
4597}
4598
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004599static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004600{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004601 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004602 struct drm_device *dev = intel_crtc->base.dev;
4603 struct drm_i915_private *dev_priv = dev->dev_private;
4604
4605 mutex_lock(&dev->struct_mutex);
4606 dev_priv->mm.interruptible = false;
4607 (void) intel_overlay_switch_off(intel_crtc->overlay);
4608 dev_priv->mm.interruptible = true;
4609 mutex_unlock(&dev->struct_mutex);
4610 }
4611
4612 /* Let userspace switch the overlay on again. In most cases userspace
4613 * has to recompute where to put it anyway.
4614 */
4615}
4616
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004617/**
4618 * intel_post_enable_primary - Perform operations after enabling primary plane
4619 * @crtc: the CRTC whose primary plane was just enabled
4620 *
4621 * Performs potentially sleeping operations that must be done after the primary
4622 * plane is enabled, such as updating FBC and IPS. Note that this may be
4623 * called due to an explicit primary plane update, or due to an implicit
4624 * re-enable that is caused when a sprite plane is updated to no longer
4625 * completely hide the primary plane.
4626 */
4627static void
4628intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004629{
4630 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004631 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004632 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4633 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004634
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004635 /*
4636 * BDW signals flip done immediately if the plane
4637 * is disabled, even if the plane enable is already
4638 * armed to occur at the next vblank :(
4639 */
4640 if (IS_BROADWELL(dev))
4641 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004642
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004643 /*
4644 * FIXME IPS should be fine as long as one plane is
4645 * enabled, but in practice it seems to have problems
4646 * when going from primary only to sprite only and vice
4647 * versa.
4648 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004649 hsw_enable_ips(intel_crtc);
4650
Daniel Vetterf99d7062014-06-19 16:01:59 +02004651 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004652 * Gen2 reports pipe underruns whenever all planes are disabled.
4653 * So don't enable underrun reporting before at least some planes
4654 * are enabled.
4655 * FIXME: Need to fix the logic to work when we turn off all planes
4656 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004657 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004658 if (IS_GEN2(dev))
4659 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4660
4661 /* Underruns don't raise interrupts, so check manually. */
4662 if (HAS_GMCH_DISPLAY(dev))
4663 i9xx_check_fifo_underruns(dev_priv);
4664}
4665
4666/**
4667 * intel_pre_disable_primary - Perform operations before disabling primary plane
4668 * @crtc: the CRTC whose primary plane is to be disabled
4669 *
4670 * Performs potentially sleeping operations that must be done before the
4671 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4672 * be called due to an explicit primary plane update, or due to an implicit
4673 * disable that is caused when a sprite plane completely hides the primary
4674 * plane.
4675 */
4676static void
4677intel_pre_disable_primary(struct drm_crtc *crtc)
4678{
4679 struct drm_device *dev = crtc->dev;
4680 struct drm_i915_private *dev_priv = dev->dev_private;
4681 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4682 int pipe = intel_crtc->pipe;
4683
4684 /*
4685 * Gen2 reports pipe underruns whenever all planes are disabled.
4686 * So diasble underrun reporting before all the planes get disabled.
4687 * FIXME: Need to fix the logic to work when we turn off all planes
4688 * but leave the pipe running.
4689 */
4690 if (IS_GEN2(dev))
4691 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4692
4693 /*
4694 * Vblank time updates from the shadow to live plane control register
4695 * are blocked if the memory self-refresh mode is active at that
4696 * moment. So to make sure the plane gets truly disabled, disable
4697 * first the self-refresh mode. The self-refresh enable bit in turn
4698 * will be checked/applied by the HW only at the next frame start
4699 * event which is after the vblank start event, so we need to have a
4700 * wait-for-vblank between disabling the plane and the pipe.
4701 */
4702 if (HAS_GMCH_DISPLAY(dev))
4703 intel_set_memory_cxsr(dev_priv, false);
4704
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004705 /*
4706 * FIXME IPS should be fine as long as one plane is
4707 * enabled, but in practice it seems to have problems
4708 * when going from primary only to sprite only and vice
4709 * versa.
4710 */
4711 hsw_disable_ips(intel_crtc);
4712}
4713
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004714static void intel_post_plane_update(struct intel_crtc *crtc)
4715{
4716 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4717 struct drm_device *dev = crtc->base.dev;
4718 struct drm_plane *plane;
4719
4720 if (atomic->wait_vblank)
4721 intel_wait_for_vblank(dev, crtc->pipe);
4722
4723 intel_frontbuffer_flip(dev, atomic->fb_bits);
4724
Ville Syrjäläf015c552015-06-24 22:00:02 +03004725 if (crtc->atomic.update_wm_post)
4726 intel_update_watermarks(&crtc->base);
4727
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004728 if (atomic->update_fbc) {
4729 mutex_lock(&dev->struct_mutex);
4730 intel_fbc_update(dev);
4731 mutex_unlock(&dev->struct_mutex);
4732 }
4733
4734 if (atomic->post_enable_primary)
4735 intel_post_enable_primary(&crtc->base);
4736
4737 drm_for_each_plane_mask(plane, dev, atomic->update_sprite_watermarks)
4738 intel_update_sprite_watermarks(plane, &crtc->base,
4739 0, 0, 0, false, false);
4740
4741 memset(atomic, 0, sizeof(*atomic));
4742}
4743
4744static void intel_pre_plane_update(struct intel_crtc *crtc)
4745{
4746 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004747 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004748 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4749 struct drm_plane *p;
4750
4751 /* Track fb's for any planes being disabled */
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004752 drm_for_each_plane_mask(p, dev, atomic->disabled_planes) {
4753 struct intel_plane *plane = to_intel_plane(p);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004754
4755 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03004756 i915_gem_track_fb(intel_fb_obj(plane->base.fb), NULL,
4757 plane->frontbuffer_bit);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004758 mutex_unlock(&dev->struct_mutex);
4759 }
4760
4761 if (atomic->wait_for_flips)
4762 intel_crtc_wait_for_pending_flips(&crtc->base);
4763
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004764 if (atomic->disable_fbc &&
4765 dev_priv->fbc.crtc == crtc) {
4766 mutex_lock(&dev->struct_mutex);
4767 if (dev_priv->fbc.crtc == crtc)
4768 intel_fbc_disable(dev);
4769 mutex_unlock(&dev->struct_mutex);
4770 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004771
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004772 if (crtc->atomic.disable_ips)
4773 hsw_disable_ips(crtc);
4774
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004775 if (atomic->pre_disable_primary)
4776 intel_pre_disable_primary(&crtc->base);
4777}
4778
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004779static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004780{
4781 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004782 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004783 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004784 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004785
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004786 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004787
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004788 drm_for_each_plane_mask(p, dev, plane_mask)
4789 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004790
Daniel Vetterf99d7062014-06-19 16:01:59 +02004791 /*
4792 * FIXME: Once we grow proper nuclear flip support out of this we need
4793 * to compute the mask of flip planes precisely. For the time being
4794 * consider this a flip to a NULL plane.
4795 */
4796 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004797}
4798
Jesse Barnesf67a5592011-01-05 10:31:48 -08004799static void ironlake_crtc_enable(struct drm_crtc *crtc)
4800{
4801 struct drm_device *dev = crtc->dev;
4802 struct drm_i915_private *dev_priv = dev->dev_private;
4803 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004804 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004805 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004806
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004807 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004808 return;
4809
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004810 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004811 intel_prepare_shared_dpll(intel_crtc);
4812
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004813 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304814 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004815
4816 intel_set_pipe_timings(intel_crtc);
4817
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004818 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004819 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004820 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004821 }
4822
4823 ironlake_set_pipeconf(crtc);
4824
Jesse Barnesf67a5592011-01-05 10:31:48 -08004825 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004826
Daniel Vettera72e4c92014-09-30 10:56:47 +02004827 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4828 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004829
Daniel Vetterf6736a12013-06-05 13:34:30 +02004830 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004831 if (encoder->pre_enable)
4832 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004833
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004834 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004835 /* Note: FDI PLL enabling _must_ be done before we enable the
4836 * cpu pipes, hence this is separate from all the other fdi/pch
4837 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004838 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004839 } else {
4840 assert_fdi_tx_disabled(dev_priv, pipe);
4841 assert_fdi_rx_disabled(dev_priv, pipe);
4842 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004843
Jesse Barnesb074cec2013-04-25 12:55:02 -07004844 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004845
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004846 /*
4847 * On ILK+ LUT must be loaded before the pipe is running but with
4848 * clocks enabled
4849 */
4850 intel_crtc_load_lut(crtc);
4851
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004852 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004853 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004854
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004855 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004856 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004857
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004858 assert_vblank_disabled(crtc);
4859 drm_crtc_vblank_on(crtc);
4860
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004861 for_each_encoder_on_crtc(dev, crtc, encoder)
4862 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004863
4864 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004865 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004866}
4867
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004868/* IPS only exists on ULT machines and is tied to pipe A. */
4869static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4870{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004871 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004872}
4873
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004874static void haswell_crtc_enable(struct drm_crtc *crtc)
4875{
4876 struct drm_device *dev = crtc->dev;
4877 struct drm_i915_private *dev_priv = dev->dev_private;
4878 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4879 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004880 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4881 struct intel_crtc_state *pipe_config =
4882 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004883
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004884 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004885 return;
4886
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004887 if (intel_crtc_to_shared_dpll(intel_crtc))
4888 intel_enable_shared_dpll(intel_crtc);
4889
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004890 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304891 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004892
4893 intel_set_pipe_timings(intel_crtc);
4894
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004895 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4896 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4897 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004898 }
4899
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004900 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004901 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004902 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004903 }
4904
4905 haswell_set_pipeconf(crtc);
4906
4907 intel_set_pipe_csc(crtc);
4908
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004909 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004910
Daniel Vettera72e4c92014-09-30 10:56:47 +02004911 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004912 for_each_encoder_on_crtc(dev, crtc, encoder)
4913 if (encoder->pre_enable)
4914 encoder->pre_enable(encoder);
4915
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004916 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004917 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4918 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004919 dev_priv->display.fdi_link_train(crtc);
4920 }
4921
Paulo Zanoni1f544382012-10-24 11:32:00 -02004922 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004923
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004924 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004925 skylake_pfit_update(intel_crtc, 1);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004926 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004927 ironlake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004928 else
4929 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004930
4931 /*
4932 * On ILK+ LUT must be loaded before the pipe is running but with
4933 * clocks enabled
4934 */
4935 intel_crtc_load_lut(crtc);
4936
Paulo Zanoni1f544382012-10-24 11:32:00 -02004937 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004938 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004939
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004940 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004941 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004942
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004943 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004944 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004945
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004946 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004947 intel_ddi_set_vc_payload_alloc(crtc, true);
4948
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004949 assert_vblank_disabled(crtc);
4950 drm_crtc_vblank_on(crtc);
4951
Jani Nikula8807e552013-08-30 19:40:32 +03004952 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004953 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004954 intel_opregion_notify_encoder(encoder, true);
4955 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004956
Paulo Zanonie4916942013-09-20 16:21:19 -03004957 /* If we change the relative order between pipe/planes enabling, we need
4958 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004959 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4960 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4961 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4962 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4963 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004964}
4965
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004966static void ironlake_pfit_disable(struct intel_crtc *crtc)
4967{
4968 struct drm_device *dev = crtc->base.dev;
4969 struct drm_i915_private *dev_priv = dev->dev_private;
4970 int pipe = crtc->pipe;
4971
4972 /* To avoid upsetting the power well on haswell only disable the pfit if
4973 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004974 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004975 I915_WRITE(PF_CTL(pipe), 0);
4976 I915_WRITE(PF_WIN_POS(pipe), 0);
4977 I915_WRITE(PF_WIN_SZ(pipe), 0);
4978 }
4979}
4980
Jesse Barnes6be4a602010-09-10 10:26:01 -07004981static void ironlake_crtc_disable(struct drm_crtc *crtc)
4982{
4983 struct drm_device *dev = crtc->dev;
4984 struct drm_i915_private *dev_priv = dev->dev_private;
4985 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004986 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004987 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004988 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004989
Daniel Vetterea9d7582012-07-10 10:42:52 +02004990 for_each_encoder_on_crtc(dev, crtc, encoder)
4991 encoder->disable(encoder);
4992
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004993 drm_crtc_vblank_off(crtc);
4994 assert_vblank_disabled(crtc);
4995
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004996 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004997 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02004998
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004999 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005000
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005001 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005002
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005003 if (intel_crtc->config->has_pch_encoder)
5004 ironlake_fdi_disable(crtc);
5005
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005006 for_each_encoder_on_crtc(dev, crtc, encoder)
5007 if (encoder->post_disable)
5008 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005009
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005010 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005011 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005012
Daniel Vetterd925c592013-06-05 13:34:04 +02005013 if (HAS_PCH_CPT(dev)) {
5014 /* disable TRANS_DP_CTL */
5015 reg = TRANS_DP_CTL(pipe);
5016 temp = I915_READ(reg);
5017 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5018 TRANS_DP_PORT_SEL_MASK);
5019 temp |= TRANS_DP_PORT_SEL_NONE;
5020 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005021
Daniel Vetterd925c592013-06-05 13:34:04 +02005022 /* disable DPLL_SEL */
5023 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005024 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005025 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005026 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005027
Daniel Vetterd925c592013-06-05 13:34:04 +02005028 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005029 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07005030}
5031
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005032static void haswell_crtc_disable(struct drm_crtc *crtc)
5033{
5034 struct drm_device *dev = crtc->dev;
5035 struct drm_i915_private *dev_priv = dev->dev_private;
5036 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5037 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005038 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005039
Jani Nikula8807e552013-08-30 19:40:32 +03005040 for_each_encoder_on_crtc(dev, crtc, encoder) {
5041 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005042 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005043 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005044
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005045 drm_crtc_vblank_off(crtc);
5046 assert_vblank_disabled(crtc);
5047
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005048 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005049 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5050 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005051 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005052
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005053 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005054 intel_ddi_set_vc_payload_alloc(crtc, false);
5055
Paulo Zanoniad80a812012-10-24 16:06:19 -02005056 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005057
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005058 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07005059 skylake_pfit_update(intel_crtc, 0);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005060 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005061 ironlake_pfit_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005062 else
5063 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005064
Paulo Zanoni1f544382012-10-24 11:32:00 -02005065 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005066
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005067 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005068 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005069 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005070 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005071
Imre Deak97b040a2014-06-25 22:01:50 +03005072 for_each_encoder_on_crtc(dev, crtc, encoder)
5073 if (encoder->post_disable)
5074 encoder->post_disable(encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005075}
5076
Jesse Barnes2dd24552013-04-25 12:55:01 -07005077static void i9xx_pfit_enable(struct intel_crtc *crtc)
5078{
5079 struct drm_device *dev = crtc->base.dev;
5080 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005081 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005082
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005083 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005084 return;
5085
Daniel Vetterc0b03412013-05-28 12:05:54 +02005086 /*
5087 * The panel fitter should only be adjusted whilst the pipe is disabled,
5088 * according to register description and PRM.
5089 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005090 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5091 assert_pipe_disabled(dev_priv, crtc->pipe);
5092
Jesse Barnesb074cec2013-04-25 12:55:02 -07005093 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5094 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005095
5096 /* Border color in case we don't scale up to the full screen. Black by
5097 * default, change to something else for debugging. */
5098 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005099}
5100
Dave Airlied05410f2014-06-05 13:22:59 +10005101static enum intel_display_power_domain port_to_power_domain(enum port port)
5102{
5103 switch (port) {
5104 case PORT_A:
5105 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5106 case PORT_B:
5107 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5108 case PORT_C:
5109 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5110 case PORT_D:
5111 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
5112 default:
5113 WARN_ON_ONCE(1);
5114 return POWER_DOMAIN_PORT_OTHER;
5115 }
5116}
5117
Imre Deak77d22dc2014-03-05 16:20:52 +02005118#define for_each_power_domain(domain, mask) \
5119 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5120 if ((1 << (domain)) & (mask))
5121
Imre Deak319be8a2014-03-04 19:22:57 +02005122enum intel_display_power_domain
5123intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005124{
Imre Deak319be8a2014-03-04 19:22:57 +02005125 struct drm_device *dev = intel_encoder->base.dev;
5126 struct intel_digital_port *intel_dig_port;
5127
5128 switch (intel_encoder->type) {
5129 case INTEL_OUTPUT_UNKNOWN:
5130 /* Only DDI platforms should ever use this output type */
5131 WARN_ON_ONCE(!HAS_DDI(dev));
5132 case INTEL_OUTPUT_DISPLAYPORT:
5133 case INTEL_OUTPUT_HDMI:
5134 case INTEL_OUTPUT_EDP:
5135 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005136 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005137 case INTEL_OUTPUT_DP_MST:
5138 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5139 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005140 case INTEL_OUTPUT_ANALOG:
5141 return POWER_DOMAIN_PORT_CRT;
5142 case INTEL_OUTPUT_DSI:
5143 return POWER_DOMAIN_PORT_DSI;
5144 default:
5145 return POWER_DOMAIN_PORT_OTHER;
5146 }
5147}
5148
5149static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5150{
5151 struct drm_device *dev = crtc->dev;
5152 struct intel_encoder *intel_encoder;
5153 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5154 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005155 unsigned long mask;
5156 enum transcoder transcoder;
5157
5158 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5159
5160 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5161 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005162 if (intel_crtc->config->pch_pfit.enabled ||
5163 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005164 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5165
Imre Deak319be8a2014-03-04 19:22:57 +02005166 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5167 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5168
Imre Deak77d22dc2014-03-05 16:20:52 +02005169 return mask;
5170}
5171
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005172static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005173{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005174 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005175 struct drm_i915_private *dev_priv = dev->dev_private;
5176 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
5177 struct intel_crtc *crtc;
5178
5179 /*
5180 * First get all needed power domains, then put all unneeded, to avoid
5181 * any unnecessary toggling of the power wells.
5182 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005183 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005184 enum intel_display_power_domain domain;
5185
Matt Roper83d65732015-02-25 13:12:16 -08005186 if (!crtc->base.state->enable)
Imre Deak77d22dc2014-03-05 16:20:52 +02005187 continue;
5188
Imre Deak319be8a2014-03-04 19:22:57 +02005189 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02005190
5191 for_each_power_domain(domain, pipe_domains[crtc->pipe])
5192 intel_display_power_get(dev_priv, domain);
5193 }
5194
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005195 if (dev_priv->display.modeset_commit_cdclk) {
5196 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5197
5198 if (cdclk != dev_priv->cdclk_freq &&
5199 !WARN_ON(!state->allow_modeset))
5200 dev_priv->display.modeset_commit_cdclk(state);
5201 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005202
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005203 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005204 enum intel_display_power_domain domain;
5205
5206 for_each_power_domain(domain, crtc->enabled_power_domains)
5207 intel_display_power_put(dev_priv, domain);
5208
5209 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
5210 }
5211
5212 intel_display_set_init_power(dev_priv, false);
5213}
5214
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005215static void intel_update_max_cdclk(struct drm_device *dev)
5216{
5217 struct drm_i915_private *dev_priv = dev->dev_private;
5218
5219 if (IS_SKYLAKE(dev)) {
5220 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5221
5222 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5223 dev_priv->max_cdclk_freq = 675000;
5224 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5225 dev_priv->max_cdclk_freq = 540000;
5226 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5227 dev_priv->max_cdclk_freq = 450000;
5228 else
5229 dev_priv->max_cdclk_freq = 337500;
5230 } else if (IS_BROADWELL(dev)) {
5231 /*
5232 * FIXME with extra cooling we can allow
5233 * 540 MHz for ULX and 675 Mhz for ULT.
5234 * How can we know if extra cooling is
5235 * available? PCI ID, VTB, something else?
5236 */
5237 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5238 dev_priv->max_cdclk_freq = 450000;
5239 else if (IS_BDW_ULX(dev))
5240 dev_priv->max_cdclk_freq = 450000;
5241 else if (IS_BDW_ULT(dev))
5242 dev_priv->max_cdclk_freq = 540000;
5243 else
5244 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005245 } else if (IS_CHERRYVIEW(dev)) {
5246 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005247 } else if (IS_VALLEYVIEW(dev)) {
5248 dev_priv->max_cdclk_freq = 400000;
5249 } else {
5250 /* otherwise assume cdclk is fixed */
5251 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5252 }
5253
5254 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5255 dev_priv->max_cdclk_freq);
5256}
5257
5258static void intel_update_cdclk(struct drm_device *dev)
5259{
5260 struct drm_i915_private *dev_priv = dev->dev_private;
5261
5262 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5263 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5264 dev_priv->cdclk_freq);
5265
5266 /*
5267 * Program the gmbus_freq based on the cdclk frequency.
5268 * BSpec erroneously claims we should aim for 4MHz, but
5269 * in fact 1MHz is the correct frequency.
5270 */
5271 if (IS_VALLEYVIEW(dev)) {
5272 /*
5273 * Program the gmbus_freq based on the cdclk frequency.
5274 * BSpec erroneously claims we should aim for 4MHz, but
5275 * in fact 1MHz is the correct frequency.
5276 */
5277 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5278 }
5279
5280 if (dev_priv->max_cdclk_freq == 0)
5281 intel_update_max_cdclk(dev);
5282}
5283
Damien Lespiau70d0c572015-06-04 18:21:29 +01005284static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305285{
5286 struct drm_i915_private *dev_priv = dev->dev_private;
5287 uint32_t divider;
5288 uint32_t ratio;
5289 uint32_t current_freq;
5290 int ret;
5291
5292 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5293 switch (frequency) {
5294 case 144000:
5295 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5296 ratio = BXT_DE_PLL_RATIO(60);
5297 break;
5298 case 288000:
5299 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5300 ratio = BXT_DE_PLL_RATIO(60);
5301 break;
5302 case 384000:
5303 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5304 ratio = BXT_DE_PLL_RATIO(60);
5305 break;
5306 case 576000:
5307 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5308 ratio = BXT_DE_PLL_RATIO(60);
5309 break;
5310 case 624000:
5311 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5312 ratio = BXT_DE_PLL_RATIO(65);
5313 break;
5314 case 19200:
5315 /*
5316 * Bypass frequency with DE PLL disabled. Init ratio, divider
5317 * to suppress GCC warning.
5318 */
5319 ratio = 0;
5320 divider = 0;
5321 break;
5322 default:
5323 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5324
5325 return;
5326 }
5327
5328 mutex_lock(&dev_priv->rps.hw_lock);
5329 /* Inform power controller of upcoming frequency change */
5330 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5331 0x80000000);
5332 mutex_unlock(&dev_priv->rps.hw_lock);
5333
5334 if (ret) {
5335 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5336 ret, frequency);
5337 return;
5338 }
5339
5340 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5341 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5342 current_freq = current_freq * 500 + 1000;
5343
5344 /*
5345 * DE PLL has to be disabled when
5346 * - setting to 19.2MHz (bypass, PLL isn't used)
5347 * - before setting to 624MHz (PLL needs toggling)
5348 * - before setting to any frequency from 624MHz (PLL needs toggling)
5349 */
5350 if (frequency == 19200 || frequency == 624000 ||
5351 current_freq == 624000) {
5352 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5353 /* Timeout 200us */
5354 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5355 1))
5356 DRM_ERROR("timout waiting for DE PLL unlock\n");
5357 }
5358
5359 if (frequency != 19200) {
5360 uint32_t val;
5361
5362 val = I915_READ(BXT_DE_PLL_CTL);
5363 val &= ~BXT_DE_PLL_RATIO_MASK;
5364 val |= ratio;
5365 I915_WRITE(BXT_DE_PLL_CTL, val);
5366
5367 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5368 /* Timeout 200us */
5369 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5370 DRM_ERROR("timeout waiting for DE PLL lock\n");
5371
5372 val = I915_READ(CDCLK_CTL);
5373 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5374 val |= divider;
5375 /*
5376 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5377 * enable otherwise.
5378 */
5379 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5380 if (frequency >= 500000)
5381 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5382
5383 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5384 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5385 val |= (frequency - 1000) / 500;
5386 I915_WRITE(CDCLK_CTL, val);
5387 }
5388
5389 mutex_lock(&dev_priv->rps.hw_lock);
5390 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5391 DIV_ROUND_UP(frequency, 25000));
5392 mutex_unlock(&dev_priv->rps.hw_lock);
5393
5394 if (ret) {
5395 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5396 ret, frequency);
5397 return;
5398 }
5399
Damien Lespiaua47871b2015-06-04 18:21:34 +01005400 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305401}
5402
5403void broxton_init_cdclk(struct drm_device *dev)
5404{
5405 struct drm_i915_private *dev_priv = dev->dev_private;
5406 uint32_t val;
5407
5408 /*
5409 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5410 * or else the reset will hang because there is no PCH to respond.
5411 * Move the handshake programming to initialization sequence.
5412 * Previously was left up to BIOS.
5413 */
5414 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5415 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5416 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5417
5418 /* Enable PG1 for cdclk */
5419 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5420
5421 /* check if cd clock is enabled */
5422 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5423 DRM_DEBUG_KMS("Display already initialized\n");
5424 return;
5425 }
5426
5427 /*
5428 * FIXME:
5429 * - The initial CDCLK needs to be read from VBT.
5430 * Need to make this change after VBT has changes for BXT.
5431 * - check if setting the max (or any) cdclk freq is really necessary
5432 * here, it belongs to modeset time
5433 */
5434 broxton_set_cdclk(dev, 624000);
5435
5436 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005437 POSTING_READ(DBUF_CTL);
5438
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305439 udelay(10);
5440
5441 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5442 DRM_ERROR("DBuf power enable timeout!\n");
5443}
5444
5445void broxton_uninit_cdclk(struct drm_device *dev)
5446{
5447 struct drm_i915_private *dev_priv = dev->dev_private;
5448
5449 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005450 POSTING_READ(DBUF_CTL);
5451
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305452 udelay(10);
5453
5454 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5455 DRM_ERROR("DBuf power disable timeout!\n");
5456
5457 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5458 broxton_set_cdclk(dev, 19200);
5459
5460 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5461}
5462
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005463static const struct skl_cdclk_entry {
5464 unsigned int freq;
5465 unsigned int vco;
5466} skl_cdclk_frequencies[] = {
5467 { .freq = 308570, .vco = 8640 },
5468 { .freq = 337500, .vco = 8100 },
5469 { .freq = 432000, .vco = 8640 },
5470 { .freq = 450000, .vco = 8100 },
5471 { .freq = 540000, .vco = 8100 },
5472 { .freq = 617140, .vco = 8640 },
5473 { .freq = 675000, .vco = 8100 },
5474};
5475
5476static unsigned int skl_cdclk_decimal(unsigned int freq)
5477{
5478 return (freq - 1000) / 500;
5479}
5480
5481static unsigned int skl_cdclk_get_vco(unsigned int freq)
5482{
5483 unsigned int i;
5484
5485 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5486 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5487
5488 if (e->freq == freq)
5489 return e->vco;
5490 }
5491
5492 return 8100;
5493}
5494
5495static void
5496skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5497{
5498 unsigned int min_freq;
5499 u32 val;
5500
5501 /* select the minimum CDCLK before enabling DPLL 0 */
5502 val = I915_READ(CDCLK_CTL);
5503 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5504 val |= CDCLK_FREQ_337_308;
5505
5506 if (required_vco == 8640)
5507 min_freq = 308570;
5508 else
5509 min_freq = 337500;
5510
5511 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5512
5513 I915_WRITE(CDCLK_CTL, val);
5514 POSTING_READ(CDCLK_CTL);
5515
5516 /*
5517 * We always enable DPLL0 with the lowest link rate possible, but still
5518 * taking into account the VCO required to operate the eDP panel at the
5519 * desired frequency. The usual DP link rates operate with a VCO of
5520 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5521 * The modeset code is responsible for the selection of the exact link
5522 * rate later on, with the constraint of choosing a frequency that
5523 * works with required_vco.
5524 */
5525 val = I915_READ(DPLL_CTRL1);
5526
5527 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5528 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5529 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5530 if (required_vco == 8640)
5531 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5532 SKL_DPLL0);
5533 else
5534 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5535 SKL_DPLL0);
5536
5537 I915_WRITE(DPLL_CTRL1, val);
5538 POSTING_READ(DPLL_CTRL1);
5539
5540 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5541
5542 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5543 DRM_ERROR("DPLL0 not locked\n");
5544}
5545
5546static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5547{
5548 int ret;
5549 u32 val;
5550
5551 /* inform PCU we want to change CDCLK */
5552 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5553 mutex_lock(&dev_priv->rps.hw_lock);
5554 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5555 mutex_unlock(&dev_priv->rps.hw_lock);
5556
5557 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5558}
5559
5560static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5561{
5562 unsigned int i;
5563
5564 for (i = 0; i < 15; i++) {
5565 if (skl_cdclk_pcu_ready(dev_priv))
5566 return true;
5567 udelay(10);
5568 }
5569
5570 return false;
5571}
5572
5573static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5574{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005575 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005576 u32 freq_select, pcu_ack;
5577
5578 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5579
5580 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5581 DRM_ERROR("failed to inform PCU about cdclk change\n");
5582 return;
5583 }
5584
5585 /* set CDCLK_CTL */
5586 switch(freq) {
5587 case 450000:
5588 case 432000:
5589 freq_select = CDCLK_FREQ_450_432;
5590 pcu_ack = 1;
5591 break;
5592 case 540000:
5593 freq_select = CDCLK_FREQ_540;
5594 pcu_ack = 2;
5595 break;
5596 case 308570:
5597 case 337500:
5598 default:
5599 freq_select = CDCLK_FREQ_337_308;
5600 pcu_ack = 0;
5601 break;
5602 case 617140:
5603 case 675000:
5604 freq_select = CDCLK_FREQ_675_617;
5605 pcu_ack = 3;
5606 break;
5607 }
5608
5609 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5610 POSTING_READ(CDCLK_CTL);
5611
5612 /* inform PCU of the change */
5613 mutex_lock(&dev_priv->rps.hw_lock);
5614 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5615 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005616
5617 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005618}
5619
5620void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5621{
5622 /* disable DBUF power */
5623 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5624 POSTING_READ(DBUF_CTL);
5625
5626 udelay(10);
5627
5628 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5629 DRM_ERROR("DBuf power disable timeout\n");
5630
5631 /* disable DPLL0 */
5632 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5633 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5634 DRM_ERROR("Couldn't disable DPLL0\n");
5635
5636 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5637}
5638
5639void skl_init_cdclk(struct drm_i915_private *dev_priv)
5640{
5641 u32 val;
5642 unsigned int required_vco;
5643
5644 /* enable PCH reset handshake */
5645 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5646 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5647
5648 /* enable PG1 and Misc I/O */
5649 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5650
5651 /* DPLL0 already enabed !? */
5652 if (I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE) {
5653 DRM_DEBUG_DRIVER("DPLL0 already running\n");
5654 return;
5655 }
5656
5657 /* enable DPLL0 */
5658 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5659 skl_dpll0_enable(dev_priv, required_vco);
5660
5661 /* set CDCLK to the frequency the BIOS chose */
5662 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5663
5664 /* enable DBUF power */
5665 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5666 POSTING_READ(DBUF_CTL);
5667
5668 udelay(10);
5669
5670 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5671 DRM_ERROR("DBuf power enable timeout\n");
5672}
5673
Ville Syrjälädfcab172014-06-13 13:37:47 +03005674/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005675static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005676{
Jesse Barnes586f49d2013-11-04 16:06:59 -08005677 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08005678
Jesse Barnes586f49d2013-11-04 16:06:59 -08005679 /* Obtain SKU information */
Ville Syrjäläa5805162015-05-26 20:42:30 +03005680 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes586f49d2013-11-04 16:06:59 -08005681 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5682 CCK_FUSE_HPLL_FREQ_MASK;
Ville Syrjäläa5805162015-05-26 20:42:30 +03005683 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005684
Ville Syrjälädfcab172014-06-13 13:37:47 +03005685 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005686}
5687
5688/* Adjust CDclk dividers to allow high res or save power if possible */
5689static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5690{
5691 struct drm_i915_private *dev_priv = dev->dev_private;
5692 u32 val, cmd;
5693
Vandana Kannan164dfd22014-11-24 13:37:41 +05305694 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5695 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005696
Ville Syrjälädfcab172014-06-13 13:37:47 +03005697 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005698 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005699 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005700 cmd = 1;
5701 else
5702 cmd = 0;
5703
5704 mutex_lock(&dev_priv->rps.hw_lock);
5705 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5706 val &= ~DSPFREQGUAR_MASK;
5707 val |= (cmd << DSPFREQGUAR_SHIFT);
5708 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5709 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5710 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5711 50)) {
5712 DRM_ERROR("timed out waiting for CDclk change\n");
5713 }
5714 mutex_unlock(&dev_priv->rps.hw_lock);
5715
Ville Syrjälä54433e92015-05-26 20:42:31 +03005716 mutex_lock(&dev_priv->sb_lock);
5717
Ville Syrjälädfcab172014-06-13 13:37:47 +03005718 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005719 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005720
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005721 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005722
Jesse Barnes30a970c2013-11-04 13:48:12 -08005723 /* adjust cdclk divider */
5724 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03005725 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005726 val |= divider;
5727 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005728
5729 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5730 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5731 50))
5732 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005733 }
5734
Jesse Barnes30a970c2013-11-04 13:48:12 -08005735 /* adjust self-refresh exit latency value */
5736 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5737 val &= ~0x7f;
5738
5739 /*
5740 * For high bandwidth configs, we set a higher latency in the bunit
5741 * so that the core display fetch happens in time to avoid underruns.
5742 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005743 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005744 val |= 4500 / 250; /* 4.5 usec */
5745 else
5746 val |= 3000 / 250; /* 3.0 usec */
5747 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005748
Ville Syrjäläa5805162015-05-26 20:42:30 +03005749 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005750
Ville Syrjäläb6283052015-06-03 15:45:07 +03005751 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005752}
5753
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005754static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5755{
5756 struct drm_i915_private *dev_priv = dev->dev_private;
5757 u32 val, cmd;
5758
Vandana Kannan164dfd22014-11-24 13:37:41 +05305759 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5760 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005761
5762 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005763 case 333333:
5764 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005765 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005766 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005767 break;
5768 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005769 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005770 return;
5771 }
5772
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005773 /*
5774 * Specs are full of misinformation, but testing on actual
5775 * hardware has shown that we just need to write the desired
5776 * CCK divider into the Punit register.
5777 */
5778 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5779
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005780 mutex_lock(&dev_priv->rps.hw_lock);
5781 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5782 val &= ~DSPFREQGUAR_MASK_CHV;
5783 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5784 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5785 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5786 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5787 50)) {
5788 DRM_ERROR("timed out waiting for CDclk change\n");
5789 }
5790 mutex_unlock(&dev_priv->rps.hw_lock);
5791
Ville Syrjäläb6283052015-06-03 15:45:07 +03005792 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005793}
5794
Jesse Barnes30a970c2013-11-04 13:48:12 -08005795static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5796 int max_pixclk)
5797{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005798 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005799 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005800
Jesse Barnes30a970c2013-11-04 13:48:12 -08005801 /*
5802 * Really only a few cases to deal with, as only 4 CDclks are supported:
5803 * 200MHz
5804 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005805 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005806 * 400MHz (VLV only)
5807 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5808 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005809 *
5810 * We seem to get an unstable or solid color picture at 200MHz.
5811 * Not sure what's wrong. For now use 200MHz only when all pipes
5812 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005813 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005814 if (!IS_CHERRYVIEW(dev_priv) &&
5815 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005816 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005817 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005818 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005819 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005820 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005821 else
5822 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005823}
5824
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305825static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5826 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005827{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305828 /*
5829 * FIXME:
5830 * - remove the guardband, it's not needed on BXT
5831 * - set 19.2MHz bypass frequency if there are no active pipes
5832 */
5833 if (max_pixclk > 576000*9/10)
5834 return 624000;
5835 else if (max_pixclk > 384000*9/10)
5836 return 576000;
5837 else if (max_pixclk > 288000*9/10)
5838 return 384000;
5839 else if (max_pixclk > 144000*9/10)
5840 return 288000;
5841 else
5842 return 144000;
5843}
5844
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005845/* Compute the max pixel clock for new configuration. Uses atomic state if
5846 * that's non-NULL, look at current state otherwise. */
5847static int intel_mode_max_pixclk(struct drm_device *dev,
5848 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005849{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005850 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005851 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005852 int max_pixclk = 0;
5853
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005854 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005855 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005856 if (IS_ERR(crtc_state))
5857 return PTR_ERR(crtc_state);
5858
5859 if (!crtc_state->base.enable)
5860 continue;
5861
5862 max_pixclk = max(max_pixclk,
5863 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005864 }
5865
5866 return max_pixclk;
5867}
5868
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005869static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005870{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005871 struct drm_device *dev = state->dev;
5872 struct drm_i915_private *dev_priv = dev->dev_private;
5873 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005874
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005875 if (max_pixclk < 0)
5876 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005877
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005878 to_intel_atomic_state(state)->cdclk =
5879 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305880
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005881 return 0;
5882}
Jesse Barnes30a970c2013-11-04 13:48:12 -08005883
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005884static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5885{
5886 struct drm_device *dev = state->dev;
5887 struct drm_i915_private *dev_priv = dev->dev_private;
5888 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005889
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005890 if (max_pixclk < 0)
5891 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005892
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005893 to_intel_atomic_state(state)->cdclk =
5894 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005895
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005896 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005897}
5898
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005899static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5900{
5901 unsigned int credits, default_credits;
5902
5903 if (IS_CHERRYVIEW(dev_priv))
5904 default_credits = PFI_CREDIT(12);
5905 else
5906 default_credits = PFI_CREDIT(8);
5907
Vandana Kannan164dfd22014-11-24 13:37:41 +05305908 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005909 /* CHV suggested value is 31 or 63 */
5910 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03005911 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005912 else
5913 credits = PFI_CREDIT(15);
5914 } else {
5915 credits = default_credits;
5916 }
5917
5918 /*
5919 * WA - write default credits before re-programming
5920 * FIXME: should we also set the resend bit here?
5921 */
5922 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5923 default_credits);
5924
5925 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5926 credits | PFI_CREDIT_RESEND);
5927
5928 /*
5929 * FIXME is this guaranteed to clear
5930 * immediately or should we poll for it?
5931 */
5932 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5933}
5934
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005935static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005936{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005937 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005938 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005939 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005940
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005941 /*
5942 * FIXME: We can end up here with all power domains off, yet
5943 * with a CDCLK frequency other than the minimum. To account
5944 * for this take the PIPE-A power domain, which covers the HW
5945 * blocks needed for the following programming. This can be
5946 * removed once it's guaranteed that we get here either with
5947 * the minimum CDCLK set, or the required power domains
5948 * enabled.
5949 */
5950 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005951
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005952 if (IS_CHERRYVIEW(dev))
5953 cherryview_set_cdclk(dev, req_cdclk);
5954 else
5955 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005956
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005957 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02005958
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005959 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005960}
5961
Jesse Barnes89b667f2013-04-18 14:51:36 -07005962static void valleyview_crtc_enable(struct drm_crtc *crtc)
5963{
5964 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005965 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005966 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5967 struct intel_encoder *encoder;
5968 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03005969 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005970
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005971 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005972 return;
5973
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005974 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05305975
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005976 if (!is_dsi) {
5977 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005978 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005979 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005980 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005981 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02005982
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005983 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305984 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005985
5986 intel_set_pipe_timings(intel_crtc);
5987
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005988 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
5989 struct drm_i915_private *dev_priv = dev->dev_private;
5990
5991 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5992 I915_WRITE(CHV_CANVAS(pipe), 0);
5993 }
5994
Daniel Vetter5b18e572014-04-24 23:55:06 +02005995 i9xx_set_pipeconf(intel_crtc);
5996
Jesse Barnes89b667f2013-04-18 14:51:36 -07005997 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005998
Daniel Vettera72e4c92014-09-30 10:56:47 +02005999 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006000
Jesse Barnes89b667f2013-04-18 14:51:36 -07006001 for_each_encoder_on_crtc(dev, crtc, encoder)
6002 if (encoder->pre_pll_enable)
6003 encoder->pre_pll_enable(encoder);
6004
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006005 if (!is_dsi) {
6006 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006007 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006008 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006009 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006010 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006011
6012 for_each_encoder_on_crtc(dev, crtc, encoder)
6013 if (encoder->pre_enable)
6014 encoder->pre_enable(encoder);
6015
Jesse Barnes2dd24552013-04-25 12:55:01 -07006016 i9xx_pfit_enable(intel_crtc);
6017
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006018 intel_crtc_load_lut(crtc);
6019
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006020 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006021 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006022
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006023 assert_vblank_disabled(crtc);
6024 drm_crtc_vblank_on(crtc);
6025
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006026 for_each_encoder_on_crtc(dev, crtc, encoder)
6027 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006028}
6029
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006030static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6031{
6032 struct drm_device *dev = crtc->base.dev;
6033 struct drm_i915_private *dev_priv = dev->dev_private;
6034
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006035 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6036 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006037}
6038
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006039static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006040{
6041 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006042 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006043 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006044 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006045 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006046
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006047 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006048 return;
6049
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006050 i9xx_set_pll_dividers(intel_crtc);
6051
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006052 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306053 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006054
6055 intel_set_pipe_timings(intel_crtc);
6056
Daniel Vetter5b18e572014-04-24 23:55:06 +02006057 i9xx_set_pipeconf(intel_crtc);
6058
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006059 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006060
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006061 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006062 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006063
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006064 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006065 if (encoder->pre_enable)
6066 encoder->pre_enable(encoder);
6067
Daniel Vetterf6736a12013-06-05 13:34:30 +02006068 i9xx_enable_pll(intel_crtc);
6069
Jesse Barnes2dd24552013-04-25 12:55:01 -07006070 i9xx_pfit_enable(intel_crtc);
6071
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006072 intel_crtc_load_lut(crtc);
6073
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006074 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006075 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006076
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006077 assert_vblank_disabled(crtc);
6078 drm_crtc_vblank_on(crtc);
6079
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006080 for_each_encoder_on_crtc(dev, crtc, encoder)
6081 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006082}
6083
Daniel Vetter87476d62013-04-11 16:29:06 +02006084static void i9xx_pfit_disable(struct intel_crtc *crtc)
6085{
6086 struct drm_device *dev = crtc->base.dev;
6087 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006088
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006089 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006090 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006091
6092 assert_pipe_disabled(dev_priv, crtc->pipe);
6093
Daniel Vetter328d8e82013-05-08 10:36:31 +02006094 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6095 I915_READ(PFIT_CONTROL));
6096 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006097}
6098
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006099static void i9xx_crtc_disable(struct drm_crtc *crtc)
6100{
6101 struct drm_device *dev = crtc->dev;
6102 struct drm_i915_private *dev_priv = dev->dev_private;
6103 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006104 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006105 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006106
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006107 /*
6108 * On gen2 planes are double buffered but the pipe isn't, so we must
6109 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006110 * We also need to wait on all gmch platforms because of the
6111 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006112 */
Imre Deak564ed192014-06-13 14:54:21 +03006113 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006114
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006115 for_each_encoder_on_crtc(dev, crtc, encoder)
6116 encoder->disable(encoder);
6117
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006118 drm_crtc_vblank_off(crtc);
6119 assert_vblank_disabled(crtc);
6120
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006121 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006122
Daniel Vetter87476d62013-04-11 16:29:06 +02006123 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006124
Jesse Barnes89b667f2013-04-18 14:51:36 -07006125 for_each_encoder_on_crtc(dev, crtc, encoder)
6126 if (encoder->post_disable)
6127 encoder->post_disable(encoder);
6128
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006129 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006130 if (IS_CHERRYVIEW(dev))
6131 chv_disable_pll(dev_priv, pipe);
6132 else if (IS_VALLEYVIEW(dev))
6133 vlv_disable_pll(dev_priv, pipe);
6134 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006135 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006136 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006137
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006138 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006139 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006140}
6141
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006142static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006143{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006144 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006145 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006146 enum intel_display_power_domain domain;
6147 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006148
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006149 if (!intel_crtc->active)
6150 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006151
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006152 if (to_intel_plane_state(crtc->primary->state)->visible) {
6153 intel_crtc_wait_for_pending_flips(crtc);
6154 intel_pre_disable_primary(crtc);
6155 }
6156
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006157 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006158 dev_priv->display.crtc_disable(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006159
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006160 domains = intel_crtc->enabled_power_domains;
6161 for_each_power_domain(domain, domains)
6162 intel_display_power_put(dev_priv, domain);
6163 intel_crtc->enabled_power_domains = 0;
6164}
6165
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006166/*
6167 * turn all crtc's off, but do not adjust state
6168 * This has to be paired with a call to intel_modeset_setup_hw_state.
6169 */
Maarten Lankhorst9716c692015-06-10 10:24:19 +02006170void intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006171{
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006172 struct drm_crtc *crtc;
6173
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006174 for_each_crtc(dev, crtc)
6175 intel_crtc_disable_noatomic(crtc);
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006176}
6177
Chris Wilsoncdd59982010-09-08 16:30:16 +01006178/* Master function to enable/disable CRTC and corresponding power wells */
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006179int intel_crtc_control(struct drm_crtc *crtc, bool enable)
Daniel Vetter976f8a22012-07-08 22:34:21 +02006180{
6181 struct drm_device *dev = crtc->dev;
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006182 struct drm_mode_config *config = &dev->mode_config;
6183 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006184 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006185 struct intel_crtc_state *pipe_config;
6186 struct drm_atomic_state *state;
6187 int ret;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006188
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006189 if (enable == intel_crtc->active)
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006190 return 0;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006191
6192 if (enable && !crtc->state->enable)
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006193 return 0;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006194
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006195 /* this function should be called with drm_modeset_lock_all for now */
6196 if (WARN_ON(!ctx))
6197 return -EIO;
6198 lockdep_assert_held(&ctx->ww_ctx);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006199
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006200 state = drm_atomic_state_alloc(dev);
6201 if (WARN_ON(!state))
6202 return -ENOMEM;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006203
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006204 state->acquire_ctx = ctx;
6205 state->allow_modeset = true;
6206
6207 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
6208 if (IS_ERR(pipe_config)) {
6209 ret = PTR_ERR(pipe_config);
6210 goto err;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006211 }
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006212 pipe_config->base.active = enable;
6213
6214 ret = intel_set_mode(state);
6215 if (!ret)
6216 return ret;
6217
6218err:
6219 DRM_ERROR("Updating crtc active failed with %i\n", ret);
6220 drm_atomic_state_free(state);
6221 return ret;
Borun Fub04c5bd2014-07-12 10:02:27 +05306222}
6223
6224/**
6225 * Sets the power management mode of the pipe and plane.
6226 */
6227void intel_crtc_update_dpms(struct drm_crtc *crtc)
6228{
6229 struct drm_device *dev = crtc->dev;
6230 struct intel_encoder *intel_encoder;
6231 bool enable = false;
6232
6233 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
6234 enable |= intel_encoder->connectors_active;
6235
6236 intel_crtc_control(crtc, enable);
Chris Wilsoncdd59982010-09-08 16:30:16 +01006237}
6238
Chris Wilsonea5b2132010-08-04 13:50:23 +01006239void intel_encoder_destroy(struct drm_encoder *encoder)
6240{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006241 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006242
Chris Wilsonea5b2132010-08-04 13:50:23 +01006243 drm_encoder_cleanup(encoder);
6244 kfree(intel_encoder);
6245}
6246
Damien Lespiau92373292013-08-08 22:28:57 +01006247/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006248 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
6249 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01006250static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006251{
6252 if (mode == DRM_MODE_DPMS_ON) {
6253 encoder->connectors_active = true;
6254
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006255 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006256 } else {
6257 encoder->connectors_active = false;
6258
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006259 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006260 }
6261}
6262
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006263/* Cross check the actual hw state with our own modeset state tracking (and it's
6264 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006265static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006266{
6267 if (connector->get_hw_state(connector)) {
6268 struct intel_encoder *encoder = connector->encoder;
6269 struct drm_crtc *crtc;
6270 bool encoder_enabled;
6271 enum pipe pipe;
6272
6273 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6274 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03006275 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006276
Dave Airlie0e32b392014-05-02 14:02:48 +10006277 /* there is no real hw state for MST connectors */
6278 if (connector->mst_port)
6279 return;
6280
Rob Clarke2c719b2014-12-15 13:56:32 -05006281 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006282 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006283 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006284 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006285
Dave Airlie36cd7442014-05-02 13:44:18 +10006286 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05006287 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10006288 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006289
Dave Airlie36cd7442014-05-02 13:44:18 +10006290 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05006291 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
6292 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10006293 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006294
Dave Airlie36cd7442014-05-02 13:44:18 +10006295 crtc = encoder->base.crtc;
6296
Matt Roper83d65732015-02-25 13:12:16 -08006297 I915_STATE_WARN(!crtc->state->enable,
6298 "crtc not enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006299 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
6300 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10006301 "encoder active on the wrong pipe\n");
6302 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006303 }
6304}
6305
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006306int intel_connector_init(struct intel_connector *connector)
6307{
6308 struct drm_connector_state *connector_state;
6309
6310 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6311 if (!connector_state)
6312 return -ENOMEM;
6313
6314 connector->base.state = connector_state;
6315 return 0;
6316}
6317
6318struct intel_connector *intel_connector_alloc(void)
6319{
6320 struct intel_connector *connector;
6321
6322 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6323 if (!connector)
6324 return NULL;
6325
6326 if (intel_connector_init(connector) < 0) {
6327 kfree(connector);
6328 return NULL;
6329 }
6330
6331 return connector;
6332}
6333
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006334/* Even simpler default implementation, if there's really no special case to
6335 * consider. */
6336void intel_connector_dpms(struct drm_connector *connector, int mode)
6337{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006338 /* All the simple cases only support two dpms states. */
6339 if (mode != DRM_MODE_DPMS_ON)
6340 mode = DRM_MODE_DPMS_OFF;
6341
6342 if (mode == connector->dpms)
6343 return;
6344
6345 connector->dpms = mode;
6346
6347 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01006348 if (connector->encoder)
6349 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006350
Daniel Vetterb9805142012-08-31 17:37:33 +02006351 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006352}
6353
Daniel Vetterf0947c32012-07-02 13:10:34 +02006354/* Simple connector->get_hw_state implementation for encoders that support only
6355 * one connector and no cloning and hence the encoder state determines the state
6356 * of the connector. */
6357bool intel_connector_get_hw_state(struct intel_connector *connector)
6358{
Daniel Vetter24929352012-07-02 20:28:59 +02006359 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006360 struct intel_encoder *encoder = connector->encoder;
6361
6362 return encoder->get_hw_state(encoder, &pipe);
6363}
6364
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006365static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006366{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006367 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6368 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006369
6370 return 0;
6371}
6372
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006373static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006374 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006375{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006376 struct drm_atomic_state *state = pipe_config->base.state;
6377 struct intel_crtc *other_crtc;
6378 struct intel_crtc_state *other_crtc_state;
6379
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006380 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6381 pipe_name(pipe), pipe_config->fdi_lanes);
6382 if (pipe_config->fdi_lanes > 4) {
6383 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6384 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006385 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006386 }
6387
Paulo Zanonibafb6552013-11-02 21:07:44 -07006388 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006389 if (pipe_config->fdi_lanes > 2) {
6390 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6391 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006392 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006393 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006394 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006395 }
6396 }
6397
6398 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006399 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006400
6401 /* Ivybridge 3 pipe is really complicated */
6402 switch (pipe) {
6403 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006404 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006405 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006406 if (pipe_config->fdi_lanes <= 2)
6407 return 0;
6408
6409 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6410 other_crtc_state =
6411 intel_atomic_get_crtc_state(state, other_crtc);
6412 if (IS_ERR(other_crtc_state))
6413 return PTR_ERR(other_crtc_state);
6414
6415 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006416 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6417 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006418 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006419 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006420 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006421 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006422 if (pipe_config->fdi_lanes > 2) {
6423 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6424 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006425 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006426 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006427
6428 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6429 other_crtc_state =
6430 intel_atomic_get_crtc_state(state, other_crtc);
6431 if (IS_ERR(other_crtc_state))
6432 return PTR_ERR(other_crtc_state);
6433
6434 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006435 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006436 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006437 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006438 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006439 default:
6440 BUG();
6441 }
6442}
6443
Daniel Vettere29c22c2013-02-21 00:00:16 +01006444#define RETRY 1
6445static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006446 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006447{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006448 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006449 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006450 int lane, link_bw, fdi_dotclock, ret;
6451 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006452
Daniel Vettere29c22c2013-02-21 00:00:16 +01006453retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006454 /* FDI is a binary signal running at ~2.7GHz, encoding
6455 * each output octet as 10 bits. The actual frequency
6456 * is stored as a divider into a 100MHz clock, and the
6457 * mode pixel clock is stored in units of 1KHz.
6458 * Hence the bw of each lane in terms of the mode signal
6459 * is:
6460 */
6461 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6462
Damien Lespiau241bfc32013-09-25 16:45:37 +01006463 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006464
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006465 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006466 pipe_config->pipe_bpp);
6467
6468 pipe_config->fdi_lanes = lane;
6469
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006470 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006471 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006472
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006473 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6474 intel_crtc->pipe, pipe_config);
6475 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006476 pipe_config->pipe_bpp -= 2*3;
6477 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6478 pipe_config->pipe_bpp);
6479 needs_recompute = true;
6480 pipe_config->bw_constrained = true;
6481
6482 goto retry;
6483 }
6484
6485 if (needs_recompute)
6486 return RETRY;
6487
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006488 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006489}
6490
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006491static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6492 struct intel_crtc_state *pipe_config)
6493{
6494 if (pipe_config->pipe_bpp > 24)
6495 return false;
6496
6497 /* HSW can handle pixel rate up to cdclk? */
6498 if (IS_HASWELL(dev_priv->dev))
6499 return true;
6500
6501 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006502 * We compare against max which means we must take
6503 * the increased cdclk requirement into account when
6504 * calculating the new cdclk.
6505 *
6506 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006507 */
6508 return ilk_pipe_pixel_rate(pipe_config) <=
6509 dev_priv->max_cdclk_freq * 95 / 100;
6510}
6511
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006512static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006513 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006514{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006515 struct drm_device *dev = crtc->base.dev;
6516 struct drm_i915_private *dev_priv = dev->dev_private;
6517
Jani Nikulad330a952014-01-21 11:24:25 +02006518 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006519 hsw_crtc_supports_ips(crtc) &&
6520 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006521}
6522
Daniel Vettera43f6e02013-06-07 23:10:32 +02006523static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006524 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006525{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006526 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006527 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006528 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006529
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006530 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006531 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä44913152015-06-03 15:45:10 +03006532 int clock_limit = dev_priv->max_cdclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006533
6534 /*
6535 * Enable pixel doubling when the dot clock
6536 * is > 90% of the (display) core speed.
6537 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006538 * GDG double wide on either pipe,
6539 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006540 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006541 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006542 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006543 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006544 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006545 }
6546
Damien Lespiau241bfc32013-09-25 16:45:37 +01006547 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006548 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006549 }
Chris Wilson89749352010-09-12 18:25:19 +01006550
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006551 /*
6552 * Pipe horizontal size must be even in:
6553 * - DVO ganged mode
6554 * - LVDS dual channel mode
6555 * - Double wide pipe
6556 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006557 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006558 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6559 pipe_config->pipe_src_w &= ~1;
6560
Damien Lespiau8693a822013-05-03 18:48:11 +01006561 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6562 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006563 */
6564 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6565 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006566 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006567
Damien Lespiauf5adf942013-06-24 18:29:34 +01006568 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006569 hsw_compute_ips_config(crtc, pipe_config);
6570
Daniel Vetter877d48d2013-04-19 11:24:43 +02006571 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006572 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006573
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006574 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006575}
6576
Ville Syrjälä1652d192015-03-31 14:12:01 +03006577static int skylake_get_display_clock_speed(struct drm_device *dev)
6578{
6579 struct drm_i915_private *dev_priv = to_i915(dev);
6580 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6581 uint32_t cdctl = I915_READ(CDCLK_CTL);
6582 uint32_t linkrate;
6583
Damien Lespiau414355a2015-06-04 18:21:31 +01006584 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006585 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006586
6587 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6588 return 540000;
6589
6590 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006591 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006592
Damien Lespiau71cd8422015-04-30 16:39:17 +01006593 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6594 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006595 /* vco 8640 */
6596 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6597 case CDCLK_FREQ_450_432:
6598 return 432000;
6599 case CDCLK_FREQ_337_308:
6600 return 308570;
6601 case CDCLK_FREQ_675_617:
6602 return 617140;
6603 default:
6604 WARN(1, "Unknown cd freq selection\n");
6605 }
6606 } else {
6607 /* vco 8100 */
6608 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6609 case CDCLK_FREQ_450_432:
6610 return 450000;
6611 case CDCLK_FREQ_337_308:
6612 return 337500;
6613 case CDCLK_FREQ_675_617:
6614 return 675000;
6615 default:
6616 WARN(1, "Unknown cd freq selection\n");
6617 }
6618 }
6619
6620 /* error case, do as if DPLL0 isn't enabled */
6621 return 24000;
6622}
6623
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006624static int broxton_get_display_clock_speed(struct drm_device *dev)
6625{
6626 struct drm_i915_private *dev_priv = to_i915(dev);
6627 uint32_t cdctl = I915_READ(CDCLK_CTL);
6628 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6629 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6630 int cdclk;
6631
6632 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6633 return 19200;
6634
6635 cdclk = 19200 * pll_ratio / 2;
6636
6637 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6638 case BXT_CDCLK_CD2X_DIV_SEL_1:
6639 return cdclk; /* 576MHz or 624MHz */
6640 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6641 return cdclk * 2 / 3; /* 384MHz */
6642 case BXT_CDCLK_CD2X_DIV_SEL_2:
6643 return cdclk / 2; /* 288MHz */
6644 case BXT_CDCLK_CD2X_DIV_SEL_4:
6645 return cdclk / 4; /* 144MHz */
6646 }
6647
6648 /* error case, do as if DE PLL isn't enabled */
6649 return 19200;
6650}
6651
Ville Syrjälä1652d192015-03-31 14:12:01 +03006652static int broadwell_get_display_clock_speed(struct drm_device *dev)
6653{
6654 struct drm_i915_private *dev_priv = dev->dev_private;
6655 uint32_t lcpll = I915_READ(LCPLL_CTL);
6656 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6657
6658 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6659 return 800000;
6660 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6661 return 450000;
6662 else if (freq == LCPLL_CLK_FREQ_450)
6663 return 450000;
6664 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6665 return 540000;
6666 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6667 return 337500;
6668 else
6669 return 675000;
6670}
6671
6672static int haswell_get_display_clock_speed(struct drm_device *dev)
6673{
6674 struct drm_i915_private *dev_priv = dev->dev_private;
6675 uint32_t lcpll = I915_READ(LCPLL_CTL);
6676 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6677
6678 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6679 return 800000;
6680 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6681 return 450000;
6682 else if (freq == LCPLL_CLK_FREQ_450)
6683 return 450000;
6684 else if (IS_HSW_ULT(dev))
6685 return 337500;
6686 else
6687 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006688}
6689
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006690static int valleyview_get_display_clock_speed(struct drm_device *dev)
6691{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006692 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006693 u32 val;
6694 int divider;
6695
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006696 if (dev_priv->hpll_freq == 0)
6697 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6698
Ville Syrjäläa5805162015-05-26 20:42:30 +03006699 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006700 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006701 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006702
6703 divider = val & DISPLAY_FREQUENCY_VALUES;
6704
Ville Syrjälä7d007f42014-06-13 13:37:53 +03006705 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6706 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6707 "cdclk change in progress\n");
6708
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006709 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006710}
6711
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006712static int ilk_get_display_clock_speed(struct drm_device *dev)
6713{
6714 return 450000;
6715}
6716
Jesse Barnese70236a2009-09-21 10:42:27 -07006717static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006718{
Jesse Barnese70236a2009-09-21 10:42:27 -07006719 return 400000;
6720}
Jesse Barnes79e53942008-11-07 14:24:08 -08006721
Jesse Barnese70236a2009-09-21 10:42:27 -07006722static int i915_get_display_clock_speed(struct drm_device *dev)
6723{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006724 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006725}
Jesse Barnes79e53942008-11-07 14:24:08 -08006726
Jesse Barnese70236a2009-09-21 10:42:27 -07006727static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6728{
6729 return 200000;
6730}
Jesse Barnes79e53942008-11-07 14:24:08 -08006731
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006732static int pnv_get_display_clock_speed(struct drm_device *dev)
6733{
6734 u16 gcfgc = 0;
6735
6736 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6737
6738 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6739 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006740 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006741 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006742 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006743 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006744 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006745 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6746 return 200000;
6747 default:
6748 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6749 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006750 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006751 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006752 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006753 }
6754}
6755
Jesse Barnese70236a2009-09-21 10:42:27 -07006756static int i915gm_get_display_clock_speed(struct drm_device *dev)
6757{
6758 u16 gcfgc = 0;
6759
6760 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6761
6762 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006763 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006764 else {
6765 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6766 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006767 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006768 default:
6769 case GC_DISPLAY_CLOCK_190_200_MHZ:
6770 return 190000;
6771 }
6772 }
6773}
Jesse Barnes79e53942008-11-07 14:24:08 -08006774
Jesse Barnese70236a2009-09-21 10:42:27 -07006775static int i865_get_display_clock_speed(struct drm_device *dev)
6776{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006777 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006778}
6779
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006780static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006781{
6782 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006783
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006784 /*
6785 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6786 * encoding is different :(
6787 * FIXME is this the right way to detect 852GM/852GMV?
6788 */
6789 if (dev->pdev->revision == 0x1)
6790 return 133333;
6791
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006792 pci_bus_read_config_word(dev->pdev->bus,
6793 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6794
Jesse Barnese70236a2009-09-21 10:42:27 -07006795 /* Assume that the hardware is in the high speed state. This
6796 * should be the default.
6797 */
6798 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6799 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006800 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006801 case GC_CLOCK_100_200:
6802 return 200000;
6803 case GC_CLOCK_166_250:
6804 return 250000;
6805 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006806 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006807 case GC_CLOCK_133_266:
6808 case GC_CLOCK_133_266_2:
6809 case GC_CLOCK_166_266:
6810 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006811 }
6812
6813 /* Shouldn't happen */
6814 return 0;
6815}
6816
6817static int i830_get_display_clock_speed(struct drm_device *dev)
6818{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006819 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006820}
6821
Ville Syrjälä34edce22015-05-22 11:22:33 +03006822static unsigned int intel_hpll_vco(struct drm_device *dev)
6823{
6824 struct drm_i915_private *dev_priv = dev->dev_private;
6825 static const unsigned int blb_vco[8] = {
6826 [0] = 3200000,
6827 [1] = 4000000,
6828 [2] = 5333333,
6829 [3] = 4800000,
6830 [4] = 6400000,
6831 };
6832 static const unsigned int pnv_vco[8] = {
6833 [0] = 3200000,
6834 [1] = 4000000,
6835 [2] = 5333333,
6836 [3] = 4800000,
6837 [4] = 2666667,
6838 };
6839 static const unsigned int cl_vco[8] = {
6840 [0] = 3200000,
6841 [1] = 4000000,
6842 [2] = 5333333,
6843 [3] = 6400000,
6844 [4] = 3333333,
6845 [5] = 3566667,
6846 [6] = 4266667,
6847 };
6848 static const unsigned int elk_vco[8] = {
6849 [0] = 3200000,
6850 [1] = 4000000,
6851 [2] = 5333333,
6852 [3] = 4800000,
6853 };
6854 static const unsigned int ctg_vco[8] = {
6855 [0] = 3200000,
6856 [1] = 4000000,
6857 [2] = 5333333,
6858 [3] = 6400000,
6859 [4] = 2666667,
6860 [5] = 4266667,
6861 };
6862 const unsigned int *vco_table;
6863 unsigned int vco;
6864 uint8_t tmp = 0;
6865
6866 /* FIXME other chipsets? */
6867 if (IS_GM45(dev))
6868 vco_table = ctg_vco;
6869 else if (IS_G4X(dev))
6870 vco_table = elk_vco;
6871 else if (IS_CRESTLINE(dev))
6872 vco_table = cl_vco;
6873 else if (IS_PINEVIEW(dev))
6874 vco_table = pnv_vco;
6875 else if (IS_G33(dev))
6876 vco_table = blb_vco;
6877 else
6878 return 0;
6879
6880 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6881
6882 vco = vco_table[tmp & 0x7];
6883 if (vco == 0)
6884 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6885 else
6886 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6887
6888 return vco;
6889}
6890
6891static int gm45_get_display_clock_speed(struct drm_device *dev)
6892{
6893 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6894 uint16_t tmp = 0;
6895
6896 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6897
6898 cdclk_sel = (tmp >> 12) & 0x1;
6899
6900 switch (vco) {
6901 case 2666667:
6902 case 4000000:
6903 case 5333333:
6904 return cdclk_sel ? 333333 : 222222;
6905 case 3200000:
6906 return cdclk_sel ? 320000 : 228571;
6907 default:
6908 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6909 return 222222;
6910 }
6911}
6912
6913static int i965gm_get_display_clock_speed(struct drm_device *dev)
6914{
6915 static const uint8_t div_3200[] = { 16, 10, 8 };
6916 static const uint8_t div_4000[] = { 20, 12, 10 };
6917 static const uint8_t div_5333[] = { 24, 16, 14 };
6918 const uint8_t *div_table;
6919 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6920 uint16_t tmp = 0;
6921
6922 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6923
6924 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6925
6926 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6927 goto fail;
6928
6929 switch (vco) {
6930 case 3200000:
6931 div_table = div_3200;
6932 break;
6933 case 4000000:
6934 div_table = div_4000;
6935 break;
6936 case 5333333:
6937 div_table = div_5333;
6938 break;
6939 default:
6940 goto fail;
6941 }
6942
6943 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6944
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006945fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006946 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6947 return 200000;
6948}
6949
6950static int g33_get_display_clock_speed(struct drm_device *dev)
6951{
6952 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6953 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6954 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6955 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6956 const uint8_t *div_table;
6957 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6958 uint16_t tmp = 0;
6959
6960 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6961
6962 cdclk_sel = (tmp >> 4) & 0x7;
6963
6964 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6965 goto fail;
6966
6967 switch (vco) {
6968 case 3200000:
6969 div_table = div_3200;
6970 break;
6971 case 4000000:
6972 div_table = div_4000;
6973 break;
6974 case 4800000:
6975 div_table = div_4800;
6976 break;
6977 case 5333333:
6978 div_table = div_5333;
6979 break;
6980 default:
6981 goto fail;
6982 }
6983
6984 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6985
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006986fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006987 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
6988 return 190476;
6989}
6990
Zhenyu Wang2c072452009-06-05 15:38:42 +08006991static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006992intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006993{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006994 while (*num > DATA_LINK_M_N_MASK ||
6995 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006996 *num >>= 1;
6997 *den >>= 1;
6998 }
6999}
7000
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007001static void compute_m_n(unsigned int m, unsigned int n,
7002 uint32_t *ret_m, uint32_t *ret_n)
7003{
7004 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7005 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7006 intel_reduce_m_n_ratio(ret_m, ret_n);
7007}
7008
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007009void
7010intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7011 int pixel_clock, int link_clock,
7012 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007013{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007014 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007015
7016 compute_m_n(bits_per_pixel * pixel_clock,
7017 link_clock * nlanes * 8,
7018 &m_n->gmch_m, &m_n->gmch_n);
7019
7020 compute_m_n(pixel_clock, link_clock,
7021 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007022}
7023
Chris Wilsona7615032011-01-12 17:04:08 +00007024static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7025{
Jani Nikulad330a952014-01-21 11:24:25 +02007026 if (i915.panel_use_ssc >= 0)
7027 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007028 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007029 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007030}
7031
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007032static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7033 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007034{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007035 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007036 struct drm_i915_private *dev_priv = dev->dev_private;
7037 int refclk;
7038
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007039 WARN_ON(!crtc_state->base.state);
7040
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007041 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007042 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007043 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007044 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007045 refclk = dev_priv->vbt.lvds_ssc_freq;
7046 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007047 } else if (!IS_GEN2(dev)) {
7048 refclk = 96000;
7049 } else {
7050 refclk = 48000;
7051 }
7052
7053 return refclk;
7054}
7055
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007056static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007057{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007058 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007059}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007060
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007061static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7062{
7063 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007064}
7065
Daniel Vetterf47709a2013-03-28 10:42:02 +01007066static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007067 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007068 intel_clock_t *reduced_clock)
7069{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007070 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007071 u32 fp, fp2 = 0;
7072
7073 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007074 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007075 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007076 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007077 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007078 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007079 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007080 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007081 }
7082
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007083 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007084
Daniel Vetterf47709a2013-03-28 10:42:02 +01007085 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007086 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007087 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007088 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007089 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007090 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007091 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007092 }
7093}
7094
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007095static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7096 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007097{
7098 u32 reg_val;
7099
7100 /*
7101 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7102 * and set it to a reasonable value instead.
7103 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007104 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007105 reg_val &= 0xffffff00;
7106 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007107 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007108
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007109 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007110 reg_val &= 0x8cffffff;
7111 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007112 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007113
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007114 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007115 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007116 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007117
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007118 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007119 reg_val &= 0x00ffffff;
7120 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007121 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007122}
7123
Daniel Vetterb5518422013-05-03 11:49:48 +02007124static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7125 struct intel_link_m_n *m_n)
7126{
7127 struct drm_device *dev = crtc->base.dev;
7128 struct drm_i915_private *dev_priv = dev->dev_private;
7129 int pipe = crtc->pipe;
7130
Daniel Vettere3b95f12013-05-03 11:49:49 +02007131 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7132 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7133 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7134 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007135}
7136
7137static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007138 struct intel_link_m_n *m_n,
7139 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007140{
7141 struct drm_device *dev = crtc->base.dev;
7142 struct drm_i915_private *dev_priv = dev->dev_private;
7143 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007144 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007145
7146 if (INTEL_INFO(dev)->gen >= 5) {
7147 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7148 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7149 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7150 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007151 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7152 * for gen < 8) and if DRRS is supported (to make sure the
7153 * registers are not unnecessarily accessed).
7154 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307155 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007156 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007157 I915_WRITE(PIPE_DATA_M2(transcoder),
7158 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7159 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7160 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7161 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7162 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007163 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007164 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7165 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7166 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7167 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007168 }
7169}
7170
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307171void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007172{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307173 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7174
7175 if (m_n == M1_N1) {
7176 dp_m_n = &crtc->config->dp_m_n;
7177 dp_m2_n2 = &crtc->config->dp_m2_n2;
7178 } else if (m_n == M2_N2) {
7179
7180 /*
7181 * M2_N2 registers are not supported. Hence m2_n2 divider value
7182 * needs to be programmed into M1_N1.
7183 */
7184 dp_m_n = &crtc->config->dp_m2_n2;
7185 } else {
7186 DRM_ERROR("Unsupported divider value\n");
7187 return;
7188 }
7189
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007190 if (crtc->config->has_pch_encoder)
7191 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007192 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307193 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007194}
7195
Daniel Vetter251ac862015-06-18 10:30:24 +02007196static void vlv_compute_dpll(struct intel_crtc *crtc,
7197 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007198{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007199 u32 dpll, dpll_md;
7200
7201 /*
7202 * Enable DPIO clock input. We should never disable the reference
7203 * clock for pipe B, since VGA hotplug / manual detection depends
7204 * on it.
7205 */
7206 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
7207 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
7208 /* We should never disable this, set it here for state tracking */
7209 if (crtc->pipe == PIPE_B)
7210 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7211 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007212 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007213
Ville Syrjäläd288f652014-10-28 13:20:22 +02007214 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007215 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007216 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007217}
7218
Ville Syrjäläd288f652014-10-28 13:20:22 +02007219static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007220 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007221{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007222 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007223 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007224 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007225 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007226 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007227 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007228
Ville Syrjäläa5805162015-05-26 20:42:30 +03007229 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007230
Ville Syrjäläd288f652014-10-28 13:20:22 +02007231 bestn = pipe_config->dpll.n;
7232 bestm1 = pipe_config->dpll.m1;
7233 bestm2 = pipe_config->dpll.m2;
7234 bestp1 = pipe_config->dpll.p1;
7235 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007236
Jesse Barnes89b667f2013-04-18 14:51:36 -07007237 /* See eDP HDMI DPIO driver vbios notes doc */
7238
7239 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007240 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007241 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007242
7243 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007244 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007245
7246 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007247 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007248 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007249 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007250
7251 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007252 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007253
7254 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007255 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7256 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7257 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007258 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007259
7260 /*
7261 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7262 * but we don't support that).
7263 * Note: don't use the DAC post divider as it seems unstable.
7264 */
7265 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007266 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007267
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007268 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007269 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007270
Jesse Barnes89b667f2013-04-18 14:51:36 -07007271 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007272 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007273 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7274 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007275 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007276 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007277 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007278 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007279 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007280
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007281 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007282 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007283 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007284 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007285 0x0df40000);
7286 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007287 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007288 0x0df70000);
7289 } else { /* HDMI or VGA */
7290 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007291 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007292 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007293 0x0df70000);
7294 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007295 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007296 0x0df40000);
7297 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007298
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007299 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007300 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007301 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7302 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007303 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007304 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007305
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007306 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007307 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007308}
7309
Daniel Vetter251ac862015-06-18 10:30:24 +02007310static void chv_compute_dpll(struct intel_crtc *crtc,
7311 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007312{
Ville Syrjäläd288f652014-10-28 13:20:22 +02007313 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007314 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
7315 DPLL_VCO_ENABLE;
7316 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007317 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007318
Ville Syrjäläd288f652014-10-28 13:20:22 +02007319 pipe_config->dpll_hw_state.dpll_md =
7320 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007321}
7322
Ville Syrjäläd288f652014-10-28 13:20:22 +02007323static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007324 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007325{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007326 struct drm_device *dev = crtc->base.dev;
7327 struct drm_i915_private *dev_priv = dev->dev_private;
7328 int pipe = crtc->pipe;
7329 int dpll_reg = DPLL(crtc->pipe);
7330 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307331 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007332 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307333 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307334 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007335
Ville Syrjäläd288f652014-10-28 13:20:22 +02007336 bestn = pipe_config->dpll.n;
7337 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7338 bestm1 = pipe_config->dpll.m1;
7339 bestm2 = pipe_config->dpll.m2 >> 22;
7340 bestp1 = pipe_config->dpll.p1;
7341 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307342 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307343 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307344 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007345
7346 /*
7347 * Enable Refclk and SSC
7348 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007349 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007350 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007351
Ville Syrjäläa5805162015-05-26 20:42:30 +03007352 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007353
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007354 /* p1 and p2 divider */
7355 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7356 5 << DPIO_CHV_S1_DIV_SHIFT |
7357 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7358 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7359 1 << DPIO_CHV_K_DIV_SHIFT);
7360
7361 /* Feedback post-divider - m2 */
7362 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7363
7364 /* Feedback refclk divider - n and m1 */
7365 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7366 DPIO_CHV_M1_DIV_BY_2 |
7367 1 << DPIO_CHV_N_DIV_SHIFT);
7368
7369 /* M2 fraction division */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307370 if (bestm2_frac)
7371 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007372
7373 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307374 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7375 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7376 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7377 if (bestm2_frac)
7378 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7379 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007380
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307381 /* Program digital lock detect threshold */
7382 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7383 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7384 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7385 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7386 if (!bestm2_frac)
7387 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7388 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7389
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007390 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307391 if (vco == 5400000) {
7392 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7393 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7394 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7395 tribuf_calcntr = 0x9;
7396 } else if (vco <= 6200000) {
7397 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7398 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7399 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7400 tribuf_calcntr = 0x9;
7401 } else if (vco <= 6480000) {
7402 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7403 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7404 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7405 tribuf_calcntr = 0x8;
7406 } else {
7407 /* Not supported. Apply the same limits as in the max case */
7408 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7409 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7410 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7411 tribuf_calcntr = 0;
7412 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007413 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7414
Ville Syrjälä968040b2015-03-11 22:52:08 +02007415 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307416 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7417 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7418 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7419
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007420 /* AFC Recal */
7421 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7422 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7423 DPIO_AFC_RECAL);
7424
Ville Syrjäläa5805162015-05-26 20:42:30 +03007425 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007426}
7427
Ville Syrjäläd288f652014-10-28 13:20:22 +02007428/**
7429 * vlv_force_pll_on - forcibly enable just the PLL
7430 * @dev_priv: i915 private structure
7431 * @pipe: pipe PLL to enable
7432 * @dpll: PLL configuration
7433 *
7434 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7435 * in cases where we need the PLL enabled even when @pipe is not going to
7436 * be enabled.
7437 */
7438void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7439 const struct dpll *dpll)
7440{
7441 struct intel_crtc *crtc =
7442 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007443 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007444 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007445 .pixel_multiplier = 1,
7446 .dpll = *dpll,
7447 };
7448
7449 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007450 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007451 chv_prepare_pll(crtc, &pipe_config);
7452 chv_enable_pll(crtc, &pipe_config);
7453 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007454 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007455 vlv_prepare_pll(crtc, &pipe_config);
7456 vlv_enable_pll(crtc, &pipe_config);
7457 }
7458}
7459
7460/**
7461 * vlv_force_pll_off - forcibly disable just the PLL
7462 * @dev_priv: i915 private structure
7463 * @pipe: pipe PLL to disable
7464 *
7465 * Disable the PLL for @pipe. To be used in cases where we need
7466 * the PLL enabled even when @pipe is not going to be enabled.
7467 */
7468void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7469{
7470 if (IS_CHERRYVIEW(dev))
7471 chv_disable_pll(to_i915(dev), pipe);
7472 else
7473 vlv_disable_pll(to_i915(dev), pipe);
7474}
7475
Daniel Vetter251ac862015-06-18 10:30:24 +02007476static void i9xx_compute_dpll(struct intel_crtc *crtc,
7477 struct intel_crtc_state *crtc_state,
7478 intel_clock_t *reduced_clock,
7479 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007480{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007481 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007482 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007483 u32 dpll;
7484 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007485 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007486
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007487 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307488
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007489 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7490 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007491
7492 dpll = DPLL_VGA_MODE_DIS;
7493
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007494 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007495 dpll |= DPLLB_MODE_LVDS;
7496 else
7497 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007498
Daniel Vetteref1b4602013-06-01 17:17:04 +02007499 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007500 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007501 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007502 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007503
7504 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007505 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007506
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007507 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007508 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007509
7510 /* compute bitmask from p1 value */
7511 if (IS_PINEVIEW(dev))
7512 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7513 else {
7514 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7515 if (IS_G4X(dev) && reduced_clock)
7516 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7517 }
7518 switch (clock->p2) {
7519 case 5:
7520 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7521 break;
7522 case 7:
7523 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7524 break;
7525 case 10:
7526 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7527 break;
7528 case 14:
7529 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7530 break;
7531 }
7532 if (INTEL_INFO(dev)->gen >= 4)
7533 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7534
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007535 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007536 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007537 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007538 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7539 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7540 else
7541 dpll |= PLL_REF_INPUT_DREFCLK;
7542
7543 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007544 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007545
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007546 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007547 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007548 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007549 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007550 }
7551}
7552
Daniel Vetter251ac862015-06-18 10:30:24 +02007553static void i8xx_compute_dpll(struct intel_crtc *crtc,
7554 struct intel_crtc_state *crtc_state,
7555 intel_clock_t *reduced_clock,
7556 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007557{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007558 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007559 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007560 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007561 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007562
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007563 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307564
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007565 dpll = DPLL_VGA_MODE_DIS;
7566
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007567 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007568 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7569 } else {
7570 if (clock->p1 == 2)
7571 dpll |= PLL_P1_DIVIDE_BY_TWO;
7572 else
7573 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7574 if (clock->p2 == 4)
7575 dpll |= PLL_P2_DIVIDE_BY_4;
7576 }
7577
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007578 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007579 dpll |= DPLL_DVO_2X_MODE;
7580
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007581 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007582 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7583 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7584 else
7585 dpll |= PLL_REF_INPUT_DREFCLK;
7586
7587 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007588 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007589}
7590
Daniel Vetter8a654f32013-06-01 17:16:22 +02007591static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007592{
7593 struct drm_device *dev = intel_crtc->base.dev;
7594 struct drm_i915_private *dev_priv = dev->dev_private;
7595 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007596 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02007597 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007598 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007599 uint32_t crtc_vtotal, crtc_vblank_end;
7600 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007601
7602 /* We need to be careful not to changed the adjusted mode, for otherwise
7603 * the hw state checker will get angry at the mismatch. */
7604 crtc_vtotal = adjusted_mode->crtc_vtotal;
7605 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007606
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007607 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007608 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007609 crtc_vtotal -= 1;
7610 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007611
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007612 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007613 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7614 else
7615 vsyncshift = adjusted_mode->crtc_hsync_start -
7616 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007617 if (vsyncshift < 0)
7618 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007619 }
7620
7621 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007622 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007623
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007624 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007625 (adjusted_mode->crtc_hdisplay - 1) |
7626 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007627 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007628 (adjusted_mode->crtc_hblank_start - 1) |
7629 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007630 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007631 (adjusted_mode->crtc_hsync_start - 1) |
7632 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7633
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007634 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007635 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007636 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007637 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007638 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007639 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007640 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007641 (adjusted_mode->crtc_vsync_start - 1) |
7642 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7643
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007644 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7645 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7646 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7647 * bits. */
7648 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7649 (pipe == PIPE_B || pipe == PIPE_C))
7650 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7651
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007652 /* pipesrc controls the size that is scaled from, which should
7653 * always be the user's requested size.
7654 */
7655 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007656 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7657 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007658}
7659
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007660static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007661 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007662{
7663 struct drm_device *dev = crtc->base.dev;
7664 struct drm_i915_private *dev_priv = dev->dev_private;
7665 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7666 uint32_t tmp;
7667
7668 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007669 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7670 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007671 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007672 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7673 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007674 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007675 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7676 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007677
7678 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007679 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7680 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007681 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007682 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7683 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007684 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007685 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7686 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007687
7688 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007689 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7690 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7691 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007692 }
7693
7694 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007695 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7696 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7697
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007698 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7699 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007700}
7701
Daniel Vetterf6a83282014-02-11 15:28:57 -08007702void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007703 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007704{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007705 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7706 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7707 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7708 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007709
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007710 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7711 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7712 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7713 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007714
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007715 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007716
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007717 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7718 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007719}
7720
Daniel Vetter84b046f2013-02-19 18:48:54 +01007721static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7722{
7723 struct drm_device *dev = intel_crtc->base.dev;
7724 struct drm_i915_private *dev_priv = dev->dev_private;
7725 uint32_t pipeconf;
7726
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007727 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007728
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007729 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7730 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7731 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007732
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007733 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007734 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007735
Daniel Vetterff9ce462013-04-24 14:57:17 +02007736 /* only g4x and later have fancy bpc/dither controls */
7737 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007738 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007739 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007740 pipeconf |= PIPECONF_DITHER_EN |
7741 PIPECONF_DITHER_TYPE_SP;
7742
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007743 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007744 case 18:
7745 pipeconf |= PIPECONF_6BPC;
7746 break;
7747 case 24:
7748 pipeconf |= PIPECONF_8BPC;
7749 break;
7750 case 30:
7751 pipeconf |= PIPECONF_10BPC;
7752 break;
7753 default:
7754 /* Case prevented by intel_choose_pipe_bpp_dither. */
7755 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007756 }
7757 }
7758
7759 if (HAS_PIPE_CXSR(dev)) {
7760 if (intel_crtc->lowfreq_avail) {
7761 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7762 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7763 } else {
7764 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007765 }
7766 }
7767
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007768 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007769 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007770 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007771 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7772 else
7773 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7774 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007775 pipeconf |= PIPECONF_PROGRESSIVE;
7776
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007777 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007778 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007779
Daniel Vetter84b046f2013-02-19 18:48:54 +01007780 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7781 POSTING_READ(PIPECONF(intel_crtc->pipe));
7782}
7783
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007784static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7785 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007786{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007787 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007788 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007789 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007790 intel_clock_t clock;
7791 bool ok;
7792 bool is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007793 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007794 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007795 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007796 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007797 struct drm_connector_state *connector_state;
7798 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007799
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007800 memset(&crtc_state->dpll_hw_state, 0,
7801 sizeof(crtc_state->dpll_hw_state));
7802
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007803 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007804 if (connector_state->crtc != &crtc->base)
7805 continue;
7806
7807 encoder = to_intel_encoder(connector_state->best_encoder);
7808
Chris Wilson5eddb702010-09-11 13:48:45 +01007809 switch (encoder->type) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007810 case INTEL_OUTPUT_DSI:
7811 is_dsi = true;
7812 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007813 default:
7814 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007815 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007816
Eric Anholtc751ce42010-03-25 11:48:48 -07007817 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007818 }
7819
Jani Nikulaf2335332013-09-13 11:03:09 +03007820 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007821 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007822
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007823 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007824 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007825
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007826 /*
7827 * Returns a set of divisors for the desired target clock with
7828 * the given refclk, or FALSE. The returned values represent
7829 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7830 * 2) / p1 / p2.
7831 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007832 limit = intel_limit(crtc_state, refclk);
7833 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007834 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007835 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007836 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007837 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7838 return -EINVAL;
7839 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007840
Jani Nikulaf2335332013-09-13 11:03:09 +03007841 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007842 crtc_state->dpll.n = clock.n;
7843 crtc_state->dpll.m1 = clock.m1;
7844 crtc_state->dpll.m2 = clock.m2;
7845 crtc_state->dpll.p1 = clock.p1;
7846 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007847 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007848
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007849 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007850 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007851 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007852 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007853 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007854 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007855 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007856 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007857 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007858 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007859 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007860
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007861 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007862}
7863
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007864static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007865 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007866{
7867 struct drm_device *dev = crtc->base.dev;
7868 struct drm_i915_private *dev_priv = dev->dev_private;
7869 uint32_t tmp;
7870
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007871 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7872 return;
7873
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007874 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007875 if (!(tmp & PFIT_ENABLE))
7876 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007877
Daniel Vetter06922822013-07-11 13:35:40 +02007878 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007879 if (INTEL_INFO(dev)->gen < 4) {
7880 if (crtc->pipe != PIPE_B)
7881 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007882 } else {
7883 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7884 return;
7885 }
7886
Daniel Vetter06922822013-07-11 13:35:40 +02007887 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007888 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7889 if (INTEL_INFO(dev)->gen < 5)
7890 pipe_config->gmch_pfit.lvds_border_bits =
7891 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7892}
7893
Jesse Barnesacbec812013-09-20 11:29:32 -07007894static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007895 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007896{
7897 struct drm_device *dev = crtc->base.dev;
7898 struct drm_i915_private *dev_priv = dev->dev_private;
7899 int pipe = pipe_config->cpu_transcoder;
7900 intel_clock_t clock;
7901 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007902 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007903
Shobhit Kumarf573de52014-07-30 20:32:37 +05307904 /* In case of MIPI DPLL will not even be used */
7905 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7906 return;
7907
Ville Syrjäläa5805162015-05-26 20:42:30 +03007908 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007909 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007910 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007911
7912 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7913 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7914 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7915 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7916 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7917
Ville Syrjäläf6466282013-10-14 14:50:31 +03007918 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007919
Ville Syrjäläf6466282013-10-14 14:50:31 +03007920 /* clock.dot is the fast clock */
7921 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07007922}
7923
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007924static void
7925i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7926 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007927{
7928 struct drm_device *dev = crtc->base.dev;
7929 struct drm_i915_private *dev_priv = dev->dev_private;
7930 u32 val, base, offset;
7931 int pipe = crtc->pipe, plane = crtc->plane;
7932 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007933 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007934 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007935 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007936
Damien Lespiau42a7b082015-02-05 19:35:13 +00007937 val = I915_READ(DSPCNTR(plane));
7938 if (!(val & DISPLAY_PLANE_ENABLE))
7939 return;
7940
Damien Lespiaud9806c92015-01-21 14:07:19 +00007941 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007942 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007943 DRM_DEBUG_KMS("failed to alloc fb\n");
7944 return;
7945 }
7946
Damien Lespiau1b842c82015-01-21 13:50:54 +00007947 fb = &intel_fb->base;
7948
Daniel Vetter18c52472015-02-10 17:16:09 +00007949 if (INTEL_INFO(dev)->gen >= 4) {
7950 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007951 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007952 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7953 }
7954 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007955
7956 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007957 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007958 fb->pixel_format = fourcc;
7959 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007960
7961 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007962 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007963 offset = I915_READ(DSPTILEOFF(plane));
7964 else
7965 offset = I915_READ(DSPLINOFF(plane));
7966 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7967 } else {
7968 base = I915_READ(DSPADDR(plane));
7969 }
7970 plane_config->base = base;
7971
7972 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007973 fb->width = ((val >> 16) & 0xfff) + 1;
7974 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007975
7976 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007977 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007978
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007979 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007980 fb->pixel_format,
7981 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007982
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007983 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007984
Damien Lespiau2844a922015-01-20 12:51:48 +00007985 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7986 pipe_name(pipe), plane, fb->width, fb->height,
7987 fb->bits_per_pixel, base, fb->pitches[0],
7988 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007989
Damien Lespiau2d140302015-02-05 17:22:18 +00007990 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007991}
7992
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007993static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007994 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007995{
7996 struct drm_device *dev = crtc->base.dev;
7997 struct drm_i915_private *dev_priv = dev->dev_private;
7998 int pipe = pipe_config->cpu_transcoder;
7999 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8000 intel_clock_t clock;
8001 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
8002 int refclk = 100000;
8003
Ville Syrjäläa5805162015-05-26 20:42:30 +03008004 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008005 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8006 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8007 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8008 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008009 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008010
8011 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
8012 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
8013 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8014 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8015 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8016
8017 chv_clock(refclk, &clock);
8018
8019 /* clock.dot is the fast clock */
8020 pipe_config->port_clock = clock.dot / 5;
8021}
8022
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008023static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008024 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008025{
8026 struct drm_device *dev = crtc->base.dev;
8027 struct drm_i915_private *dev_priv = dev->dev_private;
8028 uint32_t tmp;
8029
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008030 if (!intel_display_power_is_enabled(dev_priv,
8031 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008032 return false;
8033
Daniel Vettere143a212013-07-04 12:01:15 +02008034 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008035 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008036
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008037 tmp = I915_READ(PIPECONF(crtc->pipe));
8038 if (!(tmp & PIPECONF_ENABLE))
8039 return false;
8040
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008041 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8042 switch (tmp & PIPECONF_BPC_MASK) {
8043 case PIPECONF_6BPC:
8044 pipe_config->pipe_bpp = 18;
8045 break;
8046 case PIPECONF_8BPC:
8047 pipe_config->pipe_bpp = 24;
8048 break;
8049 case PIPECONF_10BPC:
8050 pipe_config->pipe_bpp = 30;
8051 break;
8052 default:
8053 break;
8054 }
8055 }
8056
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008057 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8058 pipe_config->limited_color_range = true;
8059
Ville Syrjälä282740f2013-09-04 18:30:03 +03008060 if (INTEL_INFO(dev)->gen < 4)
8061 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8062
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008063 intel_get_pipe_timings(crtc, pipe_config);
8064
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008065 i9xx_get_pfit_config(crtc, pipe_config);
8066
Daniel Vetter6c49f242013-06-06 12:45:25 +02008067 if (INTEL_INFO(dev)->gen >= 4) {
8068 tmp = I915_READ(DPLL_MD(crtc->pipe));
8069 pipe_config->pixel_multiplier =
8070 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8071 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008072 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008073 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8074 tmp = I915_READ(DPLL(crtc->pipe));
8075 pipe_config->pixel_multiplier =
8076 ((tmp & SDVO_MULTIPLIER_MASK)
8077 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8078 } else {
8079 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8080 * port and will be fixed up in the encoder->get_config
8081 * function. */
8082 pipe_config->pixel_multiplier = 1;
8083 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008084 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8085 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008086 /*
8087 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8088 * on 830. Filter it out here so that we don't
8089 * report errors due to that.
8090 */
8091 if (IS_I830(dev))
8092 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8093
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008094 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8095 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008096 } else {
8097 /* Mask out read-only status bits. */
8098 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8099 DPLL_PORTC_READY_MASK |
8100 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008101 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008102
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008103 if (IS_CHERRYVIEW(dev))
8104 chv_crtc_clock_get(crtc, pipe_config);
8105 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008106 vlv_crtc_clock_get(crtc, pipe_config);
8107 else
8108 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008109
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008110 return true;
8111}
8112
Paulo Zanonidde86e22012-12-01 12:04:25 -02008113static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008114{
8115 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008116 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008117 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008118 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008119 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008120 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008121 bool has_ck505 = false;
8122 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008123
8124 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008125 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008126 switch (encoder->type) {
8127 case INTEL_OUTPUT_LVDS:
8128 has_panel = true;
8129 has_lvds = true;
8130 break;
8131 case INTEL_OUTPUT_EDP:
8132 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008133 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008134 has_cpu_edp = true;
8135 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008136 default:
8137 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008138 }
8139 }
8140
Keith Packard99eb6a02011-09-26 14:29:12 -07008141 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008142 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008143 can_ssc = has_ck505;
8144 } else {
8145 has_ck505 = false;
8146 can_ssc = true;
8147 }
8148
Imre Deak2de69052013-05-08 13:14:04 +03008149 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8150 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008151
8152 /* Ironlake: try to setup display ref clock before DPLL
8153 * enabling. This is only under driver's control after
8154 * PCH B stepping, previous chipset stepping should be
8155 * ignoring this setting.
8156 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008157 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008158
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008159 /* As we must carefully and slowly disable/enable each source in turn,
8160 * compute the final state we want first and check if we need to
8161 * make any changes at all.
8162 */
8163 final = val;
8164 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008165 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008166 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008167 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008168 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8169
8170 final &= ~DREF_SSC_SOURCE_MASK;
8171 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8172 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008173
Keith Packard199e5d72011-09-22 12:01:57 -07008174 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008175 final |= DREF_SSC_SOURCE_ENABLE;
8176
8177 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8178 final |= DREF_SSC1_ENABLE;
8179
8180 if (has_cpu_edp) {
8181 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8182 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8183 else
8184 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8185 } else
8186 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8187 } else {
8188 final |= DREF_SSC_SOURCE_DISABLE;
8189 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8190 }
8191
8192 if (final == val)
8193 return;
8194
8195 /* Always enable nonspread source */
8196 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8197
8198 if (has_ck505)
8199 val |= DREF_NONSPREAD_CK505_ENABLE;
8200 else
8201 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8202
8203 if (has_panel) {
8204 val &= ~DREF_SSC_SOURCE_MASK;
8205 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008206
Keith Packard199e5d72011-09-22 12:01:57 -07008207 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008208 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008209 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008210 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008211 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008212 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008213
8214 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008215 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008216 POSTING_READ(PCH_DREF_CONTROL);
8217 udelay(200);
8218
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008219 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008220
8221 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008222 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008223 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008224 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008225 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008226 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008227 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008228 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008229 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008230
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008231 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008232 POSTING_READ(PCH_DREF_CONTROL);
8233 udelay(200);
8234 } else {
8235 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8236
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008237 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008238
8239 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008240 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008241
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008242 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008243 POSTING_READ(PCH_DREF_CONTROL);
8244 udelay(200);
8245
8246 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008247 val &= ~DREF_SSC_SOURCE_MASK;
8248 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008249
8250 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008251 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008252
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008253 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008254 POSTING_READ(PCH_DREF_CONTROL);
8255 udelay(200);
8256 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008257
8258 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008259}
8260
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008261static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008262{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008263 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008264
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008265 tmp = I915_READ(SOUTH_CHICKEN2);
8266 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8267 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008268
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008269 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8270 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8271 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008272
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008273 tmp = I915_READ(SOUTH_CHICKEN2);
8274 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8275 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008276
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008277 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8278 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8279 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008280}
8281
8282/* WaMPhyProgramming:hsw */
8283static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8284{
8285 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008286
8287 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8288 tmp &= ~(0xFF << 24);
8289 tmp |= (0x12 << 24);
8290 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8291
Paulo Zanonidde86e22012-12-01 12:04:25 -02008292 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8293 tmp |= (1 << 11);
8294 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8295
8296 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8297 tmp |= (1 << 11);
8298 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8299
Paulo Zanonidde86e22012-12-01 12:04:25 -02008300 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8301 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8302 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8303
8304 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8305 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8306 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8307
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008308 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8309 tmp &= ~(7 << 13);
8310 tmp |= (5 << 13);
8311 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008312
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008313 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8314 tmp &= ~(7 << 13);
8315 tmp |= (5 << 13);
8316 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008317
8318 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8319 tmp &= ~0xFF;
8320 tmp |= 0x1C;
8321 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8322
8323 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8324 tmp &= ~0xFF;
8325 tmp |= 0x1C;
8326 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8327
8328 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8329 tmp &= ~(0xFF << 16);
8330 tmp |= (0x1C << 16);
8331 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8332
8333 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8334 tmp &= ~(0xFF << 16);
8335 tmp |= (0x1C << 16);
8336 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8337
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008338 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8339 tmp |= (1 << 27);
8340 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008341
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008342 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8343 tmp |= (1 << 27);
8344 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008345
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008346 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8347 tmp &= ~(0xF << 28);
8348 tmp |= (4 << 28);
8349 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008350
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008351 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8352 tmp &= ~(0xF << 28);
8353 tmp |= (4 << 28);
8354 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008355}
8356
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008357/* Implements 3 different sequences from BSpec chapter "Display iCLK
8358 * Programming" based on the parameters passed:
8359 * - Sequence to enable CLKOUT_DP
8360 * - Sequence to enable CLKOUT_DP without spread
8361 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8362 */
8363static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8364 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008365{
8366 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008367 uint32_t reg, tmp;
8368
8369 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8370 with_spread = true;
8371 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
8372 with_fdi, "LP PCH doesn't have FDI\n"))
8373 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008374
Ville Syrjäläa5805162015-05-26 20:42:30 +03008375 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008376
8377 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8378 tmp &= ~SBI_SSCCTL_DISABLE;
8379 tmp |= SBI_SSCCTL_PATHALT;
8380 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8381
8382 udelay(24);
8383
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008384 if (with_spread) {
8385 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8386 tmp &= ~SBI_SSCCTL_PATHALT;
8387 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008388
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008389 if (with_fdi) {
8390 lpt_reset_fdi_mphy(dev_priv);
8391 lpt_program_fdi_mphy(dev_priv);
8392 }
8393 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008394
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008395 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8396 SBI_GEN0 : SBI_DBUFF0;
8397 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8398 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8399 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008400
Ville Syrjäläa5805162015-05-26 20:42:30 +03008401 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008402}
8403
Paulo Zanoni47701c32013-07-23 11:19:25 -03008404/* Sequence to disable CLKOUT_DP */
8405static void lpt_disable_clkout_dp(struct drm_device *dev)
8406{
8407 struct drm_i915_private *dev_priv = dev->dev_private;
8408 uint32_t reg, tmp;
8409
Ville Syrjäläa5805162015-05-26 20:42:30 +03008410 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008411
8412 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8413 SBI_GEN0 : SBI_DBUFF0;
8414 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8415 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8416 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8417
8418 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8419 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8420 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8421 tmp |= SBI_SSCCTL_PATHALT;
8422 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8423 udelay(32);
8424 }
8425 tmp |= SBI_SSCCTL_DISABLE;
8426 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8427 }
8428
Ville Syrjäläa5805162015-05-26 20:42:30 +03008429 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008430}
8431
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008432static void lpt_init_pch_refclk(struct drm_device *dev)
8433{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008434 struct intel_encoder *encoder;
8435 bool has_vga = false;
8436
Damien Lespiaub2784e12014-08-05 11:29:37 +01008437 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008438 switch (encoder->type) {
8439 case INTEL_OUTPUT_ANALOG:
8440 has_vga = true;
8441 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008442 default:
8443 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008444 }
8445 }
8446
Paulo Zanoni47701c32013-07-23 11:19:25 -03008447 if (has_vga)
8448 lpt_enable_clkout_dp(dev, true, true);
8449 else
8450 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008451}
8452
Paulo Zanonidde86e22012-12-01 12:04:25 -02008453/*
8454 * Initialize reference clocks when the driver loads
8455 */
8456void intel_init_pch_refclk(struct drm_device *dev)
8457{
8458 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8459 ironlake_init_pch_refclk(dev);
8460 else if (HAS_PCH_LPT(dev))
8461 lpt_init_pch_refclk(dev);
8462}
8463
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008464static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008465{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008466 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008467 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008468 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008469 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008470 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008471 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008472 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008473 bool is_lvds = false;
8474
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008475 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008476 if (connector_state->crtc != crtc_state->base.crtc)
8477 continue;
8478
8479 encoder = to_intel_encoder(connector_state->best_encoder);
8480
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008481 switch (encoder->type) {
8482 case INTEL_OUTPUT_LVDS:
8483 is_lvds = true;
8484 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008485 default:
8486 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008487 }
8488 num_connectors++;
8489 }
8490
8491 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008492 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008493 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008494 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008495 }
8496
8497 return 120000;
8498}
8499
Daniel Vetter6ff93602013-04-19 11:24:36 +02008500static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008501{
8502 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8503 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8504 int pipe = intel_crtc->pipe;
8505 uint32_t val;
8506
Daniel Vetter78114072013-06-13 00:54:57 +02008507 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008508
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008509 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008510 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008511 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008512 break;
8513 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008514 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008515 break;
8516 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008517 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008518 break;
8519 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008520 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008521 break;
8522 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008523 /* Case prevented by intel_choose_pipe_bpp_dither. */
8524 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008525 }
8526
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008527 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008528 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8529
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008530 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008531 val |= PIPECONF_INTERLACED_ILK;
8532 else
8533 val |= PIPECONF_PROGRESSIVE;
8534
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008535 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008536 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008537
Paulo Zanonic8203562012-09-12 10:06:29 -03008538 I915_WRITE(PIPECONF(pipe), val);
8539 POSTING_READ(PIPECONF(pipe));
8540}
8541
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008542/*
8543 * Set up the pipe CSC unit.
8544 *
8545 * Currently only full range RGB to limited range RGB conversion
8546 * is supported, but eventually this should handle various
8547 * RGB<->YCbCr scenarios as well.
8548 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008549static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008550{
8551 struct drm_device *dev = crtc->dev;
8552 struct drm_i915_private *dev_priv = dev->dev_private;
8553 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8554 int pipe = intel_crtc->pipe;
8555 uint16_t coeff = 0x7800; /* 1.0 */
8556
8557 /*
8558 * TODO: Check what kind of values actually come out of the pipe
8559 * with these coeff/postoff values and adjust to get the best
8560 * accuracy. Perhaps we even need to take the bpc value into
8561 * consideration.
8562 */
8563
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008564 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008565 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8566
8567 /*
8568 * GY/GU and RY/RU should be the other way around according
8569 * to BSpec, but reality doesn't agree. Just set them up in
8570 * a way that results in the correct picture.
8571 */
8572 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8573 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8574
8575 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8576 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8577
8578 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8579 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8580
8581 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8582 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8583 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8584
8585 if (INTEL_INFO(dev)->gen > 6) {
8586 uint16_t postoff = 0;
8587
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008588 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008589 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008590
8591 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8592 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8593 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8594
8595 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8596 } else {
8597 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8598
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008599 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008600 mode |= CSC_BLACK_SCREEN_OFFSET;
8601
8602 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8603 }
8604}
8605
Daniel Vetter6ff93602013-04-19 11:24:36 +02008606static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008607{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008608 struct drm_device *dev = crtc->dev;
8609 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008610 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008611 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008612 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008613 uint32_t val;
8614
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008615 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008616
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008617 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008618 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8619
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008620 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008621 val |= PIPECONF_INTERLACED_ILK;
8622 else
8623 val |= PIPECONF_PROGRESSIVE;
8624
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008625 I915_WRITE(PIPECONF(cpu_transcoder), val);
8626 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008627
8628 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8629 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008630
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05308631 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008632 val = 0;
8633
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008634 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008635 case 18:
8636 val |= PIPEMISC_DITHER_6_BPC;
8637 break;
8638 case 24:
8639 val |= PIPEMISC_DITHER_8_BPC;
8640 break;
8641 case 30:
8642 val |= PIPEMISC_DITHER_10_BPC;
8643 break;
8644 case 36:
8645 val |= PIPEMISC_DITHER_12_BPC;
8646 break;
8647 default:
8648 /* Case prevented by pipe_config_set_bpp. */
8649 BUG();
8650 }
8651
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008652 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008653 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8654
8655 I915_WRITE(PIPEMISC(pipe), val);
8656 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008657}
8658
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008659static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008660 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008661 intel_clock_t *clock,
8662 bool *has_reduced_clock,
8663 intel_clock_t *reduced_clock)
8664{
8665 struct drm_device *dev = crtc->dev;
8666 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008667 int refclk;
8668 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008669 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008670
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008671 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008672
8673 /*
8674 * Returns a set of divisors for the desired target clock with the given
8675 * refclk, or FALSE. The returned values represent the clock equation:
8676 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8677 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008678 limit = intel_limit(crtc_state, refclk);
8679 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008680 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008681 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008682 if (!ret)
8683 return false;
8684
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008685 return true;
8686}
8687
Paulo Zanonid4b19312012-11-29 11:29:32 -02008688int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8689{
8690 /*
8691 * Account for spread spectrum to avoid
8692 * oversubscribing the link. Max center spread
8693 * is 2.5%; use 5% for safety's sake.
8694 */
8695 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008696 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008697}
8698
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008699static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008700{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008701 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008702}
8703
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008704static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008705 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008706 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008707 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008708{
8709 struct drm_crtc *crtc = &intel_crtc->base;
8710 struct drm_device *dev = crtc->dev;
8711 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008712 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008713 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008714 struct drm_connector_state *connector_state;
8715 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008716 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008717 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008718 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008719
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008720 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008721 if (connector_state->crtc != crtc_state->base.crtc)
8722 continue;
8723
8724 encoder = to_intel_encoder(connector_state->best_encoder);
8725
8726 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008727 case INTEL_OUTPUT_LVDS:
8728 is_lvds = true;
8729 break;
8730 case INTEL_OUTPUT_SDVO:
8731 case INTEL_OUTPUT_HDMI:
8732 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008733 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008734 default:
8735 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008736 }
8737
8738 num_connectors++;
8739 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008740
Chris Wilsonc1858122010-12-03 21:35:48 +00008741 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008742 factor = 21;
8743 if (is_lvds) {
8744 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008745 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008746 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008747 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008748 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008749 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008750
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008751 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008752 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008753
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008754 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8755 *fp2 |= FP_CB_TUNE;
8756
Chris Wilson5eddb702010-09-11 13:48:45 +01008757 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008758
Eric Anholta07d6782011-03-30 13:01:08 -07008759 if (is_lvds)
8760 dpll |= DPLLB_MODE_LVDS;
8761 else
8762 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008763
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008764 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008765 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008766
8767 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008768 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008769 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008770 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008771
Eric Anholta07d6782011-03-30 13:01:08 -07008772 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008773 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008774 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008775 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008776
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008777 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008778 case 5:
8779 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8780 break;
8781 case 7:
8782 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8783 break;
8784 case 10:
8785 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8786 break;
8787 case 14:
8788 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8789 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008790 }
8791
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008792 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008793 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008794 else
8795 dpll |= PLL_REF_INPUT_DREFCLK;
8796
Daniel Vetter959e16d2013-06-05 13:34:21 +02008797 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008798}
8799
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008800static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8801 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008802{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008803 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008804 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008805 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008806 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008807 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008808 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008809
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008810 memset(&crtc_state->dpll_hw_state, 0,
8811 sizeof(crtc_state->dpll_hw_state));
8812
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008813 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008814
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008815 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8816 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8817
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008818 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008819 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008820 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008821 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8822 return -EINVAL;
8823 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008824 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008825 if (!crtc_state->clock_set) {
8826 crtc_state->dpll.n = clock.n;
8827 crtc_state->dpll.m1 = clock.m1;
8828 crtc_state->dpll.m2 = clock.m2;
8829 crtc_state->dpll.p1 = clock.p1;
8830 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008831 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008832
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008833 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008834 if (crtc_state->has_pch_encoder) {
8835 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008836 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008837 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008838
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008839 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008840 &fp, &reduced_clock,
8841 has_reduced_clock ? &fp2 : NULL);
8842
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008843 crtc_state->dpll_hw_state.dpll = dpll;
8844 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008845 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008846 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008847 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008848 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008849
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008850 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008851 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008852 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008853 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008854 return -EINVAL;
8855 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008856 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008857
Rodrigo Viviab585de2015-03-24 12:40:09 -07008858 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008859 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008860 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008861 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008862
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008863 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008864}
8865
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008866static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8867 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008868{
8869 struct drm_device *dev = crtc->base.dev;
8870 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008871 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008872
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008873 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8874 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8875 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8876 & ~TU_SIZE_MASK;
8877 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8878 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8879 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8880}
8881
8882static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8883 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008884 struct intel_link_m_n *m_n,
8885 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008886{
8887 struct drm_device *dev = crtc->base.dev;
8888 struct drm_i915_private *dev_priv = dev->dev_private;
8889 enum pipe pipe = crtc->pipe;
8890
8891 if (INTEL_INFO(dev)->gen >= 5) {
8892 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8893 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8894 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8895 & ~TU_SIZE_MASK;
8896 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8897 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8898 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008899 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8900 * gen < 8) and if DRRS is supported (to make sure the
8901 * registers are not unnecessarily read).
8902 */
8903 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008904 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008905 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8906 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8907 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8908 & ~TU_SIZE_MASK;
8909 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8910 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8911 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8912 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008913 } else {
8914 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8915 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8916 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8917 & ~TU_SIZE_MASK;
8918 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8919 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8920 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8921 }
8922}
8923
8924void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008925 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008926{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008927 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008928 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8929 else
8930 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008931 &pipe_config->dp_m_n,
8932 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008933}
8934
Daniel Vetter72419202013-04-04 13:28:53 +02008935static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008936 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008937{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008938 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008939 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008940}
8941
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008942static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008943 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008944{
8945 struct drm_device *dev = crtc->base.dev;
8946 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008947 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8948 uint32_t ps_ctrl = 0;
8949 int id = -1;
8950 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008951
Chandra Kondurua1b22782015-04-07 15:28:45 -07008952 /* find scaler attached to this pipe */
8953 for (i = 0; i < crtc->num_scalers; i++) {
8954 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8955 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8956 id = i;
8957 pipe_config->pch_pfit.enabled = true;
8958 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8959 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8960 break;
8961 }
8962 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008963
Chandra Kondurua1b22782015-04-07 15:28:45 -07008964 scaler_state->scaler_id = id;
8965 if (id >= 0) {
8966 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8967 } else {
8968 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008969 }
8970}
8971
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008972static void
8973skylake_get_initial_plane_config(struct intel_crtc *crtc,
8974 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008975{
8976 struct drm_device *dev = crtc->base.dev;
8977 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00008978 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008979 int pipe = crtc->pipe;
8980 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008981 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008982 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008983 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008984
Damien Lespiaud9806c92015-01-21 14:07:19 +00008985 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008986 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008987 DRM_DEBUG_KMS("failed to alloc fb\n");
8988 return;
8989 }
8990
Damien Lespiau1b842c82015-01-21 13:50:54 +00008991 fb = &intel_fb->base;
8992
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008993 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008994 if (!(val & PLANE_CTL_ENABLE))
8995 goto error;
8996
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008997 pixel_format = val & PLANE_CTL_FORMAT_MASK;
8998 fourcc = skl_format_to_fourcc(pixel_format,
8999 val & PLANE_CTL_ORDER_RGBX,
9000 val & PLANE_CTL_ALPHA_MASK);
9001 fb->pixel_format = fourcc;
9002 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9003
Damien Lespiau40f46282015-02-27 11:15:21 +00009004 tiling = val & PLANE_CTL_TILED_MASK;
9005 switch (tiling) {
9006 case PLANE_CTL_TILED_LINEAR:
9007 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9008 break;
9009 case PLANE_CTL_TILED_X:
9010 plane_config->tiling = I915_TILING_X;
9011 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9012 break;
9013 case PLANE_CTL_TILED_Y:
9014 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9015 break;
9016 case PLANE_CTL_TILED_YF:
9017 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9018 break;
9019 default:
9020 MISSING_CASE(tiling);
9021 goto error;
9022 }
9023
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009024 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9025 plane_config->base = base;
9026
9027 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9028
9029 val = I915_READ(PLANE_SIZE(pipe, 0));
9030 fb->height = ((val >> 16) & 0xfff) + 1;
9031 fb->width = ((val >> 0) & 0x1fff) + 1;
9032
9033 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009034 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9035 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009036 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9037
9038 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009039 fb->pixel_format,
9040 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009041
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009042 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009043
9044 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9045 pipe_name(pipe), fb->width, fb->height,
9046 fb->bits_per_pixel, base, fb->pitches[0],
9047 plane_config->size);
9048
Damien Lespiau2d140302015-02-05 17:22:18 +00009049 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009050 return;
9051
9052error:
9053 kfree(fb);
9054}
9055
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009056static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009057 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009058{
9059 struct drm_device *dev = crtc->base.dev;
9060 struct drm_i915_private *dev_priv = dev->dev_private;
9061 uint32_t tmp;
9062
9063 tmp = I915_READ(PF_CTL(crtc->pipe));
9064
9065 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009066 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009067 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9068 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009069
9070 /* We currently do not free assignements of panel fitters on
9071 * ivb/hsw (since we don't use the higher upscaling modes which
9072 * differentiates them) so just WARN about this case for now. */
9073 if (IS_GEN7(dev)) {
9074 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9075 PF_PIPE_SEL_IVB(crtc->pipe));
9076 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009077 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009078}
9079
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009080static void
9081ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9082 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009083{
9084 struct drm_device *dev = crtc->base.dev;
9085 struct drm_i915_private *dev_priv = dev->dev_private;
9086 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009087 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009088 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009089 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009090 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009091 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009092
Damien Lespiau42a7b082015-02-05 19:35:13 +00009093 val = I915_READ(DSPCNTR(pipe));
9094 if (!(val & DISPLAY_PLANE_ENABLE))
9095 return;
9096
Damien Lespiaud9806c92015-01-21 14:07:19 +00009097 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009098 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009099 DRM_DEBUG_KMS("failed to alloc fb\n");
9100 return;
9101 }
9102
Damien Lespiau1b842c82015-01-21 13:50:54 +00009103 fb = &intel_fb->base;
9104
Daniel Vetter18c52472015-02-10 17:16:09 +00009105 if (INTEL_INFO(dev)->gen >= 4) {
9106 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009107 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009108 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9109 }
9110 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009111
9112 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009113 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009114 fb->pixel_format = fourcc;
9115 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009116
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009117 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009118 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009119 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009120 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009121 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009122 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009123 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009124 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009125 }
9126 plane_config->base = base;
9127
9128 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009129 fb->width = ((val >> 16) & 0xfff) + 1;
9130 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009131
9132 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009133 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009134
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009135 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009136 fb->pixel_format,
9137 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009138
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009139 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009140
Damien Lespiau2844a922015-01-20 12:51:48 +00009141 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9142 pipe_name(pipe), fb->width, fb->height,
9143 fb->bits_per_pixel, base, fb->pitches[0],
9144 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009145
Damien Lespiau2d140302015-02-05 17:22:18 +00009146 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009147}
9148
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009149static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009150 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009151{
9152 struct drm_device *dev = crtc->base.dev;
9153 struct drm_i915_private *dev_priv = dev->dev_private;
9154 uint32_t tmp;
9155
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009156 if (!intel_display_power_is_enabled(dev_priv,
9157 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009158 return false;
9159
Daniel Vettere143a212013-07-04 12:01:15 +02009160 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009161 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009162
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009163 tmp = I915_READ(PIPECONF(crtc->pipe));
9164 if (!(tmp & PIPECONF_ENABLE))
9165 return false;
9166
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009167 switch (tmp & PIPECONF_BPC_MASK) {
9168 case PIPECONF_6BPC:
9169 pipe_config->pipe_bpp = 18;
9170 break;
9171 case PIPECONF_8BPC:
9172 pipe_config->pipe_bpp = 24;
9173 break;
9174 case PIPECONF_10BPC:
9175 pipe_config->pipe_bpp = 30;
9176 break;
9177 case PIPECONF_12BPC:
9178 pipe_config->pipe_bpp = 36;
9179 break;
9180 default:
9181 break;
9182 }
9183
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009184 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9185 pipe_config->limited_color_range = true;
9186
Daniel Vetterab9412b2013-05-03 11:49:46 +02009187 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009188 struct intel_shared_dpll *pll;
9189
Daniel Vetter88adfff2013-03-28 10:42:01 +01009190 pipe_config->has_pch_encoder = true;
9191
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009192 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9193 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9194 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009195
9196 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009197
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009198 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009199 pipe_config->shared_dpll =
9200 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009201 } else {
9202 tmp = I915_READ(PCH_DPLL_SEL);
9203 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9204 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9205 else
9206 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9207 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009208
9209 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9210
9211 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9212 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009213
9214 tmp = pipe_config->dpll_hw_state.dpll;
9215 pipe_config->pixel_multiplier =
9216 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9217 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009218
9219 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009220 } else {
9221 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009222 }
9223
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009224 intel_get_pipe_timings(crtc, pipe_config);
9225
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009226 ironlake_get_pfit_config(crtc, pipe_config);
9227
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009228 return true;
9229}
9230
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009231static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9232{
9233 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009234 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009235
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009236 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009237 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009238 pipe_name(crtc->pipe));
9239
Rob Clarke2c719b2014-12-15 13:56:32 -05009240 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9241 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9242 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9243 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9244 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9245 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009246 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009247 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009248 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009249 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009250 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009251 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009252 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009253 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009254 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009255
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009256 /*
9257 * In theory we can still leave IRQs enabled, as long as only the HPD
9258 * interrupts remain enabled. We used to check for that, but since it's
9259 * gen-specific and since we only disable LCPLL after we fully disable
9260 * the interrupts, the check below should be enough.
9261 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009262 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009263}
9264
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009265static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9266{
9267 struct drm_device *dev = dev_priv->dev;
9268
9269 if (IS_HASWELL(dev))
9270 return I915_READ(D_COMP_HSW);
9271 else
9272 return I915_READ(D_COMP_BDW);
9273}
9274
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009275static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9276{
9277 struct drm_device *dev = dev_priv->dev;
9278
9279 if (IS_HASWELL(dev)) {
9280 mutex_lock(&dev_priv->rps.hw_lock);
9281 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9282 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009283 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009284 mutex_unlock(&dev_priv->rps.hw_lock);
9285 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009286 I915_WRITE(D_COMP_BDW, val);
9287 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009288 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009289}
9290
9291/*
9292 * This function implements pieces of two sequences from BSpec:
9293 * - Sequence for display software to disable LCPLL
9294 * - Sequence for display software to allow package C8+
9295 * The steps implemented here are just the steps that actually touch the LCPLL
9296 * register. Callers should take care of disabling all the display engine
9297 * functions, doing the mode unset, fixing interrupts, etc.
9298 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009299static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9300 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009301{
9302 uint32_t val;
9303
9304 assert_can_disable_lcpll(dev_priv);
9305
9306 val = I915_READ(LCPLL_CTL);
9307
9308 if (switch_to_fclk) {
9309 val |= LCPLL_CD_SOURCE_FCLK;
9310 I915_WRITE(LCPLL_CTL, val);
9311
9312 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9313 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9314 DRM_ERROR("Switching to FCLK failed\n");
9315
9316 val = I915_READ(LCPLL_CTL);
9317 }
9318
9319 val |= LCPLL_PLL_DISABLE;
9320 I915_WRITE(LCPLL_CTL, val);
9321 POSTING_READ(LCPLL_CTL);
9322
9323 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9324 DRM_ERROR("LCPLL still locked\n");
9325
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009326 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009327 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009328 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009329 ndelay(100);
9330
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009331 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9332 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009333 DRM_ERROR("D_COMP RCOMP still in progress\n");
9334
9335 if (allow_power_down) {
9336 val = I915_READ(LCPLL_CTL);
9337 val |= LCPLL_POWER_DOWN_ALLOW;
9338 I915_WRITE(LCPLL_CTL, val);
9339 POSTING_READ(LCPLL_CTL);
9340 }
9341}
9342
9343/*
9344 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9345 * source.
9346 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009347static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009348{
9349 uint32_t val;
9350
9351 val = I915_READ(LCPLL_CTL);
9352
9353 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9354 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9355 return;
9356
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009357 /*
9358 * Make sure we're not on PC8 state before disabling PC8, otherwise
9359 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009360 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009361 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009362
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009363 if (val & LCPLL_POWER_DOWN_ALLOW) {
9364 val &= ~LCPLL_POWER_DOWN_ALLOW;
9365 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009366 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009367 }
9368
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009369 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009370 val |= D_COMP_COMP_FORCE;
9371 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009372 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009373
9374 val = I915_READ(LCPLL_CTL);
9375 val &= ~LCPLL_PLL_DISABLE;
9376 I915_WRITE(LCPLL_CTL, val);
9377
9378 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9379 DRM_ERROR("LCPLL not locked yet\n");
9380
9381 if (val & LCPLL_CD_SOURCE_FCLK) {
9382 val = I915_READ(LCPLL_CTL);
9383 val &= ~LCPLL_CD_SOURCE_FCLK;
9384 I915_WRITE(LCPLL_CTL, val);
9385
9386 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9387 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9388 DRM_ERROR("Switching back to LCPLL failed\n");
9389 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009390
Mika Kuoppala59bad942015-01-16 11:34:40 +02009391 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009392 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009393}
9394
Paulo Zanoni765dab672014-03-07 20:08:18 -03009395/*
9396 * Package states C8 and deeper are really deep PC states that can only be
9397 * reached when all the devices on the system allow it, so even if the graphics
9398 * device allows PC8+, it doesn't mean the system will actually get to these
9399 * states. Our driver only allows PC8+ when going into runtime PM.
9400 *
9401 * The requirements for PC8+ are that all the outputs are disabled, the power
9402 * well is disabled and most interrupts are disabled, and these are also
9403 * requirements for runtime PM. When these conditions are met, we manually do
9404 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9405 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9406 * hang the machine.
9407 *
9408 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9409 * the state of some registers, so when we come back from PC8+ we need to
9410 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9411 * need to take care of the registers kept by RC6. Notice that this happens even
9412 * if we don't put the device in PCI D3 state (which is what currently happens
9413 * because of the runtime PM support).
9414 *
9415 * For more, read "Display Sequences for Package C8" on the hardware
9416 * documentation.
9417 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009418void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009419{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009420 struct drm_device *dev = dev_priv->dev;
9421 uint32_t val;
9422
Paulo Zanonic67a4702013-08-19 13:18:09 -03009423 DRM_DEBUG_KMS("Enabling package C8+\n");
9424
Paulo Zanonic67a4702013-08-19 13:18:09 -03009425 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9426 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9427 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9428 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9429 }
9430
9431 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009432 hsw_disable_lcpll(dev_priv, true, true);
9433}
9434
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009435void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009436{
9437 struct drm_device *dev = dev_priv->dev;
9438 uint32_t val;
9439
Paulo Zanonic67a4702013-08-19 13:18:09 -03009440 DRM_DEBUG_KMS("Disabling package C8+\n");
9441
9442 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009443 lpt_init_pch_refclk(dev);
9444
9445 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9446 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9447 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9448 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9449 }
9450
9451 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009452}
9453
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009454static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309455{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009456 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009457 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309458
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009459 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309460}
9461
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009462/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009463static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009464{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009465 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009466 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009467 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009468
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009469 for_each_intel_crtc(state->dev, intel_crtc) {
9470 int pixel_rate;
9471
9472 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9473 if (IS_ERR(crtc_state))
9474 return PTR_ERR(crtc_state);
9475
9476 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009477 continue;
9478
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009479 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009480
9481 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009482 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009483 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9484
9485 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9486 }
9487
9488 return max_pixel_rate;
9489}
9490
9491static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9492{
9493 struct drm_i915_private *dev_priv = dev->dev_private;
9494 uint32_t val, data;
9495 int ret;
9496
9497 if (WARN((I915_READ(LCPLL_CTL) &
9498 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9499 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9500 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9501 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9502 "trying to change cdclk frequency with cdclk not enabled\n"))
9503 return;
9504
9505 mutex_lock(&dev_priv->rps.hw_lock);
9506 ret = sandybridge_pcode_write(dev_priv,
9507 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9508 mutex_unlock(&dev_priv->rps.hw_lock);
9509 if (ret) {
9510 DRM_ERROR("failed to inform pcode about cdclk change\n");
9511 return;
9512 }
9513
9514 val = I915_READ(LCPLL_CTL);
9515 val |= LCPLL_CD_SOURCE_FCLK;
9516 I915_WRITE(LCPLL_CTL, val);
9517
9518 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9519 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9520 DRM_ERROR("Switching to FCLK failed\n");
9521
9522 val = I915_READ(LCPLL_CTL);
9523 val &= ~LCPLL_CLK_FREQ_MASK;
9524
9525 switch (cdclk) {
9526 case 450000:
9527 val |= LCPLL_CLK_FREQ_450;
9528 data = 0;
9529 break;
9530 case 540000:
9531 val |= LCPLL_CLK_FREQ_54O_BDW;
9532 data = 1;
9533 break;
9534 case 337500:
9535 val |= LCPLL_CLK_FREQ_337_5_BDW;
9536 data = 2;
9537 break;
9538 case 675000:
9539 val |= LCPLL_CLK_FREQ_675_BDW;
9540 data = 3;
9541 break;
9542 default:
9543 WARN(1, "invalid cdclk frequency\n");
9544 return;
9545 }
9546
9547 I915_WRITE(LCPLL_CTL, val);
9548
9549 val = I915_READ(LCPLL_CTL);
9550 val &= ~LCPLL_CD_SOURCE_FCLK;
9551 I915_WRITE(LCPLL_CTL, val);
9552
9553 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9554 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9555 DRM_ERROR("Switching back to LCPLL failed\n");
9556
9557 mutex_lock(&dev_priv->rps.hw_lock);
9558 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9559 mutex_unlock(&dev_priv->rps.hw_lock);
9560
9561 intel_update_cdclk(dev);
9562
9563 WARN(cdclk != dev_priv->cdclk_freq,
9564 "cdclk requested %d kHz but got %d kHz\n",
9565 cdclk, dev_priv->cdclk_freq);
9566}
9567
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009568static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009569{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009570 struct drm_i915_private *dev_priv = to_i915(state->dev);
9571 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009572 int cdclk;
9573
9574 /*
9575 * FIXME should also account for plane ratio
9576 * once 64bpp pixel formats are supported.
9577 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009578 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009579 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009580 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009581 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009582 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009583 cdclk = 450000;
9584 else
9585 cdclk = 337500;
9586
9587 /*
9588 * FIXME move the cdclk caclulation to
9589 * compute_config() so we can fail gracegully.
9590 */
9591 if (cdclk > dev_priv->max_cdclk_freq) {
9592 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9593 cdclk, dev_priv->max_cdclk_freq);
9594 cdclk = dev_priv->max_cdclk_freq;
9595 }
9596
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009597 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009598
9599 return 0;
9600}
9601
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009602static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009603{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009604 struct drm_device *dev = old_state->dev;
9605 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009606
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009607 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009608}
9609
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009610static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9611 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009612{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009613 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009614 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009615
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009616 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009617
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009618 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009619}
9620
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309621static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9622 enum port port,
9623 struct intel_crtc_state *pipe_config)
9624{
9625 switch (port) {
9626 case PORT_A:
9627 pipe_config->ddi_pll_sel = SKL_DPLL0;
9628 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9629 break;
9630 case PORT_B:
9631 pipe_config->ddi_pll_sel = SKL_DPLL1;
9632 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9633 break;
9634 case PORT_C:
9635 pipe_config->ddi_pll_sel = SKL_DPLL2;
9636 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9637 break;
9638 default:
9639 DRM_ERROR("Incorrect port type\n");
9640 }
9641}
9642
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009643static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9644 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009645 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009646{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009647 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009648
9649 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9650 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9651
9652 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009653 case SKL_DPLL0:
9654 /*
9655 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9656 * of the shared DPLL framework and thus needs to be read out
9657 * separately
9658 */
9659 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9660 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9661 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009662 case SKL_DPLL1:
9663 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9664 break;
9665 case SKL_DPLL2:
9666 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9667 break;
9668 case SKL_DPLL3:
9669 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9670 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009671 }
9672}
9673
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009674static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9675 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009676 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009677{
9678 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9679
9680 switch (pipe_config->ddi_pll_sel) {
9681 case PORT_CLK_SEL_WRPLL1:
9682 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9683 break;
9684 case PORT_CLK_SEL_WRPLL2:
9685 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9686 break;
9687 }
9688}
9689
Daniel Vetter26804af2014-06-25 22:01:55 +03009690static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009691 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009692{
9693 struct drm_device *dev = crtc->base.dev;
9694 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009695 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009696 enum port port;
9697 uint32_t tmp;
9698
9699 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9700
9701 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9702
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009703 if (IS_SKYLAKE(dev))
9704 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309705 else if (IS_BROXTON(dev))
9706 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009707 else
9708 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009709
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009710 if (pipe_config->shared_dpll >= 0) {
9711 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9712
9713 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9714 &pipe_config->dpll_hw_state));
9715 }
9716
Daniel Vetter26804af2014-06-25 22:01:55 +03009717 /*
9718 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9719 * DDI E. So just check whether this pipe is wired to DDI E and whether
9720 * the PCH transcoder is on.
9721 */
Damien Lespiauca370452013-12-03 13:56:24 +00009722 if (INTEL_INFO(dev)->gen < 9 &&
9723 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009724 pipe_config->has_pch_encoder = true;
9725
9726 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9727 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9728 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9729
9730 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9731 }
9732}
9733
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009734static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009735 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009736{
9737 struct drm_device *dev = crtc->base.dev;
9738 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009739 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009740 uint32_t tmp;
9741
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009742 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009743 POWER_DOMAIN_PIPE(crtc->pipe)))
9744 return false;
9745
Daniel Vettere143a212013-07-04 12:01:15 +02009746 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009747 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9748
Daniel Vettereccb1402013-05-22 00:50:22 +02009749 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9750 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9751 enum pipe trans_edp_pipe;
9752 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9753 default:
9754 WARN(1, "unknown pipe linked to edp transcoder\n");
9755 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9756 case TRANS_DDI_EDP_INPUT_A_ON:
9757 trans_edp_pipe = PIPE_A;
9758 break;
9759 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9760 trans_edp_pipe = PIPE_B;
9761 break;
9762 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9763 trans_edp_pipe = PIPE_C;
9764 break;
9765 }
9766
9767 if (trans_edp_pipe == crtc->pipe)
9768 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9769 }
9770
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009771 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009772 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009773 return false;
9774
Daniel Vettereccb1402013-05-22 00:50:22 +02009775 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009776 if (!(tmp & PIPECONF_ENABLE))
9777 return false;
9778
Daniel Vetter26804af2014-06-25 22:01:55 +03009779 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009780
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009781 intel_get_pipe_timings(crtc, pipe_config);
9782
Chandra Kondurua1b22782015-04-07 15:28:45 -07009783 if (INTEL_INFO(dev)->gen >= 9) {
9784 skl_init_scalers(dev, crtc, pipe_config);
9785 }
9786
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009787 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009788
9789 if (INTEL_INFO(dev)->gen >= 9) {
9790 pipe_config->scaler_state.scaler_id = -1;
9791 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9792 }
9793
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009794 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009795 if (INTEL_INFO(dev)->gen == 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009796 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009797 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009798 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009799 else
9800 MISSING_CASE(INTEL_INFO(dev)->gen);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009801 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009802
Jesse Barnese59150d2014-01-07 13:30:45 -08009803 if (IS_HASWELL(dev))
9804 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9805 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009806
Clint Taylorebb69c92014-09-30 10:30:22 -07009807 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9808 pipe_config->pixel_multiplier =
9809 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9810 } else {
9811 pipe_config->pixel_multiplier = 1;
9812 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009813
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009814 return true;
9815}
9816
Chris Wilson560b85b2010-08-07 11:01:38 +01009817static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9818{
9819 struct drm_device *dev = crtc->dev;
9820 struct drm_i915_private *dev_priv = dev->dev_private;
9821 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009822 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009823
Ville Syrjälädc41c152014-08-13 11:57:05 +03009824 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009825 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9826 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009827 unsigned int stride = roundup_pow_of_two(width) * 4;
9828
9829 switch (stride) {
9830 default:
9831 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9832 width, stride);
9833 stride = 256;
9834 /* fallthrough */
9835 case 256:
9836 case 512:
9837 case 1024:
9838 case 2048:
9839 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009840 }
9841
Ville Syrjälädc41c152014-08-13 11:57:05 +03009842 cntl |= CURSOR_ENABLE |
9843 CURSOR_GAMMA_ENABLE |
9844 CURSOR_FORMAT_ARGB |
9845 CURSOR_STRIDE(stride);
9846
9847 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009848 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009849
Ville Syrjälädc41c152014-08-13 11:57:05 +03009850 if (intel_crtc->cursor_cntl != 0 &&
9851 (intel_crtc->cursor_base != base ||
9852 intel_crtc->cursor_size != size ||
9853 intel_crtc->cursor_cntl != cntl)) {
9854 /* On these chipsets we can only modify the base/size/stride
9855 * whilst the cursor is disabled.
9856 */
9857 I915_WRITE(_CURACNTR, 0);
9858 POSTING_READ(_CURACNTR);
9859 intel_crtc->cursor_cntl = 0;
9860 }
9861
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009862 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009863 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009864 intel_crtc->cursor_base = base;
9865 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009866
9867 if (intel_crtc->cursor_size != size) {
9868 I915_WRITE(CURSIZE, size);
9869 intel_crtc->cursor_size = size;
9870 }
9871
Chris Wilson4b0e3332014-05-30 16:35:26 +03009872 if (intel_crtc->cursor_cntl != cntl) {
9873 I915_WRITE(_CURACNTR, cntl);
9874 POSTING_READ(_CURACNTR);
9875 intel_crtc->cursor_cntl = cntl;
9876 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009877}
9878
9879static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9880{
9881 struct drm_device *dev = crtc->dev;
9882 struct drm_i915_private *dev_priv = dev->dev_private;
9883 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9884 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009885 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009886
Chris Wilson4b0e3332014-05-30 16:35:26 +03009887 cntl = 0;
9888 if (base) {
9889 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009890 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309891 case 64:
9892 cntl |= CURSOR_MODE_64_ARGB_AX;
9893 break;
9894 case 128:
9895 cntl |= CURSOR_MODE_128_ARGB_AX;
9896 break;
9897 case 256:
9898 cntl |= CURSOR_MODE_256_ARGB_AX;
9899 break;
9900 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08009901 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309902 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009903 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009904 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009905
9906 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
9907 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01009908 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009909
Matt Roper8e7d6882015-01-21 16:35:41 -08009910 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009911 cntl |= CURSOR_ROTATE_180;
9912
Chris Wilson4b0e3332014-05-30 16:35:26 +03009913 if (intel_crtc->cursor_cntl != cntl) {
9914 I915_WRITE(CURCNTR(pipe), cntl);
9915 POSTING_READ(CURCNTR(pipe));
9916 intel_crtc->cursor_cntl = cntl;
9917 }
9918
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009919 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009920 I915_WRITE(CURBASE(pipe), base);
9921 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009922
9923 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009924}
9925
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009926/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009927static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9928 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009929{
9930 struct drm_device *dev = crtc->dev;
9931 struct drm_i915_private *dev_priv = dev->dev_private;
9932 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9933 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07009934 int x = crtc->cursor_x;
9935 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009936 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009937
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009938 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009939 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009940
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009941 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009942 base = 0;
9943
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009944 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009945 base = 0;
9946
9947 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009948 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009949 base = 0;
9950
9951 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9952 x = -x;
9953 }
9954 pos |= x << CURSOR_X_SHIFT;
9955
9956 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009957 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009958 base = 0;
9959
9960 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9961 y = -y;
9962 }
9963 pos |= y << CURSOR_Y_SHIFT;
9964
Chris Wilson4b0e3332014-05-30 16:35:26 +03009965 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009966 return;
9967
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009968 I915_WRITE(CURPOS(pipe), pos);
9969
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009970 /* ILK+ do this automagically */
9971 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08009972 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009973 base += (intel_crtc->base.cursor->state->crtc_h *
9974 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009975 }
9976
Ville Syrjälä8ac54662014-08-12 19:39:54 +03009977 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009978 i845_update_cursor(crtc, base);
9979 else
9980 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009981}
9982
Ville Syrjälädc41c152014-08-13 11:57:05 +03009983static bool cursor_size_ok(struct drm_device *dev,
9984 uint32_t width, uint32_t height)
9985{
9986 if (width == 0 || height == 0)
9987 return false;
9988
9989 /*
9990 * 845g/865g are special in that they are only limited by
9991 * the width of their cursors, the height is arbitrary up to
9992 * the precision of the register. Everything else requires
9993 * square cursors, limited to a few power-of-two sizes.
9994 */
9995 if (IS_845G(dev) || IS_I865G(dev)) {
9996 if ((width & 63) != 0)
9997 return false;
9998
9999 if (width > (IS_845G(dev) ? 64 : 512))
10000 return false;
10001
10002 if (height > 1023)
10003 return false;
10004 } else {
10005 switch (width | height) {
10006 case 256:
10007 case 128:
10008 if (IS_GEN2(dev))
10009 return false;
10010 case 64:
10011 break;
10012 default:
10013 return false;
10014 }
10015 }
10016
10017 return true;
10018}
10019
Jesse Barnes79e53942008-11-07 14:24:08 -080010020static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010021 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010022{
James Simmons72034252010-08-03 01:33:19 +010010023 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010024 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010025
James Simmons72034252010-08-03 01:33:19 +010010026 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010027 intel_crtc->lut_r[i] = red[i] >> 8;
10028 intel_crtc->lut_g[i] = green[i] >> 8;
10029 intel_crtc->lut_b[i] = blue[i] >> 8;
10030 }
10031
10032 intel_crtc_load_lut(crtc);
10033}
10034
Jesse Barnes79e53942008-11-07 14:24:08 -080010035/* VESA 640x480x72Hz mode to set on the pipe */
10036static struct drm_display_mode load_detect_mode = {
10037 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10038 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10039};
10040
Daniel Vettera8bb6812014-02-10 18:00:39 +010010041struct drm_framebuffer *
10042__intel_framebuffer_create(struct drm_device *dev,
10043 struct drm_mode_fb_cmd2 *mode_cmd,
10044 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010045{
10046 struct intel_framebuffer *intel_fb;
10047 int ret;
10048
10049 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10050 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010051 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +010010052 return ERR_PTR(-ENOMEM);
10053 }
10054
10055 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010056 if (ret)
10057 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010058
10059 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010060err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010061 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010062 kfree(intel_fb);
10063
10064 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010065}
10066
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010067static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010068intel_framebuffer_create(struct drm_device *dev,
10069 struct drm_mode_fb_cmd2 *mode_cmd,
10070 struct drm_i915_gem_object *obj)
10071{
10072 struct drm_framebuffer *fb;
10073 int ret;
10074
10075 ret = i915_mutex_lock_interruptible(dev);
10076 if (ret)
10077 return ERR_PTR(ret);
10078 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10079 mutex_unlock(&dev->struct_mutex);
10080
10081 return fb;
10082}
10083
Chris Wilsond2dff872011-04-19 08:36:26 +010010084static u32
10085intel_framebuffer_pitch_for_width(int width, int bpp)
10086{
10087 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10088 return ALIGN(pitch, 64);
10089}
10090
10091static u32
10092intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10093{
10094 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010095 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010096}
10097
10098static struct drm_framebuffer *
10099intel_framebuffer_create_for_mode(struct drm_device *dev,
10100 struct drm_display_mode *mode,
10101 int depth, int bpp)
10102{
10103 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010104 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010105
10106 obj = i915_gem_alloc_object(dev,
10107 intel_framebuffer_size_for_mode(mode, bpp));
10108 if (obj == NULL)
10109 return ERR_PTR(-ENOMEM);
10110
10111 mode_cmd.width = mode->hdisplay;
10112 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010113 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10114 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010115 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010116
10117 return intel_framebuffer_create(dev, &mode_cmd, obj);
10118}
10119
10120static struct drm_framebuffer *
10121mode_fits_in_fbdev(struct drm_device *dev,
10122 struct drm_display_mode *mode)
10123{
Daniel Vetter4520f532013-10-09 09:18:51 +020010124#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +010010125 struct drm_i915_private *dev_priv = dev->dev_private;
10126 struct drm_i915_gem_object *obj;
10127 struct drm_framebuffer *fb;
10128
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010129 if (!dev_priv->fbdev)
10130 return NULL;
10131
10132 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010133 return NULL;
10134
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010135 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010136 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010137
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010138 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010139 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10140 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010141 return NULL;
10142
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010143 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010144 return NULL;
10145
10146 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010147#else
10148 return NULL;
10149#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010150}
10151
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010152static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10153 struct drm_crtc *crtc,
10154 struct drm_display_mode *mode,
10155 struct drm_framebuffer *fb,
10156 int x, int y)
10157{
10158 struct drm_plane_state *plane_state;
10159 int hdisplay, vdisplay;
10160 int ret;
10161
10162 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10163 if (IS_ERR(plane_state))
10164 return PTR_ERR(plane_state);
10165
10166 if (mode)
10167 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10168 else
10169 hdisplay = vdisplay = 0;
10170
10171 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10172 if (ret)
10173 return ret;
10174 drm_atomic_set_fb_for_plane(plane_state, fb);
10175 plane_state->crtc_x = 0;
10176 plane_state->crtc_y = 0;
10177 plane_state->crtc_w = hdisplay;
10178 plane_state->crtc_h = vdisplay;
10179 plane_state->src_x = x << 16;
10180 plane_state->src_y = y << 16;
10181 plane_state->src_w = hdisplay << 16;
10182 plane_state->src_h = vdisplay << 16;
10183
10184 return 0;
10185}
10186
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010187bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010188 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010189 struct intel_load_detect_pipe *old,
10190 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010191{
10192 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010193 struct intel_encoder *intel_encoder =
10194 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010195 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010196 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010197 struct drm_crtc *crtc = NULL;
10198 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010199 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010200 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010201 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010202 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010203 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010204 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010205
Chris Wilsond2dff872011-04-19 08:36:26 +010010206 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010207 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010208 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010209
Rob Clark51fd3712013-11-19 12:10:12 -050010210retry:
10211 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10212 if (ret)
10213 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010214
Jesse Barnes79e53942008-11-07 14:24:08 -080010215 /*
10216 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010217 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010218 * - if the connector already has an assigned crtc, use it (but make
10219 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010220 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010221 * - try to find the first unused crtc that can drive this connector,
10222 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010223 */
10224
10225 /* See if we already have a CRTC for this connector */
10226 if (encoder->crtc) {
10227 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010228
Rob Clark51fd3712013-11-19 12:10:12 -050010229 ret = drm_modeset_lock(&crtc->mutex, ctx);
10230 if (ret)
10231 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010232 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10233 if (ret)
10234 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +010010235
Daniel Vetter24218aa2012-08-12 19:27:11 +020010236 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010237 old->load_detect_temp = false;
10238
10239 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010240 if (connector->dpms != DRM_MODE_DPMS_ON)
10241 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010242
Chris Wilson71731882011-04-19 23:10:58 +010010243 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010244 }
10245
10246 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010247 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010248 i++;
10249 if (!(encoder->possible_crtcs & (1 << i)))
10250 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010251 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010252 continue;
10253 /* This can occur when applying the pipe A quirk on resume. */
10254 if (to_intel_crtc(possible_crtc)->new_enabled)
10255 continue;
10256
10257 crtc = possible_crtc;
10258 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010259 }
10260
10261 /*
10262 * If we didn't find an unused CRTC, don't use any.
10263 */
10264 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010265 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -050010266 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -080010267 }
10268
Rob Clark51fd3712013-11-19 12:10:12 -050010269 ret = drm_modeset_lock(&crtc->mutex, ctx);
10270 if (ret)
10271 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010272 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10273 if (ret)
10274 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +020010275 intel_encoder->new_crtc = to_intel_crtc(crtc);
10276 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010277
10278 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010279 intel_crtc->new_enabled = true;
Daniel Vetter24218aa2012-08-12 19:27:11 +020010280 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010281 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010282 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010283
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010284 state = drm_atomic_state_alloc(dev);
10285 if (!state)
10286 return false;
10287
10288 state->acquire_ctx = ctx;
10289
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010290 connector_state = drm_atomic_get_connector_state(state, connector);
10291 if (IS_ERR(connector_state)) {
10292 ret = PTR_ERR(connector_state);
10293 goto fail;
10294 }
10295
10296 connector_state->crtc = crtc;
10297 connector_state->best_encoder = &intel_encoder->base;
10298
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010299 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10300 if (IS_ERR(crtc_state)) {
10301 ret = PTR_ERR(crtc_state);
10302 goto fail;
10303 }
10304
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010305 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010306
Chris Wilson64927112011-04-20 07:25:26 +010010307 if (!mode)
10308 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010309
Chris Wilsond2dff872011-04-19 08:36:26 +010010310 /* We need a framebuffer large enough to accommodate all accesses
10311 * that the plane may generate whilst we perform load detection.
10312 * We can not rely on the fbcon either being present (we get called
10313 * during its initialisation to detect all boot displays, or it may
10314 * not even exist) or that it is large enough to satisfy the
10315 * requested mode.
10316 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010317 fb = mode_fits_in_fbdev(dev, mode);
10318 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010319 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010320 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10321 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010322 } else
10323 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010324 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010325 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010326 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010327 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010328
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010329 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10330 if (ret)
10331 goto fail;
10332
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010333 drm_mode_copy(&crtc_state->base.mode, mode);
10334
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020010335 if (intel_set_mode(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010336 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010337 if (old->release_fb)
10338 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010339 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010340 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010341 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010342
Jesse Barnes79e53942008-11-07 14:24:08 -080010343 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010344 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010345 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010346
10347 fail:
Matt Roper83d65732015-02-25 13:12:16 -080010348 intel_crtc->new_enabled = crtc->state->enable;
Rob Clark51fd3712013-11-19 12:10:12 -050010349fail_unlock:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010350 drm_atomic_state_free(state);
10351 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010352
Rob Clark51fd3712013-11-19 12:10:12 -050010353 if (ret == -EDEADLK) {
10354 drm_modeset_backoff(ctx);
10355 goto retry;
10356 }
10357
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010358 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010359}
10360
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010361void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010362 struct intel_load_detect_pipe *old,
10363 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010364{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010365 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010366 struct intel_encoder *intel_encoder =
10367 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010368 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010369 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010370 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010371 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010372 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010373 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010374 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010375
Chris Wilsond2dff872011-04-19 08:36:26 +010010376 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010377 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010378 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010379
Chris Wilson8261b192011-04-19 23:18:09 +010010380 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010381 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010382 if (!state)
10383 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010384
10385 state->acquire_ctx = ctx;
10386
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010387 connector_state = drm_atomic_get_connector_state(state, connector);
10388 if (IS_ERR(connector_state))
10389 goto fail;
10390
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010391 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10392 if (IS_ERR(crtc_state))
10393 goto fail;
10394
Daniel Vetterfc303102012-07-09 10:40:58 +020010395 to_intel_connector(connector)->new_encoder = NULL;
10396 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010397 intel_crtc->new_enabled = false;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010398
10399 connector_state->best_encoder = NULL;
10400 connector_state->crtc = NULL;
10401
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010402 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010403
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010404 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10405 0, 0);
10406 if (ret)
10407 goto fail;
10408
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020010409 ret = intel_set_mode(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010410 if (ret)
10411 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010412
Daniel Vetter36206362012-12-10 20:42:17 +010010413 if (old->release_fb) {
10414 drm_framebuffer_unregister_private(old->release_fb);
10415 drm_framebuffer_unreference(old->release_fb);
10416 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010417
Chris Wilson0622a532011-04-21 09:32:11 +010010418 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010419 }
10420
Eric Anholtc751ce42010-03-25 11:48:48 -070010421 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010422 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10423 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010424
10425 return;
10426fail:
10427 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10428 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010429}
10430
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010431static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010432 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010433{
10434 struct drm_i915_private *dev_priv = dev->dev_private;
10435 u32 dpll = pipe_config->dpll_hw_state.dpll;
10436
10437 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010438 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010439 else if (HAS_PCH_SPLIT(dev))
10440 return 120000;
10441 else if (!IS_GEN2(dev))
10442 return 96000;
10443 else
10444 return 48000;
10445}
10446
Jesse Barnes79e53942008-11-07 14:24:08 -080010447/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010448static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010449 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010450{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010451 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010452 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010453 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010454 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010455 u32 fp;
10456 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010457 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010458
10459 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010460 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010461 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010462 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010463
10464 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010465 if (IS_PINEVIEW(dev)) {
10466 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10467 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010468 } else {
10469 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10470 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10471 }
10472
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010473 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010474 if (IS_PINEVIEW(dev))
10475 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10476 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010477 else
10478 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010479 DPLL_FPA01_P1_POST_DIV_SHIFT);
10480
10481 switch (dpll & DPLL_MODE_MASK) {
10482 case DPLLB_MODE_DAC_SERIAL:
10483 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10484 5 : 10;
10485 break;
10486 case DPLLB_MODE_LVDS:
10487 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10488 7 : 14;
10489 break;
10490 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010491 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010492 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010493 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010494 }
10495
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010496 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010497 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010498 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010499 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010500 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010501 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010502 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010503
10504 if (is_lvds) {
10505 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10506 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010507
10508 if (lvds & LVDS_CLKB_POWER_UP)
10509 clock.p2 = 7;
10510 else
10511 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010512 } else {
10513 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10514 clock.p1 = 2;
10515 else {
10516 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10517 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10518 }
10519 if (dpll & PLL_P2_DIVIDE_BY_4)
10520 clock.p2 = 4;
10521 else
10522 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010523 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010524
10525 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010526 }
10527
Ville Syrjälä18442d02013-09-13 16:00:08 +030010528 /*
10529 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010530 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010531 * encoder's get_config() function.
10532 */
10533 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010534}
10535
Ville Syrjälä6878da02013-09-13 15:59:11 +030010536int intel_dotclock_calculate(int link_freq,
10537 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010538{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010539 /*
10540 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010541 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010542 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010543 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010544 *
10545 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010546 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010547 */
10548
Ville Syrjälä6878da02013-09-13 15:59:11 +030010549 if (!m_n->link_n)
10550 return 0;
10551
10552 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10553}
10554
Ville Syrjälä18442d02013-09-13 16:00:08 +030010555static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010556 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010557{
10558 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010559
10560 /* read out port_clock from the DPLL */
10561 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010562
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010563 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010564 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010565 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010566 * agree once we know their relationship in the encoder's
10567 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010568 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010569 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010570 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10571 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010572}
10573
10574/** Returns the currently programmed mode of the given pipe. */
10575struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10576 struct drm_crtc *crtc)
10577{
Jesse Barnes548f2452011-02-17 10:40:53 -080010578 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010579 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010580 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010581 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010582 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010583 int htot = I915_READ(HTOTAL(cpu_transcoder));
10584 int hsync = I915_READ(HSYNC(cpu_transcoder));
10585 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10586 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010587 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010588
10589 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10590 if (!mode)
10591 return NULL;
10592
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010593 /*
10594 * Construct a pipe_config sufficient for getting the clock info
10595 * back out of crtc_clock_get.
10596 *
10597 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10598 * to use a real value here instead.
10599 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010600 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010601 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010602 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10603 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10604 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010605 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10606
Ville Syrjälä773ae032013-09-23 17:48:20 +030010607 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010608 mode->hdisplay = (htot & 0xffff) + 1;
10609 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10610 mode->hsync_start = (hsync & 0xffff) + 1;
10611 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10612 mode->vdisplay = (vtot & 0xffff) + 1;
10613 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10614 mode->vsync_start = (vsync & 0xffff) + 1;
10615 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10616
10617 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010618
10619 return mode;
10620}
10621
Chris Wilsonf047e392012-07-21 12:31:41 +010010622void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010623{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010624 struct drm_i915_private *dev_priv = dev->dev_private;
10625
Chris Wilsonf62a0072014-02-21 17:55:39 +000010626 if (dev_priv->mm.busy)
10627 return;
10628
Paulo Zanoni43694d62014-03-07 20:08:08 -030010629 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010630 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010631 if (INTEL_INFO(dev)->gen >= 6)
10632 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010633 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010634}
10635
10636void intel_mark_idle(struct drm_device *dev)
10637{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010638 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010639
Chris Wilsonf62a0072014-02-21 17:55:39 +000010640 if (!dev_priv->mm.busy)
10641 return;
10642
10643 dev_priv->mm.busy = false;
10644
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010645 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010646 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010647
Paulo Zanoni43694d62014-03-07 20:08:08 -030010648 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010649}
10650
Jesse Barnes79e53942008-11-07 14:24:08 -080010651static void intel_crtc_destroy(struct drm_crtc *crtc)
10652{
10653 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010654 struct drm_device *dev = crtc->dev;
10655 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010656
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010657 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010658 work = intel_crtc->unpin_work;
10659 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010660 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010661
10662 if (work) {
10663 cancel_work_sync(&work->work);
10664 kfree(work);
10665 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010666
10667 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010668
Jesse Barnes79e53942008-11-07 14:24:08 -080010669 kfree(intel_crtc);
10670}
10671
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010672static void intel_unpin_work_fn(struct work_struct *__work)
10673{
10674 struct intel_unpin_work *work =
10675 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010676 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10677 struct drm_device *dev = crtc->base.dev;
10678 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010679
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010680 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010681 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010682 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010683
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020010684 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +000010685
10686 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010687 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010688 mutex_unlock(&dev->struct_mutex);
10689
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010690 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010691 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010692
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010693 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10694 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010695
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010696 kfree(work);
10697}
10698
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010699static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010700 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010701{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010702 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10703 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010704 unsigned long flags;
10705
10706 /* Ignore early vblank irqs */
10707 if (intel_crtc == NULL)
10708 return;
10709
Daniel Vetterf3260382014-09-15 14:55:23 +020010710 /*
10711 * This is called both by irq handlers and the reset code (to complete
10712 * lost pageflips) so needs the full irqsave spinlocks.
10713 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010714 spin_lock_irqsave(&dev->event_lock, flags);
10715 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010716
10717 /* Ensure we don't miss a work->pending update ... */
10718 smp_rmb();
10719
10720 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010721 spin_unlock_irqrestore(&dev->event_lock, flags);
10722 return;
10723 }
10724
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010725 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010726
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010727 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010728}
10729
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010730void intel_finish_page_flip(struct drm_device *dev, int pipe)
10731{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010732 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010733 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10734
Mario Kleiner49b14a52010-12-09 07:00:07 +010010735 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010736}
10737
10738void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10739{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010740 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010741 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10742
Mario Kleiner49b14a52010-12-09 07:00:07 +010010743 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010744}
10745
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010746/* Is 'a' after or equal to 'b'? */
10747static bool g4x_flip_count_after_eq(u32 a, u32 b)
10748{
10749 return !((a - b) & 0x80000000);
10750}
10751
10752static bool page_flip_finished(struct intel_crtc *crtc)
10753{
10754 struct drm_device *dev = crtc->base.dev;
10755 struct drm_i915_private *dev_priv = dev->dev_private;
10756
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010757 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10758 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10759 return true;
10760
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010761 /*
10762 * The relevant registers doen't exist on pre-ctg.
10763 * As the flip done interrupt doesn't trigger for mmio
10764 * flips on gmch platforms, a flip count check isn't
10765 * really needed there. But since ctg has the registers,
10766 * include it in the check anyway.
10767 */
10768 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10769 return true;
10770
10771 /*
10772 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10773 * used the same base address. In that case the mmio flip might
10774 * have completed, but the CS hasn't even executed the flip yet.
10775 *
10776 * A flip count check isn't enough as the CS might have updated
10777 * the base address just after start of vblank, but before we
10778 * managed to process the interrupt. This means we'd complete the
10779 * CS flip too soon.
10780 *
10781 * Combining both checks should get us a good enough result. It may
10782 * still happen that the CS flip has been executed, but has not
10783 * yet actually completed. But in case the base address is the same
10784 * anyway, we don't really care.
10785 */
10786 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10787 crtc->unpin_work->gtt_offset &&
10788 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10789 crtc->unpin_work->flip_count);
10790}
10791
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010792void intel_prepare_page_flip(struct drm_device *dev, int plane)
10793{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010794 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010795 struct intel_crtc *intel_crtc =
10796 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10797 unsigned long flags;
10798
Daniel Vetterf3260382014-09-15 14:55:23 +020010799
10800 /*
10801 * This is called both by irq handlers and the reset code (to complete
10802 * lost pageflips) so needs the full irqsave spinlocks.
10803 *
10804 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010805 * generate a page-flip completion irq, i.e. every modeset
10806 * is also accompanied by a spurious intel_prepare_page_flip().
10807 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010808 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010809 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010810 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010811 spin_unlock_irqrestore(&dev->event_lock, flags);
10812}
10813
Robin Schroereba905b2014-05-18 02:24:50 +020010814static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010815{
10816 /* Ensure that the work item is consistent when activating it ... */
10817 smp_wmb();
10818 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
10819 /* and that it is marked active as soon as the irq could fire. */
10820 smp_wmb();
10821}
10822
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010823static int intel_gen2_queue_flip(struct drm_device *dev,
10824 struct drm_crtc *crtc,
10825 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010826 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010827 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010828 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010829{
John Harrison6258fbe2015-05-29 17:43:48 +010010830 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010831 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010832 u32 flip_mask;
10833 int ret;
10834
John Harrison5fb9de12015-05-29 17:44:07 +010010835 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010836 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010837 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010838
10839 /* Can't queue multiple flips, so wait for the previous
10840 * one to finish before executing the next.
10841 */
10842 if (intel_crtc->plane)
10843 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10844 else
10845 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010846 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10847 intel_ring_emit(ring, MI_NOOP);
10848 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10849 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10850 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010851 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010852 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010853
10854 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010855 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010856}
10857
10858static int intel_gen3_queue_flip(struct drm_device *dev,
10859 struct drm_crtc *crtc,
10860 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010861 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010862 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010863 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010864{
John Harrison6258fbe2015-05-29 17:43:48 +010010865 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010866 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010867 u32 flip_mask;
10868 int ret;
10869
John Harrison5fb9de12015-05-29 17:44:07 +010010870 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010871 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010872 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010873
10874 if (intel_crtc->plane)
10875 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10876 else
10877 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010878 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10879 intel_ring_emit(ring, MI_NOOP);
10880 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10881 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10882 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010883 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010884 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010885
Chris Wilsone7d841c2012-12-03 11:36:30 +000010886 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010887 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010888}
10889
10890static int intel_gen4_queue_flip(struct drm_device *dev,
10891 struct drm_crtc *crtc,
10892 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010893 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010894 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010895 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010896{
John Harrison6258fbe2015-05-29 17:43:48 +010010897 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010898 struct drm_i915_private *dev_priv = dev->dev_private;
10899 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10900 uint32_t pf, pipesrc;
10901 int ret;
10902
John Harrison5fb9de12015-05-29 17:44:07 +010010903 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010904 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010905 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010906
10907 /* i965+ uses the linear or tiled offsets from the
10908 * Display Registers (which do not change across a page-flip)
10909 * so we need only reprogram the base address.
10910 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020010911 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10912 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10913 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010914 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020010915 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010916
10917 /* XXX Enabling the panel-fitter across page-flip is so far
10918 * untested on non-native modes, so ignore it for now.
10919 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10920 */
10921 pf = 0;
10922 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010923 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010924
10925 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010926 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010927}
10928
10929static int intel_gen6_queue_flip(struct drm_device *dev,
10930 struct drm_crtc *crtc,
10931 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010932 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010933 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010934 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010935{
John Harrison6258fbe2015-05-29 17:43:48 +010010936 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010937 struct drm_i915_private *dev_priv = dev->dev_private;
10938 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10939 uint32_t pf, pipesrc;
10940 int ret;
10941
John Harrison5fb9de12015-05-29 17:44:07 +010010942 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010943 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010944 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010945
Daniel Vetter6d90c952012-04-26 23:28:05 +020010946 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10947 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10948 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010949 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010950
Chris Wilson99d9acd2012-04-17 20:37:00 +010010951 /* Contrary to the suggestions in the documentation,
10952 * "Enable Panel Fitter" does not seem to be required when page
10953 * flipping with a non-native mode, and worse causes a normal
10954 * modeset to fail.
10955 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10956 */
10957 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010958 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010959 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010960
10961 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010962 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010963}
10964
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010965static int intel_gen7_queue_flip(struct drm_device *dev,
10966 struct drm_crtc *crtc,
10967 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010968 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010969 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010970 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010971{
John Harrison6258fbe2015-05-29 17:43:48 +010010972 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010973 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010974 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010010975 int len, ret;
10976
Robin Schroereba905b2014-05-18 02:24:50 +020010977 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010978 case PLANE_A:
10979 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10980 break;
10981 case PLANE_B:
10982 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10983 break;
10984 case PLANE_C:
10985 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10986 break;
10987 default:
10988 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010989 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010990 }
10991
Chris Wilsonffe74d72013-08-26 20:58:12 +010010992 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010010993 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010010994 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010010995 /*
10996 * On Gen 8, SRM is now taking an extra dword to accommodate
10997 * 48bits addresses, and we need a NOOP for the batch size to
10998 * stay even.
10999 */
11000 if (IS_GEN8(dev))
11001 len += 2;
11002 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011003
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011004 /*
11005 * BSpec MI_DISPLAY_FLIP for IVB:
11006 * "The full packet must be contained within the same cache line."
11007 *
11008 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11009 * cacheline, if we ever start emitting more commands before
11010 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11011 * then do the cacheline alignment, and finally emit the
11012 * MI_DISPLAY_FLIP.
11013 */
John Harrisonbba09b12015-05-29 17:44:06 +010011014 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011015 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011016 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011017
John Harrison5fb9de12015-05-29 17:44:07 +010011018 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011019 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011020 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011021
Chris Wilsonffe74d72013-08-26 20:58:12 +010011022 /* Unmask the flip-done completion message. Note that the bspec says that
11023 * we should do this for both the BCS and RCS, and that we must not unmask
11024 * more than one flip event at any time (or ensure that one flip message
11025 * can be sent by waiting for flip-done prior to queueing new flips).
11026 * Experimentation says that BCS works despite DERRMR masking all
11027 * flip-done completion events and that unmasking all planes at once
11028 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11029 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11030 */
11031 if (ring->id == RCS) {
11032 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11033 intel_ring_emit(ring, DERRMR);
11034 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11035 DERRMR_PIPEB_PRI_FLIP_DONE |
11036 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011037 if (IS_GEN8(dev))
11038 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
11039 MI_SRM_LRM_GLOBAL_GTT);
11040 else
11041 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
11042 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011043 intel_ring_emit(ring, DERRMR);
11044 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011045 if (IS_GEN8(dev)) {
11046 intel_ring_emit(ring, 0);
11047 intel_ring_emit(ring, MI_NOOP);
11048 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011049 }
11050
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011051 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011052 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011053 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011054 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011055
11056 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010011057 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011058}
11059
Sourab Gupta84c33a62014-06-02 16:47:17 +053011060static bool use_mmio_flip(struct intel_engine_cs *ring,
11061 struct drm_i915_gem_object *obj)
11062{
11063 /*
11064 * This is not being used for older platforms, because
11065 * non-availability of flip done interrupt forces us to use
11066 * CS flips. Older platforms derive flip done using some clever
11067 * tricks involving the flip_pending status bits and vblank irqs.
11068 * So using MMIO flips there would disrupt this mechanism.
11069 */
11070
Chris Wilson8e09bf82014-07-08 10:40:30 +010011071 if (ring == NULL)
11072 return true;
11073
Sourab Gupta84c33a62014-06-02 16:47:17 +053011074 if (INTEL_INFO(ring->dev)->gen < 5)
11075 return false;
11076
11077 if (i915.use_mmio_flip < 0)
11078 return false;
11079 else if (i915.use_mmio_flip > 0)
11080 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011081 else if (i915.enable_execlists)
11082 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011083 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011084 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011085}
11086
Damien Lespiauff944562014-11-20 14:58:16 +000011087static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
11088{
11089 struct drm_device *dev = intel_crtc->base.dev;
11090 struct drm_i915_private *dev_priv = dev->dev_private;
11091 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011092 const enum pipe pipe = intel_crtc->pipe;
11093 u32 ctl, stride;
11094
11095 ctl = I915_READ(PLANE_CTL(pipe, 0));
11096 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011097 switch (fb->modifier[0]) {
11098 case DRM_FORMAT_MOD_NONE:
11099 break;
11100 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011101 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011102 break;
11103 case I915_FORMAT_MOD_Y_TILED:
11104 ctl |= PLANE_CTL_TILED_Y;
11105 break;
11106 case I915_FORMAT_MOD_Yf_TILED:
11107 ctl |= PLANE_CTL_TILED_YF;
11108 break;
11109 default:
11110 MISSING_CASE(fb->modifier[0]);
11111 }
Damien Lespiauff944562014-11-20 14:58:16 +000011112
11113 /*
11114 * The stride is either expressed as a multiple of 64 bytes chunks for
11115 * linear buffers or in number of tiles for tiled buffers.
11116 */
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011117 stride = fb->pitches[0] /
11118 intel_fb_stride_alignment(dev, fb->modifier[0],
11119 fb->pixel_format);
Damien Lespiauff944562014-11-20 14:58:16 +000011120
11121 /*
11122 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11123 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11124 */
11125 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11126 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11127
11128 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
11129 POSTING_READ(PLANE_SURF(pipe, 0));
11130}
11131
11132static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011133{
11134 struct drm_device *dev = intel_crtc->base.dev;
11135 struct drm_i915_private *dev_priv = dev->dev_private;
11136 struct intel_framebuffer *intel_fb =
11137 to_intel_framebuffer(intel_crtc->base.primary->fb);
11138 struct drm_i915_gem_object *obj = intel_fb->obj;
11139 u32 dspcntr;
11140 u32 reg;
11141
Sourab Gupta84c33a62014-06-02 16:47:17 +053011142 reg = DSPCNTR(intel_crtc->plane);
11143 dspcntr = I915_READ(reg);
11144
Damien Lespiauc5d97472014-10-25 00:11:11 +010011145 if (obj->tiling_mode != I915_TILING_NONE)
11146 dspcntr |= DISPPLANE_TILED;
11147 else
11148 dspcntr &= ~DISPPLANE_TILED;
11149
Sourab Gupta84c33a62014-06-02 16:47:17 +053011150 I915_WRITE(reg, dspcntr);
11151
11152 I915_WRITE(DSPSURF(intel_crtc->plane),
11153 intel_crtc->unpin_work->gtt_offset);
11154 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011155
Damien Lespiauff944562014-11-20 14:58:16 +000011156}
11157
11158/*
11159 * XXX: This is the temporary way to update the plane registers until we get
11160 * around to using the usual plane update functions for MMIO flips
11161 */
11162static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
11163{
11164 struct drm_device *dev = intel_crtc->base.dev;
11165 bool atomic_update;
11166 u32 start_vbl_count;
11167
11168 intel_mark_page_flip_active(intel_crtc);
11169
11170 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
11171
11172 if (INTEL_INFO(dev)->gen >= 9)
11173 skl_do_mmio_flip(intel_crtc);
11174 else
11175 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11176 ilk_do_mmio_flip(intel_crtc);
11177
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011178 if (atomic_update)
11179 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011180}
11181
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011182static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011183{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011184 struct intel_mmio_flip *mmio_flip =
11185 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011186
Daniel Vettereed29a52015-05-21 14:21:25 +020011187 if (mmio_flip->req)
11188 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011189 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011190 false, NULL,
11191 &mmio_flip->i915->rps.mmioflips));
Sourab Gupta84c33a62014-06-02 16:47:17 +053011192
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011193 intel_do_mmio_flip(mmio_flip->crtc);
11194
Daniel Vettereed29a52015-05-21 14:21:25 +020011195 i915_gem_request_unreference__unlocked(mmio_flip->req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011196 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011197}
11198
11199static int intel_queue_mmio_flip(struct drm_device *dev,
11200 struct drm_crtc *crtc,
11201 struct drm_framebuffer *fb,
11202 struct drm_i915_gem_object *obj,
11203 struct intel_engine_cs *ring,
11204 uint32_t flags)
11205{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011206 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011207
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011208 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11209 if (mmio_flip == NULL)
11210 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011211
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011212 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011213 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011214 mmio_flip->crtc = to_intel_crtc(crtc);
11215
11216 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11217 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011218
Sourab Gupta84c33a62014-06-02 16:47:17 +053011219 return 0;
11220}
11221
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011222static int intel_default_queue_flip(struct drm_device *dev,
11223 struct drm_crtc *crtc,
11224 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011225 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011226 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011227 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011228{
11229 return -ENODEV;
11230}
11231
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011232static bool __intel_pageflip_stall_check(struct drm_device *dev,
11233 struct drm_crtc *crtc)
11234{
11235 struct drm_i915_private *dev_priv = dev->dev_private;
11236 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11237 struct intel_unpin_work *work = intel_crtc->unpin_work;
11238 u32 addr;
11239
11240 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11241 return true;
11242
11243 if (!work->enable_stall_check)
11244 return false;
11245
11246 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011247 if (work->flip_queued_req &&
11248 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011249 return false;
11250
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011251 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011252 }
11253
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011254 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011255 return false;
11256
11257 /* Potential stall - if we see that the flip has happened,
11258 * assume a missed interrupt. */
11259 if (INTEL_INFO(dev)->gen >= 4)
11260 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11261 else
11262 addr = I915_READ(DSPADDR(intel_crtc->plane));
11263
11264 /* There is a potential issue here with a false positive after a flip
11265 * to the same address. We could address this by checking for a
11266 * non-incrementing frame counter.
11267 */
11268 return addr == work->gtt_offset;
11269}
11270
11271void intel_check_page_flip(struct drm_device *dev, int pipe)
11272{
11273 struct drm_i915_private *dev_priv = dev->dev_private;
11274 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11275 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011276 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011277
Dave Gordon6c51d462015-03-06 15:34:26 +000011278 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011279
11280 if (crtc == NULL)
11281 return;
11282
Daniel Vetterf3260382014-09-15 14:55:23 +020011283 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011284 work = intel_crtc->unpin_work;
11285 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011286 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011287 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011288 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011289 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011290 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011291 if (work != NULL &&
11292 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11293 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011294 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011295}
11296
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011297static int intel_crtc_page_flip(struct drm_crtc *crtc,
11298 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011299 struct drm_pending_vblank_event *event,
11300 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011301{
11302 struct drm_device *dev = crtc->dev;
11303 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011304 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011305 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011306 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011307 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011308 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011309 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011310 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011311 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011312 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011313 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011314
Matt Roper2ff8fde2014-07-08 07:50:07 -070011315 /*
11316 * drm_mode_page_flip_ioctl() should already catch this, but double
11317 * check to be safe. In the future we may enable pageflipping from
11318 * a disabled primary plane.
11319 */
11320 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11321 return -EBUSY;
11322
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011323 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011324 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011325 return -EINVAL;
11326
11327 /*
11328 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11329 * Note that pitch changes could also affect these register.
11330 */
11331 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011332 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11333 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011334 return -EINVAL;
11335
Chris Wilsonf900db42014-02-20 09:26:13 +000011336 if (i915_terminally_wedged(&dev_priv->gpu_error))
11337 goto out_hang;
11338
Daniel Vetterb14c5672013-09-19 12:18:32 +020011339 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011340 if (work == NULL)
11341 return -ENOMEM;
11342
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011343 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011344 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011345 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011346 INIT_WORK(&work->work, intel_unpin_work_fn);
11347
Daniel Vetter87b6b102014-05-15 15:33:46 +020011348 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011349 if (ret)
11350 goto free_work;
11351
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011352 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011353 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011354 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011355 /* Before declaring the flip queue wedged, check if
11356 * the hardware completed the operation behind our backs.
11357 */
11358 if (__intel_pageflip_stall_check(dev, crtc)) {
11359 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11360 page_flip_completed(intel_crtc);
11361 } else {
11362 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011363 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011364
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011365 drm_crtc_vblank_put(crtc);
11366 kfree(work);
11367 return -EBUSY;
11368 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011369 }
11370 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011371 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011372
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011373 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11374 flush_workqueue(dev_priv->wq);
11375
Jesse Barnes75dfca82010-02-10 15:09:44 -080011376 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011377 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011378 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011379
Matt Roperf4510a22014-04-01 15:22:40 -070011380 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011381 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011382
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011383 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011384
Chris Wilson89ed88b2015-02-16 14:31:49 +000011385 ret = i915_mutex_lock_interruptible(dev);
11386 if (ret)
11387 goto cleanup;
11388
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011389 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011390 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011391
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011392 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020011393 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011394
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011395 if (IS_VALLEYVIEW(dev)) {
11396 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011397 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011398 /* vlv: DISPLAY_FLIP fails to change tiling */
11399 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011400 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011401 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011402 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011403 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011404 if (ring == NULL || ring->id != RCS)
11405 ring = &dev_priv->ring[BCS];
11406 } else {
11407 ring = &dev_priv->ring[RCS];
11408 }
11409
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011410 mmio_flip = use_mmio_flip(ring, obj);
11411
11412 /* When using CS flips, we want to emit semaphores between rings.
11413 * However, when using mmio flips we will create a task to do the
11414 * synchronisation, so all we want here is to pin the framebuffer
11415 * into the display plane and skip any waits.
11416 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011417 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011418 crtc->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010011419 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring, &request);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011420 if (ret)
11421 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011422
Tvrtko Ursulin121920f2015-03-23 11:10:37 +000011423 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
11424 + intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011425
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011426 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053011427 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11428 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011429 if (ret)
11430 goto cleanup_unpin;
11431
John Harrisonf06cc1b2014-11-24 18:49:37 +000011432 i915_gem_request_assign(&work->flip_queued_req,
11433 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011434 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011435 if (!request) {
11436 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11437 if (ret)
11438 goto cleanup_unpin;
11439 }
11440
11441 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011442 page_flip_flags);
11443 if (ret)
11444 goto cleanup_unpin;
11445
John Harrison6258fbe2015-05-29 17:43:48 +010011446 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011447 }
11448
John Harrison91af1272015-06-18 13:14:56 +010011449 if (request)
John Harrison75289872015-05-29 17:43:49 +010011450 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011451
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011452 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011453 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011454
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011455 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011456 to_intel_plane(primary)->frontbuffer_bit);
Daniel Vettera071fa02014-06-18 23:28:09 +020011457
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020011458 intel_fbc_disable(dev);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011459 intel_frontbuffer_flip_prepare(dev,
11460 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011461 mutex_unlock(&dev->struct_mutex);
11462
Jesse Barnese5510fa2010-07-01 16:48:37 -070011463 trace_i915_flip_request(intel_crtc->plane, obj);
11464
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011465 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011466
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011467cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011468 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011469cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011470 if (request)
11471 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011472 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011473 mutex_unlock(&dev->struct_mutex);
11474cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011475 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011476 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011477
Chris Wilson89ed88b2015-02-16 14:31:49 +000011478 drm_gem_object_unreference_unlocked(&obj->base);
11479 drm_framebuffer_unreference(work->old_fb);
11480
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011481 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011482 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011483 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011484
Daniel Vetter87b6b102014-05-15 15:33:46 +020011485 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011486free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011487 kfree(work);
11488
Chris Wilsonf900db42014-02-20 09:26:13 +000011489 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011490 struct drm_atomic_state *state;
11491 struct drm_plane_state *plane_state;
11492
Chris Wilsonf900db42014-02-20 09:26:13 +000011493out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011494 state = drm_atomic_state_alloc(dev);
11495 if (!state)
11496 return -ENOMEM;
11497 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11498
11499retry:
11500 plane_state = drm_atomic_get_plane_state(state, primary);
11501 ret = PTR_ERR_OR_ZERO(plane_state);
11502 if (!ret) {
11503 drm_atomic_set_fb_for_plane(plane_state, fb);
11504
11505 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11506 if (!ret)
11507 ret = drm_atomic_commit(state);
11508 }
11509
11510 if (ret == -EDEADLK) {
11511 drm_modeset_backoff(state->acquire_ctx);
11512 drm_atomic_state_clear(state);
11513 goto retry;
11514 }
11515
11516 if (ret)
11517 drm_atomic_state_free(state);
11518
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011519 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011520 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011521 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011522 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011523 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011524 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011525 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011526}
11527
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011528
11529/**
11530 * intel_wm_need_update - Check whether watermarks need updating
11531 * @plane: drm plane
11532 * @state: new plane state
11533 *
11534 * Check current plane state versus the new one to determine whether
11535 * watermarks need to be recalculated.
11536 *
11537 * Returns true or false.
11538 */
11539static bool intel_wm_need_update(struct drm_plane *plane,
11540 struct drm_plane_state *state)
11541{
11542 /* Update watermarks on tiling changes. */
11543 if (!plane->state->fb || !state->fb ||
11544 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
11545 plane->state->rotation != state->rotation)
11546 return true;
11547
11548 if (plane->state->crtc_w != state->crtc_w)
11549 return true;
11550
11551 return false;
11552}
11553
11554int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11555 struct drm_plane_state *plane_state)
11556{
11557 struct drm_crtc *crtc = crtc_state->crtc;
11558 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11559 struct drm_plane *plane = plane_state->plane;
11560 struct drm_device *dev = crtc->dev;
11561 struct drm_i915_private *dev_priv = dev->dev_private;
11562 struct intel_plane_state *old_plane_state =
11563 to_intel_plane_state(plane->state);
11564 int idx = intel_crtc->base.base.id, ret;
11565 int i = drm_plane_index(plane);
11566 bool mode_changed = needs_modeset(crtc_state);
11567 bool was_crtc_enabled = crtc->state->active;
11568 bool is_crtc_enabled = crtc_state->active;
11569
11570 bool turn_off, turn_on, visible, was_visible;
11571 struct drm_framebuffer *fb = plane_state->fb;
11572
11573 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11574 plane->type != DRM_PLANE_TYPE_CURSOR) {
11575 ret = skl_update_scaler_plane(
11576 to_intel_crtc_state(crtc_state),
11577 to_intel_plane_state(plane_state));
11578 if (ret)
11579 return ret;
11580 }
11581
11582 /*
11583 * Disabling a plane is always okay; we just need to update
11584 * fb tracking in a special way since cleanup_fb() won't
11585 * get called by the plane helpers.
11586 */
11587 if (old_plane_state->base.fb && !fb)
11588 intel_crtc->atomic.disabled_planes |= 1 << i;
11589
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011590 was_visible = old_plane_state->visible;
11591 visible = to_intel_plane_state(plane_state)->visible;
11592
11593 if (!was_crtc_enabled && WARN_ON(was_visible))
11594 was_visible = false;
11595
11596 if (!is_crtc_enabled && WARN_ON(visible))
11597 visible = false;
11598
11599 if (!was_visible && !visible)
11600 return 0;
11601
11602 turn_off = was_visible && (!visible || mode_changed);
11603 turn_on = visible && (!was_visible || mode_changed);
11604
11605 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11606 plane->base.id, fb ? fb->base.id : -1);
11607
11608 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11609 plane->base.id, was_visible, visible,
11610 turn_off, turn_on, mode_changed);
11611
Ville Syrjäläf015c552015-06-24 22:00:02 +030011612 if (turn_on)
11613 intel_crtc->atomic.update_wm_pre = true;
11614 else if (turn_off)
11615 intel_crtc->atomic.update_wm_post = true;
11616 else if (intel_wm_need_update(plane, plane_state))
11617 intel_crtc->atomic.update_wm_pre = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011618
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011619 if (visible)
11620 intel_crtc->atomic.fb_bits |=
11621 to_intel_plane(plane)->frontbuffer_bit;
11622
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011623 switch (plane->type) {
11624 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011625 intel_crtc->atomic.wait_for_flips = true;
11626 intel_crtc->atomic.pre_disable_primary = turn_off;
11627 intel_crtc->atomic.post_enable_primary = turn_on;
11628
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011629 if (turn_off) {
11630 /*
11631 * FIXME: Actually if we will still have any other
11632 * plane enabled on the pipe we could let IPS enabled
11633 * still, but for now lets consider that when we make
11634 * primary invisible by setting DSPCNTR to 0 on
11635 * update_primary_plane function IPS needs to be
11636 * disable.
11637 */
11638 intel_crtc->atomic.disable_ips = true;
11639
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011640 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011641 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011642
11643 /*
11644 * FBC does not work on some platforms for rotated
11645 * planes, so disable it when rotation is not 0 and
11646 * update it when rotation is set back to 0.
11647 *
11648 * FIXME: This is redundant with the fbc update done in
11649 * the primary plane enable function except that that
11650 * one is done too late. We eventually need to unify
11651 * this.
11652 */
11653
11654 if (visible &&
11655 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11656 dev_priv->fbc.crtc == intel_crtc &&
11657 plane_state->rotation != BIT(DRM_ROTATE_0))
11658 intel_crtc->atomic.disable_fbc = true;
11659
11660 /*
11661 * BDW signals flip done immediately if the plane
11662 * is disabled, even if the plane enable is already
11663 * armed to occur at the next vblank :(
11664 */
11665 if (turn_on && IS_BROADWELL(dev))
11666 intel_crtc->atomic.wait_vblank = true;
11667
11668 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11669 break;
11670 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011671 break;
11672 case DRM_PLANE_TYPE_OVERLAY:
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020011673 if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011674 intel_crtc->atomic.wait_vblank = true;
11675 intel_crtc->atomic.update_sprite_watermarks |=
11676 1 << i;
11677 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011678 }
11679 return 0;
11680}
11681
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011682static bool encoders_cloneable(const struct intel_encoder *a,
11683 const struct intel_encoder *b)
11684{
11685 /* masks could be asymmetric, so check both ways */
11686 return a == b || (a->cloneable & (1 << b->type) &&
11687 b->cloneable & (1 << a->type));
11688}
11689
11690static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11691 struct intel_crtc *crtc,
11692 struct intel_encoder *encoder)
11693{
11694 struct intel_encoder *source_encoder;
11695 struct drm_connector *connector;
11696 struct drm_connector_state *connector_state;
11697 int i;
11698
11699 for_each_connector_in_state(state, connector, connector_state, i) {
11700 if (connector_state->crtc != &crtc->base)
11701 continue;
11702
11703 source_encoder =
11704 to_intel_encoder(connector_state->best_encoder);
11705 if (!encoders_cloneable(encoder, source_encoder))
11706 return false;
11707 }
11708
11709 return true;
11710}
11711
11712static bool check_encoder_cloning(struct drm_atomic_state *state,
11713 struct intel_crtc *crtc)
11714{
11715 struct intel_encoder *encoder;
11716 struct drm_connector *connector;
11717 struct drm_connector_state *connector_state;
11718 int i;
11719
11720 for_each_connector_in_state(state, connector, connector_state, i) {
11721 if (connector_state->crtc != &crtc->base)
11722 continue;
11723
11724 encoder = to_intel_encoder(connector_state->best_encoder);
11725 if (!check_single_encoder_cloning(state, crtc, encoder))
11726 return false;
11727 }
11728
11729 return true;
11730}
11731
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020011732static void intel_crtc_check_initial_planes(struct drm_crtc *crtc,
11733 struct drm_crtc_state *crtc_state)
11734{
11735 struct intel_crtc_state *pipe_config =
11736 to_intel_crtc_state(crtc_state);
11737 struct drm_plane *p;
11738 unsigned visible_mask = 0;
11739
11740 drm_for_each_plane_mask(p, crtc->dev, crtc_state->plane_mask) {
11741 struct drm_plane_state *plane_state =
11742 drm_atomic_get_existing_plane_state(crtc_state->state, p);
11743
11744 if (WARN_ON(!plane_state))
11745 continue;
11746
11747 if (!plane_state->fb)
11748 crtc_state->plane_mask &=
11749 ~(1 << drm_plane_index(p));
11750 else if (to_intel_plane_state(plane_state)->visible)
11751 visible_mask |= 1 << drm_plane_index(p);
11752 }
11753
11754 if (!visible_mask)
11755 return;
11756
11757 pipe_config->quirks &= ~PIPE_CONFIG_QUIRK_INITIAL_PLANES;
11758}
11759
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011760static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11761 struct drm_crtc_state *crtc_state)
11762{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011763 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011764 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011765 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011766 struct intel_crtc_state *pipe_config =
11767 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011768 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011769 int ret, idx = crtc->base.id;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011770 bool mode_changed = needs_modeset(crtc_state);
11771
11772 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11773 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11774 return -EINVAL;
11775 }
11776
11777 I915_STATE_WARN(crtc->state->active != intel_crtc->active,
11778 "[CRTC:%i] mismatch between state->active(%i) and crtc->active(%i)\n",
11779 idx, crtc->state->active, intel_crtc->active);
11780
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020011781 /* plane mask is fixed up after all initial planes are calculated */
11782 if (pipe_config->quirks & PIPE_CONFIG_QUIRK_INITIAL_PLANES)
11783 intel_crtc_check_initial_planes(crtc, crtc_state);
11784
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011785 if (mode_changed)
Ville Syrjäläf015c552015-06-24 22:00:02 +030011786 intel_crtc->atomic.update_wm_post = !crtc_state->active;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011787
Maarten Lankhorstad421372015-06-15 12:33:42 +020011788 if (mode_changed && crtc_state->enable &&
11789 dev_priv->display.crtc_compute_clock &&
11790 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11791 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11792 pipe_config);
11793 if (ret)
11794 return ret;
11795 }
11796
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011797 return intel_atomic_setup_scalers(dev, intel_crtc, pipe_config);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011798}
11799
Jani Nikula65b38e02015-04-13 11:26:56 +030011800static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011801 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11802 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011803 .atomic_begin = intel_begin_crtc_commit,
11804 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011805 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011806};
11807
Daniel Vetter9a935852012-07-05 22:34:27 +020011808/**
11809 * intel_modeset_update_staged_output_state
11810 *
11811 * Updates the staged output configuration state, e.g. after we've read out the
11812 * current hw state.
11813 */
11814static void intel_modeset_update_staged_output_state(struct drm_device *dev)
11815{
Ville Syrjälä76688512014-01-10 11:28:06 +020011816 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011817 struct intel_encoder *encoder;
11818 struct intel_connector *connector;
11819
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011820 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011821 connector->new_encoder =
11822 to_intel_encoder(connector->base.encoder);
11823 }
11824
Damien Lespiaub2784e12014-08-05 11:29:37 +010011825 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011826 encoder->new_crtc =
11827 to_intel_crtc(encoder->base.crtc);
11828 }
Ville Syrjälä76688512014-01-10 11:28:06 +020011829
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011830 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011831 crtc->new_enabled = crtc->base.state->enable;
Ville Syrjälä76688512014-01-10 11:28:06 +020011832 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011833}
11834
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011835/* Transitional helper to copy current connector/encoder state to
11836 * connector->state. This is needed so that code that is partially
11837 * converted to atomic does the right thing.
11838 */
11839static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11840{
11841 struct intel_connector *connector;
11842
11843 for_each_intel_connector(dev, connector) {
11844 if (connector->base.encoder) {
11845 connector->base.state->best_encoder =
11846 connector->base.encoder;
11847 connector->base.state->crtc =
11848 connector->base.encoder->crtc;
11849 } else {
11850 connector->base.state->best_encoder = NULL;
11851 connector->base.state->crtc = NULL;
11852 }
11853 }
11854}
11855
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011856static void
Robin Schroereba905b2014-05-18 02:24:50 +020011857connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011858 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011859{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011860 int bpp = pipe_config->pipe_bpp;
11861
11862 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11863 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011864 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011865
11866 /* Don't use an invalid EDID bpc value */
11867 if (connector->base.display_info.bpc &&
11868 connector->base.display_info.bpc * 3 < bpp) {
11869 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11870 bpp, connector->base.display_info.bpc*3);
11871 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11872 }
11873
11874 /* Clamp bpp to 8 on screens without EDID 1.4 */
11875 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11876 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11877 bpp);
11878 pipe_config->pipe_bpp = 24;
11879 }
11880}
11881
11882static int
11883compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011884 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011885{
11886 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011887 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011888 struct drm_connector *connector;
11889 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011890 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011891
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011892 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011893 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011894 else if (INTEL_INFO(dev)->gen >= 5)
11895 bpp = 12*3;
11896 else
11897 bpp = 8*3;
11898
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011899
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011900 pipe_config->pipe_bpp = bpp;
11901
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011902 state = pipe_config->base.state;
11903
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011904 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011905 for_each_connector_in_state(state, connector, connector_state, i) {
11906 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011907 continue;
11908
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011909 connected_sink_compute_bpp(to_intel_connector(connector),
11910 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011911 }
11912
11913 return bpp;
11914}
11915
Daniel Vetter644db712013-09-19 14:53:58 +020011916static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11917{
11918 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11919 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011920 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011921 mode->crtc_hdisplay, mode->crtc_hsync_start,
11922 mode->crtc_hsync_end, mode->crtc_htotal,
11923 mode->crtc_vdisplay, mode->crtc_vsync_start,
11924 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11925}
11926
Daniel Vetterc0b03412013-05-28 12:05:54 +020011927static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011928 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011929 const char *context)
11930{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011931 struct drm_device *dev = crtc->base.dev;
11932 struct drm_plane *plane;
11933 struct intel_plane *intel_plane;
11934 struct intel_plane_state *state;
11935 struct drm_framebuffer *fb;
11936
11937 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11938 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011939
11940 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11941 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11942 pipe_config->pipe_bpp, pipe_config->dither);
11943 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11944 pipe_config->has_pch_encoder,
11945 pipe_config->fdi_lanes,
11946 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11947 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11948 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011949 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11950 pipe_config->has_dp_encoder,
11951 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11952 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11953 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011954
11955 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
11956 pipe_config->has_dp_encoder,
11957 pipe_config->dp_m2_n2.gmch_m,
11958 pipe_config->dp_m2_n2.gmch_n,
11959 pipe_config->dp_m2_n2.link_m,
11960 pipe_config->dp_m2_n2.link_n,
11961 pipe_config->dp_m2_n2.tu);
11962
Daniel Vetter55072d12014-11-20 16:10:28 +010011963 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11964 pipe_config->has_audio,
11965 pipe_config->has_infoframe);
11966
Daniel Vetterc0b03412013-05-28 12:05:54 +020011967 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011968 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011969 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011970 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11971 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030011972 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011973 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11974 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010011975 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11976 crtc->num_scalers,
11977 pipe_config->scaler_state.scaler_users,
11978 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011979 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11980 pipe_config->gmch_pfit.control,
11981 pipe_config->gmch_pfit.pgm_ratios,
11982 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011983 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020011984 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011985 pipe_config->pch_pfit.size,
11986 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011987 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030011988 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011989
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011990 if (IS_BROXTON(dev)) {
11991 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, "
11992 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
11993 "pll6: 0x%x, pll8: 0x%x, pcsdw12: 0x%x\n",
11994 pipe_config->ddi_pll_sel,
11995 pipe_config->dpll_hw_state.ebb0,
11996 pipe_config->dpll_hw_state.pll0,
11997 pipe_config->dpll_hw_state.pll1,
11998 pipe_config->dpll_hw_state.pll2,
11999 pipe_config->dpll_hw_state.pll3,
12000 pipe_config->dpll_hw_state.pll6,
12001 pipe_config->dpll_hw_state.pll8,
12002 pipe_config->dpll_hw_state.pcsdw12);
12003 } else if (IS_SKYLAKE(dev)) {
12004 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12005 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12006 pipe_config->ddi_pll_sel,
12007 pipe_config->dpll_hw_state.ctrl1,
12008 pipe_config->dpll_hw_state.cfgcr1,
12009 pipe_config->dpll_hw_state.cfgcr2);
12010 } else if (HAS_DDI(dev)) {
12011 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
12012 pipe_config->ddi_pll_sel,
12013 pipe_config->dpll_hw_state.wrpll);
12014 } else {
12015 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12016 "fp0: 0x%x, fp1: 0x%x\n",
12017 pipe_config->dpll_hw_state.dpll,
12018 pipe_config->dpll_hw_state.dpll_md,
12019 pipe_config->dpll_hw_state.fp0,
12020 pipe_config->dpll_hw_state.fp1);
12021 }
12022
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012023 DRM_DEBUG_KMS("planes on this crtc\n");
12024 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12025 intel_plane = to_intel_plane(plane);
12026 if (intel_plane->pipe != crtc->pipe)
12027 continue;
12028
12029 state = to_intel_plane_state(plane->state);
12030 fb = state->base.fb;
12031 if (!fb) {
12032 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12033 "disabled, scaler_id = %d\n",
12034 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12035 plane->base.id, intel_plane->pipe,
12036 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12037 drm_plane_index(plane), state->scaler_id);
12038 continue;
12039 }
12040
12041 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12042 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12043 plane->base.id, intel_plane->pipe,
12044 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12045 drm_plane_index(plane));
12046 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12047 fb->base.id, fb->width, fb->height, fb->pixel_format);
12048 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12049 state->scaler_id,
12050 state->src.x1 >> 16, state->src.y1 >> 16,
12051 drm_rect_width(&state->src) >> 16,
12052 drm_rect_height(&state->src) >> 16,
12053 state->dst.x1, state->dst.y1,
12054 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12055 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012056}
12057
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012058static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012059{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012060 struct drm_device *dev = state->dev;
12061 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012062 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012063 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012064 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012065 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012066
12067 /*
12068 * Walk the connector list instead of the encoder
12069 * list to detect the problem on ddi platforms
12070 * where there's just one encoder per digital port.
12071 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012072 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012073 if (!connector_state->best_encoder)
12074 continue;
12075
12076 encoder = to_intel_encoder(connector_state->best_encoder);
12077
12078 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012079
12080 switch (encoder->type) {
12081 unsigned int port_mask;
12082 case INTEL_OUTPUT_UNKNOWN:
12083 if (WARN_ON(!HAS_DDI(dev)))
12084 break;
12085 case INTEL_OUTPUT_DISPLAYPORT:
12086 case INTEL_OUTPUT_HDMI:
12087 case INTEL_OUTPUT_EDP:
12088 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12089
12090 /* the same port mustn't appear more than once */
12091 if (used_ports & port_mask)
12092 return false;
12093
12094 used_ports |= port_mask;
12095 default:
12096 break;
12097 }
12098 }
12099
12100 return true;
12101}
12102
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012103static void
12104clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12105{
12106 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012107 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012108 struct intel_dpll_hw_state dpll_hw_state;
12109 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012110 uint32_t ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012111
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012112 /* FIXME: before the switch to atomic started, a new pipe_config was
12113 * kzalloc'd. Code that depends on any field being zero should be
12114 * fixed, so that the crtc_state can be safely duplicated. For now,
12115 * only fields that are know to not cause problems are preserved. */
12116
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012117 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012118 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012119 shared_dpll = crtc_state->shared_dpll;
12120 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012121 ddi_pll_sel = crtc_state->ddi_pll_sel;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012122
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012123 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012124
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012125 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012126 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012127 crtc_state->shared_dpll = shared_dpll;
12128 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012129 crtc_state->ddi_pll_sel = ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012130}
12131
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012132static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012133intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012134 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012135{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012136 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012137 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012138 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012139 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012140 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012141 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012142 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012143
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012144 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012145
Daniel Vettere143a212013-07-04 12:01:15 +020012146 pipe_config->cpu_transcoder =
12147 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012148
Imre Deak2960bc92013-07-30 13:36:32 +030012149 /*
12150 * Sanitize sync polarity flags based on requested ones. If neither
12151 * positive or negative polarity is requested, treat this as meaning
12152 * negative polarity.
12153 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012154 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012155 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012156 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012157
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012158 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012159 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012160 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012161
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012162 /* Compute a starting value for pipe_config->pipe_bpp taking the source
12163 * plane pixel format and any sink constraints into account. Returns the
12164 * source plane bpp so that dithering can be selected on mismatches
12165 * after encoders and crtc also have had their say. */
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012166 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12167 pipe_config);
12168 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012169 goto fail;
12170
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012171 /*
12172 * Determine the real pipe dimensions. Note that stereo modes can
12173 * increase the actual pipe size due to the frame doubling and
12174 * insertion of additional space for blanks between the frame. This
12175 * is stored in the crtc timings. We use the requested mode to do this
12176 * computation to clearly distinguish it from the adjusted mode, which
12177 * can be changed by the connectors in the below retry loop.
12178 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012179 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012180 &pipe_config->pipe_src_w,
12181 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012182
Daniel Vettere29c22c2013-02-21 00:00:16 +010012183encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012184 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012185 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012186 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012187
Daniel Vetter135c81b2013-07-21 21:37:09 +020012188 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012189 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12190 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012191
Daniel Vetter7758a112012-07-08 19:40:39 +020012192 /* Pass our mode to the connectors and the CRTC to give them a chance to
12193 * adjust it according to limitations or connector properties, and also
12194 * a chance to reject the mode entirely.
12195 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012196 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012197 if (connector_state->crtc != crtc)
12198 continue;
12199
12200 encoder = to_intel_encoder(connector_state->best_encoder);
12201
Daniel Vetterefea6e82013-07-21 21:36:59 +020012202 if (!(encoder->compute_config(encoder, pipe_config))) {
12203 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012204 goto fail;
12205 }
12206 }
12207
Daniel Vetterff9a6752013-06-01 17:16:21 +020012208 /* Set default port clock if not overwritten by the encoder. Needs to be
12209 * done afterwards in case the encoder adjusts the mode. */
12210 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012211 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012212 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012213
Daniel Vettera43f6e02013-06-07 23:10:32 +020012214 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012215 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012216 DRM_DEBUG_KMS("CRTC fixup failed\n");
12217 goto fail;
12218 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012219
12220 if (ret == RETRY) {
12221 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12222 ret = -EINVAL;
12223 goto fail;
12224 }
12225
12226 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12227 retry = false;
12228 goto encoder_retry;
12229 }
12230
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012231 pipe_config->dither = pipe_config->pipe_bpp != base_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012232 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012233 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012234
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012235 /* Check if we need to force a modeset */
12236 if (pipe_config->has_audio !=
Maarten Lankhorst85a96e72015-06-01 12:49:53 +020012237 to_intel_crtc_state(crtc->state)->has_audio) {
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012238 pipe_config->base.mode_changed = true;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +020012239 ret = drm_atomic_add_affected_planes(state, crtc);
12240 }
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012241
12242 /*
12243 * Note we have an issue here with infoframes: current code
12244 * only updates them on the full mode set path per hw
12245 * requirements. So here we should be checking for any
12246 * required changes and forcing a mode set.
12247 */
Daniel Vetter7758a112012-07-08 19:40:39 +020012248fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012249 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012250}
12251
Daniel Vetterea9d7582012-07-10 10:42:52 +020012252static bool intel_crtc_in_use(struct drm_crtc *crtc)
12253{
12254 struct drm_encoder *encoder;
12255 struct drm_device *dev = crtc->dev;
12256
12257 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
12258 if (encoder->crtc == crtc)
12259 return true;
12260
12261 return false;
12262}
12263
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012264static void
12265intel_modeset_update_state(struct drm_atomic_state *state)
12266{
12267 struct drm_device *dev = state->dev;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012268 struct intel_encoder *intel_encoder;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012269 struct drm_crtc *crtc;
12270 struct drm_crtc_state *crtc_state;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012271 struct drm_connector *connector;
12272
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020012273 intel_shared_dpll_commit(state);
Daniel Vetterba41c0de2014-11-03 15:04:55 +010012274
Damien Lespiaub2784e12014-08-05 11:29:37 +010012275 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020012276 if (!intel_encoder->base.crtc)
12277 continue;
12278
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012279 crtc = intel_encoder->base.crtc;
12280 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12281 if (!crtc_state || !needs_modeset(crtc->state))
12282 continue;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012283
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012284 intel_encoder->connectors_active = false;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012285 }
12286
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012287 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorstf7217902015-06-10 10:24:20 +020012288 intel_modeset_update_staged_output_state(state->dev);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012289
Ville Syrjälä76688512014-01-10 11:28:06 +020012290 /* Double check state. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012291 for_each_crtc(dev, crtc) {
12292 WARN_ON(crtc->state->enable != intel_crtc_in_use(crtc));
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012293
12294 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012295
12296 /* Update hwmode for vblank functions */
12297 if (crtc->state->active)
12298 crtc->hwmode = crtc->state->adjusted_mode;
12299 else
12300 crtc->hwmode.crtc_clock = 0;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012301 }
12302
12303 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
12304 if (!connector->encoder || !connector->encoder->crtc)
12305 continue;
12306
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012307 crtc = connector->encoder->crtc;
12308 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12309 if (!crtc_state || !needs_modeset(crtc->state))
12310 continue;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012311
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020012312 if (crtc->state->active) {
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012313 struct drm_property *dpms_property =
12314 dev->mode_config.dpms_property;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012315
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012316 connector->dpms = DRM_MODE_DPMS_ON;
12317 drm_object_property_set_value(&connector->base, dpms_property, DRM_MODE_DPMS_ON);
Daniel Vetter68d34722012-09-06 22:08:35 +020012318
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012319 intel_encoder = to_intel_encoder(connector->encoder);
12320 intel_encoder->connectors_active = true;
12321 } else
12322 connector->dpms = DRM_MODE_DPMS_OFF;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012323 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012324}
12325
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012326static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012327{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012328 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012329
12330 if (clock1 == clock2)
12331 return true;
12332
12333 if (!clock1 || !clock2)
12334 return false;
12335
12336 diff = abs(clock1 - clock2);
12337
12338 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12339 return true;
12340
12341 return false;
12342}
12343
Daniel Vetter25c5b262012-07-08 22:08:04 +020012344#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12345 list_for_each_entry((intel_crtc), \
12346 &(dev)->mode_config.crtc_list, \
12347 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012348 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012349
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012350static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012351intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012352 struct intel_crtc_state *current_config,
12353 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012354{
Daniel Vetter66e985c2013-06-05 13:34:20 +020012355#define PIPE_CONF_CHECK_X(name) \
12356 if (current_config->name != pipe_config->name) { \
12357 DRM_ERROR("mismatch in " #name " " \
12358 "(expected 0x%08x, found 0x%08x)\n", \
12359 current_config->name, \
12360 pipe_config->name); \
12361 return false; \
12362 }
12363
Daniel Vetter08a24032013-04-19 11:25:34 +020012364#define PIPE_CONF_CHECK_I(name) \
12365 if (current_config->name != pipe_config->name) { \
12366 DRM_ERROR("mismatch in " #name " " \
12367 "(expected %i, found %i)\n", \
12368 current_config->name, \
12369 pipe_config->name); \
12370 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012371 }
12372
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012373/* This is required for BDW+ where there is only one set of registers for
12374 * switching between high and low RR.
12375 * This macro can be used whenever a comparison has to be made between one
12376 * hw state and multiple sw state variables.
12377 */
12378#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12379 if ((current_config->name != pipe_config->name) && \
12380 (current_config->alt_name != pipe_config->name)) { \
12381 DRM_ERROR("mismatch in " #name " " \
12382 "(expected %i or %i, found %i)\n", \
12383 current_config->name, \
12384 current_config->alt_name, \
12385 pipe_config->name); \
12386 return false; \
12387 }
12388
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012389#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12390 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070012391 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012392 "(expected %i, found %i)\n", \
12393 current_config->name & (mask), \
12394 pipe_config->name & (mask)); \
12395 return false; \
12396 }
12397
Ville Syrjälä5e550652013-09-06 23:29:07 +030012398#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12399 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
12400 DRM_ERROR("mismatch in " #name " " \
12401 "(expected %i, found %i)\n", \
12402 current_config->name, \
12403 pipe_config->name); \
12404 return false; \
12405 }
12406
Daniel Vetterbb760062013-06-06 14:55:52 +020012407#define PIPE_CONF_QUIRK(quirk) \
12408 ((current_config->quirks | pipe_config->quirks) & (quirk))
12409
Daniel Vettereccb1402013-05-22 00:50:22 +020012410 PIPE_CONF_CHECK_I(cpu_transcoder);
12411
Daniel Vetter08a24032013-04-19 11:25:34 +020012412 PIPE_CONF_CHECK_I(has_pch_encoder);
12413 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020012414 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
12415 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
12416 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
12417 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
12418 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020012419
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012420 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012421
12422 if (INTEL_INFO(dev)->gen < 8) {
12423 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
12424 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
12425 PIPE_CONF_CHECK_I(dp_m_n.link_m);
12426 PIPE_CONF_CHECK_I(dp_m_n.link_n);
12427 PIPE_CONF_CHECK_I(dp_m_n.tu);
12428
12429 if (current_config->has_drrs) {
12430 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
12431 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
12432 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
12433 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
12434 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
12435 }
12436 } else {
12437 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
12438 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
12439 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
12440 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
12441 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
12442 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012443
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012444 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12445 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12446 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12447 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12448 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12449 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012450
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012451 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12452 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12453 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12454 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12455 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12456 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012457
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012458 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012459 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012460 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12461 IS_VALLEYVIEW(dev))
12462 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012463 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012464
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012465 PIPE_CONF_CHECK_I(has_audio);
12466
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012467 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012468 DRM_MODE_FLAG_INTERLACE);
12469
Daniel Vetterbb760062013-06-06 14:55:52 +020012470 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012471 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012472 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012473 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012474 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012475 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012476 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012477 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012478 DRM_MODE_FLAG_NVSYNC);
12479 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012480
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012481 PIPE_CONF_CHECK_I(pipe_src_w);
12482 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012483
Daniel Vetter99535992014-04-13 12:00:33 +020012484 /*
12485 * FIXME: BIOS likes to set up a cloned config with lvds+external
12486 * screen. Since we don't yet re-compute the pipe config when moving
12487 * just the lvds port away to another pipe the sw tracking won't match.
12488 *
12489 * Proper atomic modesets with recomputed global state will fix this.
12490 * Until then just don't check gmch state for inherited modes.
12491 */
12492 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
12493 PIPE_CONF_CHECK_I(gmch_pfit.control);
12494 /* pfit ratios are autocomputed by the hw on gen4+ */
12495 if (INTEL_INFO(dev)->gen < 4)
12496 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
12497 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
12498 }
12499
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012500 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12501 if (current_config->pch_pfit.enabled) {
12502 PIPE_CONF_CHECK_I(pch_pfit.pos);
12503 PIPE_CONF_CHECK_I(pch_pfit.size);
12504 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012505
Chandra Kondurua1b22782015-04-07 15:28:45 -070012506 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12507
Jesse Barnese59150d2014-01-07 13:30:45 -080012508 /* BDW+ don't expose a synchronous way to read the state */
12509 if (IS_HASWELL(dev))
12510 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012511
Ville Syrjälä282740f2013-09-04 18:30:03 +030012512 PIPE_CONF_CHECK_I(double_wide);
12513
Daniel Vetter26804af2014-06-25 22:01:55 +030012514 PIPE_CONF_CHECK_X(ddi_pll_sel);
12515
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012516 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012517 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012518 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012519 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12520 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012521 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012522 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12523 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12524 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012525
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012526 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12527 PIPE_CONF_CHECK_I(pipe_bpp);
12528
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012529 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012530 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012531
Daniel Vetter66e985c2013-06-05 13:34:20 +020012532#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012533#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012534#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012535#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012536#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012537#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012538
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012539 return true;
12540}
12541
Damien Lespiau08db6652014-11-04 17:06:52 +000012542static void check_wm_state(struct drm_device *dev)
12543{
12544 struct drm_i915_private *dev_priv = dev->dev_private;
12545 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12546 struct intel_crtc *intel_crtc;
12547 int plane;
12548
12549 if (INTEL_INFO(dev)->gen < 9)
12550 return;
12551
12552 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12553 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12554
12555 for_each_intel_crtc(dev, intel_crtc) {
12556 struct skl_ddb_entry *hw_entry, *sw_entry;
12557 const enum pipe pipe = intel_crtc->pipe;
12558
12559 if (!intel_crtc->active)
12560 continue;
12561
12562 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012563 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012564 hw_entry = &hw_ddb.plane[pipe][plane];
12565 sw_entry = &sw_ddb->plane[pipe][plane];
12566
12567 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12568 continue;
12569
12570 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12571 "(expected (%u,%u), found (%u,%u))\n",
12572 pipe_name(pipe), plane + 1,
12573 sw_entry->start, sw_entry->end,
12574 hw_entry->start, hw_entry->end);
12575 }
12576
12577 /* cursor */
12578 hw_entry = &hw_ddb.cursor[pipe];
12579 sw_entry = &sw_ddb->cursor[pipe];
12580
12581 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12582 continue;
12583
12584 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12585 "(expected (%u,%u), found (%u,%u))\n",
12586 pipe_name(pipe),
12587 sw_entry->start, sw_entry->end,
12588 hw_entry->start, hw_entry->end);
12589 }
12590}
12591
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012592static void
12593check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012594{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012595 struct intel_connector *connector;
12596
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012597 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012598 /* This also checks the encoder/connector hw state with the
12599 * ->get_hw_state callbacks. */
12600 intel_connector_check_state(connector);
12601
Rob Clarke2c719b2014-12-15 13:56:32 -050012602 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012603 "connector's staged encoder doesn't match current encoder\n");
12604 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012605}
12606
12607static void
12608check_encoder_state(struct drm_device *dev)
12609{
12610 struct intel_encoder *encoder;
12611 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012612
Damien Lespiaub2784e12014-08-05 11:29:37 +010012613 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012614 bool enabled = false;
12615 bool active = false;
12616 enum pipe pipe, tracked_pipe;
12617
12618 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12619 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012620 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012621
Rob Clarke2c719b2014-12-15 13:56:32 -050012622 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012623 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012624 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012625 "encoder's active_connectors set, but no crtc\n");
12626
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012627 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012628 if (connector->base.encoder != &encoder->base)
12629 continue;
12630 enabled = true;
12631 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
12632 active = true;
12633 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012634 /*
12635 * for MST connectors if we unplug the connector is gone
12636 * away but the encoder is still connected to a crtc
12637 * until a modeset happens in response to the hotplug.
12638 */
12639 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
12640 continue;
12641
Rob Clarke2c719b2014-12-15 13:56:32 -050012642 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012643 "encoder's enabled state mismatch "
12644 "(expected %i, found %i)\n",
12645 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050012646 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012647 "active encoder with no crtc\n");
12648
Rob Clarke2c719b2014-12-15 13:56:32 -050012649 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012650 "encoder's computed active state doesn't match tracked active state "
12651 "(expected %i, found %i)\n", active, encoder->connectors_active);
12652
12653 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050012654 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012655 "encoder's hw state doesn't match sw tracking "
12656 "(expected %i, found %i)\n",
12657 encoder->connectors_active, active);
12658
12659 if (!encoder->base.crtc)
12660 continue;
12661
12662 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050012663 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012664 "active encoder's pipe doesn't match"
12665 "(expected %i, found %i)\n",
12666 tracked_pipe, pipe);
12667
12668 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012669}
12670
12671static void
12672check_crtc_state(struct drm_device *dev)
12673{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012674 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012675 struct intel_crtc *crtc;
12676 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012677 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012678
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012679 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012680 bool enabled = false;
12681 bool active = false;
12682
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012683 memset(&pipe_config, 0, sizeof(pipe_config));
12684
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012685 DRM_DEBUG_KMS("[CRTC:%d]\n",
12686 crtc->base.base.id);
12687
Matt Roper83d65732015-02-25 13:12:16 -080012688 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012689 "active crtc, but not enabled in sw tracking\n");
12690
Damien Lespiaub2784e12014-08-05 11:29:37 +010012691 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012692 if (encoder->base.crtc != &crtc->base)
12693 continue;
12694 enabled = true;
12695 if (encoder->connectors_active)
12696 active = true;
12697 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020012698
Rob Clarke2c719b2014-12-15 13:56:32 -050012699 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012700 "crtc's computed active state doesn't match tracked active state "
12701 "(expected %i, found %i)\n", active, crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080012702 I915_STATE_WARN(enabled != crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012703 "crtc's computed enabled state doesn't match tracked enabled state "
Matt Roper83d65732015-02-25 13:12:16 -080012704 "(expected %i, found %i)\n", enabled,
12705 crtc->base.state->enable);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012706
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012707 active = dev_priv->display.get_pipe_config(crtc,
12708 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020012709
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012710 /* hw state is inconsistent with the pipe quirk */
12711 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12712 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020012713 active = crtc->active;
12714
Damien Lespiaub2784e12014-08-05 11:29:37 +010012715 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030012716 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020012717 if (encoder->base.crtc != &crtc->base)
12718 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010012719 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020012720 encoder->get_config(encoder, &pipe_config);
12721 }
12722
Rob Clarke2c719b2014-12-15 13:56:32 -050012723 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012724 "crtc active state doesn't match with hw state "
12725 "(expected %i, found %i)\n", crtc->active, active);
12726
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020012727 I915_STATE_WARN(crtc->active != crtc->base.state->active,
12728 "transitional active state does not match atomic hw state "
12729 "(expected %i, found %i)\n", crtc->base.state->active, crtc->active);
12730
Daniel Vetterc0b03412013-05-28 12:05:54 +020012731 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012732 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012733 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020012734 intel_dump_pipe_config(crtc, &pipe_config,
12735 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012736 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012737 "[sw state]");
12738 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012739 }
12740}
12741
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012742static void
12743check_shared_dpll_state(struct drm_device *dev)
12744{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012745 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012746 struct intel_crtc *crtc;
12747 struct intel_dpll_hw_state dpll_hw_state;
12748 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012749
12750 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12751 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12752 int enabled_crtcs = 0, active_crtcs = 0;
12753 bool active;
12754
12755 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12756
12757 DRM_DEBUG_KMS("%s\n", pll->name);
12758
12759 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12760
Rob Clarke2c719b2014-12-15 13:56:32 -050012761 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012762 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012763 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012764 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012765 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012766 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012767 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012768 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012769 "pll on state mismatch (expected %i, found %i)\n",
12770 pll->on, active);
12771
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012772 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012773 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012774 enabled_crtcs++;
12775 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12776 active_crtcs++;
12777 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012778 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012779 "pll active crtcs mismatch (expected %i, found %i)\n",
12780 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012781 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012782 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012783 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012784
Rob Clarke2c719b2014-12-15 13:56:32 -050012785 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012786 sizeof(dpll_hw_state)),
12787 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012788 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012789}
12790
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012791void
12792intel_modeset_check_state(struct drm_device *dev)
12793{
Damien Lespiau08db6652014-11-04 17:06:52 +000012794 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012795 check_connector_state(dev);
12796 check_encoder_state(dev);
12797 check_crtc_state(dev);
12798 check_shared_dpll_state(dev);
12799}
12800
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012801void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012802 int dotclock)
12803{
12804 /*
12805 * FDI already provided one idea for the dotclock.
12806 * Yell if the encoder disagrees.
12807 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012808 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012809 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012810 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012811}
12812
Ville Syrjälä80715b22014-05-15 20:23:23 +030012813static void update_scanline_offset(struct intel_crtc *crtc)
12814{
12815 struct drm_device *dev = crtc->base.dev;
12816
12817 /*
12818 * The scanline counter increments at the leading edge of hsync.
12819 *
12820 * On most platforms it starts counting from vtotal-1 on the
12821 * first active line. That means the scanline counter value is
12822 * always one less than what we would expect. Ie. just after
12823 * start of vblank, which also occurs at start of hsync (on the
12824 * last active line), the scanline counter will read vblank_start-1.
12825 *
12826 * On gen2 the scanline counter starts counting from 1 instead
12827 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12828 * to keep the value positive), instead of adding one.
12829 *
12830 * On HSW+ the behaviour of the scanline counter depends on the output
12831 * type. For DP ports it behaves like most other platforms, but on HDMI
12832 * there's an extra 1 line difference. So we need to add two instead of
12833 * one to the value.
12834 */
12835 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012836 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012837 int vtotal;
12838
12839 vtotal = mode->crtc_vtotal;
12840 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12841 vtotal /= 2;
12842
12843 crtc->scanline_offset = vtotal - 1;
12844 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012845 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012846 crtc->scanline_offset = 2;
12847 } else
12848 crtc->scanline_offset = 1;
12849}
12850
Maarten Lankhorstad421372015-06-15 12:33:42 +020012851static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012852{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012853 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012854 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012855 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012856 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012857 struct intel_crtc_state *intel_crtc_state;
12858 struct drm_crtc *crtc;
12859 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012860 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012861
12862 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012863 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012864
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012865 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012866 int dpll;
12867
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012868 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012869 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012870 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012871
Maarten Lankhorstad421372015-06-15 12:33:42 +020012872 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012873 continue;
12874
Maarten Lankhorstad421372015-06-15 12:33:42 +020012875 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012876
Maarten Lankhorstad421372015-06-15 12:33:42 +020012877 if (!shared_dpll)
12878 shared_dpll = intel_atomic_get_shared_dpll_state(state);
12879
12880 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012881 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012882}
12883
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012884/*
12885 * This implements the workaround described in the "notes" section of the mode
12886 * set sequence documentation. When going from no pipes or single pipe to
12887 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12888 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12889 */
12890static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12891{
12892 struct drm_crtc_state *crtc_state;
12893 struct intel_crtc *intel_crtc;
12894 struct drm_crtc *crtc;
12895 struct intel_crtc_state *first_crtc_state = NULL;
12896 struct intel_crtc_state *other_crtc_state = NULL;
12897 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12898 int i;
12899
12900 /* look at all crtc's that are going to be enabled in during modeset */
12901 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12902 intel_crtc = to_intel_crtc(crtc);
12903
12904 if (!crtc_state->active || !needs_modeset(crtc_state))
12905 continue;
12906
12907 if (first_crtc_state) {
12908 other_crtc_state = to_intel_crtc_state(crtc_state);
12909 break;
12910 } else {
12911 first_crtc_state = to_intel_crtc_state(crtc_state);
12912 first_pipe = intel_crtc->pipe;
12913 }
12914 }
12915
12916 /* No workaround needed? */
12917 if (!first_crtc_state)
12918 return 0;
12919
12920 /* w/a possibly needed, check how many crtc's are already enabled. */
12921 for_each_intel_crtc(state->dev, intel_crtc) {
12922 struct intel_crtc_state *pipe_config;
12923
12924 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12925 if (IS_ERR(pipe_config))
12926 return PTR_ERR(pipe_config);
12927
12928 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12929
12930 if (!pipe_config->base.active ||
12931 needs_modeset(&pipe_config->base))
12932 continue;
12933
12934 /* 2 or more enabled crtcs means no need for w/a */
12935 if (enabled_pipe != INVALID_PIPE)
12936 return 0;
12937
12938 enabled_pipe = intel_crtc->pipe;
12939 }
12940
12941 if (enabled_pipe != INVALID_PIPE)
12942 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12943 else if (other_crtc_state)
12944 other_crtc_state->hsw_workaround_pipe = first_pipe;
12945
12946 return 0;
12947}
12948
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012949static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12950{
12951 struct drm_crtc *crtc;
12952 struct drm_crtc_state *crtc_state;
12953 int ret = 0;
12954
12955 /* add all active pipes to the state */
12956 for_each_crtc(state->dev, crtc) {
12957 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12958 if (IS_ERR(crtc_state))
12959 return PTR_ERR(crtc_state);
12960
12961 if (!crtc_state->active || needs_modeset(crtc_state))
12962 continue;
12963
12964 crtc_state->mode_changed = true;
12965
12966 ret = drm_atomic_add_affected_connectors(state, crtc);
12967 if (ret)
12968 break;
12969
12970 ret = drm_atomic_add_affected_planes(state, crtc);
12971 if (ret)
12972 break;
12973 }
12974
12975 return ret;
12976}
12977
12978
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012979/* Code that should eventually be part of atomic_check() */
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012980static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012981{
12982 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012983 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012984 int ret;
12985
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012986 if (!check_digital_port_conflicts(state)) {
12987 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12988 return -EINVAL;
12989 }
12990
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012991 /*
12992 * See if the config requires any additional preparation, e.g.
12993 * to adjust global state with pipes off. We need to do this
12994 * here so we can get the modeset_pipe updated config for the new
12995 * mode set on this crtc. For other crtcs we need to use the
12996 * adjusted_mode bits in the crtc directly.
12997 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012998 if (dev_priv->display.modeset_calc_cdclk) {
12999 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030013000
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013001 ret = dev_priv->display.modeset_calc_cdclk(state);
13002
13003 cdclk = to_intel_atomic_state(state)->cdclk;
13004 if (!ret && cdclk != dev_priv->cdclk_freq)
13005 ret = intel_modeset_all_pipes(state);
13006
13007 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013008 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013009 } else
13010 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013011
Maarten Lankhorstad421372015-06-15 12:33:42 +020013012 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013013
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013014 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013015 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013016
Maarten Lankhorstad421372015-06-15 12:33:42 +020013017 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013018}
13019
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013020static int
13021intel_modeset_compute_config(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013022{
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013023 struct drm_crtc *crtc;
13024 struct drm_crtc_state *crtc_state;
13025 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013026 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013027
13028 ret = drm_atomic_helper_check_modeset(state->dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013029 if (ret)
13030 return ret;
13031
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013032 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013033 if (!crtc_state->enable) {
13034 if (needs_modeset(crtc_state))
13035 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013036 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013037 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013038
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020013039 if (to_intel_crtc_state(crtc_state)->quirks &
13040 PIPE_CONFIG_QUIRK_INITIAL_PLANES) {
13041 ret = drm_atomic_add_affected_planes(state, crtc);
13042 if (ret)
13043 return ret;
13044
13045 /*
13046 * We ought to handle i915.fastboot here.
13047 * If no modeset is required and the primary plane has
13048 * a fb, update the members of crtc_state as needed,
13049 * and run the necessary updates during vblank evasion.
13050 */
13051 }
13052
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013053 if (!needs_modeset(crtc_state)) {
13054 ret = drm_atomic_add_affected_connectors(state, crtc);
13055 if (ret)
13056 return ret;
13057 }
13058
13059 ret = intel_modeset_pipe_config(crtc,
13060 to_intel_crtc_state(crtc_state));
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013061 if (ret)
13062 return ret;
13063
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013064 if (needs_modeset(crtc_state))
13065 any_ms = true;
13066
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013067 intel_dump_pipe_config(to_intel_crtc(crtc),
13068 to_intel_crtc_state(crtc_state),
13069 "[modeset]");
13070 }
13071
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013072 if (any_ms) {
13073 ret = intel_modeset_checks(state);
13074
13075 if (ret)
13076 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013077 } else
13078 to_intel_atomic_state(state)->cdclk =
13079 to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013080
13081 return drm_atomic_helper_check_planes(state->dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013082}
13083
Ander Conselvan de Oliveirac72d9692015-06-01 12:49:50 +020013084static int __intel_set_mode(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013085{
Ander Conselvan de Oliveirac72d9692015-06-01 12:49:50 +020013086 struct drm_device *dev = state->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030013087 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013088 struct drm_crtc *crtc;
13089 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013090 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013091 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013092 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013093
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013094 ret = drm_atomic_helper_prepare_planes(dev, state);
13095 if (ret)
13096 return ret;
13097
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013098 drm_atomic_helper_swap_state(dev, state);
13099
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013100 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013101 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13102
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013103 if (!needs_modeset(crtc->state))
13104 continue;
13105
13106 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013107 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013108
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013109 if (crtc_state->active) {
13110 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13111 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013112 intel_crtc->active = false;
13113 intel_disable_shared_dpll(intel_crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013114 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013115 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013116
Daniel Vetterea9d7582012-07-10 10:42:52 +020013117 /* Only after disabling all output pipelines that will be changed can we
13118 * update the the output configuration. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013119 intel_modeset_update_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013120
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030013121 /* The state has been swaped above, so state actually contains the
13122 * old state now. */
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013123 if (any_ms)
13124 modeset_update_crtc_power_domains(state);
Daniel Vetter47fab732012-10-26 10:58:18 +020013125
Daniel Vettera6778b32012-07-02 09:56:42 +020013126 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013127 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013128 if (needs_modeset(crtc->state) && crtc->state->active) {
13129 update_scanline_offset(to_intel_crtc(crtc));
13130 dev_priv->display.crtc_enable(crtc);
13131 }
13132
Maarten Lankhorst5ac1c4b2015-06-01 12:50:01 +020013133 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013134 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013135
Daniel Vettera6778b32012-07-02 09:56:42 +020013136 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013137
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013138 drm_atomic_helper_cleanup_planes(dev, state);
13139
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013140 drm_atomic_state_free(state);
13141
Ander Conselvan de Oliveira9eb45f22015-04-21 17:13:07 +030013142 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013143}
13144
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013145static int intel_set_mode_checked(struct drm_atomic_state *state)
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013146{
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013147 struct drm_device *dev = state->dev;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013148 int ret;
13149
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013150 ret = __intel_set_mode(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013151 if (ret == 0)
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013152 intel_modeset_check_state(dev);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013153
13154 return ret;
13155}
13156
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013157static int intel_set_mode(struct drm_atomic_state *state)
Daniel Vetterf30da182013-04-11 20:22:50 +020013158{
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013159 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020013160
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013161 ret = intel_modeset_compute_config(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013162 if (ret)
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013163 return ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013164
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013165 return intel_set_mode_checked(state);
Daniel Vetterf30da182013-04-11 20:22:50 +020013166}
13167
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013168void intel_crtc_restore_mode(struct drm_crtc *crtc)
13169{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013170 struct drm_device *dev = crtc->dev;
13171 struct drm_atomic_state *state;
13172 struct intel_encoder *encoder;
13173 struct intel_connector *connector;
13174 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013175 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013176 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013177
13178 state = drm_atomic_state_alloc(dev);
13179 if (!state) {
13180 DRM_DEBUG_KMS("[CRTC:%d] mode restore failed, out of memory",
13181 crtc->base.id);
13182 return;
13183 }
13184
13185 state->acquire_ctx = dev->mode_config.acquire_ctx;
13186
13187 /* The force restore path in the HW readout code relies on the staged
13188 * config still keeping the user requested config while the actual
13189 * state has been overwritten by the configuration read from HW. We
13190 * need to copy the staged config to the atomic state, otherwise the
13191 * mode set will just reapply the state the HW is already in. */
13192 for_each_intel_encoder(dev, encoder) {
13193 if (&encoder->new_crtc->base != crtc)
13194 continue;
13195
13196 for_each_intel_connector(dev, connector) {
13197 if (connector->new_encoder != encoder)
13198 continue;
13199
13200 connector_state = drm_atomic_get_connector_state(state, &connector->base);
13201 if (IS_ERR(connector_state)) {
13202 DRM_DEBUG_KMS("Failed to add [CONNECTOR:%d:%s] to state: %ld\n",
13203 connector->base.base.id,
13204 connector->base.name,
13205 PTR_ERR(connector_state));
13206 continue;
13207 }
13208
13209 connector_state->crtc = crtc;
13210 connector_state->best_encoder = &encoder->base;
13211 }
13212 }
13213
Ander Conselvan de Oliveira4ed9fb32015-06-16 11:49:45 +030013214 crtc_state = intel_atomic_get_crtc_state(state, to_intel_crtc(crtc));
13215 if (IS_ERR(crtc_state)) {
13216 DRM_DEBUG_KMS("Failed to add [CRTC:%d] to state: %ld\n",
13217 crtc->base.id, PTR_ERR(crtc_state));
13218 drm_atomic_state_free(state);
13219 return;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013220 }
13221
Ander Conselvan de Oliveira4ed9fb32015-06-16 11:49:45 +030013222 crtc_state->base.active = crtc_state->base.enable =
13223 to_intel_crtc(crtc)->new_enabled;
13224
13225 drm_mode_copy(&crtc_state->base.mode, &crtc->mode);
13226
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030013227 intel_modeset_setup_plane_state(state, crtc, &crtc->mode,
13228 crtc->primary->fb, crtc->x, crtc->y);
13229
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013230 ret = intel_set_mode(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013231 if (ret)
13232 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013233}
13234
Daniel Vetter25c5b262012-07-08 22:08:04 +020013235#undef for_each_intel_crtc_masked
13236
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013237static bool intel_connector_in_mode_set(struct intel_connector *connector,
13238 struct drm_mode_set *set)
13239{
13240 int ro;
13241
13242 for (ro = 0; ro < set->num_connectors; ro++)
13243 if (set->connectors[ro] == &connector->base)
13244 return true;
13245
13246 return false;
13247}
13248
Daniel Vetter2e431052012-07-04 22:42:15 +020013249static int
Daniel Vetter9a935852012-07-05 22:34:27 +020013250intel_modeset_stage_output_state(struct drm_device *dev,
13251 struct drm_mode_set *set,
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013252 struct drm_atomic_state *state)
Daniel Vetter50f56112012-07-02 09:35:43 +020013253{
Daniel Vetter9a935852012-07-05 22:34:27 +020013254 struct intel_connector *connector;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013255 struct drm_connector *drm_connector;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013256 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013257 struct drm_crtc *crtc;
13258 struct drm_crtc_state *crtc_state;
13259 int i, ret;
Daniel Vetter50f56112012-07-02 09:35:43 +020013260
Damien Lespiau9abdda72013-02-13 13:29:23 +000013261 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020013262 * of connectors. For paranoia, double-check this. */
13263 WARN_ON(!set->fb && (set->num_connectors != 0));
13264 WARN_ON(set->fb && (set->num_connectors == 0));
13265
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013266 for_each_intel_connector(dev, connector) {
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013267 bool in_mode_set = intel_connector_in_mode_set(connector, set);
13268
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013269 if (!in_mode_set && connector->base.state->crtc != set->crtc)
13270 continue;
13271
13272 connector_state =
13273 drm_atomic_get_connector_state(state, &connector->base);
13274 if (IS_ERR(connector_state))
13275 return PTR_ERR(connector_state);
13276
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013277 if (in_mode_set) {
13278 int pipe = to_intel_crtc(set->crtc)->pipe;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013279 connector_state->best_encoder =
13280 &intel_find_encoder(connector, pipe)->base;
Daniel Vetter50f56112012-07-02 09:35:43 +020013281 }
13282
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013283 if (connector->base.state->crtc != set->crtc)
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013284 continue;
13285
Daniel Vetter9a935852012-07-05 22:34:27 +020013286 /* If we disable the crtc, disable all its connectors. Also, if
13287 * the connector is on the changing crtc but not on the new
13288 * connector list, disable it. */
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013289 if (!set->fb || !in_mode_set) {
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013290 connector_state->best_encoder = NULL;
Daniel Vetter9a935852012-07-05 22:34:27 +020013291
13292 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
13293 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013294 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020013295 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013296 }
13297 /* connector->new_encoder is now updated for all connectors. */
13298
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013299 for_each_connector_in_state(state, drm_connector, connector_state, i) {
13300 connector = to_intel_connector(drm_connector);
Ville Syrjälä76688512014-01-10 11:28:06 +020013301
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013302 if (!connector_state->best_encoder) {
13303 ret = drm_atomic_set_crtc_for_connector(connector_state,
13304 NULL);
13305 if (ret)
13306 return ret;
13307
Daniel Vetter50f56112012-07-02 09:35:43 +020013308 continue;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013309 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013310
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013311 if (intel_connector_in_mode_set(connector, set)) {
13312 struct drm_crtc *crtc = connector->base.state->crtc;
13313
13314 /* If this connector was in a previous crtc, add it
13315 * to the state. We might need to disable it. */
13316 if (crtc) {
13317 crtc_state =
13318 drm_atomic_get_crtc_state(state, crtc);
13319 if (IS_ERR(crtc_state))
13320 return PTR_ERR(crtc_state);
13321 }
13322
13323 ret = drm_atomic_set_crtc_for_connector(connector_state,
13324 set->crtc);
13325 if (ret)
13326 return ret;
13327 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013328
13329 /* Make sure the new CRTC will work with the encoder */
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013330 if (!drm_encoder_crtc_ok(connector_state->best_encoder,
13331 connector_state->crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020013332 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020013333 }
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013334
Daniel Vetter9a935852012-07-05 22:34:27 +020013335 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
13336 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013337 connector->base.name,
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013338 connector_state->crtc->base.id);
13339
13340 if (connector_state->best_encoder != &connector->encoder->base)
13341 connector->encoder =
13342 to_intel_encoder(connector_state->best_encoder);
Daniel Vetter9a935852012-07-05 22:34:27 +020013343 }
13344
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013345 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020013346 bool has_connectors;
13347
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013348 ret = drm_atomic_add_affected_connectors(state, crtc);
13349 if (ret)
13350 return ret;
Paulo Zanoni5a65f352014-01-07 14:55:53 -020013351
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020013352 has_connectors = !!drm_atomic_connectors_for_crtc(state, crtc);
13353 if (has_connectors != crtc_state->enable)
13354 crtc_state->enable =
13355 crtc_state->active = has_connectors;
Ville Syrjälä76688512014-01-10 11:28:06 +020013356 }
13357
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013358 ret = intel_modeset_setup_plane_state(state, set->crtc, set->mode,
13359 set->fb, set->x, set->y);
13360 if (ret)
13361 return ret;
13362
13363 crtc_state = drm_atomic_get_crtc_state(state, set->crtc);
13364 if (IS_ERR(crtc_state))
13365 return PTR_ERR(crtc_state);
13366
Matt Roperce522992015-06-05 15:08:24 -070013367 ret = drm_atomic_set_mode_for_crtc(crtc_state, set->mode);
13368 if (ret)
13369 return ret;
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013370
13371 if (set->num_connectors)
13372 crtc_state->active = true;
13373
Daniel Vetter2e431052012-07-04 22:42:15 +020013374 return 0;
13375}
13376
13377static int intel_crtc_set_config(struct drm_mode_set *set)
13378{
13379 struct drm_device *dev;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013380 struct drm_atomic_state *state = NULL;
Daniel Vetter2e431052012-07-04 22:42:15 +020013381 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020013382
Daniel Vetter8d3e3752012-07-05 16:09:09 +020013383 BUG_ON(!set);
13384 BUG_ON(!set->crtc);
13385 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020013386
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010013387 /* Enforce sane interface api - has been abused by the fb helper. */
13388 BUG_ON(!set->mode && set->fb);
13389 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020013390
Daniel Vetter2e431052012-07-04 22:42:15 +020013391 if (set->fb) {
13392 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
13393 set->crtc->base.id, set->fb->base.id,
13394 (int)set->num_connectors, set->x, set->y);
13395 } else {
13396 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020013397 }
13398
13399 dev = set->crtc->dev;
13400
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013401 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013402 if (!state)
13403 return -ENOMEM;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013404
13405 state->acquire_ctx = dev->mode_config.acquire_ctx;
13406
Ander Conselvan de Oliveira462a4252015-04-21 17:13:00 +030013407 ret = intel_modeset_stage_output_state(dev, set, state);
Daniel Vetter2e431052012-07-04 22:42:15 +020013408 if (ret)
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013409 goto out;
Daniel Vetter2e431052012-07-04 22:42:15 +020013410
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013411 ret = intel_modeset_compute_config(state);
13412 if (ret)
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013413 goto out;
Jesse Barnes50f52752014-11-07 13:11:00 -080013414
Jesse Barnes1f9954d2014-11-05 14:26:10 -080013415 intel_update_pipe_size(to_intel_crtc(set->crtc));
13416
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013417 ret = intel_set_mode_checked(state);
Chris Wilson2d05eae2013-05-03 17:36:25 +010013418 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020013419 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
13420 set->crtc->base.id, ret);
Chris Wilson2d05eae2013-05-03 17:36:25 +010013421 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013422
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013423out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013424 if (ret)
13425 drm_atomic_state_free(state);
Daniel Vetter50f56112012-07-02 09:35:43 +020013426 return ret;
13427}
13428
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013429static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013430 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020013431 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013432 .destroy = intel_crtc_destroy,
13433 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013434 .atomic_duplicate_state = intel_crtc_duplicate_state,
13435 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013436};
13437
Daniel Vetter53589012013-06-05 13:34:16 +020013438static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13439 struct intel_shared_dpll *pll,
13440 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013441{
Daniel Vetter53589012013-06-05 13:34:16 +020013442 uint32_t val;
13443
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013444 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013445 return false;
13446
Daniel Vetter53589012013-06-05 13:34:16 +020013447 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013448 hw_state->dpll = val;
13449 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13450 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013451
13452 return val & DPLL_VCO_ENABLE;
13453}
13454
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013455static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13456 struct intel_shared_dpll *pll)
13457{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013458 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13459 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013460}
13461
Daniel Vettere7b903d2013-06-05 13:34:14 +020013462static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13463 struct intel_shared_dpll *pll)
13464{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013465 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013466 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013467
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013468 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013469
13470 /* Wait for the clocks to stabilize. */
13471 POSTING_READ(PCH_DPLL(pll->id));
13472 udelay(150);
13473
13474 /* The pixel multiplier can only be updated once the
13475 * DPLL is enabled and the clocks are stable.
13476 *
13477 * So write it again.
13478 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013479 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013480 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013481 udelay(200);
13482}
13483
13484static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13485 struct intel_shared_dpll *pll)
13486{
13487 struct drm_device *dev = dev_priv->dev;
13488 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013489
13490 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013491 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013492 if (intel_crtc_to_shared_dpll(crtc) == pll)
13493 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13494 }
13495
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013496 I915_WRITE(PCH_DPLL(pll->id), 0);
13497 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013498 udelay(200);
13499}
13500
Daniel Vetter46edb022013-06-05 13:34:12 +020013501static char *ibx_pch_dpll_names[] = {
13502 "PCH DPLL A",
13503 "PCH DPLL B",
13504};
13505
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013506static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013507{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013508 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013509 int i;
13510
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013511 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013512
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013513 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013514 dev_priv->shared_dplls[i].id = i;
13515 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013516 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013517 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13518 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013519 dev_priv->shared_dplls[i].get_hw_state =
13520 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013521 }
13522}
13523
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013524static void intel_shared_dpll_init(struct drm_device *dev)
13525{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013526 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013527
Ville Syrjäläb6283052015-06-03 15:45:07 +030013528 intel_update_cdclk(dev);
13529
Daniel Vetter9cd86932014-06-25 22:01:57 +030013530 if (HAS_DDI(dev))
13531 intel_ddi_pll_init(dev);
13532 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013533 ibx_pch_dpll_init(dev);
13534 else
13535 dev_priv->num_shared_dpll = 0;
13536
13537 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013538}
13539
Matt Roper6beb8c232014-12-01 15:40:14 -080013540/**
13541 * intel_prepare_plane_fb - Prepare fb for usage on plane
13542 * @plane: drm plane to prepare for
13543 * @fb: framebuffer to prepare for presentation
13544 *
13545 * Prepares a framebuffer for usage on a display plane. Generally this
13546 * involves pinning the underlying object and updating the frontbuffer tracking
13547 * bits. Some older platforms need special physical address handling for
13548 * cursor planes.
13549 *
13550 * Returns 0 on success, negative error code on failure.
13551 */
13552int
13553intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013554 struct drm_framebuffer *fb,
13555 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013556{
13557 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080013558 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013559 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13560 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013561 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013562
Matt Roperea2c67b2014-12-23 10:41:52 -080013563 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070013564 return 0;
13565
Matt Roper4c345742014-07-09 16:22:10 -070013566 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013567
Matt Roper6beb8c232014-12-01 15:40:14 -080013568 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13569 INTEL_INFO(dev)->cursor_needs_physical) {
13570 int align = IS_I830(dev) ? 16 * 1024 : 256;
13571 ret = i915_gem_object_attach_phys(obj, align);
13572 if (ret)
13573 DRM_DEBUG_KMS("failed to attach phys object\n");
13574 } else {
John Harrison91af1272015-06-18 13:14:56 +010013575 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080013576 }
13577
13578 if (ret == 0)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013579 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Matt Roper6beb8c232014-12-01 15:40:14 -080013580
13581 mutex_unlock(&dev->struct_mutex);
13582
13583 return ret;
13584}
13585
Matt Roper38f3ce32014-12-02 07:45:25 -080013586/**
13587 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13588 * @plane: drm plane to clean up for
13589 * @fb: old framebuffer that was on plane
13590 *
13591 * Cleans up a framebuffer that has just been removed from a plane.
13592 */
13593void
13594intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013595 struct drm_framebuffer *fb,
13596 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013597{
13598 struct drm_device *dev = plane->dev;
13599 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13600
13601 if (WARN_ON(!obj))
13602 return;
13603
13604 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13605 !INTEL_INFO(dev)->cursor_needs_physical) {
13606 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013607 intel_unpin_fb_obj(fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080013608 mutex_unlock(&dev->struct_mutex);
13609 }
Matt Roper465c1202014-05-29 08:06:54 -070013610}
13611
Chandra Konduru6156a452015-04-27 13:48:39 -070013612int
13613skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13614{
13615 int max_scale;
13616 struct drm_device *dev;
13617 struct drm_i915_private *dev_priv;
13618 int crtc_clock, cdclk;
13619
13620 if (!intel_crtc || !crtc_state)
13621 return DRM_PLANE_HELPER_NO_SCALING;
13622
13623 dev = intel_crtc->base.dev;
13624 dev_priv = dev->dev_private;
13625 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013626 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013627
13628 if (!crtc_clock || !cdclk)
13629 return DRM_PLANE_HELPER_NO_SCALING;
13630
13631 /*
13632 * skl max scale is lower of:
13633 * close to 3 but not 3, -1 is for that purpose
13634 * or
13635 * cdclk/crtc_clock
13636 */
13637 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13638
13639 return max_scale;
13640}
13641
Matt Roper465c1202014-05-29 08:06:54 -070013642static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013643intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013644 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013645 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013646{
Matt Roper2b875c22014-12-01 15:40:13 -080013647 struct drm_crtc *crtc = state->base.crtc;
13648 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013649 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013650 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13651 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013652
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013653 /* use scaler when colorkey is not required */
13654 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013655 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013656 min_scale = 1;
13657 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013658 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013659 }
Sonika Jindald8106362015-04-10 14:37:28 +053013660
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013661 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13662 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013663 min_scale, max_scale,
13664 can_position, true,
13665 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013666}
13667
Gustavo Padovan14af2932014-10-24 14:51:31 +010013668static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013669intel_commit_primary_plane(struct drm_plane *plane,
13670 struct intel_plane_state *state)
13671{
Matt Roper2b875c22014-12-01 15:40:13 -080013672 struct drm_crtc *crtc = state->base.crtc;
13673 struct drm_framebuffer *fb = state->base.fb;
13674 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013675 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080013676 struct intel_crtc *intel_crtc;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013677 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013678
Matt Roperea2c67b2014-12-23 10:41:52 -080013679 crtc = crtc ? crtc : plane->crtc;
13680 intel_crtc = to_intel_crtc(crtc);
13681
Matt Ropercf4c7c12014-12-04 10:27:42 -080013682 plane->fb = fb;
Matt Roper9dc806f2014-11-17 18:10:38 -080013683 crtc->x = src->x1 >> 16;
13684 crtc->y = src->y1 >> 16;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013685
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013686 if (!crtc->state->active)
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013687 return;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013688
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013689 if (state->visible)
13690 /* FIXME: kill this fastboot hack */
13691 intel_update_pipe_size(intel_crtc);
13692
13693 dev_priv->display.update_primary_plane(crtc, fb, crtc->x, crtc->y);
Matt Roper32b7eee2014-12-24 07:59:06 -080013694}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013695
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013696static void
13697intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013698 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013699{
13700 struct drm_device *dev = plane->dev;
13701 struct drm_i915_private *dev_priv = dev->dev_private;
13702
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013703 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13704}
13705
Matt Roper32b7eee2014-12-24 07:59:06 -080013706static void intel_begin_crtc_commit(struct drm_crtc *crtc)
13707{
13708 struct drm_device *dev = crtc->dev;
13709 struct drm_i915_private *dev_priv = dev->dev_private;
13710 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013711
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013712 if (!needs_modeset(crtc->state))
13713 intel_pre_plane_update(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013714
Ville Syrjäläf015c552015-06-24 22:00:02 +030013715 if (intel_crtc->atomic.update_wm_pre)
Matt Roper32b7eee2014-12-24 07:59:06 -080013716 intel_update_watermarks(crtc);
13717
13718 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080013719
13720 /* Perform vblank evasion around commit operation */
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013721 if (crtc->state->active)
Matt Roperc34c9ee2014-12-23 10:41:50 -080013722 intel_crtc->atomic.evade =
13723 intel_pipe_update_start(intel_crtc,
13724 &intel_crtc->atomic.start_vbl_count);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013725
13726 if (!needs_modeset(crtc->state) && INTEL_INFO(dev)->gen >= 9)
13727 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013728}
13729
13730static void intel_finish_crtc_commit(struct drm_crtc *crtc)
13731{
13732 struct drm_device *dev = crtc->dev;
13733 struct drm_i915_private *dev_priv = dev->dev_private;
13734 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013735
Matt Roperc34c9ee2014-12-23 10:41:50 -080013736 if (intel_crtc->atomic.evade)
13737 intel_pipe_update_end(intel_crtc,
13738 intel_crtc->atomic.start_vbl_count);
13739
Matt Roper32b7eee2014-12-24 07:59:06 -080013740 intel_runtime_pm_put(dev_priv);
13741
Maarten Lankhorstac21b222015-06-15 12:33:49 +020013742 intel_post_plane_update(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013743}
13744
Matt Ropercf4c7c12014-12-04 10:27:42 -080013745/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013746 * intel_plane_destroy - destroy a plane
13747 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013748 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013749 * Common destruction function for all types of planes (primary, cursor,
13750 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013751 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013752void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013753{
13754 struct intel_plane *intel_plane = to_intel_plane(plane);
13755 drm_plane_cleanup(plane);
13756 kfree(intel_plane);
13757}
13758
Matt Roper65a3fea2015-01-21 16:35:42 -080013759const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013760 .update_plane = drm_atomic_helper_update_plane,
13761 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013762 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013763 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013764 .atomic_get_property = intel_plane_atomic_get_property,
13765 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013766 .atomic_duplicate_state = intel_plane_duplicate_state,
13767 .atomic_destroy_state = intel_plane_destroy_state,
13768
Matt Roper465c1202014-05-29 08:06:54 -070013769};
13770
13771static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13772 int pipe)
13773{
13774 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013775 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013776 const uint32_t *intel_primary_formats;
13777 int num_formats;
13778
13779 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13780 if (primary == NULL)
13781 return NULL;
13782
Matt Roper8e7d6882015-01-21 16:35:41 -080013783 state = intel_create_plane_state(&primary->base);
13784 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013785 kfree(primary);
13786 return NULL;
13787 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013788 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013789
Matt Roper465c1202014-05-29 08:06:54 -070013790 primary->can_scale = false;
13791 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013792 if (INTEL_INFO(dev)->gen >= 9) {
13793 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013794 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013795 }
Matt Roper465c1202014-05-29 08:06:54 -070013796 primary->pipe = pipe;
13797 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013798 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013799 primary->check_plane = intel_check_primary_plane;
13800 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013801 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013802 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13803 primary->plane = !pipe;
13804
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013805 if (INTEL_INFO(dev)->gen >= 9) {
13806 intel_primary_formats = skl_primary_formats;
13807 num_formats = ARRAY_SIZE(skl_primary_formats);
13808 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013809 intel_primary_formats = i965_primary_formats;
13810 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013811 } else {
13812 intel_primary_formats = i8xx_primary_formats;
13813 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013814 }
13815
13816 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013817 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013818 intel_primary_formats, num_formats,
13819 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013820
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013821 if (INTEL_INFO(dev)->gen >= 4)
13822 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013823
Matt Roperea2c67b2014-12-23 10:41:52 -080013824 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13825
Matt Roper465c1202014-05-29 08:06:54 -070013826 return &primary->base;
13827}
13828
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013829void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13830{
13831 if (!dev->mode_config.rotation_property) {
13832 unsigned long flags = BIT(DRM_ROTATE_0) |
13833 BIT(DRM_ROTATE_180);
13834
13835 if (INTEL_INFO(dev)->gen >= 9)
13836 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13837
13838 dev->mode_config.rotation_property =
13839 drm_mode_create_rotation_property(dev, flags);
13840 }
13841 if (dev->mode_config.rotation_property)
13842 drm_object_attach_property(&plane->base.base,
13843 dev->mode_config.rotation_property,
13844 plane->base.state->rotation);
13845}
13846
Matt Roper3d7d6512014-06-10 08:28:13 -070013847static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013848intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013849 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013850 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013851{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013852 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013853 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013854 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013855 unsigned stride;
13856 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013857
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013858 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13859 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013860 DRM_PLANE_HELPER_NO_SCALING,
13861 DRM_PLANE_HELPER_NO_SCALING,
13862 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013863 if (ret)
13864 return ret;
13865
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013866 /* if we want to turn off the cursor ignore width and height */
13867 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013868 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013869
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013870 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013871 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013872 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13873 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013874 return -EINVAL;
13875 }
13876
Matt Roperea2c67b2014-12-23 10:41:52 -080013877 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13878 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013879 DRM_DEBUG_KMS("buffer is too small\n");
13880 return -ENOMEM;
13881 }
13882
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013883 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013884 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013885 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013886 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013887
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013888 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013889}
13890
Matt Roperf4a2cf22014-12-01 15:40:12 -080013891static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013892intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013893 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013894{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013895 intel_crtc_update_cursor(crtc, false);
13896}
13897
13898static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013899intel_commit_cursor_plane(struct drm_plane *plane,
13900 struct intel_plane_state *state)
13901{
Matt Roper2b875c22014-12-01 15:40:13 -080013902 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013903 struct drm_device *dev = plane->dev;
13904 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013905 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013906 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013907
Matt Roperea2c67b2014-12-23 10:41:52 -080013908 crtc = crtc ? crtc : plane->crtc;
13909 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013910
Matt Roperea2c67b2014-12-23 10:41:52 -080013911 plane->fb = state->base.fb;
13912 crtc->cursor_x = state->base.crtc_x;
13913 crtc->cursor_y = state->base.crtc_y;
13914
Gustavo Padovana912f122014-12-01 15:40:10 -080013915 if (intel_crtc->cursor_bo == obj)
13916 goto update;
13917
Matt Roperf4a2cf22014-12-01 15:40:12 -080013918 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013919 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013920 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013921 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013922 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013923 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013924
Gustavo Padovana912f122014-12-01 15:40:10 -080013925 intel_crtc->cursor_addr = addr;
13926 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080013927
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013928update:
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013929 if (crtc->state->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013930 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013931}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013932
Matt Roper3d7d6512014-06-10 08:28:13 -070013933static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13934 int pipe)
13935{
13936 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013937 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013938
13939 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13940 if (cursor == NULL)
13941 return NULL;
13942
Matt Roper8e7d6882015-01-21 16:35:41 -080013943 state = intel_create_plane_state(&cursor->base);
13944 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013945 kfree(cursor);
13946 return NULL;
13947 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013948 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013949
Matt Roper3d7d6512014-06-10 08:28:13 -070013950 cursor->can_scale = false;
13951 cursor->max_downscale = 1;
13952 cursor->pipe = pipe;
13953 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013954 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013955 cursor->check_plane = intel_check_cursor_plane;
13956 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013957 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013958
13959 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013960 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070013961 intel_cursor_formats,
13962 ARRAY_SIZE(intel_cursor_formats),
13963 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013964
13965 if (INTEL_INFO(dev)->gen >= 4) {
13966 if (!dev->mode_config.rotation_property)
13967 dev->mode_config.rotation_property =
13968 drm_mode_create_rotation_property(dev,
13969 BIT(DRM_ROTATE_0) |
13970 BIT(DRM_ROTATE_180));
13971 if (dev->mode_config.rotation_property)
13972 drm_object_attach_property(&cursor->base.base,
13973 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080013974 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013975 }
13976
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013977 if (INTEL_INFO(dev)->gen >=9)
13978 state->scaler_id = -1;
13979
Matt Roperea2c67b2014-12-23 10:41:52 -080013980 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13981
Matt Roper3d7d6512014-06-10 08:28:13 -070013982 return &cursor->base;
13983}
13984
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013985static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13986 struct intel_crtc_state *crtc_state)
13987{
13988 int i;
13989 struct intel_scaler *intel_scaler;
13990 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13991
13992 for (i = 0; i < intel_crtc->num_scalers; i++) {
13993 intel_scaler = &scaler_state->scalers[i];
13994 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013995 intel_scaler->mode = PS_SCALER_MODE_DYN;
13996 }
13997
13998 scaler_state->scaler_id = -1;
13999}
14000
Hannes Ederb358d0a2008-12-18 21:18:47 +010014001static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014002{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014003 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014004 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014005 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014006 struct drm_plane *primary = NULL;
14007 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014008 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014009
Daniel Vetter955382f2013-09-19 14:05:45 +020014010 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014011 if (intel_crtc == NULL)
14012 return;
14013
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014014 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14015 if (!crtc_state)
14016 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014017 intel_crtc->config = crtc_state;
14018 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014019 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014020
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014021 /* initialize shared scalers */
14022 if (INTEL_INFO(dev)->gen >= 9) {
14023 if (pipe == PIPE_C)
14024 intel_crtc->num_scalers = 1;
14025 else
14026 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14027
14028 skl_init_scalers(dev, intel_crtc, crtc_state);
14029 }
14030
Matt Roper465c1202014-05-29 08:06:54 -070014031 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014032 if (!primary)
14033 goto fail;
14034
14035 cursor = intel_cursor_plane_create(dev, pipe);
14036 if (!cursor)
14037 goto fail;
14038
Matt Roper465c1202014-05-29 08:06:54 -070014039 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070014040 cursor, &intel_crtc_funcs);
14041 if (ret)
14042 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014043
14044 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014045 for (i = 0; i < 256; i++) {
14046 intel_crtc->lut_r[i] = i;
14047 intel_crtc->lut_g[i] = i;
14048 intel_crtc->lut_b[i] = i;
14049 }
14050
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014051 /*
14052 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014053 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014054 */
Jesse Barnes80824002009-09-10 15:28:06 -070014055 intel_crtc->pipe = pipe;
14056 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014057 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014058 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014059 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014060 }
14061
Chris Wilson4b0e3332014-05-30 16:35:26 +030014062 intel_crtc->cursor_base = ~0;
14063 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014064 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014065
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014066 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14067 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14068 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14069 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14070
Jesse Barnes79e53942008-11-07 14:24:08 -080014071 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014072
14073 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014074 return;
14075
14076fail:
14077 if (primary)
14078 drm_plane_cleanup(primary);
14079 if (cursor)
14080 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014081 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014082 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014083}
14084
Jesse Barnes752aa882013-10-31 18:55:49 +020014085enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14086{
14087 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014088 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014089
Rob Clark51fd3712013-11-19 12:10:12 -050014090 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014091
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014092 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014093 return INVALID_PIPE;
14094
14095 return to_intel_crtc(encoder->crtc)->pipe;
14096}
14097
Carl Worth08d7b3d2009-04-29 14:43:54 -070014098int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014099 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014100{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014101 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014102 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014103 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014104
Rob Clark7707e652014-07-17 23:30:04 -040014105 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014106
Rob Clark7707e652014-07-17 23:30:04 -040014107 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014108 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014109 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014110 }
14111
Rob Clark7707e652014-07-17 23:30:04 -040014112 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014113 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014114
Daniel Vetterc05422d2009-08-11 16:05:30 +020014115 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014116}
14117
Daniel Vetter66a92782012-07-12 20:08:18 +020014118static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014119{
Daniel Vetter66a92782012-07-12 20:08:18 +020014120 struct drm_device *dev = encoder->base.dev;
14121 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014122 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014123 int entry = 0;
14124
Damien Lespiaub2784e12014-08-05 11:29:37 +010014125 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014126 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014127 index_mask |= (1 << entry);
14128
Jesse Barnes79e53942008-11-07 14:24:08 -080014129 entry++;
14130 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014131
Jesse Barnes79e53942008-11-07 14:24:08 -080014132 return index_mask;
14133}
14134
Chris Wilson4d302442010-12-14 19:21:29 +000014135static bool has_edp_a(struct drm_device *dev)
14136{
14137 struct drm_i915_private *dev_priv = dev->dev_private;
14138
14139 if (!IS_MOBILE(dev))
14140 return false;
14141
14142 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14143 return false;
14144
Damien Lespiaue3589902014-02-07 19:12:50 +000014145 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014146 return false;
14147
14148 return true;
14149}
14150
Jesse Barnes84b4e042014-06-25 08:24:29 -070014151static bool intel_crt_present(struct drm_device *dev)
14152{
14153 struct drm_i915_private *dev_priv = dev->dev_private;
14154
Damien Lespiau884497e2013-12-03 13:56:23 +000014155 if (INTEL_INFO(dev)->gen >= 9)
14156 return false;
14157
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014158 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014159 return false;
14160
14161 if (IS_CHERRYVIEW(dev))
14162 return false;
14163
14164 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
14165 return false;
14166
14167 return true;
14168}
14169
Jesse Barnes79e53942008-11-07 14:24:08 -080014170static void intel_setup_outputs(struct drm_device *dev)
14171{
Eric Anholt725e30a2009-01-22 13:01:02 -080014172 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014173 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014174 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014175
Daniel Vetterc9093352013-06-06 22:22:47 +020014176 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014177
Jesse Barnes84b4e042014-06-25 08:24:29 -070014178 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014179 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014180
Vandana Kannanc776eb22014-08-19 12:05:01 +053014181 if (IS_BROXTON(dev)) {
14182 /*
14183 * FIXME: Broxton doesn't support port detection via the
14184 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14185 * detect the ports.
14186 */
14187 intel_ddi_init(dev, PORT_A);
14188 intel_ddi_init(dev, PORT_B);
14189 intel_ddi_init(dev, PORT_C);
14190 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014191 int found;
14192
Jesse Barnesde31fac2015-03-06 15:53:32 -080014193 /*
14194 * Haswell uses DDI functions to detect digital outputs.
14195 * On SKL pre-D0 the strap isn't connected, so we assume
14196 * it's there.
14197 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014198 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014199 /* WaIgnoreDDIAStrap: skl */
14200 if (found ||
14201 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014202 intel_ddi_init(dev, PORT_A);
14203
14204 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14205 * register */
14206 found = I915_READ(SFUSE_STRAP);
14207
14208 if (found & SFUSE_STRAP_DDIB_DETECTED)
14209 intel_ddi_init(dev, PORT_B);
14210 if (found & SFUSE_STRAP_DDIC_DETECTED)
14211 intel_ddi_init(dev, PORT_C);
14212 if (found & SFUSE_STRAP_DDID_DETECTED)
14213 intel_ddi_init(dev, PORT_D);
14214 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014215 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014216 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014217
14218 if (has_edp_a(dev))
14219 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014220
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014221 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014222 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010014223 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014224 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014225 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014226 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014227 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014228 }
14229
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014230 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014231 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014232
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014233 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014234 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014235
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014236 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014237 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014238
Daniel Vetter270b3042012-10-27 15:52:05 +020014239 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014240 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014241 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014242 /*
14243 * The DP_DETECTED bit is the latched state of the DDC
14244 * SDA pin at boot. However since eDP doesn't require DDC
14245 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14246 * eDP ports may have been muxed to an alternate function.
14247 * Thus we can't rely on the DP_DETECTED bit alone to detect
14248 * eDP ports. Consult the VBT as well as DP_DETECTED to
14249 * detect eDP ports.
14250 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014251 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
14252 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014253 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
14254 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014255 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
14256 intel_dp_is_edp(dev, PORT_B))
14257 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014258
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014259 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
14260 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070014261 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
14262 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014263 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
14264 intel_dp_is_edp(dev, PORT_C))
14265 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014266
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014267 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014268 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014269 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
14270 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014271 /* eDP not supported on port D, so don't check VBT */
14272 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
14273 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014274 }
14275
Jani Nikula3cfca972013-08-27 15:12:26 +030014276 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080014277 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014278 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014279
Paulo Zanonie2debe92013-02-18 19:00:27 -030014280 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014281 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014282 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014283 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
14284 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014285 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014286 }
Ma Ling27185ae2009-08-24 13:50:23 +080014287
Imre Deake7281ea2013-05-08 13:14:08 +030014288 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014289 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014290 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014291
14292 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014293
Paulo Zanonie2debe92013-02-18 19:00:27 -030014294 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014295 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014296 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014297 }
Ma Ling27185ae2009-08-24 13:50:23 +080014298
Paulo Zanonie2debe92013-02-18 19:00:27 -030014299 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014300
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014301 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
14302 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014303 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014304 }
Imre Deake7281ea2013-05-08 13:14:08 +030014305 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014306 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014307 }
Ma Ling27185ae2009-08-24 13:50:23 +080014308
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014309 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014310 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014311 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014312 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014313 intel_dvo_init(dev);
14314
Zhenyu Wang103a1962009-11-27 11:44:36 +080014315 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014316 intel_tv_init(dev);
14317
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014318 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014319
Damien Lespiaub2784e12014-08-05 11:29:37 +010014320 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014321 encoder->base.possible_crtcs = encoder->crtc_mask;
14322 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014323 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014324 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014325
Paulo Zanonidde86e22012-12-01 12:04:25 -020014326 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014327
14328 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014329}
14330
14331static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14332{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014333 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014334 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014335
Daniel Vetteref2d6332014-02-10 18:00:38 +010014336 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014337 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014338 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014339 drm_gem_object_unreference(&intel_fb->obj->base);
14340 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014341 kfree(intel_fb);
14342}
14343
14344static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014345 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014346 unsigned int *handle)
14347{
14348 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014349 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014350
Chris Wilson05394f32010-11-08 19:18:58 +000014351 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014352}
14353
14354static const struct drm_framebuffer_funcs intel_fb_funcs = {
14355 .destroy = intel_user_framebuffer_destroy,
14356 .create_handle = intel_user_framebuffer_create_handle,
14357};
14358
Damien Lespiaub3218032015-02-27 11:15:18 +000014359static
14360u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14361 uint32_t pixel_format)
14362{
14363 u32 gen = INTEL_INFO(dev)->gen;
14364
14365 if (gen >= 9) {
14366 /* "The stride in bytes must not exceed the of the size of 8K
14367 * pixels and 32K bytes."
14368 */
14369 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14370 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14371 return 32*1024;
14372 } else if (gen >= 4) {
14373 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14374 return 16*1024;
14375 else
14376 return 32*1024;
14377 } else if (gen >= 3) {
14378 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14379 return 8*1024;
14380 else
14381 return 16*1024;
14382 } else {
14383 /* XXX DSPC is limited to 4k tiled */
14384 return 8*1024;
14385 }
14386}
14387
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014388static int intel_framebuffer_init(struct drm_device *dev,
14389 struct intel_framebuffer *intel_fb,
14390 struct drm_mode_fb_cmd2 *mode_cmd,
14391 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014392{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014393 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014394 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014395 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014396
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014397 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14398
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014399 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14400 /* Enforce that fb modifier and tiling mode match, but only for
14401 * X-tiled. This is needed for FBC. */
14402 if (!!(obj->tiling_mode == I915_TILING_X) !=
14403 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14404 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14405 return -EINVAL;
14406 }
14407 } else {
14408 if (obj->tiling_mode == I915_TILING_X)
14409 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14410 else if (obj->tiling_mode == I915_TILING_Y) {
14411 DRM_DEBUG("No Y tiling for legacy addfb\n");
14412 return -EINVAL;
14413 }
14414 }
14415
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014416 /* Passed in modifier sanity checking. */
14417 switch (mode_cmd->modifier[0]) {
14418 case I915_FORMAT_MOD_Y_TILED:
14419 case I915_FORMAT_MOD_Yf_TILED:
14420 if (INTEL_INFO(dev)->gen < 9) {
14421 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14422 mode_cmd->modifier[0]);
14423 return -EINVAL;
14424 }
14425 case DRM_FORMAT_MOD_NONE:
14426 case I915_FORMAT_MOD_X_TILED:
14427 break;
14428 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014429 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14430 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014431 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014432 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014433
Damien Lespiaub3218032015-02-27 11:15:18 +000014434 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14435 mode_cmd->pixel_format);
14436 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14437 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14438 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014439 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014440 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014441
Damien Lespiaub3218032015-02-27 11:15:18 +000014442 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14443 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014444 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014445 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14446 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014447 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014448 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014449 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014450 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014451
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014452 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014453 mode_cmd->pitches[0] != obj->stride) {
14454 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14455 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014456 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014457 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014458
Ville Syrjälä57779d02012-10-31 17:50:14 +020014459 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014460 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014461 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014462 case DRM_FORMAT_RGB565:
14463 case DRM_FORMAT_XRGB8888:
14464 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014465 break;
14466 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014467 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014468 DRM_DEBUG("unsupported pixel format: %s\n",
14469 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014470 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014471 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014472 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014473 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014474 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14475 DRM_DEBUG("unsupported pixel format: %s\n",
14476 drm_get_format_name(mode_cmd->pixel_format));
14477 return -EINVAL;
14478 }
14479 break;
14480 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014481 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014482 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014483 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014484 DRM_DEBUG("unsupported pixel format: %s\n",
14485 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014486 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014487 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014488 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014489 case DRM_FORMAT_ABGR2101010:
14490 if (!IS_VALLEYVIEW(dev)) {
14491 DRM_DEBUG("unsupported pixel format: %s\n",
14492 drm_get_format_name(mode_cmd->pixel_format));
14493 return -EINVAL;
14494 }
14495 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014496 case DRM_FORMAT_YUYV:
14497 case DRM_FORMAT_UYVY:
14498 case DRM_FORMAT_YVYU:
14499 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014500 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014501 DRM_DEBUG("unsupported pixel format: %s\n",
14502 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014503 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014504 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014505 break;
14506 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014507 DRM_DEBUG("unsupported pixel format: %s\n",
14508 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014509 return -EINVAL;
14510 }
14511
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014512 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14513 if (mode_cmd->offsets[0] != 0)
14514 return -EINVAL;
14515
Damien Lespiauec2c9812015-01-20 12:51:45 +000014516 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014517 mode_cmd->pixel_format,
14518 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014519 /* FIXME drm helper for size checks (especially planar formats)? */
14520 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14521 return -EINVAL;
14522
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014523 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14524 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014525 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014526
Jesse Barnes79e53942008-11-07 14:24:08 -080014527 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14528 if (ret) {
14529 DRM_ERROR("framebuffer init failed %d\n", ret);
14530 return ret;
14531 }
14532
Jesse Barnes79e53942008-11-07 14:24:08 -080014533 return 0;
14534}
14535
Jesse Barnes79e53942008-11-07 14:24:08 -080014536static struct drm_framebuffer *
14537intel_user_framebuffer_create(struct drm_device *dev,
14538 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014539 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014540{
Chris Wilson05394f32010-11-08 19:18:58 +000014541 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014542
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014543 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14544 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014545 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014546 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014547
Chris Wilsond2dff872011-04-19 08:36:26 +010014548 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014549}
14550
Daniel Vetter4520f532013-10-09 09:18:51 +020014551#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020014552static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014553{
14554}
14555#endif
14556
Jesse Barnes79e53942008-11-07 14:24:08 -080014557static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014558 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014559 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014560 .atomic_check = intel_atomic_check,
14561 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014562 .atomic_state_alloc = intel_atomic_state_alloc,
14563 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014564};
14565
Jesse Barnese70236a2009-09-21 10:42:27 -070014566/* Set up chip specific display functions */
14567static void intel_init_display(struct drm_device *dev)
14568{
14569 struct drm_i915_private *dev_priv = dev->dev_private;
14570
Daniel Vetteree9300b2013-06-03 22:40:22 +020014571 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14572 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014573 else if (IS_CHERRYVIEW(dev))
14574 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014575 else if (IS_VALLEYVIEW(dev))
14576 dev_priv->display.find_dpll = vlv_find_best_dpll;
14577 else if (IS_PINEVIEW(dev))
14578 dev_priv->display.find_dpll = pnv_find_best_dpll;
14579 else
14580 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14581
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014582 if (INTEL_INFO(dev)->gen >= 9) {
14583 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014584 dev_priv->display.get_initial_plane_config =
14585 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014586 dev_priv->display.crtc_compute_clock =
14587 haswell_crtc_compute_clock;
14588 dev_priv->display.crtc_enable = haswell_crtc_enable;
14589 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014590 dev_priv->display.update_primary_plane =
14591 skylake_update_primary_plane;
14592 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014593 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014594 dev_priv->display.get_initial_plane_config =
14595 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014596 dev_priv->display.crtc_compute_clock =
14597 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014598 dev_priv->display.crtc_enable = haswell_crtc_enable;
14599 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014600 dev_priv->display.update_primary_plane =
14601 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014602 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014603 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014604 dev_priv->display.get_initial_plane_config =
14605 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014606 dev_priv->display.crtc_compute_clock =
14607 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014608 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14609 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014610 dev_priv->display.update_primary_plane =
14611 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014612 } else if (IS_VALLEYVIEW(dev)) {
14613 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014614 dev_priv->display.get_initial_plane_config =
14615 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014616 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014617 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14618 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014619 dev_priv->display.update_primary_plane =
14620 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014621 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014622 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014623 dev_priv->display.get_initial_plane_config =
14624 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014625 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014626 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14627 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014628 dev_priv->display.update_primary_plane =
14629 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014630 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014631
Jesse Barnese70236a2009-09-21 10:42:27 -070014632 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030014633 if (IS_SKYLAKE(dev))
14634 dev_priv->display.get_display_clock_speed =
14635 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014636 else if (IS_BROXTON(dev))
14637 dev_priv->display.get_display_clock_speed =
14638 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014639 else if (IS_BROADWELL(dev))
14640 dev_priv->display.get_display_clock_speed =
14641 broadwell_get_display_clock_speed;
14642 else if (IS_HASWELL(dev))
14643 dev_priv->display.get_display_clock_speed =
14644 haswell_get_display_clock_speed;
14645 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014646 dev_priv->display.get_display_clock_speed =
14647 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014648 else if (IS_GEN5(dev))
14649 dev_priv->display.get_display_clock_speed =
14650 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014651 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014652 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014653 dev_priv->display.get_display_clock_speed =
14654 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014655 else if (IS_GM45(dev))
14656 dev_priv->display.get_display_clock_speed =
14657 gm45_get_display_clock_speed;
14658 else if (IS_CRESTLINE(dev))
14659 dev_priv->display.get_display_clock_speed =
14660 i965gm_get_display_clock_speed;
14661 else if (IS_PINEVIEW(dev))
14662 dev_priv->display.get_display_clock_speed =
14663 pnv_get_display_clock_speed;
14664 else if (IS_G33(dev) || IS_G4X(dev))
14665 dev_priv->display.get_display_clock_speed =
14666 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014667 else if (IS_I915G(dev))
14668 dev_priv->display.get_display_clock_speed =
14669 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014670 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014671 dev_priv->display.get_display_clock_speed =
14672 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014673 else if (IS_PINEVIEW(dev))
14674 dev_priv->display.get_display_clock_speed =
14675 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014676 else if (IS_I915GM(dev))
14677 dev_priv->display.get_display_clock_speed =
14678 i915gm_get_display_clock_speed;
14679 else if (IS_I865G(dev))
14680 dev_priv->display.get_display_clock_speed =
14681 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014682 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014683 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014684 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014685 else { /* 830 */
14686 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014687 dev_priv->display.get_display_clock_speed =
14688 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014689 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014690
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014691 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014692 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014693 } else if (IS_GEN6(dev)) {
14694 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014695 } else if (IS_IVYBRIDGE(dev)) {
14696 /* FIXME: detect B0+ stepping and use auto training */
14697 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014698 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014699 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014700 if (IS_BROADWELL(dev)) {
14701 dev_priv->display.modeset_commit_cdclk =
14702 broadwell_modeset_commit_cdclk;
14703 dev_priv->display.modeset_calc_cdclk =
14704 broadwell_modeset_calc_cdclk;
14705 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014706 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014707 dev_priv->display.modeset_commit_cdclk =
14708 valleyview_modeset_commit_cdclk;
14709 dev_priv->display.modeset_calc_cdclk =
14710 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014711 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014712 dev_priv->display.modeset_commit_cdclk =
14713 broxton_modeset_commit_cdclk;
14714 dev_priv->display.modeset_calc_cdclk =
14715 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014716 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014717
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014718 switch (INTEL_INFO(dev)->gen) {
14719 case 2:
14720 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14721 break;
14722
14723 case 3:
14724 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14725 break;
14726
14727 case 4:
14728 case 5:
14729 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14730 break;
14731
14732 case 6:
14733 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14734 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014735 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014736 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014737 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14738 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014739 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014740 /* Drop through - unsupported since execlist only. */
14741 default:
14742 /* Default just returns -ENODEV to indicate unsupported */
14743 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014744 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014745
14746 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014747
14748 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014749}
14750
Jesse Barnesb690e962010-07-19 13:53:12 -070014751/*
14752 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14753 * resume, or other times. This quirk makes sure that's the case for
14754 * affected systems.
14755 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014756static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014757{
14758 struct drm_i915_private *dev_priv = dev->dev_private;
14759
14760 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014761 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014762}
14763
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014764static void quirk_pipeb_force(struct drm_device *dev)
14765{
14766 struct drm_i915_private *dev_priv = dev->dev_private;
14767
14768 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14769 DRM_INFO("applying pipe b force quirk\n");
14770}
14771
Keith Packard435793d2011-07-12 14:56:22 -070014772/*
14773 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14774 */
14775static void quirk_ssc_force_disable(struct drm_device *dev)
14776{
14777 struct drm_i915_private *dev_priv = dev->dev_private;
14778 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014779 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014780}
14781
Carsten Emde4dca20e2012-03-15 15:56:26 +010014782/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014783 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14784 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014785 */
14786static void quirk_invert_brightness(struct drm_device *dev)
14787{
14788 struct drm_i915_private *dev_priv = dev->dev_private;
14789 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014790 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014791}
14792
Scot Doyle9c72cc62014-07-03 23:27:50 +000014793/* Some VBT's incorrectly indicate no backlight is present */
14794static void quirk_backlight_present(struct drm_device *dev)
14795{
14796 struct drm_i915_private *dev_priv = dev->dev_private;
14797 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14798 DRM_INFO("applying backlight present quirk\n");
14799}
14800
Jesse Barnesb690e962010-07-19 13:53:12 -070014801struct intel_quirk {
14802 int device;
14803 int subsystem_vendor;
14804 int subsystem_device;
14805 void (*hook)(struct drm_device *dev);
14806};
14807
Egbert Eich5f85f172012-10-14 15:46:38 +020014808/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14809struct intel_dmi_quirk {
14810 void (*hook)(struct drm_device *dev);
14811 const struct dmi_system_id (*dmi_id_list)[];
14812};
14813
14814static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14815{
14816 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14817 return 1;
14818}
14819
14820static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14821 {
14822 .dmi_id_list = &(const struct dmi_system_id[]) {
14823 {
14824 .callback = intel_dmi_reverse_brightness,
14825 .ident = "NCR Corporation",
14826 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14827 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14828 },
14829 },
14830 { } /* terminating entry */
14831 },
14832 .hook = quirk_invert_brightness,
14833 },
14834};
14835
Ben Widawskyc43b5632012-04-16 14:07:40 -070014836static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014837 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14838 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14839
Jesse Barnesb690e962010-07-19 13:53:12 -070014840 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14841 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14842
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014843 /* 830 needs to leave pipe A & dpll A up */
14844 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14845
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014846 /* 830 needs to leave pipe B & dpll B up */
14847 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14848
Keith Packard435793d2011-07-12 14:56:22 -070014849 /* Lenovo U160 cannot use SSC on LVDS */
14850 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014851
14852 /* Sony Vaio Y cannot use SSC on LVDS */
14853 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014854
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014855 /* Acer Aspire 5734Z must invert backlight brightness */
14856 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14857
14858 /* Acer/eMachines G725 */
14859 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14860
14861 /* Acer/eMachines e725 */
14862 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14863
14864 /* Acer/Packard Bell NCL20 */
14865 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14866
14867 /* Acer Aspire 4736Z */
14868 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014869
14870 /* Acer Aspire 5336 */
14871 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014872
14873 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14874 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014875
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014876 /* Acer C720 Chromebook (Core i3 4005U) */
14877 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14878
jens steinb2a96012014-10-28 20:25:53 +010014879 /* Apple Macbook 2,1 (Core 2 T7400) */
14880 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14881
Scot Doyled4967d82014-07-03 23:27:52 +000014882 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14883 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014884
14885 /* HP Chromebook 14 (Celeron 2955U) */
14886 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014887
14888 /* Dell Chromebook 11 */
14889 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014890};
14891
14892static void intel_init_quirks(struct drm_device *dev)
14893{
14894 struct pci_dev *d = dev->pdev;
14895 int i;
14896
14897 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14898 struct intel_quirk *q = &intel_quirks[i];
14899
14900 if (d->device == q->device &&
14901 (d->subsystem_vendor == q->subsystem_vendor ||
14902 q->subsystem_vendor == PCI_ANY_ID) &&
14903 (d->subsystem_device == q->subsystem_device ||
14904 q->subsystem_device == PCI_ANY_ID))
14905 q->hook(dev);
14906 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014907 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14908 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14909 intel_dmi_quirks[i].hook(dev);
14910 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014911}
14912
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014913/* Disable the VGA plane that we never use */
14914static void i915_disable_vga(struct drm_device *dev)
14915{
14916 struct drm_i915_private *dev_priv = dev->dev_private;
14917 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014918 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014919
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014920 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014921 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014922 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014923 sr1 = inb(VGA_SR_DATA);
14924 outb(sr1 | 1<<5, VGA_SR_DATA);
14925 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14926 udelay(300);
14927
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014928 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014929 POSTING_READ(vga_reg);
14930}
14931
Daniel Vetterf8175862012-04-10 15:50:11 +020014932void intel_modeset_init_hw(struct drm_device *dev)
14933{
Ville Syrjäläb6283052015-06-03 15:45:07 +030014934 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030014935 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014936 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020014937 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014938}
14939
Jesse Barnes79e53942008-11-07 14:24:08 -080014940void intel_modeset_init(struct drm_device *dev)
14941{
Jesse Barnes652c3932009-08-17 13:31:43 -070014942 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014943 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014944 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014945 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014946
14947 drm_mode_config_init(dev);
14948
14949 dev->mode_config.min_width = 0;
14950 dev->mode_config.min_height = 0;
14951
Dave Airlie019d96c2011-09-29 16:20:42 +010014952 dev->mode_config.preferred_depth = 24;
14953 dev->mode_config.prefer_shadow = 1;
14954
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014955 dev->mode_config.allow_fb_modifiers = true;
14956
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014957 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014958
Jesse Barnesb690e962010-07-19 13:53:12 -070014959 intel_init_quirks(dev);
14960
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014961 intel_init_pm(dev);
14962
Ben Widawskye3c74752013-04-05 13:12:39 -070014963 if (INTEL_INFO(dev)->num_pipes == 0)
14964 return;
14965
Jesse Barnese70236a2009-09-21 10:42:27 -070014966 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014967 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070014968
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014969 if (IS_GEN2(dev)) {
14970 dev->mode_config.max_width = 2048;
14971 dev->mode_config.max_height = 2048;
14972 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014973 dev->mode_config.max_width = 4096;
14974 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014975 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014976 dev->mode_config.max_width = 8192;
14977 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014978 }
Damien Lespiau068be562014-03-28 14:17:49 +000014979
Ville Syrjälädc41c152014-08-13 11:57:05 +030014980 if (IS_845G(dev) || IS_I865G(dev)) {
14981 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14982 dev->mode_config.cursor_height = 1023;
14983 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014984 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14985 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14986 } else {
14987 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14988 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14989 }
14990
Ben Widawsky5d4545a2013-01-17 12:45:15 -080014991 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014992
Zhao Yakui28c97732009-10-09 11:39:41 +080014993 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014994 INTEL_INFO(dev)->num_pipes,
14995 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014996
Damien Lespiau055e3932014-08-18 13:49:10 +010014997 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014998 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000014999 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015000 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015001 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015002 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015003 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015004 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015005 }
15006
Jesse Barnesf42bb702013-12-16 16:34:23 -080015007 intel_init_dpio(dev);
15008
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015009 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015010
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015011 /* Just disable it once at startup */
15012 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015013 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015014
15015 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020015016 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080015017
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015018 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080015019 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015020 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015021
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015022 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080015023 if (!crtc->active)
15024 continue;
15025
Jesse Barnes46f297f2014-03-07 08:57:48 -080015026 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015027 * Note that reserving the BIOS fb up front prevents us
15028 * from stuffing other stolen allocations like the ring
15029 * on top. This prevents some ugliness at boot time, and
15030 * can even allow for smooth boot transitions if the BIOS
15031 * fb is large enough for the active pipe configuration.
15032 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015033 if (dev_priv->display.get_initial_plane_config) {
15034 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080015035 &crtc->plane_config);
15036 /*
15037 * If the fb is shared between multiple heads, we'll
15038 * just get the first one.
15039 */
Daniel Vetterf6936e22015-03-26 12:17:05 +010015040 intel_find_initial_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015041 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080015042 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015043}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015044
Daniel Vetter7fad7982012-07-04 17:51:47 +020015045static void intel_enable_pipe_a(struct drm_device *dev)
15046{
15047 struct intel_connector *connector;
15048 struct drm_connector *crt = NULL;
15049 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015050 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015051
15052 /* We can't just switch on the pipe A, we need to set things up with a
15053 * proper mode and output configuration. As a gross hack, enable pipe A
15054 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015055 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015056 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15057 crt = &connector->base;
15058 break;
15059 }
15060 }
15061
15062 if (!crt)
15063 return;
15064
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015065 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015066 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015067}
15068
Daniel Vetterfa555832012-10-10 23:14:00 +020015069static bool
15070intel_check_plane_mapping(struct intel_crtc *crtc)
15071{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015072 struct drm_device *dev = crtc->base.dev;
15073 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020015074 u32 reg, val;
15075
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015076 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015077 return true;
15078
15079 reg = DSPCNTR(!crtc->plane);
15080 val = I915_READ(reg);
15081
15082 if ((val & DISPLAY_PLANE_ENABLE) &&
15083 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15084 return false;
15085
15086 return true;
15087}
15088
Daniel Vetter24929352012-07-02 20:28:59 +020015089static void intel_sanitize_crtc(struct intel_crtc *crtc)
15090{
15091 struct drm_device *dev = crtc->base.dev;
15092 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015093 struct intel_encoder *encoder;
Daniel Vetterfa555832012-10-10 23:14:00 +020015094 u32 reg;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015095 bool enable;
Daniel Vetter24929352012-07-02 20:28:59 +020015096
Daniel Vetter24929352012-07-02 20:28:59 +020015097 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015098 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015099 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15100
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015101 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015102 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015103 if (crtc->active) {
15104 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010015105 drm_crtc_vblank_on(&crtc->base);
15106 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015107
Daniel Vetter24929352012-07-02 20:28:59 +020015108 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015109 * disable the crtc (and hence change the state) if it is wrong. Note
15110 * that gen4+ has a fixed plane -> pipe mapping. */
15111 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015112 bool plane;
15113
Daniel Vetter24929352012-07-02 20:28:59 +020015114 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15115 crtc->base.base.id);
15116
15117 /* Pipe has the wrong plane attached and the plane is active.
15118 * Temporarily change the plane mapping and disable everything
15119 * ... */
15120 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015121 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015122 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015123 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015124 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015125 }
Daniel Vetter24929352012-07-02 20:28:59 +020015126
Daniel Vetter7fad7982012-07-04 17:51:47 +020015127 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15128 crtc->pipe == PIPE_A && !crtc->active) {
15129 /* BIOS forgot to enable pipe A, this mostly happens after
15130 * resume. Force-enable the pipe to fix this, the update_dpms
15131 * call below we restore the pipe to the right state, but leave
15132 * the required bits on. */
15133 intel_enable_pipe_a(dev);
15134 }
15135
Daniel Vetter24929352012-07-02 20:28:59 +020015136 /* Adjust the state of the output pipe according to whether we
15137 * have active connectors/encoders. */
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015138 enable = false;
15139 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15140 enable |= encoder->connectors_active;
Daniel Vetter24929352012-07-02 20:28:59 +020015141
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015142 if (!enable)
15143 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015144
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015145 if (crtc->active != crtc->base.state->active) {
Daniel Vetter24929352012-07-02 20:28:59 +020015146
15147 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015148 * functions or because of calls to intel_crtc_disable_noatomic,
15149 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015150 * pipe A quirk. */
15151 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15152 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015153 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015154 crtc->active ? "enabled" : "disabled");
15155
Matt Roper83d65732015-02-25 13:12:16 -080015156 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015157 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015158 crtc->base.enabled = crtc->active;
15159
15160 /* Because we only establish the connector -> encoder ->
15161 * crtc links if something is active, this means the
15162 * crtc is now deactivated. Break the links. connector
15163 * -> encoder links are only establish when things are
15164 * actually up, hence no need to break them. */
15165 WARN_ON(crtc->active);
15166
15167 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
15168 WARN_ON(encoder->connectors_active);
15169 encoder->base.crtc = NULL;
15170 }
15171 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015172
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015173 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015174 /*
15175 * We start out with underrun reporting disabled to avoid races.
15176 * For correct bookkeeping mark this on active crtcs.
15177 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015178 * Also on gmch platforms we dont have any hardware bits to
15179 * disable the underrun reporting. Which means we need to start
15180 * out with underrun reporting disabled also on inactive pipes,
15181 * since otherwise we'll complain about the garbage we read when
15182 * e.g. coming up after runtime pm.
15183 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015184 * No protection against concurrent access is required - at
15185 * worst a fifo underrun happens which also sets this to false.
15186 */
15187 crtc->cpu_fifo_underrun_disabled = true;
15188 crtc->pch_fifo_underrun_disabled = true;
15189 }
Daniel Vetter24929352012-07-02 20:28:59 +020015190}
15191
15192static void intel_sanitize_encoder(struct intel_encoder *encoder)
15193{
15194 struct intel_connector *connector;
15195 struct drm_device *dev = encoder->base.dev;
15196
15197 /* We need to check both for a crtc link (meaning that the
15198 * encoder is active and trying to read from a pipe) and the
15199 * pipe itself being active. */
15200 bool has_active_crtc = encoder->base.crtc &&
15201 to_intel_crtc(encoder->base.crtc)->active;
15202
15203 if (encoder->connectors_active && !has_active_crtc) {
15204 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15205 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015206 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015207
15208 /* Connector is active, but has no active pipe. This is
15209 * fallout from our resume register restoring. Disable
15210 * the encoder manually again. */
15211 if (encoder->base.crtc) {
15212 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15213 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015214 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015215 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015216 if (encoder->post_disable)
15217 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015218 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015219 encoder->base.crtc = NULL;
15220 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015221
15222 /* Inconsistent output/port/pipe state happens presumably due to
15223 * a bug in one of the get_hw_state functions. Or someplace else
15224 * in our code, like the register restore mess on resume. Clamp
15225 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015226 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015227 if (connector->encoder != encoder)
15228 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015229 connector->base.dpms = DRM_MODE_DPMS_OFF;
15230 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015231 }
15232 }
15233 /* Enabled encoders without active connectors will be fixed in
15234 * the crtc fixup. */
15235}
15236
Imre Deak04098752014-02-18 00:02:16 +020015237void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015238{
15239 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015240 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015241
Imre Deak04098752014-02-18 00:02:16 +020015242 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15243 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15244 i915_disable_vga(dev);
15245 }
15246}
15247
15248void i915_redisable_vga(struct drm_device *dev)
15249{
15250 struct drm_i915_private *dev_priv = dev->dev_private;
15251
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015252 /* This function can be called both from intel_modeset_setup_hw_state or
15253 * at a very early point in our resume sequence, where the power well
15254 * structures are not yet restored. Since this function is at a very
15255 * paranoid "someone might have enabled VGA while we were not looking"
15256 * level, just check if the power well is enabled instead of trying to
15257 * follow the "don't touch the power well if we don't need it" policy
15258 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015259 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015260 return;
15261
Imre Deak04098752014-02-18 00:02:16 +020015262 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015263}
15264
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015265static bool primary_get_hw_state(struct intel_crtc *crtc)
15266{
15267 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
15268
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015269 return !!(I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE);
15270}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015271
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015272static void readout_plane_state(struct intel_crtc *crtc,
15273 struct intel_crtc_state *crtc_state)
15274{
15275 struct intel_plane *p;
15276 struct drm_plane_state *drm_plane_state;
15277 bool active = crtc_state->base.active;
15278
15279 if (active) {
15280 crtc_state->quirks |= PIPE_CONFIG_QUIRK_INITIAL_PLANES;
15281
15282 /* apply to previous sw state too */
15283 to_intel_crtc_state(crtc->base.state)->quirks |=
15284 PIPE_CONFIG_QUIRK_INITIAL_PLANES;
15285 }
15286
15287 for_each_intel_plane(crtc->base.dev, p) {
15288 bool visible = active;
15289
15290 if (crtc->pipe != p->pipe)
15291 continue;
15292
15293 drm_plane_state = p->base.state;
15294 if (active && p->base.type == DRM_PLANE_TYPE_PRIMARY) {
15295 visible = primary_get_hw_state(crtc);
15296 to_intel_plane_state(drm_plane_state)->visible = visible;
15297 } else {
15298 /*
15299 * unknown state, assume it's off to force a transition
15300 * to on when calculating state changes.
15301 */
15302 to_intel_plane_state(drm_plane_state)->visible = false;
15303 }
15304
15305 if (visible) {
15306 crtc_state->base.plane_mask |=
15307 1 << drm_plane_index(&p->base);
15308 } else if (crtc_state->base.state) {
15309 /* Make this unconditional for atomic hw readout. */
15310 crtc_state->base.plane_mask &=
15311 ~(1 << drm_plane_index(&p->base));
15312 }
15313 }
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015314}
15315
Daniel Vetter30e984d2013-06-05 13:34:17 +020015316static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015317{
15318 struct drm_i915_private *dev_priv = dev->dev_private;
15319 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015320 struct intel_crtc *crtc;
15321 struct intel_encoder *encoder;
15322 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015323 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015324
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015325 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015326 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015327 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015328
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015329 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020015330
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015331 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015332 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015333
Matt Roper83d65732015-02-25 13:12:16 -080015334 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015335 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015336 crtc->base.enabled = crtc->active;
Maarten Lankhorstb8b7fad2015-06-12 11:15:41 +020015337 crtc->base.hwmode = crtc->config->base.adjusted_mode;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015338
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015339 readout_plane_state(crtc, to_intel_crtc_state(crtc->base.state));
Daniel Vetter24929352012-07-02 20:28:59 +020015340
15341 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15342 crtc->base.base.id,
15343 crtc->active ? "enabled" : "disabled");
15344 }
15345
Daniel Vetter53589012013-06-05 13:34:16 +020015346 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15347 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15348
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015349 pll->on = pll->get_hw_state(dev_priv, pll,
15350 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015351 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015352 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015353 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015354 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015355 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015356 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015357 }
Daniel Vetter53589012013-06-05 13:34:16 +020015358 }
Daniel Vetter53589012013-06-05 13:34:16 +020015359
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015360 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015361 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015362
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015363 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015364 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015365 }
15366
Damien Lespiaub2784e12014-08-05 11:29:37 +010015367 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015368 pipe = 0;
15369
15370 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015371 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15372 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015373 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015374 } else {
15375 encoder->base.crtc = NULL;
15376 }
15377
15378 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015379 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015380 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015381 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015382 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015383 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015384 }
15385
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015386 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015387 if (connector->get_hw_state(connector)) {
15388 connector->base.dpms = DRM_MODE_DPMS_ON;
15389 connector->encoder->connectors_active = true;
15390 connector->base.encoder = &connector->encoder->base;
15391 } else {
15392 connector->base.dpms = DRM_MODE_DPMS_OFF;
15393 connector->base.encoder = NULL;
15394 }
15395 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15396 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015397 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015398 connector->base.encoder ? "enabled" : "disabled");
15399 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015400}
15401
15402/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
15403 * and i915 state tracking structures. */
15404void intel_modeset_setup_hw_state(struct drm_device *dev,
15405 bool force_restore)
15406{
15407 struct drm_i915_private *dev_priv = dev->dev_private;
15408 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015409 struct intel_crtc *crtc;
15410 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015411 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015412
15413 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015414
Jesse Barnesbabea612013-06-26 18:57:38 +030015415 /*
15416 * Now that we have the config, copy it to each CRTC struct
15417 * Note that this could go away if we move to using crtc_config
15418 * checking everywhere.
15419 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015420 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020015421 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015422 intel_mode_from_pipe_config(&crtc->base.mode,
15423 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030015424 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
15425 crtc->base.base.id);
15426 drm_mode_debug_printmodeline(&crtc->base.mode);
15427 }
15428 }
15429
Daniel Vetter24929352012-07-02 20:28:59 +020015430 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015431 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015432 intel_sanitize_encoder(encoder);
15433 }
15434
Damien Lespiau055e3932014-08-18 13:49:10 +010015435 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015436 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15437 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015438 intel_dump_pipe_config(crtc, crtc->config,
15439 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015440 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015441
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015442 intel_modeset_update_connector_atomic_state(dev);
15443
Daniel Vetter35c95372013-07-17 06:55:04 +020015444 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15445 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15446
15447 if (!pll->on || pll->active)
15448 continue;
15449
15450 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15451
15452 pll->disable(dev_priv, pll);
15453 pll->on = false;
15454 }
15455
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015456 if (IS_CHERRYVIEW(dev))
15457 vlv_wm_get_hw_state(dev);
15458 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015459 skl_wm_get_hw_state(dev);
15460 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015461 ilk_wm_get_hw_state(dev);
15462
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015463 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015464 i915_redisable_vga(dev);
15465
Daniel Vetterf30da182013-04-11 20:22:50 +020015466 /*
15467 * We need to use raw interfaces for restoring state to avoid
15468 * checking (bogus) intermediate states.
15469 */
Damien Lespiau055e3932014-08-18 13:49:10 +010015470 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070015471 struct drm_crtc *crtc =
15472 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020015473
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020015474 intel_crtc_restore_mode(crtc);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015475 }
15476 } else {
15477 intel_modeset_update_staged_output_state(dev);
15478 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015479
15480 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015481}
15482
15483void intel_modeset_gem_init(struct drm_device *dev)
15484{
Jesse Barnes92122782014-10-09 12:57:42 -070015485 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015486 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015487 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015488 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015489
Imre Deakae484342014-03-31 15:10:44 +030015490 mutex_lock(&dev->struct_mutex);
15491 intel_init_gt_powersave(dev);
15492 mutex_unlock(&dev->struct_mutex);
15493
Jesse Barnes92122782014-10-09 12:57:42 -070015494 /*
15495 * There may be no VBT; and if the BIOS enabled SSC we can
15496 * just keep using it to avoid unnecessary flicker. Whereas if the
15497 * BIOS isn't using it, don't assume it will work even if the VBT
15498 * indicates as much.
15499 */
15500 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
15501 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15502 DREF_SSC1_ENABLE);
15503
Chris Wilson1833b132012-05-09 11:56:28 +010015504 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015505
15506 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015507
15508 /*
15509 * Make sure any fbs we allocated at startup are properly
15510 * pinned & fenced. When we do the allocation it's too early
15511 * for this.
15512 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015513 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015514 obj = intel_fb_obj(c->primary->fb);
15515 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015516 continue;
15517
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015518 mutex_lock(&dev->struct_mutex);
15519 ret = intel_pin_and_fence_fb_obj(c->primary,
15520 c->primary->fb,
15521 c->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010015522 NULL, NULL);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015523 mutex_unlock(&dev->struct_mutex);
15524 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015525 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15526 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015527 drm_framebuffer_unreference(c->primary->fb);
15528 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015529 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015530 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015531 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015532 }
15533 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015534
15535 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015536}
15537
Imre Deak4932e2c2014-02-11 17:12:48 +020015538void intel_connector_unregister(struct intel_connector *intel_connector)
15539{
15540 struct drm_connector *connector = &intel_connector->base;
15541
15542 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015543 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015544}
15545
Jesse Barnes79e53942008-11-07 14:24:08 -080015546void intel_modeset_cleanup(struct drm_device *dev)
15547{
Jesse Barnes652c3932009-08-17 13:31:43 -070015548 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015549 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015550
Imre Deak2eb52522014-11-19 15:30:05 +020015551 intel_disable_gt_powersave(dev);
15552
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015553 intel_backlight_unregister(dev);
15554
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015555 /*
15556 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015557 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015558 * experience fancy races otherwise.
15559 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015560 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015561
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015562 /*
15563 * Due to the hpd irq storm handling the hotplug work can re-arm the
15564 * poll handlers. Hence disable polling after hpd handling is shut down.
15565 */
Keith Packardf87ea762010-10-03 19:36:26 -070015566 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015567
Jesse Barnes652c3932009-08-17 13:31:43 -070015568 mutex_lock(&dev->struct_mutex);
15569
Jesse Barnes723bfd72010-10-07 16:01:13 -070015570 intel_unregister_dsm_handler();
15571
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020015572 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015573
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015574 mutex_unlock(&dev->struct_mutex);
15575
Chris Wilson1630fe72011-07-08 12:22:42 +010015576 /* flush any delayed tasks or pending work */
15577 flush_scheduled_work();
15578
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015579 /* destroy the backlight and sysfs files before encoders/connectors */
15580 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015581 struct intel_connector *intel_connector;
15582
15583 intel_connector = to_intel_connector(connector);
15584 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015585 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015586
Jesse Barnes79e53942008-11-07 14:24:08 -080015587 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015588
15589 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015590
15591 mutex_lock(&dev->struct_mutex);
15592 intel_cleanup_gt_powersave(dev);
15593 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015594}
15595
Dave Airlie28d52042009-09-21 14:33:58 +100015596/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015597 * Return which encoder is currently attached for connector.
15598 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015599struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015600{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015601 return &intel_attached_encoder(connector)->base;
15602}
Jesse Barnes79e53942008-11-07 14:24:08 -080015603
Chris Wilsondf0e9242010-09-09 16:20:55 +010015604void intel_connector_attach_encoder(struct intel_connector *connector,
15605 struct intel_encoder *encoder)
15606{
15607 connector->encoder = encoder;
15608 drm_mode_connector_attach_encoder(&connector->base,
15609 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015610}
Dave Airlie28d52042009-09-21 14:33:58 +100015611
15612/*
15613 * set vga decode state - true == enable VGA decode
15614 */
15615int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15616{
15617 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015618 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015619 u16 gmch_ctrl;
15620
Chris Wilson75fa0412014-02-07 18:37:02 -020015621 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15622 DRM_ERROR("failed to read control word\n");
15623 return -EIO;
15624 }
15625
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015626 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15627 return 0;
15628
Dave Airlie28d52042009-09-21 14:33:58 +100015629 if (state)
15630 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15631 else
15632 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015633
15634 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15635 DRM_ERROR("failed to write control word\n");
15636 return -EIO;
15637 }
15638
Dave Airlie28d52042009-09-21 14:33:58 +100015639 return 0;
15640}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015641
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015642struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015643
15644 u32 power_well_driver;
15645
Chris Wilson63b66e52013-08-08 15:12:06 +020015646 int num_transcoders;
15647
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015648 struct intel_cursor_error_state {
15649 u32 control;
15650 u32 position;
15651 u32 base;
15652 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015653 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015654
15655 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015656 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015657 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015658 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015659 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015660
15661 struct intel_plane_error_state {
15662 u32 control;
15663 u32 stride;
15664 u32 size;
15665 u32 pos;
15666 u32 addr;
15667 u32 surface;
15668 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015669 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015670
15671 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015672 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015673 enum transcoder cpu_transcoder;
15674
15675 u32 conf;
15676
15677 u32 htotal;
15678 u32 hblank;
15679 u32 hsync;
15680 u32 vtotal;
15681 u32 vblank;
15682 u32 vsync;
15683 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015684};
15685
15686struct intel_display_error_state *
15687intel_display_capture_error_state(struct drm_device *dev)
15688{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015689 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015690 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015691 int transcoders[] = {
15692 TRANSCODER_A,
15693 TRANSCODER_B,
15694 TRANSCODER_C,
15695 TRANSCODER_EDP,
15696 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015697 int i;
15698
Chris Wilson63b66e52013-08-08 15:12:06 +020015699 if (INTEL_INFO(dev)->num_pipes == 0)
15700 return NULL;
15701
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015702 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015703 if (error == NULL)
15704 return NULL;
15705
Imre Deak190be112013-11-25 17:15:31 +020015706 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015707 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15708
Damien Lespiau055e3932014-08-18 13:49:10 +010015709 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015710 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015711 __intel_display_power_is_enabled(dev_priv,
15712 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015713 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015714 continue;
15715
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015716 error->cursor[i].control = I915_READ(CURCNTR(i));
15717 error->cursor[i].position = I915_READ(CURPOS(i));
15718 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015719
15720 error->plane[i].control = I915_READ(DSPCNTR(i));
15721 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015722 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015723 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015724 error->plane[i].pos = I915_READ(DSPPOS(i));
15725 }
Paulo Zanonica291362013-03-06 20:03:14 -030015726 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15727 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015728 if (INTEL_INFO(dev)->gen >= 4) {
15729 error->plane[i].surface = I915_READ(DSPSURF(i));
15730 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15731 }
15732
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015733 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015734
Sonika Jindal3abfce72014-07-21 15:23:43 +053015735 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030015736 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015737 }
15738
15739 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15740 if (HAS_DDI(dev_priv->dev))
15741 error->num_transcoders++; /* Account for eDP. */
15742
15743 for (i = 0; i < error->num_transcoders; i++) {
15744 enum transcoder cpu_transcoder = transcoders[i];
15745
Imre Deakddf9c532013-11-27 22:02:02 +020015746 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015747 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015748 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015749 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015750 continue;
15751
Chris Wilson63b66e52013-08-08 15:12:06 +020015752 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15753
15754 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15755 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15756 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15757 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15758 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15759 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15760 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015761 }
15762
15763 return error;
15764}
15765
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015766#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15767
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015768void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015769intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015770 struct drm_device *dev,
15771 struct intel_display_error_state *error)
15772{
Damien Lespiau055e3932014-08-18 13:49:10 +010015773 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015774 int i;
15775
Chris Wilson63b66e52013-08-08 15:12:06 +020015776 if (!error)
15777 return;
15778
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015779 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015780 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015781 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015782 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015783 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015784 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015785 err_printf(m, " Power: %s\n",
15786 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015787 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015788 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015789
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015790 err_printf(m, "Plane [%d]:\n", i);
15791 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15792 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015793 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015794 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15795 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015796 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015797 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015798 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015799 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015800 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15801 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015802 }
15803
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015804 err_printf(m, "Cursor [%d]:\n", i);
15805 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15806 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15807 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015808 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015809
15810 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015811 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015812 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015813 err_printf(m, " Power: %s\n",
15814 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015815 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15816 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15817 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15818 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15819 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15820 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15821 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15822 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015823}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015824
15825void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15826{
15827 struct intel_crtc *crtc;
15828
15829 for_each_intel_crtc(dev, crtc) {
15830 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015831
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015832 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015833
15834 work = crtc->unpin_work;
15835
15836 if (work && work->event &&
15837 work->event->base.file_priv == file) {
15838 kfree(work->event);
15839 work->event = NULL;
15840 }
15841
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015842 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015843 }
15844}